Integrated circuits Book IC01 1986 Radio, audio and associated systems Bipolar, MOS ## RADIO, AUDIO AND ASSOCIATED SYSTEMS ### BIPOLAR, MOS | | page | |-----------------------|------| | Selection guide | | | Functional index | 3 | | Numerical index | 9 | | Maintenance type list | 15 | | General | | | Type designation | 19 | | Rating systems | 21 | | Handling MOS devices | 23 | | Device data | 27 | | Package outlines | 879 | ### DATA HANDBOOK SYSTEM Our Data Handbook System comprises more than 60 books with specifications on electronic components, subassemblies and materials. It is made up of four series of handbooks: **ELECTRON TUBES** BLUE **SEMICONDUCTORS** RED INTEGRATED CIRCUITS **PURPLE** #### COMPONENTS AND MATERIALS **GREEN** The contents of each series are listed on pages iv to viii. The data handbooks contain all pertinent data available at the time of publication, and each is revised and reissued periodically. When ratings or specifications differ from those published in the preceding edition they are indicated with arrows in the page margin. Where application information is given it is advisory and does not form part of the product specification. Condensed data on the preferred products of Philips Electronic Components and Materials Division is given in our Preferred Type Range catalogue (issued annually). Information on current Data Handbooks and on how to obtain a subscription for future issues is available from any of the Organizations listed on the back cover. Product specialists are at your service and enquiries will be answered promptly. ### **ELECTRON TUBES (BLUE SERIES)** The blue series of data handbooks comprises: Monochrome tubes and deflection units T1 Tubes for r.f. heating T2a Transmitting tubes for communications, glass types T2b Transmitting tubes for communications, ceramic types Т3 **Klystrons** T4 Magnetrons for microwave heating **T5** Cathode-ray tubes Instrument tubes, monitor and display tubes, C.R. tubes for special applications T6 Geiger-Müller tubes T8 Colour display systems Colour TV picture tubes, colour data graphic display tube assemblies, deflection units T9 Photo and electron multipliers T10 Plumbicon camera tubes and accessories T11 Microwave semiconductors and components T12 Vidicon and Newvicon camera tubes T13 Image intensifiers and infrared detectors T15 Dry reed switches Black and white TV picture tubes, monochrome data graphic display tubes, deflection units T16 ## SEMICONDUCTORS (RED SERIES) The red series of data handbooks comprises: | S1 | $\begin{tabular}{ll} \textbf{Diodes} \\ Small-signal silicon diodes, voltage regulator diodes ($<$ 1,5$ W), voltage reference diodes, tuner diodes, rectifier diodes ($<$$ 1,5$ W), voltage reference diodes, tuner diodes, rectifier diodes ($<$$$ 1,5$ W), voltage reference diodes, tuner diodes, rectifier diodes ($<$$$$$ 1,5$ W), voltage reference diodes, tuner diodes, rectifier diodes ($<$$$$$$$ 1,5$ W), voltage reference diodes, tuner diodes, rectifier diodes ($<$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$$ | |------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | S2a | Power diodes | | S2b | Thyristors and triacs | | <b>S</b> 3 | Small-signal transistors | | S4a | Low-frequency power transistors and hybrid modules | | S4b | High-voltage and switching power transistors | | S5 | Field-effect transistors | | S6 | R.F. power transistors and modules | | <b>S7</b> | Surface mounted semiconductors | | S8a | Light-emitting diodes | | S8b | Devices for optoelectronics Optocouplers, photosensitive diodes and transistors, infrared light-emitting diodes and infrared sensitive devices, laser and fibre-optic components | | S9 | Power MOS transistors | | S10 | Wideband transistors and wideband hybrid IC modules | | S11 | Microwave transistors | | S12 | Surface acoustic wave devices | | S13 | Semiconductor sensors | ## INTEGRATED CIRCUITS (PURPLE SERIES) The NEW SERIES of handbooks is now completed. With effect from the publication date of this handbook the "N" in the handbook code number will be deleted. Handbooks to be replaced during 1986 are shown below. The purple series of handbooks comprises: | IC01 | Radio, audio and associated systems<br>Bipolar, MOS | new issue 1986<br>IC01N 1985 | |---------------------|----------------------------------------------------------------|---------------------------------| | IC02a/b | Video and associated systems<br>Bipolar, MOS | new issue 1986<br>IC02Na/b 1985 | | IC03 | Integrated circuits for telephony Bipolar, MOS | new issue 1986<br>IC03N 1985 | | IC04 | HE4000B logic family CMOS | new issue 1986<br>IC4 1983 | | IC05N | HE4000B logic family — uncased ICs CMOS | published 1984 | | IC06N | High-speed CMOS; PC74HC/HCT/HCU Logic family | published 1986 | | IC08 | ECL 10K and 100K logic families | New issue 1986<br>IC08N 1984 | | IC09N | TTL logic series | published 1986 | | IC10 | Memories<br>MOS, TTL, ECL | new issue 1986<br>IC7 1982 | | IC11N | Linear LSI | published 1985 | | Supplement to IC11N | Linear LSI | published 1986 | | IC12 | I <sup>2</sup> C-bus compatible ICs | not yet issued | | IC13 | Semi-custom<br>Programmable Logic Devices (PLD) | new issue 1986<br>IC13N 1985 | | IC14N | Microprocessors, microcontrollers and peripherals Bipolar, MOS | published 1985 | | IC15 | FAST TTL logic series | new issue 1986<br>IC15N 1985 | | IC16 | CMOS integrated circuits for clocks and watches | first issue 1986 | | IC17 | Integrated Services Digital Networks (ISDN) | not yet issued | | IC18 | Microprocessors and peripherals | new issue 1986* | | | | | <sup>\*</sup> The Microprocessors were included in handbook IC14N 1985, so IC18 will replace that part of IC14N. ## COMPONENTS AND MATERIALS (GREEN SERIES) The green series of data handbooks comprises: | C2 | Television tuners, coaxial aerial input assemblies, surface acoustic wave filters | |------------|-----------------------------------------------------------------------------------| | С3 | Loudspeakers | | C4 | Ferroxcube potcores, square cores and cross cores | | <b>C</b> 5 | Ferroxcube for power, audio/video and accelerators | | C6 | Synchronous motors and gearboxes | | <b>C7</b> | Variable capacitors | | C8 | Variable mains transformers | | C9 | Piezoelectric quartz devices | | C11 | Varistors, thermistors and sensors | | C12 | Potentiometers, encoders and switches | | C13 | Fixed resistors | | C14 | Electrolytic and solid capacitors | | C15 | Ceramic capacitors | | C16 | Permanent magnet materials | | C17 | Stepping motors and associated electronics | | C18 | Direct current motors | | C19 | Piezoelectric ceramics | | C20 | Wire-wound components for TVs and monitors | | C22 | Film capacitors | ### SELECTION GUIDE Functional index Numerical index Maintenance type list | type number | description | page | |-----------------|------------------------------------------------------------------------------|------| | AM CHANNELS | | | | TDA1072A | AM receiver circuit for hi-fi and car radios | 465 | | TEA5550 | AM car radio receiver circuit | 803 | | TEA5570 | RF/IF circuit for AM/FM radio | 827 | | FM CHANNELS | | | | TCA420A | FM/IF combination | 315 | | TDA1574 | integrated FM tuner for radio receivers | 589 | | TDA1576 | FM/IF amplifier and detector | 597 | | TDA7000 | FM radio circuit; $f_i = 70 \text{ kHz}$ ; $V_0 = 75 \text{ mW}$ ; DIL-18 | 701 | | TDA7010T | FM radio circuit; f <sub>i</sub> = 70 kHz; V <sub>o</sub> = 75 mW; SO-16 | 709 | | TDA7020T | FM stereo/mono radio circuit; $f_i = 76 \text{ kHz}$ ; $V_0 = 90 \text{ mV}$ | 717 | | TDA7021T | FM stereo/mono radio circuit; low-voltage Micro Tuning System (MTS) | 725 | | TEA5560 | FM/IF system | 815 | | TEA5570 | RF/IF circuit for AM/FM radio | 827 | | TEA6000 | FM/IF system and microcomputer-based tuning interface; I <sup>2</sup> C bus | 851 | | AM/FM COMBINED | CHANNELS | | | TEA5570 | RF/IF circuit for AM/FM radio | 827 | | STEREO DECODER | as . | | | TDA1005A; AT | frequency multiplex PLL stereo decoder | 353 | | TDA1578A | time multiplex PLL stereo decoder with muting system for hi-fi | | | | and car radios | 609 | | TDA1598 | time multiplex PLL stereo decoder for hi-fi and car radios | 641 | | TEA5580 | PLL stereo decoder | 841 | | INTERFERENCE S | UPPRESSORS | | | TDA1001B; BT | interference and noise suppression circuit for FM receivers | 333 | | TUNING CIRCUITS | 3 | | | HEF4750V | frequency synthesizer | 27 | | HEF4751V | universal divider | 29 | | SAA1057 | radio tuning PLL frequency synthesizer (SYMO II) | 121 | | SAA1300 | tuner switching circuit | 157 | | SAB1164 | sensitive 1 GHz divider-by-64 ( $R_0 = 1 \text{ k}\Omega$ ) | 279 | | SAB1165 | sensitive 1 GHz divider-by-64 ( $R_0 = 0.5 \text{ k}\Omega$ ) | 279 | | SAB1256 | sensitive 1 GHz divider-by-256 | 281 | | SAB6456; T | sensitive 1 GHz divide-by-64/divide-by-256 switchable prescaler | 283 | | TDA1574 | integrated FM tuner for radio receivers | 589 | June 1986 | type number | description | page | |-----------------------|-----------------------------------------------------------------------------------------------------------------------------|------------| | ARI SYSTEM | | | | TDA1579 | traffic warning decoder circuit | 623 | | TDA1589 | traffic control messages and warning tone circuit | 633 | | BUS-CONTROLLED | AUDIO CIRCUITS | | | SAA7250A | audio signal processor; I <sup>2</sup> C bus; I <sup>2</sup> S bus; up/down sampling filters | 255 | | SAA7250B | audio signal processor; I <sup>2</sup> C bus; I <sup>2</sup> S bus; reverberation | 255 | | SAA7250C | audio signal processor; I <sup>2</sup> C bus; I <sup>2</sup> S bus; dynamic range controller or 10-band equalizer | 255 | | TDA8420 | hi-fi audio processor; I <sup>2</sup> C bus | 737 | | TEA6300 | car radio preamplifier and source selector with sound and fader controls; 1 <sup>2</sup> C bus | 863 | | D.C. CONTROLLED | AUDIO CIRCUITS | | | TDA1029 | signal-sources switch (4 x two channels) | 439 | | TDA1074A | dual tandem electronic potentiometer circuit | 481 | | TDA1524A | stero-tone/volume control circuit | 545 | | TDA3810 | spatial, stereo and pseudo-stereo sound circuit | 663 | | AUDIO POWER AMI | PLIFIERS | | | TDA1010A | 6 W audio power amplifier for in-car applications/ | | | TD 4 404 4 | 10 W audio power amplifier for mains-fed applications | 373 | | TDA1011<br>TDA1013A | 2 to 6 W audio power amplifier; V <sub>O</sub> = 0,7 V (preamplifier)<br>4 W audio power amplifier with d.c. volume control | 391<br>407 | | TDA1015A | 1 to 4 W audio power amplifier | 411 | | TDA1015T | 0,5 W audio power amplifier | 421 | | TDA1020 | 12 W audio power amplifier for car radios | 433 | | TDA1510 | 24 W BTL or 2 x 12 W stereo car-radio power amplifier | 491 | | TDA1512; Q<br>TDA1514 | 12 to 20 W hi-fi audio power amplifier | 497 | | TDA1514 | 40 W hi-fi audio power amplifier (e.g. Compact Disc) 24 W BTL or 2 x 12 W stereo car-radio power amplifier | 503<br>509 | | TDA1520; Q | 20 W hi-fi audio power amplifier; I <sub>tot</sub> = 54 mA | 515 | | TDA1520A; AQ | 20 W hi-fi audio power amplifier; I <sub>tot</sub> = 70 mA | 521 | | TDA1521 | 2 x 12 W hi-fi audio power amplifier | 527 | | TDA2611A | 5 W audio power amplifier | 649 | | TDA7050T | low voltage mono/stereo audio power amplifier:<br>stereo 75 mW; BTL 140 mW | 733 | | DE00DDED (0.400) | | 733 | | • | ETTE) AMPLIFIERS/CONTROL CIRCUITS | 0.40 | | TDA1002A<br>TDA1012 | recording and playback amplifier recording/playback and 2 W audio power amplifier | 343<br>403 | | TDA1016 | recording/playback and 2 W audio power amplifier with | 403 | | | thermal protection | 427 | | TDA1522 | stereo cassette head preamplifier and equalizer | 535 | | MOTOR SPEED COM | NTROL CIRCUITS | | | SAK150BT | servo-motor control circuit | 287 | | TDA1059B | motor speed regulator with thermal shut-down ( $V_{ref} = 1.3 \text{ V}$ ) | 453 | | TDA1059C | motor speed regulator (V <sub>ref</sub> = 1,1 V) | 453 | | TDA1559A | motor speed regulator (V <sub>ref</sub> = 1,26 V) | 581 | | type number | description | page | |-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | DISPLAY DRIVERS | | | | PCF2100 | LCD duplex driver; 40 segments | 71 | | PCF2110 | LCD duplex driver; 60 segments and 2 LEDs | 73 | | PCF2111 | LCD duplex driver; 64 segments | 75 | | PCF2112 | LCD driver; 32 segments | 77 | | PCF8576 | universal LCD driver for low multiplex rates (1:1 to 1:4); max. 160 segments; I <sup>2</sup> C bus | 103 | | PCF8577<br>PCF8577A | LCD direct driver (32 segments) or duplex driver (64 segments); I <sup>2</sup> C bus LCD direct driver (32 segments) or duplex driver (64 segments); I <sup>2</sup> C bus; | 105 | | SAA1060 | different slave address<br>LED display/interface circuit | 105<br>131 | | SAA1060<br>SAA1062A; AT | LCD display/interface circuit | 133 | | SAA1063 | fluorescent display/interface circuit | 135 | | PERSONAL RADIO | | | | TDA7000 | FM radio circuit; f <sub>i</sub> = 70 kHz; V <sub>O</sub> = 75 mV; DIL-18 | 701 | | TDA7010T | FM radio circuit; $f_i = 70 \text{ kHz}$ ; $V_0 = 75 \text{ mV}$ ; SO-16 | 709 | | TDA7020T | FM stereo/mono radio circuit; f; = 76 kHz; V <sub>o</sub> = 90 mV | 717 | | TDA7021T | FM stereo/mono radio circuit; low-voltage Micro Tuning System (MTS) | 725 | | TDA7050T | low voltage mono/stereo audio power amplifier:<br>stereo 75 mW; BTL 140 mW | 733 | | TEA0670T | low voltage Dolby* B & C processor with preamplifier and electronic switch | 799 | | DIGITAL AUDIO CI | RCUITS | | | SAA7000 | interpolation and muting circuit for Compact Disc | 169 | | SAA7010 | demodulator for Compact Disc | 179 | | SAA7020 | error corrector for Compact Disc | 191 | | SAA7030 | digital filter for Compact Disc | 205 | | SAA7210 | second generation decoder for Compact Disc | 213 | | SAA7220 | second generation digital filter and interpolator for Compact Disc | 235 | | SAA7250A<br>SAA7250B | audio signal processor; I <sup>2</sup> C bus; I <sup>2</sup> S bus; up/down sampling filters audio signal processor; I <sup>2</sup> C bus; I <sup>2</sup> S bus; reverberation | 255<br>255 | | SAA7250C | audio signal processor; 1°C bus; 1°S bus; dynamic range controller | 255 | | S 2000 | or 10-band equalizer | 255 | | TDA1534 | 14-bit ADC | 557 | | TDA1540P | 14-bit DAC | 565 | | TDA1541 | dual 16-bit DAC | 571 | | TDA5708 | photo diode signal processor for Compact Disc players | | | TD 4 5700 | with single spot read-out system | 667 | | TDA5709 | radial error signal processor for Compact Disc players | 687 | | DOLBY* CIRCUITS | | | | TEA0651 | Dolby* B & C type noise reduction circuit; THD < 0,1% | 755 | | TEA0652 | Dolby* B & C type noise reduction circuit; THD < 0,2% | 755 | | TEA0653T<br>TEA0654 | stereo or 2-channel Dolby* B type noise reduction circuit | 773 | | 1 LA0034 | preamplifier and electronic switch for Dolby* B & C type noise reduction circuits | 755 | | TEA0665; T | Dolby* B & C processor with preamplifier and electronic switch | 779 | | TEA0666; T | Dolby* D & C processor with preamplifier and electronic switch; | | | | changed frequency response in relation to TEA0665 | 789 | | TEA0670T | low voltage Dolby* B & C processor with preamplifier<br>and electronic switch | 799 | | | | | <sup>\*</sup> Dolby is a registered trademark of Dolby Laboratories Licensing Corporation, San Francisco, California (U.S.A.). | type number | descri | ption | | page | |-----------------------|----------|-----------|------------------------------------------------------------------|------| | REMOTE CONTRO | OL SYSTE | MS | 1 . | | | General purpose sys | stems | | | | | SAF1032P | receive | er/decod | der for infrared operation | 285 | | SAF1039P | remot | e contro | ol transmitter for infrared operation | 285 | | Sophisticated system | ms | | | | | SAA3004 | | | te control transmitter; f <sub>OSC</sub> = 455 kHz; | | | C A A 200C | | | commands | 161 | | SAA3006 | | - | frared remote control transmitter (RC-5); commands | 163 | | SAA3007 | | | mote control transmitter; f <sub>osc</sub> = 455 kHz; | 100 | | | | | commands | 165 | | SAA3028 | • | | te control transcoder (RC-5); I <sup>2</sup> C bus | 167 | | TDA3047 | infrare | ed receiv | ver (positive output voltage) | 659 | | TDA3048 | infrare | ed receiv | ver (negative output voltage) | 661 | | SINGLE-CHIP 8-BI | T MICRO | CONTR | OLLERS | | | NMOS | | | | | | | RAM | ROM | | | | MAB8411P; T | 64 | 1K | plus 8-bit LED driver | 31 | | MAF8411P | 64 | 1K | plus 8-bit LED driver; extended temperature | 31 | | MAF84A11P | 64 | 1K | plus 8-bit LED driver; automotive temperature; reduced frequency | 31 | | MAB8421P; T | 64 | 2K | plus 8-bit LED driver | 31 | | MAB8421P | 64 | 2K | plus 8-bit LED driver; extended temperature | 31 | | MAF84A21P | 64 | 2K | plus 8-bit LED driver; automotive temperature; | • | | | | | reduced frequency | 31 | | MAB8422P | 64 | 2K | plus 8-bit LED driver | 33 | | MAF8422P | 64 | 2K | plus 8-bit LED driver; extended temperature | 33 | | MAF84A22P | 64 | 2K | plus 8-bit LED driver; automotive temperature; | | | | | | reduced frequency | 33 | | MAB8401B; WP | 128 | - | bond-out version for MAB84XX | | | | | | family plus 8-bit LED driver | 31 | | MAB8441P; T | 128 | 4K | plus 8-bit LED driver | 31 | | MAF8441P | 128 | 4K | plus 8-bit LED driver; extended temperature | 31 | | MAF84A41P | 128 | 4K | plus 8-bit LED driver; automotive temperature; | | | | | | reduced frequency | 31 | | MAB8442P | 128 | 4K | plus 8-bit LED driver | 33 | | MAF8442P | 128 | 4K | plus 8-bit LED driver; extended temperature | 33 | | MAF84A42P | 128 | 4K | plus 8-bit LED driver; automotive temperature; | 33 | | 14 4 DO 404 D. T. | | 014 | reduced frequency | | | MAB8461P; T | 128 | 6K | plus 8-bit LED driver | 31 | | MAF8461P<br>MAF84A61P | 128 | 6K | plus 8-bit LED driver; extended temperature | 31 | | WAFO4ADIP | 128 | 6K | plus 8-bit LED driver; automotive temperature; | 21 | | | | 1 | reduced frequency | 31 | | type number | descrip | otion | | pag | |---------------------|------------------|---------|-------------------------------------------------|----------| | CMOS | | | | | | | RAM | ROM | | | | PCF84C20D; P; T | 64 | 2K | extended temperature | 93 | | PCB80C31P; WP | 128 | _ | ROM-less versions of PCB80C51 | 65 | | PCB80C39P; WP | 128 | _ | ROM-less versions of PCB80C49 | 67 | | PCF80C39P | 128 | _ | ROM-less version of PCF80C49 | 67 | | PCB80C49P; WP | 128 | 2K | | 67 | | PCF80C49P | 128 | 2K | extended temperature | 67 | | PCF84C40D; P; T | 128 | 4K | extended temperature | 93 | | PCB80C51P; WP | 128 | 4K | mask-programmable ROM | 65 | | PCF84C00B; T; WP | 256 | | bond-out versions PCF84CXX family | 93 | | Miscellaneous | | | | | | PCB8582 | 256 x | 8-bit E | EPROM with I <sup>2</sup> C bus interface | 69 | | PCF8570 | 256 x | 8-bit s | tatic RAM; I <sup>2</sup> C bus | 95 | | PCF8571 | 128 x | 8-bit s | tatic RAM; I <sup>2</sup> C bus | 97 | | SPEECH SYNTHESI | ZERS | | | | | MEA8000 | voice s | ynthes | sizer | 35 | | PCF8200 | | | sizer (CMOS) | 79 | | OM8200 | | | nstration board (PCF8200) on standard Eurocard | 55 | | OM8201 | | | nstration box (OM8200) | 59 | | OM8210 | speech | analy | sis/editing system (PCF8200) | 61 | | MISCELLANEOUS | | | | | | OM200/S2 | | | nplifier for hearing aids | 49 | | SAA1099 | | | generator for sound effects and music synthesis | | | | | contro | • | 14 | | PCF8573 | | | ar; I <sup>2</sup> C bus | 99 | | PCF8574 | | | I/O expander; I <sup>2</sup> C bus | 10 | | PNA7509 | • | | z, 3-state output, ADC | 10 | | PNA7518 | | | z, multiplying DAC | 11! | | TAA263 | low-lev | | | 29 | | TAA320 | - | | OST amplifier | 29 | | TAA320A | • | | OST level sensor | 30 | | | | | | 55<br>56 | | TDA1534<br>TDA1540P | 14-bit<br>14-bit | | | | Operating temperature range: 0 to 70 °C. Extended temperature range: -40 to +85 °C. Automotive temperature range: -40 to +110 °C. | type number description | page | |------------------------------------------------------------------------------------------------------|-------| | I <sup>2</sup> C BUS COMPATIBLE ICs | | | MAB84X1 single-chip 8-bit μC family | 31 | | MAF84X1 single-chip 8-bit $\mu$ C family | 31 | | MAF84AX1 single-chip 8-bit μC family | 31 | | PCB8582 256 x 8-bit EEPROM | 69 | | PCF8200 voice synthesizer (CMOS) | 79 | | PCF84CXX single-chip 8-bit μC family | 93 | | PCF8570 256 x 8-bit static RAM | 95 | | PCF8571 128 x 8-bit static RAM | 97 | | PCF8573 clock/calendar | 99 | | PCF8574 remote 8-bit I/O expander | 101 | | PCF8576 universal LCD driver for low multiplex rates (1:1 to 1:4); max. 160 segments | 103 | | PCF8577 LCD direct driver (32 segments) or duplex driver (64 segments) | 105 | | PCF8577A LCD direct driver (32 segments) or duplex driver (64 segments); | | | I <sup>2</sup> C bus; different slave address | 105 | | SAA1300 tuner switching circuit | 157 | | SAA3028 infrared remote control transcoder (RC-5) | 167 | | SAA7250A audio signal processor; I <sup>2</sup> C bus; I <sup>2</sup> S bus; up/down sampling filter | s 255 | | SAA7250B audio signal processor; I <sup>2</sup> C bus; I <sup>2</sup> S bus; reverberation | 255 | | SAA7250C audio signal processor; I <sup>2</sup> C bus; I <sup>2</sup> S bus; dynamic range controlle | er | | or 10-band equalizer | 255 | | TDA8420 hi-fi audio processor | 737 | | TEA6000 FM/IF system and microcomputer-based tuning interface | 851 | | TEA6300 car radio preamplifier and source selector with sound and | | | fader controls | 863 | Purchase of Philips' $I^2S$ components conveys a license under the Philips' $I^2S$ patent to use the components in the $I^2S$ -system provided the system conforms to the $I^2S$ specification defined by Philips. Purchase of Philips' I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C-system provided the system conforms to the I<sup>2</sup>C specifications defined by Philips. 8 ## NUMERICAL INDEX | type number | descri | otion | | package | page | |--------------------------------------------------|-------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|----------------------| | HEF4750VD<br>HEF4751VP<br>HEF4751VD<br>HEF4751VT | univer<br>univer | ncy syn<br>sal divid<br>sal divid<br>sal divid | er<br>er | DIL-28; SOT-135A<br>DIL-28; SOT-117<br>DIL-28; SOT-135A<br>SO-28; SOT-136A | 27<br>29<br>29<br>29 | | SINGLE-CHIP 8-E | BIT MIC | ROCON | ITROLLERS | | | | | RAM | ROM | | | | | MAB8401B | 128 | _ | bond-out version for MAB84XX<br>family plus 8-bit LED driver | 28/28 Piggy-back | 31 | | MAB8401WP | 128 | _ | bond-out version for MAB84XX family plus 8-bit LED driver | 68-PLCC; SOT-188A | 31 | | MAB8411P<br>MAB8411T | 64<br>64 | 1K<br>1K | plus 8-bit LED driver<br>plus 8-bit LED driver | DIL-28; SOT-117D<br>SO-28; SOT-136A | 31<br>31 | | MAB8421P<br>MAB8421T<br>MAB8422P | 64<br>64<br>64 | 2K<br>2K<br>2K | plus 8-bit LED driver<br>plus 8-bit LED driver<br>plus 8-bit LED driver | DIL-28; SOT-117D<br>SO-28; SOT-136A<br>DIL-20; SOT-146 | 31<br>31<br>33 | | MAB8441P<br>MAB8441T<br>MAB8442P | 128<br>128<br>128 | 4K<br>4K<br>4K | plus 8-bit LED driver<br>plus 8-bit LED driver<br>plus 8-bit LED driver | DIL-28; SOT-117D<br>SO-28; SOT-136A<br>DIL-20; SOT-146 | 31<br>31<br>33 | | MAB8461P<br>MAB8461T | 128<br>128 | 6K<br>6K | plus 8-bit LED driver<br>plus 8-bit LED driver | DIL-28; SOT-117D<br>SO-28; SOT-136A | 31<br>31 | | MAF8411P<br>MAF84A11P | 64<br>64 | 1K<br>1K | plus 8-bit LED driver;<br>extended temperature<br>plus 8-bit LED driver; automotive<br>temperature; reduced frequency | DIL-28; SOT-117D | 31<br>31 | | MAF8421P | 64 | 2K | plus 8-bit LED driver; | | | | MAF84A21P | 64 | 2K | extended temperature<br>plus 8-bit LED driver; automotive<br>temperature; reduced frequency | DIL-28; SOT-117D<br>DIL-28; SOT-117D | 31 | | MAF8422P | 64 | 2K | plus 8-bit LED driver;<br>extended temperature | DIL-20: SOT-146 | 33 | | MAF84A22P | 64 | 2K | plus 8-bit LED driver; automotive temperature; reduced frequency | DIL-20; SOT-146 | 33 | | MAF8441P | 128 | 4K | plus 8-bit LED driver;<br>extended temperature | DIL-28; SOT-117D | 31 | | MAF84A41P | 128 | 4K | plus 8-bit LED driver; automotive temperature; reduced frequency | DIL-28; SOT-117D | 31 | | | | | | | | Operating temperature range: 0 to 70 °C. Extended temperature range: -40 to + 85 °C. Automotive temperature range: -40 to + 110 °C. # NUMERICAL INDEX | type number | descrip | tion | | package | pag | |-----------------|-----------|----------|-------------------------------------------|-------------------|-----| | SINGLE-CHIP 8 | в-віт міс | ROCO | NTROLLERS (continued) | | | | | RAM | ROM | | | | | MAF8442P | 128 | 4K | plus 8-bit LED driver; | | | | | | | extended temperature | DIL-20; SOT-146 | 33 | | MAF84A42P | 128 | 4K | plus 8-bit LED driver; automotive | | | | | | | temperature; reduced frequency | DIL-20; SOT-146 | 33 | | MAF8461P | 128 | 6K | plus 8-bit LED driver; | | | | | | | extended temperature | DIL-28; SOT-117D | 31 | | MAF84A61P | 128 | 6K | plus 8-bit LED driver; automotive | | | | | • | | temperature; reduced frequency | DIL-28; SOT-117D | 31 | | MEA8000 | voice s | ynthes | izer | DIL-24; SOT-101A | 35 | | OM200/S2 | | • | plifier for hearing aids | SIL-4; SOT-20* | 49 | | OM8200 | | | nstration board (for PCF8200) | standard Eurocard | 55 | | OM8201 | speech | demor | nstration box (for OM8200) | special pack | 59 | | OM8210 | speech | analys | is/editing system (for PCF8200) | special pack | 61 | | SINGLE-CHIP 8 | B-BIT MIC | ROCO | NTROLLERS (continued) | | | | | RAM [ | ROM | (continued) | | | | PCB80C31P | 128 | _ | ROM-less version of PCB80C51 | DIL-40; SOT-129 | 65 | | PCB80C31WP | 128 | _ | ROM-less version of PCB80C51 | 44-PLCC; SOT-187A | 65 | | PCB80C39P | 128 | - | ROM-less version of PCB80C49 | DIL-40; SOT-129 | 67 | | PCB80C39WP | 128 | _ | ROM-less version of PCB80C49 | 44-PLCC; SOT-187A | 67 | | PCB80C49P | 128 | 2K | | DIL-40; SOT-129 | 67 | | PCB80C49WP | 128 | 2K | | 44-PLCC; SOT-187A | 67 | | PCB80C51P | 128 | 4K | mask-programmable ROM | DIL-40; SOT-129 | 65 | | PCB80C51WP | 128 | 4K | mask-programmable ROM | 44-PLCC; SOT-187A | 65 | | PCB8582 | 256 v 9 | hi+ E | EPROM with I <sup>2</sup> C bus interface | DIL-8; SOT-97A | 69 | | PCF2100P | | | driver; 40 segments | DIL-8; SOT-97A | 71 | | PCF2100T | | | driver; 40 segments | SO-28; SOT-136A | 71 | | PCF2110P | | • | | · . | | | PCF2110F | | | driver; 60 segments and 2 LEDs | DIL-40; SOT-129 | 73 | | | | | driver; 60 segments and 2 LEDs | VSO-40; SOT-158A | 73 | | PCF2111P | | | driver; 64 segments | DIL-40; SOT-129 | 75 | | PCF2111T | LCD di | uplex o | driver; 64 segments | VSO-40; SOT-158A | 75 | | PCF2112P | | - | 2 segments | DIL-40; SOT-129 | 77 | | PCF2112T | LCD di | river; 3 | 2 segments | VSO-40; SOT-158A | 77 | | SINGLE-CHIP 8 | BIT MIC | ROCO | NTROLLERS (continued) | | | | | RAM | ROM | | | | | PCF80C39P | 128 | | ROM-less version of PCF80C49 | DIL-40; SOT-129 | 67 | | PCF80C49P | 128 | 2K | extended temperature | DIL-40; SOT-129 | 67 | | PCF8200 | | | izer (CMOS) | DIL-24; SOT-101A | 79 | | | | • | | DIL-24, SUI-TUIA | 19 | | Operating tempe | | - | | | | | extended tempe | | ~ | 0 to + 85 °C.<br>-40 to + 110 °C | | | Automotive temperature range: -40 to + 110 °C. <sup>\*</sup> The package outline is included in the device data sheet. ## NUMERICAL INDEX | type number | description | | package | page | |------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|-----------------------------------------------------------|-------------------| | SINGLE-CHIP 8-BIT MICROCONTROLLERS (continued) | | | | | | | RAM ROM | | | | | PCF84C00B<br>PCF84C00T<br>PCF84C00WP | 256 —<br>256 —<br>256 — | bond-out version PCF84CXX family bond-out version PCF84CXX family bond-out version PCF84CXX family | VSO-56; SOT-190 | 93<br>93<br>93 | | PCF84C20D<br>PCF84C20P<br>PCF84C20T | 64 2K<br>64 2K<br>64 2K | extended temperature<br>extended temperature<br>extended temperature | DIL-28; SOT-135A<br>DIL-28; SOT-117D<br>SO-28; SOT-136A | 93<br>93<br>93 | | PCF84C40D<br>PCF84C40P<br>PCF84C40T | 128 4K<br>128 4K<br>128 4K | extended temperature<br>extended temperature<br>extended temperature | DIL-28; SOT-135A<br>DIL-28; SOT-117D<br>SO-28; SOT-136A | 93<br>93<br>93 | | PCF8570P<br>PCF8570T | 256 x 8-bit static RAM; I <sup>2</sup> C bus<br>256 x 8-bit static RAM; I <sup>2</sup> C bus | | DIL-8; SOT-97A<br>SO-8L; SOT-176 | 95<br>95 | | PCF8571P<br>PCF8571T | | tatic RAM; I <sup>2</sup> C bus<br>tatic RAM; I <sup>2</sup> C bus | DIL-8; SOT-97A<br>SO-8L; SOT-176 | 97<br>97 | | PCF8573P<br>PCF8573T | clock/calend<br>clock/calend | ar; I <sup>2</sup> C bus | DIL-16; SOT-38<br>SO-16L; SOT-162A | 99<br>99 | | PCF8574P<br>PCF8574T | remote 8-bit I/O expander; I <sup>2</sup> C bus remote 8-bit I/O expander; I <sup>2</sup> C bus | | DIL-16; SOT-38<br>SO-16L; SOT-162A | 101<br>101 | | PCF8576T | universal LCD driver for low multiplex rates (1:1 to 1:4); max. 160 segments; I <sup>2</sup> C bus VSO-56; SOT-190 | | | 103 | | PCF8576U | | O driver for low multiplex rates<br>4); max. 160 segments; I <sup>2</sup> C bus | uncased in tray | 103 | | PCF8577P | | river (32 segments) or duplex<br>segments); I <sup>2</sup> C bus | DIL-40; SOT-129 | 105 | | PCF8577AP | driver (64 | river (32 segments) or duplex segments); I <sup>2</sup> C bus; different | DU 40, COT 100 | 105 | | PCF8577T | | river (32 segments) or duplex<br>segments) I <sup>2</sup> C bus | DIL-40; SOT-129<br>VSO-40; SOT-158A | 105<br>105 | | PCF8577AT | LCD direct driver (32 segments) or duplex driver (64 segments); I <sup>2</sup> C bus; different | | | | | PNA7509<br>PNA7518 | | ess<br>z, 3-state output, ADC<br>z, multiplying DAC | VSO-40; SOT-158A<br>DIL-24; SOT-101<br>DIL-16; SOT-38WE-1 | 105<br>107<br>115 | | SAA1057<br>SAA1060<br>SAA1062A | LED display/ | PLL frequency synthesizer (SYMO II) interface circuit interface circuit | DIL-18; SOT-102HE<br>DIL-24; SOT-101A<br>DIL-28; SOT-117 | 121<br>131<br>133 | | SAA1062AT<br>SAA1063<br>SAA1099 | fluorescent d<br>stereo sound | interface circuit<br>isplay/interface circuit<br>generator for sound effects and | SO-28; SOT-136A<br>DIL-24; SOT-101A | 133<br>135 | | SAA1300<br>SAA3004P | tuner switchi | hesis (µC controlled)<br>ng circuit<br>nte control transmitter; | DIL-18; SOT-102CS<br>SIL-9; SOT-142B | 141<br>157 | | | | kHz; up to 448 commands | DIL-20; SOT-146C1 | 161 | # NUMERICAL INDEX | type number | description | package | page | |-------------|---------------------------------------------------------------------------------------------|-------------------|------| | SAA3004T | infrared remote control transmitter; | | | | | f <sub>osc</sub> = 455 kHz; up to 448 commands | SO-20; SOT-163A | 161 | | SAA3006 | low voltage infrared remote control transmitter | | | | | (RC-5); up to 2048 commands | DIL-28; SOT-117 | 163 | | SAA3007P | low voltage infrared remote control transmitter; | | | | | $f_{\rm osc}$ = 455 kHz; up to 1280 commands | DIL-20; SOT-146C1 | 165 | | SAA3007T | low voltage infrared remote control transmitter; | | | | | $f_{osc}$ = 455 kHz; up to 1280 commands | SO-20; SOT-163A | 165 | | SAA3028 | infrared remote control transcoder (RC-5); I2C bus | DIL-16; SOT-38Z | 167 | | SAA7000 | interpolation and muting circuit for Compact Disc | DIL-18; SOT-102CS | 169 | | SAA7010 | demodulator for Compact Disc | DIL-28; SOT-117 | 179 | | SAA7020 | error corrector for Compact Disc | DIL-40; SOT-129 | 191 | | SAA7030 | digital filter for Compact Disc | DIL-24; SOT-101A | 205 | | SAA7210 | second generation decoder for Compact Disc | DIL-40; SOT-129 | 213 | | SAA7220 | second generation digital filter and interpolator | 512 10,001 120 | 210 | | | for Compact Disc | DIL-24; SOT-101A | 235 | | SAA7250AP | audio signal processor; I <sup>2</sup> C bus; I <sup>2</sup> S bus; | | | | | up/down sampling filters | DIL-40; SOT-129 | 255 | | SAA7250BP | audio signal processor; I <sup>2</sup> C bus; I <sup>2</sup> S bus; | | | | | reverberation | DIL-40; SOT-129 | 255 | | SAA7250CP | audio signal processor; I <sup>2</sup> C bus; I <sup>2</sup> S bus; | , | | | | dynamic range controller or 10-band equalizer | DIL-40; SOT-129 | 255 | | SAB1164P | sensitive 1 GHz divider-by-64 ( $R_0 = 1 \text{ k}\Omega$ ) | DIL-8; SOT-97A | 279 | | SAB1165P | sensitive 1 GHz divider-by-64 ( $R_0 = 0.5 \text{ k}\Omega$ ) | DIL-8; SOT-97A | 279 | | SAB1256P | sensitive 1 GHz divider-by-256 | DIL-8; SOT-97A | 281 | | SAB6456 | sensitive 1 GHz divide-by-64/divide-by-256 | 2123,001.077 | | | | switchable prescaler | DIL-8; SOT-97A | 283 | | SAB6456T | sensitive 1 GHz divide-by-64/divide-by-256 | | | | | switchable prescaler | SO-8; SOT-96A | 283 | | SAF1032P | receiver/decoder for infrared operation | DIL-18; SOT-102 | 285 | | SAF1039P | remote control transmitter for infrared operation | DIL-16; SOT-38Z | 285 | | SAK150BT | servo-motor control circuit | SO-14; SOT-108A | 287 | | TAA263 | low-level amplifier | TO-72; SOT-18/17* | 295 | | TAA320 | integrated MOST amplifier | TO-18; SOT-18/13* | 299 | | TAA320A | integrated MOST level sensor | TO-18; SOT-18/13* | 309 | | TCA420A | FM/IF combination | DIL-16; SOT-38 | 315 | | TDA1001B | interference and noise suppression circuit | | 0.0 | | IDATOOTE | for FM receivers | DIL-16; SOT-38 | 222 | | TDA1001BT | interference and noise suppression circuit | DIL-10, 301-36 | 333 | | 12/1100121 | for FM receivers | SO-16; SOT-109A | 333 | | TDA1002A | recording and playback amplifier | DIL-16; SOT-38 | 343 | | TDA1005A | frequency multiplex PLL stereo decoder | DIL-16; SOT-38 | 353 | | TDA1005AT | frequency multiplex PLL stereo decoder | SO-16; SOT-109A | 353 | | TDA1010A | 6 W audio power amplifier for in-car applications/ 10 W audio power amplifier for mains-fed | 10,001 100A | 333 | | | applications | SIL-9; SOT-110B | 373 | | TDA1011 | 2 to 6 W audio power amplifier; | 0.2 0,001 1100 | 5,5 | | • | $V_0 = 0.7 \text{ V (preamplifier)}$ | SIL-9; SOT-110B | 391 | | | AU O'V A (bigailibilile) | 316-3.301-1100 | | ## NUMERICAL INDEX | type number | description | package | page | |----------------------|---------------------------------------------------------------------------------------------|---------------------------------------|------------| | TDA1012<br>TDA1013A | recording/playback and 2 W audio power amplifier 4 W audio power amplifier with d.c. volume | DIL-16; SOT-38WE-2 | 403 | | TDA1015 | control<br>1 to 4 W audio power amplifier | SIL-9; SOT-110B<br>SIL-9; SOT-110B | 407<br>411 | | TDA1015T<br>TDA1016 | 0,5 W audio power amplifier recording/playback and 2 W audio power amplifier | SO-8; SOT-96A | 421 | | TDA1020 | with thermal protection 12 W audio power amplifier for car radios | DIL-16; SOT-38WE-2<br>SIL-9; SOT-110B | 427<br>433 | | TDA1029<br>TDA1059B | signal-sources switch (4 x two channels) motor speed regulator with thermal shut-down | DIL-16; SOT-38 | 439 | | | $(V_{ref} = 1.3 \text{ V})$ | TO-126; SOT-32* | 453 | | TDA1059C | motor speed regulator (V <sub>ref</sub> = 1,1 V) | TO-126; SOT-32* | 459<br>465 | | TDA1072A<br>TDA1074A | AM receiver circuit for hi-fi and car radios dual tandem electronic potentiometer circuit | DIL-16; SOT-38<br>DIL-18; SOT-102HE | 465<br>481 | | TDA1510 | 24 W BTL or 2 x 12 W stereo car-radio | DIE 10,001 10211E | 401 | | | power amplifier | SBD-13; SOT-141B | 491 | | TDA1512 | 12 to 20 W hi-fi audio power amplifier | SIL-9; SOT-131B | 497 | | TDA1512Q | 12 to 20 W hi-fi audio power amplifier | SBD-9; SOT-157B | 497 | | TDA1514 | 40 W hi-fi audio power amplifier (e.g. Compact Disc) | SIL-9; SOT-131A | 503 | | TDA1515A | 24 W BTL or 2 x 12 W stereo car-radio power amplifier | SBD-13; SOT-141B | 509 | | TDA1520 | 20 W hi-fi audio power amplifier; I <sub>tot</sub> = 54 mA | SIL-9; SOT-131A | 515 | | TDA1520Q | 20 W hi-fi audio power amplifier; I <sub>tot</sub> = 54 mA | SBD-9; SOT-157A | 515 | | TDA1520A | 20 W hi-fi audio power amplifier; I <sub>tot</sub> = 70 mA | SIL-9; SOT-131A | 521 | | TDA1520AQ | 20 W hi-fi audio power amplifier; I <sub>tot</sub> = 70 mA | SBD-9; SOT-157A | 521 | | TDA1521<br>TDA1522 | 2 x 12 W hi-fi audio power amplifier stereo cassette head preamplifier and equalizer | SIL-9; SOT-131B | 527<br>535 | | TDA1522<br>TDA1524A | stereo-tone/volume control circuit | SIL-9; SOT-142<br>DIL-18; SOT-102HE | 545 | | TDA1534 | 14-bit ADC | DIL-28; SOT-117BE | 557 | | TDA1540P | 14-bit DAC | DIL-28; SOT-117BE | 565 | | TDA1541 | dual 16-bit DAC | DIL-28; SOT-117BE-13 | 571 | | TDA1559A | motor speed regulator ( $V_{ref} = 1,26 \text{ V}$ ) | TO-126; SOT-32* | 581 | | TDA1574 | integrated FM tuner for radio receivers | DIL-18; SOT-102HE | 589 | | TDA1576<br>TDA1578A | FM/IF amplifier and detector time multiplex PLL stereo decoder with | DIL-18; SOT-102HE | 597 | | | muting system for hi-fi and car radios | DIL-18; SOT-102HE | 609 | | TDA1579 | traffic warning decoder circuit (ARI system) | DIL-18; SOT-102HE | 623 | | TDA1589<br>TDA1598 | traffic control messages and warning tone circuit time multiplex PLL stereo decoder for | DIL-18; SOT-102HE | 633 | | . 57 (1000 | hi-fi and car radios | DIL-18; SOT-102HE | 641 | | TDA2611A | 5 W audio power amplifier | SIL-9; SOT-110B | 649 | | TDA3047P | infrared receiver (positive output voltage) | DIL-16; SOT-38 | 659 | | TDA3047T<br>TDA3048P | infrared receiver (positive output voltage) | SO-16L; SOT-162A | 659 | | TDA3048P<br>TDA3048T | infrared receiver (negative output voltage) infrared receiver (negative output voltage) | DIL-16; SOT-38<br>SO-16L; SOT-162A | 661<br>661 | | . 57 100 70 1 | a. oa roocivor (nogative oatput voitage) | 00-10L, 001-102A | 001 | <sup>\*</sup> The package outline is included in the device data sheet. # NUMERICAL INDEX | type number | description | package | page | |--------------------|-----------------------------------------------------------------------------------------------|-------------------|------| | TDA3810<br>TDA5708 | spatial, stereo and pseudo-stereo sound circuit photo diode signal processor for Compact Disc | DIL-18; SOT-102HE | 663 | | TDA5709 | players with single spot read-out system radial error signal processor for Compact Disc | DIL-28; SOT-117 | 667 | | . 5, 10, 00 | players | DIL-20; SOT-146 | 687 | | TDA7000 | FM radio circuit; $f_i = 70 \text{ kHz}$ ; $V_0 = 75 \text{ mW}$ | DIL-18; SOT-102HE | 701 | | TDA7010T | FM radio circuit; $f_i = 70 \text{ kHz}$ ; $V_0 = 75 \text{ mW}$ | SO-16; SOT-109A | 709 | | TDA7020T | FM stereo/mono radio circuit; $f_i = 76 \text{ kHz}$ ;<br>$V_0 = 90 \text{ mV}$ | SO-16; SOT-109A | 717 | | TDA7021T | FM stereo/mono radio circuit; low-voltage | | | | TDA7050T | Micro Tuning System (MTS) low voltage mono/stereo audio power amplifier: | SO-16; SOT-109A | 725 | | / | stereo 75 mW; BTL 140 mW | SO-8; SOT-96A | 733 | | TDA8420 | hi-fi audio processor; I <sup>2</sup> C bus | DIL-28; SOT-117 | 737 | | TEA0651 | Dolby* B & C type noise reduction circuit;<br>THD < 0,1% | DIL-18; SOT-102HE | 755 | | TEA0652 | | DIL-10, 301-102HE | 755 | | 1EA0052 | Dolby* B & C type noise reduction circuit;<br>THD < 0,2% | DIL-18; SOT-102HE | 755 | | TEA0653T | stereo or 2-channel Dolby* B type noise | | | | TE 4.00E 4 | reduction circuit | SO-20; SOT-163A | 773 | | TEA0654 | preamplifier and electronic switch for Dolby* B & C type noise reduction circuits | DIL-24; SOT-101A | 755 | | TEA0665 | Dolby* B & C processor with preamplifier | DIL 24,001 101/1 | , 55 | | TE 1000TT | and electronic switch | DIL-28; SOT-117 | 779 | | TEA0665T | Dolby* B & C processor with preamplifier<br>and electronic switch | SO-28; SOT-136A | 779 | | TEA0666 | Dolby* B & C processor with preamplifier | 30-20, 30 1-130A | 115 | | 12,0000 | and electronic switch; changed frequency | | | | | response in relation to TEA0665 | DIL-28; SOT-117 | 789 | | TEA0666T | Dolby* B & C processor with preamplifier | | | | | and electronic switch; changed frequency response in relation to TEA0665 | SO-28; SOT-136A | 789 | | TEA0670T | low voltage Dolby* B & C processor with | 30-20, 301-130A | 709 | | | preamplifier and electronic switch | SO-28; SOT-136A | 799 | | TEA5550 | AM car radio receiver circuit | DIL-16; SOT-38 | 803 | | TEA5560 | FM/IF system | SIL-9; SOT-142 | 815 | | TEA5570 | RF/IF circuit for AM/FM radio | DIL-16; SOT-38 | 827 | | TEA5580 | PLL stereo decoder | DIL-16; SOT-38 | 841 | | TEA6000 | FM/IF system and microcomputer-based | DII 10. COT 100UE | 051 | | TEA6300 | tuning interface; I <sup>2</sup> C bus<br>car radio preamplifier and source selector | DIL-18; SOT-102HE | 851 | | 10000 | with sound and fader controls; I <sup>2</sup> C bus | DIL-28; SOT-117BE | 863 | <sup>\*</sup> Dolby is a registered trademark of Dolby Laboratories Licensing Corporation, San Francisco, California (U.S.A.). ## MAINTENANCE TYPE LIST The types listed below are not included in this handbook. Detailed information will be supplied on request. | SAA1056P | PLL frequency synthesizer | successor type: SAA1057 | |----------|-------------------------------------------------------|-------------------------| | SAA3027 | infrared remote control transmitter (RC-5) | successor type: SAA3006 | | TCA730A | d.c. volume and balance stereo control circuit | | | TCA740A | d.c. treble and bass stereo control circuit | | | TDA1011A | 2 to 6 W audio power amplifier | successor type: TDA1011 | | TDA1506 | motor regulator and function controller | | | | for car cassette systems | | | TDA1508 | auto-reverse car radio cassette deck steering circuit | | | TDA1533 | PLL motor speed control circuit for | | | | hi-fi applications | | | | | | ### **GENERAL** Type designation Rating systems Handling MOS devices # PRO ELECTRON TYPE DESIGNATION CODE FOR INTEGRATED CIRCUITS This type nomenclature applies to semiconductor monolithic, semiconductor multi-chip, thin-film, thick-film and hybrid integrated circuits. A basic number consists of: THREE LETTERS FOLLOWED BY A SERIAL NUMBER #### FIRST AND SECOND LETTER 1. DIGITAL FAMILY CIRCUITS The FIRST TWO LETTERS identify the FAMILY (see note 1). 2. SOLITARY CIRCUITS The FIRST LETTER divides the solitary circuits into: S: Solitary digital circuits T : Analogue circuits U: Mixed analogue/digital circuits The SECOND LETTER is a serial letter without any further significance except 'H' which stands for hybrid circuits. 3. MICROPROCESSORS The FIRST TWO LETTERS identify microprocessors and correlated circuits as follows: ... Microcomputer Central processing unit MB: Slice processor (see note 2) MD: Correlated memories ME: Other correlated circuits (interface, clock, peripheral controller, etc.) 4. CHARGE-TRANSFER DEVICES AND SWITCHED CAPACITORS The FIRST TWO LETTERS identify the following: NH: Hybrid circuits NL: Logic circuits NM: Memories NS: Analogue signal processing, using switched capacitors NT: Analogue signal processing, using CTDs NX: Imaging devices NY: Other correlated circuits #### Notes - A logic family is an assembly of digital circuits designed to be interconnected and defined by its basic electrical characteristics (such as: supply voltage, power consumption, propagation delay, noise immunity). - 2. By 'slice processor' is meant: a functional slice of microprocessor. ### TYPF DESIGNATION #### THIRD LETTER It indicates the operating ambient temperature range. The letters A to G give information about the temperature: A: temperature range not specified B: $0 \text{ to} + 70 \,^{\circ}\text{C}$ C: -55 to + 125 °C D: $-25 \text{ to} + 70 \text{ }^{\circ}\text{C}$ $E: -25 \text{ to} + 85 \text{ }^{\circ}\text{C}$ $F: -40 \text{ to} + 85 ^{\circ}\text{C}$ G: -55 to +85 °C If a circuit is published for another temperature range, the letter indicating a narrower temperature range may be used or the letter 'A'. Example: the range 0 to + 75 °C can be indicated by 'B' or 'A'. #### SERIAL NUMBER This may be either a 4-digit number assigned by Pro Electron, or the serial number (which may be a combination of figures and letters) of an existing company type designation of the manufacturer. To the basic type number may be added: #### A VERSION LETTER Indicates a minor variant of the basic type or the package. Except for 'Z', which means customized wiring, the letter has no fixed meaning. The following letters are recommended for package variants: C: for cylindrical D: for ceramic DIL F: for flat pack L: for chip on tape P: for plastic DIL Q: for QIL T: for miniature plastic (mini-pack) U: for uncased chip Alternatively a TWO LETTER SUFFIX may be used instead of a single package version letter, if the manufacturer (sponsor) wishes to give more information. #### FIRST LETTER: General shape SECOND LETTER: Material C : Cylindrical D: Dual-in-line (DIL) C: Metal-ceramic E: Power DIL (with external heatsink) G: Glass-ceramic (cerdip) F: Flat (leads on 2 sides) G: Flat (leads on 4 sides) M: Metal P: Plastic K: Diamond (TO-3 family) M: Multiple-in-line (except Dual-, Triple-, Quadruple-in-line) Q: Quadruple-in-line (QIL) R: Power QIL (with external heatsink) S: Single-in-line T: Triple-in-line A hyphen precedes the suffix to avoid confusion with a version letter. ### RATING SYSTEMS The rating systems described are those recommended by the International Electrotechnical Commission (IEC) in its Publication 134. #### **DEFINITIONS OF TERMS USED** Electronic device. An electronic tube or valve, transistor or other semiconductor device. Note This definition excludes inductors, capacitors, resistors and similar components. Characteristic. A characteristic is an inherent and measurable property of a device. Such a property may be electrical, mechanical, thermal, hydraulic, electro-magnetic, or nuclear, and can be expressed as a value for stated or recognized conditions. A characteristic may also be a set of related values, usually shown in graphical form. Bogey electronic device. An electronic device whose characteristics have the published nominal values for the type. A bogey electronic device for any particular application can be obtained by considering only those characteristics which are directly related to the application. Rating. A value which establishes either a limiting capability or a limiting condition for an electronic device. It is determined for specified values of environment and operation, and may be stated in any suitable terms. Note Limiting conditions may be either maxima or minima. Rating system. The set of principles upon which ratings are established and which determine their interpretation. Note The rating system indicates the division of responsibility between the device manufacturer and the circuit designer, with the object of ensuring that the working conditions do not exceed the ratings. #### ABSOLUTE MAXIMUM RATING SYSTEM Absolute maximum ratings are limiting values of operating and environmental conditions applicable to any electronic device of a specified type as defined by its published data, which should not be exceeded under the worst probable conditions. These values are chosen by the device manufacturer to provide acceptable serviceability of the device, taking no responsibility for equipment variations, environmental variations, and the effects of changes in operating conditions due to variations in the characteristics of the device under consideration and of all other electronic devices in the equipment. The equipment manufacturer should design so that, initially and throughout life, no absolute maximum value for the intended service is exceeded with any device under the worst probable operating conditions with respect to supply voltage variation, equipment component variation, equipment control adjustment, load variations, signal variation, environmental conditions, and variations in characteristics of the device under consideration and of all other electronic devices in the equipment. 21 ### RATING SYSTEMS #### **DESIGN MAXIMUM RATING SYSTEM** Design maximum ratings are limiting values of operating and environmental conditions applicable to a bogey electronic device of a specified type as defined by its published data, and should not be exceeded under the worst probable conditions. These values are chosen by the device manufacturer to provide acceptable serviceability of the device, taking responsibility for the effects of changes in operating conditions due to variations in the characteristics of the electronic device under consideration. The equipment manufacturer should design so that, initially and throughout life, no design maximum value for the intended service is exceeded with a bogey device under the worst probable operating conditions with respect to supply voltage variation, equipment component variation, variation in characteristics of all other devices in the equipment, equipment control adjustment, load variation, signal variation and environmental conditions. #### **DESIGN CENTRE RATING SYSTEM** Design centre ratings are limiting values of operating and environmental conditions applicable to a bogey electronic device of a specified type as defined by its published data, and should not be exceeded under normal conditions. These values are chosen by the device manufacturer to provide acceptable serviceability of the device in average applications, taking responsibility for normal changes in operating conditions due to rated supply voltage variation, equipment component variation, equipment control adjustment, load variation, signal variation, environmental conditions, and variations in the characteristics of all electronic devices. The equipment manufacturer should design so that, initially, no design centre value for the intended service is exceeded with a bogey electronic device in equipment operating at the stated normal supply voltage. #### HANDLING MOS DEVICES Though all our MOS integrated circuits incorporate protection against electrostatic discharges, they can nevertheless be damaged by accidental over-voltages. In storing and handling them, the following precautions are recommended. #### Caution Testing or handling and mounting call for special attention to personal safety. Personnel handling MOS devices should normally be connected to ground via a resistor. #### Storage and transport Store and transport the circuits in their original packing. Alternatively, use may be made of a conductive material or special IC carrier that either short-circuits all leads or insulates them from external contact. #### Testing or handling Work on a conductive surface (e.g. metal table top) when testing the circuits or transferring them from one carrier to another. Electrically connect the person doing the testing or handling to the conductive surface, for example by a metal bracelet and a conductive cord or chain. Connect all testing and handling equipment to the same surface. Signals should not be applied to the inputs while the device power supply is off. All unused input leads should be connected to either the supply voltage or ground. #### Mounting Mount MOS integrated circuits on printed circuit boards *after* all other components have been mounted. Take care that the circuits themselves, metal parts of the board, mounting tools, and the person doing the mounting are kept at the same electric (ground) potential. If it is impossible to ground the printed-circuit board the person mounting the circuits should touch the board before bringing MOS circuits into contact with it. #### Soldering Soldering iron tips, including those of low-voltage irons, or soldering baths should also be kept at the same potential as the MOS circuits and the board. #### Static charges Dress personnel in clothing of non-electrostatic material (no wool, silk or synthetic fibres). After the MOS circuits have been mounted on the board proper handling precautions should still be observed. Until the sub-assemblies are inserted into a complete system in which the proper voltages are supplied, the board is no more than an extension of the leads of the devices mounted on the board. To prevent static charges from being transmitted through the board wiring to the device it is recommended that conductive clips or conductive tape be put on the circuit board terminals. #### Transient voltages To prevent permanent damage due to transient voltages, do not insert or remove MOS devices, or printed-circuit boards with MOS devices, from test sockets or systems with power on. #### Voltage surges Beware of voltage surges due to switching electrical equipment on or off, relays and d.c. lines. DEVICE DATA #### FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET ### FREQUENCY SYNTHESIZER The HEF4750V frequency synthesizer is one of a pair of LOCMOS devices, primarily intended for use in high-performance frequency synthesizers, e.g. in all communication, instrumentation, television and broadcast applications. A combination of analogue and digital techniques results in an integrated circuit that enables high performance. The complementary device is the universal divider type HEF4751V. Together with a standard prescaler, the two LOCMOS integrated circuits offer low-cost single loop synthesizers with full professional performance. Salient features offered (in combination with HEF4751V) are: - Wide choice of reference frequency using a single crystal. - High-performance phase comparator low phase noise low spurii. - System operation to > 1 GHz. - Typical 15 MHz input at 10 V. - Flexible programming: frequency offsets ROM compatible fractional channel capability. - Programme range 6½ decades, including up to 3 decades of prescaler control. - Division range extension by cascading. - Built-in phase modulator. - Fast lock feature. - Out-of-lock indication. - Low power dissipation and high noise immunity. #### APPLICATION INFORMATION Some examples of applications for the HEF4750V in combination with the HEF4751V are: - VHF/UHF mobile radios. - HF s.s.b. transceivers. - Airborne and marine communications and navaids. - Broadcast transmitters. - High quality radio and television receivers. - High performance citizens band equipment. - · Signal generators. #### SUPPLY VOLTAGE | rating | recommended<br>operating | | |--------------|--------------------------|--| | -0,5 to + 15 | 9,5 to 10,5 V | | Fig. 1 Pinning diagram. HEF4750VD: 28-lead DIL; ceramic (cerdip) (SOT-135A). #### FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET #### UNIVERSAL DIVIDER The HEF4751V is a universal divider (U.D.) intended for use in high performance phase lock loop frequency synthesizer systems. It consists of a chain of counters operating in a programmable feedback mode. Programmable feedback signals are generated for up to three external (fast) ÷ 10/11 prescaler. The system comprising one HEF4751V U.D. together with prescalers is a fully programmable divider with a maximum configuration of: 5 decimal stages, a programmable mode M stage ( $1 \le M \le 16$ , non-decimal fraction channel selection), and a mode H stage (H = 1 or 2, stage for half channel offset). Programming is performed in BCD code in a bit-parallel, digit-serial format. To accommodate fixed or variable frequency offset, two numbers are applied in parallel, one being subtracted from the other to produce the internal programme. The decade selection address is generated by an internal programme counter which may run continuously or on demand. Two or more universal dividers can be cascaded, each extra U.D. (in slave mode) adds two decades to the system. The combination retains the full programmability and features of a single U.D. The U.D. provides a fast output signal FF at output OFF, which can have a phase jitter of $\pm$ 1 system input period, to allow fast frequency locking. The slow output signal FS at output OFS, which is jitter-free, is used for fine phase control at a lower speed. Fig. 1 Pinning diagram. #### SUPPLY VOLTAGE | rating | recommended operating | |-------------|-----------------------| | -0,5 to +18 | 4,5 to 12,5 V | HEF4751VP: 28-lead DIL; plastic (SOT-117). HEF4751VD: 28-lead DIL; ceramic (cerdip) (SOT-135A). HEF4751VT: 28-lead mini-pack; plastic (SO-28; SOT-136A). FAMILY DATA IDD LIMITS category LSI see Family Specifications Fig. 2 Block diagram. #### FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET #### SINGLE-CHIP 8-BIT MICROCONTROLLER #### DESCRIPTION The MAB84XX family of microcontrollers is fabricated in NMOS. The family consists of the following devices: - MAB8401 128 RAM bytes, external program memory plus 8-bit LED-driver (10 mA), emulation of MAB/F8422/42\* possible - MAB/F8411 1K ROM/ 64 RAM bytes plus 8-bit LED-driver - MAB/F8421 2K ROM/ 64 RAM bytes plus 8-bit LED-driver - MAB/F8441 4K ROM/128 RAM bytes plus 8-bit LED-driver - MAB/F8461 − 6K ROM/128 RAM bytes plus 8-bit LED-driver Each version has 20 quasi-bidirectional I/O port lines, one serial I/O line, one single-level vectored interrupt, an 8-bit timer event counter and on-board clock oscillator and clock circuits. Two 20-pin versions, MAB/F8422 and MAB/F8442\* are also available. This microcontroller family is designed to be an efficient controller as well as an arithmetic processor. The instruction set is based on that of the MAB8048. The microcontrollers have extensive bit handling abilities and facilities for both binary and BCD arithmetic. For detailed information see the "Users manual Single-chip microcomputers" (supplied upon request). \* See data sheet on MAB/F8422/42. #### **Features** - 8-bit: CPU, ROM, RAM and I/O in a single 28-lead DIL package - 1K, 2K, 4K or 6K ROM bytes plus a ROM-less version - 64 or 128 RAM bytes - 20 quasi-bidirectional I/O port lines - Two testable inputs: one of which can be used to detect zero cross-over, the other is also the external interrupt input - Single level vectored interrupts: external, timer/event counter, serial I/O - Serial I/O that can be used in single or multi-master systems (serial I/O data via an existing port line and clock via a dedicated line) - 8-bit programmable timer/event counter - Internal oscillator, generated with inductor, crystal, ceramic resonator or external source - Over 80 instructions (based on MAB8048) all of 1 or 2 cycles - Single 5 V power supply (± 10%) Operating temperature ranges: 0 to + 70 °C -40 to + 85 °C -40 to + 110 °C MAF84XX family (extended temperature) MAF84AXX family (automotive temperature) #### **PACKAGE OUTLINES** MAB8401B: 28-lead 'Piggy-back' package (with up to 28-pin EPROM on top). MAB8401WP: 68-lead plastic leaded chip-carrier (PLCC) (SOT-188A). MAB/F8411/21/41/61P: 28-lead DIL; plastic (SOT-117D). MAF84A11/A21/A41/A61P: 28-lead DIL; plastic (SOT-117D). MAB8411/21/41/61T: 28-lead mini-pack; plastic (SO-28; SOT-136A). Fig. 4(a) Block diagram of the MAB84XX family. A0-A12 Fig. 4(b) Replacement for dotted part in Fig. 4(a) for the MAB8401WP bond-out version. Fig. 4(c) Replacement of dotted part in Fig. 4(a) for the MAB8401B 'Piggy-back' version. #### **DEVELOPMENT DATA** This data sheet contains advance information and specifications are subject to change without notice. MAB8422/42 MAF8422/42 MAF84A22/A42 #### FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET #### SINGLE-CHIP 8-BIT MICROCONTROLLER The MAB8422/8442 is a high-performance microcontroller incorporating dedicated hardware, memory capacity and I/O lines. This dedication means a microcontroller can be economically installed in high-volume products where its main function is control. The MAB8422/8442 is a 20 pin, single-chip 8-bit microcontroller that has been developed from the 28 pin MAB8421/8441 microcontrollers. The versions are: - MAB8422 2K ROM/64 RAM bytes plus 8-bit LED-driver - MAB8442 4K ROM/128 RAM bytes plus 8-bit LED-driver Each version has 15 I/O port lines comprising one 8-bit parallel port (P0), one 2-bit parallel port (P10 and P11 that are shared with the serial I/O lines SDA and SCL), one 3-bit parallel port (P20-P22) and two input lines ( $\overline{\text{INT}}/\text{T0}$ and T1). The serial I/O interface is I<sup>2</sup>C compatible and therefore the MAB8422/8442 can operate as a slave or a master in single and multi-master systems. Conversion from parallel to serial data when transmitting, and vice versa when receiving, is done mainly in software. There is a minimum of hardware for the serial I/O implemented. This hardware is controlled by the status of the SDA and SCL lines and can be read or written under software control. Standard software for I<sup>2</sup>C-bus control is available on request. #### **Features** - 8-bit: CPU, ROM, RAM and I/O - 20 pin package - MAB8422: 2K ROM/64 RAM bytes - MAB8442: 4K ROM/128 RAM bytes - 13 quasi-bidirectional I/O port lines - Two testable inputs INT/T0 and T1 - High current output on P0 (I<sub>OI</sub> = 10 mA at V<sub>OI</sub> = 1 V) - One interrupt line combined with the testable input line INT/T0 - Single-level interrupts: external, timer/event counter, serial I/O - I<sup>2</sup>C-compatible serial I/O that can be used in single or multi-master systems (serial I/O data and clock via P10 and P11 port lines, respectively) - 8-bit programmable timer/event counter - Internal oscillator, generated with inductor, crystal, ceramic resonator or external source - Over 80 instructions (based on MAB8048) - All instructions 1 or 2 cycles, cycle time dependent on oscillator frequency - Single 5 V power supply - 0 to 70 °C operating temperature range, also versions for -40 to 85 °C (extended temperature range) and -40 to 110 °C (automotive temperature range) #### PACKAGE OUTLINES MAB/F8422/42P: 20-lead DIL; plastic (SOT-146). MAF84A22/A42P: 20-lead DIL; plastic (SOT-146). MAF84A22/A42 Fig. 1 Block diagram of the MAB8422/8442. #### **VOICE SYNTHESIZER** #### GENERAL DESCRIPTION The MEA8000 is a 24-pin N-MOS integrated circuit for generating good quality speech from digital code with a programmable bit rate. The circuit is primarily intended for applications in microprocessor controlled systems, where the speech code is stored separately. #### **Features** - Interfaces easily with most popular microprocessors and microcomputer - 8-bit wide data bus - 32-bit wide data buffer holding speech frame codes - Digital filter of 8th order with 3 programmable formant frequencies, one fixed formant frequency, and 4 programmable formant bandwidths - Programmable amplitudes - Programmable duration of each frame; 8, 16, 32 or 64 ms - Synthesis occupies less than 1% of control processor time - Capable of sophisticated unvoiced sound generation - Crystal controlled oscillator or external (TTL) clock - Minimal external audio filter requirement - Single + 5 V power supply #### **QUICK REFERENCE DATA** | parameter | condition | symbol | min. | typ. | max. | unit | |-------------------------------------|---------------------------|------------------|------|------------|----------|------| | Supply voltage | pin 13 | V <sub>DD</sub> | 4,5 | 5,0 | 5,5 | ٧ | | Supply current | no audio load | IDD | _ | 30 | 50 | mA | | Inputs | | | | | | | | Input voltage | HIGH | VIH | 2,0 | _ | $V_{DD}$ | V | | Input voltage | LOW | VIL | -0,5 | _ | 0,8 | V | | Input capacitance | | Cl | | · <u> </u> | 7 | pF | | Outputs | | | , | | | | | Output voltage | -I <sub>OH</sub> = 100 μA | v <sub>OH</sub> | 2,4 | _ | | V | | Output voltage | I <sub>OL</sub> = 1,6 mA | VOL | - | _ | 0,4 | V | | Capacitance | · | CL | _ | _ | 30 | pF | | Operating ambient temperature range | | T <sub>amb</sub> | 0 | _ | + 70 | οС | #### PACKAGE OUTLINE 24-lead DIL; plastic (SOT-101A). Fig. 1 Block diagram. #### FUNCTIONAL DESCRIPTION (pin number) | Control | | | |--------------------------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | D <b>0</b> to D <b>7</b> | (10 to 3) | Data bus to which command or speech can be written. | | D7 | (3) | Data port via which the status can be read. | | CE | (12) | Chip enable (chip select). | | W | (23) | Write. | | R/W | (22) | Read/Write The control signals $\overline{W}$ and $\overline{R}/W$ allow connections to most microcomputers or microprocessors (see timing diagrams). | | A0 | (11) | Data/control input: discriminates between speech code input buffer $(A0 = '0')$ and command register $(A0 = '1')$ during a 'write' operation. | | REQ | (2) | Data request (open drain output); output signal which follows inverse of the status REQ bit, but only if enabled by either the ROE bit in the command register or the external REQEN pin. | | REQEN | (14) | Request enable input; $REQEN = '0'$ enables the status REQ output, independent of the status of the command register. | | Timing | | | | OSC IN | (16) | Compositions for internal alock assillators popularly and funguous A Mills | | OSC OUT | (17) | Connections for internal clock oscillator; nominal crystal frequency 4 MHz. | | CLK IN | (18) | Clock input for external clock, TTL compatible, 4 MHz. | | CLK OUT | (21) | A buffered output for the internal clock cycle (which is equal to CLK divided by 3). May be used as a clock, for a microprocessor, for example. | | Output | | | | REF | (19) | Input pin for biasing the audio output level. This reference current can be derived from a resistor to the positive supply. | | OUT | (20) | Speech output; this output is a 64 kHz pulse, modulated in both width and amplitude. It is configured as a current sink with a saturating voltage of about 3 V. | | Supply | | | | $v_{DD}$ | (13) | Single supply voltage, nominally 5 V, but battery operation is possible. | | $V_{SS}$ | (1) | Ground. | | TEST | (24) | Used for testing purposes. Changes other pin functions. Must be tied to ground for user operation. | | NC | (15) | It is recommended to ground this pin. | #### **HANDLING** Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see 'Handling MOS Devices'). #### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | parameter | conditions | symbol | min. | max. | unit | |--------------------------------------------------|---------------|-------------------------------------|--------------|------------|--------| | Supply voltage range Voltage with respect to VSS | on any pin | V <sub>DD</sub><br>V <sub>I</sub> | -0,5<br>-0,5 | + 7<br>+ 7 | V<br>V | | Output voltage | pins 2 and 20 | V <sub>REQ</sub> , V <sub>OUT</sub> | | 15 | V | | Storage temperature range | | T <sub>stg</sub> | 20 | + 125 | oC | | Operating ambient temperature range | | T <sub>amb</sub> | 0 | + 70 | oC. | #### **CHARACTERISTICS** $T_{amb}$ = 25 °C; $V_{DD}$ = 5 V, unless otherwise specified; all voltages referenced to $V_{SS}$ | parameter | conditions | symbol | min. | typ. | max. | unit | |---------------------------------------------------------------------------------------------------|--------------------------------------------------------|-----------------|------|------------|----------|----------| | Symbol | | | | | | | | Supply voltage | note 1 | $V_{DD}$ | 4,5 | 5,0 | 5,5 | V | | Supply current | no audio load | <sup>1</sup> DD | - | 30 | 50 | mA | | Inputs | | | | | | | | D0 to D7, A0, $\overline{CE}$ , $\overline{W}$ , $\overline{R}/W$ , $\overline{REQEN}$ , $CLK$ IN | | | | | | | | Input voltage HIGH | | V <sub>IH</sub> | 2,0 | _ | $v_{DD}$ | V | | Input voltage LOW | | VIL | -0,5 | _ | 0,8 | V | | Input leakage current | note 2 | IIR | - | _ | 10 | μΑ | | Input capacitance | | CI | - | - | 7 | pF | | Outputs | | | | | | | | D7 (I/O), CLK OUT | | | | | | | | Output voltage HIGH | $-I_{OH} = 100 \mu A$ | VOH | 2,4 | animan . | _ | V | | Output voltage LOW | I <sub>OL</sub> = 1,6 mA | VOL | _ | _ | 0,4 | V | | Output load capacitance | | CL | _ | | 50 | pF | | REQ | | | | | | | | Output voltage HIGH | open drain | VOH | _ | - <u>-</u> | 13,2 | V | | Output voltage LOW | I <sub>OL</sub> = 1,6 mA | VOL | _ | | 0,4 | V | | Output load capacitance | | CL | _ | _ | 50 | pF | | Audio output | | | | | | | | Reference current | pin 19; note 8 | IREF | _ | _ | 0,3 | mA | | Output current | pin 20;<br>peak value | | | | | | | | I <sub>REF</sub> = 0 mA | OUT | _ | 100 | - | μΑ | | | I <sub>REF</sub> = 0,1 mA<br>I <sub>REF</sub> = 0,3 mA | IOUT | _ | 1,7<br>5 | _ | mA<br>mA | | Output voltage | pin 20; for | IOUT | _ | 5 | _ | '''' | | Output voitage | linear operation;<br>note 3; | | | | | | | | I <sub>REF</sub> = 0,1 mA | Vout | 2,5 | - | 13,2 | V | | Oscillator | | | | | | | | Crystal frequency | internal | fXTAL | - | | 4,00 | МН | | Clock frequency | external | fCLK | _ | | 4,00 | МН | #### TIMING CHARACTERISTICS (note 4) (Figs 6 and 7) | parameter | condition | symbol | min. | typ. | max. | unit | |----------------------------|-----------------------------------------|------------------|------|------|----------|------| | Write enable | | twR | 200 | _ | _ | ns | | Address set-up | | <sup>t</sup> AS | 30 | _ | _ | ns | | Address hold | | <sup>t</sup> AH | 30 | _ | | ns | | Data set-up for write | | t <sub>DS</sub> | 150 | _ | <u> </u> | ns | | Data hold for write | | <sup>t</sup> DH | 30 | _ | _ ' | ns | | Request hold | note 5 | tRH | _ | _ | 350 | ns | | Request next | note 6<br>clock frequency<br>= 3,84 MHz | <sup>t</sup> RN | _ | _ | 3 | μs | | Read enable | | tRD | 200 | _ | _ | ns | | Data delay for read | note 7 | t <sub>DD</sub> | _ | _ | 150 | ns | | Data floating for read | note 7 | tDF | _ | _ | 150 | ns | | Request valid before write | | t <sub>RV</sub> | 0 | | _ | ns | | Request output enable | | | | | | | | response | • | <sup>t</sup> ROE | _ | _ | 750 | ns | | Control set-up | | tcs | 20 | _ | - | ns | | Control hold | | <sup>t</sup> CH | 20 | _ | | ns | #### Notes - 1. The circuit will continue to operate from a supply of up to 6,5 V, but without necessarily meeting the specification. - 2. This is also valid for $V_{DD} = 0 V$ . - 3. This permits the connection of the output load to a supply higher than that supplying the synthesizer. - 4. Timing reference level is 1,5 V. - 5. An external pull-up resistor is required, as this is an open drain output. The time (t<sub>RH</sub>) to reach 2,0 V is specified at a load to 5 V of 3,3 k $\Omega$ and 50 pF. - 6. Between two data write operations of one speech frame. - 7. Levels greater than 2,0 V for a '1' or less than 0,8 V for a '0' are reached with a load of one TTL input and 50 pF. - 8. Typical voltage level at the REF pin is 2,5 V. MEA8000 #### **OPERATION PRINCIPLE** The MEA8000 has been designed for a vocal tract modelling technique of voice synthesis. This method gives the lowest possible bit rate for speech quality which is acceptable for most industrial applications. Figure 3 shows a simplified electronic model of the human vocal tract as a formant synthesizer. A combination of a periodic signal, representing the pitch of the original speech, and an aperiodic signal, representing the unvoiced sound in the speech. Both these signals are fed to a variable filter comprising four resonantors (via an amplifier which controls the amplitude of the synthesized sound). The resonators model the sound in accordance with the formats in the original speech. Each resonator is controlled by two parameters, one for the resonant frequency and one for the bandwidth. The information required to control the synthesizer is: pitch amplitude voice/unvoiced source selector filter control excitation source (vocal cords) spectrum shaping (vocal tract) A good replica of the original speech is obtained by periodic updating of this control information. Fig. 3 Electronic model of human vocal tract. #### **OPERATION** Speech is generated by suitable filtering of a relatively low frequency sawtooth waveform for voiced sounds, or of random noise for unvoiced sounds. New parameters for both the digital waveform generator and the digital filter are supplied to the synthesizer in coded groups of 4 bytes via the data bus. The code group also contains the duration of the next speech frame to be produced (8, 16, 32 or 64 ms). The output sample rate is 64 kHz or 8 times the internal sample rate with linear interpolation in between. This greatly reduces the need for an external analogue output filter. #### Modes of operation - 1. STOP mode: characterised by a silent output and the status REQ bit set to '1'. This mode is entered from power up or by STOP command. The mode is entered automatically if at the end of an active speech frame the next four parameter bytes are not yet received while the CONT bit in the command register is a '0'. In the latter case the final speech frame will be repeated once but with a decaying amplitude and the same pitch. - 2. ACTIVE mode: a speech sample is being produced. - 3. CONTINUOUS mode: entered if an active speech frame is finished and new data is not supplied in time while the CONT bit in the command register is a '1'. The synthesizer will repeat the last speech frame indefinitely until all four new data bytes are received, or a STOP command, or a reset of the CONT bit. #### Speech code input buffer Speech code is written to the synthesizer when $\overline{CE}$ and $\overline{W}$ are both '0', while $\overline{R}/W = '1'$ and A0 = '0'. Also the status $\overline{REQ}$ bit must read a '1', otherwise the synthesizer is still busy and will not react to a data write operation. Starting from the STOP mode, the first data will be interpreted as a starting value for the PITCH. Thereafter every four successive data bytes are treated as a group of speech code. The coded speech frame format is shown in Fig. 4. 7Z80540 Fig. 4 Format of coded speech frame. | code | bits | parameter | |-------|------|-----------------------------------------------------| | PITCH | 8 | initial value for pitch | | FD | 2 | speech frame duration | | PI | 5 | pitch increment (rate of change) or noise selection | | AMPL | 4 | amplitude | | FM1 | 5 | frequency of 1st formant | | FM2 | 5 | frequency of 2nd formant | | FM3 | 3 | frequency of 3rd formant | | FM4 | 0 | frequency of 4th formant (fixed) | | BW1 | 2 | bandwidth of 1st formant | | BW2 | 2 | bandwidth of 2nd formant | | BW3 | 2 | bandwidth of 3rd formant | | BW4 | 2 | bandwidth of 4th formant | During each data write operation, the status REQ bit will be cleared to '0'. It appears within a few microseconds, requesting the next byte of the group. The request for the first byte of the next group always appears shortly after the beginning of the current speech frame, and all four bytes must be provided before it finishes. This leaves the control circuit (i.e. microprocessor) enough time to use polling, instead of interrupts, as the minimum time of a speech is 8 ms. When in the STOP mode the synthesizer will commence producing sound after receipt of 1 + 4 bytes. #### Status bit The status bit is accessed at $\overline{CE} = \overline{R}/W = '0'$ . The status of $\overline{W}$ and A0 are arbitrary. Pin D7 reveals the request for a (next) speech code byte: '0' = busy, '1' = request for data. #### Command register A command is written to the synthesizer at $\overline{CE} = \overline{W} = '0'$ while $A0 = \overline{R}/W = '1'$ . | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | |----|---------|----|---------------|----------------------|----------------|------------------|---------------| | | | | STOP | CONT<br>enable | CONT | ROE<br>enable | ROE | | | | | | 00 = INVALID | | 00 = INVA | LID | | | | | '0' = INVALID | 01 = INVALID | | 01 = INVA | LID | | | NOT USE | D | | 10 = SLO | 10 = SLOW STOP | | BLE<br>OUTPUT | | | | | '1' = STOP | = STOP 11 = CONTINUE | | 11 = ENAI<br>REQ | BLE<br>OUTPUT | STOP Stop mode. This results in an immediate reset of the synthesizer to the STOP mode. The ROE and CONT are not affected by this command. CONT Continuous mode. This bit can be set or cleared only if the corresponding CONT enable bit is programmed as a '1'. In the continuous mode the synthesizer will not revert to the STOP mode if all four parameters are not received before the end of the current speech frame, but repeat it indefinitely. If CONT = '1' the last frame will be repeated once with decaying amplitude and the same pitch before the stop mode is entered. ROE Request Output Enable. This can be set or cleared only if the corresponding ROE enable bit is a '1'. ROE determines whether the request in the status bit appears on the REQ pin. Note: the same can be achieved by connecting the REQEN pin (request enable) to a '0'. After power on, the command register bits CONT and ROE will both be zero. Thus power on equals the command 00011010 = 1 A (hexadecimal). #### Control signals With the three control signals $\overline{CE}$ , $\overline{W}$ and $\overline{R}/W$ the synthesizer is made compatible with most microprocessors and microcomputers. | CR | w | R/W | Α0 | Operation | |----|---|-----|----|------------------| | 0 | 0 | 1 | 0 | WRITE DATA | | 0 | 0 | 1 | 1 | WRITE COMMAND | | 0 | × | 0 | × | READ STATUS | | 0 | 1 | 1 | × | 2 STATE DATA BUS | | 1 | X | × | × | 3-STATE DATA BUS | #### Power supply During (slow) power up or power down the circuit will not produce any spurious sound. As soon as the supply is high enough for reliable operation, the circuit will be in the STOP mode with ROE = CONT = '0'. #### **Timing diagrams** The control signals $\overline{CE}$ , $\overline{R}/W$ and $\overline{W}$ have been specified to enable easy interface to most micro-processors and microcomputers. For instance, with connection to an MAB8048 microcomputer the $\overline{R}/W$ and $\overline{W}$ inputs can be used as the $\overline{RD}$ and $\overline{WR}$ strobe inputs. Fig. 5 Typical waveforms of the control signals. Fig. 6 Read timing. Fig. 7 Write timing. (a) Minimum system of single chip microcomputer with voice ROM on board. (b) MEA8000 as a microprocessor peripheral. (c) Applications using separate voice ROMs. Fig. 8 Typical applications. Fig. 9 Typical output applications. Fig. 10 Oscillator/clock configurations. ## INTEGRATED AMPLIFIER for use in ear hearing aids Monolithic integrated circuit amplifier in a plastic envelope, primarily intended for use in ear hearing aids. | QUICK REFERENCE DATA | | | | | |------------------------------------------------------|----------------|-----------|----------|----------| | For meaning of symbols see test circuit | | | | | | Supply voltage | $v_{1-3}$ | max. | 5 | V | | Supply current | $I_2$ | max. | 5 | mA | | Total power dissipation up to $T_{amb}$ = 25 $^{o}C$ | $P_{tot}$ | max. | 25 | mW | | The following data are measured in test circuit | | | | | | Total supply current | $I_{tot}$ | typ. | 1 | mA | | Transducer gain | $G_{ t tr}$ | ><br>typ. | 77<br>85 | dB<br>dB | | Output power at $d_{tot} = 10\%$ | $P_{O}$ | > | 0,2 | mW | | Cut-off frequency (-3 dB) | f <sub>c</sub> | > | 20 | kHz | ### **PACKAGE OUTLINE** (Dimensions in mm) SOT-20 # 2,75 max 3,5 min 0,635 max 0,635 0,635 0,635 0,635 0,635 0,635 0,635 0,635 0,635 #### CIRCUIT DIAGRAM The sealing of the plastic envelope withstands the accelerated damp heat test of IEC recommendation 68-2 (test D, severity IV, 6 cycles). 7255202 February 1980 RATINGS Limiting values in accordance with the Absolute Maximum System (IEC 134) #### Voltages Supply voltage Output voltage $v_{1-3}$ Input voltage $V_{2-3}$ max. $-V_{4-3}$ max. max. 1) 5 V ${\tt Currents}$ Output current $I_2$ max. mΑ Input current $I_4$ max. 5 mA 5 #### Power dissipation Power derating curve #### Temperatures Storage temperature $T_{stg}$ -20 to +80 $^{0}C$ Ambient temperature (see derating curve above) $T_{amb}$ -20 to +80 $^{0}C$ 1) This value may be exceeded during inductive switch-off for transient energies $< 10 \,\mu Ws$ . **CHARACTERISTICS** at $V_{1-3} = 1, 3 V; I_2 = 0, 7 \text{ mA}$ and $T_{amb} = 25 \text{ }^{o}\text{C}$ unless otherwise specified | Supply currents (no signal) | $I_{\mathrm{tot}}$ $I_{1}$ | <<br>typ. | 1,1<br>0,30 | m A<br>m A | |-------------------------------------------------------------|----------------------------|-----------|-------------|-------------------------| | Transducer gain at f = 1 kHz | $G_{tr}$ | ><br>typ. | 77<br>85 | dB 1) | | Total distortion at f = 1 kHz | | | | | | $P_0 = 100 \mu\text{W}$ | d <sub>tot</sub> | typ. | 4<br>6 | %<br>% | | $P_0 = 200 \mu W$ | d <sub>tot</sub> | < | 10 | % | | Noise figure at $R_S = 5 \text{ k}\Omega$ | | | | | | B = 400 to 3200 Hz | F | typ. | 2, 5<br>6 | dB<br>dB <sup>2</sup> ) | | Cut-off frequency (-3 dB) | $f_c$ | > | 20 | kHz | | Value of R <sub>F</sub> to adjust I <sub>2</sub> at 0, 7 mA | $R_{\mathrm{F}}$ | 170 to | | kΩ<br>kΩ | #### Test circuit #### Note $I_2$ = 0, 7 mA; adjusted by means of $R_F$ $V_{1-3}$ = 1, 3 V; $T_{amb}$ = 25 °C $$G_{tr} = \frac{P_o}{V_i^2 / 4 R_S}$$ <sup>1)</sup> The transducer gain is defined as the ratio of the output power in the load |Z| = 1.5 k $\Omega$ and the available input power of the source with $R_S$ = 5 k $\Omega$ . $<sup>^2</sup>$ ) Due to special processing and pre-measuring, the flutter-noise level is extremely low. #### SOLDERING RECOMMENDATIONS #### 1. Iron soldering At a maximum iron temperature of $300\,^{\rm O}{\rm C}$ the maximum permissible soldering time is 3 seconds, provided the solder spot is at least 0,5 mm from the seal and the leads are not soldered at the same time. Soldering in immediate subsequence is allowed. #### 2. Dipsoldering At a maximum solder temperature of $250\,^{\rm O}{\rm C}$ the maximum permissible soldering time is 3 seconds, provided the soldered spot is at least 0,5 mm from the seal. #### **CHARACTERISTICS** The graph applies to test circuit on previous page. April 1973 This data sheet contains advance information and specifications are subject to change without notice. #### LOW COST SPEECH DEMONSTRATION BOARD #### GENERAL DESCRIPTION The low cost speech demonstration board is designed to add voice output to existing card based electronic equipment with the minimum of additional effort and components. The majority of components used are of the CMOS type with low power consumption making the board suitable for battery operation. Applications include speech evaluation and speech demonstration. #### **FEATURES** - PCF8200 speech synthesizer - Male and female speech of very high quality - CMOS technology - Extended operating temperature range - Programmable speaking speed - Low current consumption - All major components use CMOS technology (PCF8200, 80C39 and 27C64) - Very large vocabulary up to 12 minutes - 4 EPROM sockets - EPROM selection for 27C16 to 27C256 - Low data rates for synthesizer (average 1500 bits per second) - Easy interfacing - 8-bit parallel data bus/key switch input - Volume control, speaker connection - Control signals (e.g. RESET, BUSY etc etc) - Simple operating modes - ROM selection - Word sequence within a ROM - Repeat last utterence - Control software is readily customizeable - To implement parameter download from external source - Single Eurocard size PC board - Single + 5 V supply - Low cost #### **APPLICATIONS** - OEM design-in - May be simply used with many card systems for speech evaluation - Speech demonstration - Particularly simple when used with the OM8201 (Speech Demonstration Box) #### **OPERATION** #### HARDWARE DESCRIPTION The main controlling microprocessor is an 80C39 running at 6 MHz. This device supplies all of the main controlling signals for the board operation and the interfacing to any external system. Four sockets are provided for EPROMS which contain speech coding. These may be 27C16 types, through to 27C256 types; the sockets will be a low insertion force type to allow for easy customizing. The board will be supplied with one socket occupied by a 27C64 which will contain the control program and some speech examples. All four EPROM sockets must contain the same EPROM type. The speech synthesizer PCF8200 converts the coding into a speech output. This synthesizer has been designed to simulate the human vocal tract using five formants for male and four formants for female speech. Periodic updating of the parameters for these formants can produce very high quality speech. The output of the synthesizer can be fed into an audio amplifier, TDA7050, via a resistor-capacitor filter network which provides a frequency cut-off above 5 kHz of about 25 dB. The configuration of the audio amplifier used on this board gives an output of 140 mW peak power into a 25 $\Omega$ speaker from a 5 V supply. Connections are made to the board via a standard DIN/IEC connector. This allows access to the 8-bit parallel data bus so that speech coding from an external source may be used, if implemented, and allows the selection of speech phrases by an external system, such as a microcomputer or even a bank of switches. The same connector also permits the addition of a volume control, loudspeaker, a high impedance audio output, and power supply. The control signals RESET, BUSY, WAIT and DS are also taken to the outside of the board. There is also a loudspeaker plug on the board. All components are contained on a standard single Eurocard, and therefore suitable for rack mounted equipment. #### SOFTWARE DESCRIPTION All the software required to operate the board is contained in the only EPROM supplied. The software is written in modular from so that it is possible for a customer to alter or add to any particular function which suits his applications. An industrial standard microprocessor was chosen so that readily available development systems could be used to facilitate this modification. There are four main modes of operation: - ROM Selection - Word Sequence - Repeat Word - Speaking Speed Selection These modes are all controlled by software. ROM Selection mode permits access to an individual EPROM and pronounces the first utterence from that EPROM. Word Sequence gives the next word (activated by repeated access to the same EPROM) and if continually exercised will keep looping on the words in that EPROM. The Repeat Word command allows indefinate repetition of the last utterance pronounced. The Speaking Speed Selection allows the utterence to be pronounced at a different speed. The software also controls the address sequencing within the utterance and ensures that the required data is supplied to the synthesizer. #### OM8200 There are also some examples of words/utterences encoded in the remainder of the supplied EPROM. These words are intended for demonstration purposes and will show the features of the synthesizer when selected. The main features being illustrated are: - Male speech in several languages - Female speech in several languages - Programmable speaking speed #### ORDERING INFORMATION Product name: Low Cost Speech Demonstration Board Type number: OM8200 Ordering code: 9337 541 30000 Orders should be placed with your local Philips/Signetics agency. #### DEVELOPMENT DATA This data sheet contains advance information and specifications are subject to change without notice. #### SPEECH DEMONSTRATION BOX #### GENERAL DESCRIPTION Speech demonstration box OM8201 is designed to be used in conjunction with the low cost speech demonstration board OM8200. The box contains all the necessary components to drive the board. The combination of these two components make an extremely attractive demonstration unit. #### **FEATURES** - Low cost - Can use unmodified OM8200 board which allows access to all features of the OM8200 - Single + 9 V supply - Low power consumption therefore permits battery operation - External power supplies may also be used - Voltage is regulated and dropped to a standard + 5 V for the OM8200 board - Simple mechanical construction - Allows easy access to the OM8200 for changing EPROMS - Contains all peripherals needed to drive the OM8200 #### HARDWARE DESCRIPTION The box contains a set of eight keypad switches which are connected to the data bus. Four switches can select which EPROM your speech data is derived from. Repeated pressing of an EPROM switch increments the expression number which will be uttered. To repeat the last expression, a separate switch must be activated. It is possible in the PCF8200 to change the rate of speaking to 73%, 123% or 145% of the normal speed. A switch has been included on the box which will sequence through the speed options making the same utterance every time. One of the two remaining switches is the master reset for the program and the other is for future enhancements of the box. Included in the box are, the volume control for the amplifier, the loudspeaker, and a high impedance audio output. The final piece of electronics is the power supply. This can be supplied from a + 9 V internal battery or from a + 9 V external supply. The + 9 V is regulated to a + 5 V supply which is then fed to other parts of the box and to the OM8200. The box is of simple construction and allows easy access to the OM8200 for changing of EPROMS. #### SOFTWARE DESCRIPTION There is no software in the OM8201. The software of the OM8200 may be used in an unmodified form without any problems. However, if changes have been made to the control program of the OM8200 then different functions for the switches of the box can be achieved. Fig. 1 Schematic diagram. #### **ORDERING INFORMATION** Product name: Speech Demonstration Box Type number: OM8201 Ordering code: 9337 541 40000 N.B. OM8200 must be ordered as well if this box is to be used in demonstration mode. The order number for the OM8200 is 9337 541 30000. Orders should be placed with your local Philips/Signetics agent. This data sheet contains advance information and specifications are subject to change without notice. #### SPEECH ANALYSIS/EDITING SYSTEM #### GENERAL DESCRIPTION The OM8210 is a speech analysing/editing system, and comprises of a speech adapter box and associated software. The system uses either the HP9816S or IBM-PC personal computer. The OM8210 and the computer function together to produce speech coding for the PCF8200. The system has many commands available, mostly single key operations, which gives it flexability. #### **FEATURES** - Input sampling of analogue speech signals - Speech analysis - Graphic parameter representation - Parameter editing screen - Conversion of parameters to PCF8200 synthesizer - EPROM programming - Parameter storage on floppy disc - Speech output via PCF8200 voice synthesizer Fig. 1 Block diagram. #### HARDWARE DESCRIPTION The hardware for the OM8210 is contained in an attractive box with access to all the interconnections (IEC 625, interface loudspeaker, headphones, tape input, and EPROM socket), from the front panel. There are four single Eurocards and a power supply forming the speech adapter box. These cards are: - Analogue Card - Synthesizer Card - EPROM Card - Control Card #### **Analogue Card** On this card, the level of the recorded audio input signal is adjusted by an electronic potentiometer. Before the audio is sampled, frequencies higher than half the sampling frequency are removed by a switched capacitor filter of the type normally used for codecs. A 12-bit analogue-to-digital converter (ADC) produces the digital samples that are sent to the control card. An 8-bit digital-to-analogue converter (DAC) on the analogue card allows the sampled speech to be output. The audio input signal, the sampled speech and the synthesized speech are selected by an analogue multiplexer, filtered, and adjusted for volume before reproduction by a loudspeaker. The use of integrated electronic potentiometers and codec filters substantially reduces the number of components required while maintaining high performance. #### Synthesizer Card This card accommodates the PCF8200 voice synthesizer and a small amount of peripheral components and a socket for the MEA8000 voice synthesizer. #### **EPROM Programmer Card** This card allows four different types of EPROM (2716, 2732, 2732A and 2764) to be programmed under software control. All the hardware to generate the programming voltages and the programming waveforms are on this card. #### **Control Card** This card performs three functions: - IEC 625/IEEE 488 interface - Control sequencer - Clock generator The IEC/IEEE interface is a simple talker/listener implementation with a HEF4738 circuit. An FPLA control sequencer provides the handshake signals for IEC/IEEE interface and the chip enable signals for the rest of the system (the ADC, the DAC, the synthesizer and control circuits). The filter sampling frequency is generated with a software programmable PLL frequency synthesizer. The speech sampling frequency is derived from the filter sampling frequency by frequency division. Hence, the filter frequency cut-off and the sample rate of the ADC and the DAC are automatically linked. The hardware includes all the necessary cables, adapter plug, loudspeaker, headphone and power supply. #### SOFTWARE DESCRIPTION The software for this speech coding system has been developed and arranged for optimum user convenience. There are eight modes available. Each mode and each command in the mode is selected by single key entries. Commands that can destroy data have to be confirmed before they are executed. More than 100 commands are available. The modes are: Sample Mode Samples and digitizes the recorded speech, the amplitude can be checked and speech segments selected. The sampled speech is stored in a memory and can be displayed or made audible. Generates speech parameters from samples. The analysis selects the voiced/ Analysis Mode unvoiced sections, extracts the formants (5 for male and 4 for female). amplitude, and the pitch, and quantisizes the speech parameters. Parameter Speech parameters are displayed graphically on the VDU and can be edited to Edit Mode correct errors in the analysis, improve speech quality by altering contours, or amplitudes, concatenate sounds and optimize data rate by editing the frame duration. Code Mode Generates PCF8200 code and permits the arrangement of utterences in the optimum order of application. This mode also generates the address map at the head of the EPROM. **FPROM Mode** Used to program/read EPROMS with data for the code memory also possible is a new check, bit check and verification commands. File Mode Stores speech parameters or codes on disc, can also assemble code speech segment from an already existing library. Media Mode For diskette initialization and making back-up copies. Option Mode Allows the system configuration to be read or changed. The software is supplied on two diskettes, one labelled 'BOOT' which wakes up the system and also contains the system library routines. The other diskette labelled 'SPEECH' contains the speech program, the disc initialization and the file handler programs. The 'BOOT' disc is not required during operation, giving a free disc drive with the system for a diskette to store speech parameter files. #### Computer System The following equipment is required to make a complete Hewlett Packard based editing system: - HP9816S-630 (optimum computer type) or HP9817 - HP9121D (dual floppy disc) - Additional memory card for the HP9816S (512 K bytes total required) The following equipment is required to make a complete IBM based editing system: - IBM-PC or PC-XT or Philips P3100 - Additional memory (512 K recommended) - Display graphics card (Hercules monochrome) - IEEE488 card (Tecmar Rev. D.) #### ORDERING INFORMATION Product name: Speech Analysis/Editing System Type number: OM8210 Ordering code: 9337 561 50112 The computer system should be purchased from your local agents. The OM8210 should be ordered through your local Philips/Signetics agent. # **DEVELOPMENT DATA** This data sheet contains advance information and specifications are subject to change without notice. PCB80C31 PCB80C51 #### FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET ## SINGLE-CHIP 8-BIT MICROCONTROLLER #### DESCRIPTION The PCB80C51 family of single-chip 8-bit microcontrollers is manufactured in an advanced CMOS process. The family consists of the following members: - PCB80C31: ROM-less version of the PCB80C51 - PCB80C51: 4 K bytes mask-programmable ROM, 128 bytes RAM In the following, the generic term "PCB80C51" is used to refer to both family members. The device provides hardware features, architectural enhancements and new instructions to function as a controller for applications requiring up to 64 K bytes of program memory and/or up to 64 K bytes of data storage. The PCB80C51 contains a non-volatile 4 K x 8 read-only program memory (not ROM-less version); a volatile 128 x 8 read/write data memory; 32 I/O lines; two 16-bit timer/event counters; a five-source, two-priority-level, nested interrupt structure; a serial I/O port for either multi-processor communications, I/O expansion, or full duplex UART; and on-chip oscillator and timing circuits. For systems that require extra capability, the PCB80C51 can be expanded using standard TTL compatible memories and logic. The PCB80C31/80C51 has two software selectable modes of reduced activity for further power reduction — Idle and Power Down. The Idle modes freezes the CPU while allowing the RAM, timers, serial port and interrupt system to continue functioning. The Power Down mode saves the RAM contents but freezes the oscillator causing all other chip functions to be inoperative. The device also functions as an arithmetic processor having facilities for both binary and BCD arithmetic plus bit-handling capabilities. The instruction set consists of 255 instructions; 44% one-byte, 41% two-byte and 15% three-byte. With a 12 MHz crystal, 58% of the instructions are executed in 1 $\mu$ s and 40% in 2 $\mu$ s. Multiply and divide instructions require 4 $\mu$ s. Multiply, divide, subtract and compare are among the many instructions added to the standard PCB80C48 instruction set. Software development to be announced: PCB85C51 in piggy-back and 84 pin PLCC. #### **Features** - 4 K x 8 ROM (80C51 only), 128 x 8 RAM - Four 8-bit ports, 32 I/O lines - Two 16-bit timer/event counters - Full-duplex serial port - External memory expandable to 128 K, external ROM up to 64 K and/or external RAM up to 64 K - Boolean processing - 218 bit-addressable locations - On-chip oscillator - Five-source interrupt structure with two priority levels - 58% of instructions executed in 1 μs; multiply and divide in 4 μs; all others executed in 2 μs (at 12 MHz clock) - Enhanced architecture with: non-page-oriented-instructions direct addressing four 8-byte + 1 byte register banks stack depth up to 128-bytes multiply, divide, subtract and compare instructions. ## **PACKAGE OUTLINES** PCB80C31/51P: 40-lead DIL; plastic (SOT-129). PCB80C31/51WP: 44-lead PLCC; plastic, leaded-chip-carrier (SOT-187A). $\begin{array}{c} \text{POWER} \\ \text{SUPPLY} \end{array} \underbrace{ \begin{cases} \text{V}_{\text{CC}} \\ \text{V}_{\text{SS}} \\ \end{cases}} \text{+ 5 V MAIN SUPPLY} \\ \text{GROUND} \\ \end{array}$ 7Z87544.1F (1) PCB80C51 only. Fig. 1 Block diagram. ## **DEVELOPMENT DATA** This data sheet contains advance information and specifications are subject to change without notice. PCB80C39 PCB80C49 #### FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET ## SINGLE-CHIP 8-BIT CMOS MICROCONTROLLER #### DESCRIPTION The PC80CXX family of single-chip 8-bit CMOS microcontrollers consists of: - The PCB80C49 with resident mask programmed ROM. - The PCB80C39 without resident program memory for use with external EPROM/ROM. All versions are pin and function compatible to their NMOS counter parts but with additional features and high performance. The PC80CXX family are designed to be efficient control processors as well as arithmetic processors. Their instruction set allows the user to directly set and reset individual I/O lines as well as test individual bits within the accumulator. A large variety of branch and table look-up instructions enable efficient implementation of standard logic functions. Code efficiency is high; over 70% of the instructions are single byte; all others are two byte. An on-chip 8-bit counter is provided, which can count either machine cycles ( $\div$ 32) or external events. The counter can be programmed to cause an interrupt to the processor. Program and data memories can be expanded using standard devices. Input/output capabilities can be expanded using standard devices. The family has low power consumption and in addition a power down mode is provided. #### **FEATURES** - 8-bit CPU, ROM, RAM, I/O in a single 40-pin package - PCB80C49: 2K x 8 ROM, 128 x 8 RAM - Internal counter/timer - Internal oscillator, clock driver - Single-level interrupts: external and counter/timer - 17 internal registers: accumulator, 16 addressable registers - Over 90 instructions: 70% single byte - All instructions: 1 or 2 cycles - Easily expandable memory and I/O - TTL compatible inputs and outputs - Single 5 V supply - Wide frequency operating range - Low current consumption - Also available with extended temperature range; PCF 80CXX = -40 °C to + 85 °C ## **APPLICATIONS** - Peripheral interfaces and controllers - Test and measurement instruments - Sequencers - Audio/video systems - Environmental control systems - Modems and data enciphering #### PACKAGE OUTLINES PCB/F80C39/C49P: 40-lead DIL; plastic (SOT-129). PCB80C39/C49WP: 44-lead plastic leaded chip-carrier (PLCC); SOT-187A. 67 PCB80C39 PCB80C49 7Z89661.2 Fig. 1 Block diagram. READ WRITE STROBES ADDRESS SINGLE LATCH ENABLE SEPARATE OSCILLATOR EXPANDER STROBE INTERRUPT ## **DEVELOPMENT DATA** This data sheet contains advance information and specifications are subject to change without notice. PCB8582 ### FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET # STATIC CMOS EEPROM (256 x 8 BIT) #### GENERAL DESCRIPTION The PCB8582 is a 2K-bit 5 V electrically erasable programmable read only memory (EEPROM) organized as 256 by 8 bits. It is designed in a floating gate CMOS technology. As data bytes are received and transmitted via the serial 1<sup>2</sup>C bus, an eight pin DIL package is sufficient. Up to eight PCB8582 devices may be connected to the 1<sup>2</sup>C bus. Chip select is accomplished by three address inputs. #### **Features** - Non-volatile storage of 2K-bit organized as 256 x 8 - Only one power supply required (5 V) - On chip voltage multiplier for erase/write - Serial input/output bus (1<sup>2</sup> C) - Automatic word address incrementing - Low power consumption - One point erase/write timer - Power on reset - 10 000 erase/write cycles per byte - 10 years non-volatile data retention - Infinite number of read cycles - Pin and address compatible to PCF8570, PCF8571 and PCD8572 ### PACKAGE OUTLINE PCB8582P: 8-lead DIL; plastic (SOT-97A). PCB8582 Fig. 1 Block diagram. ## LCD DUPLEX DRIVER #### GENERAL DESCRIPTION The PCF2100 is a single chip, silicon gate CMOS circuit designed to drive an LCD (Liquid Crystal Display) with up to 40 segments in a duplex manner; specially for low voltage applications. A three-line bus structure enables serial data transfer with microcontrollers. All inputs are CMOS/NMOS compatible. #### **Features** - 40 LCD-segment drive capability - Supply voltage 2,25 to 6,5 V - Low current consumption - Serial data input - CBUS control - One-point built-in oscillator - Expansion possibility Fig. 1 Block diagram. #### PACKAGE OUTLINES PCF2100P: 28-lead DIL; plastic (SOT-117D). PCF2100T: 28-lead mini-pack; plastic (SO-28; SOT-136A). ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage with respect to V <sub>SS</sub> | $V_{DD}$ | −0,3 to 8 V | |------------------------------------------------|-----------|-------------------------------------| | Voltage on any pin | $v_n$ | $V_{SS}$ =0,3 to $V_{DD}$ + 0,3 $V$ | | Operating ambient temperature range | $T_{amb}$ | -40 to +85 °C | | Storage temperature range | $T_{stq}$ | −55 to + 125 °C | ## **HANDLING** Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see 'Handling MOS devices'). ## **CHARACTERISTICS** $V_{DD}$ = 2,25 to 6,5 V; $V_{SS}$ = 0 V; $T_{amb}$ = -40 to + 85 $^{o}$ C; $R_{o}$ = 1 M $\Omega$ ; $C_{o}$ = 680 pF; unless otherwise specified | parameter | condition | symbol | min. | typ. | max. | unit | |-------------------------------------------------|------------------------------------------------------------------------|---------------------------------|-------------|------|---------------|----------------| | Supply current | no external load | I <sub>DD</sub> | _ | 10 | 50 | μΑ | | Supply current | no external load;<br>$T_{amb} = -25 \text{ to } + 85 ^{\circ}\text{C}$ | I <sub>DD</sub> | _ | | 30 | μΑ | | Display frequency | see Fig. 8; $T = 680 \mu s$ | fLCD | 60 | 80 | 100 | Hz | | D.C. component<br>of LCD drive | with respect to V <sub>SX</sub> | V <sub>BP</sub> | _ | ± 10 | | mV | | Load on each segment | 32 | ы | _ | _ | 10 | МΩ | | driver Load on each backplane driver | | | _<br>_<br>_ | | 500<br>1<br>5 | pF<br>MΩ<br>nF | | Input voltage HIGH | ) 5: 0 | V <sub>IH</sub> | 2 | _ | _ | v | | Input voltage LOW | see Fig. 9 | VIL | | _ | 0,6 | v | | Rise time<br>V <sub>BP</sub> to V <sub>SX</sub> | max. load | t <sub>r</sub> | _ | 20 | _ | μς | | Inputs CLB, DATA, DLEN | see note on next page | | | | | | | Rise and fall times | see Fig. 2 | t <sub>r</sub> , t <sub>f</sub> | _ | _ | 10 | μs | | CLB pulse width HIGH | see Fig. 2 | <sup>t</sup> WH | 1 | | _ | μs | | CLB pulse width LOW | see Fig. 2 | tWL | 9 | | | μs | ## LCD DUPLEX DRIVER #### **GENERAL DESCRIPTION** The PCF2110 is a single chip, silicon gate CMOS circuit designed to drive 2 LEDs (Light Emitting Diodes) and an LCD (Liquid Crystal Display) with up to 60 segments in a duplex manner; specially for low voltage applications. A three-line bus structure enables serial data transfer with microcontrollers. All inputs are CMOS/NMOS compatible. #### **Features** - 60 LCD-segment drive capability - Two LED-driver outputs - Supply voltage 2,25 to 6,5 V - Low current consumption - Serial data input - CBUS control - One-point built-in oscillator - Expansion possibility Fig. 1 Block diagram. #### **PACKAGE OUTLINES** PCF2110P: 40-lead DIL; plastic (SOT-129). PCF2110T: 40-lead mini-pack; plastic (VSO-40; SOT-158A). #### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage with respect to V <sub>SS</sub> | $V_{DD}$ | −0,3 to 8 V | |------------------------------------------------|------------------|--------------------------------------| | Voltage on any pin | $V_n$ | $V_{SS}$ =0,3 to $V_{DD}$ + 0,3 $$ V | | Operating ambient temperature range | T <sub>aml</sub> | _40 to + 85 °C | | Storage temperature range | T <sub>sta</sub> | 55 to + 125 °C | ## **HANDLING** Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see 'Handling MOS devices'). #### **CHARACTERISTICS** $V_{DD}$ = 2,25 to 6,5 V; $V_{SS}$ = 0 V; $T_{amb}$ = -40 to + 85 °C; $R_o$ = 1 M $\Omega$ ; $C_o$ = 680 pF; unless otherwise specified | parameter | condition | symbol | min. | typ. | max. | unit | |-------------------------------------------------------------------|-----------------------------------------------------------------------|---------------------------------|------|--------|-----------|----------| | Supply current | no external load | I <sub>DD</sub> | | 10 | 50 | μΑ | | Supply current | no external load;<br>$T_{amb} = -25 \text{ to} + 85 ^{\circ}\text{C}$ | I <sub>DD</sub> | _ | | 30 | μΑ | | Display frequency | see Fig. 9; $T = 680 \mu s$ | fLCD | 60 | 80 | 100 | Hz | | D.C. component of LCD drive | with respect to V <sub>SX</sub> | V <sub>BP</sub> | - | ± 10 | _ | mV | | Load on each segment<br>driver | | | _ | _ | 10<br>500 | MΩ<br>pF | | Load on each backplane<br>driver | | | _ | | 1<br>5 | MΩ<br>nF | | Input voltage HIGH | ) Fin 10 | VIH | 2 | | _ | V | | Input voltage LOW | see Fig. 10 | VIL | _ | _ | 0,6 | V | | Rise time V <sub>BP</sub> to V <sub>SX</sub> LED outputs S31, S32 | max. load<br>V <sub>DD</sub> = 3 V;<br>T <sub>amb</sub> = 25 °C | t <sub>r</sub> | _ | 20 | _ | μs | | Output resistance | V <sub>OI</sub> = 0,2 V; see Fig. 4 | R <sub>out</sub> | _ | _ | 25 | Ω | | Drain voltage | N-channel OFF | V <sub>LED</sub> | _ | _ | 8 | v | | Drain current | maximum value | LEDmax | _ | _ | 50 | mA | | Total power dissipation | , | P <sub>tot</sub> | _ | - | 400 | mW | | Inputs CLB, DATA, DLEN | seé note on next page | | | | | | | Input capacitance | for SOT-129 package<br>for SOT-158A package | C <sub>IN</sub> | _ | _<br>_ | 10<br>5 | pF<br>pF | | Rise and fall times | see Fig. 2 | t <sub>r</sub> , t <sub>f</sub> | _ | - | 10 | μs | | CLB pulse width HIGH | see Fig. 2 | twH | 1 | _ | | μs | | CLB pulse width LOW | see Fig. 2 | twL | 9 | - | | μs | ## LCD DUPLEX DRIVER #### GENERAL DESCRIPTION The PCF2111 is a single chip, silicon gate CMOS circuit designed to drive an LCD (Liquid Crystal Display) with up to 64 segments in a duplex manner; specially for low voltage applications. A three-line bus structure enables serial data transfer with microcontrollers. All inputs are CMOS/NMOS compatible. #### **Features** - 64 LCD-segment drive capability - Supply voltage 2,25 to 6,5 V - Low current consumption - Serial data input - CBUS control - One-point built-in oscillator - Expansion possiblity Fig. 1 Block diagram. ### **PACKAGE OUTLINES** PCF2111P: 40-lead DIL; plastic (SOT-129). PCF2111T: 40-lead mini-pack; plastic (VSO-40; SOT-158A). ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage with respect to V <sub>SS</sub> | $v_{DD}$ | -0,3 to 8 V | |------------------------------------------------|------------------|----------------------------------------| | Voltage on any pin | $v_n$ | $V_{SS}$ =0,3 to $V_{DD}$ + 0,3 $V$ | | Operating ambient temperature range | T <sub>amb</sub> | $-40 \text{ to} + 85 ^{\circ}\text{C}$ | | Storage temperature range | T <sub>sta</sub> | -55 to + 125 °C | ## **HANDLING** Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see 'Handling MOS devices'). ## **CHARACTERISTICS** $V_{DD}$ = 2,25 to 6,5 V; $V_{SS}$ = 0 V; $T_{amb}$ = -40 to + 85 °C; $R_o$ = 1 M $\Omega$ ; $C_o$ = 680 pF; unless otherwise specified | parameter | condition | symbol | min. | typ. | max. | unit | |----------------------------------|--------------------------------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|--------|----------| | Supply current | no external load | l <sub>DD</sub> | | 10 | 50 | μА | | Supply current | no external load; | | | | | _ | | | $T_{amb} = -25 \text{ to} + 85 ^{\circ}\text{C}$ | IDD | | _ | 30 | μΑ | | Display frequency | see Fig. 8; $T = 680 \mu s$ | fLCD | 60 | 80 | 100 | Hz | | D.C. component of LCD drive | with respect to V <sub>SX</sub> | V <sub>BP</sub> | ANNA METERS AND ASSESSMENT OF THE PERSON ASSESSMENT OF THE PERSON AND ASSESSMENT OF THE PERSON AND ASSESSMENT OF THE PERSON P | ± 10 | _ | mV | | Load on each segment | | | | Marcolan . | 10 | МΩ | | driver | | | | | 500 | pF | | Load on each backplane<br>driver | | | | Marriero I | 1<br>5 | MΩ<br>nF | | Input voltage HIGH | | VIH | 2 | _ | - | V | | Input voltage LOW | see Fig. 9 | VIL | _ | | 0,6 | V | | Rise time $V_{BP}$ to $V_{SX}$ | max. load | t <sub>r</sub> | | 20 | | μς | | Inputs CLB, DATA, DLEN | see note on next page | | | | | | | Input capacitance | for SOT-129 package | CIN | - | _ | 10 | pF | | | for SOT-158A package | CIN | - | - | 5 | pF | | Rise and fall times | see Fig. 2 | t <sub>r</sub> , t <sub>f</sub> | - | - | 10 | μs | | CLB pulse width HIGH | see Fig. 2 | twH | 1 | _ | - | μs | | CLB pulse width LOW | see Fig. 2 | tWL | 9 | _ | _ | μs | ## LCD DRIVER ## **GENERAL DESCRIPTION** The PCF2112 is a single chip, silicon gate CMOS circuit designed to drive an LCD (Liquid Crystal Display) with up to 32 segments in direct drive; specially for low voltage applications. A three-line bus structure enables serial data transfer with microcontrollers. All inputs are CMOS/NMOS compatible. #### **Features** - 32 LCD-segment drive capability. - Supply voltage 2,25 to 6,5 V. - Low current consumption. - Serial data input. - CBUS control. - One-point built-in oscillator. - Expansion possibility. Fig. 1 Block diagram. ### **PACKAGE OUTLINES** PCF2112P: 40-lead DIL; plastic (SOT-129). PCF2112T: 40-lead mini-pack; plastic (VSO-40; SOT-158A). ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage with respect to VSS | $v_{DD}$ | -0,3 to 8 V | |-------------------------------------|------------------|-------------------------------------| | Voltage on any pin | $V_n$ | $V_{SS}$ =0,3 to $V_{DD}$ + 0,3 $V$ | | Operating ambient temperature range | T <sub>amb</sub> | -40 to +85 °C | | Storage temperature range | $T_{stq}$ | −55 to + 125 °C | #### **HANDLING** Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see 'Handling MOS devices'). ## **CHARACTERISTICS** $V_{DD}$ = 2,25 to 6,5 V; $V_{SS}$ = 0 V; $T_{amb}$ = -40 to + 85 °C; $R_o$ = 1 M $\Omega$ ; $C_o$ = 1,5 nF; unless otherwise specified. | parameter | condition | symbol | min. | typ. | max. | unit | |-----------------------------------|----------------------------------------------------|---------------------------------|------|------------|------|------| | Supply current | no external load | I <sub>DD</sub> | _ | 10 | 50 | μΑ | | Supply current | no external load; | | | | | | | | $T_{amb} = -25 \text{ to } +85 {}^{\circ}\text{C}$ | IDD | _ | - | 30 | μΑ | | Display frequency | T = 1,5 ms | fLCD | 30 | 40 | 50 | Hz | | Output resistance of each segment | $\left. \right _{O} = 10 \ \mu A$ | R <sub>s</sub> | _ | _ | 10 | kΩ | | Output resistance | 10 μΑ | | | | | | | of backplane | | R <sub>BP</sub> | | _ | 2 | kΩ | | Input voltage HIGH | lace Fig. 9 | $v_{IH}$ | 2 | _ | _ | V | | Input voltage LOW | see Fig. 8 | VIL | _ | _ | 0,6 | ٧ | | Inputs CLB,DATA,DLEN | see note on next page | | | | | | | Input capacitance | for SOT-129 package | CIN | _ | _ | 10 | рF | | | for SOT-158A package | CIN | - | _ | 5 | рF | | Rise and fall times | see Fig. 2 | t <sub>r</sub> , t <sub>f</sub> | | <b>—</b> . | 10 | μs | | CLB pulse width HIGH | see Fig. 2 | tWH | 1 | - | | μs | | CLB pulse width LOW | see Fig. 2 | tWL | 9 | _ | _ | μs | ## **DEVELOPMENT DATA** This data sheet contains advance information and specifications are subject to change without notice. ## **VOICE SYNTHESIZER** #### GENERAL DESCRIPTION The PCF8200 is a CMOS integrated circuit for generating good quality speech from digital code with a programmable bit rate. The circuit is primarily intended for applications in microprocessor controlled systems, where the speech code is stored separately. Applications include automotive, telephony, personal computers, annunciators, aids for the handicapped, and general industrial devices. #### **Features** - Male and female speech with good quality - Speech-band from 0 to 5 kHz - Bit-rate between 455 bits/second and 4545 bits/second - Programmable frame duration - Programmable speaking speed - CMOS technology - Operating temperature range -40 to +85 °C - Single 5 V supply with low power consumption and power-down stand-by mode - Interfaces easily with most popular microcomputers and microprocessors through 8 bit parallel bus or I<sup>2</sup>C bus - Software readable status word (parallel bus or I<sup>2</sup>C bus) - BUSY-signal and REQN-signal hardware readable - Internal low-pass filter and 11-bit D/A converter #### QUICK REFERENCE DATA | parameter | symbol | min. | typ. | max. | unit | |---------------------------|------------------|----------------|------|-------------------|---------| | Supply voltage | V <sub>DD</sub> | | 5 | _ | V | | Supply current | IDD | _ | 10 | t.b.f. | mΑ | | Supply current (stand-by) | IDD(SB) | _ | 200 | _ | $\mu A$ | | Inputs | | | | | | | Input voltage | $v_{IH}$ | 2,0 | _ | $V_{\mathrm{DD}}$ | V | | Input voltage | ٧¡Ľ | o <sup>'</sup> | _ | 0,8 | V | | Input capacitance | ci | _ | 7 | | pF | | Outputs (D5 to D7) | | | | | | | Output voltage high | Voн | 3,5 | | $V_{\mathrm{DD}}$ | V | | Output voltage low | VOL | o <sup>'</sup> | _ | 0,4 | V | | Load capacitance | CĽ | _ | | 80 | рF | | Operating ambient | _ | | | | • | | temperature range | T <sub>amb</sub> | -40 | _ | + 85 | °C | #### PACKAGE OUTLINE 24-lead DIL; plastic (SOT-101A). Fig. 2 Pinning diagram. ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | v DD | mm. | -0,3 | max. | 7,5 V | | |----------------|------------------------------------------------------|---------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------| | ٧ <sub>I</sub> | min. | -0,3 | max. | 7,5 V | | | ٧o | min. | -0,3 | max. | 7,5 V | | | $T_{amb}$ | | | -40 to | o + 85 °C | | | $T_{stg}$ | | | -55 to | + 125 °C | | | | V <sub>I</sub><br>V <sub>O</sub><br>T <sub>amb</sub> | V <sub>O</sub> min. | V <sub>I</sub> min0,3<br>V <sub>O</sub> min0,3<br>T <sub>amb</sub> | V <sub>I</sub> min0,3 max. V <sub>O</sub> min0,3 max. T <sub>amb</sub> -40 to | V <sub>1</sub> min0,3 max. 7,5 V<br>V <sub>0</sub> min0,3 max. 7,5 V<br>T <sub>amb</sub> -40 to +85 °C | <sup>\*</sup> Any pin with respect to VSS. #### **FUNCTIONAL DESCRIPTION** The synthesizer has been designed for a vocal tract modelling technique of voice synthesis. An excitation signal is fed to a series of resonators. Each resonator simulates one of the formants in the original speech. It is controlled by two parameters, one for the resonant frequency and one for the bandwidth. Five formants are needed for male speech and four for female speech. The output of this system is defined by the excitation signal, the amplitude values and the resonator settings. By periodic updating of all parameters very high quality speech can be produced. #### **OPERATION** Speech characteristics change quite slowly, therefore the control parameters for the speech synthesizer can be adequately updated every few tens of milliseconds with interpolation during the interval to ensure a smooth changeover from one parameter value to the next. In the PCF8200 the standard-frame duration can be set to 8,8, 10,4, 12,8 or 17,6 milliseconds with the speed-option, speaking speed, in the command-register. The duration of each individual speech frame is programmable to be 1, 2, 3 or 5 times the standard-frame duration. | | 10 | 01 | 00 | 11 | FS1, FS0 | |----------|------|------|------|------|----------| | 00 | 8,8 | 10,4 | 12,8 | 17,6 | ms | | 01 | 17,6 | 20,8 | 25,6 | 35,2 | ms | | 10 | 26,4 | 31,2 | 38,4 | 52,8 | ms | | 11 | 44,0 | 52,0 | 64,0 | 88,0 | ms | | FD1, FD0 | | | | | | Table 1. Frame duration as a function of speed-option (FS1, FS0) and frame-duration (FD1, FD0). The excitation signal is a random noise source for unvoiced sounds and a programmable pulse generator for voiced sounds. Both sources have an amplitude modulator which is updated 8 times in one speech-frame by linear interpolation. The pitch is updated every 1/8 of a standard frame. The excitation signal is filtered with a five formant filter for male speech and a four formant filter for female speech. The formant filter is a cascade of all second-order sections. The control parameters, formant-frequency and formant-bandwidth, are updated eight times per speech frame by linear interpolation. A block diagram of the formant synthesizer is shown in Fig. 3. The filter output is upsampled to 80 kHz and filtered with a digital low-pass filter. Before the signal is digital to analogue converted (DAC), with an 11-bit switched capacitor DAC, the signal is multiplied with a DAC-amplitude factor. The use of a digital filter means that no external audio filtering is required for low-medium applications and minimal filtering is required for those applications requiring very high quality speech. Fig. 3 Block diagram of formant synthesizer. #### **DATA FORMAT** Three types of format are used for data transfer to the synthesizer. ## **DAC-amplitude factor** The DAC-amplitude factor is one byte, which is used to optimize the digital speech signal to the 11-bit DAC. It is the first byte after a STOP or a BADSTOP or $V_{DD}$ on. Table 2 indicates the amplitude factor. | byte | factor | dB | |----------|------------|---------------------------------------| | 01110000 | 3,5 | 10,88 | | 10110000 | 3,25 | 10,24 | | 00110000 | 3,0 | 9,54 | | 11010000 | 2,75 | 8,97 | | 01010000 | 2,5 | 7,96 | | 10010000 | 2,25 | 7,04 | | 00010000 | 2,0 | 6,02 | | 11100000 | 1,75 | 4,86 | | 01100000 | 1,5 | 3,52 | | 10100000 | 1,25 | 1,94 | | 00100000 | 1,0 | 0,00 | | 11000000 | 0,75 | -2,50 | | 01000000 | 0,5 | -6,02 | | 10000000 | 0,25 | -12,04 | | 00000000 | 0,0 | | | 11110000 | HEX code F | and is not allowed as a DAC amplitude | | | | | Table 2 DAC amplitude factor. ## Start pitch The second byte after a STOP or BADSTOP, or $V_{DD}$ on is the start pitch. It is a one byte start value for the on-chip pitch-period generator. ### Frame Data The frame data is a five byte block which contains the filter and source information: | pitch increment/decrement value | 5 bits | |---------------------------------|--------| | amplitude | 4 bits | | frame duration | 2 bits | | frequency of 1st formant | 5 bits | | frequency of 2nd formant | 5 bits | | frequency of 3rd formant | 3 bits | | frequency of 4th formant | 3 bits | | frequency of 5th formant | 1 bit | | bandwidth of 1st formant | 3 bits | | bandwidth of 2nd formant | 3 bits | | bandwidth of 3rd formant | 2 bits | | bandwidth of 4th formant | 2 bits | | bandwidth of 5th formant | 2 bits | | | | 40 bits = 5 bytes The frame-data bits are organized as shown in Fig. 4. It is not allowed to set byte 0 to the hexadecimal value E0. Fig. 4 Format of frame-date. #### CONTROL FORMAT #### **Command Write** A command write consists of two bytes, and it may occur before a data block. The four bits which can be written are shown in Fig. 5. Fig. 5 Control write: first byte fixed, second byte control. ## FS0, FS1 speed option | n standard-frame<br>duration | |------------------------------| | 12,8 ms | | 10,4 ms | | 8,8 ms | | 17,6 ms | | | ## MN/F, male/female option MN/F = 0 male quantization table = 1 female quantization table #### **STOP** STOP = 1 stop; repeat last complete frame with amplitude = 0 (no excitation signal) = 0 if the frame data is not sent within the duration of a half frame, there will be a BADSTOP: - 1. REQN = 1 STOP = 0 - 2. Repeat last frame with amplitude = 0 - 3. BUSY = 0 #### Status Read Three status bits can be read out at any time without a preceding byte (E0). This is shown in Fig. 6. Fig. 6 Status read. REQN = 1 No data required 0 Synthesizer requesting for new data BUSY = 1 Busy (an utterance is pronounced) = 0 Idle, REQN will set to 1; the synthesizer is in STOP or BADSTOP mode STOP The STOP bit is the same as the stop bit written to the synthesizer during a command write. STOP = 1, BUSY = 0 stopped by the user. STOP = 0, BUSY = 0 BADSTOP because the data was not sent in time. After initial power-up the status/command register is set to the following status: FS0, FS1 = 0 Standard-frame duration of 12,8 ms MN/F = 0 Male quantization table STOP = 1 BUSY = 0 Idle REQN = 1 No data required #### INTERFACE PROTOCOL Data can be written to the synthesizer when REQN = 0 or, when REQN = 1 and BUSY = 0. Figure 7 shows the interface protocol of the synthesizer. In parallel mode the synthesizer is activated by sending the DAC-amplitude factor. In serial mode the DAC-amplitude factor can be sent as soon as the synthesizer is powered-up. The I<sup>2</sup>C transmitter/receiver will then acknowledge. When the request for the pitch-byte occurs the byte must be provided within the duration of a half standard frame. If the byte is not provided in time a BADSTOP will be generated. During each data write operation, the status bit REQN will be set to '1'. Within a frame data block, it disappears within a few microseconds, asking for the next byte of that block. If the bytes of frame data are not provided within the time-duration of a half frame, a BADSTOP will be generated. #### 12C ADDRESS On chip there is a I<sup>2</sup>C slave receiver/transmitter with the address: 7 6 5 4 3 2 1 0 0 0 1 0 0 0 0 R/W #### **POWER UP** The synthesizer will be set to power-up on a parallel-write sequence. PAR-mode: The input-latches are active so they can receive the first byte SER-mode: The I<sup>2</sup>C transmitter/receiver will not acknowledge until the synthesizer has poweredup. To power up the synthesizer a parallel write sequence (Fig. 9) must be made to the synthesizer by using external logic for the control lines; at least one line must be toggled, CEN, while WN = 0 and RN/W = 1. The synthesizer can be set to permanent power-up by hard-wired control pins (CEN = 0, RN/W = 1, WN = 0). #### POWER DOWN MODE When BUSY = 0 the synthesizer will be set to power-down. In the power-down mode the status/command register will be retained. In power-down mode the clock-oscillator is switched off. After initial $V_{\mbox{\scriptsize DD}}$ the synthesizer is in power-down mode. #### SERN/PAR SERN/PAR is hard-wired to VDD or VSS. #### **HANDLING** All inputs and outputs are protected against electrostatic charge under normal handling conditions. ## **CHARACTERISTICS** $T_{amb}$ = -45 to + 85 °C; supply voltage (V<sub>DD</sub> to V<sub>SS</sub>) = 4,5 V to 5,5 V with respect to V<sub>SS</sub>, otherwise specified | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------------------------------------------------------|------------------------------------------------------|-------------------|------------------|------------------------|----------------| | Supply | | | | | | | Supply voltage Supply current Standby current Inputs | V <sub>DD</sub><br>I <sub>DD</sub> (SB) | 4,5<br> –<br> – | 5,0<br>10<br>200 | t.b.f.<br>_<br>_ | V<br>mA<br>μA | | CEN, RN/W, WN, OSCI | | | | | | | Input voltage HIGH<br>Input voltage LOW<br>Input leakage current | V <sub>IH</sub><br>V <sub>IL</sub> | 2,0<br>0 | | V <sub>DD</sub><br>0,8 | V<br>V | | V <sub>in</sub> = 0 to 5,5 V<br>Rise and fall times (note 2)<br>Input capacitance<br>PARALLEL MODE | IIR<br><sup>t</sup> rf<br>C <sub>I</sub> | —10<br>—<br>— | _<br>_<br>_ | 10<br>50<br>7 | μΑ<br>ns<br>pF | | Input Characteristics (D0 to D7) | - | | | | | | Input voltage HIGH Input voltage LOW Input leakage current (V <sub>in</sub> = 0 to 5,5 V, | V <sub>IH</sub><br>V <sub>IL</sub> | 2,0<br>0 | | V <sub>DD</sub><br>0,8 | V<br>V | | output off) Input capacitance | I <sub>IR</sub><br>C <sub>I</sub> | -10<br>- | _<br>_ | 10<br>7 | μA<br>pF | | Output Characteristics<br>(D5 to D7 only) | | | | | | | Output voltage HIGH $(I_{OH} = -100 \mu\text{A})$ Output voltage LOW | V <sub>OH</sub> | 3,5 | _ | V <sub>DD</sub> | V | | (I <sub>OL</sub> = 3,2 mA)<br>Load capacitance<br>Rise and fall times (note 3) | V <sub>OL</sub><br>C <sub>L</sub><br>t <sub>rf</sub> | 0<br>-<br>- | | 0,4<br>80<br>50 | V<br>pF<br>ns | | SERIAL MODE | | | | | | | Input Characteristics<br>(SDA and SDL) | | | | | | | Input voltage HIGH<br>Input voltage LOW<br>Input leakage current<br>(V <sub>in</sub> = 0 to 5,5 V, | V <sub>IH</sub><br>V <sub>IL</sub> | 3,0<br>0 | _ | V <sub>DD</sub><br>1,5 | V<br>V | | output off) Input capacitance | I <sub>IR</sub><br>C <sub>I</sub> | _10<br>_ | _<br>_ | 10<br>10 | μA<br>pF | | Output Characteristics (SDA only, open drain) | | | | | | | Output voltage LOW<br>(I <sub>OL</sub> = 3 mA) | VOL | 0 | _ | 0,4 | V | | parameter | symbol | min. | typ. | max. | unit | |-----------------------------------------------------|-----------------|----------|-----------|------------------------------|---------| | OSCILLATOR | | | | | | | Crystal frequency | fXTAL | t.b.f. | 6 | t.b.f. | MHz | | V <sub>REF</sub> | | | | \/_: 1 F | | | Reference voltage | VREF | 1,9 | _ | V <sub>DD</sub> -1,5<br>1,25 | ٧ | | Input leakage current | IIR | _ | t.b.f. | | | | Outputs | | | | | | | REQN, BUSY | | | | | | | Output voltage HIGH<br>(I <sub>OH</sub> = 100 μA) | V <sub>OH</sub> | 3,5 | | v <sub>DD</sub> | ·v | | Output voltage LOW | | 0 | | 0,4 | v | | (I <sub>QL</sub> = 3,2 mA)<br>Load capacitance | V <sub>OL</sub> | _ | _ | 80 | ν<br>pF | | Rise and fall times (note 3) | t <sub>rf</sub> | _ | _ | 50 | ns | | OUT | 1 | | | | | | Output voltage<br>Minimum external load | Vout | 0,66 x V | REF | 1,34 x V <sub>REF</sub> | ν<br>Ω | | Timing characteristics (note 1) (Figs 8 and 9) | | | | | | | Write enable | twR | 200 | _ | - | ns | | Data set-up for write | tDS | 150 | _ | | ns | | Data hold for write | <sup>t</sup> DH | 30 | _ | | ns | | Read enable | <sup>t</sup> RD | 200 | _ | | ns | | Data delay for read (note 2) Data floating for read | <sup>t</sup> DD | - | _ | 150 | ns | | (note 2) | <sup>t</sup> DF | - | _ | 150 | ns | | Control set-up | tCS | 0 | _ | _ | ns | | Control hold | <sup>t</sup> CH | 0 | _ | _ | ns | | REQ new (new byte of the | 1 | | | 0) | | | same speech frame)<br>REQ Valid | tRN | _ | t.b.f. (≈ | 3) | us | | REQ Hold | t <sub>RV</sub> | , 0 | _<br>250 | –<br>t.b.f. | ns | | 112 11010 | <sup>†</sup> RH | L | 200 | ι.υ.ι. | ns | ## **NOTES TO THE CHARACTERISTICS** - 1. Timing reference level is 1,5 V; supply 5 V $\pm$ 10%; temperature range of -40 °C to 85 °C. - 2. Levels greater than 2 V for a '1' or less than 0,8 V for a '0' are reached with a load of one TTL input and 50 pF. - 3. Rise and fall times between 0,6 V and 2,2 V levels. Fig. 7 Interface protocol. ## Timing diagrams The control signals CE, R/W and W have been specified to enable easy interface to most microprocessors and microcomputers. For instance with connection to an MAB8048 microcomputer the R/W and W inputs can be used as the RD and WR strobe inputs. Fig. 8 Read timing. Fig. 9 Write timing. Fig. 10 Typical application configuration with parallel interface. Fig. 11 Typical application configuration with series interface. Fig. 12 An example of an output configuration. Fig. 13 Oscillator clock configurations. ## DEVELOPMENT DATA This data sheet contains advance information and specifications are subject to change without notice. PCF84CXX FAMILY #### FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET ## SINGLE-CHIP 8-BIT MICROCONTROLLER #### DESCRIPTION The PCF84CXX family of microcontrollers is manufactured in CMOS technology. The family consists of the following devices: - PCF84C00 − 256 RAM bytes, external program memory - PCF84C20 − 2 K ROM/64 RAM bytes - PCF84C40 4 K ROM/128 RAM bytes I/O port lines, one serial I/O line, one single-level vectored interrupt, an 8-bit timer event counter and on-board clock oscillator and clock circuits. This microcontroller family is an efficient controller as well as an arithmetic processor. The instruction set is based on that of the MAB8048 and is pin- and instruction set compatible with the MAB8400 family. The microcontrollers have extensive bit handling abilities and facilities for both binary and BCD arithmetic. For detailed information see the "User manual Single-chip microcomputer". #### **Features** - 8-bit CPU, ROM, RAM, I/O in a single 28-lead DIL or SO package - 2 K or 4 K ROM bytes plus a ROM-less version - 64 or 128 RAM bytes - 20 quasi-bidirectional I/O port lines - Two test inputs: one of which is also the external interrupt input - Single-level vectored interrupts: external, timer/event counter, serial I/O - Serial I/O which can be used in single or multi-master systems (serial I/O data via an existing port line and clock via a dedicated line) - 8-bit programmable timer/event counter - Clock frequency 100 kHz to 10 MHz - Over 80 instructions (based on MAB8048) all of 1 or 2 cycles - Single supply voltage from 2.5 V to 5.5 V - STOP and IDLE mode - Power-on-reset circuit and low supply voltage detection - Operating temperature range: -40 to +85 °C #### PACKAGE OUTLINES PCF84C20/40P: 28-lead DIL; plastic (SOT-117D). PCF84C20/40D: 28-lead DIL; ceramic (CERDIP) (SOT-135A). PCF84C20/40T: 28-lead mini-pack; plastic (SO-28; SOT-136A). PCF84C00B : 28-lead 'Piggy-back' package (with up to 28-pin EPROM on top). PCF84C00WP :: 68-lead plastic leaded chip-carrier (PLCC) (SOT-188A). PCF84C00T : 56-lead mini-pack; plastic (VSO-56; SOT-190). Fig. 1 Block diagram; PCF84CXX. Fig. 1a Replacement of dotted part in Fig. 1, for the PCF8400WP bond-out version. Fig. 1b Replacement of dotted part in Fig. 1, for the PCF84C00B 'Piggy-back' version. ## 256 x 8-BIT STATIC RAM #### GENERAL DESCRIPTION The PCF8570 is a low power 2048-bit static CMOS RAM organized as 256 words by 8-bits. Addresses and data are transferred serially via a two-line bidirectional bus (1°C). The built-in word address register is incremented automatically after each written or read data byte. Three address pins A0, A1, A2 are used for programming the hardware address, allowing the use of up to eight devices connected to the bus without additional hardware. #### **Features** Operating supply voltageLow data retention voltage • Low standby current Power saving mode 2,5 V to 6 V min, 1,0 V max. 15 μA typ. 50 nA - Serial input/output bus (I<sup>2</sup>C) - Address by 3 hardware address pins - Automatic word address incrementing - 8-lead DIL package #### **Applications** Telephony - Radio and television - General purpose - Video cassette recorder RAM expansion for stored numbers in repertory dialling (e.g. PCD3343 applications) channel presets RAM expansion for the microcontroller families MAB8400 and PCF84C00 Fig. 1 Block diagram. ### **PACKAGE OUTLINES** PCF8570P: 8-lead DIL; plastic (SOT-97A). PCF8570T: 8-lead mini-pack plastic (SO-8L; SOT-176). ## **PINNING** | 1 to 3 | A0 to A2 | address inputs | |--------|----------|----------------------------------------------------------------------------------------------------------------------------| | 4 | Vss | negative supply | | 5 | SDA | serial data line \ | | 6 | SCL | serial clock line | | 7 | TEST | test input for test speed-up; must be connected to V <sub>SS</sub> when not in use (power saving mode, see Figs 14 and 15) | | 8 | $v_{DD}$ | positive supply | Fig. 2 Pinning diagram. ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC134) | Supply voltage range (pin 8) | $V_{DD}$ | -0,8 | 3 to + 8,0 V | |-------------------------------------|-------------------------|-----------|-----------------------| | Voltage range on any input | $v_{J}$ | -0,8 to V | <sub>DD</sub> + 0,8 V | | D.C. input current (any input) | ±ÍI | max. | 10 mA | | D.C. output current (any output) | ± IO | max. | 10 mA | | Supply current (pin 4 or pin 8) | ± I <sub>DD</sub> ; Iss | max. | 50 mA | | Power dissipation per package | P <sub>tot</sub> | max. | 300 mW | | Power dissipation per output | P | max. | 50 mW | | Storage temperature range | T <sub>stg</sub> | 65 | to + 150 °C | | Operating ambient temperature range | $T_{amb}$ | 40 | 0 to + 85 °C | | | | | | ## 128 x 8-BIT STATIC RAM #### GENERAL DESCRIPTION The PCF8571 is a low power 1024-bit static CMOS RAM organized as 128 words by 8-bits. Addresses and data are transferred serially via a two-line bidirectional bus (I<sup>2</sup>C). The built-in word address register is incremented automatically after each written or read data byte. Three address pins AO, A1, A2 are used for programming the hardware address, allowing the use of up to eight devices connected to the bus without additional hardware. ### **Features** Operating supply voltage Low data retention voltage Low standby current Power saving mode 2,5 V to 6 V min. 1,0 V max. 5 μA typ. 50 nA - Serial input/output bus (1<sup>2</sup>C) - Address by 3 hardware address pins - Automatic word address incrementing - 8-lead DIL package ## **Applications** Telephony RAM expansion for stored numbers in repertory dialling (e.g. PCD3340 applications) Radio and television Channel presets Video cassette recorder General purpose RAM expansion for the microcomputer families MAB8400 and PCF84C00 Fig. 1 Block diagram. ## **PACKAGE OUTLINES** PCF8571P: 8-lead DIL; plastic (SOT-97A). PCF8571T: 8-lead mini-pack (SO-8L; SOT-176). ## **PINNING** | 1 to 3 | A0 to A2 | address inputs | |--------|----------|------------------------------------------------------------------------| | 4 | $V_{SS}$ | negative supply | | 5 | SDA | serial data line | | 6 | SCL | serial clock line | | 7 | TEST | test input for test speed-up; must be connected to VSS when not in use | | | | (power saving mode, see Fig. 14 and 15) | | 8 | $v_{DD}$ | positive supply | Fig. 2 Pinning diagram. ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage range (pin 8) | $v_{DD}$ | -0.8 to + 8.0 V | | |----------------------------------|-------------------------------------|------------------------|-----------------------| | Voltage range on any input | VI | –0,8 to V <sub>I</sub> | <sub>DD</sub> + 0,8 V | | D.C. input current (any input) | ± 1 <sub>1</sub> | max. | 10 mA | | D.C. output current (any output) | ± IO | max. | 10 mA | | Supply current (pin 4 or pin 8) | ± 1 <sub>DD</sub> ; 1 <sub>SS</sub> | max, | 50 mA | | Power dissipation per package | $P_{tot}$ | max. | 300 mW | | Power dissipation per output | P | max. | 50 mW | | Storage temperature range | $T_{stg}$ | -65 | to + 150 °C | | Operating temperature range | T <sub>amb</sub> | _4 | 10 to + 85 °C | ## CLOCK/CALENDAR WITH SERIAL I/O #### **GENERAL DESCRIPTION** The PCF8573 is a low threshold, monolithic CMOS circuit that functions as a real time clock/calendar in the Inter IC (I²C) bus-oriented microcomputer systems. The device includes an addressable time counter and an addressable alarm register, both for minutes, hours, days and months. Three special control/status flags, COMP, POWF and NODA, are also available. Information is transferred serially via a two line bidirectional bus (I²C). Back-up for the clock during supply interruptions is provided by a 1,2 V nickel cadmium battery. The time base is generated from a 32,768 kHz crystal-controlled oscillator. #### **Features** - Serial input/output bus (I<sup>2</sup>C) interface for minutes, hours, days and months - Additional pulse outputs for seconds and minutes - Alarm register for presetting a time for alarm or remote switching functions - Battery back-up for clock function during supply interruption - Crystal oscillator control (32,768 kHz) #### QUICK REFERENCE DATA | Supply voltage range (clock) | $\ ^{V_{DD}-V_{SS1}}$ | | 1,1 to 6,0 V | |---------------------------------------------------|-----------------------|------|--------------| | Supply voltage range (I <sup>2</sup> C interface) | $V_{DD}-V_{SS2}$ | | 2,5 to 6,0 V | | Crystal oscillator frequency | fosc | typ. | 32,768 kHz | #### **PACKAGE OUTLINES** PCF8573P: 16-lead DIL: plastic (SOT-38). PCF8573T: 16-lead mini-pack; plastic (SO-16L; SOT-162A). Fig. 1 Block diagram. **PINNING** Fig. 2 Pinning diagram. | 1 | Α0 | |----|------------------| | 2 | A1 | | 3 | COMP | | 4 | SDA | | 5 | SCL | | 6 | EXTPF | | 7 | PFIN | | 8 | $V_{SS2}$ | | 9 | MIN | | 10 | SEC | | 11 | FSET | | 12 | TEST | | 13 | osci | | 14 | osco | | 15 | V <sub>SS1</sub> | | | . 331 | $V_{DD}$ 16 address input address input comparator output serial data line I2C bus serial clock line enable power fail flag input power fail flag input negative supply 2 (I<sup>2</sup>C interface) one pulse per minute output one pulse per second output oscillator tuning output test input; must be connected to VSS2 when not in use oscillator input oscillator input/output negative supply 1 (clock) common positive supply 2.5 V to 6 V max, $10 \mu A$ ### FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET # REMOTE 8-BIT I/O FOR I2C BUS #### GENERAL DESCRIPTION The PCF8574 is a single-chip silicon gate CMOS circuit. It provides remote I/O expansion for the MAB8400 and PCF8500 microcomputer families via the two-line serial bidirectional bus (I<sup>2</sup>C). It can also interface microcomputers without a serial interface to the I<sup>2</sup>C bus (as a slave function only). The device consists of an 8-bit quasi-bidirectional port and an I<sup>2</sup>C interface. The PCF8574 has low current consumption and includes latched outputs with high current drive capability for directly driving LEDs. It also possesses an interrupt line (INT) which is connected to the interrupt logic of the microcomputer on the I<sup>2</sup>C bus. By sending an interrupt signal on this line, the remote I/O can inform the microcomputer if there is incoming data on its ports without having to communicate via the I<sup>2</sup>C bus. This means that the PCF8574 can remain a simple slave device. ### **Features** Operating supply voltage Low stand-by current consumption Bidirectional expander Open drain interrupt output - 8-bit remote I/O port for the I<sup>2</sup>C bus - Peripheral for the MAB8400 and PCF8500 microcomputer families Latched outputs with high current drive capability for directly driving LEDs - Address by 3 hardware address pins for use of up to 8 devices (up to 16 possible with mask option) PCF8574 INTERRUPT INT ◆ LP FILTER LOGIC AO. A2 -SCI INPUT I2C BUS 15 FILTER CONTROL SDA ◆ SHIFT 170 8 BIT REGISTER PORTS 10 12 write pulse read pulse VDD. POWER-ON 8 RESET $V_{SS}$ 7785821.1 Fig. 1 Block diagram. #### **PACKAGE OUTLINES** PCF8574P: 16-lead DIL; plastic (SOT-38). PCF8574T: 16-lead mini-pack; plastic (SO-16L; SOT-162A). ## **PINNING** Fig. 2 Pinning diagram. | 1 to 3 | A0 to A2 | address inputs | |---------|------------|--------------------------------------| | 4 to 7 | P0 to P3 ) | O hit mussi hidinastis asl 1/O as at | | 9 to 12 | P4 to P7 | 8-bit quasi-bidirectional I/O port | | 8 | $V_{SS}$ | negative supply | | 13 | INT | interrupt output | | 14 | SCL | serial clock line | | 15 | SDA | serial data line | | 16 | $V_{DD}$ | positive supply | | | | | Fig. 3 Simplified schematic diagram of each port. ### FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET ## UNIVERSAL LCD DRIVER FOR LOW MULTIPLEX RATES #### GENERAL DESCRIPTION The PCF8576 is a peripheral device which interfaces to almost any liquid crystal display (LCD) having low multiplex rates. It generates the drive signals for any static or multiplexed LCD containing up to four backplanes and up to 40 segments and can easily be cascaded for larger LCD applications. The PCF8576 is compatible with most microprocessors and communicates via a two-line bidirectional bus (I<sup>2</sup>C). Communication overheads are minimized by a display RAM with auto-incremented addressing, by hardware subaddressing and by display memory switching (static and duplex drive modes). #### **Features** - Single-chip LCD controller/driver - Selectable backplane drive configuration: static or 2/3/4 backplane multiplexing - Selectable display bias configuration: static, 1/2 or 1/3 - Internal LCD bias generation with voltage-follower buffers - 40 segment drives: up to twenty 8-segment numeric characters; up to ten 15-segment alphanumeric characters; or any graphics of up to 160 elements - 40 x 4-bit RAM for display data storage - Auto-incremented display data loading across device subaddress boundaries - Display memory bank switching in static and duplex drive modes - Versatile blinking modes - LCD and logic supplies may be separated - Wide power supply range: from 2 V for low-threshold LCDs and up to 9 V for guest-host LCDs and high-threshold(automobile) twisted nematic LCDs - Low power consumption - Power-saving mode for extremely low power consumption in battery-operated and telephone applications - I<sup>2</sup>C bus interface - TTL/CMOS compatible - Compatible with any 4-bit, 8-bit or 16-bit microprocessors - May be cascaded for large LCD applications (up to 2560 segments possible) - Optimized pinning for single plane wiring in both single and multiple PCF8576 applications - Space-saving 56-lead plastic mini-pack (VSO-56) - Very low external component count (at most one resistor, even in multiple device applications) - Compatible with Philips/Videlec chip-on-glass technology - Manufactured in silicon gate CMOS process #### PACKAGE OUTLINES PCF8576T: 56-lead mini-pack; plastic (VSO-56; SOT-190). PCF8576U: uncased chip in tray Fig. 1 Block diagram. #### FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET ## LCD DIRECT/DUPLEX DRIVER WITH I2C BUS INTERFACE #### **GENERAL DESCRIPTION** The PCF8577 is a single chip, silicon gate CMOS circuit. It is designed to drive liquid crystal displays with up to 32 segments directly, or 64 segments in a duplex manner. The two-line I<sup>2</sup> C bus interface substantially reduces wiring overheads in remote display applications. Bus traffic is minimized in multiple IC applications by automatic address incrementing, hardware sub-addressing and display memory switching (direct drive mode). The PCF8577 and PCF8577A differ only in their slave address. #### **Features** - Direct/duplex drive modes with up to 32/64 LCD-segment drive capability per device - Operating supply voltage: 2,5 to 9 V - Low power consumption - I<sup>2</sup> C bus interface - · Optimized pinning for single plane wiring - Single-pin built-in oscillator - Auto-incremented loading across device sub-address boundaries - Display memory switching in direct drive mode - May be used for I2 C bus output expander - System expansion up to 256 segments (512 segments with PCF8577A) - Power-on-reset sets all segments off (to blank) Fig. 1 Block diagram. ### **PACKAGE OUTLINES** PCF8577P, PCF8577AP: 40-lead DIL; plastic (SOT-129). PCF8577T, PCF8577AT: 40-lead mini-pack; plastic (VSO-40; SOT-158A). Fig. 2 Pinning diagram. ### **FUNCTIONAL DESCRIPTION** ## Hardware sub-address A0, A1, A2 The hardware sub-address lines A0, A1, A2 are used to program the device sub-address for each PCF8577 on the bus. Lines A0 and A2 are shared with OSC and BP2 respectively to reduce pin-out requirements. A0/OSC Line A0 is defined as LOW (logic 0) when this pin is used for the local oscillator or when connected to V<sub>SS</sub>. Line A0 is defined as HIGH (logic 1) when connected to V<sub>DD</sub>. A1 Line A1 must be defined as LOW (logic 0) or as HIGH (logic 1) by connection to V<sub>SS</sub> or V<sub>DD</sub> respectively. A2/BP2 In the direct drive mode the second backplane signal BP2 is not used and the A2/BP2 pin is exclusively the A2 input. Line A2 is defined as LOW (logic 0) when connected to V<sub>SS</sub> or, if this is not possible, by leaving it unconnected (internal pull-down). Line A2 is defined as HIGH (logic 1) when connected to V<sub>DD</sub>. In the duplex drive mode the second backplane signal BP2 is required and the A2 signal is undefined. In this mode device selection is made exclusively from lines A0 and A1. ## DEVELOPMENT DATA This data sheet contains advance information and specifications are subject to change without notice. # 7-BIT ANALOGUE-TO-DIGITAL CONVERTER (ADC 7) ### GENERAL DESCRIPTION The PNA7509 is a monolithic NMOS 7-bit analogue-to-digital converter (ADC) designed for video applications. The device converts the analogue input signal into 7-bit binary coded digital words at a sampling rate of 22 MHz. The circuit comprises 129 comparators, a reference resistor chain, combining logic, transcoder stages, and TTL output buffers which are positive edge triggered and can be switched into 3-state mode. The digital output is selectable in two's complement or binary coding. The use of separate outputs for overflow and underflow detection facilitates full-scale driving. #### **Features** - 7-bit resolution - Digitizing rates up to 22 MHz - No external sample and hold required - High input impedance - Binary or two's complement 3-state TTL outputs - Overflow and underflow 3-state TTL outputs - Low reference current (250 μA typ.) - Positive supply voltages (+ 5 V/+ 10 V) - Low power consumption (400 mW typ.) - Standard 24-pin package ### **Applications** - High-speed A/D conversion - Video signal digitizing - Radar pulse analysis - Transient signal analysis - High energy physics research ### **QUICK REFERENCE DATA** | Supply voltage range (pins 3, 12, 23) | $V_{DD5}$ | 4,5 t | o 5,5 | V | |---------------------------------------|-------------------|--------|-------|-----| | Supply voltage range (pin 24) | V <sub>DD10</sub> | 9,5 to | 10,5 | V | | Supply current (pins 3, 12, 23) | I <sub>DD5</sub> | typ. | 60 | mΑ | | Supply current (pin 24) | I <sub>DD10</sub> | typ. | 10 | mΑ | | Reference voltage LOW (pin 20) | $V_{refL}$ | min. | 2,4 | V | | Reference voltage HIGH (pin 4) | $V_{refH}$ | max. | 5,2 | V | | Differential non-linearity | | ± ½ ≙ | 0,4% | LSB | | Bandwidth (-3 dB) | В | min. | 10 | MHz | | Clock frequency | <sup>f</sup> CLK | max. | 22 | MHz | | Total power dissipation | $P_{tot}$ | typ. | 400 | mW | ### **PACKAGE OUTLINE** 24-lead DIL; plastic (SOT-101). ## Note All three pins 3, 12 and 23 must be connected to positive supply voltage + 5 $\rm V.$ Fig. 1 Block diagram. Fig. 2 Pinning diagram. | | iivu | | |----|------------------|----------------------------------| | 1 | $v_{l}$ | analogue voltage input | | 2 | AGND | analogue ground | | 3 | $V_{DD5}$ | positive supply voltage (+ 5 V) | | 4 | $v_{refH}$ | reference voltage HIGH | | 5 | STC | select two's complement | | 6 | OVFL | overflow | | 7 | bit 6 | most-significant bit (MSB) | | 8 | bit 5 | | | 9 | bit 4 | | | 10 | bit 3 | | | 11 | bit 2 | | | 12 | $V_{DD5}$ | positive supply voltage (+ 5 V) | | 13 | DGND | digital ground | | 14 | <sup>f</sup> CLK | 22 MHz clock input | | 15 | bit 1 | | | 16 | bit 0 | least-significant bit (LSB) | | 17 | UNFL | underflow | | 18 | CE 1 | chip enable input 1 | | 19 | $V_{BB}$ | back bias output | | 20 | $V_{refL}$ | reference voltage LOW | | 21 | CE 2 | chip enable input 2 | | 22 | n.c. | not connected | | 23 | $V_{DD5}$ | positive supply voltage (+ 5 V) | | 24 | $V_{\rm DD10}$ | positive supply voltage (+ 10 V) | | | | | ### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage range (pins 3, 12, 23) | $V_{DD5}$ | -0,5 to | + 7 | ٧ | |---------------------------------------|------------------|----------|------|----| | Supply voltage range (pin 24) | $V_{DD10}$ | -0,5 to | + 12 | V | | Input voltage range | ٧ <sub>I</sub> | -0,5 to | + 7 | V | | Output current | lo | | 5 | mΑ | | Total power dissipation | $P_{tot}$ | | tbf | mW | | Storage temperature range | T <sub>stg</sub> | -65 to + | 150 | οС | | Operating ambient temperature range | T <sub>amb</sub> | 0 to + | F 70 | οС | PINNING ### **HANDLING** Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see "Handling MOS Devices"). ## **CHARACTERISTICS** $V_{DD5}$ = $V_{3, 12, 23-13}$ = 4,5 to 5,5 V; $V_{DD10}$ = $V_{24-2}$ = 9,5 to 10,5 V; $C_{BB}$ = 100 nF; $T_{amb}$ = 0 to + 70 °C; unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |------------------------------------------------------------------------------------------|-----------------------------------|------|------|------------------|------| | Supply | | | | | | | Supply voltage (pins 3, 12, 23) | V <sub>DD5</sub> | 4,5 | - | 5,5 | V | | Supply voltage (pin 24) | V <sub>DD10</sub> | 9,5 | _ | 10,5 | V | | Supply current (pins 3, 12, 23) | I <sub>DD5</sub> | _ | 60 | _ | mA | | Supply current (pin 24) | I <sub>DD10</sub> | - | 10 | _ | mA | | Reference voltages | | | | | | | Reference voltage LOW (pin 20) | V <sub>refL</sub> | 2,4 | 2,5 | 2,6 | V | | Reference voltage HIGH (pin 4) | V <sub>refH</sub> | 5,0 | 5,1 | 5,2 | V | | Reference current | I <sub>ref</sub> | 175 | 250 | 375 | μΑ | | Inputs | | | | | | | Clock input (pin 14) | | | | | | | Input voltage LOW | VIL | -0,3 | _ | 0,8 | V | | Input voltage HIGH | VIH | 3,0 | _ | V <sub>DD5</sub> | V | | Digital input levels (pins 5, 18, 21)* | | | | | | | Input voltage LOW | VIL | 0 | _ | 0,8 | V | | Input voltage HIGH | VIH | 2,0 | _ | V <sub>DD5</sub> | V | | Input current | | | | | | | at $V_{5, 21-13} = 0 \text{ V}$ | <sup>-1</sup> 5, 21 | _ | - | 100 | μΑ | | at $V_{18-13} = 5 V$ | <sup>1</sup> 18 | - | - | 100 | μΑ | | Input leakage current (except pins 5, 18 and 21) | <br> -<br> - | _ | _ | 10 | μΑ | | Analogue input levels (pin 1)<br>at V <sub>refL</sub> = 2,5 V; V <sub>refH</sub> = 5,1 V | | | | | | | Input voltage amplitude<br>(peak-to-peak value) | V <sub>I(p-p)</sub> | _ | 2,6 | _ | V | | Input voltage (underflow) | V <sub>I</sub> | - | 2,5 | _ | V | | Input voltage (overflow) | $ \mathbf{v}_{\mathbf{i}} $ | _ | 5,1 | _ | V | | Offset input voltage (underflow) | V <sub>I</sub> -V <sub>refL</sub> | _ | 10 | - | mV | | Offset input voltage (overflow) | V <sub>I</sub> -V <sub>refH</sub> | _ | -10 | _ | mV | | Input capacitance | C <sub>1-2</sub> | _ | _ | 60 | pF | When pin 5 is LOW binary coding is selected. When pin 5 is HIGH two's complement is selected. If pin 5, 18 and 21 are open-circuit, pin 5, 21 are HIGH and pin 18 is LOW. For output coding see Table 1 and mode selection see Table 2. | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------------|-----------------|------|------|------------------|------| | Outputs | | | | l | | | Digital voltage outputs<br>(pins 6 to 11 and 15 to 17) | | | | | | | Output voltage LOW<br>at I <sub>O</sub> = 2 mA | V <sub>OL</sub> | 0 | _ | -0,4 | V | | Output voltage HIGH<br>at -I <sub>O</sub> = 0,5 mA | VOL | 2,4 | _ | V <sub>DD5</sub> | V | **Table 1** Output coding ( $V_{refL} = 2.5 \text{ V}; V_{refH} = 5.1 \text{ V}$ ) | | step | V <sub>1-2</sub><br>(typ.) | UNFL | OVFL | OVFL binary bit 6 – bit 0 | | | | | | | | | olem<br>it 0 | ent | | | | |---|-----------|----------------------------|------|------|---------------------------|---|---|---|---|---|---|---|---|--------------|-----|---|---|---| | | underflow | < 2,51 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | 2,51 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | | 1 | 2,53 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | | | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | • | | | | • | • | • | • | • | • | • | • | • | • | • | | • | • | • | • | • | | | | • | | • | • | | • | • | • | • | • | • | | • | • | • | • | • | | | | 126 | 5,03 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | | | 127 | 5,05 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | L | overflow | ≥ 5,07 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | steps 2-125 ## Table 2 Mode selection | CE 1 | CE 2 | bit 0 to bit 6 | UNFL, OVFL | |------|------|----------------|----------------| | × | 0 | HIGH impedance | HIGH impedance | | 0 | 1 | active | active | | 1 | 1 | HIGH impedance | active | ## **CHARACTERISTICS** (continued) $V_{DD5} = V_{3, 12, 23-13} = 4,5 \text{ V to 5,5 V; } V_{DD10} = V_{24-2} = 9,5 \text{ V to 10,5 V; } V_{refL} = 2,5 \text{ V; } V_{refH} = 5,1 \text{ V; } f_{CLK} = 22 \text{ MHz; } C_{BB} = 100 \text{ nF; } T_{amb} = 0 \text{ to + } 70 \text{ °C; } unless \text{ otherwise specified}$ | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------------------------------------------------------------------------|------------------|------|------|------|------| | Timing (see also Fig. 3) | | | | | | | Clock input (pin 14) | | | | | | | Clock frequency | fCLK | 1 | - | 22 | MHz | | Clock cycle time LOW | tLOW | 20 | _ | _ | ns | | Clock cycle time HIGH | tHIGH | 20 | - | | ns | | Input rise and fall times (note 1) rise time | t <sub>r</sub> | _ | _ | 3 | ns | | fall time | tf | _ | _ | 3 | ns | | Analogue input (note 1) | , | | | | | | Bandwidth (-3 dB)<br>at $V_{1-2(p-p)} = 2.2 \text{ V}$ | В | 10 | _ | _ | MHz | | Differential gain at $f_i = \leq 4.5 \text{ MHz (note 2)}$ | dG | _ | _ | 5 | % | | Differential phase at $f_i = \leq 4.5 \text{ MHz (note 2)}$ | d <sub>p</sub> | _ | _ | 5 | deg | | Phase error at $f_i = \leq 4.5$ MHz (note 3) | P <sub>e</sub> | _ | _ | ± 10 | deg | | Signal-to-noise ratio<br>at $V_{1-2(p-p)} = 2,2 \text{ V};$<br>$f_i = \leq 4,5 \text{ MHz}; B = \pm 1 \text{ MHz}$ | S/N | 36 | _ | _ | dB | | Harmonics<br>at $V_{1-2(p-p)} = 2,2 \text{ V};$<br>$f_i = 3,6 \text{ MHz}$ | | | | | | | fundamental | f <sub>0</sub> | - | 0 | 0 | dB | | 2nd harmonic | f <sub>2nd</sub> | _ | - | tbf | dB | | 3rd harmonic | f <sub>3rd</sub> | - | _ | tbf | dB | | 4th harmonic | f <sub>4th</sub> | - | _ | tbf | dB | | 5th harmonic | f <sub>5th</sub> | _ | _ | tbf | dB | | 6th harmonic | f <sub>6th</sub> | _ | _ | tbf | dB | | 7th harmonic ' | f7th | _ | _ | tbf | dB | | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------------------------------|------------------|------|------|------------|--------| | Harmonics<br>at $V_{1-2(p-p)} = 2,2 \text{ V};$<br>$f_i = 4,5 \text{ MHz}$ | | | | | | | fundamental | f <sub>0</sub> | _ | 0 | 0 | dB | | 2nd harmonic | f <sub>2nd</sub> | _ | _ | tbf | dB | | 3rd harmonic | f <sub>3rd</sub> | _ | _ | tbf | dB | | 4th harmonic | f <sub>4th</sub> | _ | _ | tbf | dB | | 5th harmonic | f <sub>5th</sub> | _ | _ | tbf | dB | | 6th harmonic | <sup>f</sup> 6th | _ | _ | tbf | dB | | 7th harmonic | f7th | _ | _ | tbf | dB | | Digital outputs (notes 2 and 4) | | | | | | | Output hold time | tHOLD | 6 | 15 | _ | ns | | Output delay time | t <sub>d</sub> | _ | 20 | 28 | ns | | Internal delay | tCY | _ | 3 | _ | clocks | | Propagation delay time<br>at f <sub>CLK</sub> = 20,25 MHz | t <sub>pd</sub> | 154 | _ | 176 | ns | | 3-state delay time (see Fig. 4) | t <sub>dt</sub> | tbf | 10 | 20 | ns | | Capacitive output load (note 2) | COL | 0 | _ | 15 | pF | | Transfer function | | | | | | | Non-linearity<br>integral | INL | | _ | ± 1 | LSB | | differential | DNL | | _ | ± ½ ≙ 0,4% | LSB | ### Notes to timing characteristics - 1. Clock input rise and fall times are at the maximum clock frequency (10% and 90% levels). - 2. Low frequency sinewave (peak-to-peak value of the analogue input voltage at $V_{I(p-p)} = 1.8 \text{ V}$ ) amplitude modulated with a sinewave voltage ( $V_{I(p-p)} = 0.7 \text{ V}$ ) at $f_i \leq 4.5 \text{ MHz}$ . - 3. Sinewave voltage with increasing amplitude at $f_i \le 4.5$ MHz (minimum amplitude $V_{1(p-p)} = 0.25$ V; maximum amplitude $V_{1(p-p)} = 2.5$ V). - 4. The timing values of the digital outputs at pins 6 to 11 and 15 to 17 are measured with the clock input reference level at 1,5 V. Fig. 3 Timing diagram. Fig. 4 Timing diagram for 3-state delay. ## DEVELOPMENT DATA This data sheet contains advance information and specifications are subject to change without notice. ## 8-BIT MULTIPLYING DAC ### GENERAL DESCRIPTION The PNA7518 is a NMOS 8-bit multiplying digital-to-analogue converter (DAC) designed for video applications. The device converts a digital input signal into a voltage-equivalent analogue output at a sampling rate of 30 MHz. The input signal is latched, then fed to a decoder which switches a transfer gate array (1 out of 256) to select the appropriate analogue signal from a resistor chain. Two external reference voltages supply the resistor chain. The input latches are positive-edge triggered. The output impedance is approximately 0,5 k $\Omega$ depending on the applied digital code. An additional operational amplifier is required for the 75 $\Omega$ output impedance. Two's complement is selected when STC (pin 11) is HIGH or is not connected. ### **Features** - TTL input levels - Positive-edge triggered - Analogue voltage output at 30 MHz sampling rate - Binary or two's complement input - Output voltage accuracy to within ± ½ of the input LSB ### QUICK REFERENCE DATA | Supply voltage range (pin 16) | $V_{DD}$ | 4,5 | to 5,5 V | |------------------------------------------------------------------------------------------|------------------|------|----------| | Supply current (pin 16) | $I_{DD}$ | typ. | 50 mA | | Reference voltage LOW (pin 2) | $V_{refL}$ | min. | 0 V | | Reference voltage HIGH (pin 9) | $V_{refH}$ | max. | 2 V | | Linearity at R <sub>L</sub> = 200 k $\Omega$ ; V <sub>O</sub> = 2 V (peak-to-peak value) | | | ± ½ LSB | | Bandwidth (-3 dB) | | | | | at $C_L = 6 pF$ | В | min. | 12 MHz | | Clock frequency | <sup>f</sup> CLK | max. | 30 MHz | | Total power dissipation | $P_{tot}$ | typ. | 300 mW | ### **Applications** - Video data conversion - CRT displays - Waveform/test signal generation - Colour/black-and-white graphics #### **PACKAGE OUTLINE** 16-lead DIL; plastic (SOT-38WE-1). 115 Fig. 1 Block diagram. ### RATINGS Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage range (pin 16) | $v_{DD}$ | -0.5 to + 7 V | |--------------------------------------------------------------|------------------|-----------------| | Input voltage range (pins 3, 4, 5, 6, 11, 12, 13, 14 and 15) | v <sub>i</sub> | 0,5 to + 7 V | | Output voltage range (pin 1) | $V_{AO}$ | -0.5 to $+7$ V | | Total power dissipation | P <sub>tot</sub> | max. 400 mW | | Storage temperature range | $T_{stg}$ | -65 to + 150 °C | | Operating ambient temperature range | T <sub>amb</sub> | 0 to + 70 °C | ### **HANDLING** Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see "Handling MOS Devices"). ## **CHARACTERISTICS** $V_{DD}$ = 4,5 to 5,5; $V_{SS}$ = 0 V; $C_{BB}$ = 100 nF; $T_{amb}$ = 0 to + 70 °C; unless otherwise specified. | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--------------------------------|--------------------------------------|---------------------------------------------|--------------------------------------------| | Supply (pin 16) | | | | | | | Supply voltage | $V_{DD}$ | 4,5 | 5 | 5,5 | ٧ | | Supply current | IDD | | 50 | 80 | mA | | Reference voltages | | | | | | | Reference voltage LOW (pin 2) | V <sub>refL</sub> | -0,1 | _ | + 2,1 | V | | Reference voltage HIGH (pin 9) | V <sub>refH</sub> | -0,1 | _ | + 2,1 | V | | Reference ladder | R <sub>ref</sub> | 150 | 230 | 300 | Ω | | Inputs | | | | | | | Digital input levels (TTL) (note 1) input voltage LOW input voltage HIGH input leakage current | VIL<br>VIH | 0<br>2,0<br>— | _<br>_<br>_<br>_ | 0,8<br>5,25<br>10 | V<br>V<br>μΑ | | Clock input (pin 10) input voltage LOW input voltage HIGH input leakage current frequency pulse width HIGH pulse width LOW input rise time at f <sub>CLK</sub> = 30 MHz input fall time at f <sub>CLK</sub> = 30 MHz | VIL VIH ILI fCLK tPWH tpWL tr tf | 0<br>2,0<br>-<br>1<br>10<br>10 | <br> -<br> -<br> -<br> -<br> -<br> - | 0,8<br>5,25<br>10<br>30<br>-<br>-<br>3<br>3 | V<br>V<br>μA<br>MH<br>ns<br>ns<br>ns<br>ns | | Output | | | | | | | Analogue voltage output (pin 1) | | | | | | | at R <sub>L</sub> = 200 k $\Omega$ ) | V <sub>AO</sub> | 0 | - | 2 | V | | Bandwidth ( $-3$ dB) at $C_L = 6$ pF | В | 12 | 18 | | МН | | Switching characteristics (Fig. 3) | | ** | | | | | Data set-up time | <sup>t</sup> SU;DAT | 3 | - | _ | ns | | Data hold time | <sup>t</sup> HD;DAT | 4 | _ | | ns | | Propagation delay time, input to output | t <sub>PD</sub> | t <sub>CLK</sub> + 15 | t <sub>CLK</sub> + 22 | t <sub>CLK</sub> + 30 | ns | | Settling time: 10 to 90% full-scale change; $C_L = 6 \text{ pF}$ ; $R_L = 200 \text{ k}\Omega$ | <sup>t</sup> S1 | _ | 13 | 20 | ns | | Settling time to $\pm$ 1 LSB;<br>$C_L = 6 \text{ pF}$ ; $R_L = 200 \text{ k}\Omega$ | tS2 | - y | 40 | _ | ns | | parameter | symbol | min. | typ. | max. | unit | |------------------------------------------------------|----------------|--------|---------|--------|---------------| | Output transients (glitches)<br>(note 2 and Fig. 3) | | | | | | | 1 LSB change: | | | | | | | Maximum occurring at step 7F-80 (HEX) area amplitude | V <sub>g</sub> | | 3<br>23 | _<br>_ | LSB<br>LSB.ns | | Generally: | | | | | | | Maximum occurring at step 00-AA (HEX) are amplitude | V <sub>g</sub> | _<br>_ | 5<br>41 | _<br>_ | LSB<br>LSB.ns | | Influence of clock frequency (note 2) | | | | | | | Cross-talk at 2 x f <sub>CLK</sub> amplitude | | _ | 2 | _ | LSB | | area | | - | 8 | _ | LSB.ns | ### Notes to the characteristics - 1. Inputs bit 0 to bit 7 are positive-edge triggered. - 2. Measured at V<sub>refH</sub>-V<sub>refL</sub> = 2,0 V; 1 x LSB = 7,8 mV. The energy equivalent of output transients is given as the area contained by the graph of output amplitude (LSB) against time (ns). The glitch area is independent of the value of V<sub>ref</sub>. Glitch amplitudes and clock cross-talk can be reduced by using a shielded printed circuit board. Fig. 3 Switching characteristics. and the second of o ## RADIO TUNING PLL FREQUENCY SYNTHESIZER The SAA1057 is a single chip frequency synthesizer IC in I<sup>2</sup>L technology, which performs all the tuning functions of a PLL radio tuning system. The IC is applicable to all types of radio receivers, e.g. car radios, hi-fi radios and portable radios. #### **Features** - On-chip prescaler with up to 120 MHz input frequency. - On-chip AM and FM input amplifiers with high sensitivity (30 mV and 10 mV respectively). - Low current drain (typically 16 mA for AM and 20 mA for FM) over a wide supply voltage range (3,6 V to 12 V). - On-chip amplifier for loop filter for both AM and FM (up to 30 V tuning voltage). - On-chip programmable current amplifier (charge pump) to adjust the loop gain. - Only one reference frequency for both AM and FM. - High signal purity due to a sample and hold phase detector for the in-lock condition. - High tuning speed due to a powerful digital memory phase detector during the out-lock condition. - Tuning steps for AM are: 1 kHz or 1,25 kHz for a VCO frequency range of 512 kHz to 32 MHz. - Tuning steps for FM are: 10 kHz or 12,5 kHz for a VCO frequency range of 70 MHz to 120 MHz. - Serial 3-line bus interface to a microcomputer. - Test/features. ### **QUICK REFERENCE DATA** | Supply voltage ranges | V <sub>CC1</sub> | 3,6 to 12 V | |-------------------------------------|---------------------------------------------|---------------------------| | | V <sub>CC2</sub> | 3,6 to 12 V | | | V <sub>CC3</sub> | V <sub>CC2</sub> to 31 V | | Supply currents | <sup> </sup> CC1 <sup>+ </sup> CC2<br> CC3 | typ. 18 mA<br>typ. 0,8 mA | | Input frequency ranges | | | | at pin FAM | f <sub>F</sub> AM | 512 kHz to 32 MHz | | at pin FFM | fFFM | 70 to 120 MHz | | Maximum crystal input frequency | fXTAL | > 4 MHz | | Operating ambient temperature range | T <sub>amb</sub> | -25 to +80 °C | ### **PACKAGE OUTLINE** 18-lead DIL; plastic (SOT-102HE). Fig. 1 Block diagram. ### **GENERAL DESCRIPTION** The SAA1057 performs the entire PLL synthesizer function (from frequency inputs to tuning voltage output) for all types of radios with the AM and FM frequency ranges. The circuit comprises the following: - Separate input amplifiers for the AM and FM VCO-signals. - A divider-by-10 for the FM channel. - A multiplexer which selects the AM or FM input. - A 15-bit programmable divider for selecting the required frequency. - A sample and hold phase detector for the in-lock condition, to achieve the high spectral purity of the VCO signal. - A digital memory frequency/phase detector, which operates at a 32 times higher frequency than the sample and hold phase detector, so fast tuning can be achieved. - An in-lock counter detects when the system is in-lock. The digital phase detector is switched-off automatically when an in-lock condition is detected. - A reference frequency oscillator followed by a reference divider. The frequency is generated by a 4 MHz quartz crystal. The reference frequency can be chosen either 32 kHz or 40 kHz for the digital phase detector (that means 1 kHz and 1,25 kHz for the sample and hold phase detector), which results in tuning steps of 1 kHz and 1,25 kHz for AM, and 10 kHz and 12,5 kHz for FM. - A programmable current amplifier (charge pump), which controls the output current of both the digital and the sample/hold phase detector in a range of 40 dB. It also allows the loop gain of the tuning system to be adjusted by the microcomputer. - A tuning voltage amplifier, which can deliver a tuning voltage of up to 30 V. - BUS; this circuitry consists of a format control part, a 16-bit shift register and two 15-bit latches. Latch A contains the to be tuned frequency information in a binary code. This binary-coded number, multiplied by the tuning spacing, is equal to the synthesized frequency. The programmable divider (without the fixed divide-by-10 prescaler for FM) can be programmed in a range between 512 and 32 767 (see Fig. 3). Latch B contains the control information. ### **OPERATION DESCRIPTION** ### Control information The following functions can be controlled with the data word bits in latch B. For data word format and bit position see Fig. 3. FM FM/AM selection; '1' = FM, '0' = AM REFH reference frequency selection; '1' = 1,25 kHz, '0' = 1 kHz (sample and hold phase detector) CP3 CP2 control bits for the programmable current amplifier CP1 (see section Characteristics) CPO ) SB2 enables last 8 bits (SLA to T0) of data word B; '1' = enables, '0' = disables; when programmed '0', the last 8 bits of data word B will be set to '0' automatically SLA load mode of latch A; '1' = synchronous, '0' = asynchronous PDM1 | PDM0 | phase detector mode | PDM1 | PDM0 | digital phase<br>detector | |------|------|---------------------------| | 0 | х | automatic<br>on/off | | 1 | 0 | on | | 1 | 1 | off | BRM bus receiver mode bit; in this mode the supply current of the BUS receiver will be switched-off automatically after a data transmission (current-draw is reduced); '1' = current switched; '0' = current always on T3 test bit; must be programmed always '0' T2 test bit; selects the reference frequency (32 or 40 kHz) to the TEST pin T1 test bit; must be programmed always '0' TO test bit; selects the output of the programmable counter to the TEST pin | Т3 | T2 | T1 | TO | TEST (pin 18) | |----|----|----|----|-----------------------------------------------------| | 0 | 0 | 0 | 0 | 1 | | 0 | 1 | 0 | 0 | reference frequency | | 0 | 0 | 0 | 1 | output programmable counter | | 0 | 1 | 0 | 1 | output in-lock counter '0' = out-lock '1' = in-lock | Fig. 2 BUS format. (1) During the zero set-up time ( $t_{LZsu}$ ) CLB can be LOW or HIGH, but no transient of the signal is permitted. This can be of use when an $I^2C$ bus is used for other devices on the same data and clock lines. Fig. 3 Bit organization of data words A and B. Fig. 4 Pinning diagram. | 1<br>2<br>3<br>4 | TR<br>TCA<br>TCB<br>DCS | resistor/capacitors<br>for sample and<br>hold circuit<br>decoupling of supply | |------------------|-------------------------|-------------------------------------------------------------------------------| | 5 | IN | input of output amplifier | | 6 | OUT | output of output amplifier | | 7 | V <sub>CC3</sub> | positive supply voltage of output amplifier | | 8 | FFM | FM signal input | | 9 | V <sub>CC1</sub> | positive supply voltage of high frequency logic part | | 10 | DCA | decoupling of input amplifiers | | 11 | FAM | AM signal input | | 12<br>13<br>14 | DATA<br>DLEN<br>CLB | BUS | | 15 | VEE | ground | | 16 | V <sub>CC2</sub> | positive supply voltage of<br>low frequency logic part and<br>analogue part | | 17 | XTAL | reference oscillator input | | 18 | TEST | test output | | | | | ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage; logic and analogue part | V <sub>CC1</sub> ; V <sub>CC2</sub> | –0,3 to 13,2 V | |-----------------------------------------|-------------------------------------|----------------------------------------| | Supply voltage; output amplifier | V <sub>CC3</sub> | $V_{CC2}$ to + 32 V | | Total power dissipation | $P_{tot}$ | max. 800 mW | | Operating ambient temperature range | T <sub>amb</sub> | $-30 \text{ to} + 85 ^{\circ}\text{C}$ | | Storage temperature range | $T_{stq}$ | 65 to + 150 °C | **PINNING** ## **CHARACTERISTICS** $V_{EE}$ = 0 V; $V_{CC1}$ = $V_{CC2}$ = 5 V; $V_{CC3}$ = 30 V; $T_{amb}$ = 25 °C; unless otherwise specified | | symbol | min. | typ. | max. | | conditions | |---------------------------------------------------------------------|---------------------------------|--------------------------------|-------------|------------------|-------------|-------------------------| | Supply voltages | VCC1<br>VCC2<br>VCC3 | 3,6<br>3,6<br>V <sub>CC2</sub> | 5<br>5<br>— | 12<br>12<br>31 | V<br>V<br>V | | | Supply currents* | | | | | | | | AM mode | Itot | _ | 16 | | mΑ | | | FM mode | I <sub>tot</sub> | - | 20 | | mΑ | PDM = '0' | | | ГССЗ | 0,3 | 0,8 | 1,2 | mΑ | I <sub>OUT</sub> = 0 | | Operating ambient temperature | T <sub>amb</sub> | -25 | _ | + 80 | °C | | | RF inputs (FAM, FFM) | | | | | | | | AM input frequency | fFAM | 512 kHz | | 32 | MHz | | | FM input frequency | fFFM | 70 | _ | 120 | MHz | | | Input voltage at FAM | Vi (rms) | 30 | | 500 | mV | | | Input voltage at FFM | V <sub>i</sub> (rms) | 10 | _ | 500 | mV | | | Input resistance at FAM | Ri | _ | 2 | _ | $k\Omega$ | | | Input resistance at FFM | Ri | - | 135 | | $\Omega$ | | | Input capacitance at FAM | Ci | _ | 3,5 | | рF | | | Input capacitance at FFM | Ci | - | 3 | _ | pF | | | Voltage ratio allowed<br>between selected and<br>non-selected input | V <sub>s</sub> /V <sub>ns</sub> | | -30 | _ | dB | | | Crystal oscillator (XTAL) | | | | | | see note 1 | | Maximum input frequency | fXTAL | 4 | | _ | MHz | | | Crystal series resistance | R <sub>s</sub> | _ | | 150 | Ω | | | BUS inputs (DLEN, CLB, DATA) | - | | | | | | | Input voltage LOW | VIL | 0 | | 0,8 | ٧ | | | Input voltage HIGH | VIH | 2,4 | | V <sub>CC1</sub> | ٧ | | | Input current LOW | -116 | _ | _ | 10 | μΑ | V <sub>1L</sub> = 0,8 V | | Input current HIGH | ЧН | _ | | 10 | μΑ | V <sub>IH</sub> = 2,4 V | <sup>\*</sup> When the bus is in the active mode (see BRM in Control Information), 4,5 mA should be added to the figures given. ## **CHARACTERISTICS** (continued) $V_{EE}$ = 0 V; $V_{CC1}$ = $V_{CC2}$ = 5 V; $V_{CC3}$ = 30 V; $T_{amb}$ = 25 °C; unless otherwise specified | | symbol | min. | typ. | max | | conditions | |---------------------------------------------------------|--------------------------------------|---------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------------| | BUS inputs timing<br>(DLEN, CLB, DATA) | | | | | | see also Fig. 2 and note 2 | | Lead time for CLB to DLEN | <sup>t</sup> CLBlead | 1 | _ | _ | μs | | | Lead time for DATA to the first CLB pulse | <sup>t</sup> Tlead | 0,5 | _ | _ | μs | | | Set-up time for DLEN to CLB | <sup>t</sup> CLBlag1 | 5 | | _ | μs | | | CLB pulse width HIGH | t <sub>CLBH</sub> | 5 | _ | | μs | | | CLB pulse width LOW | <sup>t</sup> CLBL | 5 | _ | Name of Street, Street | μs | | | Set-up time for DATA to CLB | <sup>t</sup> DATAlead | 2 | _ | | μs | | | Hold time for DATA to CLB | <sup>t</sup> DATAhold | 0 | _ | _ | μs | | | Hold time for DLEN to CLB | <sup>t</sup> DLENhold | 2 | _ | _ | μs | | | Set-up time for DLEN to<br>CLB load pulse | <sup>t</sup> CLBlag2 | 2 | _ | _ | μs | | | Busy time from load pulse to next start of transmission | <sup>t</sup> DIST | 5 | _ | _ | μs | next transmission f after word 'B' to other device | | Busy time asynchronous mode | t <sub>DIST</sub> | 0,3 | _ | _ | ms | or next transmission | | synchronous mode | <sup>t</sup> DIST | 1,3 | | _ | ms | to SAA1057<br>after word 'A' | | | | | | | | (see also note 5) | | Sample and hold circuit<br>(TR, TCA, TCB) | | | | | | see also notes 3; 4 | | Minimum output voltage | VTCA,<br>VTCB | _ | 1,3 | _ | V | | | Maximum output voltage | VTCA,<br>VTCB | _ | _ | V <sub>CC2</sub> -0,7 | ٧ | | | Capacitance at TCA (external) | C <sub>TCA</sub><br>C <sub>TCA</sub> | _ | _ | 2,2<br>2,7 | | REFH = '1'<br>REFH = '0' | | Discharge time at TCA | <sup>t</sup> dis<br><sup>t</sup> dis | -<br> - | _ | 5<br>6,25 | μs<br>μs | REFH = '1'<br>REFH = '0' | | Resistance at TR | R <sub>TR</sub> | 100 | | _ | Ω | external | | Voltage at TR during<br>discharge | V <sub>TR</sub> | _ | 0,7 | _ | V | | | Capacitance at TCB | C <sub>TCB</sub> | - | _ | 10 | nF | external | | Bias current into TCA, TCB | I <sub>bias</sub> | - | _ | 10 | nΑ | in-lock | ## CHARACTERISTICS (continued) $V_{EE}$ = 0 V; $V_{CC1}$ = $V_{CC2}$ = 5 V; $V_{CC3}$ = 30 V; $T_{amb}$ = 25 °C; unless otherwise specified | | symbol | min. | typ. | max. | conditions | |----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------------------------------------|-------------------------------------|---------------------|----------------------------------------------------------------------------------| | Programmable current amplifier (PCA) | | | | | | | Output current of the dig. phase detector | ± I <sub>dig</sub> | · | 0,4 | – mA | | | Current gain of PCA | | | | | | | CP3 CP2 CP1 CP0 | | | | | | | P1 0 0 0 0 P2 0 0 0 1 P3 0 0 1 0 P4 0 1 1 0 P5 1 1 1 0 | G <sub>P1</sub><br>G <sub>P2</sub><br>G <sub>P3</sub><br>G <sub>P4</sub><br>G <sub>P5</sub> | -<br>-<br>- | 0,023<br>0,07<br>0,23<br>0,7<br>2,3 | -<br>-<br>- | V <sub>CC2</sub> ≥ 5 V (only for P1) | | Ratio between the output current of S/H into PCA and the voltage on | -75 | | _,- | | | | СТСВ | STCB | | 1,0 | — μA/V | | | Offset voltage on TCB | ΔV <sub>TCB</sub> | _ | _ | 1 V | in-lock | | Output amplifier (IN,OUT) | | | | | ∫ in-lock; equal to | | Input voltage | VIN | _ | 1,3 | – V | internal reference voltage | | Output voltages<br>minimum<br>maximum<br>maximum | VOUT<br>VOUT<br>VOUT | -<br>V <sub>CC3</sub> -2<br>V <sub>CC3</sub> -1 | _<br>_<br>_ | 0,5 V<br>- V<br>- V | -I <sub>OUT</sub> = 1 mA<br>I <sub>OUT</sub> = 1 mA<br>I <sub>OUT</sub> = 0,1 mA | | Maximum output current | ± IOUT | 5 | | – mA | Vout = ½ Vcc3 | | Test output (TEST)* | | | | | | | Output voltage LOW | VTL | | _ | 0,5 V | | | Output voltage HIGH | $V_{TH}$ | - | | 12 V | | | Output current OFF | l <sub>Toff</sub> | _ | | 10 μΑ | VTH | | Output current ON | ITon | 150 | _ | - μΑ | VTL | | Ripple rejection** | | | | | | | at f <sub>ripple</sub> = 100 Hz | | | | | | | ΔV <sub>CC1</sub> /ΔV <sub>OUT</sub> | | _ | 77 | – dB | | | ΔV <sub>CC2</sub> /ΔV <sub>OUT</sub> | | - | 70 | - dB | | | $\Delta V_{\text{CC3}}/\Delta V_{\text{OUT}}$ | 1 | - | 60 | – dB | V <sub>OUT</sub> ≤ V <sub>CC3</sub> -3 V | <sup>\*</sup> Open collector output. \*\* Measured in Fig. 6. #### **NOTES** Pin 17 (XTAL) can also be used as input for an external clock. The circuit for that is given in Fig. 5. The values given in Fig. 5 are a typical application example. Fig. 5 Circuit configuration showing external 4 MHz clock. - 2. See BUS information in section 'operation description'. - 3. The output voltage at TCB and TCA is typically ½ V<sub>CC2</sub>+0,3 V when the tuning system is in-lock via the sample and hold phase detector. The control voltage at TCB is defined as the difference between the actual voltage at TCB and the value calculated from the formula ½ V<sub>CC2</sub>+0,3 V. - 4. Crystal oscillator frequency f<sub>XTAL</sub> = 4 MHz. - 5. The busy-time after word "A" to another device which has more clock pulses than the SAA1057 (> 17) must be the same as the busy-time for a next transmission to the SAA1057. When the other device has a separate DLEN or has less clock pulses than the SAA1057 it is not necessary to keep to this busy-time, 5 μs will be sufficient. #### APPLICATION INFORMATION ### Initialize procedure Either a train of at least 10 clock pulses should be applied to the clock input (CLB) or word B should be transmitted, to achieve proper initialization of the device. For the complete initialization (defining all control bits) a transmission of word B should follow. This means that the IC is ready to accept word A. ### Synchronous/asynchronous operation Synchronous loading of the frequency word into the programmable counter can be achieved when bit 'SLA' of word B is set to '1'. This mode should be used for small frequency steps where low tuning noise is important (e.g. search and manual tuning). This mode should not be used for frequency changes of more than 31 tuning steps. In this case asynchronous loading is necessary. This is achieved by setting bit 'SLA' to '0'. The in-lock condition will then be reached more quickly, because the frequency information is loaded immediately into the divider. ### Restrictions to the use of the programmable current amplifier The lowest current gain (0,023) must not be used in the in-lock condition when the supply voltage V<sub>CC2</sub> is below 5 V (CP3, CP2, CP1 and CP0 are all set to '0'). This is to avoid possible instability of the loop due to a too small range of the sample and hold phase detector in this condition (see also section 'Characteristics'). #### Transient times of the bus signals When the SAA1057 is operating in a system with continuous activity on the bus lines, the transient times at the bus inputs should not be less than 100 ns. Otherwise the signal-to-noise ratio of the tuning voltage is reduced. (1) Values depend on the tuner diode characteristics. Fig. 6 Application example of the SAA1057PLL frequency synthesizer module. # LED DISPLAY/INTERFACE CIRCUIT ### **Features** Fig. 1 Block diagram. - Driving 7, 14, 16-segment displays. - Driving linear displays, bar graph displays for analogue functions. - Serial to parallel decoder. - Bus control for the selection of 18-bit words. - 2 x 16-bit latch. - Duplex operation for two modes of output: static (16 bit) or dynamic (2 x 16 bit). - Data transfer control. - 2 outputs for higher output current (80 mA). ## QUICK REFERENCE DATA | Supply voltage range<br>Operating ambient temperature range | V <sub>CC</sub><br>T <sub>amb</sub> | 4 to 6 V<br>-20 to +80 °C | | |-------------------------------------------------------------|-------------------------------------|---------------------------|----------------| | Maximum input frequency | fι | typ. | 50 kHz | | Supply current Output current | lcc<br>lo | typ. | 60 mA<br>40 mA | | Output current (Q <sub>8</sub> and Q <sub>16</sub> only) | Ια | < | 80 mA | ### PACKAGE OUTLINE 24-lead DIL; plastic (SOT-101A). #### GENERAL DESCRIPTION The integrated circuit SAA1060 is primarily designed to drive the display unit of a digital tuning system. It can also be used as a 16-bit serial to parallel decoder. Since the device has no decoder (this is handled by a microcomputer), it has many applications: - driving 7-segment displays - driving 14-segment displays - driving linear displays, e.g. pointer, bar graph - static output of switch-functions - digital to analogue converter, with external R-2R network - extension of the number of outputs for microprocessors or microcomputers. Data transmission is initiated by means of a burst of clock pulses (CLB), a data line enable signal (DLEN) and the data signal (DATA). The bus control circuit distinguishes between interference and valid data by checking word length (17 bits) and the leading zero. This allows different bus information to be supplied on the same bus lines for other circuits (e.g. SAA1056 with 16 bits). The last bit (bit 17) of the data word contains the information which of the two internal latches will be loaded. The input LOEX determines if the latched data of selected latches is presented directly to the outputs, or synchronized with the data select signal DUP. The output stages are n-p-n transistors with open collectors. The current capability is designed for the requirements of duplex operation. Two of the outputs ( $Q_8$ and $Q_{16}$ ) are arranged for double current, so that $2 \times 2$ segments can be connected in parallel. #### **OPERATION DESCRIPTION** #### Data inputs (DLEN, DATA) The SAA1060 processes serially the 18-bit data words synchronized with the clock burst (CLB) and applied to the data input DATA. A command will be accepted only when the data line enable input (DLEN) is HIGH (see Fig. 3). Fig. 2 Organization of a data word. Condition for 17th bit: 0 = load data latch B 1 = load data latch A The loading of the accepted information in one of the data latches is done by the 19th clock pulse, when DLEN is LOW. ### FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET ## LCD DISPLAY/INTERFACE CIRCUIT #### GENERAL DESCRIPTION The SAA1062A is designed to drive a Liquid Crystal Display (LCD) of a digital tuning system. It contains a shift register with programmable length (18 or 21 bits), latches, both synchronized or static, exclusive-OR segment drivers (17 or 20 bits), an I.f. oscillator and a backplane driver for the LCD. The circuit is designed to be driven by a 3 bus structure from a microcomputer and can also be used as a programmable 17 or 20 bits serial-to-parallel decoder. It is also capable of storing 40 bits of information. #### **Features** - Driving 7 to 20-segment displays. - Driving linear displays. - Serial to parallel decoder of digital signals. - Bus control for the selection of 18/21-bit words. - 17/20-bit latch. - A.C. segment drive. - On-chip oscillator. ### QUICK REFERENCE DATA | Supply voltage range Operating ambient temperature range | V <sub>CC</sub><br>T <sub>amb</sub> | 4,2 to 5,5 V<br>-20 to +70 °C | | |----------------------------------------------------------|-------------------------------------|-------------------------------|----------------| | Maximum input frequency | | typ. | 50 kHz | | Supply current | Icc | typ. | <b>3,</b> 5 mA | | Output current (Q <sub>1</sub> to Q <sub>20</sub> ) | IΩ | > | 60 μΑ | ### **PACKAGE OUTLINES** SAA1062A: 28-lead DIL; plastic (SOT-117). SAA1062AT: 28-lead mini-pack; plastic (SO-28; SOT-136A). Fig. 1 Block diagram. ## FLUORESCENT DISPLAY/INTERFACE CIRCUIT #### GENERAL DESCRIPTION The SAA1063 is designed to drive the display unit of a digital tuning system. It contains a 17-bit shift register, latches, display multiplexers and output stages, capable of driving $4\frac{1}{2}$ decades of a 7 segment fluorescent display in duplex mode. The decoding for the display is carried out in the data input (microcomputer). #### **Features** - Driving 4½ decades of a seven segment display in duplex mode. - Microcomputer compatible. - 17-bit shift register. - D.C. and duplex operation. ### QUICK REFERENCE DATA | Supply voltage range Operating ambient temperature range | V <sub>CC</sub><br>T <sub>amb</sub> | | 4 to 5,5<br>-20 to +80 | V<br>°C | |----------------------------------------------------------|-------------------------------------|------|------------------------|---------| | Maximum input frequency | fį | min. | 50 | kHz | | Supply current | <sup>1</sup> cc | typ. | 20 | mA | | Output current | IQ | max. | 1,5 | mA | | Maximum output voltage swing | $v_{Qmax}$ | min. | 34,5 | V | ## PACKAGE OUTLINE 24-lead DIL; plastic (SOT-101A) Fig. 1 Block diagram. Insert indicates structure of logic elements. Fig. 2 Pinning diagram. #### **PINNING** | 1. | Q1 | | 13. | Q9 | segment drive outputs | |-----|--------|-----------------------|-----|----------|-----------------------| | 2. | Q6 | segment drive outputs | 14. | Q16 | , | | 3. | Q2 | | 15. | $V_{EE}$ | ground | | 4. | LOEX | mode selection | 16. | Q10 | | | 5. | DLEN | bus enable | 17. | Q15 | segment drive outputs | | 6. | Vcc | +5 V power supply | 18. | Ø8 | | | 7. | DUPLEX | duplex input | 19. | $V_{EE}$ | ground | | 8. | DATA | data input | 20. | Q11 | | | 9. | CLOCK | bus clock input | 21. | Q14 | | | 10. | Q5 | | 22. | Q7 | segment drive outputs | | 11. | Q3 | segment drive outputs | 23. | Q12 | | | 12 | ∩4 | | 24 | 013 | | #### OPERATION DESCRIPTION The input information for this device consists of a data bus with 17 bit words, an external clock synchronized with the data bus and an enable signal. The data format of these signals is given in Fig. 3. These signals are handled by the BUS CONTROL circuit in which the decision is taken as to whether these signals are valid for this device. It contains a leading zero detector (start condition of reception) and a data-length control. Leading zero is detected when the data signal is LOW and the DLEN signal HIGH, during the first HIGH period of the clock signal. During the HIGH period of the DLEN signal, the length control determines if the clock signal consists of 18 pulses. This last function permits the user to supply other information on the same signal lines. Furthermore the bus control prevents the device accepting interference on the signal lines. If leading zero is detected the shift register is reset and then the data is written into this register. The reset position of the first bit of the register is shifted into the last bit, if the length of the data and the clock input is correct. Incorrect length of the information is detected by checking the value of the last bit of the register. If the data transmission has been accepted properly, the bus control stage generates a valid pulse (LOVP). This pulse enables the load control circuit to load the contents of the register into one of the two latches. When the load bit of the data word is HIGH the register contents are loaded into latch A; when this load bit is LOW the register contents are loaded into latch B. When the data information is accepted this load bit is written into the first bit of the shift register. In duplex mode the load pulse is synchronised by the duplex signal, to avoid current transients in the output stages during the loading of the latches. The duplex mode operates in one of two mode conditions. When LOEX (pin 4) is LOW the duplex mode condition is selected; when LOEX is HIGH the d.c. mode condition is selected. The output stages are switched to the contents of latch A and latch B respectively. When the duplex input (pin 7) is LOW the contents of latch A can be found on the output, when this input is HIGH the contents of latch B are found on the output. In the duplex mode condition the output stages are capable of driving 32 duplexed segments of a fluorescent display. However, in the d.c. mode condition the output stages can only drive 16 segments of the display and two SAA1063 devices are required to drive a 4½ decade display unit. Fig. 3 Organisation of 18-bit data word. ## Notes 1. The display segment is blanked by a HIGH data bit. M0581 - 2. In duplex mode the period between the two data words must be greater than 21 ms. 3. Shaded timing periods are 'don't care' levels. - 4. $\tau_1 > 4 \mu s$ if a continuous clock is used. $\tau_2$ and $\tau_3 > 4 \mu s$ . $\tau_4 > 2 \mu s$ . December 1982 #### RATINGS Limiting values in accordance with the Absolute Maximum System (IEC 134) Supply voltage Vcc ٧ max. 6 Total power dissipation at T<sub>amb</sub> = 80 °C P<sub>tot</sub> 900 mW max. οС Operating ambient temperature range $T_{amb}$ -20 to +80 Storage temperature range T<sub>stq</sub> -55 to +125 oC #### **CHARACTERISTICS** $V_{EE} = 0 \text{ V}$ ; $V_{CC} = 5 \text{ V}$ ; $T_{amb} = 25 \text{ }^{o}\text{C}$ unless otherwise specified | parameter | symbol | min. | typ. | max. | | conditions | |--------------------------------|------------------|------|------|------|-----|-------------------------| | Supply voltage | v <sub>cc</sub> | 4 | 5 | 5,5 | V | | | Supply current | <sup>I</sup> CC | | 20 | | mA | | | Inputs LOEX, DLEN, DATA, CLOCK | | | | | | | | input voltage HIGH | VIH | 2 | _ | 5 | V | | | input voltage LOW | VIL | 0 | | 0,8 | V | | | input current | -I <sub>IH</sub> | _ | | 20 | μΑ | $(V_I = 0 V)$ | | max. input frequency | fi | 50 | _ | | kHz | | | DUPLEX | | | | | | | | input voltage HIGH | VIH | 0,8 | _ | 20 | V | | | input voltage LOW | VIL | 6 | _ | 0,4 | V | | | input current HIGH | Iн | 0,01 | - | 12 | mΑ | | | input frequency | fi | _ | 50 | | Hz | | | Outputs<br>Q1 to Q16 | | | | | | · | | output voltage HIGH | -VoH | 30 | | | V | I <sub>O</sub> < 0,7 μA | | output voltage LOW | VOL | 4,5 | | _ | V | I <sub>O</sub> = 1 mA | | output current | lOL | _ | | 1,5 | mA | | ## **DEVELOPMENT DATA** This data sheet contains advance information and specifications are subject to change without notice. # MICROPROCESSOR CONTROLLED STEREO SOUND GENERATOR FOR SOUND EFFECTS AND MUSIC SYNTHESIS #### GENERAL DESCRIPTION The SAA1099 is a monolithic integrated circuit designed for generation of stereo sound effects and music synthesis. #### **Features** - Six frequency generators eight octaves per generator 256 tones per octave - Two noise generators - Six noise/frequency mixers - Twelve amplitude controllers - Two envelope controllers - Two 6-channel mixers/current sink analogue output stages - TTL input compatible - Readily interfaces to 8-bit microcontroller - Minimal peripheral components - Simple output filtering #### **Applications** - Consumer games systems - Home computers - Electronic organs - Arcade games - Toys - Chimes/alarm clocks #### QUICK REFERENCE DATA | Supply voltage (pin 18) | $V_{DD}$ | typ. | 5 V | |-------------------------------------|------------------|------|---------| | Supply current (pin 18) | IDD | typ. | 70 mA | | Reference current (pin 6) | I <sub>ref</sub> | typ. | 250 μΑ | | Total power dissipation | P <sub>tot</sub> | | 500 mW | | Operating ambient temperature range | T <sub>amb</sub> | 0 to | + 70 °C | #### **PACKAGE OUTLINE** 18-lead DIL; plastic (SOT-102CS). Fig. 1 Block diagram. #### **PINNING** Fig. 2 Pinning diagram. | _ | PIN DES | IGNATION | | |-------------|---------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DATA | 1 | WR | Write Enable: active LOW input which operates in conjunction with $\overline{\text{CS}}$ and A0 to allow writing to the internal registers. | | DEVELOPMENT | 2 | CS | Chip Select: active LOW input to identify valid $\overline{WR}$ inputs to the chip. This input also operates in conjunction with $\overline{WR}$ and A0 to allow writing to the internal registers. | | EVELO | 3 | Α0 | <b>Control/Address select</b> : input used in conjunction with $\overline{WR}$ and $\overline{CS}$ to load data to the control register (A0 = 0) or the address buffer (A0 = 1). | | Δ | 4 | OUTR | <b>Right channel output</b> : a 7-level current sink analogue output for the 'right' component. This pin requires an external load resistor. | | | 5 | OUTL | <b>Left channel output</b> : a 7-level current sink analogue output for the 'ieft' component. This pin requires an external load resistor. | | | 6 | I <sub>ref</sub> | Reference current supply: used to bias the current sink outputs. | | | 7 | DTACK | $\label{eq:DataTransfer} \begin{tabular}{ll} \textbf{Data Transfer Acknowledge} : open drain output, active LOW to acknowledge successful data transfer. On completion of the cycle $\overline{\text{DTACK}}$ is set to inactive. \\ \end{tabular}$ | | | 8 | CLK | <b>Clock:</b> input for an externally generated clock at a nominal frequency of 8 MHz. | | | 9 | $V_{SS}$ | Ground: 0 V. | | | 10-17 | D0-D7 | Data: Data bus input. | | | 18 | $V_{DD}$ | Power supply: + 5 V typical. | | | | | | #### **FUNCTIONAL DESCRIPTION** The following sections provide a detailed functional description of the SAA1099 as shown in the block diagram, Fig. 1. #### Frequency generators Six frequency generators can each select one of 8 octaves and one of 256 tones within an octave. A total frequency range of 31 Hz to 7,81 kHz is available. The outputs may also control noise or envelope generators. All frequency generators have an enable bit which switches them on and off, making it possible to preselect a tone and to make it inaudible when required. The frequency generators may be synchronized using the frequency reset bit. The frequency ranges per octave are: | Octave | Frequency range | |--------|----------------------| | 0 | 31 Hz to 61 Hz | | 1 | 61 Hz to 122 Hz | | 2 | 122 Hz to 244 Hz | | 3 | 245 Hz to 488 Hz | | 4 | 489 Hz to 977 Hz | | 5 | 978 Hz to 1,95 kHz | | 6 | 1,96 kHz to 3,91 kHz | | 7 | 3.91 kHz to 7.81 kHz | #### Noise generators The two noise generators both have a programmable output. This may be a software controlled noise via one of the frequency controlled generators or one of three pre-defined noises. There is no tone produced by the frequency generator when it is controlling the noise generator. The noise produced is based on double the frequency generator output, i.e. a range of 61 Hz to 15,6 kHz. In the event of a pre-defined noise being chosen, the output of noise generator 0 can be mixed with frequency generator 0, 1 and 2; and the output of noise generator 1 can be mixed with frequency generator 3, 4 and 5. In order to produce an equal level of noise and tone outputs (when both are mixed) the amplitude of the tone is increased. The three pre-defined noises are based on a clock frequency of 7,8 kHz, 15,6 kHz or 31,25 kHz. #### Noise/frequency mixers Six noise/frequency mixers each with four selections - Channel off - Frequency only - Noise only - Noise and frequency Each mixer channel has one of the frequency generator outputs fed to it, three channels use noise generator 0 and the other three use noise generator 1. #### Amplitude controllers Each of the six channel outputs from the mixer is split up into a right and left component giving effectively twelve amplitude controllers. An amplitude of 16 possible levels is assigned to each of the twelve signals. With this configuration a stereo effect can be achieved by varying only the amplitude component. The moving of a sound from one channel to the other requires, per tone, only one update of the amplitude register contents. When an envelope generator is used, the amplitude levels are restricted. The number of levels available is then reduced to eight. This is achieved by disabling the least significant bit (LSB) of the amplitude control. # Microprocessor controlled stereo sound generator for sound effects and music synthesis #### **Envelope controllers** Two of the six tone generators are under envelope control. This applies to both the left and right outputs from the tone generator. The envelope has the following eight possible modes: - Amplitude is zero - Single attack - Single decay - Single attack-decay (triangular) - Maximum amplitude - Continuous attack - Continuous decay - Continuous attack-decay The timing of the envelope controllers is programmable using one of the frequency generators (see Fig. 1). When the envelope mode is selected for a channel its control resolution is halved for that channel from 16 levels to 8 levels by rounding down to the nearest even level. There is also the capability of controlling the 'right' component of the channel with inverse of the 'left' component, which remains as programmed. A direct enable permits the start of an envelope to be defined, and also allows termination of an envelope at any time. The envelope rate may be controlled by a frequency channel (see Fig. 1), or by the microprocessor writing to the address buffer register. If the frequency channel controlled is OFF (NE = FE = 0) the envelope will appear at the output, which provides an alternative 'non-square' tone capability. In this event the frequency will be the envelope rate, which provided the rate is from the frequency channel, will be a maximum of 1 kHz. Higher frequencies of up to 2 kHz can be obtained by the envelope resolution being halved from 16 levels to 8 levels. Rates quoted are based on the input of a 8 MHz clock. #### Six-channel mixers/current sink analogue output stages Six channels are mixed together by the two mixers allowing each one to control one of six equally weighted current sinks, to provide a seven level analogue output. #### Command/control select In order to simplify the microprocessor interface the command and control information is multiplexed. To select a register in order to control frequencies, amplitudes, etc. the command-register has to be loaded. The contents of this register determines to which register the data is written in the next control-cycle. If a continuous update of the control-register is necessary, only the control-information has to be written (the command-information does not change). If the command/control select (A0) is logic 0, the byte transfer is control; if A0 is logic 1, the byte transfer is command. #### Interface to microprocessor The SAA1099 is a data bus based I/O peripheral. Depending on the value of the command/control signal (A0) the $\overline{\text{CS}}$ and $\overline{\text{WR}}$ signals control the data transfer from the microprocessor to the SAA1099. The data-transfer-acknowledge ( $\overline{\text{DTACK}}$ ) indicates that the data transfer is completed. When, during the write cycle, the microprocessor recognizes the $\overline{\text{DTACK}}$ , the bus cycle will be completed by the processor. #### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage (pin 18) | $V_{DD}$ | -0,3 to +7,5 V | |-------------------------------------|------------------|------------------| | Maximum input voltage | $v_l$ | -0.3 to + 7.5 V | | at $V_{DD}$ = 4,5 to 5,5 V | $v_l$ | -0,5 to + 7,5 V | | Maximum output current | Io | max. 10 mA | | Total power dissipation | P <sub>tot</sub> | 500 mW | | Storage temperature range | T <sub>stq</sub> | −55 to + 125 °C | | Operating ambient temperature range | T <sub>amb</sub> | 0 to + 70 °C | | Electrostatic handling* | V <sub>es</sub> | -1000 to +1000 V | <sup>\*</sup> Equivalent to discharging a 250 $\mu {\rm F}$ capacitor through a 1 ${\rm k}\Omega$ series resistor. #### **D.C. CHARACTERISTICS** $V_{DD}$ = 5 V ± 10%; $T_{amb}$ = 0 to 70 °C; unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |------------------------------------------------------------------|-------------------------------------|------|------|------|------| | Supply | | | | | | | Supply voltage | $V_{DD}$ | 4,5 | 5,0 | 5,5 | V | | Supply current | I <sub>DD</sub> | _ | 70 | 100 | mA | | Reference current (note 1) | l <sub>ref</sub> | 100 | 250 | 400 | μΑ | | INPUTS | | | | | | | Input voltage HIGH | VIH | 2,0 | _ | 6,0 | V | | Input voltage LOW | VIL | -0,5 | _ | 0,8 | V | | Input leakage current | ± 1_1 | _ | _ | 10 | μΑ | | Input capacitance | CI | - | - | 10 | pF | | оитритѕ | | | | | | | DTACK (open drain; note 2) | | | | | | | Output voltage LOW | | | | | | | at I <sub>OL</sub> = 3,2 mA | VOL | 0 | - | 0,4 | V | | Voltage on pin 7 (OFF state) | V <sub>7-9</sub> | -0,3 | - | 6,0 | V | | Output capacitance (OFF state) | co | - | _ | 10 | рF | | Load capacitance | CL | - | _ | 150 | pF | | Output leakage current (OFF state) | -ILO | - | - | 10 | μΑ | | Audio outputs (pins 4 and 5) | | | | | | | With fixed I <sub>ref</sub> (note 3) | | | | | | | One channel on | I <sub>01</sub> /I <sub>ref</sub> | 90 | _ | 120 | % | | Six channels on | I <sub>06</sub> /6×I <sub>ref</sub> | 85 | - | 110 | % | | With $I_{ref} = 250 \ \mu A$ ; $R_L = 1.5 \ k\Omega \ (\pm 5\%)$ | | | | | | | One channel on | I <sub>01</sub> /I <sub>ref</sub> | 90 | - | 110 | % | | Six channels on | I <sub>06</sub> /6×I <sub>ref</sub> | 85 | _ | 105 | % | | Output current one channel on | 101 | 225 | _ | 275 | μΑ | | Output current six channels on | 106 | 1,3 | - | 1,6 | mA | | With resistor supplying I <sub>ref</sub> (note 4) | | | | | | | Output current one channel on | 101 | 150 | - | 350 | μΑ | | Output current six channels on | 106 | 0,9 | _ | 1,9 | mA | | Load resistance | RL | 600 | - | _ | Ω | | D.C. leakage current all channels off | -ILO | _ | - | 10 | μΑ | | Maximum current difference between | | | | | | | left and right current sinks (note 5) | ± IOmax | - | - | 15 | % | | Signal-to-noise ratio (note 6) | S/N | _ | tbf | - | dB | #### A.C. CHARACTERISTICS $V_{DD}$ = 5 V ± 10%; $T_{amb}$ = 0 to 70 $^{o}$ C; timing measurements taken at 2,0 V for a logic 1 and 0,8 V for a logic 0 unless otherwise specified (see waveforms Figs 3 and 4) | parameter | symbol | min. | typ. | max. | unit | |-----------------------------------------------|------------------|--------------------|----------|------|------| | Bus interface timing (see Fig. 3) | | | | | | | A0 set-up time to $\overline{\text{CS}}$ fall | tASC | 0 | _ | _ | ns | | CS LOW to WR fall | t <sub>CSW</sub> | 30 | _ | _ | ns | | A0 set-up time to WR fall | tASW | 50 | _ | _ | ns | | WR LOW time | t <sub>W</sub> L | 100 | _ | - | ns | | Data bus valid to WR rise | t <sub>BSW</sub> | 100 | _ | - | ns | | DTACK fall delay from WR fall (note 7) | tDFW | 0 | _ | 85 | ns | | A0 hold time from WR HIGH | tAHW | 0 | | - | ns | | CS hold time from WR HIGH | tCHW | 0 | <u> </u> | _ | ns | | Data bus hold time from WR HIGH | tDHW | O | _ | _ | ns | | DTACK rise delay from WR HIGH | tDRW | 0 | | 100 | ns | | Bus cycle time (note 8) | tCY | 4tCLK | _ | - | | | Bus cycle time (note 9) | tCY | 16t <sub>CLK</sub> | | _ | | | Clock input timing (see Fig. 4) | | | | | | | Clock period | tCLK | 120 | 125 | 255 | ns | | Clock LOW time | tLOW | 55 | _ | _ | ns | | Clock HIGH time | tHIGH | 55 | | | ns | #### Notes to the characteristics - Using an external constant current generator to provide a nominal I<sub>ref</sub> or external resistor connected to V<sub>DD</sub>. - 2. This output is short-circuit protected to VDD and VSS. - 3. Measured with $I_{ref}$ a constant value between 100 and 400 $\mu$ A; load resistance (R<sub>L</sub>) allowed to match E12 (5%) in all applications via: $$R_L = 0.6 [I_{ref}]^{-1} - 16 [I_{ref}]^{-0.5} \pm 12\%$$ - 4. Measured with R<sub>ref</sub> = 10 k $\Omega$ (± 5%) connected between I<sub>ref</sub> and V<sub>DD</sub>; R<sub>L</sub> = 1,5 k $\Omega$ (± 5%); OUTR and OUTL short-circuit protected to V<sub>SS</sub>. - 5. Left and right outputs must be driven with identical configuration. - 6. Sample tested value only. - 7. This timing parameter only applies when no wait states are required; otherwise parameter is invalid. - 8. The minimum bus cycle time of four clock periods is for loading all registers except the amplitude registers. - The minimum bus cycle time of 16 clock periods is for loading the amplitude registers. In a system using DTACK it is possible to achieve minimum times of 500 ns. Without DTACK the parameter given must be used. Fig. 3 Bus interface waveforms. Fig. 4 Clock input waveform. #### APPLICATION INFORMATION #### Device operation The SAA1099 uses pulse width modulation to achieve amplitude and envelope levels. The twelve signals are mixed in an analogue format (6 'left' and 6 'right') before leaving the chip. The amplitude and envelope signals chop the output at a minimum rate of 62,5 kHz, compared with the highest tone output of 7,81 kHz. Simple external low-pass filtering is used to remove the high frequency components. Rates quoted are based on the input of a 8 MHz clock. A data bus based write only structure is used to load the on-board registers. The data bus is used to load the address for a register, and subsequently the data to that register. Once the address is loaded multiple data loads to that register can be performed. The selection of address or data is made by the single address bit A0, as shown in register maps Table 1 and Table 2. The bus control signals $\overline{\text{WR}}$ and $\overline{\text{CS}}$ are designed to be compatible with a wide range of microprocessors, a $\overline{\text{DTACK}}$ output is included to optimise the interface with an S68000 series microprocessor. In most bus cycles $\overline{\text{DTACK}}$ will be returned immediately, this applies to all register address load cycles and all except amplitude data load cycles. With respect to amplitude data, a number of wait cycles may need to be performed, depending on the time since the previous amplitude load. $\overline{\text{DTACK}}$ will indicate the number of required waits. #### Register description (see Tables 2 and 3) The amplitudes are assigned with 'left' and 'right' components in the same byte, on a channel by channel basis. The spare locations that are left between blocks of registers is to allow for future expansion, and should be written as zero's. The tone within an octave is defined by eight bits and the octave by three bits. Note that octaves are paired (0/1, 2/3 etc.). The frequency and noise enables are grouped together for ease of programming. The controls for noise 'colour' (clock rate) are grouped in one byte. The envelope registers are positioned in adjacent locations. There are two types of envelope controls, direct acting controls and buffered controls. The direct acting controls always take immediate effect, and are: - Envelope enable (reset) - Envelope resolution (16/8 level) The buffered controls are acted upon only at the times shown in Fig. 5 and control selection of: - Envelope clock source - Waveform type - Inverted/non-inverted 'right' component Table 1 External memory map | select<br>A0 | D7 | D6 | D5 | data bu<br>D4 | s inputs<br>D3 | D2 | D1 | D0 | operations | |--------------|----|----|----|---------------|----------------|----|----|----|-----------------------------| | 0 | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | data for internal registers | | 1 | X | X | X | A4 | A3 | A2 | A1 | A0 | internal register address | Where X = don't care state. Table 2 Internal register map. | register | | | | lata bus | | | | | operations | |----------|------|------|------|----------|------|------|------|------------|--------------------------------------------| | address | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | op si dello llo | | 00 | AR03 | AR02 | AR01 | AR00 | AL03 | AL02 | AL01 | AL00 | amplitude 0 right channel;<br>left channel | | 01 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | amplitude 1 right/left | | 02 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | amplitude 2 right/left | | 03 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | amplitude 3 right/left | | 04 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | amplitude 4 right/left | | 05 | 5 | 5 | 5 | 5 | 5 | 5 | 5 | 5 | amplitude 5 right/left | | 06 | X | X | X | X | Х | Х | Х | X | | | 07 | X | Х | X | X | X | X | Х | Х | | | 80 | F07 | F06 | F05 | F04 | F03 | F02 | F01 | F00 | frequency of tone 0 | | 09 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | frequency of tone 1 | | 0A | 2 | 2 | 2 | 2 | 2 | 2 | 2 | 2 | frequency of tone 2 | | 0B | 3 | 3 | 3 | 3 | 3 | 3 | 3 | 3 | frequency of tone 3 | | OC | 4 | 4 | 4 | 4 | 4 | 4 | 4 | 4 | frequency of tone 4 | | 0D | F57 | F56 | F55 | F54 | F53 | F52 | F51 | F50 | frequency of tone 5 | | 0E | X | X | Х | X | X | Х | X | X | | | 0F | X | X | X | X | X | Х | X | Х | | | 10 | X | 012 | 011 | 010 | X | 002 | 001 | 000 | octave 1; octave 0 | | 11 | X | 032 | 031 | 030 | X | 022 | 021 | 020 | octave 3; octave 2 | | 12 | X | 052 | 051 | 050 | X | 042 | 041 | 040 | octave 5; octave 4 | | 13 | X | Х | Х | X | X | X | Х | X | | | 14 | X | X | FE5 | FE4 | FE3 | FE2 | FE1 | FE0 | frequency enable | | 15 | X | X | NE5 | NE4 | NE3 | NE2 | NE1 | NE0 | noise enable | | 16 | X | X | N11 | N10 | X | X | N01 | N00 | noise generator 1; | | | | | | | | | | | noise generator 0 | | 17 | X | X | X | X | X | X | X | X | | | 18 | E07 | X | E05 | E04 | E03 | E02 | E01 | E00 | envelope generator 0 | | 19 | E17 | X | E15 | E14 | E13 | E12 | E11 | E10 | envelope generator 1 | | 1A | X | X | X | X | X | X | X | X | | | 1B | X | Х | X | X | X | X | X | <b>Χ</b> ( | frequency reset (all channel | | 1C | X | X | X | X | X | X | RST | SE | requency reset (all channels) | | 1D | X | X | X | X | X | X | X | x ' | Source Chapte (all chainless) | | 1E | X | X | X | X | X | X | X | X | | | 1F | Х | X | Х | X | X | X | X | X | | #### Where: All don't cares (X) should be written as zero's. 00 to 1F block of registers repeats eight times in the block between addresses 00 to FF (full internal memory map). # **APPLICATION INFORMATION (continued)** Table 3 Register description | bit | description | |----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ARn3; ARn2;<br>ARn1; ARn0<br>(n = 0,5) | 4 bits for amplitude control of right channel 0 0 0 0 minimum amplitude (off) 1 1 1 maximum amplitude | | ALn3; ALn2;<br>ALn1; ALn0<br>(n = 0,5) | 4 bits for amplitude control of left channel 0 0 0 0 minimum amplitude (off) 1 1 1 1 maximum amplitude | | Fn7 to Fn0<br>(n = 0,5) | 8 bits for frequency control of the six frequency generators 0 0 0 0 0 0 0 0 lowest frequency 1 1 1 1 1 1 1 1 highest frequency | | On2; On1; On0<br>(n = 0,5) | 3 bits for octave control 0 0 0 lowest octave (31 Hz to 61 Hz) 0 0 1 (61 Hz to 122 Hz) 0 1 0 (122 Hz to 244 Hz) 0 1 1 (245 Hz to 488 Hz) 1 0 0 (489 Hz to 977 Hz) 1 0 1 (978 Hz to 1,95 kHz) 1 1 0 (1,96 kHz to 3,91 kHz) 1 1 1 highest octave (3,91 kHz to 7,81 kHz) | | FEn<br>(n = 0,5) | frequency enable bit (one tone per generator) FEn = 0 indicates that frequency 'n' is off | | NEn<br>(n = 0,5) | noise enable bit (one tone per generator) NEn = 0 indicates that noise 'n' is off | | Nn1; Nn0<br>(n = 0,1) | 2 bits for noise generator control. These bits select the noise generator rate (noise 'colour') Nn1 Nn0 clock frequency 0 0 31,3 kHz 0 1 15,6 kHz 1 0 7,6 kHz 1 1 61 Hz to 15,6 kHz (frequency generator 0/3) | | bit | description | | | | | | | | | |------------|-------------------------------------------------------------------|--|--|--|--|--|--|--|--| | En7; | | | | | | | | | | | En5 to En0 | 7 bits for envelope control | | | | | | | | | | (n = 0.1) | En0 | | | | | | | | | | (), | left and right component have the same envelope | | | | | | | | | | | 1 right component has inverse of envelope that is applied to left | | | | | | | | | | | component | | | | | | | | | | | En3 En2 En1 | | | | | | | | | | | 0 0 0 zero amplitude | | | | | | | | | | | 0 0 1 maximum amplitude | | | | | | | | | | | 0 1 0 single decay | | | | | | | | | | | 0 1 1 repetitive decay | | | | | | | | | | | 1 0 0 single triangular | | | | | | | | | | | 1 0 1 repetitive triangular | | | | | | | | | | | 1 1 0 single attack | | | | | | | | | | | 1 1 repetitive attack | | | | | | | | | | | En4 | | | | | | | | | | | 0 4 bits for envelope control (maximum frequency = 977 Hz) | | | | | | | | | | | 1 3 bits for envelope control (maximum frequency = 1,95 kHz) | | | | | | | | | | | En5 | | | | | | | | | | | 0 internal envelope clock (frequency generator 1 or 4) | | | | | | | | | | | 1 external envelope clock (address write pulse) | | | | | | | | | | | En7 | | | | | | | | | | | 0 reset (no envelope control) | | | | | | | | | | | 1 envelope control enabled | | | | | | | | | | SE | SE sound enable for all channels | | | | | | | | | | | (reset on power-up to 0) | | | | | | | | | | | 0 all channels disabled | | | | | | | | | | l | 1 all channels enabled | | | | | | | | | | RST | Reset signal to all frequency generators | | | | | | | | | | • | 0 all generators enabled | | | | | | | | | | | 1 all generators reset and synchronized | | | | | | | | | #### Note All rates given are based on the input of a 8 MHz clock. #### **APPLICATION INFORMATION** (continued) Fig. 5 Envelope waveforms. #### Notes to Fig. 5 - (1) The level at this time is under amplitude control only (En7 = 0; no envelope). - (2) When the generator is active (En7 = 1) the maximum level possible is 7/8ths of the amplitude level. - (3) After position (3) the buffered controls will be acted upon when loaded. - (4) At positions (4) the buffered controls will be acted upon if already loaded. - (5) Waveforms 'a' to 'h' show the left channel (En0 = 0; left and right components have the same envelope). Waveform 'i' shows the right channel (En0 = 1; right component inverse of envelope applied to left). Fig. 6 Typical application circuit diagram. ### TUNER SWITCHING CIRCUIT The SAA1300 is for switching on and off the supply lines of various circuit parts via an $1^{\circ}$ C bus signal. Furthermore, it can be used to supply current for switching diodes in radio and television tuners. It contains 5 output stages, which are capable of supplying up to 100 mA in the ON state or sinking up to $-100~\mu$ A in the OFF state. Current limiting and short-circuit protection are included. The output stages are driven by a shift register/latch combination which is loaded via data from the $I^2C$ bus. A power-on reset of the latches ensures the OFF state of the output stages (OUT 2 to OUT 5) without data reception from the $I^2C$ bus. A subaddressing system allows the connection of up to three circuits on the same $I^2C$ bus lines; one of the outputs (OUT 1, pin 7) can also be used as an input to select the device via a simple internal A/D converter. Fig. 1 Block diagram. #### **PACKAGE OUTLINE** 9-lead SIL; plastic (SOT-142B). #### PINNING | pin no. | symbol | function | | | |---------|------------------|--------------------------------|--|--| | 1 | GND | ground | | | | 2 | $V_{\mathbf{P}}$ | positive supply | | | | 3 | OUT 5 | ) | | | | 4 | OUT 4 | | | | | 5 | OUT 3 | outputs | | | | 6 | OUT 2 | | | | | 7 | OUT 1 | output and subaddressing input | | | | 8 | SDA | serial data line | | | | 9 | SCL | serial clock line \ I^2C bus | | | #### I<sup>2</sup>C BUS INFORMATION Address, first byte 01000AB0 where, | Α | В | function | condition | |------------------|------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0<br>0<br>1<br>1 | 0<br>1<br>0<br>1 | general address OUT 1 = input OUT 1 = input OUT 1 = input | OUT 1 = output address accepted if V <sub>OUT 1</sub> = V <sub>OUT L</sub> (LOW) address accepted if V <sub>OUT 1</sub> = V <sub>OUT H</sub> (HIGH) address accepted if V <sub>OUT 1</sub> = V <sub>OUT M</sub> (MEDIUM) | Data, second byte OUT 5, OUT 4, OUT 3, OUT 2, OUT 1, X, X, X The I/O output stage (OUT 1) is switched as an input stage after a power-on reset. It depends on the contents of the first data transmission whether the output stage is switched as an output or remains as an input. #### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage | V <sub>P</sub> | max. 13,2 V | |----------------------------------------|------------------|----------------------------------------| | Input voltage range at SDA, SCL | $v_l$ | –0,5 to + 13,7 V | | Input voltage range at OUT 1 | $v_l$ | -0,5 to + 12,5 V | | Output voltage range at OUT 1 to OUT 5 | $v_0$ | –0,5 to + 12,5 V | | Input current at SDA, SCL | 1 <sub>1</sub> | max. 20 mA | | Input current at OUT 1 | l <sub>1</sub> . | max. 20 mA | | Total power dissipation | P <sub>tot</sub> | max. 650 mW | | Storage temperature range | $T_{stg}$ | -40 to + 125 °C | | Operating ambient temperature range | T <sub>amb</sub> | $-20 \text{ to} + 80 ^{\circ}\text{C}$ | #### **CHARACTERISTICS** $V_P = 8 \text{ V}$ ; $T_{amb} = 25 \text{ °C}$ ; unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |-----------------------------------------------------------------|---------------------|---------------------|-------------------|----------------------|------| | Supply (pin 2) | | | | | | | Supply voltage range | V <sub>P</sub> | 4 | | 12 | V | | Supply current | lp | _ | 10 | _ | mA | | Power-on reset level output stage in "OFF" condition | V <sub>PR</sub> | _ | _ | 3,5 | V | | Maximum power dissipation* | P <sub>max</sub> | | 650 | _ | mW | | Inputs SDA, SCL (pins 8 and 9) | | | | | | | Input voltage HIGH | VIH | 2,8 | _ | V <sub>P</sub> + 0,5 | V | | Input voltage LOW | VIL | 0 | _ | 1,8 | V | | Input current HIGH | -I <sub>IH</sub> | _ | _ | 50 | μΑ | | Input current LOW | I <sub>IH</sub> | _ | | 0,1 | μΑ | | Acknowledge sink current | IACK | 2,5 | _ | | mA | | Maximum input frequency | f <sub>i max</sub> | 100 | _ | | kHz | | Outputs OUT 1 to OUT 5 (pins 3 to 7) | | | | | | | Maximum output current; source: "ON" | lOso | + 100 | _ | + 150 | mA | | Maximum output current; source : "ON" T <sub>amb</sub> = 80 °C | lOso | 60 | _ | _ | mA | | Output voltage HIGH at IOso | V <sub>OH</sub> | _ | _ | V <sub>P</sub> −2 | V | | Output current; sink: "OFF" | lOsi | -100 | 300 | | μΑ | | Output voltage LOW at I <sub>Osi</sub> | VOL | _ | _ | 100 | mV | | Output voltage MEDIUM at $I_0 = 12,5 \text{ mA}$ | V <sub>OM</sub> | - | _ | V <sub>P</sub> -0,5 | V | | OUT 1 used as subaddressing input | | | | | | | Input voltage HIGH (code 1 0) | V <sub>OUT</sub> 1H | 0,72 V <sub>P</sub> | <del>-</del> ,- , | $V_{P}$ | V | | Input voltage MEDIUM (code 1 1) | V <sub>OUT 1M</sub> | 0,39 V <sub>P</sub> | <del></del> , | 0,61 V <sub>P</sub> | V | | Input voltage LOW (code 0 1) | V <sub>OUT 1L</sub> | 0 | | 0,28 V <sub>P</sub> | V | Purchase of Philips $I^2C$ components conveys a license under the Philips' $I^2C$ patent to use the components in the $I^2C$ system provided the system conforms to the $I^2C$ specifications defined by Philips. <sup>\*</sup> Outputs must not be driven simultaneously at maximum source current. #### FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET #### REMOTE CONTROL TRANSMITTER #### **GENERAL DESCRIPTION** The SAA3004 transmitter IC is designed for infrared remote control systems. It has a total of 448 commands which are divided into 7 sub-system groups with 64 commands each. The sub-system code may be selected by a press button, a slider switch or hard wired. The SAA3004 generates the pattern for driving the output stage. These patterns are pulse distance coded. The pulses are infrared flashes or modulated. The transmission mode is defined in conjunction with the sub-system address. Modulated pulses allow receivers with narrow-band preamplifiers for improved noise rejection to be used. Flashed pulses require a wide-band preamplifier within the receiver. The SAA3004 has the following features: - Flashed or modulated transmission - 7 sub-system addresses - Up to 64 commands per sub-system address - High-current remote output at V<sub>DD</sub> = 6 V (-I<sub>OH</sub> = 40 mA) - Low number of additional components - Key release detection by toggle bits - Very low stand-by current ( $< 2 \mu A$ ) - Operational current < 2 mA at 6 V supply - Wide supply voltage range (4 to 11 V) - Ceramic resonator controlled frequency (typ. 450 kHz) - Encapsulation: 20-lead plastic DIL or 20 lead plastic mini-pack (SO-20) #### **PACKAGE OUTLINES** 20-lead DIL; plastic (SOT-146C1). 20-lead mini-pack; plastic (SO-20; SOT-163AC3). Fig. 1 Transmitter with SAA3004. #### INPUTS AND OUTPUTS #### Key matrix inputs and outputs (DRV0N to DRV6N and SEN0N to SEN6N) The transmitter keyboard is arranged as a scanned matrix. The matrix consists of 7 driver outputs and 7 sense inputs as shown in Fig. 1. The driver outputs DRVON to DRV6N are open drain N-channel transistors and they are conductive in the stand-by mode. The 7 sense inputs (SENON to SEN6N) enable the generation of 56 command codes. With 2 external diodes all 64 commands are addressable. The sense inputs have P-channel pull-up transistors, so that they are HIGH until they are pulled LOW by connecting them to an output via a key depression to initiate a code transmission. #### Address mode input (ADRM) The sub-system address and the transmission mode are defined by connecting the ADRM input to one or more driver outputs (DRV0N to DRV6N) of the key matrix. If more than one driver is connected to ADRM, they must be decoupled by a diode. This allows the definition of seven sub-system addresses as shown in Table 3. If driver DRV6N is connected to ADRM the data output format of REMO is modulated or if not connected, flashed. The ADRM input has switched pull-up and pull-down loads. In the stand-by mode only the pull-down device is active. Whether ADRM is open (sub-system address 0, flashed mode) or connected to the driver outputs, this input is LOW and will not cause unwanted dissipation. When the transmitter becomes active by presssing a key, the pull-down device is switched off and the pull-up device is switched on, so that the applied driver signals are sensed for the decoding of the sub-system address and the mode of transmission. #### FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET # LOW VOLTAGE INFRARED REMOTE CONTROL TRANSMITTER (RC-5) #### GENERAL DESCRIPTION The SAA3006 is intended as a general purpose (RC-5) infrared remote control system for use where only low supply voltages are available. The device can generate 2048 different commands and utilizes a keyboard with a single-pole switch per key. The commands are arranged so that 32 systems can be addressed, each system containing 64 different commands. The circuit response to legal (one key pressed at a time) and illegal (more than one key pressed at a time) keyboard operation is specified later in this publication (see KEY ACTIVITIES). #### **Features** - Low supply voltage requirements - Very low current consumption - For infrared transmission link - Transmitter for 32 x 64 commands - One transmitter controls 32 systems - Transmission biphase technique - Short transmission times; speed-up of system reaction time - Single-pin oscillator input - Input protection - Test mode facility #### QUICK REFERENCE DATA | Supply voltage range | $v_{DD}$ | 2 to 7 | V | |-------------------------------------|------------------|--------------------------------|----| | Input voltage range | Vi | 0,5 to (V <sub>DD</sub> + 0,5) | V* | | Input current | ± 1 <sub>1</sub> | max. 10 | mΑ | | Output voltage range | $v_0$ | $-0.5$ to $(V_{DD} + 0.5)$ | V* | | Output current | ± IO | max. 10 | mΑ | | Operating ambient temperature range | $T_{amb}$ | -25 to +85 | oC | <sup>\*</sup> VDD + 0,5 V not to exceed 9 V. #### **PACKAGE OUTLINE** 28-lead DIL; plastic (SOT-117). Fig. 1 Block diagram. ### **DEVELOPMENT DATA** This data sheet contains advance information and specifications are subject to change without notice. SAA3007 #### FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET # INFRARED REMOTE CONTROL TRANSMITTER (LOW VOLTAGE) #### **GENERAL DESCRIPTION** The SAA3007 transmitter IC for infrared remote control systems has a capacity for 1280 commands arranged in 20 subsystem address groups of 64 commands each. The subsystem address may be selected by press-button or slider switches, or be hard-wired. Commands are transmitted in patterns of pulses coded by the pulse spacing. The pulses can be infrared flashed (single pulse) or modulated. Flashed infrared transmissions require a wideband preamplifier at the receiver, but modulated transmissions allow a narrow band receiver to be used for improved noise rejection. The modulation frequency of the SAA3007 is 455 kHz which allows disturbance-free infrared operation in the presence of 10 - 100 kHz fluorescent lamps. #### Features - Flashed or modulated transmission modes - Immune from fluorescent lamp disturbance in modulated mode - Supply voltage range 2 V to 6,5 V - 40 mA output current capability - Very low standby current ( $< 4 \mu A$ at $V_{DD} = 6 V$ ) - Up to 20 subsystem address groups - Up to 64 commands per subsystem address up to 1280 commands - Requires few additional components #### **PACKAGE OUTLINES** SAA3007P: 20-lead DIL; plastic (SOT-146C1). SAA3007T: 20-lead mini-pack; plastic (SO-20; SOT-163A). Fig. 1 SAA3007 application example. #### FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET # INFRARED REMOTE CONTROL TRANSCODER (RC-5) #### GENERAL DESCRIPTION The SAA3028 is intended for use in general purpose (RC-5) remote control systems. The main function of this integrated circuit is to convert RC-5 biphase coded signals into equivalent binary values. Two input circuits are available: one for RC-5 coded signals only; the other is selectable to accept (1) RC-5 coded signals only, or (2) RC-5 (extended) coded signals only. The input used is that at which an active code is first detected. Coded signals not in RC-5/RC-5(ext) format are rejected. Data input and output is by serial transfer, the output interface being compatible for I<sup>2</sup>C bus operation. #### **Features** - Converts RC-5 or RC-5(ext) biphase coded signals into binary equivalents - Two data inputs, one fixed (RC-5), one selectable (RC-5/RC-5(ext)) - Rejects all codes not in RC-5/RC-5(ext) format - I<sup>2</sup> C output interface capability - · Power-off facility - Master/slave addressable for multi-transmitter/receiver applications in RC-5(ext) mode - Power-on-reset for defined start-up #### QUICK REFERENCE DATA | Supply voltage range | $v_{DD}$ | 4,5 to | 5,5 V | |------------------------------------------------------------------------------------|------------------|--------|--------| | Supply current (quiescent) at $V_{DD} = 5.5 \text{ V}$ ; $T_{amb} = 25 \text{ °C}$ | I <sub>DD</sub> | max. | 200 μA | | Operating ambient temperature range | T <sub>amb</sub> | 25 to | +85 °C | #### **PACKAGE OUTLINE** 16-lead DIL; plastic (SOT-38Z). Fig. 1 Block diagram. # INTERPOLATION AND MUTING CIRCUIT FOR COMPACT DISC DIGITAL AUDIO SYSTEM #### GENERAL DESCRIPTION The SAA7000 interpolation and muting circuit descrambles and separates data into left and right channels and minimizes the effects of erroneous data on the performance of the Compact Disc Digital Audio System. Minor errors (those present in one data sample only) are replaced with audio data obtained by interpolation; more persistent errors are removed by muting. #### **Features** - Descrambles data from error corrector SAA7020 and formats into left and right channels - Minimizes the effect of erroneous data samples - 16-bit serial data input (two's complement) - Smoothed transitions before and after muting - Interpolated data replaces single erroneous data samples - Serial output for digital-to-analogue converters (DACs) or filter circuits Generates crystal-derived timing signals for system master data clock (4,2336 MHz), serving error - corrector SAA7020 and digital filter SAA7030 Selectable output format: offset binary or two's complement: 14 or 16-bit word Fig. 1 Block diagram. #### **PACKAGE OUTLINE** 18-lead DIL; plastic (SOT-102CS). Fig. 2 Pinning diagram. | PINNING | | | | | |--------------------|-----------------------------------------------------------------------------------------|--|--|--| | $V_{BB}$ | back bias supply | | | | | FSEC | frame sync pulse input | | | | | CLEC | input data clock | | | | | DAEC | data input (two's complement) and output format selector | | | | | UNEC | error flag input | | | | | CLOX | buffered clock output (XTAL1) | | | | | XTAL2 | drive output to clock crystal | | | | | XTAL1 | external clock input | | | | | $V_{SS}$ | ground | | | | | $V_{\mathrm{DD2}}$ | + 12 V supply | | | | | STR2 | strobe 2 output | | | | | STR1 | strobe 1 output | | | | | DLCF | left channel data output<br>(format selected by DAEC) | | | | | CLCF | 14/16-bit clock burst output | | | | | DRCF | right channel data output<br>(format selected by DAEC) | | | | | 14/16 | selects bit length of clock burst output from CLCF | | | | | TEST | test input | | | | | $V_{DD1}$ | + 5 V supply | | | | | | VBB FSEC CLEC DAEC UNEC CLOX XTAL2 XTAL1 VSS VDD2 STR2 STR1 DLCF CLCF DRCF 14/16 TEST | | | | #### **FUNCTIONAL DESCRIPTION** The SAA7000 is used in the Compact Disc system to reconstruct audio data by interpolation if the error corrector SAA7020 is unable to correct a data sample, or mutes the data when it passes consecutive erroneous data samples. Errors are indicated by an error flag (UNEC) from the SAA7020; when no error flag occurs, the data value through SAA7000 is unaffected. ...... Data samples (at DAEC, clocked in by CLEC) are first descrambled and then separated into left and right channels. A similar descramble and separation is performed on the error flag (UNEC). If, for either left or right channels, a single 'error' is flagged between two 'good' data samples then linear interpolation is used to replace the erroneous value. If two or more adjacent samples are flagged, then the samples in error are muted. Beginning thirty samples before the first of the consecutive errors, the data value of the samples is attenuated smoothly to zero following a $(0 \text{ to } \pi)$ cosine curve. After the error burst, the next thirty samples are smoothly returned to full level following a $(\pi \text{ to } 2\pi)$ cosine curve. The muting is applied simultaneously to data in both left and right channels regardless of the source of the error. The data (good or processed) is formatted into two's complement or offset binary to match the DACs in use. This selection is made with a special function of the data input (DAEC, see Fig. 6). The data is then fed to the left and right outputs (DLCF and DRCF) and is clocked out by the output clock (CLCF). Strobes (STR1 and STR2) are generated for the DACs and the digital filter (SAA7030). Fourteen or sixteen-bit DACs can be accommodated by the use of the select input (14/16). The SAA7000 automatically synchronizes to the error detector SAA7020 output using the frame sync pulse (FSEC) for internal timing reset and feeds a 2 x bit-rate clock (CLOX) to the system. | Pin functions | | | | | |---------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | pin no. | mnemonic | description | | | | 1 | $V_{BB}$ | Back bias supply voltage: $-2,5 \text{ V} \pm 20\%$ . | | | | 2 | FSEC | Frame sync pulse (active HIGH) received from SAA7020 at the start of a data frame (12 data samples). FSEC is used to synchronize the descrambler to the data frames. For re-synchronization to occur, two consecutive FSEC pulses must be received each having a pulse width of approximately 6 CLOX cycles and the leading edge of the second pulse must be one data frame later than that of the first. FSEC is also used to synchronize the internal clock to the CLEC clock input, so aligning the gap in the internal clock to the FSEC pulse (see Fig. 4). | | | | 3 | CLEC | Input data clock used to load serial data at DAEC into the input shift register. After a data sample has been loaded CLEC is held LOW to give a gap of 16 CLOX cycles (see Fig. 4). The period of the CLEC clock is 2 x the period of a CLOX cycle. | | | | 4 | DAEC | Serial data samples are received at DAEC in two's complement form. The data is in 16-bit words separated by gaps; each word comprising two 8-bit symbols. The DAEC input is also used to select the output format; during the CLEC gap, a HIGH level at DAEC selects two's complement and a LOW level selects offset binary format (see Fig. 4). | | | | 5 | UNEC | Error flag indicating unreliable data from SAA7020. During the period when data is clocked in at DAEC, UNEC is LOW only if the present 8-bit symbol is valid. During the period of the CLEC gap, UNEC is LOW only if the whole of the data word due to arrive 5 frames later is valid. | | | | 6 | CLOX | Buffered XTAL1 clock output. | | | | 7 | XTAL2 | Main clock crystal drive output. This pin should remain disconnected if a crystal is not used. | | | | 8 | XTAL1 | Clock input from crystal circuit or for externally derived clock. | | | | 9 | $V_{SS}$ | Ground (0 V). | | | | 10 | $V_{\mathrm{DD2}}$ | Positive supply voltage: $+ 12 \text{ V} \pm 10\%$ . | | | | 11 | STR2 | Active HIGH strobe pulse of 2 CLOX cycles duration occurring every 24 CLOX cycles and used to strobe data to the DACs. This pin should be left disconnected if SAA7030 is not used. | | | | 12 | STR1 | Active HIGH strobe pulse of 2 CLOX cycles duration occurring every 96 CLOX cycles — after each pair of data words have been clocked out. It is used to strobe data to SAA7030, or to the DACs if SAA7030 is not used. Both STR1 and STR2 are re-synchronized to XTAL1 to minimize jitter. | | | | 13 | DLCF | Left channel data output; format in two's complement or offset binary, as selected at DAEC. | | | | 14 | CLCF | Clock burst output of either 14 or 16 bits, as selected at pin 16. It is used to clock data from DLCF and DRCF (data is valid on CLCF falling edge, see Fig. 5). | | | | 15 | DRCF | Right channel data output; format is two's complement or offset binary, as selected at DAEC. | | | | 16 | 14/16 | Selects 14 or 16-bit bursts of output clock CLCF. | | | | 17 | TEST | This pin should be held LOW to ensure normal operation. | | | | 18 | $v_{DD1}$ | Positive supply voltage: $+5 \text{ V} \pm 10\%$ . | | | ### **HANDLING** Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see 'Handling MOS Devices'). ### **RATINGS** | Limiting values in accordance with the Absolute Maximum Rating Syst | tem (IEC | 134); V <sub>SS</sub> | = 0 V | | |---------------------------------------------------------------------|--------------------|-----------------------|-------|----| | Supply voltage 1 range (pin 18) | $V_{\mathrm{DD1}}$ | -0,3 to | + 7,5 | ٧ | | Supply voltage 2 range (pin 10) | $V_{DD2}$ | -0,3 to | + 15 | ٧ | | Back bias supply voltage range (pin 1) | $v_{BB}$ | -4 to | + 0,3 | ٧ | | Input voltage range | ٧ı | -0,3 to | + 7,5 | ٧ | | Output voltage range at $V_1 = -0.3$ to + 6,5 V; $T_{amb} = 25$ °C | v <sub>O</sub> | -0,3 to | + 7,5 | V | | Output current | 10 | max. | 10 | mΑ | | Operating ambient temperature range | T <sub>amb</sub> | -20 to | | | | Storage temperature range | $T_{stg}$ | -55 to | + 125 | oC | # Interpolation and muting circuit for Compact Disc Digital Audio system # **CHARACTERISTICS** $V_{SS}$ = 0 V; $T_{amb}$ = -20 to + 70 °C unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------------|--------------------|-----------|--------|------------------------|--------| | Supplies | | | | | | | Supply voltage 1 (pin 18) | V <sub>DD1</sub> | 4,5 | 5,0 | 5,5 | V | | Supply voltage 2 (pin 10) | $V_{\mathrm{DD2}}$ | 10,8 | 12,0 | 13,2 | V | | Back bias supply voltage (pin 1) | $-V_{BB}$ | 2,0 | 2,5 | 3,0 | V | | Supply current 1 (pin 18) | I <sub>DD1</sub> | 30 | 70 | 140 | mA | | Supply current 2 (pin 10) | I <sub>DD2</sub> | 2 | 5 | 10 | mA | | Back bias supply current (pin 1) | -I <sub>BB</sub> | _ | _ | 500 | μΑ | | Inputs (except V <sub>BB</sub> ) | | | | | | | Input voltage LOW | VIL | -0,3 | _ | + 0,8 | V | | Input voltage HIGH | $v_{IH}$ | 2,4 | _ | 6,5 | V | | Input current (note 1) | l <sub>l</sub> | -1 | _ | + 1 | μΑ | | Input capacitance (not XTAL1) | CI | _ | _ | 7 | pF | | Outputs DLCF, DRCF, CLCF,<br>CLOX, STR1, STR2 (note 2) | | | | | | | Output voltage LOW at $-I_{OL} = 1,6 \text{ mA}$ | V <sub>OL</sub> | 0 | _ | 0,4 | V | | Output voltage HIGH at<br>I <sub>OH</sub> = 0,2 mA | V <sub>OH</sub> | 3,0 | | V <sub>DD1</sub> + 0,5 | V | | Load capacitance | CL | _ | _ | 150 | pF | | Output XTAL2 | | | | | | | Operating frequency using<br>crystal oscillator (Fig. 3) | fXTAL | 3,0 | 4,2336 | 4,5 | MHz | | Operating frequency using driven input applied to XTAL1 | f <sub>IN</sub> | 3,0 | 4,2336 | 4,5 | MHz | | Input XTAL1 | | | | | | | Input clock LOW | <sup>t</sup> IXL | 40 | | | ) % of | | Input clock HIGH | tIXH | 40 | _ | _ | period | | Crystal amplifier (pins 7 and 8) | | | | | | | Mutual conductance at 5 MHz | gm | 1,5 | | _ | mA/V | | Bandwidth of mutual conductance at minimum 3 dB | B <sub>gm</sub> | 10 | _ | - | MHz | | Input capacitance | Cl | _ | | 10 | pF | | Output capacitance | CO | _ | _ | 7 | pF | | Feedback capacitance | C <sub>FB</sub> | | _ | 5 | pF | | Input leakage current | 11 | 1 | _ | + 1 | μΑ | | Output current at 5 MHz | l <sub>o</sub> | <b>-1</b> | _ | + 1 | mA | | Small signal gain at 5 MHz | Av | -4 | _ | <del></del> | | | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------|--------------------------------------|----------------------------|--------------------------|----------------------------|----------| | Inputs DAEC, UNEC, CLEC, FSEC | | | | | | | Input rise time (FSEC only) | tIR | _ | _ | 100 | ns | | Input fall time (FSEC only) | tIF | | - , , | 100 | ns | | CLEC HIGH | <sup>t</sup> ICH | 100 | _ | _ | ns | | CLEC LOW | <sup>t</sup> ICL | 100 | <u>-</u> | _ | ns | | DAEC to CLEC set-up time | t <sub>IDS</sub> | 40 | | _ | ns | | CLEC to DAEC hold time | tIDH | 40 | _ | _ | ns | | FSEC HIGH (note 3) | tFSH | 4 CLOX<br>periods<br>-400 | _ | 8 CLOX<br>periods<br>+ 190 | ns | | DAEC/UNEC to FSEC set-up time | tUFS | 0 | _ | _ | ns | | FSEC to DAEC/UNEC hold time (note 3) | tUFH | 8 CLOX<br>periods<br>+ 325 | | _ | ns | | Output CLOX (notes 4 and 5) | | | | | | | Output clock LOW | tOXL | 30 | _ | _ | % of | | Output clock HIGH | tOXH | 30 | - | _ | period | | output clock rise time | tOXR | _ | _ | 50 | ns | | Output clock fall time | tOXF | _ | - | 40 | ns | | Outputs STR1, STR2 (note 6) | | | | | | | Output strobe rise time | tosa | _ | 10 | 20 | ns | | Output strobe fall time | tOSF | _ | 6 | 20 | ns | | Output strobe HIGH | tOSH | 1 CLOX<br>period<br>+ 50 | 2 CLOX<br>periods<br>-20 | 4 CLOX<br>periods | ns | | Output strobe LOW | too | 10 | -20 | | CLOX | | Output strone LOW | tosl | 10 | | | periods | | CLOX to STR1, STR2 delay time | <sup>t</sup> XSL<br><sup>t</sup> XSH | 0 - | | _<br>45 | ns<br>ns | ### CHARACTERISTICS (continued) | parameter | symbol | min. | typ. | max. | unit | |------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|-----------------| | Outputs CLCF, DLCF, DRCF (note 4) | | 10 mm of | | | | | Output rise time | <sup>t</sup> OR | - | - | 50 | ns | | Output fall time | <sup>t</sup> OF | - | _ | 40 | ns | | Output data clock HIGH | <sup>t</sup> OCH | 120 | _ | _ | ns | | Output data clock LOW | <sup>t</sup> OCL | 120 | _ | _ | ns | | DLCF, DRCF to CLCF set-up time | <sup>t</sup> ODS | 50 | _ | - | ns | | CLCF to DLCF, DRCF hold time | <sup>t</sup> ODH | 100 | _ | - | ns | | CLCF LOW prior to STR1<br>(note 3) | <sup>t</sup> CSL | 52 | 60 | _ | CLOX<br>periods | ### NOTES TO THE CHARACTERISTICS - 1. $V_1 = -0.3$ to + 6.5 V; $T_{amb} = 25$ °C. - 2. All outputs, except XTAL2, are short-circuit protected to $V_{DD1}$ and $V_{SS}$ . Output XTAL2 is protected to $V_{SS}$ only. - 3. Input timings assume that CLOX output (pin 6) is used to drive SAA7020 CLOX input. CLEC period is twice the CLOX period. - 4. Output load capacitance is 50 pF. - 5. XTAL1 (pin 8) is driven by an external clock. - 6. Output load capacitance is 30 pF on STR1, STR2 outputs. (1) Catalogue number of crystal is 6416 009 00111. Fig. 3 Crystal oscillator circuit. - (1) When HIGH indicates unreliability of data word that will follow five frames later. - (2) When HIGH indicates unreliability of current symbol. Fig. 4 Typical input waveforms. Fig. 5 Typical output waveforms. - (1) CLEC remains LOW for a minimum period of approximately 16 CLOX periods. - (2) Data during this time is used to determine the format of the output from SAA7000; when DAEC is HIGH a two's complement format is selected, when LOW an offset binary format is selected. - (3) Input timings assume that CLOX output (pin 6) is used to drive SAA7020 CLOX input. CLEC period is twice the CLOX period. Fig. 6 Input waveforms. Reference levels are 0,8 V and 2,4 V; $t_{\mbox{\scriptsize IR}}$ and $t_{\mbox{\scriptsize IF}}$ apply to FSEC waveform only. Fig. 7 Optional clock input waveform at XTAL1 (pin 8). Fig. 8 Output waveforms. Reference levels are 0,8 V and 2,4 V. Output loadings on STR1 and STR2 are 30 pF; output loadings on CLOX, $\overline{\text{CLCF}}$ , DLCF and DRCF are 50 pF. # DEMODULATOR FOR COMPACT DISC DIGITAL AUDIO SYSTEM ### **GENERAL DESCRIPTION** The SAA7010 demodulates and decodes the pulse code modulated input signal into digital data for the Compact Disc Digital Audio system. A 4,3 MHz (typical) clock locked to the disc rate is also produced. ### **Features** - Phase-locked loop clock regenerator with frequency detector for locking - High-frequency level detector with adaptive slicer for input data - Built-in drop-out detector to prevent error propagation in adaptive slicer - Outputs to subcoding microprocessor - Fully protected timing synchronization to incoming data Fig. 1 Block diagram. ### **PACKAGE OUTLINE** 28-lead DIL; package (SOT-117). Fig. 2 Pinning diagram. | PIN | NING | | |-----|------------------|-----------------------------------------------------------------------------------------------------| | 1 | $V_{BB}$ | back bias supply | | 2 | SDATA | subcoding data output | | 3 | SBCL | subcoding bit clock output | | 4 | SWCL | subcoding word clock output | | 5 | Р | subcoding pause bit output | | 6 | HFD/TEST | high-frequency detector input<br>in normal operation. Selects<br>test mode when at V <sub>DD2</sub> | | 7 | HFI1 | level detector input | | 8 | FB | current feedback from level detector | | 9 | n.c. | not connected | | 10 | HFI2 | alternative input to level detector | | 11 | CRI | counter reset inhibit input | | 12 | PD2 | phase detector reference output | | 13 | PD1 | phase detector signal output | | 14 | $V_{SSD}$ | digital ground | | 15 | $V_{DD2}$ | + 12 V supply | | 16 | OA1 | operational amplifier non-<br>inverting input | | 17 | OA2 | operational amplifier inverting input | | 18 | OA3 | operational amplifier source-<br>follower output | | 19 | V <sub>SSA</sub> | analogue ground | | 20 | VCO1 | voltage-controlled oscillator amplifier input | | 21 | VCO2 | voltage-controlled oscillator amplifier output | | 22 | CEFM | 4,3218 MHz clock output | | 23 | FD | frequency detector output | | 24 | FSDE | frame sync signal output | | 25 | SSDE | symbol sync signal output | | 26 | CLDE | data bit clock output | | 27 | DADE/DEFM | serial data output/EFM<br>digital output: selection<br>determined by level at pin 11 | | 28 | $V_{DD1}$ | + 5 V supply | ### **FUNCTIONAL DESCRIPTION** The SAA7010 demodulator forms the front-end of the Compact Disc Digital Audio system, supplying demodulated data and timing signals to the error corrector (SAA7020) and to the subcoding micro-processor. The detected signal from the disc is amplified and filtered externally and then converted to a digital signal via the level detector. The level detector is an adaptive data slicer which relies on the nature of the modulation system to determine the optimum slicing level. A frequency detector and a phase detector provide the coarse and fine control signals for the phase-locked loop (PLL) system. The loop gain is supplied by an internal operational amplifier which drives a voltage-controlled oscillator (VCO) running at twice the input data rate (typically 8,6436 MHz). The VCO output is divided by two by a clock generator in the timing and control circuits and the resulting output is used to clock the input shift register and the timing chain. This clock signal completes the PLL loop when it is compared with the incoming data in the phase detector. After phase detection the data is clocked into the 23-bit input shift register which then detects the frame sync pattern. Within the timing and control circuits are minimum and maximum data length detectors which provide frequency limit signals for the frequency detector. Also within the timing and control circuits are two divide-by-588 counters, one master and one slave, two divide-by-17 symbol rate counters and a lock indication counter. The frame sync signal is used to reset the divide-by-588 slave counter. This counter and one divide-by-17 symbol rate counter supply timing signals for clocking the EFM (eight-to-fourteen modulation) decoder and the subcoding output circuits. The data is read from the input shift register in 14-bit symbols which are first latched and then decoded into 8-bit data words. The subcoding part of the data consists of one word per frame (Fig. 3), so the output SDATA comprises a burst of 8 data bits accompanied by a 2,1906 MHz clock burst signal SBCL (Fig. 4). One bit of this subcoding output data is replaced by a subcoding frame sync bit which is decoded from one of two special EFM codes. The displaced bit (the pause (P) bit) is latched to its own output via a debounce circuit to remove erroneous changes. The divide-by-588 slave counter also provides a sync coincidence pulse which occurs when two detected sync pulses are precisely one frame apart (588 clock cycles). The sync coincidence pulse is used to reset the lock indication counter and disable the FD output from the frequency detector. If the system goes out of lock, the sync pulses cease and the lock indication counter counts frame periods. After 63 frame periods with no sync coincidence pulse, the lock indication counter enables the frequency detector output. (1) Merging and low frequency suppression bits. Fig. 3 Data input signal. ## FUNCTIONAL DESCRIPTION (continued) (1) The sync bit is LOW when a subcoding sync word is detected. Fig. 4 Typical subcoding waveform outputs. Fig. 5 Typical waveform outputs to SAA7020. ### FUNCTIONAL DESCRIPTION (continued) A delayed version of the sync coincidence pulse resets the divide-by-588 master counter. This counter is reset only by coincident sync pulses or sync pulses which occur during a predetermined 'window' at the start of each frame and is therefore protected from accidental reset by erroneous sync patterns. The window is wide enough to allow PLL bit-slips but narrow enough to avoid false sync signals generated by corrupt data. The divide-by-588 master counter may be allowed to free-run by taking CRI input (pin 11) LOW to inhibit the reset signal. The divide-by-588 master counter and the second divide-by-17 symbol rate counter are used to time the data and clock outputs to the error corrector SAA7020 (Fig. 5). In this way, even if the data has been corrupted, the timing signals will be correct and are only re-synchronized after a complete frame has been sent to SAA7020. The data output to SAA7020 comprises thirty-two 8-bit symbols per frame, with half-bit gaps between each symbol and a much longer gap during the frame sync period. It is this longer gap that changes in length when corrupt data upsets the timing system. #### Pin functions | Pin function | 18 | | |--------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | pin no. | mnemonic | description | | 1 | $V_{BB}$ | Back bias supply voltage: $-2.5 \text{ V} \pm 20\%$ . | | 2 | SDATA | Subcoding data push-pull output. An 8-bit burst of data (including a 1-bit subcoding frame sync) is output serially once per frame coincident with SBCL. | | 3 | SBCL | Subcoding bit clock push-pull output. An 8-bit burst clock, typically at 2,1609 MHz, is used to synchronize the subcoding data. | | 4 | SWCL | Subcoding word clock push-pull output. A square-wave signal at data frame rate (7,35 kHz) used to synchronize the subcoding words and the pause (P) bit. | | 5 | P | Subcoding pause bit push-pull output. This signal is derived from the encoded subcoding word and is used to indicate a music pause. A debounce circuit is incorporated to eliminate erroneous data. | | 6 | HFD/TEST | External high-frequency detector input. When this signal is HIGH the frequency detector output (FD) and phase detector are enabled. When pin 6 is connected to $V_{\mbox{DD2}}$ , the device enters TEST mode. | | 7 | HFI1 | Level detector input. A signal of between 0,25 and 2,5 V (peak-to-peak value) is required to drive the level detector correctly. | | 8 | FB | Current feedback from the level detector. | | 9 | n.c. | Not connected. | | 10 | HFI2 | Alternative input to the level detector. | | 11 | CRI | Counter reset inhibit signal input. When LOW, this signal allows the divide-by-588 master counter to free-run and causes pin 27 output to be converted to DEFM. During power-up, pin 11 should be held HIGH for 10 ms. | | 12 | PD2 | Phase detector reference signal, maximum impedance 10 k $\Omega$ . | | 13 | PD1 | Phase detector output signal, maximum impedance 10 k $\Omega$ . The differential d.c. content of PD1 and PD2 signals is a measure of the phase difference between the data and the internal 4,3218 MHz clock. | | 14 | $V_{SSD}$ | Digital ground. Main ground terminal. | | 15 | $V_{DD2}$ | Positive supply voltage: $+ 12 \text{ V} \pm 10\%$ . | | | | | | pin no. | mnemonic | description | |---------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 16 | OA1 | Operational amplifier non-inverting input. | | 17 | OA2 | Operational amplifier inverting input. | | 18 | OA3 | Operational amplifier source follower output. | | 19 | $V_{SSA}$ | Analogue ground. Ground terminal for operational amplifier and VCO only. Connected internally to VSSD via a 25 $\Omega$ (nominal) resistor. | | 20 | VCO1 | Voltage-controlled oscillator amplifier input. The amplifier is a simple inverter operating up to 10 MHz. Frequency control is achieved via an external tuned circuit using variable capacitance diodes. | | 21 | VCO2 | Voltage-controlled oscillator amplifier output. The load for the inverting transistor may be turned off for test purposes by reducing VDD2 to 0 V. | | 22 | CEFM | Internal 4,3218 MHz clock generator push-pull output. | | 23 | FD | Frequency detector three-state push-pull output. This output has a 1 k $\Omega$ (typical) impedance when active but assumes a high impedance state once the system is in lock. | | 24 | FSDE | Frame sync signal push-pull output (to SAA7020). It provides a positive-going pulse at the end of each data frame. Typical frequency = 7,35 kHz. | | 25 | SSDE | Symbol sync signal push-pull output for each data symbol. Typical frequency = 254 kHz. | | 26 | CLDE | Data bit clock push-pull output (to SAA7020). An 8-bit clock burst at 2,1609 MHz (typical) which is used to synchronize the data to SAA7020 (see Fig. 5). | | 27 | DADE/DEFM | Data push-pull output (to SAA7020). Serial data comprising 32 $\times$ 8-bit symbols per frame, synchronized to $\overline{\text{CLDE}}$ (see Fig. 5). This output is converted to DEFM when $\overline{\text{CRI}}$ (pin 11) is LOW. DEFM is the digital signal appearing at the output of the level detector. | | 28 | $V_{DD1}$ | Positive supply voltage: $+ 5 \text{ V} \pm 10\%$ . | ### **HANDLING** Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see 'Handling MOS Devices'). ### **RATINGS** Limiting values in accordance with the Absolute Maximum Rating System (IEC 134); $V_{SSA} = V_{SSD} = 0 V.$ Supply voltage 1 range (pin 28) $V_{DD1} = -0.3 \text{ to } + 7.5 \text{ V}$ $V_{DD2}$ -0,3 to + 15 V Supply voltage 2 range (pin 15) $V_{BB}$ -4 to +0,3 V Back bias supply voltage range (pin 1) -0.3 to +7.5 V Input voltage range ٧ı Output voltage range (except FD, OA3) -0.3 to +7.5 V V<sub>O</sub> Output voltage range (FD, OA3 only) ٧o -0.3 to + 15 V Output current (each output) 10 mA lo max. Operating ambient temperature range $-20 \text{ to } +70 \text{ }^{\circ}\text{C}$ Tamb -55 to + 125 °C Storage temperature range $T_{sta}$ ### **CHARACTERISTICS** $V_{SSA} = V_{SSD} = 0 \text{ V}$ ; $T_{amb} = -20 \text{ to} + 70 \text{ }^{\circ}\text{C}$ unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------------------------------|------------------|------|------|------------------------|----------| | SUPPLIES | | | | | | | Supply voltage 1 (pin 28) | V <sub>DD1</sub> | 4,5 | 5,0 | 5,5 | V | | Supply voltage 2 (pin 15) | V <sub>DD2</sub> | 10,8 | 12,0 | 13,2 | V | | Back bias supply voltage (pin 1) | -V <sub>BB</sub> | 2,0 | 2,5 | 3,0 | V | | Supply current 1 (pin 28) | I <sub>DD1</sub> | 30 | 60 | 150 | mA | | Supply current 2 (pin 15) | I <sub>DD2</sub> | 4 | 8 | 21 | mA | | Back bias supply current (pin 1) | -I <sub>BB</sub> | - | - | 500 | μΑ | | DIGITAL CIRCUITS | | | | | | | Input HFD, CRI | | | | | | | Input voltage LOW | VIL | -0,3 | _ | + 0,8 | V | | Input voltage HIGH | VIH | 2,4 | _ | 6,5 | V | | Input current (note 1) | 11 | -1 | _ | + 1 | μΑ | | Input capacitance | Cl | _ | - | 7 | pF | | Outputs DADE/DEFM, CLDE, FSDE, SSDE, SBCL, SDATA, P, SWCL, CEFM (note 2) | | | | | - | | Output voltage LOW at<br>-I <sub>OL</sub> = 1,6 mA | V <sub>OL</sub> | 0 | _ ^ | 0,4 | v | | Output voltage HIGH at | | | | | | | I <sub>OH</sub> = 0,2 mA | VOH | 3,0 | | V <sub>DD1</sub> + 0,5 | \ \<br>- | | Load capacitance | CL | | | 150 | pF | | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------------------|---------------------|------|------|------------------------|------| | DIGITAL CIRCUITS (continued) | | | | | | | Output FD | | | | | | | Output voltage LOW at $-I_{OL} = 100 \mu A$ | v <sub>OL</sub> | o | _ | 0,5 | v | | Output voltage HIGH at $I_{OH} = 100 \mu A$ | v <sub>OH</sub> | 8,0 | _ | V <sub>DD2</sub> + 0,5 | v | | Output leakage current at V <sub>O</sub> = 0 to 6 V (note 3) | ± IL | _ | _ | 1 | μΑ | | Output impedance | z <sub>O</sub> | - | 1 | _ | kΩ | | Outputs PD1, PD2 | | | | | | | Output impedance | z <sub>O</sub> | _ | 5 | 10 | kΩ | | LEVEL DETECTOR Inputs HFI1, HFI2 | | | | | | | A.C. input voltage range (peak-to-peak value) | V <sub>I(p-p)</sub> | 0,25 | _ | 2,5 | v | | Input capacitance | Cl | - | - | 7 | pF | | Output FB | | | | | | | Output current at $V_{FB} = 2 V$ | IFB | - | 150 | | μΑ | | OPERATIONAL AMPLIFIER (note 4) Inputs OA1, OA2 | | | | | | | Common-mode voltage range | VCIM | 1,5 | - | 6,0 | V | | Input offset voltage | ± V <sub>IOF</sub> | - | 20 | - | mV | | Input current (note 1) | ± 1 <sub>1</sub> | - | - | 1 | μΑ | | Input offset current (note 5) | ± I <sub>IOF</sub> | - | - | 0,1 | μΑ | | Input capacitance | CI | - | - | 7 | pF | | Common-mode rejection ratio | CMRR | 40 | - | - | dB | | Open loop gain (d.c.) | Α | 40 | - | - | dB | | Gain bandwidth product<br>(20 dB/decade roll-off) | | 1 | 5 | <u> -</u> | MHz | | Output OA3 | | | | | | | Output voltage LOW at $-I_{OL} = 1 \text{ mA}$ | VOL | 0 | - | 1 | V | | Output voltage HIGH at IOH = 1 mA | VOH | 8,0 | _ | V <sub>DD2</sub> + 0,5 | V | | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------------|----------------------|------|--------|--------|-------| | VCO | -, | | 1-71- | | | | Input VCO1, output VCO2 | | | | | | | Mutual conductance at 100 kHz | a | 1,5 | | _ | mA/\ | | Bandwidth (—3 dB cut-off) | g <sub>m</sub> | 20 | _ | | MHz | | | B <sub>gm</sub> | | | 7 | pF | | Input capacitance Output capacitance | c <sub>i</sub><br>co | _ | | 7 | ρF | | Feedback capacitance | _ | | | 5 | pF | | Input leakage current (note 1) | C <sub>FB</sub> | | _ | 1 | | | | ± <sub>1</sub> | | 1 | 1 | μA | | Output current at 10 MHz | ± 10 | _ | 1 | - | mA | | Small-signal voltage gain<br>at 100 kHz | A <sub>V</sub> | 4 | _ | | V/V | | TIMING | | | | | | | Operating frequency (except VCO) | FCEFM | 0,1 | - | 5 | MHz | | Operating frequency (VCO only) | Fvco | 0,2 | - | 10 | MHz | | Outputs CLDE, DADE, SSDE, FSDE, CEFM (Fig. 6 and note 6) | | | | | | | Output rise time | <sup>t</sup> OR | | | 50 | ns | | Output fall time | <sup>t</sup> OF | | | 40 | ns | | CLDE period | <sup>t</sup> OCP | 400 | | | ns | | CLDE HIGH time | <sup>t</sup> OCH | 150 | | -gue | ns | | CLDE LOW time | <sup>t</sup> OCL | 150 | | made e | ns | | DADE/SSDE/FSDE to CLDE set-up time | tods | 100 | _ | | ns | | CLDE to DADE/SSDE/FSDE hold time | todh | 100 | _ | | ns | | SSDE LOW time (note 7) | tssl. | | 3 | ~000 | CEF | | CLDE LOW time during FSDE (Fig. 5 and note 8) | <sup>t</sup> OCG | 16 | 46 | - : | perio | | Outputs SBCL, SDATA, P, SWCL (Fig. 7) | | | | | | | Output rise time (SBCL, SDATA) (note 6) | <sup>t</sup> OR | - | - | 50 | ns | | Output fall time (SBCL, SDATA) (note 6) | tOF | - | - | 40 | ns | | Output rise time (P, SWCL) (note 9) | <sup>t</sup> OSR | | **** | 200 | ns | | Output fall time (P, SWCL) (note 9) | tOSF | _ | | 200 | ns | | SBCL HIGH time | <sup>t</sup> OCH | 150 | - | - | ns | | SBCL LOW time | tOCL | 150 | | | ns | | SDATA to SBCL set-up time | tods | 100 | | | ns | | P to SWCL set-up time | <sup>t</sup> ODSP | 1 | named: | | ns | | SBCL to SDATA hold time | <sup>t</sup> ODH | 100 | | 500 | ns | | SBCL to SWCL hold time | <sup>t</sup> SWH | 0 | _ | _ | μs | | SWCL duty cycle (tHIGH/tperiod) | | 40 | 50 | 60 | % | | parameter | symbol | min. | typ. | max. | unit | |------------------------------------|------------------|------|------|------|------| | TIMING (continued) | | | | | | | Output FD | | | | | | | Output rise time (note 6) | tFDR | | _ | 1 | μs | | Output fall time (note 6) | <sup>t</sup> FDF | | - | 1 | μs | | Outputs DEFM, CEFM (Fig. 8) | | | | | | | Output rise time (note 6) | tOR | - | _ | 50 | ns | | Output fall time (note 6) | tOF | - | _ | 40 | ns | | DEFM to CEFM set-up time (note 10) | tops | 50 | - | _ | ns | | CEFM to DEFM hold time (note 10) | <sup>t</sup> ODH | 70 | _ | | ns | | CEFM HIGH time | <sup>t</sup> OCH | 50 | _ | _ | ns | | CEFM LOW time | tOCL | 50 | - | _ | ns | ## NOTES TO THE CHARACTERISTICS - 1. At $T_{amb} = 25$ °C; $V_{IN} = -0.3$ to +6.5 V; $V_{DD1} = 6.5$ V. - 2. Short-circuit protected to V<sub>DD1</sub> and V<sub>SS</sub>. The maximum load capacitance that can be applied before short-circuit protection becomes operative is 150 pF. - 3. At T<sub>amb</sub> = 25 °C; output in high impedance state. - 4. All tests performed within common-mode voltage range. - 5. At $T_{amb} = 25 \, {}^{o}C$ . - 6. Output loading = 50 pF. - 7. SSDE remains LOW for only one negative edge of CLDE. - 8. Excessive bit-slip may cause gap to disappear. CLDE remains LOW when FSDE is HIGH. - 9. Output loading = 150 pF. - 10. Free running VCO frequency tuned to nominal and PLL in lock with a typical application circuit. Fig. 6 Timing of waveform outputs to SAA7020. Fig. 7 Timing of waveform outputs for subcoding: reference levels are 0,8 and 2,4 V; SBCL and SDATA output loading = 50 pF; SWCL and P output loading = 150 pF; SWCL has a 50% duty cycle. Fig. 8 Timing of EFM output waveforms: output loading = 50 pF; reference levels are 0,8 and 2,4 V. # ERROR CORRECTOR FOR COMPACT DISC DIGITAL AUDIO SYSTEM ### **GENERAL DESCRIPTION** The SAA7020 detects and corrects errors in digital data received from the demodulator (SAA7010). The data is received serially in frames of $32 \times 8$ -bit symbols and, after processing, is transmitted in a 16-bit serial format to the interpolating and muting circuit (SAA7000). An error flag is generated to warn of data in which errors have not been corrected. ### **Features** - Internal timing and control circuits - Serial data input and output - 8-bit bidirectional data bus to external RAM (2K x 8 bits) - Corrects up to seven erroneous frames of data - Generates error flag to identify unreliable data - Provides a motor speed control output which stabilizes the input data rate and eliminates wow and flutter. Fig. 1 Block diagram. ### PACKAGE OUTLINE 40-lead DIL; plastic (SOT-129). ### **FUNCTIONAL DESCRIPTION** The SAA7020 error corrector receives data samples from the Compact Disc Digital Audio demodulating system (SAA7010), processes the data samples and then passes them to the interpolating and muting circuit (SAA7000). The processing detects erroneous data and then, if possible, corrects the errors. If error correction is not possible, a flag (UNEC) is generated to warn of unreliable data output. The SAA7020 also controls the motor speed of the disc drive servo. Serial data received from the demodulator (SAA7010) is arranged in frames of 32 x 8-bit symbols; 24 of the symbols contain audio samples, the remaining eight symbols contain parity information for error detection/correction. The data (DADE) is clocked into the input register array at the demodulator rate by CLDE. The input register array comprises a register which accumulates symbols ready for parallel output to an external RAM and a FIFO register which acts as a jitter reduction circuit. The jitter reduction circuit uses the difference between the input data rate ( $\overline{\text{CLDE}}$ ) and the system data rate (derived from CLOX) to generate the motor speed control signal $\overline{\text{MCES}}$ (Fig. 3). This forms a feedback loop with the disc drive motor to control the disc speed and hence the input data rate. In this way unwanted effects such as wow and flutter are eliminated from the Compact Disc system, the FIFO being capable of handling deviations from the system data rate of up to $\pm 2$ frames. An 8-bit bidirectional bus is used for transferring data to and from the external RAM (2K x 8 bits) and an 11-bit bus for addressing. Three bits control the RAM; write enable WEER, output enable OEER and chip enable CEER (the latter is for operation with dynamic RAMs). The error correction process makes use of data interleaving and two Reed-Solomon codes, C1 and C2. The C1 decoder can correct one erroneous symbol in a 32-symbol frame after de-interleaving; the C2 decoder can correct two erroneous symbols in a group of 28 symbols. Input data is de-interleaved and read from the RAM by the C1 decoder where syndromes are formed to check for erroneous symbols. If one error is detected it is corrected and the data is written back to the RAM with some parity symbols being discarded. If more than one error is detected the data is written back to the RAM unchanged but internal C1 flags are set to mark these symbols as unreliable. The data in the RAM is then further de-interleaved and read back to the C2 decoder. The symbols are then checked for errors as previously, if one error is detected it is corrected and the symbols are again written back to the RAM. If two error flags are detected erasure correction is attempted when the flags are received from C1. The corrected data is then written back to the RAM. If more than two symbols are in error the data is written back to the RAM unchanged but a flag is set to mark these symbols as unreliable. At this stage the remaining parity bits are discarded. After processing, the data is held in the RAM to give a 5-frame delay so that the error warning flag UNEC can be sent to the interpolation and muting circuit (SAA7000). The UNEC flag is also output when $\overline{\text{SMSE}}$ is active, this warns of data to be immediately muted. At the end of the 5-frame delay, the data is read back to the output shift register to be serially shifted out at DAEC. # **SAA7020** | Pin function | ons | | |--------------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | pin no. | mnemonic | description | | 1 - | $V_{BB}$ | Back bias supply voltage: $-2.5 \text{ V} \pm 20\%$ . | | 2 | FSEC | Frame sync pulse output, data is valid on the falling edge (Figs 5 and 9). | | 3 | C1F | This output pin flags uncorrectable C1 errors. | | 4 | MCES | Motor control error signal; this open drain output provides a pulse width modulated signal to control the rate of data entry. If the data rate has been correct for a period, MCES duty cycle = 50%; if low, the duty cycle $<$ 50%; if high, the duty cycle $>$ 50% (Fig. 3). | | 5 | DADE | Serial data input. The data is clocked in by $\overline{\text{CLDE}}$ in 8-bit symbols, the most-significant bit first (Figs 4 and 6). | | 6 | CLDE | Data clock input, data is accepted into DADE on the negative transition of CLDE (Figs 4 and 6). | | 7 | SSDE | Input indicating the last bit of a symbol. A symbol is counted and clocked in when SSDE is LOW during the negative transition of CLDE; for correct operation, SSDE must remain LOW for only one negative transition in eight (Figs 4 and 6). | | 8 | FSDE | Input indicating the end of a data frame. Indication is given when FSDE is HIGH during a negative transition of $\overline{\text{CLDE}}$ . | | 9-19 | A0ER-AAER | Eleven address outputs to the external RAM. When data is being received at DADE, CLDE, etc. then addresses A0ER to AAER are completely exercised every four frames allowing refresh to be automatic for dynamic RAMs (Figs 7 and 8). | | 20 | $V_{SS}$ | Ground. | | 21 | $V_{\mathrm{DD2}}$ | Positive supply voltage: + 12 V ± 10%. | | 22 | TEST2 | Test input. Connect to $V_{DD1}$ or $V_{DD2}$ for normal operation. | | 23 | CLOX | System clock input, typical frequency = 4,2336 MHz (Fig. 6). | | 24 | WEER | Write enable output to external RAM; when LOW, SAA7020 is writing to the RAM (Fig. 7). | | 25 | OEER | Output enable to external RAM; when HIGH, memory output buffers must be in the high impedance state (Figs 7 and 8). | | 26 | CEER | Chip enable output for use with dynamic memories (Figs 7 and 8). | | 27 | CLEC | Output data clock; data is valid on the falling edge (Figs 5 and 9). | | 28-35 | D0ER-D7ER | Input/output ports for 8-bit bidirectional bus from/to external RAM. The outputs are in the high impedance state when $\overline{\text{OEER}}$ is LOW (Figs 7 and 8). | | 36 | UNEC | Error flag output; when HIGH, indicates that output data is unreliable. During active data output (i.e. when CLEC is operating) UNEC applies to each symbol of 8 bits of data output at that time. Before each data word of two symbols is output, UNEC applies to the whole data word that will follow in five frames time. | | FUNCTIONAL DESCR | IPTION | (continued) | |------------------|--------|-------------| |------------------|--------|-------------| | pin no. | mnemonic | description | |---------|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 37 | DAEC | Serial data output. Data is clocked out by $\overline{\text{CLEC}}$ and is in 16-bit words separated by gaps. Each word is in two's complement format with the most-significant bit first and comprises two 8-bit symbols. Data is valid on the falling edge of $\overline{\text{CLEC}}$ . During the gap between the data words, the state of pin 38 (GAP) acts as an output from DAEC (Figs 5 and 9). | | 38 | GAP | The input level at this pin is reflected in the state of the output from DAEC between data words and is used to control the output format of the SAA7000. When GAP is HIGH, DAEC gap level is HIGH, and vice versa (Fig. 5). | | 39 | SMSE | Select muting input. If $\overline{\text{SMSE}}$ is held LOW, the UNEC output will be held HIGH causing the interpolation and muting circuit (SAA7000) to mute the data. | | 40 | $V_{DD1}$ | Positive supply voltage: + 5 V ± 10%. | ### **HANDLING** Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see 'Handling MOS Devices'). ### **RATINGS** | Limiting values in accordance with the Absolute Maximum Rating Sys | tem (IEC 1 | 34); V <sub>SS</sub> = 0 V | |--------------------------------------------------------------------|--------------------|----------------------------------------| | Supply voltage 1 range (pin 40) | $V_{DD1}$ | -0.3 to + 7.5 V | | Supply voltage 2 range (pin 21) | $V_{\mathrm{DD2}}$ | -0.3 to + 15 V | | Back bias supply voltage range (pin 1) | $V_{BB}$ | -4 to $+0.3$ V | | Input voltage range (except TEST) | ٧ı | -0,3 to +7,5 V | | Input voltage range (TEST only) | $V_1$ | -0.3 to + 15 V | | Output voltage range (except MCES) | v <sub>o</sub> | -0.3 to $+7.5$ V | | Output voltage range (MCES only) applied | | | | through a 10 k $\Omega$ resistor | $v_0$ | –0,35 to + 15 V | | Output current | lo | max. 10 mA | | Operating ambient temperature range | $T_{amb}$ | $-20 \text{ to } +70 ^{\circ}\text{C}$ | | Storage temperature range | $T_{stg}$ | -55 to +125 °C | # **CHARACTERISTICS** $V_{SS} = 0 \text{ V}$ ; $T_{amb} = -20 \text{ to} + 70 \text{ }^{\circ}\text{C}$ unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |-----------------------------------------------------------------------------------------------------------------|------------------|------|------|------------------------|------| | Supplies | | | | | | | Supply voltage 1 (pin 40) | V <sub>DD1</sub> | 4,5 | 5,0 | 5,5 | V | | Supply voltage 2 (pin 21) | V <sub>DD2</sub> | 10,8 | 12,0 | 13,2 | ٧ | | Back bias supply voltage (pin 1) | -V <sub>BB</sub> | 2,0 | 2,5 | 3,0 | V | | Supply current 1 (pin 40) | I <sub>DD1</sub> | _ | 145 | 280 | mA | | Supply current 2 (pin 21) | I <sub>DD2</sub> | _ | 14 | 26 | mA | | Back bias supply current (pin 1) | -I <sub>BB</sub> | _ | - | 500 | μΑ | | Inputs (except D0ER-D7ER) | | | | | | | Input voltage LOW | VIL | 0,3 | _ | + 0,8 | V | | Input voltage HIGH (except SMSE) | VIH | 2,4 | _ | 6,5 | v | | Input voltage HIGH (SMSE only) | VIH | 2,0 | _ | 6,5 | V | | Input current (note 1) | 11 | -1 | _ | +1 | μΑ | | Input capacitance | CI | _ | - | 7 | pF | | Input/output D0ER-D7ER | | | | | | | Input voltage LOW | VIL | -0,3 | _ | + 0,8 | V | | Input voltage HIGH | VIH | 2,0 | _ | 6,5 | V | | Input current (notes 1 and 2) | 11 | -10 | _ | + 10 | μΑ | | Input capacitance | Cı | _ | _ | 10 | pF | | Output voltage LOW at $-I_{OL} = 1,6 \text{ mA}$ (notes 3 and 4) | VOL | 0 | | 0,4 | V | | Output voltage HIGH at | | | - | | | | $I_{OH} = 0.2 \text{ mA (notes 3 and 4)}$ | Vон | 3,0 | _ | V <sub>DD1</sub> + 0,5 | ٧ | | Load capacitance (notes 3 and 4) | CL | _ | _ | 150 | pF | | Outputs A0ER-AAER, WEER, OEER, CEER, DAEC, UNEC, FSEC, CLEC (notes 3 and 4) | | | | | | | Output voltage LOW at | M = 1 | | | 0.4 | | | -I <sub>OL</sub> = 1,6 mA<br>Output voltage HIGH at | VOL | 0 | _ | 0,4 | \ \ | | IOH = 0,2 mA | V <sub>OH</sub> | 3,0 | _ | V <sub>DD1</sub> + 0,5 | V | | Load capacitance | CL | _ | _ | 150 | pF | | Output MCES (open drain) (note 5) | | | | | | | Output voltage LOW with pin 4 connected to $V_{DD2}$ via a 10 k $\Omega$ resistor | VOL | 0 | | 0,4 | V | | Output current with output OFF and pin 4 connected to $V_{DD2}$ via a 10 k $\Omega$ resistor; $T_{amb}$ = 25 °C | ГОН | | | 20 | μΑ | | parameter | symbol | min. | typ. | max. | unit | |------------------------------------------------------|------------------|---------------------------|---------|----------------------------|-----------------| | Input CLOX (note 6) | | | | | | | Operating frequency | fiN | 3,0 | 4,2336 | 4,5 | MHz | | Input clock LOW | tIXL | 40 | | | ns | | Input clock HIGH | tIXH | 40 | | | ns | | Inputs DADE, CLDE, SSDE, FSDE (note 7) | | | | | | | Input rise time | tiR | | | 50 | ns | | Input fall time | tiF | | ~ | 50 | ns | | CLDE period | tICP | 1 CLOX<br>period | at 1988 | 20 | μs | | CLDE HIGH | tICH | 100 | | | ns | | CLDE LOW | tICL | 100 | -79-1 | eners. | ns | | DADE/SSDE/FSDE to CLDE set-up time | tIDS | 50 | | _ | ns | | CLDE to DADE/SSDE/FSDE hold time | tIDH | 80 | | _ | ns | | SSDE LOW time | tssl | at March | 1 | | CLDE<br>period | | CLDE gap after FSDE | tFCG | 6 | | NAC TON | CLOX<br>periods | | Input SMSE (note 7) | | | | | | | Input rise time | tIR | - | 1 | 100 | μs | | Input fall time | tir | | 1 | 100 | μs | | SMSE to UNEC output delay time | <sup>t</sup> SMD | - | e | 20 | CLOX<br>periods | | Outputs CLEC, DAEC, UNEC, FSEC (notes 3, 4, 7 and 8) | | | | | | | Output rise time | <sup>†</sup> OR | _ | | 50 | ns | | Output fall time | tOF | - | ware: | 40 | ns | | CLEC HIGH | <sup>t</sup> OCH | 130 | | 350 | ns | | CLEC LOW | †OCL | 130 | and the | | ns | | FSEC HIGH | <sup>t</sup> FSH | 6 CLOX<br>periods<br>-180 | | 6 CLOX<br>periods<br>+ 180 | ns | | CLEC to FSEC delay time | <sup>†</sup> CFD | 3 CLOX<br>periods<br>-300 | _ | 3 CLOX<br>periods<br>+ 300 | ns | | DAEC/UNEC to FSEC set-up time | tUFS | 100 | _ | | ns | | FSEC to DAEC/UNEC hold time | tUFH | 12 | , | WOF | CLOX<br>periods | | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------------------------------------|------------------|------|------|------|------| | RAM interfaces AOER-AAER,<br>DOER-D7ER, OEER, CEER, WEER<br>(notes 3, 4 and 7) | | | | | | | Output rise time | <sup>t</sup> OR | _ | - | 30 | ns | | Output fall time | <sup>t</sup> OF | _ | | 25 | ns | | Cycle time | <sup>t</sup> C | 390 | _ | 670 | ns | | Read cycle timing | | | | | | | CEER HIGH time | tCEH | 65 | | | ns | | CEER LOW time | <sup>t</sup> CEL | 265 | _ | _ | ns | | A0ER-AAER to CEER set-up time | tACS | 0 | | _ | ns | | CEER to A0ER-AAER hold time | tACH | 300 | _ | _ | ns | | D0ER-D7ER to OEER set-up time | tDOS | 85 | _ | _ | ns | | OEER to D0ER-D7ER hold time | <sup>t</sup> DOH | 0 | _ | _ | ns | | DOER-D7ER to A0ER-AAER set-up time | tDAS | 85 | _ | | ns | | A0ER-AAER to D0ER-D7ER hold time | <sup>t</sup> DAH | 0 | _ | _ | ns | | OEER to DOER-D7ER from RAM active | tOLZ | 0 | _ | _ | ns | | OEER to DOER-D7ER from RAM high | | | | | | | impedance state | <sup>t</sup> OHZ | 0 | | 100 | ns | | OEER LOW to A0ER-AAER valid | tOAD | -25 | - | + 25 | ns | | Write cycle timing | | | | | | | CEER HIGH time | tCEH | 196 | _ | _ | ns | | CEER LOW time | tCEL | 196 | _ | _ | ns | | A0ER-AAER to CEER set-up time | tACS | 100 | _ | _ | ns | | A0ER-AAER to WEER set-up time | tAWS | 50 | _ | _ | ns | | WEER to A0ER-AAER hold time | tAWH | 50 | | _ | ns | | WEER to CEER set-up time | twcs | 50 | | _ | ns | | CEER to WEER hold time | tWCH | 65 | - | _ | ns | | D0ER-D7ER to CEER set-up time | tDCS | 50 | _ | _ | ns | | CEER to D0ER-D7ER hold time | <sup>t</sup> DCH | 150 | _ | _ | ns | | WEER to CEER recovery time | tWR | 65 | _ | _ | ns | | D0ER-D7ER to WEER set-up time | tDWS | 150 | _ | _ | ns | | WEER to D0ER-D7ER hold time | tDWH | 100 | _ | _ | ns | | OEER to D0ER-D7ER output active | tDOZ | 100 | _ | _ | ns | | OEER to D0ER-D7ER output in | 552 | | | | | | high impedance state | tODZ | 20 | _ | | ns | ### **NOTES TO THE CHARACTERISTICS** - 1. Measured from -0.3 to +6.5 V at $T_{amb} = 25$ °C; $V_{DD1} = 6.5$ V. - 2. Input/output port in high impedance state (OFF); measured from 0 to 6 V at T<sub>amb</sub> = 25 °C. - 3. Output loading: 1 TTL gate + $C_1$ = 50 pF. - 4. All outputs are protected against short-circuit to V<sub>SS</sub> and V<sub>DD1</sub>. The maximum load capacitance that can be applied before the short-circuit protection becomes active is 150 pF. - 5. Phase detector gain for average MCES output voltage = 1,1 V per frame. Phase detector control range = $\pm$ 2 frames. - 6. All maximum or minimum values assume respective frequency where appropriate. - 7. Reference levels = 0,8 V and 2,4 V. - 8. The DAEC level during the advanced UNEC period is defined by the state at pin 38 (GAP). If this state changes during CLEC LOW, the timings are applicable. If the state at pin 38 changes at other times, DAEC follows with a delay of between 20 and 500 ns. Fig. 3 MCES output waveforms: waveforms are updated each frame (576 CLOX periods); open drain output, rise times depend on external pull-up circuit. This output has an internal clamp to prevent the voltage at pin 4 (MCES) rising above $V_{DD2} + 1.8 V$ maximum. - (1) When HIGH indicates unreliability of data word that will follow five frames later. - (2) When HIGH indicates unreliability of current symbol. Fig. 5 Typical output waveforms to SAA7000. Fig. 6 Input waveform timing; reference levels = 0,8 V and 2,4 V. Fig. 7 RAM interface write cycle timing; reference levels = 0,8 V and 2,4 V, output loading = 1 TTL gate and $C_L$ = 50 pF. Fig. 8 RAM interface read cycle timing; reference levels = 0,8 V and 2,4 V; output loading = 1 TTL gate and $C_L$ = 50 pF; WEER is HIGH during read cycle. - (1) CLEC remains LOW for 8 CLEC cycle periods. - (2) DAEC level during this period is defined by the level on pin 38 (GAP). If GAP changes during CLEC active, the above timings apply. If GAP changes at other times, DAEC follows with a delay of 20 to 500 ns. Fig. 9 Output waveform timing; reference levels = 0,8 V and 2,4 V, output loading = 1 TTL gate and $C_L$ = 50 pF. # DIGITAL FILTER FOR COMPACT DISC DIGITAL AUDIO SYSTEM ### GENERAL DESCRIPTION The SAA7030 is a stereo interpolating digital filter designed for the Compact Disc Digital Audio system. The circuit incorporates two identical filters, each with a sampling rate of four times that of the normal digital audio sampling. ### **Features** - Suppresses spurious lobes in the audio spectrum - Improves the signal quality for digital-to-analogue conversion - Allows a low-order analogue post filter to be used after the digital-to-analogue convertor (DAC) - Option of offset binary or two's complement data output format - Electrically-selectable d.c. offset/no offset on data output - Overflow detection and protection - Directly compatible with the interpolation and muting circuit (SAA7000) - Generates a latch output strobe to the DAC Fig. 1 Block diagram. ### **PACKAGE OUTLINE** 24-lead DIL; plastic (SOT-101A). Fig. 2 Pinning diagram. | PINN | ING | | |------|-----------|---------------------------------------------| | 1 . | $V_{BB}$ | back bias supply | | 2 | OS | offset/no offset select input | | 3 | DLFD | left channel data output | | 4 | n.c. | not connected | | 5 | n.c. | not connected | | 6 | CLFD | data clock output | | 7 | LAT | strobe output | | 8 | n.c. | not connected | | 9 | n.c. | not connected | | 10 | DRFD | right channel data output | | 11 | ŌВ | offset binary/two's complement select input | | 12 | $V_{SS}$ | ground | | 13 | $v_{DD2}$ | + 12 V supply | | 14 | TEST1 | test output | | 15 | TEST2 | test input | | 16 | TEST3 | test input | | 17 | DRCF | right channel data input | | 18 | CLCF | data clock input | | 19 | CLOX | master clock input | | 20 | DLCF | left channel data input | | 21 | STR1 | strobe input | | 22 | TEST4 | test input | | 23 | TEST5 | test input | | 24 | $v_{DD1}$ | + 5 V supply | ### **FUNCTIONAL DESCRIPTION** The SAA7030 is a stereo interpolating filter which quadruples the data sample rate from 44,1 to 176,4 kHz and thus achieves the following: - 1. It suppresses spurious spectrum lobes in the output data that occur between the baseband frequency and 176,4 $\pm$ 20 kHz. This allows the DAC to be followed by a low-cost filter of the linear phase, low order, analogue post filter type (a very high order, low-pass filter would otherwise be required to suppress the 44,1 $\pm$ 20 kHz lobe). - 2. It performs noise-shaping so that a 14-bit DAC yields the same in-band quantizing signal-to-noise ratio as from a 16-bit DAC supplied with unprocessed 44,1 kHz samples. The circuit incorporates two identical filters (one per channel). Each is a finite impulse response, linear phase transversal filter. The filter length is 96 bits with 16-bit data words and 12-bit coefficients. The composition of each filter is as follows: serial-to-parallel input shift register; sixteen 24-bit shift registers for data storage; 96 x 12-bit coefficient ROM; 12 x 16-bit array multiplier; 28-bit accumulator; parallel-to-serial output shift register. Overflow protection is incorporated in the filters so that, in the unlikely event of accumulator overflow, the output limits cleanly. Overflow only occurs if the input samples continuously reverse sign coincidently with the coefficients, so that the products of the two entered into the accumulator are continually of the same sign. The data inputs may run asynchronously with the master clock (CLOX) provided that the data inputs are always complete before the rising edge of the 44,1 kHz input strobe (STR1). A 176,4 kHz output strobe (LAT) is provided, the rising edge of which follows the completion of the serial output data stream. This strobe pulse is timed to be used to gate the master clock (CLOX) if required. The input OS provides selection of -3% d.c. offset or no offset of the data output voltage level. The format of the output data is selected via the input $\overline{OB}$ to be in offset binary or two's complement form. ### Pin functions | pin no. | mnemonic | description | |---------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | $V_{BB}$ | Back bias supply voltage: $-2,5 \text{ V} \pm 20\%$ . | | 2 | os | Offset select input. When connected to $V_{DD1}$ , the data output has a fixed d.c. offset of $-3\%$ . When connected to $V_{SS}$ , the data output has no offset. | | 3 | DLFD | Left channel data output. The data is 14-bit serial with most-significant bit first and is valid on the falling edge of the output clock $(\overline{\text{CLFD}})$ . | | 6 | CLFD | Data clock output. Typical frequency = 4,2336 MHz ( = CLOX).<br>The falling edge of this clock defines output data valid. | | 7 | LAT | Strobe output at 176,4 kHz. The rising edge of this pulse indicates that the output of a 14-bit data word is complete. | | 10 | DRFD | Right channel data output (see DLFD). | | 11 | ОВ | Offset binary/two's complement select input. When connected to $V_{SS}$ , the output data is coded in offset binary. When connected to $V_{DD1}$ , the output data is coded in two's complement. | | 12 | $V_{SS}$ | Ground (0 V). | | 13 | $V_{DD2}$ | Positive supply voltage: + 12 V ± 10%. | | 14 | TEST1 | Test output; not used in normal operation. | | 15 | TEST2 | Test input; in normal operation this pin should be connected to $V_{SS}$ or $V_{DD1}$ . | | 16 | TEST3 | Test input; in normal operation this pin should be connected to $V_{SS}$ or $V_{DD1}$ . | | 17 | DRCF | Right channel data input. Data should be 16-bit serial with most-significant-bit first and in offset binary code. It is valid on the falling edge of the input data clock (CLCF). | | 18 | CLCF | Input data clock. The falling edge of this clock defines input data valid. | | 19 | CLOX | Master clock input. Runs continuously at a typical frequency of 4,2336 MHz. | | 20 | DLCF | Left channel data input (see DRCF). | # **FUNCTIONAL DESCRIPTION** (continued) | pin no. | mnemonic | description | | |---------|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | 21 | STR1 | Strobe input at 44,1 kHz. The internal timing chain of the SAA7030 is synchronized by the rising edge of STR1 which must be synchronous w CLOX within the tolerance specified in CHARACTERISTICS. The risin edge should follow the completion of the input data stream. | /ith | | 22 | TEST4 | Test input; in normal operation this pin should be connected to V <sub>DD1</sub> . | | | 23 | TEST5 | Test input; in normal operation this pin should be connected to V <sub>DD1</sub> . | | | 24 | $V_{DD1}$ | Positive supply voltage: $+ 5 V \pm 10\%$ . | | Pins 4, 5, 8 and 9 have no internal connection. # **HANDLING** Inputs and outputs are protected against electrostatic charge in normal handling. However, to be totally safe, it is desirable to take normal precautions appropriate to handling MOS devices (see 'Handling MOS Devices'). # **RATINGS** Limiting values in accordance with the Absolute Maximum Rating System (IEC 134); VSS = 0 V $V_{DD1}$ -0,3 to +7,5 V Supply voltage 1 range (pin 24) $V_{DD2}$ -0,3 to +15 V Supply voltage 2 range (pin 13) -4 to +0,3 V $V_{BB}$ Back bias supply voltage range (pin 1) -0.3 to +7.5 V ٧ı Input voltage range -0.3 to +7.5 V Output voltage range Vο lo max. 10 mA Output current -20 to +70 °C Operating ambient temperature range T<sub>amb</sub> -55 to + 125 °C Storage temperature range T<sub>stq</sub> ## **CHARACTERISTICS** $V_{SS} = 0 \text{ V}$ ; $T_{amb} = -20 \text{ to} + 70 \text{ }^{\circ}\text{C}$ unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |-------------------------------------------------------------------------------------------------|------------------|------|------|------------------------|--------| | Supplies | | | | | | | Supply voltage 1 (pin 24) | V <sub>DD1</sub> | 4,5 | 5,0 | 5,5 | V | | Supply voltage 2 (pin 13) | V <sub>DD2</sub> | 10,8 | 12,0 | 13,2 | V | | Back bias supply voltage (pin 1) | -V <sub>BB</sub> | 2,0 | 2,5 | 3,0 | V | | Supply current 1 (pin 24) | I <sub>DD1</sub> | 50 | 120 | 240 | mA | | Supply current 2 (pin 13) | I <sub>DD2</sub> | 3,5 | 8,0 | 15,0 | mA | | Back bias supply current (pin 1) at $V_{DD1} \le 5.5 \text{ V}$ ; $V_{DD2} \le 13.2 \text{ V}$ | -I <sub>BB</sub> | _ | _ | 500 | μΑ | | Inputs | | | | | | | Input voltage LOW | VIL | -0,3 | - | + 0,8 | V | | Input voltage HIGH | VIH | 2,0 | _ | 6,5 | V | | Input current at $T_{amb} = 25 ^{\circ}\text{C}$ ;<br>$V_1 = -0.3 \text{ to } + 6.5 \text{ V}$ | ± 11 | _ | _ | 1 | μΑ | | Input capacitance | CI | _ | _ | 7 | pF | | Outputs (note 1) | | | | | | | Output voltage LOW at $-I_{OL} = 1.6 \text{ mA}$ | VOL | -0,3 | _ | + 0,4 | V | | Output voltage HIGH at I <sub>OH</sub> = 0,2 mA | Voн | 3,0 | - | V <sub>DD1</sub> + 0,5 | V | | Load capacitance | CL | _ | 50 | 150 | pF | | Input CLOX | | | | | | | Operating frequency | fIX | 1,0 | 4,23 | 4,5 | MHz | | Input clock LOW | tIXL | 25 | _ | _ | ∫ % of | | Input clock HIGH | tIXH | 25 | _ | _ | tIXP | # CHARACTERISTICS (continued) | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------------|------------------|------|------|------|---------------| | Inputs CLCF, DLCF, DRCF, STR1 | | | | | | | CLCF frequency | fIC | 0,1 | 2,12 | 4,50 | MHz | | CLCF LOW time | †ICL | 75 | _ | _ | ns | | CLCF HIGH time | <sup>t</sup> ICH | 75 | _ | _ | ns | | DLCF/DRCF to CLCF set-up time | tIDS | 25 | | _ | ns | | CLCF to DLCF/DRCF hold time | tIDH | 75 | _ | _ | ns | | CLCF LOW to STR1 time | tCSL | 0 | | _ | ns | | STR1 LOW time | tISL | 4 | _ | _ | CLOX | | STR1 HIGH time | tISH | 1 | - | _ | cycles | | CLOX to STR1 rising | tXSL | -5 | _ | _ | ns | | CLOX to STR1 HIGH | tXSH | - | _ | 55 | ns | | Outputs CLFD, DRFD, DLFD, LAT (notes 2 and 3) | | | | | | | Output rise time (except LAT) | tOR | - | 10 | 30 | ns | | Output fall time (except LAT) | tOF | _ | 8 | 15 | ns | | Output rise time (LAT only) | tLR | - | 7 | 15 | ns | | Output fall time (LAT only) | tLF | - | 6 | 10 | ns | | CLFD HIGH time | toch | 40 | 75 | - | ns | | CLFD LOW time | tOCL | 40 | 105 | _ | ns | | DRFD/DLFD to CLFD set-up time | tods | 20 | 70 | _ | ns | | CLFD to DRFD/DLFD hold time | tODH | 50 | 120 | _ | ns | | CLFD LOW prior to LAT rising | tCLD | 100 | 350 | - | ns | | CLOX to LAT starting to change (note 4) | tXLS | 0 | 30 | _ | ns | | CLOX to LAT reaching final value | tXLF | 0 | 80 | - | ns | | CLFD LOW to rising edge of CLOX with rising edge to STR1 | tXCL | 50 | 400 | _ | ns | | LAT HIGH time | t <sub>LH</sub> | _ | 1 | _ | CLOX<br>cycle | # **NOTES TO THE CHARACTERISTICS** - All outputs are protected against short-circuit to V<sub>SS</sub> and V<sub>DD1</sub>. The maximum load capacitance that can be applied before the short-circuit protection becomes active is 150 pF. - 2. Output loading $C_L = 50 \text{ pF}$ . - 3. Reference levels are 0,8 and 2 V. - 4. Rising edge of LAT occurs in the first CLOX LOW period following the rising edge to STR1 and then recurs at every 24th CLOX cycle. rig. 5 Typical input and output wavelorins (for inustration only May 1986 - (1) $\overline{\text{CLCF}}$ frequency (f<sub>IC</sub>) = 1/t<sub>ICP</sub>. The trailing edge of $\overline{\text{CLCF}}$ must occur 16 times between consecutive rising edges of STR1. - (2) CLOX frequency $(f_{|X}) = 1/t_{|XP}$ . Fig. 4 Input waveform timing; reference levels are 0,8 and 2 $\rm V.$ Fig. 5 Output waveform timing: reference levels are 0,8 and 2 V; output loading = 50 pF. # DEVELOPMENT DATA This data sheet contains advance information and specifications are subject to change without notice. # DECODER FOR COMPACT DISC DIGITAL AUDIO SYSTEM ## GENERAL DESCRIPTION The SAA7210 incorporates the functions of demodulator, subcoding processor, error corrector and concealment in one chip. The device accepts data from the disc and outputs serial data directly to a dual 16-bit digital-to-analogue converter TDA1541 (DAC) via the Inter IC signal bus (I<sup>2</sup>S). The I<sup>2</sup>S output can also be fed via the stereo interpolating digital filter SAA7220 which provides additional concealment plus over-sampling digital filtering. For descriptive purposes, the SAA7210 is referred to as the A-chip and the SAA7220 as the B-chip. #### **Features** - Adaptive slicer with high-frequency level detector for input data - Built-in drop-out detector to prevent error propagation in adaptive slicer - Fully protected timing synchronization to incoming data - Eight-to-Fourteen Modulation (EFM) decoding - Cross-Interleaved Reed-Solomon Code (CIRC) used for error correction system - Subcoding microprocessor handshaking protocol - · Motor speed control logic which stabilizes the input data rate - Error flag processing to identify unreliable data - Concealment to replace uncorrectable data - I<sup>2</sup>S bus for data exchange between A-chip, B-chip and DAC - Bidirectional data bus to external RAM (16 K x 4 bits) #### QUICK REFERENCE DATA | Supply voltage (pin 40) | $V_{DD}$ | typ. | 5 | V | |-----------------------------------------|------------------|--------------|-------------------|----| | Supply current (pin 40) | $I_{DD}$ | typ. | 200 | mΑ | | Data slicer input voltage range | $V_{I(p-p)}$ | - | 0,25 to 2,5 | V | | Oscillator operating frequency XTAL VCO | fXTAL<br>fVCO | typ.<br>typ. | 11,2896<br>8,6436 | | | Maximum output current (each output) | lo | max. | 10 | mΑ | | Operating ambient temperature range | T <sub>amb</sub> | - | 20 to +70 | oC | | | | | | | # **PACKAGE OUTLINE** 40-lead DIL; plastic (SOT-129). Fig. 1 Block diagram. # **PINNING** Fig. 2 Pinning diagram; for pin functions see next page. | Pin fund | tions | | |----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | pin no. | mnemonic | description | | 1-8 | A0-A7 | Address: address outputs to external RAM. | | 9 | RAS | <b>Row Address Select:</b> output to external RAM (4416) which uses multiplexed address inputs. | | 10 | R/W | Read/Write: output signal to external RAM. | | 11 | MUTE | <b>Mute:</b> input from the microprocessor. When mute is LOW the data output DAAB (pin 37) is attenuated to zero in 15 successive divide-by-2 steps. On the rising edge of mute the data output is incremented to the first "good" value in 2 steps. This input has an internal pull-up of 50 k $\Omega$ (typ.). | | 12-14 | D1-D3 | Data: data inputs/outputs to external RAM. | | 15 | CAS | Column Address Select: output signal to external RAM. | | 16 | D4 | Data: data input/output to external RAM. | | 17 | MSC | Motor Speed Control: open drain output which provides a pulse width modulated signal with a pulse rate of 88 kHz to control the rate of data entry. The duty factor varies from 1,6% to 98,4% in 62 steps. When a motor-start signal is detected via pin 33 (SWAB/SSM) the duty factor is forced to 98,4% for 0,2 seconds followed by a normal calculated signal. After a motor-stop signal is detected the duty factor is forced to 1,6% for 0,2 seconds, followed by a continous 50% duty factor. | | 18 | XTAL2 | Crystal oscillator output: drive output to clock crystal (11,2896 MHz typ.). | | 19 | XTAL1 | Crystal oscillator input: input from crystal oscillator or slave clock. | | 20 | $V_{SS}$ | Ground: circuit earth potential. | | 21 | $V_{BB}$ | Back Bias supply voltage: back bias output voltage ( $-2.5~V~\pm20\%$ ). The internal back bias generator can be decoupled at this pin. | | 22 | PD/OC | Phase Detector output/Oscillator Control input: outputs of the frequency detector and phase detector are summed internally, then filtered at this pin to provide the frequency control signal for the VCO. | | 23 | I <sub>ref</sub> | <b>Current reference:</b> external reference input to the phase detector. This input is required to minimize the spread in the charge pump output of the phase detector. An internal clamp prevents the voltage on this pin rising above 3,5 V. | | 24 | FB | <b>Feedback:</b> output from the input data slicer. This output is a current source of 100 $\mu$ A (typ.) which changes polarity when the level detector input at pin 25 (HFI) rises above the threshold voltage of 2 V (typ.). When a data run length violation is detected (e.g. during drop-out), or when HFD (pin 26) is LOW, this output goes to high impedance state. | | 25 | HFI | <b>High-Frequency Input</b> : level detector input to the data slicer. A differential signal of between 0,25 and 2,5 V (peak-to-peak value) is required to drive the data slicer correctly. When a T <sub>max</sub> violation is detected or when HFD is LOW, this input is biased directly to its threshold voltage. | | 26 | HFD | <b>High-Frequency Detector:</b> when HIGH this input signal enables the frequency and phase detector inputs, also the feedback output (FB) from the data slicer. An internal voltage clamp of 3 V (typ.) requires the HFD input to be fed via a high impedance. This input has an internal pull-up of 50 k $\Omega$ (typ.). | | | pin no. | mnemonic | description | |------------------|---------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 27 | CEFM | <b>Clock Eight-to-Fourteen Modulation:</b> demodulator clock output 4,3218 MHz (typ.). | | | 28 | CRI | Counter Reset Inhibit: when LOW this input signal allows the divide-by-588 master counter in the DEMOD timing to run-free. This input has an internal pull-up of 50 k $\Omega$ (typ.). | | | 29 | QDATA | <b>Q-channel Data:</b> this subcoding output is parity checked and changes in response to the Q-channel clock input (see subcoding microprocessor handshaking protocol). | | | 30 | QRA | <b>Q-channel Request input/Acknowledge output:</b> the output has an internal pull-up of nominally 10 k $\Omega$ . (see subcoding microprocessor handshaking protocol). | | | 31 | QCL | <b>Q-channel Clock</b> : clock input generated by the micro-processor when it detects a QRA LOW signal. | | | 32 | DEEM | <b>De-emphasis:</b> signal derived from one bit of the parity-checked Q-channel and fed out via the debounce circuit. | | ATA | 33 | SWAB/SSM | Subcoding Word clock output & Start/Stop Motor input: open drain output which is sensed during each HIGH period and if externally forced LOW a motor-stop condition will be decoded and fed to the motor control logic circuit. | | DEVELOPMENT DATA | 34 | SDAB | <b>Subcoding Data:</b> a 10-bit burst of data, including flags and sync bits, is output serially to the B-chip once per frame clocked by burst clock output SCAB (see Fig. 4). | | 'ELOP | 35 | SCAB | <b>Subcoding Clock:</b> a 10-bit burst clock 2,8224 MHz (typ.) output which is used to synchronize the subcoding data. | | DEV | 36 | EFAB | <b>Error Flag:</b> output from interpolation and mute circuit to B-chip indicating unreliable data. | | | 37 | DAAB | Data: this output which is fed to the B-chip or DAC, together with its clock (CLAB) and word select (WSAB) outputs, conforms to the I <sup>2</sup> S bus format (see Fig. 5). | | | 38 | CLAB | Clock: output to B-chip or DAC. | | | 39 | WSAB | Word Select: output to B-chip or DAC. | | | | | | # Note to the pin functions $V_{DD}$ 40 The pin sequence of the address outputs (A0-A7) and the data outputs (D1-D4) has been selected to be compatible with various dynamic 16 K $\times$ 4-bit RAMs including the 4416. Power Supply: positive supply voltage(+ 5 V). #### **FUNCTIONAL DESCRIPTION** #### Demodulation Data read from the disc is amplified and filtered externally and then converted into a clean digital signal by the data slicer. The data slicer is an adaptive level detector which relies on the nature of the eight-to-fourteen modulation system (EFM) to determine the optimum slicing level. When a signal drop-out is detected (via the HFD input, or internally when a data run length violation is detected) the feedback (FB) to the data slicer is disabled to stop drift of the slicing level. Two frequency detectors, a phase detector and a voltage-controlled oscillator (VCO) form an internal phase-lock loop (PLL) system. The voltage-controlled oscillator (VCO) runs at twice the input data rate (typically at 8,6436 MHz), its frequency being dependent on the voltage at pin 22 (PD/OC). One of the frequency detectors compares the VCO frequency with that of the crystal clock to provide coarse frequency-control signals which pull the VCO to within the capture range of fine frequency control. Signals for fine frequency control are provided by the second frequency detector which uses data run length violations to pull the VCO within the capture range of the PLL. When the system is phase-locked the frequency detector output stage is disabled via a lock indication signal. The VCO output is divided by two to provide the main demodulator clock signal which is compared with the incoming data in the phase detector. The output of the phase detector, which is combined internally with the frequency detector outputs at pin 22 (PD/OC), is a positive and negative current pulse with a net charge that is dependent on the phase error. The current amplitude is determined by the current source connected to pin 23 (I<sub>ref</sub>). The demodulator uses a double timing system to protect the EFM decoder from erroneous sync patterns in the data. The protected divide-by-588 master counter is reset only if a sync pattern occurs exactly one frame after a previous sync pattern (sync coincidence) or if the new sync pattern occurs within a safe window determined by the divide-by-588 master counter. If track jumping occurs the divide-by-588 master counter is allowed to free-run to minimize interference to the motor speed controller; this is achieved by taking the CRI input (pin 28) LOW to inhibit the reset signal. The sync coincidence pulse is also used to reset the lock indication counter and disable the output from the fine frequency detector. If the system goes out of lock, the sync pulses cease and the lock indication counter counts frame periods. After 63 frame periods with no sync coincidence pulse, the lock indication counter enables the frequency detector output. The EFM decoder converts each symbol (14 bits of disc data + 3 merging bits) into one of 256 8-bit digital words which are then passed across the clock interface to the subcoding section. An additional output from the decoder senses one of two extra symbol patterns which indicate a subcoding frame sync. This signal together with a data strobe and two error flags are also passed across the clock interface. The error flags are derived from the HFD input and from detected run length violations. (1) = merging and low frequency suppression bits. Fig. 3 Data input signal. 7Z80408 ### FUNCTIONAL DESCRIPTION (continued) #### Subcoding The subcoding section has four main functions - Q-channel processor - De-emphasis output - Pause (P-bit) output - Serial subcoding output to B-chip The Q-channel processor accumulates a subcoding word of 96 bits from the Q-bit of successive subcoding symbols, performs a cyclic redundancy check (CRC) using 16 bits and then outputs the remaining 80 bits to a microprocessor on an external clock. The de-emphasis signal (DEEM) is derived from one bit of the CRC-checked Q-channel. The DEEM output (pin 32) is additionally protected by a debounce circuit. The P-bit from the subcoding symbol, also protected by a debounce circuit, is output via the serial subcoding signal (SDAB) at pin 34. The protected timing used for the EFM decoder makes this output unreliable during track jumping. The serial output to the B-chip consists of a burst of 10 bits of data clocked by a burst clock (SCAB). The 10 bits are made up from subcoding signal bits Q to W, the Q-channel parity check flag, a demodulator error flag and the subcoding sync signal. At the end of the clock burst this output delivers the debounced P-bit signal which can be read externally on the rising edge of SWAB at pin 33 (see Fig. 4). Fig. 4 Typical subcoding waveform outputs. #### Pre-FIFO The 10 bits (8 bits of symbol data + 2 error flag bits) which are passed from the demodulator across the clock interface to the subcoding section are also fed to the pre-FIFO with the addition of two timing signals. These two timing signals indicate: - (1) That a new data symbol is valid - (2) Whether the new data symbol is the first symbol of a frame The pre-FIFO stores up to 4 symbols (including flags) and acts as a time buffer between data input and data output. Data passes into the pre-FIFO at the rate of 32 symbols per demodulator frame and the symbols are called from the pre-FIFO into RAM storage at the rate of 32 symbols per error-correction frame. The timing, organized by the master controller, allows up to 40 attempts to write 32 symbols into the RAM per error-correction frame. The 8 extra attempts allow for transient changes in clock frequency (e.g. pitch control). ### Data control This section controls the flow of data between the external RAM and the error corrector. Each symbol of data passes through the error corrector two times (correction processes C1 and C2) before entering the concealment section. The RAM interface uses the full crystal frequency of 11,2 MHz to determine the RAM access waveforms (the main clock for the system is 5,6 MHz). One RAM access (READ or WRITE) uses 12 crystal clock cycles which is approximately 1 $\mu$ s. The timing (see Fig. 6) is based upon the specification for the dynamic 16 K x 4-bit RAM (4416). This RAM requires multiplexed address signals and therefore. in each access cycle, a row address (RAS pin 9) is set up first and then three 4-bit nibbles are accessed using sequential column addresses (CAS pin 15). As only 10 bits are used for each symbol (including flags), the fourth nibble is not accessible. There are 4 different modes of RAM access: - WRITE 1 - READ 1 - WRITE 2 - READ 2 During WRITE 1, data is taken from pre-FIFO at regular intervals and written into one half of the RAM. This half of the RAM acts as the main FIFO and has a capacity of up to 64 frames. During READ 1, the 32 symbols of the next frame due out are read from the FIFO. The numerical difference between the WRITE 1 and READ 1 addresses is used to control the speed of the disc drive motor. When a frame of data has been read from the FIFO it is stored in a buffer RAM until it can be accepted by the CIRC error correction system. At this time the error correcting strategy of the CIRC decoder for the frame is determined by the flag processor. The frame for correction is then loaded into the decoder one symbol at a time and the 32 symbols from the previous correction are returned to the buffer RAM. After the first correction (C1), only 28 of the symbols are required per frame. The symbols are stored in the buffer RAM together with new flags generated after the correction cycle by the flag updating logic. This partially-corrected frame is then passed to the external RAM by a WRITE 2 instruction. The de-interleaving process is carried out during this second passage through the external RAM. The WRITE 2 and READ 2 addresses for each symbol provide the correct delay of 108 frames for the first symbol and zero delay for the last symbol. After execution of the READ 2 instruction, the frame of 28 symbols is again stored in the buffer RAM pending readiness of the CIRC decoder and calculation of decoding strategy. Following the second correction (C2), 24 symbols including unreliable data flags (URD) are stored in the buffer RAM and then output to the concealment section at regular intervals. ## Flag processing Flag processing is carried out in two parts as follows: - Flag strategy logic - Flag updating logic. While a frame of data from the external memory is being written into the buffer RAM, the error flags associated with that frame are counted. Two bits are used for the flags, thus 'good ' data (flags = 00) and three levels of error can be indicated. The optimum strategy to be used by the CIRC error corrector is determined by the 2-bit flag information used by the flag strategy logic ROM in conjunction with its associated arithmetic unit (ALU). The flags for the C1 correction are generated in the demodulator and are based on detected signal drop-outs and data run length violations. Updating of the flags after C1 is dependent on the CIRC decoder correction of that frame. The updated flags are used to determine the C2 strategy. After C2 correction a single flag (URD) is generated to accompany the data into the concealment section. # **DEVELOPMENT DATA** Fig. 5 Typical waveform outputs to B-chip or DAC. Fig. 6 RAM timing waveforms: timings based on RAM TMS4416; G input to RAM held LOW. ## FUNCTIONAL DESCRIPTION (continued) ## **CIRC Decoding** Data on the compact disc is encoded according to a cross-interleaved Reed-Solomon code (CIRC) and this decoder exploits fully the error-correction capabilities of the code. Decoding is performed in two cycles and in each cycle the CIRC decoder corrects data in accordance with the following formula: $$2t + e = 4$$ Where: e = the number of erasures (erroneous symbols whose position is known). t = allowed number of additional failures which the decoder program has to find. The flag processor points to the erasure symbols and tells the CIRC decoder how many additional failures are allowed. If the error corrector is presented with more than the maximum it will stop and flag all symbols as unreliable. The CIRC decoder is comprised of two sections: ## Syndrome formation Four correction syndromes are calculated while the frame of data is being written into a symbol memory. From these syndromes errors can be detected and corrected. ## Microcoded correction processing The processor uses an Arithmetic Logic Unit (ALU) which includes a multiplier based on logarithms. The correction algorithm follows the microcode program stored in a ROM. #### Concealment This section combines 8-bit data symbols into left and right stereo channels. Each channel has a 16-bit capacity and holds two symbols (a stereo sample). The channels operate independently. A concealment operation is performed when a URD flag accompanies either symbol in a stereo sample. If a single erroneous sample is flagged between two 'good' samples then linear interpolation is used to replace the erroneous value. If two or more successive samples are flagged, a sample and hold is applied and the last of the erroneous samples is interpolated to a value between that of the hold and that of the following 'good' sample. If MUTE is requested, the data in each channel is attenuated to zero in 15 successive divide-by-two steps. At the end of a mute period the output is incremented to the first 'good' value in two steps using the interpolator. All erroneous data supplied to the concealment section continues to be flagged when it is output to the B-chip where it receives additional and more efficient concealment. ## Motor speed control (see Fig. 7) The motor speed control (MSC) output from pin 17 is a pulse-width modulated signal. The duty factor of the pulse-width modulation is calculated from the difference in numerical value between the WRITE 1 and READ 1 addresses, the difference being nominally half of the FIFO space. The calculation is performed at a rate of 88,2 kHz. The duty factor of MSC varies in 62 steps from 1,6% (FIFO full) to 98,4% (FIFO empty). When a motor-start signal is detected (via SWAB/SSM) the duty factor is forced to 98,4% for 0,2 seconds followed by a normal, calculated signal. After a motor-stop signal is detected the duty factor is forced to 1,6% for 0,2 seconds followed by a continuous 50% duty factor. A change in motor start/stop status occurring within the 0,2 second periods overrides the previous condition and resets the data control timer. Fig. 7 Motor speed control. # **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage range (pin 40) | $V_{DD}$ | | -0,5 to +7,0 | V | |-------------------------------------------|-----------|------|----------------------------|----| | Maximum input voltage range | $V_{I}$ | -0 | ,5 to V <sub>DD</sub> +0,5 | V | | Input current (pin 23) | Ŋ | max. | 5 | mΑ | | Maximum output voltage range (pin 17, 33) | $v_0$ | | -0,5 to +7,0 | V | | Output current (each output) | 10 | max. | 10 | mΑ | | Storage temperature range | $T_{stg}$ | | -55 to +125 | oC | | Operating ambient temperature range | $T_{amb}$ | | -20 to +70 | oC | | Electrostatic handling * | $V_{es}$ | - | -1000 to +1000 | V | <sup>\*</sup> Equivalent to discharging a 100 pF capacitor through a 1,5 k $\Omega$ series resistor with a rise time of 15 ns. # **CHARACTERISTICS** $V_{DD}$ = 4,5 to 5,5 V; $V_{SS}$ = 0 V; $T_{amb}$ = -2- to +70 °C unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |-------------------------------------------------------|-----------------|------|------|-----------------------|------| | Supply | | | | | | | Supply voltage (pin 40) | V <sub>DD</sub> | 4,5 | 5,0 | 5,5 | V | | Supply current (pin 40) | IDD | _ | 200 | tbf | mA | | Inputs | | | | | | | D1-D4, QCL | | | | | | | Input voltage LOW | VIL | -0,3 | _ | +0,8 | V | | Input voltage HIGH | ViH | 2,0 | _ | V <sub>DD</sub> + 0,5 | V | | Input leakage current | ±ILI | _ | _ | 10 | μΑ | | Input capacitance MUTE, CRI | Cl | _ | _ | 7 | pF | | Input voltage LOW | VIL | -0,3 | _ | +0,8 | V | | Input voltage HIGH | VIH | 2,0 | _ | V <sub>DD</sub> + 0,5 | V | | Internal pull-up impedance<br>at V <sub>I</sub> = 0 V | | tbf | 50 | tbf | kΩ | | Input capacitance | C <sub>I</sub> | _ | | 7 | рF | | QRA, SWAB | | | | | | | Input voltage LOW | VIL | -0,3 | _ | +0,8 | V | | Input voltage HIGH | VIH | 2,0 | _ | V <sub>DD</sub> + 0,5 | V | | Input capacitance | CI | _ | _ | 7 | рF | | Internal pull-up impedance<br>at V <sub>I</sub> = 0 V | IZI | 5 | 10 | _ | kΩ | | HFD | • | | | | | | Input voltage LOW | VIL | -0,3 | _ | +0,8 | V | | Input voltage HIGH | VIH | 2,0 | _ | clamped | V | | Input clamping voltage at $I_1 = 100 \mu A$ | VCL | _ | 3 | | v | | Input source current | ±IS | _ | _ | 100 | μΑ | | Input capacitance | CI | _ | _ | 7 | pF | | Internal pull-up impedance at V <sub>I</sub> = 0 V | | _ | 50 | _ | kΩ | | parameter | symbol | min. | typ. | max. | unit | |-----------------------------------------------|---------------------|------|------|------------|----------| | Outputs | | | | | | | A1-A8, R/W, D1-D4, CAS, RAS, CEFM, | | | i | | | | QDATA, DEEM, SDAB, SCAB, EFAB, | | | į | | | | DAAB, CLAB, WSAB | | ļ | | | | | Output voltage LOW | | ļ | | | | | at $-I_{OL} = 1.6 \text{ mA}$ | VOL | 0 | _ | 0,4 | V | | Output voltage HIGH | | | | | | | at $I_{OH} = 0.2 \text{ mA}$ | Voн | 2,4 | _ | $V_{DD}$ | V | | Load capacitance | CL | - | _ | 50 | pF | | MSC (open drain) | | | | | | | Output voltage LOW | | | | 0.0 | ., | | at -I <sub>OL</sub> = 1 mA | VOL | 0 | _ | 0,2 | V | | Load capacitance | CL | _ | | 50 | рF | | SWAB, QRA (open drain) | | | | | | | Output voltage LOW | Voi | 0 | | 0,4 | V | | at $-I_{OL}$ = 1,6 mA | VOL | U | _ | 50 | pF | | Load capacitance | C <sub>L</sub> | 5 | _ | 50 | kΩ | | Internal load resistance | RL | 5 | _ | _ | K75 | | ANALOGUE CIRCUITS | | | | | | | Data slicer | | | | | | | Input HFI | | | | | | | A.C. input voltage range (peak-to-peak value) | V <sub>I(p-p)</sub> | 0,25 | _ | 2,5 | V | | Input impedance | 1 | | | | | | normal (HFD HIGH) | | tbf | - | tbf<br>tbf | kΩ<br>kΩ | | disabled (HFD LOW) | | tbf | _ | 7 | pF | | Input capacitance | Cl | _ | _ | , | þi | | Output FB | | | | | | | Output current<br>at V <sub>FB</sub> = 2 V | 10 | tbf | 100 | tbf | μΑ | | Phase detector | | | | | | | Output PD/OC | | | | | | | Output impedance | ZO | _ | tbf | _ | kΩ | | Control range (note 1) | α | ±2,1 | _ | _ | rad | | Gain factor | G | _ | tbf | _ | mA/rad | | Input I <sub>ref</sub> | | | | | | | Input reference current | l <sub>ref</sub> | _ | 500 | tbf | μΑ | # **CHARACTERISTICS** | parameter | symbol | min. | typ. | max. | unit | |-------------------------------------------------------------------------------|----------------------|----------|------|-----------------------|----------| | Fine frequency detector | | | | | | | Output PD/OC | | | | | | | Output impedance | Z <sub>O</sub> | _ | 2 | _ | kΩ | | Coarse frequency detector | | | | | | | Output PD/OC (note 2) | | | | | | | Output impedance | Z <sub>O</sub> | | 1 | _ | kΩ | | Voltage controlled oscillator | | | | | | | Input PD/OC | | | | | | | Oscillator constant | Kosc | | tbf | | MHz/\ | | Crystal oscillator | | | | | | | Input XTAL1 | j | | | | | | Output XTAL2 | | | | | | | Mutual conductance at 100 kHz | G <sub>m</sub> | 1,5 | - | _ | mS | | Small signal voltage gain (G <sub>V</sub> = G <sub>m</sub> x R <sub>O</sub> ) | G <sub>v</sub> | 3,5 | | | V/V | | Input capacitance | C <sub>I</sub> | 3,5 | - | 10 | pF | | Feedback capacitance | C <sub>FB</sub> | | | 5 | рF | | Output capacitance | CO<br>CER | _ | | 10 | рF | | Input leakage current | ±ILI | _ | _ | 10 | μΑ | | | 'L' | | | | <b>,</b> | | Slave clock mode | ., | | | | | | Input voltage (peak-to-peak value) | V <sub>I (p-p)</sub> | 1,6 | | V <sub>DD</sub> + 0,5 | V | | Input voltage LOW | VIL | -0,3 | _ | 0,8 | V | | Input voltage HIGH | VIH | 2,4 | | V <sub>DD</sub> + 0,5 | V | | Input rise time (note 3) | t <sub>r</sub> | - | _ | 20 | ns | | Input fall time (note 3) | tf | - manual | | 20 | ns | | Input HIGH time at 1,2 V (relative to clock period) | tHIGH | 35 | _ | 65 | % | # CHARACTERISTICS (continued) | parameter | symbol | min. | typ. | max. | unit | |------------------------------------------------------------------------------------|----------------|---------|-------------|-------------|------------| | TIMING | | | | | | | Operating frequency (XTAL) | fXTAL | 10,16 | 11,2896 | 12,42 | MHz | | Operating frequency (VCO) coarse frequency detector inactive no input pin 25 (HFI) | fVCO1<br>fVCO2 | fXTAL/2 | 8,6436<br>— | fXTAL<br>15 | MHz<br>MHz | | Outputs (see Figs. 8 and 9) | | | | | | | CEFM (note 4) | | | | | | | Output rise time | tr | _ | _ | 20 | ns | | Output fall time | tf | _ | _ | 20 | ns | | Output HIGH time | tHIGH | 50 | _ | _ | ns | | DAAB, CLAB, WSAB, EFAB (note 4)<br>(data to B-chip; 12S format) | | | - | | | | Output rise time | t <sub>r</sub> | | | 20 | ns | | Output fall time | tf | _ | _ | 20 | ns | | DAAB, WSAB, EFAB to CLAB | | | | | | | Data set-up time | tSU; DAT | 100 | | _ | ns | | CLAB to DAAB, WSAB, EFAB | | | | | | | Data hold time | tHD; DAT | 100 | _ | _ | ns | | SDAB, SCAB, DEEM (note 4) (subcoding outputs) | , | | | | | | Output rise time | tr | | _ | 20 | ns | | Output fall time | tf | | _ | 20 | ns | | SDAB to SCAB | | | | | | | Subcoding data set-up time | tSU; SDAT | 100 | _ | - | ns | | SCAB to SDAB | • | | | | | | Subcoding data hold time | tHD; SDAT | 100 | | | ns | | SWAB (note 4) | | | | | | | Output rise time | t <sub>r</sub> | _ | _ | 1 | μs | | Output fall time | tf | | _ | 100 | ns | | Output duty factor | | _ | 50 | _ | % | # **CHARACTERISTICS** (continued) | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------------|----------------------|------|--------------|--------------------|------| | Q-channel I/O (see Figs. 12 and 13) | | | | | | | QRA, QCL, QDATA | | 4.1 | - | | | | Access time (note 5) normal mode | <sup>t</sup> ACC; N | 0 | <del>-</del> | 13,3 +<br>n x 13,3 | ms | | refresh mode | tACC; F | 13,3 | | n x 13,3 | ms | | QCL to QRA acknowledge delay | <sup>t</sup> DACK | - | _ | 500 | ns | | QCL to QRA request hold time | <sup>t</sup> HD; R | 500 | | _ | ns | | QCL clock input LOW time | <sup>t</sup> CK; LOW | 500 | - | | ns | | QCL clock input HIGH time | tCK; HIGH | 500 | _ | | ns | | QCL to QDATA delay time | t <sub>DD</sub> | _ | _ | 500 | ns | | Data hold time before new frame is accessed | tHD; ACC | 2,3 | _ | _ | ms | | Acknowledge time | <sup>t</sup> ACK | - | - | 10,8 | ms | # Notes to the characteristics 1. 1 rad = $$\frac{180^{\circ}}{(3,14)}$$ . - 2. Coarse frequency detector output PD/OC active for VCO frequencies > f<sub>XTAL</sub> and $<\frac{f_{XTAL}}{2}$ . - 3. Reference levels = 1 V and 2,4 V. - 4. Output rise and fall times measured with load capacitance $(C_1) = 50 \text{ pF}$ . - 5. Q-channel access times dependent on cyclic redundancy check (CRC). Fig. 8 Typical data output waveforms to B-chip or DAC: reference levels = 0,8 V and 2,0 V. Fig. 9 Typical subcoding data output waveforms: reference levels for SCAB and SDAB = 0.8 V and 2.0 V; reference levels for SWAB = 0.8 V and 4.0 V. ## APPLICATION INFORMATION ## **EFM Encoding system** The Eight-to-Fourteen Modulation (EFM) code used in the Compact Disc Digital Audio system is designed to restrict the bandwidth of the data on the disc and to present a d.c. free signal to the demodulator. In this modulation system the data run length between transitions is ≥ 3 clock periods and ≤ 11 clock periods. The number of bits per symbol is 17, including three merging and low frequency suppression bits which also assist in the removal of the d.c. content. The conversion from 8-bit, non-return-to-zero (NRZ) symbols to equivalent 14-bit code words is shown in Table 2. C1 is the first bit of a 14-bit code word read from the disc and D1 is the Most Significant Bit (MSB) of the data sent to the error corrector. The 14-bit code words are given in NRZ-I representation in which a logic 1 means a transition at the beginning of that bit from HIGH-to-LOW or LOW-to-HIGH (see Fig. 10). Fig. 10 Non Return to Zero (NRZ) representation. The codes shown in Table 2 cover the normal 256 possibilities for an 8-bit data symbol. There are other combinations of 14-bit codes which, although they obey the EFM rules for maximum and minimum run length (T<sub>max</sub>, T<sub>min</sub>), produce unspecified data output symbols. Two of these extra codes are used in the subcoding data to define a subcoding frame sync and are as shown in Table 1. **Table 1** Codes used to define subcoding frame sync | | 8-bit NRZ data symbol | | | | | 14-bit equivalent code word | | | | | | | | | | | | | | | | |--------|-----------------------|----|----|----|----|-----------------------------|----|----|----------|----------|----------|----------|----|----|----|--------|-----|----------------------------------------------|--------|-----|----------| | D1 | D2 | D3 | D4 | D5 | D6 | D7 | D8 | C1 | C2 | СЗ | C4 | С5 | C6 | C7 | C8 | C9 | C10 | C11 | C12 | C13 | C14 | | x<br>x | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | i | 0 | 0 | 0 | 0 | 0 | 0<br>0 | 0 | 0 | 0<br>0 | 0 | 1<br>0 | | P | Q | R | S | Т | U | ٧ | W | | <u> </u> | <u> </u> | <u>i</u> | <u> </u> | i | ii | | | İ | <u> </u> | i | İ | <u> </u> | Where: X = don't care state. When a subcoding frame sync is detected the P-bit (Pause-bit) of the data is ignored by the debounce circuitry. The remaining bits (Q to W) are not specified in the system but always appear at the serial output as shown in Table 1. # AA/21C # **DEVELOPMENT DATA** Table 2 EFM code conversion | No. | DNZ data symbol | equivalent code word | | DNZ data symbol | equivalent code word | | |-----|-----------------|-----------------------------|-----|-----------------|-----------------------------|---| | | D1 D8 | C1 C14 | | D1 D8 | C1 C14 | r | | 0 | 00000000 | 0 1 0 0 1 0 0 0 1 0 0 0 0 0 | 128 | 10000000 | 01001000100001 | | | 1 | 00000001 | 10000100000000 | 129 | 10000001 | 10000100100001 | | | 2 | 00000010 | 10010000100000 | 130 | 10000010 | 10010000100001 | | | 3 | 00000011 | 1 0 0 0 1 0 0 0 1 0 0 0 0 0 | 131 | 10000011 | 1 0 0 0 1 0 0 0 1 0 0 0 0 1 | | | 4 | 00000100 | 0 1 0 0 0 1 0 0 0 0 0 0 0 0 | 132 | 10000100 | 0 1 0 0 0 1 0 0 1 0 0 0 0 1 | | | 5 | 00000101 | 0 0 0 0 0 1 0 0 0 1 0 0 0 0 | 133 | 10000101 | 00000000100001 | | | 6 | 00000110 | 0 0 0 1 0 0 0 0 1 0 0 0 0 0 | 134 | 10000110 | 00010000100001 | | | 7 | 00000111 | 0 0 1 0 0 1 0 0 0 0 0 0 0 0 | 135 | 10000111 | 00100100100001 | | | 8 | 00001000 | 0 1 0 0 1 0 0 1 0 0 0 0 0 0 | 136 | 10001000 | 0 1 0 0 1 0 0 1 0 0 0 0 1 | | | 9 | 00001001 | 1000001000000 | 137 | 10001001 | 10000001000001 | | | 10 | 00001010 | 1 0 0 1 0 0 0 1 0 0 0 0 0 0 | 138 | 10000010 | 10010001000001 | | | 11 | | | 139 | | | | | to | | | to | | | | | 119 | 1 | | 247 | 1 | | | | 120 | 01111000 | 0 1 0 0 1 0 0 0 0 0 0 1 0 | 248 | 11111000 | 01001000010010 | | | 121 | 01111001 | 0 0 0 0 1 0 0 1 0 0 1 0 0 0 | 249 | 1 1 1 1 1 0 0 1 | 10000000010010 | | | 122 | 01111010 | 10010000000010 | 250 | 11111010 | 10010000010010 | | | 123 | 01111011 | 10001000000010 | 251 | 11111011 | 10001000010010 | | | 124 | 01111100 | 0 1 0 0 0 0 0 0 0 0 0 1 0 | 252 | 11111100 | 0 1 0 0 0 0 0 0 0 1 0 0 1 0 | | | 125 | 01111101 | 00001000000010 | 253 | 11111101 | 00001000010010 | | | 126 | 01111110 | 0 0 0 1 0 0 0 0 0 0 0 0 1 0 | 254 | 11111110 | 00010000010010 | | | 127 | 01111111 | 0 0 1 0 0 0 0 0 0 0 0 1 0 | 255 | 11111111 | 00100000010010 | | #### APPLICATION INFORMATION (continued) Subcoding microprocessor handshaking protocol (see Figs. 11, 12 and 13) The QRA line is normally held LOW by the microprocessor. When the microprocessor needs data (Request) it releases the QRA line and allows it to be pulled HIGH by the pull-up resistor in the SAA7210. The SAA7210 is continuously collecting Q-channel data and when it detects that QRA is HIGH it holds the first frame of Q-channel data for which the Cyclic Redundancy Check (CRC) is 'good'. Then the SAA7210 pulls QRA LOW to tell the microprocessor that the data is ready (Acknowledge) and enables the QDATA output. When the microprocessor detects a QRA LOW signal it generates a clock signal (QCL) to shift the data out from the SAA7210 to the microprocessor via the QDATA output. The first negative edge of QCL also resets the acknowledge signal and thus releases the QRA line. As soon as the microprocessor has received sufficient data (not necessarily 80 bits) it pulls the QRA line LOW again. The SAA7210 now disables the QDATA output and resumes collecting new Q-channel data. If the microprocessor does not generate a QCL signal within 10,8 ms from the start of the acknowledge (QRA LOW), the SAA7210 resets the acknowledge signal and allows the QRA line to go HIGH again. The microprocessor still has 2,3 ms to accept the data, which allows for a long propagation delay in the microprocessor. After a further 13,33 ms the SAA7210 will have received a new frame of Q-channel data and, provided the CRC is 'good', will give a fresh acknowledge signal. This refreshing process is repeated until the microprocessor accepts the data or stops the request. When the microprocessor has a requirement to hold the data for a long period before acceptance, it prevents the refreshing process by setting QCL LOW after any acknowledge signal. Fig. 11 Microprocessor handshaking protocol. Fig. 12 Q-channel timing waveforms (normal mode). Fig. 13 Q-channel timing waveforms (refresh mode). # DEVELOPMENT DATA This data sheet contains advance information and specifications are subject to change without notice. # DIGITAL FILTER FOR COMPACT DISC DIGITAL AUDIO SYSTEM ## GENERAL DESCRIPTION The SAA7220 is a stereo interpolating digital filter designed for the Compact Disc Digital Audio system. For descriptive purposes, the SAA7220 is referred to as the B-chip and the SAA7210 as the A-chip. #### **Features** - 16-bit serial data input (two's complement) - Interpolated data replaces erroneous data samples - −12 dB attenuation via the active LOW attenuation input control (ATSB) - Smoothed transitions before and after muting - Two identical finite impulse response transversal filters each with a sampling rate of four times that of the normal digital audio data - Digital audio output of 32-bit words transmitted in biphase-mark code - I<sup>2</sup>S data transfer between SAA7210 and 16-bit dual DAC (TDA1541) ## QUICK REFERENCE DATA | $V_{DD}$ | typ. | 5 | V | |--------------|--------------------------|-------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | lDD | typ. | 180 | mΑ | | | | | | | | | | | | | | | | | VIL | -0,3 | to +0,8 | V | | VIH | 2,0 to V <sub>[</sub> | OD +0,5 | V | | | | | | | | | | | | VOL | | 0 to 0,4 | V | | Voн | 2,4 | to V <sub>DD</sub> | V | | | | | | | | | | | | $V_{L(p-p)}$ | 0, | 4 to 0,6 | V | | fvtai | tvn | 11 2896 | MHz | | | .,, | • | | | | VIL<br>VIH<br>VOL<br>VOH | VIL -0,3 VIH 2,0 to VI VOL VOH 2,4 VL(p-p) 0, | V <sub>IL</sub> -0,3 to +0,8 V <sub>IH</sub> 2,0 to V <sub>DD</sub> +0,5 V <sub>OL</sub> 0 to 0,4 V <sub>OH</sub> 2,4 to V <sub>DD</sub> V <sub>L(p-p)</sub> 0,4 to 0,6 f <sub>XTAL</sub> typ. 11,2896 | #### Note All outputs are short-circuit protected except crystal oscillator output. ## **PACKAGE OUTLINE** 24-lead DIL; plastic (SOT-101A). Where: IPSR = Input Shift Register IISR = Intermediate Input Shift Register IOSR = Intermediate Output Shift Register FDSR= Filter Data Shift Register Fig. 1 Digital filter block diagram. # **DEVELOPMENT DATA** Where: SISR = Subcode Input Shift Register SOSR = Subcode Output Shift Register IOSR = Intermediate Output Shift Register AOSR = Audio Output Shift Register \* = Subcode word error flag Fig. 2 Digital audio output block diagram. # **PINNING** Fig. 3 Pinning diagram. | Pin functions | | | |---------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | pin no. | mnemonic | description | | 1 | WSAB | Word Select: input from A-chip. | | 2 | CLAB | Clock: input from A-chip; has an internal pull-up. | | 3 | DAAB | Data: input from A-chip. | | 4 | EFAB | Error Flag: active HIGH input from A-chip indicating unreliable data. This input has an internal pull-down. | | 5 | n.c. | not connected. | | 6 | SCAB | <b>Subcode Clock</b> : a 10-bit burst clock 2,8224 MHz (typ.) input which synchronizes the subcode data. This input has an internal pull-up. | | 7 | SDAB | Subcode Data: a 10-bit burst of data, including flags and sync bits serially input from the A-chip once per frame clocked by burst clock input SCAB (see Fig. 8). This input has an internal pull-down. | | 8 | n.c. | not connected. | | 9 | XSYS | <b>System clock output:</b> 11,2896 MHz (typ.) output to DAC and to A-chip as slave clock input. | | 10 | XOUT | Crystal oscillator output: drive output to clock crystal (11,2896 MHz typ.). | | 11 | XIN | <b>Crystal oscillator input:</b> input from crystal oscillator or slave clock. | | pin no. | mnemonic | description | |---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 12 | $V_{SS}$ | Ground: circuit earth potentional. | | 13 | TEST | <b>Test input:</b> this input has an internal pull-down. In normal operation pin 13 should be open-circuit or connected to $V_{SS}$ . | | 14 | DOBM | <b>Digital audio output:</b> this output contains digital audio samples which have received interpolation, attenuation and muting plus subcode data. Transmission is by biphase-mark code. | | 15 | DABD | Data: this output which is fed to the DAC, together with its clock (CLBD) and word select (WSBD) outputs, conforms to the I <sup>2</sup> S format (see Fig. 7). | | 16 | CLBD | Clock: output to DAC. | | 17 | n.c. | not connected. | | 18 | WSBD | Word Select: output to DAC. | | 19 | n.c. | not connected. | | 20 | n.c. | not connected. | | 21 | n.c. | not connected. | | 22 | ATSB | <b>Attenuation:</b> when active LOW this control input provides $-12 dB$ attenuation. This input has an internal pull-up. | | 23 | MUSB | Mute: active LOW control input with internal pull-up. | | 24 | $V_{DD}$ | Power Supply: positive supply voltage (+ 5 V). | ## **FUNCTIONAL DESCRIPTION** ## General The SAA7220 incorporates the following functions: - Interpolation of data in error - Attenuation - Muting - Finite impulse response transversal filtering with a four times increased sampling rate - A digital audio output Serial data formatted in two's complement (DAAB; pin 3) is clocked in by its bit clock (CLAB; pin 2) together with word select (WSAB; pin 1) and error flag (EFAB; pin 4) as shown in Fig. 1. After resynchronization with the internal clocks the data is separated into left and right channels and fed to two identical Input Shift Registers (IPSR). Internal timing and control loads the data into the interpolation RAM via the Intermediate Input Shift Register (IISR). After interpolation, attenuation and muting the data is fed serially from the Intermediate Output Shift Register (IOSR) to the Audio Output Shift Register (AOSR) and to the IISR. From the IISR it is loaded into the filter RAM. After filtering the data is passed to the Filter Data Shift Register (FDSR). From the FDSR it is transmitted serially to the data output (DABD; pin 15) together with the appropriate word select (WSBD; pin 18) and bit clock (CLBD; pin 16), in accordance with the I<sup>2</sup>S bus specification. Data is again formatted in two's complement. Outputs DABD, WSBD and CLBD are strobed to maintain the correct timing relationship with the system clock output (XSYS) at pin 9 (see Fig. 12). ## FUNCTIONAL DESCRIPTION (continued) The subcode data (SDAB; pin 7) and 10-bit burst clock (SCAB; pin 6) are resynchronized to the internal clocks within the digital audio output block. SCAB clocks the data into the Subcode Input Shift Register (SISR; Fig. 2). Data is transferred to the Subcode Output Shift Register (SOSR) on receipt of all of the 10-bit burst clocks. The subcode data is then mixed with the data from the AOSR and the error flag to provide the output DOBM at pin 14. SISR is reset when no clocks are detected on the SCAB input. ## Interpolation When, for either left or right channel, unreliable samples are flagged between two correct samples, linear interpolation is used to replace the erroneous samples (up to a maximum of 8 consecutive errors). When the error flag is set, the sample is replaced by a value calculated by the following formula: $$S(n) = \frac{x}{x+1} \cdot S(n-1) + \frac{1}{x+1} \cdot S(n+x)$$ Where: S(n) = new sample value = number of successive erroneous samples following S (n-1) S(n-1) = the preceding sample S(n+x) = the first following correct sample The value of x is detected (1 to 8) to determine the coefficients for the multiplications. Eight coefficient pairs are stored in the ROM. If x = 0 or $\ge 9$ then S(n) will remain unchanged. Fig. 4 Example of an eight sample linear interpolation. #### Attenuation Attenuation is controlled by the ATSB input at pin 22. When the input is active LOW the sample is multiplied by a coefficient that provides —12 dB attenuation. If the input is HIGH the multiplication factor is 1. #### Mute Mute is controlled by the MUSB input at pin 23. When the input is active LOW the value of the samples is decreased smoothly to zero following a cosine curve. 32 coefficients are used to step down the value of the data, each one being used 31 times before stepping onto the next. When MUSB is released (pin 23 HIGH) the samples are returned to the full level again following a cosine curve with the same coefficients being used in the reverse order. #### **Filtering** The SAA7220 incorporates two identical finite impulse response transversal filters with the equivalent of 120 taps, one filter for each stereo channel. The corresponding 120 coefficients are structured as 4 sections of 30 coefficients. (Each ROM contains only 60 filter coefficients, the same 60 being used a second time, but in the reverse order, to make a total of 120.) Data is stored in a 480-bit RAM (30 words x 16 bits). The 30 words are sequentially addressed 4 times to generate the 4 output samples. When a new word is moved from the interpolation RAM to the filter RAM, the oldest word is discarded and all other words moved one position with respect to the ROM coefficients. The data storage effectively forms a 30 sample wide moving window on the input data. The samples move within this window at 5,6448 MHz and the window moves one sample every 22,6 $\mu$ s. An output word is formed by multiplying 30 samples from the filter RAM with 30 coefficients from the ROM using a $16 \times 12$ array multiplier. The result is added in an accumulator. At the end of the 30 multiplications the 16 MSB's are passed from the accumulator via the IOSR to the FDSR, and the accumulator is reset. Overflow protection is incorporated so that the output always limits cleanly in the event of accumulator overflow. Also, to simplify the design of the digital-to-analogue converter a d.c. offset of +5% is added to the accumulator. The filtered data is output in the I2S format at a 5,6448 MHz bit rate and a sample rate of 176 kHz. #### Digital audio output The digital audio output (DOBM; pin 14) consists of 32-bit words transmitted in biphase-mark code. That is, two transitions for a logic 1 and one transition for a logic 0. The 32-bit words are transmitted in blocks of 384 words. Table 1 shows the information contained in each word. The sync word is formed by violation of the biphase rule and therefore does not contain any data. Its length is equivalent to 4 data bits. The three different sync patterns (B, M and W) indicate the following situations: - Sync B; start of a block of 384 words, contains left sample (11101000) - Sync M; word contains left sample, but is not a block start (11100010) - Sync W; word contains right sample (11100100) In the SAA7220 sync words are always preceded by 0. Left and right samples are transmitted alternately. Audio samples are available for digital audio output after interpolation, attenuation and muting, but before filtering. Data held in the Subcode Output Shift Register (SOSR) is transmitted via the user data bit and is asynchronous with the block rate. ## Digital audio output (continued) Table 1 Composition of the 32-bit digital audio output word | bit number | description | information | |------------|----------------|------------------------------------------------------| | 1 to 4 | sync | _ | | 5 to 8 | auxiliary | not used (always zero) | | 9 to 28 | audio sample | bits 9 to 12 not used (always zero). | | | | bits 13 (LSB) to 28 (MSB) two's complement | | 29 | audio valid | copy of the error flag | | 30 | user data | used for subcode data | | 31 | channel status | indication of control bits and category code | | 32 | parity bit | even parity for all word bits excluding sync pattern | | 32 | parity bit | even parity for all word bits excluding sync pattern | ## Channel status The channel status bit is the same for both left and right words. Therefore a block of 384 words contains 192 channel status bits as shown in Table 2. When there is no subcode the channel status will switch over to the general format. 'No subcode' is identified by the subcode detector when SCAB is a continuous HIGH or LOW. Table 2 Channel status bit assignment | bit number | description | subcode provided | no subcode provided | |--------------------------------|---------------------------|------------------------------------------------------------|-----------------------------------------------------------------| | 1 to 4 | control | copy of Q channel | bits 1 and 2 zero bit 3 image of SCAB bit 4 image of SDAB | | 5 to 8<br>9 to 16<br>17 to 192 | reserved<br>category code | always zero<br>CD category<br>bit 9 logic 1<br>always zero | always zero<br>general category<br>all bits zero<br>always zero | If a subcode clock is provided but there is no subcode data (SDAB is a continuous HIGH or LOW) the control bits will be zero and the category code will be CD. The SYNC bit and the cyclic redundancy check bit (CRC) in the subcode data from the A-chip to the B-chip have the format shown by Fig. 5. Typical subcode data output waveforms are shown by Fig. 8. Fig. 5 Subcode data format for SYNC and CRC bits. SYNC is active LOW and indicates the start of a subcode block, which contains 98 words including 2 sync words, S0 and S1. CRC is always LOW except during SYNC S1 when: - CRC = logic 1; previous Q block was true - CRC = logic 0; previous Q block was false Two 32-bit words are transmitted at the sample frequency of 44,1 kHz ( $2 \times 32 \times 44,1 \text{ kHz} = 2,8224 \text{ Mbits/s}$ data rate). An internal 5,6448 MHz clock (XSYS/2) is used in the biphase modulator. ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage range (pin 24) | $v_{DD}$ | -0.5 to + 7.0 V | |-------------------------------------|-----------|----------------------------------------| | Maximum input voltage range | ٧i | -0.5 to V <sub>DD</sub> + 0.5 V | | Storage temperature range | $T_{stg}$ | −55 to + 125 °C | | Operating ambient temperature range | $T_{amb}$ | $-20 \text{ to} + 70 ^{\circ}\text{C}$ | | Electrostatic handling* | $V_{es}$ | -1000 to + 1000 V | All outputs are short-circuit protected except the crystal oscillator output. <sup>\*</sup> Equivalent to discharging a 100 pF capacitor through a 1,5 k $\Omega$ series resistor with a rise time of 15 ns. # **CHARACTERISTICS** $V_{DD}$ = 4,5 to 5,5 V; $V_{SS}$ = 0 V; $T_{amb}$ = -20 to + 70 °C unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |----------------------------------|-----------------|------|----------|-----------------------|------| | Supply | | | | | | | Supply voltage (pin 24) | V <sub>DD</sub> | 4,5 | 5,0 | 5,5 | V | | Supply current (pin 24) | IDD | _ | 180 | _ | mA | | Inputs | | | | | | | WSAB, DAAB | | | | | | | Input voltage LOW | VIL | -0,3 | | + 0,8 | v | | Input voltage HIGH | VIH | 2,0 | | V <sub>DD</sub> + 0,5 | v | | Input leakage current | ILI | -10 | 0 | + 10 | μΑ | | Input capacitance | CI | _ | | 7 | pF. | | EFAB, SDAB (note 1) | | | | | ) 5. | | Input voltage LOW | VIL | -0,3 | _ | + 0,8 | V | | Input voltage HIGH | VIH | 2,0 | <u>-</u> | V <sub>DD</sub> + 0,5 | V | | Input leakage current | 1 " | 2,0 | 10.00 | 100 0,0 | | | at V <sub>I</sub> = 0 V | ILI | -10 | _ | - | μΑ | | at $V_I = V_{DD}$ | ILI | _ | | + 50 | μΑ | | Input capacitance | CI | | _ | 7 | рF | | CLAB, SCAB, ATSB, MUSB (note 2 | ) | | | | | | Input voltage LOW | VIL | -0,3 | | + 0,8 | V | | Input voltage HIGH | VIH | 2,0 | _ | V <sub>DD</sub> + 0,5 | V | | Input leakage current | | | | | | | at $V_1 = 0 V$ | ILI | -30 | - | _ | μΑ | | at $V_I = V_{DD}$ | LI | _ | | + 10 | μΑ | | Input capacitance | Cl | | _ | 7 | pF | | Crystal oscillator (see Fig. 10) | | | | | | | Input XIN | | | | | | | Output XOUT | | | | | | | Mutual conductance at 100 kHz | Gm | 1,5 | | _ | mA/\ | | Small signal voltage gain | ''' | | | | | | $(A_V = G_m \times R_0)$ | A <sub>V</sub> | 3,5 | | _ | V/V | | Input capacitance | CI | _ | _ | 10 | pF | | Feedback capacitance | CFB | _ | _ | 5 | pF | | Output capacitance | CO | | _ | 10 | pF | | Input leakage current | ILI | -10 | 0 | + 10 | μΑ | | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------------------------------|----------------------|-------|------------------|-----------------------------------------|----------| | Slave clock mode | | | | | | | Input voltage (note 3) | | | | | | | (peak-to-peak value) | $V_{I(p-p)}$ | 1,6 | | V <sub>DD</sub> + 0,5 | V | | Input voltage LOW (note 4) | VIL | 0 | _ | 1 | V | | Input voltage HIGH (note 4) | VIH | 2,4 | _ | V <sub>DD</sub> + 0,5 | V | | Input rise time (note 5) | t <sub>r</sub> | _ | _ | 20 | ns | | Input fall time (note 5) | tf | _ | _ | 20 | ns | | Input HIGH time at 2 V<br>(relative to clock period) | <sup>t</sup> HIGH | 35 | | 65 | % | | Outputs | | | | | | | DABD, CLBD, WSBD | | | | | | | Output voltage LOW | | | | | | | at I <sub>OL</sub> = 1,6 mA | VOL | 0 | | 0,4 | V | | Output voltage HIGH | ., | 0.4 | | \ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \\ \ | V | | at -I <sub>OH</sub> = 0,2 mA | Voн | 2,4 | _ | V <sub>DD</sub> | | | Load capacitance | CL | _ | | 50 | pF | | XSYS (note 6) | ., | | | 0.4 | V | | Output voltage LOW | VOL | 0 | AND THE | 0,4 | | | Output voltage HIGH | Vон | 2,4 | | VDD | V | | Load capacitance | CL | | | 50 | pF | | DOBM | | | | Α. | | | Voltage across a 75 $\Omega$ load via attenuator; see Fig. 10 | | | | | | | (peak-to-peak value) | V <sub>L.(p-p)</sub> | 0,4 | _ | 0,6 | V | | | - (p p) | | | | | | TIMING | | | | | | | Operating frequency (XTAL) | <sup>f</sup> XTAL | 10,16 | 11,2896 | 12,42 | MH | | Inputs (see Fig. 11) | | | | | | | SCAB, CLAB (note 7) | | | | | | | SCAB clock frequency<br>(burst clock) | <sup>f</sup> SCAB | _ | 2,8224 | _ | мн | | CLAB clock frequency or (note 8) | fCLAB<br>fCLAB | | 2,8224<br>1,4112 | | MH<br>MH | | Clock LOW time | <sup>t</sup> CKL | 110 | _ | | ns | | Clock HIGH time | tCKH | 110 | _ | | ns | | Input rise time | t <sub>r</sub> | _ | _ | 20 | ns | | Input fall time | t <sub>f</sub> | _ | | 20 | ns | # CHARACTERISTICS (continued) | parameter | symbol | min. | typ. | max. | unit | |---------------------------|------------------------|------|------|------|------| | DAAB, WSAB, EFAB (note 9) | | | | | | | Data set-up time | <sup>t</sup> SU; DAT | 40 | | | ns | | Data hold time | tHD; DAT | 0 | _ | | ns | | Input rise time | t <sub>r</sub> | _ | _ | 20 | ns | | Input fall time | tf | _ | _ | 20 | ns | | SDAB (note 10) | | | | | | | Subcode data set-up time | <sup>t</sup> SU; SDAT | 40 | _ | _ | ns | | Subcode data hold time | tHD; SDAT | 0 | - | _ | ns | | Input rise time | t <sub>r</sub> | | _ | 20 | ns | | Input fall time | tf | _ | _ | 20 | ns | | Outputs (see Fig. 12) | | | | | | | WSBD (notes 7 and 11) | | | | | | | Word select set-up time | tsu; ws | 40 | | _ | ns | | Word select hold time | tHD; WS | 0 | | | ns | | WSBD (note 7) | • | | | | | | Output rise time | t <sub>r</sub> | | _ | 20 | ns | | Output fall time | tf | _ | _ | 20 | ns | | DABD (notes 7 and 11) | | | | | | | Data set-up time | <sup>t</sup> SU; DATD | 40 | _ | | ns | | Data hold time | tHD; DATD | 0 | _ | _ | ns | | DABD (note 7) | • | | | | | | Output rise time | t <sub>r</sub> | | _ | 20 | ns | | Output fall time | t <sub>f</sub> | | _ | 20 | ns | | CLBD (notes 7 and 11) | | | | | | | Clock period | tCK | 161 | 177 | 197 | ns | | Clock LOW time | tCKL | 65 | _ | | ns | | Clock HIGH time | tCKH | 65 | _ | _ | ns | | Clock set-up time | <sup>t</sup> SU; CLD | 40 | | _ | ns | | Clock hold time | tHD; CLD | 0 | - | _ | ns | | CLBD (note 7) | | | | · | | | Output rise time | tr | _ | | 20 | ns | | Output fall time | tf | | _ | 20 | ns | | DABD (notes 7 and 12) | | | | | | | Data set-up time | <sup>t</sup> SU; DATBD | 40 | | _ | ns | | Data hold time | tHD; DATBD | 60 | _ | _ | ns | | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------|---------------------------------------------|------|------------|----------------|----------| | Outputs (continued) | | | | | | | WSBD (notes 7 and 12) | | | | | | | Word select set-up time | tSU; DATWSD | 40 | _ | and the second | ns | | Word select hold time | tHD; DATWSD | 60 | _ | _ | ns | | DOBM (note 13) | | | | | | | Output rise time | t <sub>r</sub> | _ | _ | 20 | ns | | Output fall time | tf | _ | _ | 20 | ns | | Data bit 0<br>pulse width HIGH<br>pulse width LOW | <sup>t</sup> HIGH(0)<br><sup>t</sup> LOW(0) | | 354<br>354 | -<br>- | ns<br>ns | | Data bit 1<br>pulse width HIGH<br>pulse width LOW | <sup>t</sup> HIGH(1)<br><sup>t</sup> LOW(1) | | 177<br>177 | _<br>_ | ns<br>ns | | XSYS | | | | | | | Output rise time (note 7) | t <sub>r</sub> | _ | _ | 20 | ns | | Output fall time (note 7) | tf | _ | _ | 20 | ns | | Output HIGH time at 2 V (relative to clock period) | <sup>‡</sup> HIGH | 35 | _ | 65 | % | # Notes to the characteristics - 1. Inputs EFAB and SDAB both have internal pull-downs. - 2. Inputs CLAB, SCAB, ATSB and MUSB have internal pull-ups. - 3. Is used in a.c. coupled mode. - 4. $V_{IH} V_{IL} \ge 1.6 \text{ V}.$ - 5. Reference levels = 2.4 V. - 6. The output current conditions are dependent on the drive conditions. When a crystal oscillator is being used the output current capability is IOL = + 1,6 mA; $I_{OH} = -0.2$ mA; But if a slave input is being used the output currents are reduced to IOL = +0.2 mA; IOH = -0.2 mA. - 7. Reference levels = 0.8 V and 2.0 V. - 8. The signal CLAB can run at either 2,8 MHz (1/4 system clock) or 1,4 MHz (1/8 system clock) under typical conditions. If does not have a minimum or maximum frequency, but is limited to being 1/4 or 1/8 of the system clock frequency. - 9. Input set-up and hold times measured with respect to clock input from A-chip (CLAB). Reference levels = 0.8 V and 2.0 V. - 10. Input set-up and hold times measured with respect to subcode burst clock input from A-chip (SCAB). Reference levels = 0.8 V and 2.0 V. - 11. Output set-up and hold times measured with respect to system clock output (XSYS). - 12. Output set-up and hold times measured with respect to clock output (CLBD). - 13. Output rise and fall times measured between the 10% and 90% levels; the data bit pulse width measured at the 50% level. Fig. 6a Typical sample data input waveforms from A-chip (2,8 MHz). WSBD 2,83 μs 7Z80752 Fig. 7 Typical sample data output waveforms to DAC. - 2,83 μs Subcode word frequency = 7,35 kHz. Fig. 8 Typical subcode data input waveforms. Fig. 9 Crystal oscillator circuit. Fig. 10 Digital audio output load. # TIMING Fig. 11 Data input timings: reference levels = 0,8 V and 2,0 V. (also applicable to subcode data input $(t_{SU}, SDAT)$ and $t_{HD}, SDAT$ ). Fig. 12 Data output timings; reference levels = 0,8 V and 2,0 V. # **DEVELOPMENT DATA** # APPLICATION INFORMATION Fig. 13 System application diagram. # DEVELOPMENT DATA This data sheet contains advance information and specifications are subject to change without notice. **SAA7250** # **AUDIO SIGNAL PROCESSOR** #### GENERAL DESCRIPTION The SAA7250 is a high-speed general purpose arithmetic processor, optimized for the execution of digital audio algorithms. The device handles 24-bit signal data and 12-bit coefficients while multi-precision operations on both are supported by the Audio Signal Processor (ASP) hardware, thus avoiding the processing overhead that is required with other digital signal processors. #### **Features** - 24-bit data stored in 64 word RAM - 12-bit coefficients stored in 2 x 64 word RAM - Programs contained in 256 word (34-bit) ROM - Computations by 24 x 12 two's complement array multiplier and 40-bit ALU - 4 serial I<sup>2</sup>S Ports for data exchange with A/D and D/A converters - I<sup>2</sup>C bus interface for control purposes - 11,3 MHz clock-rate to perform an instruction with a cycle time of 177 ns - 2 synchronization inputs for processing independent of 11,28 MHz system clock - Standard 40-pin package SAA7250AP; SAA7250BP; SAA7250CP: 40-lead DIL; plastic (SOT-129). Fig. 1 Block diagram. # **PINNING** Fig. 2 Pinning diagram; for pin functions see next page. | Pin function | ons | | |--------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | pin no. | mnemonic | description | | 1 | SOEN 2 | Serial Output ENable 2: | | 2 | SOEN 1 | Serial Output ENable 1: When these inputs are HIGH data is shifted out of the relevant I <sup>2</sup> S serial output port. When these inputs are LOW the output is in the high impedance state, the internal data clock is disabled and data will not shift. | | 3 | WSI 2 | Word Select Input 2:<br>for the I <sup>2</sup> S serial data inputs. | | 4 | WSI 1 | Word Select Input 1: A rising or falling edge on these inputs indicates the start of a new word. This follows after the next falling edge of the serial clock inputs 1 and 2 (SCK 1/SCK 2). | | 5 | WSO 2 | Word Select input 2: for I <sup>2</sup> S serial data output. | | 6 | WSO 1 | Word Select input 1: Rising and falling edges on these ports indicate the start of the next word. | | 7 | SDI 2 | Serial Data Input 2: | | 8 | SDI 1 | Serial Data Input 1:<br>Up to 24 bits of two's complement data can be written in to these I <sup>2</sup> S inputs. Any additional bits are ignored. | | 9 | SDO 2 | Serial Data Output 2: | | 10 | SDO 1 | Serial Data Output 1:<br>Up to 24 bits of two's complement data is shifted out, the most significant bit (MSB) first. If less than 24 bits are supplied, the extra least significant bits (LSB) are made up with zero's. | | 11 | $V_{SS}$ | Ground: circuit earth potential. | | 12 | SCKI 1 | Serial ClocK Input 1: | | 13 | SCKI 2 | Serial Clock Input 2: On the rising edge of these clocks the data bits on the I <sup>2</sup> S serial data inputs (SDI 1/2) and on the control lines (WSO 1/2; SOEN 1/2) are strobed into the input buffer. These clocks can be asynchronous to the main internal clock and to each other. | | 14 | SCKO 1 | Serial ClocKed Output 1: | | 15 | SCKO 2 | Serial ClocKed Output 2: These clocks shift serial data out of the I <sup>2</sup> S serial port. The clocks can be asynchronous to the main internal clock and to each other. A rising edge of the clock causes a data bit to become available at the output, at least 20 ns before the next rising edge. The control lines (WSO 1/2 and SOEN 1/2) are strobed into an input buffer on the rising edge of the clock. | | 16 | CSEL | Carry SELect: input used to control an internal carry select of the parallel port I/O address generator adder. When the input is HIGH the SAA7250 operates with a 64 K RAM, when LOW with a 16 K RAM. The selection is dependent on the length and number of delay lines required when in the reverberation mode. | | | pin no. | mnemonic | description | |------------------|---------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | 17-20 | PD I/O 7-4 | Parallel Data Input/Output: These are the first 4 bits of the 8-bit parallel port. The port operates in conjunction with the RAS, CAS, WE and I/O EN outputs as handshake signals. Further details of the possible modes of operation are described in application information. | | | 21 | PCK | Parallel Clock input: on the rising edge of this clock 4-bit or 8-bit wide data is strobed into the parallel port. This input is also the acknowledge to I/O EN in the byte I/O modes. In the delay mode it can be connected to CAS for column address timing. | | | 22-25 | PD I/O 3-0 | Parallel Data Input/Output: These are the second 4 bits of the 8-bit parallel port (for description see pins 17-20). | | | 26 | RAS | Row AddresS: active LOW output strobe for dynamic RAM row address. | | | 27 | WE | <b>Write Enable</b> : data is clocked to the external buffer on the rising edge of this output, on the falling edge data is transferred to the external dynamic RAM. | | | 28 | CLK | CLocK: 11,28 MHz (± 10%) main clock input. | | ⋖ | 29 | $V_{DD}$ | Power Supply: positive supply voltage (+ 5 V). | | r DAT | 30 | CAS | <b>Column AddresS</b> : active LOW output strobe for dynamic RAM column address. | | DEVELOPMENT DATA | 31 | I/O EN | Input/Output ENable: output which enables the parallel port. In the delay mode it indicates that PD I/O 3-0 are in the high impedance state. In the byte in/out mode it is LOW to indicate that data can be input or output, going HIGH after PCK has gone HIGH. | | Š | 32 | SYNC 0 | SYNChronize 0: | | ū | 33 | SYNC 1 | SYNChronize 1: Inputs used to synchronize the SAA7250 with other audio signal processors or with a microprocessor. This is achieved by re-activating the SAA7250 after it has executed a HALT instruction. | | | 34 | RESET | <b>Power-on RESET:</b> for correct reset of the SAA7250 this input must be held LOW for 100 ms while a stable clock is applied to CLK. This pin has a schmitt trigger input and can be fed from an RC network with a time constant not less than 100 ms. After reset no data is available at the serial output ports. | | | 35 | TEST | TEST: input to test the device at the factory. In normal operation the input must be tied to ground. | | | 36 | SDA | <b>Serial DAta</b> : this is the serial data input/output for the I <sup>2</sup> C bus. The output is open-drain and is used in conjunction with an external pull-up resistor. | | | 37 | SCL | Serial CLock: serial clock input for the I <sup>2</sup> C bus, and is asynchronous to the main internal clock. | | | 38 | ADDR | ADDRess: an additional address input to provide the SAA7250 with two possible I <sup>2</sup> C addresses. | | | 39 | SIEN 2 | Serial Input ENable 2: | | | 40 | SIEN 1 | Serial Input ENable 1: When HIGH these two inputs enable the relevant serial input port. When LOW data is not shifted in. | #### **FUNCTIONAL DESCRIPTION** The Audio Signal Processor (ASP) is a high-speed arithmetic processor, dedicated to the execution of digital audio algorithms. The ASP handles 24-bit signal data and 12-bit coefficients while multi-precision operations on both are supported by the ASP hardware, thus avoiding the processing overhead that is currently necessary in other digital signal processors. Data (24-bit) and coefficients (12-bit) are stored in two separate RAMs. The data RAM has 64 words, the coefficient RAM counts 2 x 64 words, The programs are contained in a 256 word (34-bit) ROM. Computations are performed by a $24 \times 12$ two's complement array multiplier and a 40-bit ALU. Intermediate results are stored in an accumulator register of the same width. This allows high precision operation and temporary magnitude overshoot on intermediate data, before results are truncated to 24 bits. The main task of the ALU is the accumulation of the multiplier output, input multiplexers ensure correct scaling of the inputs. The ALU can also perform the task of truncating the results to 24 bits but this will reduce the available processing time. Interfaces are included to interact both at the audio signal data rate and at a lower control data rate according to respective I<sup>2</sup>S and I<sup>2</sup>C protocols. Four separate serial input/output ports provide the facility for data exchange based on the I<sup>2</sup>S protocol which is compatible with A/D, D/A convertors and other peripheral circuits, such as digital filters and compact disc ICs. I<sup>2</sup>S also provides the required interaction for configurations in which processing functions are implemented with a number of communicating ASPs. A parallel interface may connect RAM chips for the implementation of memory intensive algorithms (behaving as separate 4-bit input and 4-bit output ports) or may interface to a microprocessor bus (for this purpose it is configured as an 8-bit bidirectional interface). An I<sup>2</sup>C interface is connected to the coefficient RAM for the downloading of the coefficients by a control processor. This interface also facilitates the monitoring of the ASP status and signal data by the control processor. The SAA7250 is capable of performing cycles of 128 instructions (one new result each cycle) at a rate of 44,1 kHz per second, the same sampling rate used in the Compact Disc Digital Audio System. The intended program size allows the execution of algorithms at the lower sampling rate of 22,05 kHz. Data rates of the interfaces are not coupled to the ASP clock. Each interface carries its own clock. There are also two synchronization inputs by which the processing becomes more independent of the 11,28 MHz SAA7250 system clock. The following sections give a detailed description of the sub-sections as shown in the block diagram Fig. 1. ### Data RAM Data is contained in a 64 word, 24-bit data RAM. The addresses of the data RAM are generated from data that is stored in the program ROM. ### Coefficient RAM Coefficients are held in a coefficient RAM, which actually is two 64 word, 12-bit RAMs. The coefficients can be written asynchronously to the first RAM over many cycles via the I<sup>2</sup>C interface, then downloaded to the second RAM in one internal program cycle in order not to interfere with program execution. The second RAM is then used to supply the "X" selector. ### Program ROM The program for a particular device function is held in a 256 word 34-bit ROM. This ROM can hold several programs which are decoded in the ROM decoder. ## Program counter The program ROM addresses are contained in the program counter, which operates in conjunction with the I<sup>2</sup>C program counter latch to determine the position in the program. ### Arithmetic Logic Unit The arithmetic part of the SAA7250 consists of a $24 \times 12$ two's complement array multiplier and a 40-bit ALU. The "X" selector holds 12-bit wide data from the "Q" selector, the sign register, or 12-bit wide coefficients from the coefficient RAM. This data is processed by the multiplier to provide 36-bit (35-bit sign + 1 overflow bit) wide data that is handled by the ALU. #### Adder The data from the multiplier is shifted through the right selector which is a barrel shifter to give it the correct weighting. This weighted data is passed, with weighted data from the left selector, to the 40-bit adder. Data is summed in the adder and passed to the accumulator, overflow and data latches. #### Result selector The data is then passed to the result selector and the overflow detector from where the selected results are returned to one of the internal ports for further processing or to one of the output ports. #### Interfaces Various interfaces are included in the SAA7250 that interact at the audio signal rate and at a lower control data rate. ### 12S serial ports Two separate serial input ports and two separate output ports are used to interface with A/D and D/A converters. These ports are part of the main data bus structure with a communication protocol according to the I<sup>2</sup>S format for digital audio data. The I2S implementation is a 3-line interface comprising: clock, serial data line and a control line used to select left and right channel words. The SAA7250 has its own independent asynchronous clock systems (i.e. 4 clocks) and can handle up to 24-bit variable length words. ## Parallel I/O An 8-bit parallel I/O can be used to interface the SAA7250 with RAM for implementing memory intensive algorithms. In this mode the port acts as a 4-bit input and 4-bit output, but may also be used as an 8-bit bidirectional bus to interface with a microprocessor. This port is also part of the main data bus structure and has its own independent asynchronous clock system. ## I<sup>2</sup>C interface An Inter I.C. interface is used for downloading of coefficients by a control processor. Through this interface the control processor is able to monitor status and signal data and to switch off the power-on muting. It also loads the start address of the program counter thereby determining which of the programs contained in the ASP is to be used. # **FUNCTIONAL DESCRIPTION** (continued) ### Synchronization and clock generator The main internal clocking rate for the ALU is 5,64 MHz. This allows the SAA7250 to execute 128 instructions, with a new stereo result, at a sampling rate of 44,1 kHz the same as that of the Compact Disc Digital Audio System, or 256 instructions at a sampling rate of 22,05 kHz. This internal clock is generated from an 11,28 MHz external signal by the synchronization and clock generator circuits which facilitates the SAA7250 being synchronized with other Audio Signal Processors via external programming. # **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage range (pin 29) | $V_{DD}$ | -0.5 to + 7.0 V | |------------------------------------------------|------------------|-----------------------------------------| | Maximum input voltage range | VI | $-0.5$ to $V_{DD} + 0.5$ V | | Maximum output voltage range (open-drain only) | ٧o | -0.5 to + 7.0 V | | Output current (each output) | IO | max. 10 mA | | Storage temperature range | T <sub>stg</sub> | -55 to + 125 °C | | Operating ambient temperature range | T <sub>amb</sub> | $-20 \text{ to } + 70 ^{\circ}\text{C}$ | | Electrostatic handling* | $v_{es}$ | -1000 to + 1000 V | <sup>\*</sup> Equivalent to discharging a 100 pF capacitor through a 1,5 k $\Omega$ series resistor with a rise time of 15 ns. # **CHARACTERISTICS** $V_{DD}$ = 4,5 to 5,5 V; $V_{SS}$ = 0 V; $T_{amb}$ = -20 to + 70 °C unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------------------------------|------------------|------|------|-----------------------|------| | Supply | | | | | | | Supply voltage (pin 29) | $V_{DD}$ | 4,5 | 5,0 | 5,5 | V | | Supply current (pin 29) | ¹DD | - | 300 | tbf | mA | | Total power dissipation | P <sub>tot</sub> | - | 1,5 | tbf | W | | Inputs | | | | | | | WSI 1, WSI 2, WSO 1, WSO 2,<br>SIEN 1, SIEN 2, SOEN 1, SOEN 2 | | | | | | | Input voltage LOW | VIL | -0,3 | _ | + 0,8 | V | | Input voltage HIGH | VIH | 2,0 | - | V <sub>DD</sub> + 0,5 | V | | Input leakage current (note 1) | ± ILI | - | - | 10 | μΑ | | Input capacitance | CI | - | _ | 7 | pF | | Input rise time (note 2) | t <sub>r</sub> | _ | - | 30 | ns | | Input fall time (note 2) | tf | - | _ | 30 | ns | | Set-up time | tsu | 40 | - | | ns | | Hold time | tHD | 0 | - | _ | ns | | SDI 1, SDI 2 | | | | | | | Input voltage LOW | VIL | -0,3 | - | + 0,8 | V | | Input voltage HIGH | VIH | 2,0 | _ | V <sub>DD</sub> + 0,5 | V | | Input leakage current (note 1) | ± ILI | - | _ | 10 | μA | | Input capacitance | Cl | _ | - | 7 | pF | | Set-up time | tsu | 20 | - | _ | ns | | Hold time | tHD | 0 | _ | - | ns | | SCKI 1, SCKI 2, SCKO 1, SCKO 2 | | | | | | | Input voltage LOW | VIL | -0,3 | - | + 0,8 | V | | Input voltage HIGH | VIH | 2,0 | - | V <sub>DD</sub> + 0,5 | V | | Input leakage current (note 1) | ± ILI | - | - | 10 | μΑ | | Input capacitance | CI | _ | _ | 7 | pF | | Clock period | <sup>t</sup> CK | 160 | 177 | 1000 | ns | | Clock input LOW time | <sup>t</sup> CKL | 60 | - | - | ns | | Clock input HIGH time | tCKH | 60 | - | _ | ns | # **CHARACTERISTICS** (continued) | parameter | symbol | min. | typ. | max. | unit | |------------------------------------------------|-----------------------|-------------------|------|-----------------------|------| | CLK | | | | | | | Input voltage LOW | VIL | -0,3 | _ | + 0,8 | V | | Input voltage HIGH | VIH | 2,0 | _ | V <sub>DD</sub> + 0,5 | V | | Input leakage current (note 1) | ± ILI | _ | _ | 10 | μΑ | | Input capacitance | CI | _ | _ | 7 | pF | | Input rise time (note 2) | t <sub>r</sub> | - | - | 30 | ns | | Input fall time (note 2) | tf | _ | - | 30 | ns | | Clock period | tCLK | 80 | 88 | 1000 | ns | | Clock input LOW time | t <sub>CLKL</sub> | 20 | _ | _ | ns | | Clock input HIGH time | t <sub>CLKH</sub> | 20 | - | _ | ns | | SYNC 0, SYNC 1 | | | | - | | | Input voltage LOW | VIL | -0,3 | - | + 0,8 | V | | Input voltage HIGH | VIH | 2,0 | _ | V <sub>DD</sub> + 0,5 | V | | Input leakage current (note 1) | ± 1 <sub>L1</sub> | - | _ | 10 | μΑ | | Input capacitance | CI | _ | _ | 7 | pF | | Input rise time (note 2) | tr | _ | - | 30 | ns | | Input fall time (note 2) | tf | - | - | 30 | ns | | Sync set-up time | tSU; SYNC | 20 | _ | _ | ns | | Sync hold time | tHD; SYNC | 0 | - | _ | ns | | ADDR | , , , | | | - | | | Input voltage LOW | VIL | 0 | - | 1,5 | V | | Input voltage HIGH | VIH | 3,0 | _ | V <sub>DD</sub> + 0,5 | V | | Input leakage current (note 1) | ± ILI | - | - | 10 | μΑ | | Input capacitance | CI | _ | - | 7 | pF | | Address set-up time | | | | | | | (relative to t <sub>CLK</sub> ) | <sup>t</sup> SU; ADDR | <sup>4t</sup> CLK | - | _ | ns | | Address hold time (relative to end of message) | tHD; ADDR | 4t <sub>CLK</sub> | _ | _ | ns | | SCL (note 3) | | | | | | | Input voltage LOW | VIL | 0 | - | 1,5 | V | | Input voltage HIGH | VIH | 3,0 | - | V <sub>DD</sub> + 0,5 | V | | Input leakage current (note 1) | ± ILI | - | | 10 | μΑ | | Input capacitance | CI | _ | _ | 7 | pF | | Input rise time (note 4) | t <sub>r</sub> | _ | _ | 2 | μs | | Input fall time (note 4) | t <sub>f</sub> | _ | _ | 2 | μs | | Operating frequency | fSCL | 1 | - | 100 | kHz | | parameter | symbol | min. | typ. | max. | unit | |--------------------------------|-------------------|---------------------|------|-----------------------|------| | CSEL, TEST (note 5) | | | | | | | Input voltage LOW | VIL | -0,3 | _ | + 0,8 | V | | Input voltage HIGH | VIH | 2,0 | _ | V <sub>DD</sub> + 0,5 | V | | Input leakage current (note 1) | ± 1L1 | _ | _ | 10 | μΑ | | Input capacitance | CI | - | - | 7 | pF | | PCK | | | | | | | Input voltage LOW | VIL | -0,3 | - | + 0,8 | V | | Input voltage HIGH | VIH | 2,0 | - | V <sub>DD</sub> + 0,5 | V | | Input leakage current (note 1) | ± IL1 | _ | l – | 10 | μΑ | | Input capacitance | CI | _ | - | 7 | pF | | Clock period | t <sub>CK</sub> | 320 | 354 | 2000 | ns | | Clock input LOW time | <sup>t</sup> CKL | 195 | _ | _ | ns | | RESET | | | | | | | Input voltage LOW | VIL | -0,3 | - | 0,35V <sub>DD</sub> | V | | Input voltage HIGH | VIH | 0,65V <sub>DD</sub> | - | V <sub>DD</sub> + 0,5 | V | | Input capacitance | Cl | _ | - | 7 | pF | | Outputs | | | | | | | SDO 1, SDO 2 | | | | | | | Output voltage LOW | VOL | -0,3 | _ | 0,4 | V | | Output voltage HIGH | V <sub>OH</sub> | 2,4 | _ | 6,5 | V | | Load capacitance (note 6) | CL | _ | - | 200 | рF | | Input rise time (note 2) | t <sub>r</sub> | 10 | _ | _ | ns | | Input fall time (note 2) | tf | 10 | - | _ | ns | | Data set-up time | tSU; DAT | 35 | - | - | ns | | Data hold time | tHD; DAT | 40 | - | - | ns | | WE, RAS, CAS, I/O EN | | | | | | | Output voltage LOW | VOL | -0,3 | - | 0,4 | V | | Output voltage HIGH | V <sub>OH</sub> | 2,4 | - | 6,5 | V | | Load capacitance (note 6) | CL | 5 | - | 150 | рF | | Input/Outputs | | | | | | | PD I/O 0-7 | | | | | | | Input voltage LOW | VIL | -0,3 | _ | + 0,8 | V | | Input voltage HIGH | VIH | 2,0 | _ | V <sub>DD</sub> + 0,5 | V | | Input leakage current | ± 1 <sub>L1</sub> | _ | _ | 10 | μΑ | | Input capacitance | C <sub>I</sub> | _ | 1_ | 7 | pF | | Output voltage LOW | v <sub>OL</sub> | 0 | _ | 0,4 | v | | Output voltage HIGH | VOH | 2,4 | _ | 6,5 | V | | | | 1 | | <u> </u> | | # **CHARACTERISTICS** (continued) | parameter | symbol | min. | typ. | max. | unit | |--------------------------------|----------------|------|------|-----------------------|------| | SDA, SCL (note 3) | | | | | | | Input voltage LOW | VIL | 0 | _ | 1,5 | V | | Input voltage HIGH | VIH | 3,0 | | V <sub>DD</sub> + 0,5 | V | | Input leakage current (note 1) | ± ILI | _ | l — | 10 | μΑ | | Input capacitance | Cl | _ | _ | 7 | рF | | Input rise time (note 4) | t <sub>r</sub> | | _ | 2 | μs | | Input fall time (note 4) | t <sub>f</sub> | _ | _ | 2 | μs | | Output voltage LOW | | | | | | | at -I <sub>OL</sub> = 3 mA | VOL | 0 | - | 0,5 | V | | Load capacitance | CL | | _ | 400 | рF | | Output fall time (note 7) | tf | _ | - | 200 | ns | # Notes to the characteristics - 1. Input leakage current measured with $V_1 = 0$ to 5,5 V. - 2. Reference levels = 0,8 and 2,0 V. - 3. Time delay of noise suppression at SDA and SCL = $12t_{CLK}$ ns. - 4. Reference levels = 1,0 and 4,0 V. - 5. TEST input is tied to ground during normal operation. - 6. Load consists of 1 TTL (1,6 mA sink; 0,2 mA source) and 200 pF. - 7. Reference levels = 3,0 and 1,0 V. # Input waveforms Fig. 3 Word select, serial enable and serial data input timed by the external system clock. Fig. 4 Serial data output timed by the external system clock. # Input waveforms (continued) Fig. 5 Sync inputs timed by the main internal clock. Purchase of Philips' I<sup>2</sup>S components conveys a license under the Philips' I<sup>2</sup>S patent to use the components in the I<sup>2</sup>S-system provided the system conforms to the I<sup>2</sup>S specification defined by Philips. Purchase of Philips' I²C components conveys a license under the Philips' I²C patent to use the components in the I²C-system provided the system conforms to the I²C specifications defined by Philips. ### APPLICATION INFORMATION There are three versions of the SAA7250: ## "A" version (see Fig. 6) The SAA7250A can be selected as a high-pass filter or a low-pass filter. It also supplies addresses for the external RAM in a reverberation system (see Fig. 10). ## "B" version (see Fig. 7) The SAA7250B can be used in a reverberation system in conjunction with external RAM and a SAA7250A. If the application is without a SAA7250A an external counter is used to generate the RAM addresses. ### "C" version (see Fig. 8) The SAA7250C offers either dynamic compression and expansion, or equalization. It can operate in isolation from the "A" and "B" versions. Dynamic range control is shown in figure 9 and a reverberation system with two ASPs (ASP-updown, ASP-reverberation) is shown in figure 10. ### I<sup>2</sup>C bus protocol For correct operation of the ASP certain functions have to be performed by 1<sup>2</sup>C bus commands before the actual processing of signals can be started. There are some functions which can be used during program execution. To perform these functions a master microcontroller sends messages to the ASP via the I<sup>2</sup>C bus (see I<sup>2</sup>C bus syntax). The I<sup>2</sup>C bus interface of the ASP (slave) receives, converts to parallel format and, if correctly addressed, executes the commands. For further detailed information see 'Single-chip 8-bit microcontroller family user manual', Chapter 8. ### Load program counter As one ASP may contain one or more programs, the program counter (PC) must be initialized with the <start address> of that program before using it. The default value is zero, in which event a transmission is not required. ### Load coefficient RAM This message is used to initialize the coefficient RAM after power-on and for updating one or more coefficients during program execution to change the processing characteristics. The coefficients are written into the first of two banks of RAM, starting at the location specified by <coefficient address>. After a coefficient has been written, the address is automatically incremented by one. Thus, subsequent coefficients can be transferred without repeating <coefficient address>. The RAM address is part of <ASP function>. The copying of the contents of the first bank to the second bank is controlled by the stop condition $\langle STO \rangle$ at the end of a "load coefficient RAM" message ("fast" bank switching) or by the "bank switch coefficient RAM" message and the start of the program. ### Switch off mute At power-on the serial output channels are automatically muted. This means they will send a value of zero whenever output is requested. After the ASP has been initialized, this muting can be switched off to allow data in the output registers to be sent. I<sup>2</sup>C bus protocol (continued) Bank switch coefficient RAM This message is used to copy the contents of the first RAM bank to the second RAM bank. The ASP program always reads from the second RAM bank. ### Enable data bus and overflow monitor This message is used to enable monitoring of the internal data bus and the overflow latch. A < compare address > defines the time slot at which monitoring is required. Each time a match between the < compare address > and the program counter is detected, the contents of the overflow latch at instruction "PC" and data at instruction "PC + 1" are clocked into a special I<sup>2</sup>C bus read register. When this special register is read via the I<sup>2</sup>C bus clocking is inhibited. After power-on reset, data and overflow information is clocked at every instruction until the first < compare address > is sent. The overflow bit is set to zero when an overflow is detected. This message may be used only to define a <compare address> or be followed by a 'read data' message. After the special read register has been read it will be cleared. ### I<sup>2</sup>C bus syntax ``` The general syntax for I<sup>2</sup>C bus messages is given by the following description <I2C message> <I<sup>2</sup>C message for ASP> <I<sup>2</sup>C message for other device> (no further specification) <I2C message for ASP> <STA> <ASP address> 0 <A> <ASP function> <A> <parameter list 1> <A> <STO> <STA> <ASP address> 1 <A> <parameter list 2> <STO> <STA> start condition <ASP address>001100X (X is programmable via pin 38; ADDR) <A> acknowledge bit <ASP function> <coefficient address> 00 (load coefficient RAM) XXXXXX001 (load program counter) XXXXXX010 (bank switch coefficient RAM) XXXXXX011 (enable data bus and overflow monitor) XXXXX101 (switch off mute) XXXXXX110 (reserved) XXXXXX111 (reserved) <coefficient address> address of coefficient RAM (6 bits) <parameter list 1> <simple parameter list> <simple parameter list> <A> <I^2C message> (multiple messages) <simple parameter list> <> (empty list) (function - "switch off mute" or "bank switch coefficient RAM") <start address> (function — "load program counter") <compare address> (function - "enable data bus and overflow monitor") ``` (function - "load coefficient RAM") <coefficient list> - <start address> start address of program - <compare address > compare address for data bus and overflow monitor - <coefficient list> - <> (empty list) - <part of coefficient> <A> <coefficient list> - <parameter list 2> - <data bus and overflow information> - <data bus and overflow information> < I2C message> - <data bus and overflow information> - <8 most significant bits of data bus> - <8 most significant bits of data bus> <A> - <next 7 bits of data bus> < overflow bit> - <STO> stop condition Fig. 6 "A" version; up/down sampling filters. Fig. 7 "B" version; reverberation. Fig. 8 "C" version; dynamic range controller or 10-band equalizer. Fig. 9 Dynamic range control. Fig. 10 Application diagram of a reverberation system with two ASPs. # Possible modes of operation of 8-bit parallel port (PD I/O) Byte out: 8-bit output handshake signals with PCK and I/O EN. • Byte in: 8-bit input strobed with PCK; acknowledge by I/O EN. • 3-cycle delay: time multiplexing of :- 8-bit row address 8-bit column address 4-bit data input (PD I/O 0-3) 4-bit data output (PD I/O 4-7) CAS, RAS, WE and I/O EN provide the required control signals. CK strobes data in. • 3-cycle nibble I/O 4-bit data input (PD I/O 0-3) 4-bit data output (PD I/O 4-7) PCK is used to strobe data in. ## FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET # SENSITIVE 1 GHz DIVIDER-BY-64 This silicon monolithic integrated circuit is a prescaler in current-mode logic. It contains an amplifier, a divide-by-64 scaler and an output stage. It has been designed to be driven by a sinusoidal signal from the local oscillator of a television tuner, with frequencies from 70 MHz up to 1 GHz, for a supply voltage of 5 V $\pm$ 10% and an ambient temperature of 0 to 70 °C. It features a high sensitivity and low harmonic contents of the output signal. The difference between SAB1164 and SAB1165 is the output resistance (see Fig. 7) Fig. 1 Block diagram. CTR6 = 6 binary dividers = $(\div 64)$ . ### QUICK REFERENCE DATA | Supply voltage (pin 8) | $v_{CC}$ | 5 ± 10% V | |--------------------------------------|------------------|----------------| | Input frequency range (pins 2 and 3) | fį | 70 to 1000 MHz | | Output voltage swing (pins 6 and 7) | $V_{o(p-p)}$ | typ. 1 V | | Supply current; unloaded (pin 8) | Icc | typ. 42 mA | | Operating ambient temperature | T <sub>amb</sub> | 0 to + 70 °C | ## **PACKAGE OUTLINES** SAB1164P: 8-lead DIL; plastic (SOT-97A). SAB1165P: 8-lead DIL; plastic (SOT-97A). Fig. 2 Pinning diagram. ## **PINNING** | VCC | positive supply | |---------------------------------|-----------------------| | $V_{EE}$ | 0 V; ground | | C <sub>1</sub> , C <sub>2</sub> | differential inputs | | $Q_H, Q_L$ | complementary outputs | | i.c. | internally connected | ## **FUNCTIONAL DESCRIPTION** The circuit contains an amplifier, a divide-by-64 scaler and an output stage. It has been designed to be driven by a sinusoidal signal from the local oscillator of a TV tuner, with frequencies from 70 MHz up to 1 GHz, for a supply voltage of 5 V $\pm$ 10% and an ambient temperature of 0 to 70 °C. The inputs are differential and are internally biased to permit capacitive coupling. For asymmetrical drive the unused input should be connected to ground via a capacitor. The first divider stage will oscillate in the absence of an input signal; an input signal within the specified range will suppress this oscillation. The output differential stage has two complementary outputs. The output voltage edges are slowed down internally to reduce the harmonic contents of the signal. Wide, low-impedance ground connections and a short capacitive bypass from the $V_{CC}$ pin to ground are recommended. ## RATINGS Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage (d.c.) | V <sub>CC</sub> | max. | 7 V | |-----------------------|------------------|--------|-------------------| | Input voltage | Vi | 0 to | V <sub>CC</sub> V | | Storage temperature | T <sub>stg</sub> | -55 to | + 125 °C | | Junction temperature | Ti | max. | 125 °C | ## THERMAL RESISTANCE | From crystal to ambient | R <sub>th c-a</sub> = | 120 K/W | |-------------------------|-----------------------|---------| ## D.C. CHARACTERISTICS $V_{EE} = 0 \text{ V (ground)}$ ; $V_{CC} = 5 \text{ V}$ ; $T_{amb} = 25 \text{ °C unless otherwise specified.}$ The circuit has been designed to meet the d.c. specifications as shown below, after thermal equilibrium has been established. The circuit is in a test socket or mounted on a printed-circuit board. | Output voitage | | | | | |----------------|-----------------|--------------|----------------------|----------| | HIGH level | V <sub>OH</sub> | max. | √°CC | ٧ | | LOW level | $v_{OL}$ | max. | V <sub>CC</sub> -0,8 | ٧ | | Supply current | Icc | typ.<br>max. | 42<br>50 | mA<br>mA | ## FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET # SENSITIVE 1 GHz DIVIDER-BY-256 This silicon monolithic integrated circuit is a prescaler in current-mode logic. It contains an amplifier, a divide-by-256 scaler and an output stage. It has been designed to be driven by a sinusoidal signal from the local oscillator of a television tuner, with frequencies from 70 MHz up to 1 GHz, for a supply voltage of 5 V $\pm$ 10% and an ambient temperature of 0 to 70 °C. It features a high sensitivity and low harmonic contents of the output signal. Fig. 1 Block diagram. CTR8 = 8 binary dividers = (÷ 256). ## QUICK REFERENCE DATA | Supply voltage (pin 8) | $v_{CC}$ | 5 ± 10% V | | |--------------------------------------|--------------|--------------------|----| | Input frequency range (pins 2 and 3) | fį | 70 to 1000 MH | Ηz | | Output voltage swing (pins 6 and 7) | $V_{o(p-p)}$ | typ. 1 V | | | Supply current, unloaded (pin 8) | Icc | typ. 47 m <i>A</i> | 4 | | Operating ambient temperature | $T_{amb}$ | 0 to + 70 °C | ; | # **PACKAGE OUTLINE** SAB1256P: 8-lead DIL; plastic (SOT-97A). ## Fig. 2 Pinning diagram. # VCC positive supply VEE 0 V; ground C1, C2 differential inputs CMH, QL complementary outputs i.c. internally connected ## **FUNCTIONAL DESCRIPTION** The circuit contains an amplifier, a divide-by-256 scaler and an output stage. It has been designed to be driven by a sinusoidal signal from the local oscillator of a TV tuner, with frequencies from 70 MHz up to 1 GHz, for a supply voltage of 5 V $\pm$ 10% and an ambient temperature of 0 to 70 °C. **PINNING** The inputs are differential and are internally biased to permit capacitive coupling. For asymmetrical drive the unused input should be connected to ground via a capacitor. The first divider stage will oscillate in the absence of an input signal; an input signal within the specified range will suppress this oscillation. The output differential stage has two complementary outputs. The output voltage edges are slowed down internally to reduce the harmonic contents of the signal. Wide, low-impedance ground connections and a short capacitive bypass from the V<sub>CC</sub> pin to ground are recommended. ## **RATINGS** | • | | | | | |-----------------------|-----------------|--------|-------------------|----| | Supply voltage (d.c.) | V <sub>CC</sub> | max. | 7 | ٧ | | Input voltage | Vi | 0 to | o V <sub>CC</sub> | V | | Storage temperature | $T_{stg}$ | _55 to | + 125 | οС | | Junction temperature | Τį | max. | 125 | οС | Limiting values in accordance with the Absolute Maximum System (IEC 134) ## THERMAL RESISTANCE | From crystal to ambient | R <sub>th c-a</sub> = | 120 K/W | |-------------------------|-----------------------|---------| | | | | This data sheet contains advance information and specifications are subject to change without notice. ## FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEFT # SENSITIVE 1 GHz DIVIDE-BY-64/DIVIDE-BY-256 SWITCHABLE PRESCALER ## **GENERAL DESCRIPTION** The SAB6456/SAB6456T is a prescalar for UHF/VHF tuners. It can be switched to divide-by-64 or divide-by-256 by the mode-control (MC) pin. The circuit has an input frequency range of 70 MHz to 1 GHz, has high input sensitivity and good harmonic suppression. Fig. 1 Block diagram. ## **QUICK REFERENCE DATA** | parameter | conditions | symbol | min. | typ. | max. | unit | |---------------------------------------------|----------------|---------------------|------|------|-------------|------| | Supply voltage | pin 8 to pin 4 | Vcc | 4,5 | 5,0 | 5,5 | V | | Supply current | pin 8 | Icc | _ | 21 | _ | mA | | Input frequency range | pins 2 and 3 | fi | 70 | _ | 1000 | MHz | | Sensitivity to input voltage (r.m.s. value) | | Vi(rms) | _ | _ | 10 | mV | | Output voltage<br>(peak-to-peak value) | pins 6 and 7 | V <sub>o(p-p)</sub> | | 1 | <del></del> | V | | Operating ambient temperature range | | T <sub>amb</sub> | 0 | | 80 | oC | ## PACKAGE OUTLINES SAB6456: 8-lead DIL; plastic (SOT-97A). SAB6456T: 8-lead mini-pack (SO-8; SOT-96A). Fig. 2 Pinning diagram. #### 1. n.c. not connected 2. C1 differential inputs 3. C2 ground (0 V) 4. VEE 5. MC mode control $Q_H$ 6. complementary outputs 7. Q<sub>L</sub> 8. V<sub>CC</sub> positive supply voltage PINNING ## **FUNCTIONAL DESCRIPTION** The circuit comprises an input amplifier, a divider stage with selectable division ratio and an output stage. The input amplifier is driven by a sinusoidal signal from the local oscillator of a television tuner. The inputs (C1, C2) are differential and are biased internally to permit capacitive coupling. When driven asymmetrically the unused input should be connected to ground via a capacitor. The mode-control (MC) input to the divider stage is intended for static control of the division ratio, selection is made as follows: divide-by-64 : MC pin open-circuit divide-by-256: MC pin connected to ground The divider stage may oscillate during no-signal conditions but this oscillation is suppressed when input signals are received. Two complementary signals $(Q_H, Q_L)$ are provided by the output differential amplifier stage. The voltage-edges of the output signals are slowed internally to reduce harmonics in the television intermediate frequency band. ## FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET ## REMOTE CONTROL SYSTEM FOR INFRARED OPERATION The SAF1032P (receiver/decoder) and the SAF1039P (transmitter) form the basic parts of a sophisticated remote control system (pcm: pulse code modulation) for infrared operation. The ICs can be used, for example, in TV, audio, industrial equipment, etc. #### Features: #### SAF1032P receiver/decoder: - 16 programme selection codes - automatic preset to stand-by at power 'ON', including automatic analogue base settings to 50% and automatic preset of programme selection '1' code - 3 analogue function controls, each with 63 steps - single supply voltage - protection against corrupt codes. ## SAF1039P transmitter: - 32 different control commands - static keyboard matrix - current drains from battery only during key closure time - two transmission modes selectable. The devices are implemented in LOCMOS (Local Oxidation Complementary MOS) technology to achieve an extremely low power consumption. Inputs and outputs are protected against electrostatic effects in a wide variety of device-handling situations. However, to be totally safe, it is desirable to take handling precautions into account. Fig. 1 Pin designations. ## **PACKAGE OUTLINES** SAF1032P: 18-lead DIL; plastic (SOT-102). SAF1039P: 16-lead DIL; plastic (SOT-38Z). # **SAF1032P SAF1039P** ## **PINNING** To facilitate easy function recognition, each integrated circuit pin has been allocated a code as shown below. | SAF1 | 032P | |------|------| |------|------| | 1 2 | L3ØT<br>L2ØT | linear output<br>linear output | 10<br>11 | HØLD<br>DATA | control input<br>data input | |-----------------------|--------------------------------------|-------------------------------------------------------------------|----------------------|------------------------------|--------------------------------------------------------------------------------------| | 3 | L1ØT | linear output | 12 | MAIN | reset input | | 4 | BIND | binary 8 output | 13 | ØSCI | clock input | | 5 | BINC | binary 4 output | 14 | SELD | binary 8 output | | 6 | BINB | binary 2 output | 15 | SELC | binary 4 output | | 7 | BINA | binary 1 output | 16 | SELB | binary 2 output | | 8 | TVØT | on/off input/output | 17 | SELA | binary 1 output | | 9 | $V_{SS}$ | | 18 | $v_{DD}$ | • | | 045 | | | | | | | SAF | 1039P | | | | | | 5AF<br>1 | 1039P<br>TRX0 | keyboard input | 9 | TRØ1 | oscillator control input | | 5AF<br>1<br>2 | | keyboard input<br>keyboard input | 9<br>10 | TRØ1<br>TRØ2 | oscillator control input oscillator control input | | 1 | TRX0 | , | _ | • | • | | 1 2 | TRX0<br>TRX1 | keyboard input | 10 | TRØ2 | oscillator control input<br>keyboard select line | | 1<br>2<br>3 | TRX0<br>TRX1<br>TRX2 | keyboard input<br>keyboard input | 10<br>11 | TRØ2<br>TRSL | oscillator control input<br>keyboard select line<br>keyboard input | | 1<br>2<br>3<br>4 | TRX0<br>TRX1<br>TRX2<br>TRX3 | keyboard input<br>keyboard input<br>keyboard input | 10<br>11<br>12 | TRØ2<br>TRSL<br>TRY3 | oscillator control input<br>keyboard select line<br>keyboard input<br>keyboard input | | 1<br>2<br>3<br>4<br>5 | TRX0<br>TRX1<br>TRX2<br>TRX3<br>TRDT | keyboard input<br>keyboard input<br>keyboard input<br>data output | 10<br>11<br>12<br>13 | TRØ2<br>TRSL<br>TRY3<br>TRY2 | oscillator control input<br>keyboard select line<br>keyboard input | # SERVO-MOTOR CONTROL CIRCUIT ## **GENERAL DESCRIPTION** The SAK150BT is a bipolar integrated circuit intended for remote control applications in digital proportional systems or other closed-loop position control applications, in which it will translate the width of its input pulses into a mechanical position. It incorporates a linear one-shot for improved positional accuracy. The circuit has additional outputs for driving external p-n-p transistors to form a bidirectional bridge. #### **Features** - high output current - bidirectional bridge output facility with single power supply - adjustable deadband - adjustable proportional range - high linearity - wide supply voltage range - low standby supply current - provides stabilized supply for external circuit ## **QUICK REFERENCE DATA** | Supply voltage range | V <sub>CC</sub> | | 3 to 9 V | |------------------------------------------------------|-----------------|-------|------------| | Supply current, standby, at $V_{CC} = 4.8 \text{ V}$ | Icc | typ. | 3 mA | | Stabilized supply voltage for external circuit | $v_Z$ | typ. | 2 V | | Output current at V <sub>CC</sub> = 4,8 V | IΩ | max. | 500 mA | | Operating ambient temperature range | $T_{amb}$ | -20 t | :o + 70 °C | ## PACKAGE OUTLINE 14-lead mini-pack; plastic (SO-14; SOT-108A). January 1985 Fig. 1 Block diagram. The blocks marked "&" are AND gates, the block marked "≥ 1" is an OR gate, the blocks with inputs marked S and R are set-reset flip-flops and the block marked "RESET AMP" may be considered as a high-gain amplifier for the upper input with the lower input giving a small shift of the switching level of the upper input. The triangles at some of the inputs and outputs are polarity indicators showing that the internal logic 1-state at that input or output corresponds with the external logic L-level (LOW). At inputs and outputs without polarity indicator the internal logic 1-state corresponds with the external logic H-level (HIGH). ## FUNCTIONAL DESCRIPTION (See also Fig. 5) The SAK150BT has two sets of outputs on which it is capable of producing output pulses of variable width. The output arrangement is such that these output pulses can drive a servo-motor in both directions. The servo-motor actuates a potentiometer. The width of the output pulses is reduced to zero when the position of the potentiometer slider corresponds with the width of the input pulses. The circuit operates as follows. The positive-going leading edges of the input pulses trigger a monostable element. Its output pulses have a duration that is a linear function of the position of the potentiometer slider. These pulses therefore will be referred to as feedback pulses. The presence of both the input pulse and the feedback pulse switches on a current source of approx. 0,3 mA which charges an external capacitor C2 connected from RA (pin 4) to ground. The variation of the voltage on this capacitor after some time causes the output of the high-gain reset amplifier to change state and reset the two output flip-flops. Fig. 3 Timing diagram. Depending on the relative durations of input pulse and feedback pulse the following happens. - 1. Difference in duration of input pulse and feedback pulse less than the deadband time: no output signals generated. - 2. Input pulse shorter than feedback pulse: outputs Q1 and QB1 activated. - 3. Input pulse longer than feedback pulse: outputs Q2 and QB2 activated. The trailing (negative-going) edge of the shorter of the two pulses (input pulse or feedback pulse) switches off the current source that charged C2. It further switches on the discharging of C2 via R2, connected to DIS (pin 3). As a consequence the output of the reset amplifier changes state after a short delay and no longer resets the flip-flops. Finally the logic bloc generates a signal which sets the appropriate output flip-flop but inhibits the output. At the trailing edge of the longer of the two pulses the signal that has set one of the flip-flops changes state. This enables the corresponding output. It further finishes the discharging of C2 via R2. C2 will now be charged via R32. When the voltage on C2 reaches the switching level of the reset amplifier its output signal will reset the flip-flops again and this will terminate the output pulse (see Fig. 3). The duration of the output pulse is proportional with the charge required by C2 to reach the switching level of the reset amplifier, and this charge is proportional to the time that C2 has been discharged via R2, i.e. the difference in duration of the input pulse and the feedback pulse. The maximum output pulse duration is reached when the output pulse is terminated by the next input pulse. # Supply: V<sub>CC</sub>, V<sub>EE1</sub>, V<sub>EE2</sub> and V<sub>Z</sub> (pins 8, 12, 7 and 2) The SAK150BT contains a voltage stabilizer. This permits the circuit to be used over a very wide supply voltage range without substantial variation of its performance. The stabilized supply voltage is available at $V_7$ (pin 2) to supply an external peripheral circuit, e.g. a feedback potentiometer. The circuit has two ground pins, one for the output stage (VFF2) and one for the rest of the circuit (VFF1). #### Input I (pin 13) Input pulses should be positive-going, i.e. the time that the input signal is HIGH is the input parameter. Usual values are 1 to 2 ms for the pulse to be HIGH and 20 ms for the pulse repetition time. ## Feedback pulse duration: CMX, MF and RX (pins 1, 11 and 4) The duration of the feedback pulse is determined by external capacitor C1 connected between CMX and MF. This capacitor is charged by a current source whose current is determined by external resistor R1 connected between RX and ground. Fig. 4 Output current pulse duration. The output current pulse duration $t_Q$ as a function of the difference between input pulse duration $t_{IH}$ and feedback pulse duration $t_{FH}$ in Fig. 4. There is no output signal for differences less than the deadband time $t_{db}$ . The maximum output pulse duration ( $t_{Qmax}$ ) at outputs Q1 and Q2 is equal to $t_{cyc}$ - $t_{dB}$ . The maximum pulse duration is reached at a pulse duration difference $t_{prop}$ minus $t_{IH}$ respectively $t_{FH}$ . #### Deadband time The deadband time is the maximum difference in duration between the input pulse and the feedback pulse that will not give an output signal (see Fig. 4). The deadband time is determined by external resistor and capacitor R2 and C2 connected to RA and by the switching level $V_{SW}$ of the reset amplifier and by its switching level shift $\Delta V_{SW}$ , according to the following approximative formula: $$t_{db} \approx \text{R2 x C2 x In } (\frac{\text{V}_{SW} + \Delta \text{V}_{SW}}{\text{V}_{SW}}) \approx \frac{\text{R}_2 \times \text{C}_2}{50} \, .$$ ## Proportional range The output pulse width is proportional to the difference of the input pulse and the internal pulse. The range is $$\begin{split} t_{prop} &\approx \text{R2} \times \text{C2} \times \text{In (1} - \frac{(\text{V}_{CC}^* - \text{V}_{SW}) \; (\text{e}^{\text{t}C\text{V}C}/\text{R3} \times \text{C2} - 1)}{\text{V}_{SW}}) \\ &\text{in which: } \text{V}_{CC}^* = \frac{\text{V}_{CC} - \text{V}_{Z}}{\text{R31} + \text{R32}} \times \text{R31} + \text{V}_{Z} \; \text{and} \; \text{R3} = \frac{\text{R31} \times \text{R32}}{\text{R31} + \text{R32}}. \end{split}$$ The maximum pulse width is limited by the beginning of the new input pulse. The minimum pulse width is $$t_{Qmin} \approx \text{R3 x C2 x In } (1 - \frac{\Delta \text{V}_{SW}}{\text{V}_{CC}^* - \text{V}_{SW} + \Delta \text{V}_{SW}}).$$ ## Outputs Q1, CB1, Q2 and QB2 (pins 10, 9, 6 and 5) The outputs Q1 and Q2 are open-collector outputs capable of sinking up to 500 mA. The outputs QB1 and QB2 are intended to drive external p-n-p transistors. Together with the Q outputs these p-n-p transistors may form a bidirectional bridge output with a single power supply, see Fig. 4. # SAK150BT # **RATINGS** | Limiting values in accordance with the Absolute Maximum System | n (IEC 134) | | | | |----------------------------------------------------------------|-------------------------------------|--------------|---------|------------------| | Supply voltage, d.c. | $v_{CC}$ | max. | 12 | V | | Current at VZ | $-I_{VZ}$ | max. | 3 | mΑ | | Input voltage | ν <sub>Ι</sub><br>-ν <sub>Ι</sub> | max.<br>max. | 12<br>5 | V<br>V | | Voltage at CMX | -V <sub>CMX</sub> | max. | 5 | V | | Current at CMX | ICMX | max. | 5 | mΑ | | Current at RX | −l <sub>RX</sub> | max. | 1 | mΑ | | Voltage at MF | VMF | max. | 12 | V | | Current at MF | I <sub>MF</sub><br>-IMF | max.<br>max. | | mA<br>mA | | Current at RA | I <sub>RA</sub><br>-I <sub>RA</sub> | max.<br>max. | | mA<br>mA | | Output voltage, Q1 and Q2 | $v_{Q}$ | max. | 24 | $\mathbf{V}_{i}$ | | Output current, Q1 and Q2, repetitive peak | I <sub>QRM</sub><br>—I <sub>Q</sub> | max.<br>max. | | mΑ<br>μΑ | | Output voltage, QB1 and QB2 | $v_{QB}$ | max. | 12 | ٧ | | Output current, QB1 and QB2 | I <sub>QB</sub><br>−I <sub>QB</sub> | max.<br>max. | | mA<br>mA | | Storage temperature range | $T_{stg}$ | −35 to - | ⊦ 125 | оС | | Operating ambient temperature range | $T_{amb}$ | -20 to | + 70 | oC | ## **CHARACTERISTICS** $V_{CC}$ = 3 to 9 V; $V_{EE1}$ = $V_{EE2}$ = 0 V; $T_{amb}$ = -20 to + 70 °C unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------------------------------|-----------------------|------|----------|------|------| | Supply: V <sub>CC</sub> and V <sub>Z</sub> (pins 8 and 2) | | | | | | | Supply current at $V_{CC} = 4.8 \text{ V}$ ; | | | | | | | T <sub>amb</sub> = 25 °C; output stages OFF | <sup>1</sup> CC | _ | 3 | _ | mA | | Stabilized voltage output | ٧z | | 1,95 | | V | | Variation with temperature | $\Delta V_Z/\Delta T$ | _ | 6 | | mV/k | | Output current at $V_{CC} = 4.8 \text{ V for } \Delta V_Z = 60 \text{ mV}$ | -IZ | _ | | 1 | mA | | Input I (pin 13) | | | | | | | Input voltage | | | | | | | HIGH | VIH | 2,4 | | | V | | LOW | VIL | | _ | 0,6 | V | | Input current | | | | 050 | | | HIGH at $V_1 = 2.4 \text{ V}$ | 11H | | - | 250 | μΑ | | LOW at V <sub>I</sub> = 0,6 V | -IIL | | | 30 | μΑ | | External resistor pin RX (pin 14) | | | | | | | Voltage at $-I_{RX}$ = 100 $\mu$ A | $V_{RX}$ | | 0,7 | _ | V | | Current range | <sup>I</sup> RX | 10 | | 200 | μΑ | | Monostable feedback pin MF (pin 11) | | | | | | | Voltage at I <sub>MF</sub> = 2 mA | VMF | _ | _ | 300 | mV | | Output current | IMF | | | 3 | mA | | Reset amplifier pin RA (pin 4) | | | | | | | Switching level of reset amplifier, | V <sub>sw</sub> | | 1,9 | | V | | Shift of switching level | $\Delta V_{SW}$ | | 40 | | mV | | Input current | | | | | | | HIGH | IRA | | page . | 6 | mA | | LOW | -I <sub>RA</sub> | | 300 | | μΑ | | External monostable capacitor pin CMX (pin 1) | | | | | | | Current | ICMX | | - | 1 | mA | | | -ICMX | | $I_{RX}$ | _ | mA | | Outputs Q1 and Q2 (pins 10 and 6) | | | | | | | Output voltage at $V_{CC} = 4.8 \text{ V}$ ; | | | | | | | $I_{QB} = 50 \text{ mA}; I_{Q} = 500 \text{ mA}$ | ٧Q | _ | 450 | 550 | mV | | Output current at V <sub>CC</sub> = 4,8 V; | | | | | | | $I_{QB} = 20 \text{ mA}$ | lα | | | 500 | mA | | parameter | symbol | min. | typ. | max. | unit | |-----------------------------------------------------------------------------------------------|--------------------|--------|----------|-----------|----------| | Outputs QB1 and QB2 (pins 9 and 5) | | | | | | | Output voltage at $V_{CC}$ = 4,8 V;<br>$I_{QB}$ = 50 mA<br>Output current at $V_{CC}$ = 4,8 V | V <sub>QB</sub> | | 1,2<br>- | 1,9<br>50 | V<br>mA | | Discharging pin DIS (pin 3) | | | | | | | Output voltage LOW at IDIS = 2 mA | V <sub>DISL</sub> | _ | | 300 | mV | | Output current HIGH at V <sub>DIS</sub> = 9 V LOW | <sup>-1</sup> DISH | _<br>_ | | 500<br>5 | nA<br>mA | ## **APPLICATION INFORMATION** Fig. 5 Typical application of the SAK150BT for remote control of a model. The arrangement may be the last part at the receiving side, e.g. after a multi-channel time division multiplex system, to drive the steering motor. The potentiometer $R_{\rm p}$ is actuated by the motor. # LOW-LEVEL AMPLIFIER The TAA263 is a semiconductor integrated amplifier in a 4-lead TO-72 metal envelope. It comprises a three-stage, direct coupled low-level amplifier for use from d.c. up to frequencies of $600~\rm kHz$ . | QUICK REFERENCE DATA | | | | | | | |-------------------------------------------|------------------|----------|------|---------------------------|--|--| | Supply voltage | $v_{\mathrm{B}}$ | max. | 8 | V | | | | Output voltage | V3-4 | max. | 7 | V | | | | Output current | $I_3$ | max. | 25 | mA | | | | Transducer gain at P <sub>O</sub> = 10 mW | | | | | | | | $R_L = 150 \Omega$ ; f = 1 kHz | $G_{ t tr}$ | typ. | 77 | dB | | | | Operating ambient temperature | $T_{amb}$ | -20 to - | +100 | $^{\mathrm{o}}\mathrm{C}$ | | | # PACKAGE OUTLINE Dimensions in mm 295 TO-72 (SOT-18/17) February 1980 ## CIRCUIT DIAGRAM # RATINGS Limiting values in accordance with the Absolute Maximum System (IEC134) # Voltages Supply voltage $V_{B}$ V max. Output voltage $V_{3-4}$ V max. Input voltage $-V_{1-4}$ 5 V max. Currents Output current 13 max. 25 mA # Power dissipation Input current Total power dissipation up to $T_{amb} = 65 \, ^{o}C$ $P_{tot}$ max. 70 mW Ιį ## Temperatures Storage temperature $T_{\rm stg}$ -55 to +125 $^{\rm o}{\rm C}$ Operating ambient temperature (see derating curve above) $T_{\rm amb}$ -20 to +100 $^{\rm o}{\rm C}$ 10 mA max. ## **CHARACTERISTICS** Test circuit: $T_{amb} = 25 \, {}^{\rm o}{\rm C}$ ## Currents Output current $I_3$ typ. 12 mA Total current drain (no signal) $I_2+I_3$ < 16 mA Over-all small signal current gain Transducer gain f = 1 kHz; $P_0 = 10 \text{ mW}$ $G_{tr}$ > 70 dB typ. 77 dB Output power at f = 1 kHz; $d_{tot}$ = 10% $P_{o}$ > 10 mW $d_{tot}$ = 5% $P_{o}$ > 8 mW Noise figure f = 400 Hz to 6 kHz F typ. 5 dB < 10 dB f = 450 kHz; $\Delta$ f = 5 kHz F typ. 2.7 dB $<sup>\</sup>overline{\ ^{1})\ \mathrm{Z}}$ $\leqslant$ 10 $\Omega$ at f = 1 kHz # CHARACTERISTICS (continued) $T_{amb} = 25$ °C y parameters (point 4 common connection) $$V_B = 6 \text{ V; } I_3 = 3 \text{ mA; } V_{3-4} = 4.2 \text{ V}$$ f = 1 kHz Input admittance $y_i = g_i$ typ. 20 $\mu\Omega^{-1}$ Transfer admittance $y_f = g_f$ typ. 11 $\Omega^{-1}$ Output admittance $y_0 = g_0$ typ. 60 $\mu\Omega^{-1}$ f = 450 kHz Input conductance $g_i$ typ. 15 $\mu\Omega^{-1}$ Input capacitance $C_{i}$ typ. 14 pF Transfer admittance $|y_f|$ typ. 9.4 $\Omega^{-1}$ Phase angle of transfer admittance $\phi_{\mathrm{f}}$ typ. 125° Output conductance $g_0$ typ. $20~\mu\Omega^{-1}$ Output capacitance $$C_{\hbox{\scriptsize o}}$$ typ. 13 pF # **INTEGRATED MOST AMPLIFIER** The TAA320 is a silicon monolithic integrated circuit, consisting of a MOS transistor and an n-p-n transistor in a TO-18 metal envelope. The device is primarily intended for audio amplifiers with a very high input resistance (e.g. for crystal pick-ups). Besides this application the TAA320 is also suitable for other applications where a high input resistance is required, like impedance converters, timing circuits, microphone-amplifiers, etc. | QUICK REFERENCE DATA | | | | | | | |--------------------------------------------------------------------------------------|-------------------|------|-----|--------------------------|--|--| | Drain-source voltage (V <sub>GS</sub> = 0) | -V <sub>DSS</sub> | max. | 20 | V | | | | Drain current | $-I_{\mathrm{D}}$ | max. | 25 | mA | | | | Gate-source voltage -I <sub>D</sub> = 10 mA; -V <sub>DS</sub> = 10 V | $-v_{GS}$ | typ. | 11 | V | | | | Gate-source resistance<br>-V <sub>GS</sub> up to 20 V; T <sub>j</sub> up to 125 °C | $r_{GS}$ | > | 100 | $G\Omega$ | | | | Transfer admittance at f = 1 kHz<br>-I <sub>D</sub> = 10 mA; -V <sub>DS</sub> = 10 V | Yfs | typ. | 75 | $_{\mathrm{m}\Omega}$ –1 | | | ## PACKAGE OUTLINE Dimensions in mm TO-18 (SOT-18/13) Source connected to the case Accessories supplied on request: 56246, 56263 February 1980 ## CIRCUIT DIAGRAM RATINGS Limiting values in accordance with the Absolute Maximum System (IEC134) | Voltages | | | | | |--------------------------------------------------------------|---------------------|----------|--------------|---------------------------| | Drain-source voltage ( $V_{GS} = 0$ ) | $-v_{DSS}$ | max. | 20 | V | | Gate-source voltage ( $I_D = 0$ ) | $-v_{GSO}$ | max. | 20 | V | | Non repetitive peak gate-source voltage (t ≤ 10 ms) | $-v_{GSM}$ | max. | 100 | V | | Current | | | | | | Drain current | $-I_{\mathrm{D}}$ | max. | 25 | mA | | Power dissipation | | | | | | Total power dissipation up to $\rm T_{amb}$ = 25 $^{o}\rm C$ | P <sub>tot</sub> | max. | 200 | mW | | Temperatures | | | | | | Storage temperature | $T_{stg}$ | -55 to + | 125 | $^{\mathrm{o}}\mathrm{C}$ | | Operating ambient temperature (see derating curve on page 8) | $T_{amb}$ | -20 to - | <b>⊦</b> 125 | $^{\circ}\mathrm{C}$ | | THERMAL RESISTANCE | | | | | | From junction to ambient in free air | R <sub>th j-a</sub> | = | 0.5 | oC/mW | | CHARACTERISTICS | $T_j$ = 25 °C unless otherwise specified | | | | | |-----------------------------------------------------------------------|------------------------------------------|----------------------|----------------|--|--| | Drain current | • | | | | | | $-V_{DS} = 20 \text{ V; } V_{GS} = 0$ | $-I_{ m DSS}$ | typ. 5 < 1 | nΑ<br>μΑ | | | | Gate-source voltage 1) | | | | | | | $-I_D = 10 \text{ mA}; -V_{DS} = 10 \text{ V}$ | $-v_{GS}$ | typ. 11<br>9 to 14 | V<br>V | | | | Gate-source resistance | | | | | | | – ${ m V}_{ m GS}$ up to 20 V; ${ m T}_{ m j}$ up to 125 °C | $r_{GS}$ | > 100 | $G\Omega$ | | | | Equivalent noise voltage | | | | | | | $-I_D = 10 \text{ mA}; -V_{DS} = 10 \text{ V}$<br>B = 50 Hz to 15 kHz | $v_n$ | typ. 25 | $\mu V$ | | | | $\underline{y}$ parameters at f = 1 kHz | | | | | | | $-I_D = 10 \text{ mA}; -V_{DS} = 10 \text{ V}$ | | | , | | | | Transfer admittance | Yfs | typ. 75<br>40 to 120 | _ | | | | Input capacitance | $c_{is}$ | typ. 8 | pF | | | | Feedback capacitance | $-c_{rs}$ | typ. 1.5 | pF | | | | Output conductance | $g_{os}$ | typ.0.65 | $m\Omega^{-1}$ | | | ## NOTE To exclude the possibility of damage to the gate oxide layer by an electrostatic charge building up on the high resistance gate electrode, the leads of the device have been short circuited by a clip. The clip has been arranged so that it need not be removed until the device has been mounted in the circuit. <sup>1)</sup> $-V_{GS}$ decreases about 6 mV/ $^{\circ}$ C with increasing ambient temperature at a constant $-I_{D}$ . # APPLICATION INFORMATION 2 W audio amplifier with TAA320 and BD115 \* The voltage dependent resistor (2322 552 03381) suppresses voltage transients that might otherwise exceed the safe operating limits of the BD115. | Supply voltage | $v_B$ | = | 100 | V | |----------------------------------------------------------------------------|------------------|-------|-------|-----------| | Collector current of BD115 | $I_{\mathbf{C}}$ | typ. | 50 | mA | | Drain current of TAA320 | -ID | typ. | 9.5 | mA | | Primary d.c. resistance of output transformer | | | 140 | Ω | | Primary inductance of output transformer | | | 2.7 | Н | | A.C. collector load for BD115 | | | 1.8 | $k\Omega$ | | Performance at f = 1 kHz; feedback = 16 dB Output power at $d_{tot}$ = 10% | | | | | | (on primary of the output transformer) | $P_{O}$ | typ. | 2.6 | W | | Input voltage for $P_0 = 50 \text{ mW}$ | $V_{i(rms)}$ | typ. | 13.5 | mV | | Input voltage for $P_0 = 2 W$ | $V_{i(rms)}$ | typ. | 86 | mV | | Total distortion at $P_0 = 2 W$ | d <sub>tot</sub> | typ. | 3.6 | % | | Minimum frequency response (-3 dB) | | 60 Hz | to 20 | kHz | | Signal-noise ratio at $P_0 = 2 W$ | | typ. | 73 | dB | | | | | | | # Mounting instruction for BD115 Proper continuous operation is ensured up to $T_{amb}$ = 50 $^{o}C$ , provided the BD115 is directly mounted on a 1.5 mm blackened Al. heatsink of 30 cm $^{2}$ with a clamping washer of type 56218. If the transistor is mounted on a heatsink with a mica washer, the heatsink should have an area of 50 ${\rm cm}^2$ . Recommended diameter of hole in heatsink: 7.7 mm. # APPLICATION INFORMATION (continued) $4\ W$ audio amplifier with TAA320 and 2 transistors of type BD115. | Supply voltage | $v_B$ | = | 200 | V | |--------------------------------------------|-------------------|-------|-------|-----| | Collector current of a BD115 | $I_{\mathbf{C}}$ | typ. | 52 | mA | | Drain current of TAA320 | $-I_{\mathrm{D}}$ | typ. | 8.6 | mA | | Performance at f = 1 kHz; feedback = 12 dB | | | | | | Output power at $d_{tot}$ = 10% | $P_{O}$ | typ. | 4.5 | W | | Input voltage for $P_0 = 50 \text{ mW}$ | $v_{i(rms)}$ | typ. | 7.5 | mV | | Input voltage for $P_0 = 4 W$ | $V_{i(rms)}$ | typ. | 67 | mV | | Total distortion at $P_0 = 4 W$ | $d_{tot}$ | typ. | 6 | % | | Minimum frequency response (-3 dB) | | 50 Hz | to 20 | kHz | | Signal-noise ratio at $P_0 = 4 \text{ W}$ | | typ. | 73 | dB | 304 October 1968 # INTEGRATED MOST LEVEL SENSOR The TAA320A is a silicon monolithic integrated circuit, consisting of a p-channel enhancement type MOS transistor and an n-p-n transistor, in a TO-18 metal envelope. The device is intended for level sensors with a very high input resistance (e.g. timing circuits, thermostats, liquid level sensors, flame control circuits). | QUICK REFERENCE DATA | | | | | | | | |--------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------------------------|------------------------------------------------------------------------------------------|----------------------------------------------------|----------------------------|--|--| | Drain-source voltage (V <sub>GS</sub> = 0) | | $-v_{DSS}$ | max. | 20 | V | | | | Drain current | | $-I_D$ | max. | 60 | mA | | | | Gate-source voltage 1) -I <sub>D</sub> = 10 mA; -V <sub>DS</sub> = 10 V | group 1: group 2: group 3: group 4: | -V <sub>GS</sub> | typ. 1<br>10,0 to 1<br>typ. 1<br>10,7 to 1<br>typ. 1<br>11,4 to 1<br>typ. 1<br>12,1 to 1 | 11, 2<br>11, 3<br>11, 9<br>12, 0<br>12, 6<br>12, 7 | V<br>V<br>V<br>V<br>V<br>V | | | | Gate cut-off current at $T_{amb}$ = 25 °C $-V_{GS}$ = 20 V; $I_{D}$ = 0 $-V_{GS}$ = 20 V; $V_{DS}$ = 0 | | −I <sub>GSO</sub><br>−I <sub>GSS</sub> | typ. | .,. | pA<br>pA | | | ## PACKAGE OUTLINE Dimensions in mm TO-18 (SOT-18/13) source connected to the case Accessories supplied on request: 56246; 56263 February 1980 <sup>1)</sup> For explanation of the group codification see b under 'Notes'. ## CIRCUIT DIAGRAM $\pmb{RATINGS} \ \ Limiting \ \ values \ \ in \ \ accordance \ \ with \ the \ \ Absolute \ \ Maximum \ \ System \ \ (IEC 134)$ | Voltages | | |----------|--| | | | | Drain-source voltage ( $V_{GS} = 0$ ) | $-v_{DSS}$ | max. | 20 | V | |---------------------------------------------------|---------------|------|-----|---| | Gate-source voltage ( $I_D = 0$ ) | $-v_{GSO}$ | max. | 20 | V | | Non-repetitive peak gate-source voltage (t≤10 ms) | $\pm V_{GSM}$ | max. | 100 | V | # Current | Drain current | $-I_D$ | max. | 60 | mA | |-------------------------------------------------|-----------|------|-----|----| | Peak drain current (t < 200 ms; $\delta$ 0,001) | $-I_{DM}$ | max. | 100 | mA | # Temperatures | Storage temperature | ${ m T}_{ m stg}$ | -65 to +125 | <sup>o</sup> C | |-------------------------------------------------|--------------------------------|-------------|----------------| | Operating ambient temperature (see curve below) | $^{\mathrm{T}}_{\mathrm{amb}}$ | -20 to +125 | °C | ## CHARACTERISTICS $T_i$ = 25 $^{\circ}$ C unless otherwise specified ## Drain current $$-V_{DS} = 20 \text{ V}; V_{GS} = 0 \qquad \qquad -I_{DSS} \qquad \begin{array}{c} \text{typ.} \qquad \quad 5 \qquad \text{nA} \\ < \qquad \qquad 1 \qquad \quad \mu \text{A} \end{array}$$ # $\underline{\text{Drain-source voltage}}^{1}$ $$-I_D = 10 \text{ mA}$$ : $-V_{GS} = 20 \text{ V}$ $-V_{DS} < 1 \text{ V}$ $-I_D = 60 \text{ mA}$ : $-V_{GS} = 20 \text{ V}$ $-V_{DS} < 1,5 \text{ V}$ # Gate-source voltage (see note b) ## Gate cut-off current $$-V_{GS} = 20 \text{ V}; I_{D} = 0$$ $-I_{GSO}$ typ. 1 pA <sup>2</sup>) $-V_{GS} = 20 \text{ V}; V_{DS} = 0$ $-I_{GSS}$ typ. 1 pA <sup>2</sup>) ## NOTES - a. The leads are short-circuited by a clip to protect the oxide layer against damage due to accumulation (or build-up) of electrostatic charge on the high resistance gate electrode. The clip should not be removed until after the device is mounted. - b. As a service to the customer the $-{\rm V}_{GS}$ group to which a device belongs is identified by a numerical suffix (1, 2, 3 or 4), however, individual groups cannot be ordered separately. <sup>1.</sup> See also upper graph on next page. Being dependent on handling and ambient humidity. the quoted value applies only up to the time of shipping. Efficient drying treatment is advised before the device is mounted, provided the application requires this low current. April 1973 # HI-FI F.M./I.F. AMPLIFIER The TCA420A is a monolithic integrated f.m./i.f. amplifier for car and hi-fi equipment provided with the following functions: - limiter amplifier - symmetrical quadrature detector - symmetrical a.f.c. output - field-strength indication output - stereo decoder switching voltage - adjustable side response suppression - muting ## QUICK REFERENCE DATA | Supply voltage (pin 11) | V <sub>P</sub> | typ. | 15 | V | |--------------------------------------------------------------------------------------------------------|--------------------------------|---------|-----|---------| | Supply current (pin 11) | .lp | typ. | 26 | mΑ | | Input limiting voltage ( $-3 \text{ dB}$ ); $f_0 = 10.7 \text{ MHz}$ | Vilim | typ. | 20 | $\mu V$ | | A.F. output voltage (pin 5); $\Delta f = \pm 15$ kHz; r.m.s. value | $V_{o(rms)}$ | typ. | 115 | mV | | Signal plus noise-to-noise ratio; $V_i > 1$ mV; $\Delta f = \pm 15$ kHz | S+N/N | typ. | 72 | dB | | I.F. input voltage; $\Delta f = \pm 15 \text{ kHz}$<br>S + N/N = 26 dB | Vi | typ. | 15 | μV | | S + N/N = 46 dB | Vi | typ. | 45 | μV | | A.M. rejection; $V_i = 10 \text{ mV}$ ; $f_m = 1 \text{ kHz (f.m.)}$ ; $\Delta f = \pm 15 \text{ kHz}$ | α | typ. | 50 | dB | | Total distortion (single tuned circuit); $\Delta f = \pm 15 \text{ kHz}$ | $d_{ ext{tot}}$ | typ. | 0,1 | % | | Centre shift of f.m. detector curve | $\Delta f = f_{01} - f_{02} $ | typ. | 7 | kHz | | Field-strength indication range | $\Delta V_{\dot{i}}$ | typ. | 70 | dB | | Supply voltage range (pin 11) | V <sub>P</sub> | 6 to 18 | | V | | Ambient temperature range | $T_{amb}$ | | | оС | ## **PACKAGE OUTLINE** 16-lead DIL; plastic (SOT-38). TCA420A Fig. 1b Part of circuit diagram; continued from Fig. 1a. February 1980 ### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage (pin 11) | $V_P = V_{11-16}$ | max. | 18 | ٧ | |-------------------------------|-------------------|--------|------|----| | Total power dissipation | P <sub>tot</sub> | max. | 720 | mW | | Storage temperature | T <sub>stg</sub> | -55 to | +150 | οС | | Operating ambient temperature | T <sub>amb</sub> | -30 to | +80 | οС | ### **CHARACTERISTICS** $V_P$ = 8 or 15 V; $T_{amb}$ = 25 °C; $f_o$ = 10,7 MHz; $\Delta f$ = ±15 kHz; $f_m$ = 1 kHz; $R_G$ = 30 $\Omega$ ; with de-emphasis ( $C_{5-6}$ = 10 nF); adjustment conforms to adjustment procedure unless otherwise specified; the characteristics are valid for a TCA420A mounted on a printed-circuit board (see Figs 2, 3 and 4). | Supply voltage range (pin 11) | · | | $V_{P}$ | | 6 to 18 | ٧ | |-------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------------------------------------------------------|----------------|-------------------|-----------------------|----------| | <b>t</b> | | | $V_P = 8$ | 3 V | V <sub>P</sub> = 15 V | • | | Supply current; $R_{7-16} = 5 \text{ k}\Omega$ ; pin 11 | | lp | typ. | 21<br> | ( | mA<br>mA | | I.F. amplifier/detector | | | | | | | | Input voltages (d.c. value) | V <sub>13-16</sub> ; V <sub>14-1</sub> | 6; V15-16 | typ. | 2,6 | 2,8 | V | | Input limiting voltage (-3 dB) | | V <sub>i lim</sub> | typ. | 20<br>— | | μV<br>μV | | I.F. output voltage (peak-to-peak value) $V_i$ = 5 mV; f = 1 MHz; without detect $Z_{1-16}$ = $Z_{2-16}$ = 10 M $\Omega$ in parallel with | tor circuit; | V <sub>1-16(p-p)</sub> ∫<br>V <sub>2-16(p-p)</sub> ∫ | ><br>typ. | 300<br>350 | 320<br>375 | mV<br>mV | | Output voltages (d.c. value) | | V <sub>5-16</sub> \ V <sub>6-16</sub> | ><br>typ.<br>< | 4,7<br>5,0<br>5,3 | 8,3<br>9,5<br>11,0 | V | | Output voltage difference (d.c. value) $V_i = 1 \text{ mV}$ ; $\Delta f = \pm 75 \text{ kHz}$ | | ±V <sub>5-6</sub> | < | 180 | 350 | | | A.F. output voltage; $V_i = 1 \text{ mV}$ (pins 5 and $\Delta f = \pm 15 \text{ kHz}$ | and 6) | V <sub>o</sub> | ><br>typ. | -<br>60 | 95<br>115 | mV<br>mV | | $\Delta f = \pm 40 \text{ kHz}$ | | $V_{o}$ | typ. | 160 | 307 | mV | | $\Delta f = \pm 75 \text{ kHz}$ | | $V_{o}$ | typ. | 300 | 575 | mV | | Total distortion; $V_i = 1 \text{ mV}$ ; single tuned with de-emphasis; $C_{5-6} = 10 \text{ nF}$ | d circuit; Q <sub>L</sub> = 20 | 0 | | | | | | $\Delta f = \pm 15 \text{ kHz}$ | | d <sub>tot</sub> | < | 0,1 | 0,1 | | | $\Delta f = \pm 40 \text{ kHz}$<br>$\Delta f = \pm 75 \text{ kHz}$ | | d <sub>tot</sub><br>d <sub>tot</sub> | typ.<br>typ. | 0,18<br>0,45 | 0,18<br>0,45 | | | without de-emphasis; $C_{5-6} = 220 \text{ pF}$ | | -101 | -, | | -, | | | $\Delta f = \pm 15 \text{ kHz}$ | | $d_{tot}$ | < | 0,1 | 0,1 | | | $\Delta f = \pm 40 \text{ kHz}$ | | $d_{tot}$ | typ. | 0,22 | 0,22 | | | $\Delta f = \pm 75 \text{ kHz}$ | | d <sub>tot</sub> | typ. | 0,65<br>1 | 0,65<br>1 | %<br>% | | | | V <sub>P</sub> = | 8 V | V <sub>P</sub> = 15 | V | |-------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|------------------|----------|---------------------|-----------| | I.F. input voltage; with filter: $B = 250 \text{ Hz}$ to $16 \text{ kHz}$ S+N/N = $26 \text{ dB}$ ; with de-emphasis; $C_{5-6} = 10 \text{ nF}$ | | | | | | | $\Delta f = \pm 15 \text{ kHz}$ | Vi | typ. | 15 | 15 | μV | | $\Delta f = \pm 75 \text{ kHz}$ | Vi | typ. | 5 | i . | μV | | S+N/N = 26 dB; without de-emphasis; $C_{5-6}$ = 220 pl | · | | | | | | $\Delta f = \pm 15 \text{ kHz}$ | Vi | typ. | 20 | 20 | μV | | $\Delta f = \pm 75 \text{ kHz}$ | Vi | typ. | 8 | 8 | $\mu V$ | | S+N/N = 46 dB; with de-emphasis; $C_{5-6}$ = 10 nF | | | | | | | $\Delta f = \pm 15 \text{ kHz}$ | Vi | typ. | 45 | 1 | μV | | $\Delta f = \pm 75 \text{ kHz}$ | V <sub>i</sub> | typ. | 20 | 20 | μV | | S+N/N = 46 dB; without de-emphasis; $C_{5-6}$ = 220 pl | | | | | | | $\Delta f = \pm 15 \text{ kHz}$<br>$\Delta f = \pm 75 \text{ kHz}$ | Vi | typ. | 65<br>20 | | μV | | | V <sub>i</sub> | typ. | 30 | 30 | μV | | Signal plus noise-to-noise ratio; with filter: | | | | | | | B = 250 Hz to 16 kHz; $V_i$ = 1 mV with de-emphasis | | | | | | | $\Delta f = \pm 15 \text{ kHz}$ | S+N/N | typ. | 74 | 76 | dB | | $\Delta f = \pm 75 \text{ kHz}$ | S+N/N | typ. | 88 | | dB | | without de-emphasis | | | | | | | $\Delta f = \pm 15 \text{ kHz}$ | S+N/N | typ. | 68 | 70 | dB | | $\Delta f = \pm 75 \text{ kHz}$ | S+N/N | typ. | 82 | 84 | dB | | Noise output voltage; weighted conform DIN45405 | | | | | | | with de-emphasis | | | | | | | $V_i = 0$ | V <sub>no</sub> | typ. | 7 | 1 | mV | | $V_i = 1 \text{ mV}$ | V <sub>no</sub> | typ. | 30 | 50 | μV | | A.M. rejection; with filter: B = 700 Hz to 5 kHz | | | | | | | $f_m = 70 \text{ Hz}$ ; $\Delta f = \pm 15 \text{ kHz (for f.m.)}$ ; $f_m = 1 \text{ kHz}$ ; $m = 0,3 \text{ (for a.m.)}$ ; simultaneously mo | odulated | | | | | | $V_i = 0.3 \text{ mV}$ | α | typ. | 52 | 52 | dB | | $V_i = 1 \text{ mV}$ | $\alpha$ | typ. | 40 | 40 | dB | | $V_{i}^{\cdot}$ = 10 mV | α | typ. | 52 | 52 | dB | | $V_i = 100 \text{ mV}$ | α | typ. | 43 | 43 | dB | | Zero crossing shift of f.m. detector curve (see note) | | | | | | | $f_{m} = 70 \text{ Hz}; \Delta f = \pm 75 \text{ kHz (for f.m.)};$ | V t = t | typ. | 4 | 7 | kHz | | f <sub>m</sub> = 1 kHz; m = 85% (for a.m.) | $\Delta f = f_{01} - f_{02} $ | < | 9 | 15 | kHz | | Detector input impedance | Z <sub>3-4</sub> | 4 | ,4 kΩ/ | //2,25 pF | | | Output resistance | R <sub>5-11</sub> ;R <sub>6-11</sub> | typ. | 3,3 | 3,3 | $k\Omega$ | | • | 3 11. 0-11 | | | | | Zero crossing shift is defined as the difference between frequencies $f_{01}$ at $V_i$ = 1 mV and $f_{02}$ at $V_i$ = 30 $\mu$ V. | CHARACTERISTICS (continued | (k | |----------------------------|----| | Side response suppression | | | Side response suppression | | V <sub>P</sub> = | 8 V | Vp = 15 | 5 V | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|------------------|---------------|--------------|---------------------| | Input voltage for 10 dB side response suppression at S1 = 'on' adjust R1, so $V_{10-16}$ = 1,3 V at $V_i$ = 0; S1 = 'off'; R4 = 3,9 k $\Omega$ | Vi(rms) | typ. | 35 | 30 | μV | | Side response suppression level $\Delta f = \pm 15 \text{ kHz}$ ; $V_{i(rms)} = 1 \text{ mV}$ control voltage for $\Delta V_{o} = -1 \text{ dB}$ control voltage for $\Delta V_{o} = -10 \text{ dB}$ | V12-16<br>V12-16 | typ. | 0,7<br>1,1 | 0,7<br>1,1 | | | Muting | 12-10 | -,, | .,. | ,,, | | | Output signal muting at S2 = 'on';<br>reference signal at S2 = 'off'; | | | | | | | $V_{i(rms)} = 1 \text{ mV}; \Delta f = \pm 75 \text{ kHz}; R4 = 3.9 \text{ k}\Omega$ | $\Delta V_{o}$ | typ. | 80 | -80 | dB | | Field-strength indication | | | | | | | Output voltages (d.c. value) | | | | | | | $V_1 = 0$ ; $I_{8.9} = 0$ ; $R_{8.16} = 4.3 \text{ k}\Omega$ | V <sub>9-16</sub><br>V <sub>8-16</sub> | typ.<br>typ. | 1,75<br>1,90 | 1,85<br>2,00 | | | Field-strength indicator current | | | | | | | Rindicator = $2 k\Omega$ ; | | | | | | | adjust R2 so $I_{8-9} = 0$ at $V_i = 0$ and R3 = 0 measured at $V_{i(rms)} = 120 \text{ mV}$ | 18-9 | ><br>typ. | 130<br>190 | 140<br>210 | | | Output resistance | R <sub>o</sub><br>R <sub>9-16</sub> | typ.<br>typ. | 810<br>3,7 | 850<br>3,7 | $\Omega$ k $\Omega$ | | Stereo decoder switching voltage | | | | | | | Reference voltage; without load: I7 = 0 | V <sub>7-16</sub> | typ. | 2,05 | 2,25 | ٧ | | Output voltage; I <sub>10</sub> = I <sub>10 max</sub> | V <sub>10-16</sub> | typ. | 1,70 | 1,90 | V | | Available output current | <sup>—</sup> l 10 ma: | ς typ. | 0,45 | 0,85 | mΑ | | Output voltage as a function of the | | | | | | | i.f. input voltage $R_{10-16}$ = 3,9 k $\Omega$ ; R1 = 5 k $\Omega$ | $\frac{\Delta V_{10-16}}{20 \log \frac{V_{i1}}{V_{i2}}}$ | typ. | -0,9 | -1,2 | V/20 d | | Input voltage for V <sub>10-16</sub> = 0,8 V | vi2 | tun | 98 | 100 | | | adjust R1 so $V_{10-16} = 1.3 \text{ V}$ at $V_{i(rms)} = 0$ | $V_{i(rms)}$ | typ. | 150 | 100<br>200 | • | | Input voltage for $V_{10-16} = 1.3 \text{ V}$<br>adjust R1 so $V_{10-16} = 0.8 \text{ V}$ at $V_{i(rms)} = 3 \text{ mV}$ | V <sub>i(rms)</sub> | ><br>typ.<br>< | _<br>1,3<br>_ | | mV<br>mV | | Input resistance (pin 7) | R <sub>7-16</sub> | typ. | _<br>4 | | kΩ | R1 = preset potentiometer for adjusting output voltage $V_{10-16}$ for mono/stereo switching of stereo decoder. S1 = side response suppression R2 = preset potentiometer for adjusting the zero level of the field-strength indicator current. S2 = output signal muting switch. R4 = preset potentiometer for adjusting the side response suppression. February 1980 (1) $C_8 = C_{5-6}$ (see Fig. 2). For mono: C8 = 10 nF. For stereo: C8 = 220 pF. Fig. 3 Circuit diagram showing components arrangement for printed-circuit board (Fig. 4). The circuit is similar to the test circuit of Fig. 2. Fig. 4 Printed-circuit board component side, showing component layout. For circuit diagram see Fig. 3. Fig. 5 $V_P = 15 \text{ V}$ ; $f_m = 1 \text{ kHz}$ ; B = 250 Hz to 16 kHz; typical values. Fig. 7. Total distortion as a function of frequency deviation; single tuned circuit with $O_L$ = 20; $f_m = 1~\rm kHz; \, C_{5-6}$ = 220 pF. Fig. 8 Total distortion as a function of detuning; single tuned circuit with $\Omega_L$ = 20; $f_m$ = 1 kHz; $C_{5-6}$ = 220 pF. Fig. 9 Field-strength indication output voltages as a function of i.f. input voltage; R2 adjusted so $V_{8-9} = 0$ at $V_i = 0$ ; $R_{indicator} + R2 = 2 k\Omega$ ; for $V_{8-16}^*$ definition see Fig. 11. Fig. 9 Scale division of indicator as a function of i.f. input voltage; R2 adjusted so $V_{8-9} = 0$ at $V_i = 0$ ; $R_{indicator} = 2 \text{ k}\Omega$ ; R3 adjusted at indication 100%; indicator current = 140 $\mu$ A; see Fig. 11. Fig. 11 Circuit diagram showing field-strength indicator adjustment components. Fig. 13 Circuit diagram showing stereo decoder switching voltage adjustment. Fig. 14 Supply current consumption. Fig. 16 A.F. output voltage; $\Delta f = \pm 15 \text{ kHz}$ ; $f_m = 1 \text{ kHz}$ ; $V_i = 1 \text{ mV}$ . Fig. 15 Output voltage range. Fig. 17 Total distortion; $f_m = 1 \text{ kHz}$ ; $V_i = 1 \text{ mV}$ ; $C_{5-6} = 220 \text{ pF}$ . Fig. 18 Example of the TCA420A when using a detector with two tuned circuits; $f_0$ = 10,7 MHz; L1 = L2 $\approx$ 0,4 $\mu$ H; $Q_0$ = 70. ### Adjustment of the detector: When having an i.f. input signal on top of the limiter capability, L2 should be detuned, L1 should be adjusted to minimum distortion, and then L2 to minimum distortion. Fig. 19 Total distortion as a function of detuning; circuit as Fig. 18; f<sub>m</sub> = 1 kHz; C<sub>5-6</sub> = 220 pF. $V_0$ = 500 mV for a frequency deviation $\Delta f$ = ±75 kHz and d<sub>tot</sub> < 0,1%. ### APPLICATION INFORMATION Fig. 20 I.F. coupling circuit, using LC filter; L1 = L2 = 7 + 7 turns h.f. litz wire $(5 \times 0.04)$ ; L3 = 3 turns h.f. litz wire wound on L2 $(5 \times 0.04)$ . Fig. 21 I.F. coupling circuit, using ceramic filter; L1 = 14 turns h.f. litz wire (5 x 0,04), tab at 3 turns. ### **APPLICATION INFORMATION** (continued) (1) For mono: $C_{5-6} = 10 \text{ nF}$ . For stereo: $C_{5-6} = 220 \text{ pF}$ . Fig. 22 Application example of using TCA420A. # INTERFERENCE AND NOISE SUPPRESSION CIRCUIT FOR FM RECEIVERS ### **GENERAL DESCRIPTION** The TDA1001B is a monolithic integrated circuit for suppressing interference and noise in FM mono and stereo receivers. #### **Features** - Active low-pass and high-pass filters - Interference pulse detector with adjustable and controllable response sensitivity - Noise detector designed for FM i.f. amplifiers with ratio detectors or quadrature detectors - Schmitt trigger for generating an interference suppression pulse - Active pilot tone generation (19 kHz) - Internal voltage stabilization ### QUICK REFERENCE DATA | $V_P$ | typ. | 12 V | |----------------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | lp | typ. | 14 mA | | Vi(p-p) | typ. | 1 V | | Ri | min. | 35 k $\Omega$ | | $G_v$ | typ. | 0,5 dB | | THD | typ. | 0,25 % | | В | typ. | 70 kHz | | Vi(tr)OM<br>t <sub>s</sub> | typ. | 19 mV<br>27 <i>μ</i> s | | Vp<br>Tomb | , | 5 to 16 V | | | IP Vi(p-p) Ri Gv THD B Vi(tr)OM | $I_P$ typ. $V_{i(p-p)}$ typ. $R_i$ min. $G_v$ typ. $THD$ typ. $R_i$ | ### **PACKAGE OUTLINE** TDA1001B: 16-lead DIL; plastic (SOT-38). TDA1001BT: 16-lead mini-pack; plastic (SO-16; SOT-109A). Fig. 1 Block diagram. 18 V $V_P V$ 1 mA 15 mA ### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage (pin 9) | | |---------------------------|--| | Input voltage (pin 1) | | | Output current (pin 6) | | | | | | Total power dissipation | | | Storage temperature range | | see derating curves Fig. 2 $T_{stg} -65 \text{ to } +150 \text{ °C} \\ T_{amb} -30 \text{ to } +80 \text{ °C}$ max. max. max. max. VР 16 -16 V<sub>1-16</sub> Fig. 2 Power derating curves. Operating ambient temperature range — in plastic DIL (SOT-38) package (TDA1001B) ---- in plastic mini-pack (SO-16; SOT-109A) package (TDA1001BT); mounted on a ceramic substrate of 50 x 15 x 0,7 mm. ### CHARACTERISTICS $V_P$ = 12 V; $T_{amb}$ = 25 °C; measured in Fig. 4; unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------------------------------|------------------------|------|---------------|--------|------| | Input stage | | | | | | | Input impedance (pin 1)<br>f = 40 kHz | <br> Z <sub>i1</sub> | - | 45 | _ | kΩ | | Input resistance (pin 1) with pin 2 not connected | R <sub>i1</sub> | _ | 600 | _ | kΩ | | Input bias current (pin 1)<br>$V_{1-16} = 4.8 \text{ V}$ | l <sub>i1</sub> | _ | 6 | 15 | μΑ | | Output resistance (pin 2) unloaded | R <sub>o2</sub> | | low-ohmic | | | | Internal emitter resistance | R <sub>2-16</sub> | _ | 5,6 | - | kΩ | | Low-pass amplifier | | | | | | | Input resistance (pin 3) | R <sub>i3</sub> | 10 | - | _ | MΩ | | Input bias current (pin 3) | l <sub>i3</sub> | - | - | 7 | μΑ | | Output resistance (pin 4) | R <sub>o4</sub> | - | - | 5 | Ω | | Voltage gain (V <sub>4</sub> /V <sub>3</sub> ) | G <sub>v4/3</sub> | - | 1,1 | _ | | | Suppression pulse stage | | | | | | | Input offset current at pin 5 during the suppression time t <sub>s</sub> | l <sub>io5</sub> | _ | 50 | 200 | nA | | Output stage | | | | | | | Output resistance (pin 6) | R <sub>o6</sub> | | ।<br>low-ohmi | C<br>C | | | Internal emitter resistance | R <sub>6-16</sub> | | 6 | - | kΩ | | Current gain (1 <sub>5</sub> /1 <sub>6</sub> ) | G <sub>i5/6</sub> | - | 85 | _ | dB | | Pilot tone generation (19 kHz) | | | | | | | Input impedance (pin 8) | Z <sub>i8</sub> | _ | _ | 1 1 | Ω | | Output impedance (pin 7)<br>pin 8 open | Z <sub>07</sub> | 150 | _ | _ | kΩ | | Output bias current (pin 7) | l <sub>07</sub> | 0,7 | 1 | 1,3 | mA | | Current gain (I7/I8) | G <sub>i7/8</sub> | _ | 3 | _ | | | High-pass amplifier | | | | | | | Input resistance (pin 15) | R <sub>i15</sub> | 10 | _ | - | MΩ | | Input bias current (pin 15) | l <sub>i15</sub> | _ | - | 7 . | μΑ | | Output resistance (pin 14) | R <sub>o14</sub> | - | - | 5 | Ω | | Voltage gain (V <sub>14/15</sub> ) | G <sub>v14/15</sub> | _ | 1,4 | - | | | parameter | symbol | min. | typ. | max. | unit | |------------------------------------------------------------------------------------------------------------|-----------------------|---------|----------------------------|----------|----------| | A.G.C. amplifier; interference and noise detectors | | | | | | | Internal resistance (pins 13 and 14) | R <sub>13-14</sub> | 1,5 | 2,0 | 2,5 | kΩ | | Operational threshold voltage<br>(uncontrolled); peak value (pin 14)<br>of the interference pulse detector | ± <b>V</b> 14int m | _ | 15 | _ | mV | | of the noise detector | ± V <sub>14n m</sub> | - | 6,5 | _ | mV | | Output voltage (peak value; pin 11) | V <sub>11-16</sub> M | 5,2 | 5,8 | 6,4 | V | | Output control current (pin 12)<br>(peak value) | <sup>1</sup> 12M | 150 | 200 | 250 | μΑ | | Output bias current (pin 12) | l <sub>o12</sub> | _ | 2,5 | 6 | μΑ | | Input threshold voltage for onset of control (pin 12) (V <sub>i(tr)O</sub> + 3 dB) | V <sub>12-9</sub> or: | 360<br> | 425<br>0,66V <sub>BE</sub> | 500<br>— | mV<br>mV | | Suppression pulse generation (Schmitt trigger) | | | | | | | Switching threshold (pin 11) 1: gate disabled | V <sub>11-16</sub> | _ | 3,2 | _ | v | | 2: gate enabled | V <sub>11-16</sub> | _ | 2,0 | _ | V | | Switching hysteresis | ΔV <sub>11-16</sub> | - | 1,2 | _ | V | | Input offset current (pin 11) | lio11 | - | _ | 100 | nΑ | | Output current (pin 10)<br>gate disabled; peak value | I <sub>o10M</sub> | 0,6 | 1 | 1,4 | mA | | Reverse output current (pin 10) | <sup>I</sup> R10 | - | | 2 | μΑ | | Sensitivity (pin 10) | V <sub>10-16</sub> | 2,5 | _ | _ | V | ### APPLICATION INFORMATION $V_P$ = 12 V; $T_{amb}$ = 25 $^{o}$ C; f = 1 kHz; measured in Fig. 4; unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|------|---------|------|------| | Supply voltage range (pin 9) | V <sub>P</sub> | 7,5 | 12 | 16 | V | | Quiescent supply current (pin 9) | lp | 10 | 14 | 18 | mA | | Signal path | | | | | | | D.C. input voltage (pin 1) | V <sub>1-16</sub> | | 4,5 | | V | | Input impedance (pin 1); $f = 40 \text{ kHz}$ | Z <sub>i1</sub> | 35 | _ | _ | kΩ | | D.C. output voltage (pin 6) | V <sub>6-16</sub> | 2,4 | 2,8 | _ | V | | Output resistance (pin 6) | R <sub>o6</sub> | | ow-ohmi | C | | | Voltage gain (V <sub>6</sub> /V <sub>1</sub> ) | G <sub>v6/1</sub> | 0 | 0,5 | 1 | dB | | -3 dB point of low-pass filter | f(-3dB) | - | 70 | _ | kHz | | Sensitivity for THD < 0,5% (peak-to-peak value) | V <sub>i(p-p)</sub> | 1,2 | 1,8 | | V | | Residual interference pulse after suppression (see Fig. 3); pin 7 to ground; Vi(tr)M = 100 mV; (peak-to-peak value) | V <sub>6-16(p-p)</sub> | | _ | 3 | mV | | Interference suppression at R13 = 0;<br>notes 5 and 6; $V_{i(rms)}$ = 30 mV; f = 19 kHz<br>(sinewave); $V_{i(tr)M}$ = 60 mV; f <sub>r</sub> = 400 Hz | $\alpha$ int | 20 | 30 | _ | dB | | Interference processing | | | | | | | Input signal at pin 1; output signal at pin 10 | 1 | | | | | | Suppression pulse threshold voltage; control function OFF (pin 9 connected to pin 12); r.m.s. value; note 1 | | | | | | | measured with sinewave input signal $f = 120 \text{ kHz}$ ; $-V_{10-9} > 1 \text{ V}$ | | | | | | | at R13 = 0 $\Omega$ | V <sub>i(tr)rms</sub> | 8 | 11 | 14 | mV | | at R13 = 2,7 k $\Omega$ | Vi(tr)rms | 18 | 28,5 | 40 | mV | | voltage difference for safe triggering/<br>non-triggering (r.m.s. value) | ΔV <sub>i(rms)</sub> | _ | 1 | _ | mV | | measured with interference pulses $f = 400$ Hz (see Fig. 3); peak value at R13 = 0 $\Omega$ | | | 19 | | mV | | at R13 = $2.7 \text{ k}\Omega$ | Vi(tr)M | | 45 | _ | mV | | Suppression pulse duration (note 2) | V <sub>i(tr)</sub> M | 24 | 27 | 30 | μs | | parameters | symbol | min. | typ. | max. | unit | |------------------------------------------------------------------------------------------------------------|-----------------------|------|-----------|--------|----------| | Noise threshold feedback control (notes 1 and 3) | | | | | | | Noise input voltage (r.m.s. value)<br>f = 120 kHz sinewave | | | | | | | for $V_{12.9}$ = 300 mV at R13 = 0 $\Omega$ | V <sub>ni(rms)</sub> | 2,3 | 3,3 | 4,3 | mV | | at R13 = 2,7 k $\Omega$ | V <sub>ni(rms)</sub> | _ | 8,2 | - | mV | | for $V_{12-9} = 425 \text{ mV } (V_{i(tr)O} + 3 \text{ dB})$<br>at R13 = 0 $\Omega$ | V <sub>ni(rms)</sub> | _ | 7,3 | _ | mV | | at R13 = 2,7 k $\Omega$ | V <sub>ni(rms)</sub> | _ | 16,5 | - | mV | | for $V_{12-9}$ = 560 mV ( $V_{i(tr)O}$ + 20 dB)<br>at R13 = 0 $\Omega$<br>at R13 = 2,7 k $\Omega$ | V <sub>ni(rms)</sub> | 33 | 45<br>107 | 57<br> | mV<br>mV | | Amplification control voltage by interference intensity (note 4) V <sub>i(rms)</sub> = 50 mV; f = 19 kHz; | V <sub>ni</sub> (rms) | | 107 | | 1117 | | $V_{i(tr)M} = 300 \text{ mV}$ ; r.m.s. value<br>at repetition frequency $f_r = 1 \text{ kHz}$ | V <sub>o6(rms)</sub> | 49 | | 56 | mV | | at repetition frequency $f_r = 16 \text{ kHz}$ | V <sub>o6(rms)</sub> | 45 | _ | 65 | mV | | | | | | | | ### Notes to application information The interference suppression and noise feedback control thresholds can be determined by R13 or a capacitive voltage divider at the input of the high-pass filter and they are defined by the following formulae: $V_{i(tr)} = (1 + R13/R_S) \times V_{i(tr)O}$ in which $R_S = 2 \text{ k}\Omega$ ; $V_{ni} = (1 + R13/R_S) \times V_{niO}$ in which $R_S = 2 \text{ k}\Omega$ . - 2. The suppression pulse duration is determined by C11 = 2,2 nF and R11 = 6,8 k $\Omega$ . - 3. The characteristic of the noise feedback control is determined by R12 (and R10). - 4. The feedback control of the interference suppression threshold at higher repetition frequencies is determined by R10 (and R12). - 5. The 19 kHz generator can be adjusted with $R_{7-16}$ (and $R_{7-8}$ ). Adjustment is not required if components with small tolerances are used e.g. $\Delta R < 1\%$ and $\Delta C < 2\%$ . - 6. Measuring conditions: The peak output noise voltage ( $V_{\text{no m}}$ , CCITT filter) shall be measured at the output with a deemphazing time T = 50 $\mu$ s (R = 5 k $\Omega$ , C = 10 nF); the reference value of 0 dB is $V_{\text{0 int}}$ with the 19 kHz generator short-circuited (pin 7 grounded). Fig. 3 Measuring signal for interference suppression; at the input (pin 1) a square-wave is applied with a duration of $t_{tr} = 10 \, \mu s$ and with rise and fall times $t_r = t_f = 10 \, ns$ . Fig. 4 Application circuit diagram. ### RECORDING AND PLAYBACK AMPLIFIER This integrated circuit incorporates all amplifier circuits necessary for the record/playback functions, with the exception of the audio power output amplifier. It comprises: - a preamplifier for microphone or playback, - a recording amplifier with automatic level control, - a dynamic limiter with a short limiting time. Compared to its predecessor TDA1002, this type features an improved automatic level control circuit; the control range has been enlarged from 40 to 55 dB and the spread in control characteristic has been reduced to less than 2 dB. ### QUICK REFERENCE DATA | Supply voltage range | $V_{P}$ | | 4 to 12 V | |-----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|-------|------------------| | Operating ambient temperature | $T_{amb}$ | −25 t | o + 125 °C | | Total quiescent current (V <sub>P</sub> = 9 V) | l <sub>tot</sub> | typ. | 15 mA | | Preamplifier | | | | | Input impedance (pin 1) | Z <sub>i</sub> | typ. | 16 k $\Omega$ | | Open loop gain | $G_{o}$ | typ. | <b>70</b> dB | | Clipping level (pin 4); Vp = 9 V; r.m.s. value | V <sub>4-5(rms)</sub> | typ. | 2 V | | Equivalent noise input voltage RS = 500 $\Omega$ ; B = 300 Hz to 15 kHz | V <sub>n(rms)</sub> | < | 0,75 μV | | Recording amplifier | | | | | Input impedance (pin 8) | $ Z_i $ | typ. | 40 k $\Omega$ | | Open loop gain | $G_{o}$ | typ. | 80 dB | | Clipping level (pin 9); $V_p = 9 V$ ; r.m.s. value | V <sub>9-10(rms)</sub> | typ. | 2 V | | Automatic Level Control (A.L.C.) | | | | | Input impedance (pin 6) at low signal level at pin 8 at high signal level pin 8 | Z <sub>i</sub> <br> Z <sub>i</sub> | typ. | 250 kΩ<br>25 Ω | | Control voltage $V_{4-5} = 10 \text{ mV}$ ; f = 1 kHz; $V_p = 9 \text{ V}$ $V_{4-5} = 1000 \text{ mV}$ ; f = 1 kHz; $V_p = 9 \text{ V}$ | V <sub>9-10</sub><br>V <sub>9-10</sub> | typ. | 250 mV<br>750 mV | | Limiting time (Fig. 12) | t <sub>l</sub> | typ. | 10 ms | | Level setting time (Fig. 12) | t <sub>S</sub> | typ. | 4 s | | Recovery time (Fig. 13) | t <sub>r</sub> | typ. | 35 s | ### **PACKAGE OUTLINE** 16-lead DIL; plastic (SOT-38). Fig. 1 Circuit diagram. ### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage preamplifier | V <sub>16-5</sub> | max. | 12 V | | | |------------------------------------|---------------------------|----------|----------|--|--| | Supply voltage recording amplifier | V <sub>15-10</sub> | max. | 12 V | | | | Total power dissipation | see derating curve Fig. 2 | | | | | | Storage temperature | $T_{stg}$ | –65 to - | + 125 °C | | | | Operating ambient temperature | Tamb | –25 to - | + 125 °C | | | Fig. 2 Power dissipation derating curve. ### D.C. CHARACTERISTICS $T_{amb}$ = 25 °C unless otherwise specified. | Supply voltage recording amplifier | V <sub>15-10</sub> | 4 to 12 V | |------------------------------------------------------|----------------------|-----------------------------| | Supply voltage preamplifier | V <sub>16-5</sub> | 4 to 12 V | | Quiescent current rec. amplifier; $V_p = 9 V$ | l <sub>15</sub> ty | p. 10 mA | | Quiescent current preamplifier; V <sub>P</sub> = 9 V | l <sub>16</sub> ty | p. 5 mA | | Output voltage recording amplifier | V <sub>9-10</sub> ty | p. ½ V <sub>P</sub> V | | Output voltage preamplifier | V <sub>4-5</sub> ty | p. ½ V <sub>P</sub> –0,35 V | | | | | ### A.C. CHARACTERISTICS $T_{amb} = 25$ °C; $V_P = 9$ V unless otherwise specified. | Preamplifier (note 1) | | | recording | playba | ck | |-------------------------------------------------------|-----------------------|------------|-------------|---------|-----------| | Open loop voltage gain | Go | typ. | 70 | 70 | dB | | Closed loop voltage gain at f = 1 kHz | G <sub>c</sub> | typ. | 38 | 45 | dB | | Output voltage (clipping level); r.m.s. value | V <sub>4-5(rms)</sub> | typ. | 2 | 2 | ٧ | | Equivalent noise input voltage; r.m.s. value (note 2) | | < | 0,75 | 0,75 | μV | | Input impedance (pin 1) | $ Z_i $ | typ. | 16 | 16 | $k\Omega$ | | Total harmonic distortion | • | | | | | | f = 1 kHz; V <sub>4-5</sub> = 150 mV | d <sub>t</sub> | typ. | - | 0,12 | % | | $f = 1 \text{ kHz}; V_{4.5} = 500 \text{ mV}$ | dt | < | 0,2 | _ | | | Amplitude response | | flat: 20 H | z to 20 kHz | see Fig | . 7 | | Recording amplifier (Fig. 9) | | | | | | | with A.L.C.; unless otherwise specified. | | | | | | | Open loop gain | Go | typ. | | 80 | dB | | Closed loop voltage gain at f = 1 kHz (note 3) | G <sub>c</sub> | typ. | | 49 | dB | | Output voltage (clipping level); r.m.s. value | V9-10(rms) | typ. | | 2 | V | | Input impedance pin 8 | $ Z_i $ | typ. | | 40 | $k\Omega$ | | Input impedance pin 6 | | | | | | | low signal levels | $ Z_i $ | typ. | | 250 | | | high signal levels | $ Z_i $ | typ. | | 25 | $\Omega$ | | Total harmonic distortion | | see Fig. 1 | 1 | | | | Amplitude response (note 3) | | see Fig. 1 | 0 | | | | Automatic level control (see Fig. 8) | | | | | | | $V_{4-5} = 10 \text{ mV}; f = 1 \text{ kHz}$ | V <sub>9-10</sub> | typ. | | 250 | m\/ | | $V_{4-5} = 100 \text{ mV}; f = 1 \text{ kHz}$ | V9-10<br>V9-10 | typ. | | 450 | | | V <sub>4-5</sub> = 1000 mV; f = 1 kHz | V <sub>9-10</sub> | typ. | | 750 | | | $V_{4-5} = 2000 \text{ mV}$ ; f = 1 kHz | V <sub>9-10</sub> | typ. | | 880 | | | Limiting time (see Fig. 12) | tį | typ. | | 10 | ms | | Level setting time (see Fig. 12) | t <sub>S</sub> | typ. | | 4 | s | | Recovery time (see Fig. 13) | t <sub>r</sub> | typ. | | 35 | s | ### Notes - 1. For recording see Fig. 3; for playback see Fig. 5. 2. R<sub>S</sub> = $500~\Omega$ ; bandwidth = 300~Hz to 15~kHz. 3. Pin 6 not connected to pin 8. Fig. 3 Preamplifier used as microphone amplifier. Fig. 4 Total harmonic distortion of preamplifier used for recording. Fig. 5 Preamplifier used for playback. Fig. 6 Total harmonic distortion of preamplifier used for playback at $V_{4-5} = 150$ mV. Fig. 7 Amplitude response of preamplifier used for playback; typical values. 0 dB = input voltage of 0,3 mV at f = 333 Hz. Dotted line according to DIN 45513. Fig. 8 Automatic level control; for circuitry see Fig. 9; f = 1 kHz. Fig. 9 Application of TDA1002A (recording position). Fig. 10 Amplitude response of recording amplifier (A.L.C. not connected). Fig. 11 Total harmonic distortion recording amplifier with A.L.C.; f = 1 kHz. #### **TIMING DIAGRAMS** $t_{l}$ = limiting time. $t_{s}$ = level setting time. Fig. 12 Output response at input level jumps. t<sub>r</sub> = recovery time. Fig. 13 Output response at input level jumps. # FREQUENCY MULTIPLEX PLL STEREO DECODER The TDA1005A is a high quality PLL stereo decoder based on the frequency-division multiplex (f.d.m.) principle, performing: - excellent ACI (Adjacent Channel Interference) and SCA (Storecast) rejection - very low BFC (Beat-Frequency Components) distortion in the higher frequency region The circuit incorporates the following features: - with simplified peripheral circuitry the circuit can perform as a time-division multiplex (t.d.m.) decoder, for use in economic medium and low-class apparatus - for car radios: operation at a supply voltage of 8 V - extra pin for smooth mono/stereo take-over without "clicks" - automatic mono/stereo switching (minimum switching level is 16 mV), controlled by both pilot signal and field strength level - low distortion in the loop resonance frequency region ( $\approx$ 300 Hz; THD = 0,2% typ.) - external adjustment for obtaining optimum channel separation in the complete receiver - internal amplification: t.d.m., 7 dB; f.d.m., 10 dB - driver for stereo indicator lamp - externally switchable: VCO-off or mono condition - guaranteed VCO capture range (> 3,5% or 2,7 kHz) #### QUICK REFERENCE DATA | Supply voltage range | voltage range V <sub>8-16</sub> | | | | | |--------------------------------------------------------------------|---------------------------------------|--------------|--------|----------|---------| | Supply voltage<br>Ambient temperature | V <sub>8-16</sub><br>T <sub>amb</sub> | typ.<br>typ. | | 15<br>25 | oC<br>V | | Measured at $V_{i(p-p)} = 1 \text{ V (MUX signal with 8\% pilot)}$ | | | t.d.m. | f.d.m. | | | Channel separation at f = 1 kHz<br>Carrier suppression | α | typ. | 50 | 55 | dB | | at f = 19 kHz | α <b>19</b> | typ. | 36 | 36 | dB | | at f = 38 kHz | α <b>38</b> | typ. | 45 | 40 | dB | | at $f = 76 \text{ kHz}$ | <sup>α</sup> 76 | typ. | 80 | 75 | dB | | ACI rejection at f = 114 kHz | <sup>α</sup> 114 | typ. | 52 | 70 | dB | | SCA rejection at f = 67 kHz | <sup>α</sup> 67 | typ. | 85 | 90 | dB | | VCO capture range | | > | 3,5 | 3,5 | % | | Total harmonic distortion | | | | | | | f <sub>m</sub> = 1 kHz | THD | typ. | 0,2 | 0,1 | % | | f <sub>m</sub> = 300 Hz to 10 kHz | THD | typ. | 0,2 | 0,1 | % | | BFC suppression | $d_BFC$ | > | 40 | 60 | dB | #### **PACKAGE OUTLINES** TDA1005A; 16-lead DIL; plastic (SOT-38). TDA1005AT; 16-lead flat pack; plastic (SO-16; SOT-109A). Fig. 1 Block diagram. # **RATINGS** | Limiting values in accordance with the Absolute Maximum System (IEC 134) | Limiting values | in accordance | with the Abso | olute Maximum | System | (IEC 134) | |--------------------------------------------------------------------------|-----------------|---------------|---------------|---------------|--------|-----------| |--------------------------------------------------------------------------|-----------------|---------------|---------------|---------------|--------|-----------| | • | | | | | |-------------------------------------------------|--------------------|-------------|-------|-------------| | Supply voltage | V <sub>8-16</sub> | max. | 18 | V | | Indicator lamp voltage | V <sub>15-16</sub> | max. | 22 | V | | Mono/stereo switching voltage | V <sub>14-16</sub> | max. | 4 | V | | Indicator lamp current | l <sub>15</sub> | max. | 100 | mΑ | | Indicator lamp turn-on current (peak value) | <sup>1</sup> 15M | max. | 200 | mΑ | | Total power dissipation | see derati | ing curve f | ig. 2 | | | Storage temperature | $T_{stq}$ | -55 to | + 150 | $^{\rm oC}$ | | Operating ambient temperature (see also Fig. 2) | T <sub>amb</sub> | –25 to - | + 150 | $^{\rm oC}$ | | | | | | | Fig. 2 Power derating curve. # TDA1005A TDA1005AT ## A.C. CHARACTERISTICS and APPLICATION INFORMATION $T_{amb}$ = 25 °C; $V_{8-16}$ = 15 V (unless otherwise specified); see also Fig. 7 and Fig. 10. | | note | pin | parameter | | t.d.m. | f.d.m. | unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------------|----------------------------------------------------|----------------------|----------------------|----------------------|----------------------| | Channel separation see Figs 23 and 24 | 1, 2 | 2, 3 | α | ><br>typ. | 40<br>50 | 45<br>55 | dB<br>dB | | F.M.—I.F. roll-off correction range | 1, 2 | | | 7. | 48 to 72 | _ | kHz | | Input MUX-voltage; L = 1; R = 1 for THD < 0,35% | 1, 2 | 11 | V <sub>i(p-p)</sub> | typ. | 1 | 1 | ٧ | | Input impedance | | 11 | z <sub>i</sub> | ><br>typ. | 35<br>50 | 35<br>50 | kΩ<br>kΩ | | Voltage gain per channel | 1, 2 | | G <sub>v</sub> | typ. | 7 | 10 | dB | | Channel balance | 1, 2 | | ± ΔG <sub>V</sub> | < | 1 | 1 | dB | | Output voltage (r.m.s. value)<br>L = 1; R = 1 | 1, 2 | 2 | V <sub>2-16</sub> (rms)<br>V <sub>3-16</sub> (rms) | > > | 0,61<br>0,61 | 0,97<br>0,97 | V<br>V | | Output impedance | 3 | 2, 3 | Z <sub>0</sub> | typ. | 5,6<br>4 to 7 | 5,6<br>4 to 7 | k $\Omega$ | | Total harmonic distortion;<br>see Figs 25 and 26<br>f <sub>m</sub> = 1 kHz (all conditions)<br>f <sub>m</sub> = 1 kHz; L = 1; R = 1<br>f <sub>m</sub> = 300 Hz to 10 kHz | 1 | 2, 3<br>2, 3<br>2, 3 | THD<br>THD<br>THD | typ.<br><<br>typ. | 0,2<br>0,35<br>0,2 | 0,1<br>0,35<br>0,1 | %<br>%<br>% | | Carrier suppression f = 19 kHz; without notch filter f = 19 kHz; with notch filter f = 38 kHz; without notch filter f = 38 kHz; with notch filter | 1<br>1, 9<br>1<br>1, 9 | 2, 3 | α19<br>α19<br>α38<br>α38 | typ. typ. > > | 36<br>60<br>40<br>72 | 36<br>60<br>38<br>72 | dB<br>dB<br>dB<br>dB | | f = 57 kHz; without notch filter<br>f = 57 kHz; with notch filter | 1<br>1, 9 | | <sup>α</sup> 57<br><sup>α</sup> 57 | typ.<br>typ. | 46<br>59 | 56<br>61 | dB<br>dB | | f = 76 kHz; without notch filter | 1 | | <sup>α</sup> 76 | typ. | 80 | 75 | dB | | ACI rejection at f = 114 kHz at f = 190 kHz SCA rejection at f = 67 kHz | 4 4 5 | 2, 3 | α114<br>α190 | typ.<br>typ.<br>typ. | 52<br>55<br>85 | 70<br>74<br>90 | dB<br>dB<br>dB | | Ripple rejection; f = 100 Hz;<br>V8-16(rms) = 200 mV | | 2,0 | α67<br>RR | ><br>typ. | 40<br>50 | 40<br>50 | dB<br>dB | | | note | pin | paramet | ter | t.d.m. | f.d.m. | unit | |-------------------------------------------------------------------------------------------------------------------|--------|--------|----------------------------------------|--------------|----------------------------------------------|----------------------------------------------|-----------------| | VCO; adjustable with R <sub>7-16</sub> nominal frequency | 6 | | fvco | typ. | 76 | 76 | kHz | | capture range (deviation from<br>76 kHz centre frequency)<br>19 kHz pilot signal of 32 mV | 6 | | | > | 3,5 | 3,5 | % | | temperature coefficient<br>uncompensated<br>compensated | 6<br>6 | | −TC<br>± TC | typ.<br>typ. | 450.10 <sup>-6</sup><br>200.10 <sup>-6</sup> | 450.10 <sup>-6</sup><br>200.10 <sup>-6</sup> | K <sup>-1</sup> | | Stereo/mono switch<br>when equal to 19 kHz pilot-tone<br>threshold voltage; adjustable<br>with R <sub>13-8</sub> | 7 | 11 | V <sub>i</sub> | | 10 to 100 | 10 to 100 | mV | | when equal to threshold voltage at $R_{13-8} = 620 \text{ k}\Omega$ for switching to stereo for switching to mono | | 11 | V <sub>i</sub><br>V <sub>i</sub> | < | 7 to 16 | 7 to 16<br>5 | mV<br>mV | | hysteresis | 8 | 11 | ΔVi | typ. | 2,5 | 2,5 | dB | | Smooth take-over circuit | | | | | | | | | full mono<br>full stereo | 8 | 6<br>6 | V <sub>6-16</sub><br>V <sub>6-16</sub> | <<br>> | 0,65<br>1,3 | 0,65<br>1,3 | V | #### Notes - 1. $V_{i(p-p)} = 1 \text{ V (MUX signal with 8\% pilot level)}$ . - 2. $f_{m} = 1 \text{ kHz}.$ - 3. At supply voltages of 8 to 11 V, resistors of 5,6 k $\Omega$ have to be connected from ground to pins 2 and 3. - 4. Measured with a composite input signal: L = R; $f_m$ = 1 kHz; 90% M-signal; 9% pilot signal; 1% spurious signal of 110 kHz (for $\alpha_{114}$ ) or 186 kHz (for $\alpha_{190}$ ). ACI suppression is defined as: $20 \log \frac{V_O \text{ (at 4 kHz)}}{V_O \text{ (at 1 kHz)}}$ . - 5. Measured with a composite input signal: L = R; $f_m$ = 1 kHz; 80% S-signal; 9% pilot signal; 10% SCA carrier (67 kHz); $d_{13}$ = 20 $\log \frac{V_0 \text{ (at 9 kHz)}}{V_0 \text{ (at 1 kHz)}}$ . - 6. See also Figs 7 and 10; compensated with RC network on pin 7. - 7. Adjustable with $R_{13-8}$ ; see also Fig. 28; for field strength dependent input (pin 14) see next page. - 8. $\Delta V_i = 20 \log \frac{V_{11-16} \text{ (mono/stereo)}}{V_{11-16} \text{ (stereo/mono)}}$ For additional circuitry on pin 6 see Figs 7 and 10; for graph see Fig. 29. 9. For example of notch filter see Fig. 6. # TDA1005A TDA1005AT #### D.C. CHARACTERISTICS | $T_{amb} = 25$ °C; $V_{8-16} = 15$ V (unless otherwise specified) | | | | | |-----------------------------------------------------------------------------------------------------|--------------------|------|---------|------| | Supply voltage range | V <sub>8-16</sub> | | 8 to 18 | V * | | Total current (except indicator lamp) | 18 | typ. | 21 | mΑ | | Power dissipation (operating)<br>at lamp current I <sub>15</sub> = 100 mA; V <sub>8-16</sub> = 18 V | P <sub>tot</sub> | < | 570 | mW | | Saturation voltage of lamp driver<br>at I <sub>15</sub> = 100 mA | V <sub>15-16</sub> | typ. | 0,9 | V | | Maximum lamp driver voltage | V <sub>15-16</sub> | < | 22 | V | | Switching voltage | | | | | | to mono | V <sub>14-16</sub> | > | 1,2 | V ** | | to stereo | V <sub>14-16</sub> | | 0,65 | V | | hysteresis | V14-16 | | 0.2 | V | #### **APPLICATION NOTES** #### 1. Switching-off the VCO If the internal gain is used with A.M. reception, the VCO can be switched off by connecting pin 9 via a 100 k $\Omega$ resistor to ground (no h.f. signal on the leads), or connecting pin 7 to ground. #### 2. Mono button The decoder can be switched to the mono position by connecting pin 12 to ground. The VCO then remains operational so this possibility cannot be used with A.M. reception. #### 3. Economic periphery - a. For a fixed stereo switching level of $\leq$ 16 mV a resistor of 620 k $\Omega$ can be connected between pin 13 and positive supply (+) instead of a potentiometer in series with a resistor. - b. The 10 k $\Omega$ resistor connected in parallel with the stereo indicator lamp can be omitted, however, some TDA1005A circuits will switch to mono during lamp failure. - c. The 10 $\mu$ F capacitor in series with a 1 k $\Omega$ resistor at pin 9 can be decreased to a 1 $\mu$ F capacitor, bearing in mind that the distortion will increase, especially around loop resonance. - d. A MUX-input filter is not needed, if i.f. roll-off starts at a frequency of 62 kHz. #### 4. Printed-circuit boards For both the f.d.m. and t.d.m. stereo decoder circuits a printed-circuit board layout is given as an example (Figs 8 and 11). Also for an active filter, which is mainly used with a t.d.m. decoder, a printed-circuit board layout is given in Fig. 4. #### 5. Notch filter If attention has to be paid for suppression of the 57 kHz signal (T.W.S. = Traffic Warning System) and the 19 kHz signal, an input filter can be used as given in Fig. 6. - \* At supply voltages of 8 to 11 V, resistors of 5,6 k $\Omega$ have to be connected from ground to pins 2 and 3. - \*\* Maximum voltage for safe operation: V<sub>14-16</sub> < 4 V. #### APPLICATION INFORMATION Fig. 3 Active filter circuit diagram. Fig. 4 Printed-circuit board component side, showing component layout. Fig. 5 Printed-circuit board showing track side. - (1) Transistor to achieve low impedance driving of notch filter. - (2) 33 nF will give common mode suppression of 19 kHz. - (3) Coil: ΤΟΚΟ 10 PA, 700 turns, φ0,07 mm Cu; case type: P06-0114; drumcore: AN01-0021; base 5 pins type: 07-0084-02; core type CAN02-0029. Fig. 6 Example of using a 19 kHz tuned notch filter; for other input structures see Figs 13 to 21. Coil data: $L_1L_2 = 2,6 \text{ mH}$ $Q_{1-2} = 35$ ; $Q_{min} = 30$ N<sub>1-2</sub> = 357½ turns; N<sub>3-4</sub> = 297½ turns: scrambled wound with wire diameter 0,09 mm, $\frac{E_{3-4}}{E_{1,2}} \times 100\% = 82\%$ - 1. For other input structures see Figs 13 to 21; shown here is with RC-filter (Fig. 15). - 2. The micropoco capacitor has a temperature coefficient of 125.10<sup>-6</sup> $\pm$ 60.10<sup>-6</sup> K<sup>-1</sup>. - 3. In simplified circuits a fixed resistor (e.g. 620 k $\Omega$ ) can be used for a guaranteed switching level of $\leq$ 16 mV. - 4. Either the LED circuit or an external stereo indicator can be used. Fig. 7 Basic application circuit of a frequency-division multiplex (f.d.m.) stereo decoder. - 1. Positive supply (+ 15 V). - 2. Left output. - 3. Ground. - 4. Right output. - 5. Mono/stereo switch.6. MUX input. - 7. External stereo - indicator. Fig. 8 Printed-circuit board component side of an f.d.m. decoder, showing component layout. For circuit diagram see Fig. 7. Fig. 9 Printed-circuit board showing track side. #### Notes - 1. For other input structures see Figs 13 to 21; shown here is with RC-filter (Fig. 15). - 2. The micropoco capacitor has a temperature coefficient of $125.10^{-6} \pm 60.10^{-6} \, ^{\circ}\text{C}^{-1}$ . - 3. In simplified circuits a fixed resistor (e.g. 620 k $\Omega$ ) can be used for a guaranteed switching level of $\leq$ 16 mV. - 4. Either the LED circuit or an external stereo indicator can be used. Fig. 10 Basic application circuit of a time-division multiplex (t.d.m.) stereo decoder. - 1. Positive supply (+ 15 V). - 2. Left output. - 3. Ground. - 4. Right output. - 5. Mono/stereo switch. - 6. MUX input. - 7. External stereo indicator. Fig. 11 Printed-circuit board component side of a t.d.m. decoder, showing component layout. For circuit diagram see Fig. 10. Fig. 12 Printed-circuit board showing track side. ## INPUT STRUCTURES (see also Figs 7 and 10) Fig. 13 Without filtering. Fig. 15 With RC-filter for achieving i.f. roll-off (typ. 62 kHz). Fig. 14 Printed-circuit board component side, showing component layout of Fig. 13. Fig. 16 Printed-circuit board component side, showing component layout of Fig. 15. Fig. 17 With 19 kHz notch filter. Fig. 18 Printed-circuit board component side, showing component layout of Fig. 17. Fig. 20 Printed-circuit board component side, showing component layout of Fig. 19. time-division multiplex system; adjusted at 1 kHz (R4 in Fig. 10) --- frequency-division multiplex system; adjusted at 1 and 5 kHz (R4 and R10 in Fig. 7) Conditions: $V_{8-16} = 15 \text{ V}$ ; $V_{i(p-p)} = 1 \text{ V}$ . Note: RC-filter for simulating the i.f. roll-off (typ. 62 kHz). Fig. 23 Channel separation as a function of frequency. Fig. 24 Channel separation at f = 1 kHz as a function of resistance between pins 5 and 10 for a t.d.m. system. For test circuit see Fig. 23. (1) Audible interferences (BFC-distortion) and desired 12 kHz signal. (2) $$d_{BFC} = 20 \log \frac{V_{BFC}}{V \text{ (at 12 kHz)}}$$ . Fig. 26 Spectrum at the decoder outputs; A for t.d.m.; B for f.d.m. $V_{i(p-p)}=1$ V; R = 1; L = 0; m = 90% for f = 12 kHz; m = 10% for f = 19 kHz. Fig. 27 Typical values of the capture range of the oscillator as a function of the pilot threshold voltage at MUX-input. $V_{8-16}$ = 15 V; $\Delta f_{VCO}$ = $f_{VCO}$ -76 kHz where: $f_{VCO}$ = modulated, free-running oscillator frequency; $\Delta f_{VCO}$ = maximum $f_{VCO}$ deviation which will be captured if pilot signal (pin 11) is switched-on. Fig. 28 Pilot input voltage switching level (stereo 'on') as a function of resistance between pins 8 and 13. Fig. 29 Channel separation as a function of $V_{\mbox{\scriptsize 6-16}}$ at 1 kHz (smooth take-over). # 6 W AUDIO POWER AMPLIFIER IN CAR APPLICATIONS 10 W AUDIO POWER AMPLIFIER IN MAINS-FED APPLICATIONS The TDA 1010A is a monolithic integrated class-B audio amplifier circuit in a 9-lead single in-line (SIL) plastic package. The device is primarily developed as a 6 W car radio amplifier for use with 4 $\Omega$ and 2 $\Omega$ load impedances. The wide supply voltage range and the flexibility of the IC make it an attractive proposition for record players and tape recorders with output powers up to 10 W. Special features are: - single in-line (SIL) construction for easy mounting - separated preamplifier and power amplifier - high output power - low-cost external components - good ripple rejection - thermal protection #### QUICK REFERENCE DATA | Supply voltage range | $V_{P}$ | 6 | 6 to 24 | V | |-----------------------------------------------------------------------------------|----------------------------------|--------------|------------|---------------------------| | Repetitive peak output current | IORM | max. | 3 | Α | | Output power at pin 2; $d_{tot} = 10\%$<br>Vp = 14,4 V; $R_1 = 2 \Omega$ | | | 6.4 | 107 | | $V_{p} = 14.4 \text{ V}, N_{L} = 2.02$ $V_{p} = 14.4 \text{ V}; R_{L} = 4 \Omega$ | Po | typ. | 6,4 | | | $V_P = 14,4 \text{ V}; R_L = 8 \Omega$ | P <sub>o</sub><br>P <sub>o</sub> | typ.<br>typ. | 6,2<br>3,4 | | | $V_p = 14.4 \text{ V}; R_L = 2 \Omega;$ with additional | | | | | | bootstrap resistor of 220 $\Omega$ between pins 3 and 4 | Po | typ. | 9 | W | | Total harmonic distortion at $P_0 = 1 \text{ W}$ ; $R_L = 4 \Omega$ | d <sub>tot</sub> | typ. | 0,2 | % | | Input impedance | | | | | | preamplifier (pin 8) | Z <sub>i</sub> | typ. | 30 | $k\Omega$ | | power amplifier (pin 6) | Z <sub>i</sub> | typ. | 20 | k $\Omega$ | | Total quiescent current at $V_P = 14,4 V$ | I <sub>tot</sub> | typ. | 31 | mΑ | | Sensitivity for $P_0$ = 5,8 W; $R_L$ = 4 $\Omega$ | $V_{i}$ | typ. | 10 | mV | | Operating ambient temperature | T <sub>amb</sub> | -25 to | + 150 | $^{\mathrm{o}}\mathrm{C}$ | | Storage temperature | $T_{stg}$ | -55 to | + 150 | $^{\rm oC}$ | #### **PACKAGE OUTLINE** 9-lead SIL; plastic (SOT-110B). Fig. 1 Circuit diagram. #### RATINGS Limiting values in accordance with the Absolute Maximum System (IEC 134) | 9 | , , , , , , , , | | | | |---------------------------------------------------------------------------------------------------|------------------|--------------|----------|------| | Supply voltage | V <sub>P</sub> | max. | 24 V | | | Peak output current | I <sub>OM</sub> | max. | 5 A | | | Repetitive peak output current | IORM | max. | 3 A | | | Total power dissipation | see de | rating curve | Fig. 2 | | | Storage temperature | $T_{stq}$ | 55 to | + 150 °C | | | Operating ambient temperature | T <sub>amb</sub> | -25 to | + 150 °C | ) | | A.C. short-circuit duration of load<br>during sine-wave drive;<br>without heatsink at Vp = 14,4 V | t <sub>sc</sub> | max. | 100 ho | ours | Fig. 2 Power derating curve. #### **HEATSINK DESIGN** Assume Vp = 14,4 V; R<sub>L</sub> = 2 $\Omega$ ; T<sub>amb</sub> = 60 °C maximum; thermal shut-down starts at T<sub>j</sub> = 150 °C. The maximum sine-wave dissipation in a 2 $\Omega$ load is about 5,2 W. The maximum dissipation for music drive will be about 75% of the worst-case sine-wave dissipation, so this will be 3,9 W. Consequently, the total resistance from junction to ambient $$R_{th j-a} = R_{th j-tab} + R_{th tab-h} + R_{th h-a} = \frac{150 - 60}{3.9} = 23 \text{ K/W}.$$ Since $$R_{th j-tab} = 10 \text{ K/W}$$ and $R_{th tab-h} = 1 \text{ K/W}$ , $$R_{th h-a} = 23 - (10 + 1) = 12 \text{ K/W}.$$ | D.C. CHARACTERISTICS | | | | |----------------------------------------------------|---------|------|---------| | Supply voltage range | $V_{P}$ | 6 | to 24 V | | Repetitive peak output current | IORM | < | 3 A | | Total quiescent current at V <sub>P</sub> = 14,4 V | ltot | typ. | 31 mA | A.C. CHARACTERISTICS $T_{amb}$ = 25 °C; $V_P$ = 14,4 V; $R_L$ = 4 $\Omega$ ; f = 1 kHz unless otherwise specified; see also Fig. 3. A.F. output power (see Fig. 4) at $d_{tot} = 10\%$ ; measured at pin 2; with bootstrap $V_P = 14,4 \text{ V}; R_1 = 2 \Omega \text{ (note 1)}$ Po typ. 6,4 W >5.9 W $V_P = 14.4 \text{ V}; R_1 = 4 \Omega \text{ (note 1 and 2)}$ typ. 6,2 W $V_P = 14,4 \text{ V; R}_1 = 8 \Omega \text{ (note 1)}$ $P_0$ 3,4 W typ. $V_P = 14,4 \text{ V}$ ; $R_1 = 4 \Omega$ ; without bootstrap 5.7 W $P_{o}$ tvp. $V_P = 14.4 \text{ V}$ ; $R_1 = 2 \Omega$ ; with additional bootstrap resistor of 220 $\Omega$ between pins 3 and 4 $P_0$ typ. 9 W Voltage gain typ. 24 dB preamplifier (note 3) $G_{v1}$ 21 to 27 dB tvp. 30 dB power amplifier $G_{v2}$ 27 to 33 dB 54 dB typ. total amplifier G<sub>v tot</sub> 51 to 57 dB Total harmonic distortion at $P_0 = 1 \text{ W}$ 0,2 % dtot typ. Efficiency at Po = 6 W typ. 75 % Frequency response (-3 dB) В 80 Hz to 15 kHz Input impedance 30 kΩ preamplifier (note 4) $|Z_i|$ 20 to 40 $\,\mathrm{k}\Omega$ typ. 20 kΩ power amplifier (note 5) $|Z_i|$ 14 to 26 $k\Omega$ 20 $k\Omega$ typ. Output impedance of preamplifier; pin 7 (note 5) $|Z_0|$ 14 to 26 k $\Omega$ Output voltage preamplifier (r.m.s. value) $d_{tot}$ < 1% (pin 7) (note 3) 0,7 V Vo(rms) Noise output voltage (r.m.s. value; note 6) $R_S = 0 \Omega$ Vn/rms) typ. 0,3 mV | <u> </u> | 11(11113) | | | |--------------------------------------------------------------------------------|---------------------|------|------------------| | $R_S = 8.2 \text{ k}\Omega$ | V <sub>n(rms)</sub> | typ. | 0,7 mV<br>1,4 mV | | Ripple rejection at f = 1 kHz to 10 kHz (note 7) at f = 100 Hz; C2 = 1 $\mu$ F | RR<br>RR | > > | 42 dB<br>37 dB | | Sensitivity for P <sub>O</sub> = 5,8 W | Vi | typ. | 10 mV | | Bootstrap current at onset of clipping; pin 4 (r.m.s. value) | l4(rms) | typ. | 30 mA | #### Notes - 1. Measured with an ideal coupling capacitor to the speaker load. - 2. Up to $P_0 \le 3 \text{ W}$ : $d_{tot} \le 1\%$ . - 3. Measured with a load impedance of 20 k $\Omega$ . - 4. Independent of load impedance of preamplifier. - 5. Output impedance of preamplifier ( $|Z_0|$ ) is correlated (within 10%) with the input impedance ( $|Z_i|$ ) of the power amplifier. - 6. Unweighted r.m.s. noise voltage measured at a bandwidth of 60 Hz to 15 kHz (12 dB/octave). - 7. Ripple rejection measured with a source impedance between 0 and 2 k $\Omega$ (maximum ripple amplitude: 2 V). - 8. The tab must be electrically floating or connected to the substrate (pin 9). Fig. 3 Test circuit. Fig. 4 Output power of the circuit of Fig. 3 as a function of the supply voltage with the load impedance as a parameter; typical values. Solid lines indicate the power across the load, dashed lines that available at pin 2 of the TDA1010. R<sub>L</sub> = 2 $\Omega$ <sup>(1)</sup> has been measured with an additional 220 $\Omega$ bootstrap resistor between pins 3 and 4. Measurements were made at f = 1 kHz, d<sub>tot</sub> = 10%, T<sub>amb</sub> = 25 °C. Fig. 5 See next page. Total harmonic distortion in the circuit of Fig. 3 as a function of the output power with the load impedance as a parameter; typical values. Solid lines indicate the power across the load, dashed lines that available at pin 2 of the TDA1010. R<sub>L</sub> = 2 $\Omega$ (1) has been measured with an additional 220 $\Omega$ bootstrap resistor between pins 3 and 4. Measurements were made at f = 1 kHz, Vp = 14,4 V. Fig. 5 For caption see preceding page. Fig. 6 Frequency characteristics of the circuit of Fig. 3 for three values of load impedance; typical values. $P_O$ relative to 0 dB = 1 W; $V_P$ = 14,4 V. Fig. 7 Total power dissipation (solid lines) and the efficiency (dashed lines) of the circuit of Fig. 3 as a function of the output power with the load impedance as a parameter (for $R_L = 2~\Omega$ an external bootstrap resistor of 220 $\Omega$ has been used); typical values. $V_P = 14.4~V$ ; f = 1~kHz. Fig. 8 Thermal resistance from heatsink to ambient of a 1,5 mm thick bright aluminium heatsink as a function of the single-sided area of the heatsink with the total power dissipation as a parameter. # APPLICATION INFORMATION Fig. 9 Complete mono audio amplifier of a car radio. 7Z77931 Fig. 10 Track side of printed-circuit board used for the circuit of Fig. 9; p.c. board dimensions 92 mm x 52 mm. Fig. 11 Component side of printed-circuit board showing component layout used for the circuit of Fig. 9. Fig. 12 Complete stereo car radio amplifier. 7277933 Fig. 13 Track side of printed-circuit board used for the circuit of Fig. 12; p.c. board dimensions 83 mm x 65 mm. Fig. 14 Component side of printed-circuit board showing component layout used for the circuit of Fig. 12. Balance control is not on the p.c. board. Fig. 15 Channel separation of the circuit of Fig. 12 as a function of the frequency. Fig. 16 Power supply of circuit of Fig. 17. Fig. 17 Complete mains-fed ceramic stereo pick-up amplifier; for power supply see Fig. 16. Fig. 18 Track side of printed-circuit board used for the circuit of Fig. 17 (Fig. 16 partly); p.c. board dimensions 169 mm x 118 mm. 7277935 Fig. 19 Compenent side of printed-circuit board showing component layout used for the circuit of Fig. 17 (Fig. 16 partly). November 1982 Fig. 20 Channel separation of the circuit of Fig. 17 as a function of frequency. ## 2 TO 6 W AUDIO POWER AMPLIFIER The TDA1011 is a monolithic integrated audio amplifier circuit in a 9-lead single in-line (SIL) plastic package. The device is especially designed for portable radio and recorder applications and delivers up to 4 W in a 4 $\Omega$ load impedance. The device can deliver up to 6 W into 4 $\Omega$ at 16 V loaded supply in mains-fed applications. The maximum permissible supply voltage of 24 V makes this circuit very suitable for d.c. and a.c. apparatus, while the very low applicable supply voltage of 3,6 V permits 6 V applications. Special features are: - single in-line (SIL) construction for easy mounting - separated preamplifier and power amplifier - high output power - thermal protection - high input impedance - low current drain - limited noise behaviour at radio frequencies #### QUICK REFERENCE DATA | Supply voltage range | V <sub>P</sub> | 3,6 | to 20 V | |--------------------------------------------------------------|------------------|--------|----------------| | Peak output current | IOM | max. | 3 A | | Output power at d <sub>tot</sub> = 10% | | | | | $V_P = 16 V$ ; $R_L = 4 \Omega$ | $P_{o}$ | typ. | 6,5 W | | $V_P = 12 \text{ V}; R_L = 4 \Omega$ | $P_{o}^{-}$ | typ. | 4,2 W | | $V_P = 9 V; R_L = 4 \Omega$ | $P_{o}$ | typ. | 2,3 W | | $V_P = 6 V; R_L = 4 \Omega$ | $P_{o}$ | typ. | 1,0 W | | Total harmonic distortion at $P_0 = 1$ W; $R_L = 4$ $\Omega$ | d <sub>tot</sub> | typ. | 0,2 % | | Input impedance | | | | | preamplifier (pin 8) | Z <sub>i</sub> | > | 100 k $\Omega$ | | power amplifier (pin 6) | Z <sub>i</sub> | typ. | 20 k $\Omega$ | | Total quiescent current | l <sub>tot</sub> | typ. | 14 mA | | Operating ambient temperature | $T_{amb}$ | -25 to | + 150 °C | | Storage temperature | $T_{stg}$ | -55 to | + 150 °C | #### PACKAGE OUTLINE 9-lead SIL; plastic (SOT-110B). January 1979 Fig. 1 Circuit diagram. #### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) Supply voltage $V_{P}$ 24 V max. Peak output current 3 A IOM max. Total power dissipation see derating curve Fig. 2 -55 to + 150 °C Storage temperature $T_{sta}$ -25 to + 150 °C Operating ambient temperature Tamb A.C. short-circuit duration of load during sine-wave drive; V<sub>P</sub> = 12 V t<sub>sc</sub> max. 100 hours Fig. 2 Power derating curve. #### **HEATSINK DESIGN** Assume $V_P = 12 \text{ V}$ ; $R_L = 4 \Omega$ ; $T_{amb} = 60 \text{ °C maximum}$ ; $P_0 = 3.8 \text{ W}$ . The maximum sine-wave dissipation is 1,8 W. The derating of 10 K/W of the package requires the following external heatsink (for sine-wave drive): $$R_{th\,j-a} = R_{th\,j-tab} + R_{th\,tab-h} + R_{th\,h-a} = \frac{150-60}{1.8} = 50 \text{ K/W}.$$ Since $R_{th j-tab} = 10 \text{ K/W}$ and $R_{th tab-h} = 1 \text{ K/W}$ , $R_{th h-a} = 50 - (10 + 1) = 39 \text{ K/W}$ . | D.C. CHARACTERISTICS | | | | | |-----------------------------------------------------------------------------------------------|---------------------|-------------------|-------------|-----------| | Supply voltage range | $V_{P}$ | 3,6 | to 20 | V | | Repetitive peak output current | IORM | < | 2 | Α | | Total quiescent current at V <sub>P</sub> = 12 V | I <sub>tot</sub> | typ. | | mA<br>mA | | A.C. CHARACTERISTICS | | | | | | $T_{amb}$ = 25 °C; $V_P$ = 12 V; $R_L$ = 4 $\Omega$ ; f = 1 kHz unless otherwise specificants | ied; see also | Fig. 3. | | | | A.F. output power at d <sub>tot</sub> = 10% (note 1) | | | | | | with bootstrap:<br>$V_P = 16 \text{ V}; R_1 = 4 \Omega$ | $P_{o}$ | typ. | 6,5 | W | | $V_P = 12 \text{ V}; R_1 = 4 \Omega$ | • | > | 3,6 | | | · • | Po | typ. | 4,2 | | | $V_P = 9 V; R_L = 4 \Omega$ | $P_{o}$ | typ. | 2,3 | W | | $V_P = 6 V; R_L = 4 \Omega$ | $P_{o}$ | typ. | 1,0 | W | | without bootstrap:<br>$V_P = 12 \text{ V}; R_1 = 4 \Omega$ | Po | typ. | 3,0 | w | | Voltage gain: | . 0 | | • | | | preamplifier (note 2) | G <sub>v1</sub> | typ.<br><b>21</b> | 23<br>to 25 | dB<br>dB | | power amplifier | G <sub>v2</sub> | typ. | | dB | | | GVZ | | to 31 | | | total amplifier | $G_{v tot}$ | typ.<br>50 | 52<br>to 54 | dB<br>dB | | Total harmonic distortion at $P_0 = 1,5 \text{ W}$ | $d_{tot}$ | typ. | 0,3<br>1 | %<br>% | | Frequency response; -3 dB (note 3) | В | 60 Hz | to 15 | kHz | | Input impedance: | | > | 100 | kΩ | | preamplifier (note 4) | Z <sub>i1</sub> | typ. | 200 | | | power amplifier | $ Z_{i2} $ | typ. | 20 | $k\Omega$ | | Output impedance preamplifier | $ Z_{o1} $ | typ. | 1 | $k\Omega$ | | Output voltage preamplifier (r.m.s. value) $d_{tot} < 1\%$ (note 2) | V | | 0.7 | \ / | | Noise output voltage (r.m.s. value; note 5) | V <sub>o(rms)</sub> | | 0,7 | V | | $R_S = 0 \Omega$ | V <sub>n(rms)</sub> | typ. | 0,2 | mV | | $R_S = 10 \text{ k}\Omega$ | | 4 | 0,6 | mV | | | V <sub>n(rms)</sub> | < | 1,4 | mV | | Noise output voltage at f = 500 kHz (r.m.s. value)<br>B = 5 kHz; $R_S = 0 \Omega$ | V <sub>n(rms)</sub> | typ. | 8 | μV | | Ripple rejection (note 6) | , , | | | | | f = 1 to 10 kHz<br>f = 100 Hz: C2 = 1 uF | RR | typ. | | dB | | f = 100 Hz; C2 = 1 $\mu$ F | RR | > | | dB<br>m ^ | | Bootstrap current at onset of clipping; pin 4 (r.m.s. value) | <sup>1</sup> 4(rms) | typ. | 35 | mΑ | #### Notes - 1. Measured with an ideal coupling capacitor to the speaker load. - 2. Measured with a load resistor of 20 k $\Omega$ . - 3. Measured at P<sub>O</sub> = 1 W; the frequency response is mainly determined by C1 and C3 for the low frequencies and by C4 for the high frequencies. - 4. Independent of load impedance of preamplifier. - 5. Unweighted r.m.s. noise voltage measured at a bandwidth of 60 Hz to 15 kHz (12 dB/octave). - 6. Ripple rejection measured with a source impedance between 0 and 2 k $\Omega$ (maximum ripple amplitude : 2 V). - 7. The tab must be electrically floating or connected to the substrate (pin 9). Fig. 3 Test circuit. ## APPLICATION INFORMATION Fig. 4 Circuit diagram of a 4 W amplifier. Fig. 5 Total quiescent current as a function of supply voltage. Fig. 6 Track side of printed-circuit board used for the circuit of Fig. 4; p.c. board dimensions $62 \text{ mm} \times 48 \text{ mm}$ . Fig. 7 Component side of printed-circuit board showing component layout used for the circuit of Fig. 4. Fig. 8 Total harmonic distortion as a function of output power across $R_L$ ; —— with bootstrap; —— without bootstrap; f = 1 kHz; typical values. The available output power is 5% higher when measured at pin 2 (due to series resistance of C10). Fig. 9 Output power across $R_{\perp}$ as a function of supply voltage with bootstrap; $d_{tot}$ = 10%; typical values. The available output power is 5% higher when measured at pin 2 (due to series resistance of C10). Fig. 10 Voltage gain as a function of frequency; $P_{O}$ relative to 0 dB = 1 W; $V_{P}$ = 12 V; $R_{L}$ = 4 $\Omega$ . Fig. 11 Total harmonic distortion as a function of frequency; $P_0$ = 1 W; $V_P$ = 12 V; $R_L$ = 4 $\Omega$ . Fig. 12 Ripple rejection as a function of R2 (see Fig. 4); $R_S = 0$ ; typical values. Fig. 13 Noise output voltage as a function of R2 (see Fig. 4); measured according to A-curve; capacitor C5 is adapted for obtaining a constant bandwidth. Fig. 14 Noise output voltage as a function of frequency; curve a: total amplifier; curve b: power amplifier; B = 5 kHz; $R_S = 0$ ; typical values. Fig. 15 Voltage gain as a function of R2 (see Fig. 4). # RECORDING / PLAY-BACK AND 2 W AUDIO POWER AMPLIFIER The TDA1012 is a monolithic integrated audio power amplifier, preamplifier and A.L.C. circuit designed for applications in radio-recorders and recorders. The wide supply voltage range makes this circuit very suitable for d.c. and a.c. apparatus. The circuit is thermal protected and contains the following functions: - Power amplifier - Preamplifier - Automatic Level Control (A.L.C.) circuit - Voltage stabilizer ## QUICK REFERENCE DATA | | | _ | | | |------------------------------------------------------------------|--------------------|------|-------|----| | Supply voltage range | V <sub>P</sub> | 3,6 | to 18 | V | | Total quiescent current at V <sub>p</sub> = 9 V | $I_{tot}$ | typ. | 14 | mΑ | | Power amplifier | | | | | | Output power at $d_{tot}$ = 10 % $V_P$ = 9 V; $R_L$ = 4 $\Omega$ | Po | typ. | 2 | W | | Closed loop voltage gain | $G_{c}$ | typ. | 36 | dB | | Preamplifier | | | | | | Open loop voltage gain | $G_{o}$ | > | 66 | dB | | Minimum closed loop voltage gain | G <sub>c min</sub> | | 31 | dB | | Output voltage at d <sub>tot</sub> = 1 % | $V_{o}$ | > | 2 | ٧ | | Automatic Level Control (A.L.C.) | | | | | | Gain variation for $\Delta V_i = 40 \text{ dB}$ | $\Delta G_{V}$ | typ. | 2 | dB | | Stabilized supply voltage | | | | | | Output voltage | V11-15 | typ. | 4,2 | V | ## **PACKAGE OUTLINE** 16-lead DIL; plastic with internal heat spreader (SOT-38WE-2). Fig. 1 Block diagram/test circuit. ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) Supply voltage (pin 4) $V_P = V_{4-1}$ max. 13 V -55 to +150 °C Non-repetitive peak output current (pin 2) IOSM max. 2 A Storage temperature T Crystal temperature T $\mathsf{T}_{\mathrm{stg}}$ $\mathsf{T}_{\mathrm{c}}$ max. 150 °C Total power dissipation A.C. short-circuit duration of load during sine-wave drive; V<sub>P</sub> = 12 V $t_{sc}$ max. see derating curve Fig. 2 100 hours Fig. 2 Power derating curve. ## THERMAL RESISTANCE From junction to ambient R<sub>th i-a</sub> 55 K/W ## **CHARACTERISTICS** $V_P$ = 9 V; R $_L$ = 4 $\Omega$ ; f = 1 kHz; $T_{amb}$ = 25 $^o C$ ; measured in test circuit of Fig. 1; unless otherwise specified. ## Power amplifier | Output power at d <sub>tot</sub> = 10 % | Po | typ. | 2 | W | |------------------------------------------------------------------------------------------------------------|---------------------|--------|--------|------------| | Closed loop voltage gain | G <sub>c</sub> | typ. | 36 | dB | | Total harmonic distortion at P <sub>O</sub> = 1W | d <sub>tot</sub> | < | 1 | % | | Input impedance | $ z_i $ | > | 1 | $\Omega M$ | | Ripple rejection at f = 100 Hz | RR | > | 40 | dB | | Noise output voltage (r.m.s. value)<br>$R_S = 0 \Omega$ ; $B = 60 Hz$ to 15 kHz | V <sub>n(rms)</sub> | typ. | 150 | μV | | Preamplifier | | | | | | Open loop voltage gain | $G_0$ | > | 66 | dB | | Closed loop voltage gain | $G_{\mathbf{c}}$ | typ. | 48 | dB | | Minimum closed loop voltage gain (when changing R <sub>f</sub> ) | G <sub>c min</sub> | | 31 | dB | | Output voltage at d <sub>tot</sub> = 1 % | $V_{o}$ | > | 2 | V | | Output voltage with A.L.C. $V_1 = 4.8 \text{ mV}$ | V <sub>o</sub> | typ. | 1,1 | ٧ | | Total harmonic distortion with A.L.C. $V_i = 4.8 \text{ mV}$ $V_i = 480 \text{ mV}$ | d <sub>tot</sub> | <<br>< | 1<br>3 | %<br>% | | Signal-to-noise ratio related to $V_i = 1,2 \text{ mV}$ ; $R_S = 0 \Omega$ ; $B = 60 \text{ Hz}$ to 15 kHz | S/N | typ. | 60 | dB | | Input impedance | $ z_i $ | > | 100 | $k\Omega$ | | Ripple rejection at f = 100 Hz | RR | > | 52 | dB | | Output impedance | Z <sub>o</sub> | < | 50 | $\Omega$ | | Automatic Level Control (A.L.C.) | | | | | | Gain variation for $\Delta V_i = 40 \text{ dB}$ | $\Delta G_{V}$ | typ. | | dB | | Limiting time at $\Delta V_i = 40 \text{ dB}$ | t | < | | ms | | Level setting time at $\Delta V_i = 40 \text{ dB}$ | $t_S$ | < | 50 | ms | | Recovery time at $\Delta V_i = 40 \text{ dB}$ | t <sub>r</sub> | typ. | 100 | S | | Voltage stabilizer | | | | | | Output voltage | V11-15 | typ. | 4,2 | | | Load current | 111 | < | | mΑ | | Ripple rejection at f = 100 Hz | RR | > | 40 | dB | | | | | | | # 4 W AUDIO POWER AMPLIFIER WITH D.C. VOLUME CONTROL The TDA1013A is a monolithic integrated audio amplifier circuit with d.c. volume control in a 9-lead single in-line (SIL) plastic package. The wide supply voltage range makes this circuit very suitable for applications in mains-fed apparatus such as television receivers and record players. The d.c. volume control stage has a logarithmic control characteristic with a range of more than 80 dB; control can be obtained by means of a variable d.c. voltage between 3,5 and 8 V. The audio amplifier has a well defined open loop gain and a fixed integrated closed loop gain. This offers an optimum in number of external components, performance and stability. The SIL package (SOT-110B) offers a simple and low-cost heatsink connection. #### QUICK REFERENCE DATA | Supply voltage range | $V_{P}$ | 15 | to <b>3</b> 5 V | |----------------------------------------------------------------------------------|----------------|------|-----------------| | Repetitive peak output current | IORM | max. | 1,5 A | | Total sensitivity (d.c. control at max. gain) for $P_0 = 2.5 \text{ W}$ | Vi | typ. | 55 mV | | Audio amplifier | | | | | Output power at $d_{tot}$ = 10% $V_P$ = 18 $V$ ; $R_L$ = 8 $\Omega$ | Po | typ. | 4,5 W | | Total harmonic distortion at P <sub>o</sub> = 2,5 W; R <sub>L</sub> = 8 $\Omega$ | $d_{tot}$ | typ. | 0,5 % | | Sensitivity for $P_0 = 2.5 \text{ W}$ | $v_i$ | typ. | 125 mV | | D.C. volume control unit | | | | | Gain control range | $\phi$ | > | 80 dB | | Signal handling at $d_{tot} < 1\%$ (d.c. control at 0 dB) | Vi | > | 1,2 V | | Sensitivity for V <sub>o</sub> = 125 mV at max. voltage gain | $v_i$ | typ. | 55 mV | | Input impedance (pin 8) | Z <sub>i</sub> | typ. | 250 k $\Omega$ | ### **PACKAGE OUTLINE** 9-lead SIL; plastic (SOT-110B). ### (1) Belongs to power supply. Fig. 1 Basic application diagram also used as test circuit with R1 = 5.1 k $\Omega$ and C1 = 22 nF. #### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage | $V_P$ | max. | 35 | V | |------------------------------------|------------|-------------|-------|----| | Non-repetitive peak output current | IOSM | max. | 3 | Α | | Repetitive peak output current | IORM | max. | 1,5 | Α | | Storage temperature | $T_{stg}$ | -55 to + | 150 | оС | | Crystal temperature | Tj | -25 to + | 150 | оС | | Total power dissipation | see derati | ing curve F | ig. 2 | | ## **HEATSINK DESIGN** Assume Vp = 18 V; RL = 8 $\Omega$ ; T<sub>amb</sub> = 60 °C (max.); T<sub>j</sub> = 150 °C (max); for a 4 W application into an 8 $\Omega$ load, the maximum dissipation is about 2,5 W. The thermal resistance from junction to ambient can be expressed as: $$R_{th \ j-a} = R_{th \ j-tab} + R_{th \ tab-h} + R_{th \ h-a} = \frac{T_{j \ max} - T_{amb \ max}}{P_{max}} = \frac{150 - 60}{2,5} = 36 \text{ K/W}.$$ Since $R_{th \ j-tab} = 9 \text{ K/W}$ and $R_{th \ tab-h} = 1 \text{ K/W}$ , $R_{th \ h-a} = 36 - (9 + 1) = 26 \text{ K/W}.$ typ. 18 V Fig. 2 Power derating curve. — infinite heatsink; — — — without heatsink. ## **CHARACTERISTICS** $V_P$ = 18 V; $R_L$ = 8 $\Omega$ ; f = 1 kHz; $T_{amb}$ = 25 $^{o}C$ ; unless otherwise specified | Supply voltage | $V_{P}$ | typ.<br>15 | 18 V<br>to 35 V | | |----------------------------------------------------------------------------|------------------|------------|-----------------|----| | Total quiescent current | l <sub>tot</sub> | typ. | <b>3</b> 5 m | nΑ | | Noise output voltage (see also note) | $v_{n}$ | < | 1,4 m | nV | | Total sensitivity (d.c. control at maximum gain) for $P_0 = 2.5 \text{ W}$ | Vi | 38 typ. | to 69 m<br>55 m | | | Frequency response (-3 dB) | f | 35 Hz t | to 20 k | Hz | | Audio amplifier | | | | | | Repetitive peak output current | IORM | < | 1,5 A | | | Output power at d <sub>tot</sub> = 10% | $P_{O}$ | ><br>typ. | 4 W<br>4,5 W | | | Total harmonic distortion at P <sub>0</sub> = 2,5 W | d <sub>tot</sub> | typ. | 0,5 %<br>1 % | | | Voltage gain | $G_{v}$ | typ. | <b>30</b> d | В | | Sensitivity for P <sub>o</sub> = 2,5 W | Vi | typ. | 125 m | ٦V | | Input impedance (pin 5) | Z <sub>i</sub> | ><br>typ. | 100 k | | ## Note Measured in a bandwidth according to IEC 179-curve 'A'; $R_S = 5 \text{ k}\Omega$ and d.c. control at minimum gain. # CHARACTERISTICS (continued) | D.C. volume control unit | | | | | |--------------------------------------------------------------|---------|--------|------------|-----------| | Gain control range (see also Fig. 3) | φ | > | 80 | dB | | Signal handling at $d_{tot} < 1\%$ (d.c. control at 0 dB) | Vi | > | 1,2 | ٧ | | Sensitivity for V <sub>O</sub> = 125 mV at max. voltage gain | Vi | typ. | 55 | mV | | Input impedance (pin 8) | $ Z_i $ | > typ. | 100<br>250 | $k\Omega$ | | Output impedance (pin 6) | $ Z_0 $ | 100 to | 400<br>200 | | Fig. 3 Typical values gain control; V<sub>i</sub> at pin 7. # 1 TO 4 W AUDIO POWER AMPLIFIER The TDA1015 is a monolithic integrated audio amplifier circuit in a 9-lead single in-line (SIL) plastic package. The device is especially designed for portable radio and recorder applications and delivers up to 4 W in a 4 $\Omega$ load impedance. The very low applicable supply voltage of 3,6 V permits 6 V applications. Special features are: - single in-line (SIL) construction for easy mounting - separated preamplifier and power amplifier - high output power - thermal protection - high input impedance - low current drain - limited noise behaviour at radio frequencies ## **QUICK REFERENCE DATA** | Supply voltage range | $V_{P}$ | 3,6 | to 18 | V | |-------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|----------------------|-------------------|----------| | Peak output current | IOM | max. | 2,5 | Α | | Output power at $d_{tot}$ = 10%<br>$V_P$ = 12 V; $R_L$ = 4 $\Omega$<br>$V_P$ = 9 V; $R_L$ = 4 $\Omega$<br>$V_P$ = 6 V; $R_L$ = 4 $\Omega$ | P <sub>o</sub><br>P <sub>o</sub> | typ.<br>typ.<br>typ. | 4,2<br>2,3<br>1,0 | W | | Total harmonic distortion at $P_0$ = 1 W; $R_L$ = 4 $\Omega$ | $d_{tot}$ | typ. | 0,3 | % | | Input impedance<br>preamplifier (pin 8)<br>power amplifier (pin 6) | Z <sub>i</sub> <br> Z <sub>i</sub> | ><br>typ. | 100<br>20 | kΩ<br>kΩ | | Total quiescent current | I <sub>tot</sub> | typ. | 14 | mΑ | | Operating ambient temperature | T <sub>amb</sub> | -25 to - | + 150 | оС | | Storage temperature | T <sub>stg</sub> | -55 to | + 150 | оС | #### PACKAGE OUTLINE 9-lead SIL; plastic (SOT-110B). Fig. 1 Circuit diagram. #### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) Supply voltage Peak output current Total power dissipation Storage temperature Operating ambient temperature A.C. short-circuit duration of load during sine-wave drive; V<sub>P</sub> = 12 V Vp max. 18 V I<sub>OM</sub> max. 2,5 A see derating curve Fig. 2 $T_{stg}$ -55 to + 150 °C $T_{amb}$ -25 to + 150 °C t<sub>sc</sub> max. 100 hours Fig. 2 Power derating curve. #### **HEATSINK DESIGN** Assume $V_P = 12 \text{ V}$ ; $R_L = 4 \Omega$ ; $T_{amb} = 45 \text{ °C maximum}$ . The maximum sine-wave dissipation is 1,8 W. $$R_{thj-a} = R_{thj-tab} + R_{thtab-h} + R_{thh-a} = \frac{150 - 45}{1.8} = 58 \text{ K/W}.$$ Where $R_{\mbox{th}\,\mbox{j-a}}$ of the package is 45 K/W, so no external heatsink is required. | D.C. CHARACTERISTICS | | | | | |----------------------------------------------------------------------------------------|---------------------|--------------|-------------|-----------| | Supply voltage range | $V_{P}$ | 3,6 | to 18 | V | | Repetitive peak output current | IORM | < | 2 | Α | | Total quiescent current at V <sub>P</sub> = 12 V | I <sub>tot</sub> | typ. | | mA<br>mA | | A.C. CHARACTERISTICS | | | | | | $T_{amb}$ = 25 °C; $V_P$ = 12 V; $R_L$ = 4 $\Omega$ ; f = 1 kHz unless otherwise speci | fied; see also | Fig. 3. | | | | A.F. output power at d <sub>tot</sub> = 10% (note 1) with bootstrap: | | | | | | $V_P = 12 V$ ; $R_L = 4 \Omega$ | Po | typ. | 4,2 | W | | $V_P = 9 V; R_L = 4 \Omega$ | Po | typ. | 2,3 | W | | $V_P = 6 V$ ; $R_L = 4 \Omega$ | Po | typ. | 1,0 | W | | without bootstrap:<br>$V_P = 12 \text{ V}; \text{ R}_L = 4 \Omega$ | Po | typ. | 3,0 | w | | Voltage gain: preamplifier (note 2) | G <sub>v1</sub> | typ. | 23 | dB | | power amplifier | $G_{v2}$ | typ. | 29 | dB | | total amplifier | G <sub>v tot</sub> | typ.<br>49 1 | 52<br>to 55 | dB<br>dB | | Total harmonic distortion at P <sub>o</sub> = 1,5 W | $d_{tot}$ | typ. | 0,3<br>1,0 | | | Frequency response; -3 dB (note 3) | В | 60 Hz t | o 15 | kHz | | Input impedance: preamplifier (note 4) | Z <sub>i1</sub> | ><br>typ. | 100<br>200 | | | power amplifier | Z <sub>i2</sub> | typ. | 20 | $k\Omega$ | | Output impedance preamplifier | Z <sub>o1</sub> | typ. | 1 | $k\Omega$ | | Output voltage preamplifier (r.m.s. value) $d_{tot} < 1\%$ (note 2) | V <sub>o(rms)</sub> | typ. | 0,8 | V | | Noise output voltage (r.m.s. value; note 5) | | | | | | $R_S = 0 \Omega$ | V <sub>n(rms)</sub> | typ. | - | mV | | $R_S = 10 \text{ k}\Omega$ | V <sub>n(rms)</sub> | typ. | 0,5 | mV | | Noise output voltage at f = 500 kHz (r.m.s. value) B = 5 kHz; $R_S = 0 \Omega$ | V <sub>n(rms)</sub> | typ. | 8 | μV | | Ripple rejection (note 6)<br>f = 100 Hz | RR | typ. | 38 | dB | #### Notes - 1. Measured with an ideal coupling capacitor to the speaker load. - 2. Measured with a load resistor of 20 k $\Omega$ . - 3. Measured at P<sub>O</sub> = 1 W; the frequency response is mainly determined by C1 and C3 for the low frequencies and by C4 for the high frequencies. - 4. Independent of load impedance of preamplifier. - 5. Unweighted r.m.s. noise voltage measured at a bandwidth of 60 Hz to 15 kHz (12 dB/octave). - 6. Ripple rejection measured with a source impedance between 0 and 2 k $\Omega$ (maximum ripple amplitude : 2 V). - 7. The tab must be electrically floating or connected to the substrate (pin 9). Fig. 3 Test circuit. ## APPLICATION INFORMATION Fig. 4 Circuit diagram of a 1 to 4 W amplifier. Fig. 5 Total quiescent current as a function of supply voltage. Fig. 6 Total harmonic distortion as a function of output power across $R_{L}$ ; —— with bootstrap; —— without bootstrap; f = 1 kHz; typical values. The available output power is 5% higher when measured at pin 2 (due to series resistance of C10). Fig. 7 Output power across $R_L$ as a function of supply voltage with bootstrap; $d_{tot} = 10\%$ ; typical values. The available output power is 5% higher when measured at pin 2 (due to series resistance of C10). Fig. 8 Voltage gain as a function of frequency; $P_0$ relative to 0 dB = 1 W; $V_P$ = 12 V; $R_L$ = 4 $\Omega$ . Fig. 9 Total harmonic distortion as a function of frequency; $P_{O}$ = 1 W; $V_{P}$ = 12 V; $R_{L}$ = 4 $\Omega$ . Fig. 10 Ripple rejection as a function of R2 (see Fig. 4); $R_S = 0$ ; typical values. Fig. 11 Noise output voltage as a function of R2 (see Fig. 4); measured according to A-curve; capacitor C5 is adapted for obtaining a constant bandwidth. Fig. 12 Noise output voltage as a function of frequency; curve a: total amplifier; curve b: power amplifier; B = 5 kHz; $R_S = 0$ ; typical values. Fig. 13 Voltage gain as a function of R2 (see Fig. 4). # 0,5 W AUDIO POWER AMPLIFIER #### **GENERAL DESCRIPTION** The TDA1015T is a low-cost audio amplifier which can deliver up to 0,5 W output power into a 16 $\Omega$ load impedance at a supply voltage of 9 V. The amplifier is specially designed for portable applications such as radios and recorders. The IC has a very low supply voltage requirement (3,6 V min.). #### Features - High input impedance - Separated preamplifier and power amplifier - Limited noise behaviour at radio frequencies - Short-circuit protected - Miniature encapsulation ## QUICK REFERENCE DATA | Supply voltage range | Vp | 3,6 | to 12 V | |-------------------------------------|-----------|---------------|---------| | Peak output current | IOM | max. | 1 A | | Output power | $P_{o}$ | typ. | 0,5 W | | Voltage gain power amplifier | $G_{v1}$ | typ. | 29 dB | | Voltage gain preamplifier | $G_{v2}$ | typ. | 23 dB | | Total quiescent current | $I_{tot}$ | max. | 22 mA | | Operating ambient temperature range | $T_{amb}$ | <b>−25</b> to | +150 °C | | Storage temperature range | $T_{stg}$ | 55 to | +150 °C | ## PACKAGE OUTLINE 8-lead mini-pack; plastic (SO-8; SOT-96A). Fig. 1 Block diagram. ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage | $V_P$ | max. | 12 | ٧ | |------------------------------------------------------------------------|---------|-------------|--------|------| | Peak output current | IOM | max. | 1 | Α | | Total power dissipation | see der | ating curve | Fig. 2 | | | Storage temperature range | | -55 to | +150 | oC | | A.C. short-circuit duration of load during sine-wave drive at Vp = 9 V | tec | max. | 1 | hour | Fig. 2 Power derating curve. ## **CHARACTERISTICS** $T_{amb}$ = 25 °C; $V_P$ = 9 V; $R_L$ = 16 $\Omega$ ; f = 1 kHz; see Fig. 3; unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |-------------------------------------------------------------------------------------------------------|---------------------|------|-----------------|------|------| | Supply voltage | VP | 3,6 | 9 | 12 | V | | Repetitive peak output current | IORM | _ | _ | 1 | Α | | Total quiescent current | I <sub>tot</sub> | _ | 12 | 22 | mA | | A.F. output power at d <sub>tot</sub> = 10%<br>(note 1) | | | | | | | $V_P = 9 V; R_L = 16 \Omega$ | Po | _ | 0,5 | _ | W | | $V_P = 6 \text{ V}; \text{ R}_L^- = 8 \Omega$ | Po | _ | 0,3 | - | W | | Voltage gain power amplifier | G <sub>v1</sub> | _ | 29 | _ | dB | | Voltage gain preamplifier (note 2) | G <sub>v2</sub> | _ | 23 | - | dB | | Total voltage gain | G <sub>tot</sub> | 49 | 52 | 55 | dB | | Frequency response at $-3$ dB (note 3) | В | _ | 60 to<br>15 000 | | Hz | | Input impedance power amplifier | Z <sub>i1</sub> | _ | 20 | _ | kΩ | | Input impedance preamplifier (note 4) | Z <sub>i2</sub> | 100 | 200 | _ | kΩ | | Output impedance preamplifier | Z <sub>02</sub> | 0,5 | 1 | 1,5 | kΩ | | Output voltage preamplifier (r.m.s. value) $d_{tot} < 1\%$ (note 2) | Vo2(rms) | _ | 0,7 | _ | V | | Noise output voltage (r.m.s. value) (note 5) | | | | | | | $R_S = 0 \Omega$ | V <sub>n(rms)</sub> | _ | 0,2 | - | mV | | $R_S = 10 \text{ k}\Omega$ | V <sub>n(rms)</sub> | _ | 0,5 | - | mV | | Noise output voltage (r.m.s. value)<br>$f = 500 \text{ kHz}$ ; $B = 5 \text{ kHz}$ ; $R_S = 0 \Omega$ | V <sub>n(rms)</sub> | _ | 8 | | μV | | Ripple rejection at f = 100 Hz;<br>C2 = 1 $\mu$ F (note 6) | RR | _ | 38 | _ | dB | #### Notes to the characteristics - 1. Output power is measured with an ideal coupling capacitor to the speaker load. - 2. Measured with a load resistance of 20 k $\Omega$ . - 3. The frequency response is mainly determined by the capacitors, C1, C3 (low frequency) and C4 (high frequency). - 4. Independent of load impedance of preamplifier. - 5. Effective unweighted r.m.s. noise voltage measured in a bandwidth from 60 Hz to 15 kHz (slopes 12 dB/octave). - 6. Ripple rejection measured with a source impedance between 0 and 2 k $\Omega$ (maximum ripple amplitude of 2 V). ## APPLICATION INFORMATION Fig. 3 Test circuit. Fig. 4 Total quiescent current as a function of supply voltage. Fig. 5 Output power as a function of supply voltage; d<sub>tot</sub> = 10%; f = 1 kHz. ——— measured in Fig. 3 ---- measured with a 1,5 M $\Omega$ resistor connected between pins 7 and 2. --- measured with a 1,5 M $\Omega$ resistor connected between pins 7 and 2. Fig. 7 Application circuit for power stage only and battery power supply; $G_{V1}$ = 29 dB; $|Z_{11}|$ = 20 k $\Omega$ . Fig. 8 Application circuit for preamplifier and power amplifier stages and battery power supply; $G_{V\ tot}$ = 52 dB; $|Z_{i2}|$ = 200 k $\Omega$ . # RECORDING/PLAYBACK AND 2 W AUDIO POWER AMPLIFIER ## **GENERAL DESCRIPTION** The TDA1016 is a monolithic integrated audio power amplifier, preamplifier and A.L.C. circuit designed for applications in radio-recorders and recorders. The wide supply voltage range makes this circuit very suitable for d.c. and a.c. apparatus. The circuit incorporates the following features: #### **Features** - Power amplifier/monitor amplifier - Preamplifier/record and playback amplifier - Automatic Level Control (A.L.C.) circuit - Voltage stabilizer - Short-circuit (up to 12 V a.c.) and thermal protection. ## QUICK REFERENCE DATA | Supply voltage range | V <sub>P</sub> | 3,6 | 3 to 15 V | |---------------------------------------------------------|--------------------|------|-----------| | Supply current; total quiescent at V <sub>P</sub> = 6 V | l <sub>tot</sub> | typ. | 10 mA | | Operating ambient temperature range | T <sub>amb</sub> | 25 | to 150 °C | | Power amplifier | | | | | Output power at d <sub>tot</sub> = 10% | | | | | $V_P = 6 \text{ V}; R_L = 4 \Omega$ | Po | typ. | 1 W | | $V_P = 9 V$ ; $R_L = 4 \Omega$ | Po | typ. | 2 W | | Closed loop gain | G <sub>c</sub> | typ. | 36 dB | | Preamplifier | | | | | Open loop gain | $G_{\mathbf{o}}$ | min. | 70 dB | | Minimum closed loop voltage gain | G <sub>c min</sub> | min. | 35 dB | | Output voltage at d <sub>tot</sub> = 1% | Vo | min. | 1 V | | Automatic Level Control (A.L.C.) | | | | | Gain variation for $\Delta V_i$ = 40 dB | $\Delta G_{f v}$ | typ. | 2 dB | | Stabilized supply voltage | | | | | Output voltage | V <sub>5-16</sub> | typ. | 2,6 V | | | | | | ## **PACKAGE OUTLINE** 16-lead DIL; plastic, with internal heat spreader (SOT-38WE-2). Fig. 1 Block diagram with external components; also used as test circuit. ## **RATINGS** | Limiting values in accordance with the Absolute Maximum System (I | IEC 134) | | | | |----------------------------------------------------------------------|------------------|------------|-----|-------| | Supply voltage (pin 3) | $V_{P}$ | max. | 18 | V | | Repetitive peak output current | IORM | max. | 1 | Α | | Non-repetitive peak output current (pin 1) | IOSM | max. | 2 | Α | | Total power dissipation | see derating of | curve Fig. | 2 | | | A.C. short-circuit duration of load during sinewave drive; Vp = 12 V | t <sub>sc</sub> | max. | 100 | hours | | Crystal temperature | T <sub>c</sub> | max. | 150 | oC | | Storage temperature range | $T_{stg}$ | -55 to + | 150 | oC | | Operating ambient temperature range | T <sub>amb</sub> | -25 to + | 150 | оС | | | | | | | ## THERMAL RESISTANCE The power derating curve (Fig. 2) is based on the following data $% \left( 1\right) =\left( 1\right) \left( \left($ From junction to ambient $R_{thj-a} = 55 \text{ K/W}$ Fig. 2 Power derating curve. ## **CHARACTERISTICS** $V_P$ = 6 V; $R_L$ = 4 $\Omega$ ; f = 1 kHz; $T_{amb}$ = 25 °C; measured in test circuit Fig. 1; unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------------------------------------------------------------------------|---------------------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------| | Supply (pin 3) | | | | | | | Supply voltage | V <sub>P</sub> | 3,6 | 6 | 15 | V | | Supply current; total quiescent at $Vp = 6 V$ | I <sub>tot</sub> | _ | 10 | | mA | | Power amplifier | | | | | | | Output power at $d_{tot} = 10\%$ *<br>V <sub>P</sub> = 6 V | Po | | 1 | | w | | $V_P = 9 V$ | Po | _ | 2 | _ | W | | Closed loop voltage gain | G <sub>c</sub> | _ | 36 | - | dB | | Total harmonic distortion at $P_0 = 0.5 \text{ W}$ | d <sub>tot</sub> | | | 1 | % | | Input impedance | Z <sub>i</sub> | 0,5 | | | МΩ | | Ripple rejection at f = 100 Hz ( $R_S = 0 \Omega$ ) | RR | 40 | 50 | | dB | | Noise output voltage (r.m.s. value)<br>$R_S = 0 \Omega$ ; B = 60 Hz to 15 kHz | V <sub>n(rms)</sub> | | 90 | 200 | μV | | Noise output voltage at 500 kHz<br>$R_S = 0 \Omega$ ; $B = 5 \text{ kHz}$ | V <sub>n</sub> | | 8 | _ | μV | | Preamplifier | | | | | | | Open loop voltage gain at f = 10 kHz | Go | 70 | 78 | **** | dB | | Closed loop voltage gain | G <sub>c</sub> | | 52 | , Marine | dB | | Minimum closed loop voltage gain (when changing R <sub>f</sub> ) | G <sub>c min</sub> | 35 | _ | _ | dB | | Output voltage at d <sub>tot</sub> = 1% | Vo | 1 | and the same of th | | V | | Output voltage with A.L.C. V <sub>i</sub> = 2 mV | Vo | 0,45 | 0,5 | 0,55 | v | | Total harmonic distortion with A.L.C.<br>$V_i = 2 \text{ mV}$ | d <sub>tot</sub> | _ | _ | 1 | % | | V <sub>i</sub> = 360 mV | d <sub>tot</sub> | | | 3 | % | | Signal-to-noise ratio related to $V_i$ = 1,2 mV;<br>R <sub>S</sub> = 1 k $\Omega$ ; B = 60 Hz to 15 kHz | S/N | _ | 60 | | dB | | Input impedance | Z <sub>i</sub> | 100 | | | kΩ | | Ripple rejection at f = 100 Hz; $R_S = 0 \Omega$ | RR | 50 | 54 | | dB | | Output impedance ** | Z <sub>0</sub> | | | 50 | Ω | <sup>\*</sup> Measured with an ideal coupling capacitor connected to the speaker load. <sup>\*\*</sup> Ip (effective value) must not exceed 1 mA. | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------|--------------------|------|------|------|------| | Automatic Level Control (A.L.C.) (see Fig. 3) ** | | | | | | | Gain variation for $\Delta V_i = 45 \text{ dB}$ | $\Delta G_V$ | | 2 | 3 | dB | | Limiting time* | tı | | | 50 | ms | | Level setting time* | t <sub>s</sub> | | | 50 | ms | | Recovery time* ▲ | t <sub>r</sub> | _ | 100 | | s | | Voltage stabilizer | | | | | | | Output voltage | V <sub>11-15</sub> | _ | 2,6 | - | V | | Load current | 111 | _ | | 1,5 | mA | | Ripple rejection at f = 100 Hz | RR | 40 | _ | | dB | | | 1 | i | | | 1 | Fig. 3 Typical A.L.C. curve with Rs = 10 k $\Omega$ . - At $\Delta V_i$ = 40 dB with respect to $V_i$ = 1,2 mV. A.L.C. tracking in stereo anode pin 6 interconnected to an RC, time constant has a typical spread within 7 dB. - Without a shunt resistor across A.L.C. With 1 M $\Omega$ or 2,2 M $\Omega$ across A.L.C. recovery time becomes 22 or 50 seconds. # 12 W CAR RADIO POWER AMPLIFIER The TDA1020 is a monolithic integrated 12 W audio amplifier in a 9-lead single in-line (SIL) plastic package. The device is primarily developed as a car radio amplifier. At a supply voltage of $V_P$ = 14,4 V, an output power of 7 W can be delivered into a 4 $\Omega$ load and 12 W into 2 $\Omega$ . To avoid interferences and car ignition signals coming from the supply lines into the IC, frequency limiting is used beyond the audio spectrum in the preamplifier and the power amplifier. The maximum supply voltage of 18 V makes the IC also suitable for mains-fed radio receivers, tape recorders or record players. However, if the supply voltage is increased above 18 V (< 45 V), the device will not be damaged (load dump protected). Also a short-circuiting of the output to ground (a.c.) will not destroy the device. Thermal protection is built-in. As a special feature, the circuit has a low stand-by current possibility. The TDA1020 is pin-to-pin compatible with the TDA1010. #### QUICK REFERENCE DATA | Supply voltage range | V <sub>P</sub> | | 6 to 18 | V | |-------------------------------------------------------------------------------------------|-------------------------------------|--------------|----------|----------| | Repetitive peak output current | IORM | < | 4 | Α | | Output power at $d_{tot}$ = 10% (with bootstrap)<br>$V_P$ = 14,4 V; $R_L$ = 2 $\Omega$ | $P_{O}$ | ><br>typ. | 10<br>12 | | | $V_{p} = 14.4 \text{ V}; R_{L} = 4 \Omega$<br>$V_{p} = 14.4 \text{ V}; R_{L} = 8 \Omega$ | P <sub>o</sub><br>P <sub>o</sub> | typ. | 7<br>3,5 | | | Output power at $d_{tot}$ = 10% (without bootstrap)<br>$V_P$ = 14,4 V; $R_L$ = 4 $\Omega$ | P <sub>o</sub> | > | 4,5 | W | | Input impedance preamplifier (pin 8) power amplifier (pin 6) | Z <sub>i</sub> <br> Z <sub>i</sub> | typ.<br>typ. | | kΩ<br>kΩ | | Total quiescent current at V <sub>P</sub> = 14,4 V | I <sub>tot</sub> | typ. | 30 | mΑ | | Stand-by current | I <sub>sb</sub> | < | 1 | mΑ | | Storage temperature range | T <sub>stg</sub> | -55 t | o + 150 | оС | | Crystal temperature | T <sub>C</sub> | max. | 150 | οС | | | • | | | | ## PACKAGE OUTLINE 9-lead SIL; plastic (SOT-110B). Fig. 1 Internal block diagram; the heavy lines indicate the signal paths. ## **PINNING** - 1. Negative supply (substrate) - 2. Output power stage - 3. Positive supply (V<sub>P</sub>) - 4. Bootstrap - 5. Ripple rejection filter 6. Input power stage - 7. Output preamplifier - 8. Input preamplifier - 9. Negative supply ## **RATINGS** | Limiting values in accordance with the Absolute Maximum System (I | EC 134) | | | | |----------------------------------------------------------------------------------------------------------------------------------|-----------------|---------------------|--------|-------| | Supply voltage; operating (pin 3) | $V_P$ | max. | 18 | V | | Supply voltage; non-operating | $V_{P}$ | max. | 28 | V | | Supply voltage; load dump | $V_{P}$ | max. | 45 | V | | Non-repetitive peak output current | Iosm | max. | 6 | Α | | Total power dissipation | see dera | ting curves | Fig. 2 | | | Storage temperature range | $T_{stg}$ | –55 to <sup>-</sup> | + 150 | oC | | Crystal temperature | T <sub>c</sub> | max. | 150 | оС | | Short-circuit duration of load behind output electrolytic capacitor at 1 kHz sine-wave overdrive (10 dB); $V_p = 14.4 \text{ V}$ | t <sub>sc</sub> | max. | 100 | hours | Fig. 2 Power derating curves. ## **HEATSINK DESIGN EXAMPLE** The derating of 8 K/W of the encapsulation requires the following external heatsink (for sine-wave drive): 10 W in 2 $\Omega$ at $V_P$ = 14,4 V maximum sine-wave dissipation: 5,2 W T<sub>amb</sub> = 60 °C maximum $$R_{th j-a} = R_{th j-tab} + R_{th tab-h} + R_{th h-a} = \frac{150 - 60}{5.2} = 17.3 \text{ K/W}$$ Since R $_{th\,j\text{-}tab}$ + R $_{th\,tab\text{-}h}$ = 8 K/W, R $_{th\,h\text{-}a}$ = 17,3 - 8 $\approx$ 9 K/W. | D.C. CHARACTERISTICS | | | | |-------------------------------------------------------------------------------------|---------------------|-----------------------------------------|----------------------| | Supply voltage range (pin 3) | $V_{P}$ | 6 to 1 | 8 V | | Repetitive peak output current | ORM | < | 4 A | | Total quiescent current | | | | | at $V_p = 14,4 V$ | tot | -71- | 0 mA | | at $V_p = 18 \text{ V}$ | I <sub>tot</sub> | typ. 4 | 0 mA | | A.C. CHARACTERISTICS | | | | | $T_{amb}$ = 25 °C; $V_P$ = 14,4 V; $R_L$ = 4 $\Omega$ ; f = 1 kHz; unless otherwise | e specified; see | also Fig. 3 | | | Output power at $d_{tot} = 10\%$ ; with bootstrap (note 1) | | > 1 | 0 W | | $V_{P} = 14,4 \text{ V}; R_{L} = 2 \Omega$ | Po | | 2 W | | V 444V B 40 | D | > | 6 W | | $V_P = 14.4 \text{ V}; R_L = 4 \Omega$ | Po | typ. | 7 W | | $V_P = 14.4 \text{ V}; R_L = 8 \Omega$ | $P_{o}$ | typ. 3, | 5 W | | Output power at d <sub>tot</sub> = 1%; with bootstrap (note 1) | | | | | $V_{p} = 14,4 \text{ V}; R_{L} = 2 \Omega$ | $P_{o}$ | typ. 9, | 5 W | | $V_{p} = 14,4 \text{ V}; R_{L} = 4 \Omega$ | $P_{o}$ | typ. | 6 W | | $V_P = 14,4 \text{ V}; R_L = 8 \Omega$ | $P_{o}$ | typ. | 3 W | | Output voltage (r.m.s. value) | | | | | $R_L = 1 k\Omega$ ; $d_{tot} = 0.5\%$ | $V_{o(rms)}$ | typ. | 5 V | | Output power at d <sub>tot</sub> = 10%; without bootstrap | Po | > 4, | 5 W | | Voltage gain | _ | typ. 17, | 7 dB | | preamplifier (note 2) | G <sub>v1</sub> | 16,7 to 18, | 7 dB | | power amplifier | G a | typ. 29, | 5 dB | | power ampriner | $G_{v2}$ | 28,5 to 30, | 5 dB | | total amplifier | $G_{v tot}$ | | 7 dB | | | 90 101 | 46,2 to 48, | 2 dB | | Input impedance | 1-2-1 | typ. 4 | 0 kΩ | | preamplifier | $ z_i $ | 28 to 5 | $2~\mathrm{k}\Omega$ | | power amplifier | $ z_i $ | typ. 4 | 0 kΩ | | power umpriner | - | 28 to 5 | 2 kΩ | | Output impedance | 1- 1 | typ. 2, | 0 kΩ | | preamplifier | $ z_0 $ | 1,4 to 2, | | | power amplifier | $ Z_{o} $ | typ. 5 | $\Omega$ m $0$ | | Output voltage (r.m.s. value) at d <sub>tot</sub> = 1% | | > | 1 V | | preamplifier (note 2) | V <sub>o(rms)</sub> | - | 5 V | | Frequency response | В | 50 Hz to 2 | | | Noise output voltage (r.m.s. value; note 3) | | tvn 0 | 3 m\/ | | $R_S = 0 \Omega$ | V <sub>n(rms)</sub> | | 3 mV<br>5 mV | | | | +vn 0 | 5 mV | | $R_S = 8.2 \text{ k}\Omega$ | V <sub>n(rms)</sub> | • • • • • • • • • • • • • • • • • • • • | 0 mV | | | | | | | Ripple rejection (note 4) | | | | |------------------------------------------------|------------------|------|--------| | at f = 100 Hz; C2 = 1 $\mu$ F | RR | typ. | 44 dB | | at f = 1 kHz to 10 kHz | RR | > | 48 dB | | | | typ. | 54 dB | | Bootstrap current at onset of clipping (pin 4) | | | | | $R_L = 4 \Omega$ and $2 \Omega$ | 14 | typ. | 40 mA | | Stand-by current (note 5) | l <sub>sb</sub> | < | 1 mA | | Crystal temperature for3 dB gain | $T_{\mathbf{c}}$ | > | 150 °C | ## Notes - 1. Measured with an ideal coupling capacitor to the speaker load. - 2. Measured with a load resistor of 40 k $\Omega$ . - 3. Measured according to IEC curve-A. - 4. Maximum ripple amplitude is 2 V; input is short-circuited. - 5. Total current when disconnecting pin 5 or short-circuited to ground (pin 9). - 6. The tab must be electrically floating or connected to the substrate (pin 9). (1) With R $_{L}$ = 2 $\Omega,$ preferred value of C8 = 2200 $\mu F.$ Fig. 3 Test circuit. # SIGNAL-SOURCES SWITCH The TDA1029 is a dual operational amplifier (connected as an impedance converter) each amplifier having 4 mutually switchable inputs which are protected by clamping diodes. The input currents are independent of switch position and the outputs are short-circuit protected. The device is intended as an electronic two-channel signal-source switch in a.f. amplifiers. ## QUICK REFERENCE DATA | Supply voltage range (pin 14) | $V_{P}$ | 6 | 6 to 23 | V | |----------------------------------------------|---------------------|-------|---------|----| | Operating ambient temperature | $T_{amb}$ | -30 t | o + 80 | οС | | Supply voltage (pin 14) | V <sub>P</sub> | typ. | 20 | ٧ | | Current consumption | <sup>1</sup> 14 | typ. | 3,5 | mΑ | | Maximum input signal handling (r.m.s. value) | V <sub>i(rms)</sub> | typ. | 6 | ٧ | | Voltage gain | $G_V$ | typ. | 1 | | | Total harmonic distortion | $d_{tot}$ | typ. | 0,01 | % | | Crosstalk | $\alpha$ | typ. | 70 | dB | | Signal-to-noise ratio | S/N | typ. | 120 | dB | ## **PACKAGE OUTLINE** 16-lead DIL; plastic (SOT-38). Fig. 1 Block diagram. | RATINGS | | | | | |-----------------------------------------------------------------------------|------------------|---------------|---------------|-----------| | Limiting values in accordance with the Absolute Maximum System | (IEC 134) | | | | | Supply voltage (pin 14) | $V_{P}$ | max. | 23 | V | | Input voltage (pins 1 to 8) | Vı | max. | $V_{P}$ | | | | $-V_{I}$ | max. | 0,5 | V | | Switch control voltage (pins 11, 12 and 13) | $v_S$ | | 0 to 23 | V | | Input current | ± 1 <sub>1</sub> | max. | 20 | mΑ | | Switch control current | $-I_S$ | max. | 50 | mΑ | | Total power dissipation | $P_{tot}$ | max. | 800 | mW | | Storage temperature | $T_{stg}$ | -55 t | o + 150 | оС | | Operating ambient temperature | T <sub>amb</sub> | −30 t | o +80 | oC | | CHARACTERISTICS | | | | | | V <sub>P</sub> = 20 V; T <sub>amb</sub> = 25 °C; unless otherwise specified | | | | | | Current consumption | | | 2.5 | A | | without load; $19 = 1_{15} = 0$ | I <sub>14</sub> | typ. | 3,5<br>2 to 5 | mA<br>mA | | Supply voltage range (pin 14) | V <sub>P</sub> | | 6 to 23 | | | Signal inputs | | | | | | Input offset voltage | | | | | | of switched-on inputs | | typ. | 2 | mV | | $R_{S} \leq 1 \text{ k}\Omega$ | $v_{io}$ | < , | | mV | | Input offset current | | tı m | 20 | nA | | of switched-on inputs | lio | typ. | 200 | | | Input offset current | | | | | | of a switched-on input with respect to a | | typ. | 20 | nA | | non-switched-on input of a channel | lio | τ <b>γ</b> ρ. | 200 | | | Input bias current | | 41.44 | 250 | Λ | | independent of switch position | Iį | typ. | 250<br>950 | | | Capacitance between adjacent inputs | С | typ. | 0,5 | | | D.C. input voltage range | ٧ <sub>I</sub> | | 3 to 19 | V | | Supply voltage rejection ratio; $R_S \le 10 \text{ k}\Omega$ | SVRR | typ. | 100 | $\mu V/V$ | | Equivalent input noise voltage | | | | | | $R_S = 0$ ; f = 20 Hz to 20 kHz (r.m.s. value) | $V_{n(rms)}$ | typ. | 3,5 | μV | | Equivalent input noise current | | | | _ | | f = 20 Hz to 20 kHz (r.m.s. value) | In(rms) | typ. | 0,05 | nA | | Crosstalk between a switched-on input and a non-switched-on input; | | | | | | measured at the output at R <sub>S</sub> = 1 k $\Omega$ ; f = 1 kHz | α | typ. | 100 | dB | | | | , . | | | # CHARACTERISTICS (continued) # Signal amplifier | $G_{V}$ | typ. | 1 | | |-------------------------|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------| | Gi | typ. | 10⁵ | | | | | | | | $R_{o}$ | typ. | 400 | Ω | | ± l9; ± l <sub>15</sub> | typ. | 5 | mΑ | | f | typ. | 1,3 | MHz | | S | typ. | 2 | V/μs | | | | | | | V <sub>10-16</sub> | typ.<br>10,2 to | | V * | | R <sub>10-16</sub> | typ. | 8,2 | kΩ | | | G <sub>i</sub> R <sub>o</sub> ± Ig; ± I <sub>15</sub> f S V <sub>10-16</sub> | $G_i$ typ. $R_0$ typ. $\pm l_9; \pm l_{15}$ typ. $E_i$ typ | $G_i$ typ. $10^5$ $R_0$ typ. 400 $\pm lg; \pm l_{15}$ typ. 5 f typ. 1,3 $S$ typ. 2 $V_{10-16}$ typ. $11$ $10,2$ to 11,8 | ## Switch control | switched-on | interconnected | control voltages | | | | | |-------------|----------------|------------------|--------------------|--------------------|--|--| | inputs | pins | V11-16 | V <sub>12-16</sub> | V <sub>13-16</sub> | | | | I-1, II-1 | 1-15, 5-9 | Н | Н | Н | | | | 1-2, 11-2 | 2-15, 6-9 | Н | Н | L | | | | 1-3, 11-3 | 3-15, 7-9 | Н | L | Н | | | | 1-4, 11-4 | 4-15, 8-9 | L | н | н | | | | 1-4, 11-4 | 4-15, 8-9 | L | L | н | | | | 1-4, 11-4 | 4-15, 8-9 | L | Н | L | | | | 1-4, 11-4 | 4-15, 8-9 | L | L | L | | | | 1-3, 11-3 | 3-15, 7-9 | Н | L | L | | | In the case of offset control, an internal blocking circuit of the switch control ensures that not more than one input will be switched on at a time. In that case safe switching-through is obtained at $V_{SL} \le 1.5 \text{ V}.$ ## Control inputs (pins 11, 12 and 13) Required voltage | HIGH | V <sub>SH</sub> | > < | 3,3 V ** | |------------------------------------------------------------|-------------------------|-----|----------------| | LOW | V <sub>SL</sub> | | 2,1 V | | Input current HIGH (leakage current) LOW (control current) | <sup>I</sup> SH<br>−ISL | < < | 1 μA<br>250 μA | - \* $V_{10-16}$ is typically $0.5 \cdot V_{14-16} + 1.5 \cdot V_{BE}$ . \*\* Or control inputs open (R<sub>11,12,13-16</sub> > 33 M $\Omega$ ). #### APPLICATION INFORMATION $V_P = 20 \text{ V}$ ; $T_{amb} = 25 \, {}^{o}\text{C}$ ; measured in Fig. 1; $R_S = 47 \, {}^{k}\Omega$ ; $C_i = 0.1 \, \mu\text{F}$ ; $R_{bias} = 470 \, {}^{k}\Omega$ ; $R_L = 4.7 \, {}^{k}\Omega$ ; $C_1 = 100 \text{ pF (unless otherwise specified)}$ Voltage gain $G_{v}$ typ. -1,5 dB Output voltage variation when switching $\Delta V_{9-16};$ 10 mV typ. the inputs ΔV<sub>15-16</sub> 100 mV Total harmonic distortion over most of signal range (see Fig. 4) 0.01 % d<sub>tot</sub> typ. $V_i = 5 V; f = 1 kHz$ 0,02 % typ. $d_{tot}$ $V_i = 5 V_i f = 20 Hz to 20 kHz$ $d_{tot}$ 0,03 % typ. Output signal handling 5,0 V $d_{tot} = 0.1\%$ ; f = 1 kHz (r.m.s. value) $V_{o(rms)}$ 5,3 V typ. Noise output voltage (unweighted) f = 20 Hz to 20 kHz (r.m.s. value) $V_{n(rms)}$ 5 μV typ. Noise output voltage (weighted) f = 20 Hz to 20 kHz (in accordance with DIN 45405) $V_n$ 12 μV typ. Amplitude response $\Delta V_{9-16}$ ; $V_i = 5 \text{ V}$ ; f = 20 Hz to 20 kHz; $C_i = 0.22 \mu\text{F}$ 0.1 dB \* $\Delta V_{15-16}$ Crosstalk between a switched-on input and a non-switched-on input: measured at the output at f = 1 kHz75 dB \*\* $\alpha$ typ. Crosstalk between switched-on inputs and the outputs of the other channels α typ. 90 dB \*\* The lower cut-off frequency depends on values of Rbias and Ci. <sup>\*\*</sup> Depends on external circuitry and R<sub>S</sub>. The value will be fixed mostly by capacitive crosstalk of the external components. Fig. 2 Equivalent input noise current. Fig. 3 Equivalent input noise voltage. Fig. 4 Total harmonic distortion as a function of r.m.s. output voltage. — f = 1 kHz; — $\cdot$ — $\cdot$ f = 20 kHz. Fig. 5 Output voltage as a function of supply voltage. Fig. 6 Noise output voltage as a function of input resistance; $G_v = 1$ ; f = 20 Hz to 20 kHz. $V_n$ (output); $- - V_n$ (RS). January 1980 ## **APPLICATION NOTES** Input protection circuit and indication Fig. 7 Circuit diagram showing input protection and indication. ## Unused signal inputs Any unused inputs must be connected to a d.c. (bias) voltage, which is within the d.c. input voltage range; e.g. unused inputs can be connected directly to pin 10. ## Circuits with standby operation The control inputs (pins 11, 12 and 13) are high-ohmic at $V_{SH} \le 20 \text{ V}$ ( $I_{SH} \le 1 \mu A$ ), as well as, when the supply voltage (pin 14) is switched off. Fig. 8 TDA1029 connected as a four input stereo source selector. Fig. 10 TDA1029 connected as a third-order active high-pass filter with Butterworth response and component values chosen according to the method proposed by Fjällbrant. It is a four-function circuit which can select mute, rumble filter, subsonic filter and linear response. ## Switch control | function | V <sub>11-16</sub> | V <sub>12-16</sub> | V <sub>13-16</sub> | |-------------------------------------------------------------------|--------------------|--------------------|--------------------| | linear<br>subsonic filter 'on'<br>rumble filter 'on'<br>mute 'on' | H<br>H<br>H | H<br>H<br>L<br>X | H<br>L<br>X | Fig. 11 Frequency response curves for the circuit of Fig. 10. # MOTOR SPEED REGULATOR WITH THERMAL SHUT-DOWN The TDA1059B is a monolithic integrated circuit with a current limiter and with good thermal characteristics in a TO-126 plastic package for easy mounting. It is intended to regulate the speed of d.c. motors in record players, cassette recorders and car cassette recorders. ## QUICK REFERENCE DATA | Supply voltage | $V_P = V_{2-1}$ | typ.<br>3,3 | 9 V<br>3 to 16 V | |----------------------------|-------------------|-------------|------------------| | Internal reference voltage | $V_{ref}$ | typ. | 1,3 V | | Drop-out voltage | V <sub>3-1</sub> | typ. | 1,8 V | | Limited output current | l <sub>3lim</sub> | typ. | 0,6 A | | Multiplication coefficient | k | typ. | 9 | ## PACKAGE OUTLINE Dimensions in mm Fig. 1 TO-126 (SOT-32). Pin 1 connected to metal part of mounting surface. (1) Within this region the cross-section of the leads is uncontrolled. Fig. 2 Functional diagram. ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage | $V_P = V_{2-1}$ | max. | 16 V | |-----------------------------------------------------|------------------|------------|-------| | Storage temperature | $T_{stg}$ | -55 to + 1 | 50 °C | | Operating ambient temperature (see Fig. 3 and note) | T <sub>amb</sub> | -25 to + 1 | 30 oC | ## THERMAL RESISTANCE Fig. 3. Power derating curve. Note At ambient temperatures above 130 °C, the crystal temperature limiter decreases the internal power consumption. ## **CHARACTERISTICS** $V_P$ = 9 V; $T_{amb}$ = 25 °C; R20 = 0; heatsink with $R_{th}$ = 100 K/W and after thermal stabilization; unless otherwise specified; see test circuit Fig. 4. | | | min. | typ. | max. | | |-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|--------|-------|---------|------| | Supply voltage | $V_P = V_{2-1}$ | 3,3 | 9 | 16 | V | | Internal reference voltage $V_P = 3.3 \text{ V}$ ; $I_3 = 80 \text{ mA}$ | $V_{ref}$ | 1,24 | 1,3 | 1,36 | V | | Drop-out voltage<br>$I_3 = 80 \text{ mA}; \Delta V_{ref} = 5\%$ | V <sub>3-1</sub> | _ | 1,8 | 2,06 | V | | Quiescent current; I <sub>3</sub> = 0 | Ιq | 1,8 | 2,3 | 2,8 | mΑ | | Limited output current* | l <sub>3lim</sub> | 0,3 | 0,6 | 1 | Α | | Multiplication coefficient $I_3 = 50 \text{ mA} \pm 10 \text{ mA}$ | $k = \frac{\Delta I_3}{\Delta I_2}$ | 8,5 | 9 | 9,5 | | | Line regulation<br>$V_P = 3.3$ to 16 V at $I_3 = 50$ mA<br>reference voltage variation | $\frac{\Delta V_{ref}}{V_{ref}} / \Delta V_{P}$ | -0,115 | 0 | + 0,115 | %/V | | multiplication coefficient variation $1_3 = 50 \pm 10 \text{ mA}$ | $\frac{\Delta k}{k}/\Delta V_{p}$ | _ | 0,86 | _ | %/V | | input current variation; $I_3 = 50 \text{ mA}$ | $\frac{\Delta I_2}{\Delta V_P}$ | -15 | 0 | + 20 | μA/V | | Load regulation | | | | | | | reference voltage variation<br>13 = 20 to 80 mA | $\frac{\Delta V_{ref}}{V_{ref}}$ / $\Delta I_3$ | 0 | 19 | 38,5 | %/A | | multiplication coefficient variation $I_3 = 30 \pm 10$ to $70 \pm 10$ mA | $\frac{\Delta k}{k} / \Delta l_3$ | 0,075 | 0 | + 0,075 | %/mA | | Temperature coefficient<br>$I_3 = 50 \text{ mA}$ ; $T_{amb} = -15 \text{ to } + 65 ^{\circ}\text{C}$<br>reference voltage variation | $\frac{\Delta V_{ref}}{V_{ref}} / \Delta T_{amb}$ | -0,03 | 0 | + 0,03 | %/K | | multiplication coefficient variation $\Delta I_3$ = $\pm$ 10 mA | $\frac{\Delta k}{k} / \Delta T_{amb}$ | _ | 0,008 | _ | %/K | | input current variation | $\frac{\Delta I_2}{\Delta T_{amb}}$ | -2 | 0 | + 2 | μΑ/Κ | <sup>\*</sup> If the motor is stopped by a mechanical brake, the current limitation is effective in the supply voltage range. If the motor is short-circuited, the TDA1059B will be damaged if the supply voltage is higher than 10 V due to parasitic oscillations. Fig. 4 Test circuit. ## Note For start operation: $V_{ref}$ must start with final $V_P = 6.7 \ V$ and a time constant of $3 \ \tau = 100 \ ms$ in which $\tau = R.C$ ; R = source impedance, C = by-pass capacitor. (2) Motor example (without diode D): Catalogue no. 9904 120 01806; n = 2000 rev/min; R20 = 180 $\Omega$ (± 2%); R32 = 100 $\Omega$ + 100 $\Omega$ (variable). Fig. 5 Example of using the TDA1059B in a d.c. motor speed regulation circuit. ## Motor equations $$\begin{array}{lll} E_m &= \alpha_1 n & \text{where: } \alpha_1, \alpha_2 = \text{motor constant} \\ I_m &= \alpha_2 r & n = \text{number of revolutions} \\ V_m &= E_m + R_m I_m & F_m = \text{back electromotive force} \end{array}$$ R<sub>m</sub> = motor resistance The back electromotive force (E<sub>m</sub>) in Fig. 5 can be expressed (excluding diode D) as: $$E_{m} = \left(\frac{R20}{k} - R_{m}\right) I_{m} + V_{ref} \left\{1 + \frac{R20}{R32} \left(1 + \frac{1}{k}\right)\right\} + R20.I_{o}$$ and including diode D, as: $$E_{m} = \left(\frac{R20}{k} - R_{m}\right) I_{m} + \left(V_{ref} + V_{D}\right) \left\{1 + \frac{R20}{R32} \left(1 + \frac{1}{k}\right)\right\} + R20.I_{0}$$ Speed regulation is constant when $E_m$ is independent of $I_m$ variations; this will be obtained when $R20 = kR_{m}$ Em, and therefore the motor speed, is regulated by R32. A practical condition for stability is $R20 < kR_{m}$ . # MOTOR SPEED REGULATOR The TDA1059C is a monolithic integrated circuit with a current limiter and with good thermal characteristics in a TO-126 plastic package for easy mounting. It is intended to regulate the speed of d.c. motors in record players, cassette recorders and car cassette recorders. ## QUICK REFERENCE DATA | Suppy voltage | V <sub>P</sub> = V <sub>2-1</sub> | typ. 9 \<br>2,5 to 16 \ | - | |----------------------------|-----------------------------------|-------------------------|----------| | Internal reference voltage | $V_{ref}$ | typ. 1,1 \ | <b>V</b> | | Drop-out voltage | V <sub>3-1</sub> | typ. 1,0 \ | <b>V</b> | | Limited output current | l <sub>3lim</sub> | typ. 0,6 A | 4 | | Multiplication coefficient | k | typ. 9 | | ## PACKAGE OUTLINE Dimensions in mm Fig. 1 TO-126 (SOT-32). Pin 1 connected to metal part of mounting surface. (1) Within this region the cross-section of the leads is uncontrolled. Fig. 2 Functional diagram. ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage | $V_{P} = V_{2-1}$ | max. 16 | 8 V | |--------------------------------------------|-------------------|--------------|-------| | Storage temperature | $T_{stg}$ | -55 to + 150 | o o C | | Operating ambient temperature (see Fig. 3) | T <sub>amb</sub> | -25 to + 150 | o o C | ## THERMAL RESISTANCE | From junction to case | R <sub>th j-c</sub> | = | 10 K/W | |--------------------------|---------------------|---|---------| | From junction to ambient | R <sub>th i-a</sub> | | 100 K/W | Fig. 3 Power derating curve. ## **CHARACTERISTICS** $V_P$ = 9 V; $T_{amb}$ = 25 °C; R20 = 0; heatsink with $R_{th}$ = 100 K/W and after thermal stabilization; unless otherwise specified; see test circuit Fig. 4 | | | min. | typ. | max. | |------------------------------------------------------------------------------------------------------|--------------------------------------------------------|---------------|-------|------------------| | Supply voltage | $V_{P} = V_{2-1}$ | 2,5 | 9 | 15 V | | Internal reference voltage<br>V <sub>P</sub> = 2,5 V; I <sub>3</sub> = 80 mA | $V_{ref}$ | 1,05 | 1,1 | 1,15 V | | Drop-out voltage | 101 | | | | | $I_3 = 80 \text{ mA}; \Delta V_{ref} = 2\%$ | V <sub>3-1</sub> | _ | 1,03 | 1,25 V | | Quiescent current; I <sub>3</sub> = 0 | I <sub>a</sub> | 2,2 | 2,7 | 3,2 mA | | Limited output current | l <sub>3lim</sub> | 0,3 | 0,45 | 1 A | | Multiplication coefficient | $\Delta$ l3 | | | | | I <sub>3</sub> = 50 mA ± 10 mA | $k = \frac{\Delta l_3}{\Delta l_2}$ | 8,5 | 9 | 9,5 | | Line regulation | | | | | | $V_P = 2.5 \text{ to } 15 \text{ V at } I_3 = 50 \text{ mA}$ | | | | | | reference voltage variation | $\frac{\Delta V_{ m ref}}{V_{ m ref}}/\Delta V_{ m P}$ | 0,04 | 0,18 | 0,22 %/V | | multiplication coefficient variation $I_3 = 50 \pm 10 \text{ mA}$ | $\frac{\Delta k}{k}/\Delta V_{P}$ | _ | 0,86 | – %/V | | input current variation; I <sub>3</sub> = 50 mA | $\frac{\Delta I_2}{\Delta V_P}$ | 0 | 15 | 30 μA/V | | Load regulation | | | | | | reference voltage variation<br>I <sub>3</sub> = 20 to 80 mA | $\frac{\Delta V_{ref}}{V_{ref}}/\Delta I_3$ | 0 | 30 | <b>4</b> 5,5 %/A | | multiplifaction coefficient variation $I_3 = 30 \pm 10$ to $70 \pm 10$ mA | $\frac{\Delta k}{k}/\Delta l_3$ | | 0,04 | – %/mA | | Temperature coefficient<br>$I_3 = 50 \text{ mA}$ ; $I_{amb} = -15 \text{ to } + 65 ^{\circ}\text{C}$ | | | | | | reference voltage variation | $\frac{\Delta V_{ref}}{V_{ref}}/\Delta T_{amb}$ | -0,036 | 0 | +0,036 %/K | | multiplication coefficient variation $\Delta I_3 = \pm 10 \text{ mA}$ | $\frac{\Delta k}{k}/\Delta T_{amb}$ | | 0,008 | – %/K | | input current variation | $\frac{\Delta I_2}{\Delta T_{amb}}$ | · · · · · · · | 4 | — μ <b>A</b> /K | ### Note For start operation: $V_{ref}$ must start with final $V_P = 6$ V and a time constant of 3 $\tau = 100$ ms in which $\tau = R.C.$ ; R = source impedance, C = by-pass capacitor. Fig. 4 Test circuit. (2) Motor example (without diode D): Catalogue no. 9904 120 01806; n = 2000 rev/min; R20 = 180 $\Omega$ (± 2%); R32 = 39 $\Omega$ + 47 $\Omega$ (variable). Fig. 5 Example of using the TDA1059C in a d.c. motor speed regulation circuit. ## Motor equations $$E_m = \alpha_1 n$$ where: $\alpha_1$ , $\alpha_2$ = motor constant $$I_m = \alpha_2 r$$ $n = number of revolutions$ The back electromotive force (E<sub>m</sub>) in Fig. 5 can be expressed (excluding diode D) as: $$E_{m} = \left(\frac{R20}{k} - R_{m}\right) I_{m} + V_{ref} \left\{1 + \frac{R20}{R32} \left(1 + \frac{1}{k}\right)\right\} + R20.I_{o}$$ and including diode D, as: $$E_{m} = \left(\frac{R20}{k} - R_{m}\right) I_{m} + \left(V_{ref} + V_{D}\right) \left\{1 + \frac{R20}{R32}\left(1 + \frac{1}{k}\right)\right\} + R20.I_{o}$$ Speed regulation is constant when $E_m$ is independent of $I_m$ variations; this will be obtained when $R20 = kR_{m}$ . Em, and therefore the motor speed, is regulated by R32. A practical condition for stability is $R20 < kR_{m}$ # AM RECEIVER CIRCUIT #### **GENERAL DESCRIPTION** The TDA1072A integrated AM receiver circuit performs the active and part of the filtering functions of an AM radio receiver. It is intended for use in mains-fed home receivers and car radios. The circuit can be used for oscillator frequencies up to 50 MHz and can handle r.f. signals up to 500 mV. R.F. radiation and sensitivity to interference are minimized by an almost symmetrical design. The voltage-controlled oscillator provides signals with extremely low distortion and high spectral purity over the whole frequency range even when tuning with variable capacitance diodes. If required, band switching diodes can easily be applied. Selectivity is obtained using a block filter before the i.f. amplifier. #### **Features** - Inputs protected against damage by static discharge - Gain-controlled r.f. stage - Double balanced mixer - Separately buffered, voltage-controlled and temperature-compensated oscillator, designed for simple coils - Gain-controlled i.f. stage with wide a.g.c. range - Full-wave, balanced envelope detector - Internal generation of a.g.c. voltage with possibility of second-order filtering - Buffered field strength indicator driver with short-circuit protection - A.F. preamplifier with possibilities for simple a.f. filtering - Electronic standby switch #### **QUICK REFERENCE DATA** | Supply voltage range | $V_{P}$ | 7,5 | to 18 V | |------------------------------------------------------------------------------------------------------------------|--------------------|------|----------| | Supply current range | Ιp | 15 | to 30 mA | | R.F. input voltage for $S + N/N = 6 dB$ at $m = 30\%$ | Vi | typ. | 1,5 μV | | R.F. input voltage for 3% total harmonic distortion (THD) at m = 80% | Vi | typ. | 500 mV | | A.F. output voltage with $V_i = 2 \text{ mV}$ ;<br>$f_i = 1 \text{ MHz}$ ; $m = 30\%$ and $f_m = 400 \text{ Hz}$ | V <sub>o(af)</sub> | typ. | 310 mV | | A.G.C. range: change of V <sub>i</sub> for 1 dB change of V <sub>o(af)</sub> | | typ. | 86 dB | | Field strength indicator voltage at $V_i = 500 \text{ mV}$ ; $R_{L(9)} = 2.7 \text{ k}\Omega$ | V <sub>IND</sub> | typ. | 2,8 V | ### PACKAGE OUTLINE 16-lead DIL; plastic (SOT-38). (1) Coil data: TOKO sample no. 7XNS-A7523DY; L1 : N1/N2 = 12/32; $Q_0$ = 65; $Q_B$ = 57. Filter data: $Z_F$ = 700 $\Omega$ at R<sub>3-4</sub> = 3 k $\Omega$ ; $Z_I$ = 4,8 k $\Omega$ . Fig. 1 Block diagram and test circuit (connections shown in broken lines are not part of the test circuit). #### **FUNCTIONAL DESCRIPTION** ## Gain-controlled r.f. stage and mixer The differential amplifier in the r.f. stage employs an a.g.c. negative feedback network to provide a wide dynamic range. Very good cross-modulation behaviour is achieved by a.g.c. delays at the various signal stages. Large signals are handled with low distortion and the S/N ratio of small signals is improved. Low noise working is achieved in the differential amplifier by using transistors with low base resistance. A double balanced mixer provides the i.f. output signal to pin 1. #### Oscillator The differential amplifier oscillator is temperature compensated and is suitable for simple coil connection. The oscillator is voltage-controlled and has little distortion or spurious radiation. It is specially suitable for electronic tuning using variable capacitance diodes. Band switching diodes can easily be applied using the stabilized voltage $V_{11.16}$ . An extra buffered oscillator output (pin 10) is available for driving a synthesizer. If this is not needed, resistor $R_{L(10)}$ can be omitted. ### Gain-controlled i.f. amplifier This amplifier comprises two cascaded, variable-gain differential amplifier stages coupled by a band-pass filter. Both stages are gain-controlled by the a.g.c. negative feedback network. #### Detector The full-wave, balanced envelope detector has very low distortion over a wide dynamic range. Residual i.f. carrier is blocked from the signal path by an internal low-pass filter. #### A.F. preamplifier This stage preamplifies the audio frequency output signal. The amplifier output has an emitter follower with a series resistor which, together with an external capacitor, yields the required low-pass for a.f. filtering. ## A.G.C. amplifier The a.g.c. amplifier provides a control voltage which is proportional to the carrier amplitude. Second-order filtering of the a.g.c. voltage achieves signals with very little distortion, even at low audio frequencies. This method of filtering also gives fast a.g.c. settling time which is advantageous for electronic search tuning. The a.g.c. settling time can be further reduced by using capacitors of smaller value in the external filter (C16 and C17). The a.g.c. voltage is fed to the r.f. and i.f. stages via suitable a.g.c. delays. The capacitor at pin 7 can be omitted for low-cost applications. ## Field strength indicator output A buffered voltage source provides a high-level field strength output signal which has good linearity for logarithmic input signals over the whole dynamic range. If the field strength information is not needed, $R_{1}(g)$ can be omitted. ### Standby switch This switch is primarily intended for AM/FM band switching. During standby mode the oscillator, mixer and a.f. preamplifier are switched off. ### **Short-circuit protection** All pins have short-circuit protection to ground. ## **RATINGS** Limiting values in accordance with the Absolute Maximum Rating System (IEC 134) | Supply voltage | $V_P = V_{13-16}$ | max. | 20 V | |-------------------------------------|-------------------------------------------|---------|------------------| | Total power dissipation | P <sub>tot</sub> | max. | 875 mW | | Input voltage | V14-15 | max. | 12 V | | | -V <sub>14-16</sub> , -V <sub>15-16</sub> | max. | 0,6 V | | | V <sub>14-16</sub> , V <sub>15-16</sub> | max. | V <sub>P</sub> V | | Input current | 114 , 115 | max. | 200 mA | | Operating ambient temperature range | T <sub>amb</sub> | -40 to | + 80 oC | | Storage temperature range | T <sub>stg</sub> | 55 to + | + 150. °C | | Junction temperature | T <sub>j</sub> | max. | 125 °C | ## THERMAL RESISTANCE From junction to ambient $R_{th j-a} = 80 \text{ K/W}$ ### **DEVICE CHARACTERISTICS** $V_P = V_{13-16} = 8.5 \text{ V}$ ; $T_{amb} = 25 \text{ °C}$ ; $f_i = 1 \text{ MHz}$ ; $f_m = 400 \text{ Hz}$ ; m = 30%; $f_{if} = 460 \text{ kHz}$ ; measured in test circuit of Fig. 1; unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------------|-----------------------------------------|------|-------------------|------|------| | Supplies | | | | | | | Supply voltage | $V_P = V_{13-16}$ | 7,5 | 8,5 | 18 | V | | Supply current | Ip = I <sub>13</sub> | 15 | 23 | 30 | mA | | R.F. stage and mixer | | | | | | | Input voltage (d.c. value) | V <sub>14-16</sub> , V <sub>15-16</sub> | | V <sub>P</sub> /2 | - | V | | R.F. input impedance at $V_{i}$ $<$ 300 $\mu V$ | R <sub>14-16</sub> , R <sub>15-16</sub> | _ | 5,5 | - | kΩ | | | C <sub>14-16</sub> , C <sub>15-16</sub> | - | 25 | | pF | | R.F. input impedance at $V_i > 10 \text{ mV}$ | R <sub>14-16</sub> , R <sub>15-16</sub> | _ | 8 | - | kΩ | | | C <sub>14-16</sub> , C <sub>15-16</sub> | _ | 22 | - | pF | | I.F. output impedance | R <sub>1-16</sub> | 500 | - | _ | kΩ | | | C <sub>1-16</sub> | - | 6 | | pF | | Conversion transconductance before start of a.g.c. | I <sub>1</sub> /V <sub>i</sub> | _ | 6,5 | _ | mA/V | | Maximum i.f. output voltage, inductive coupling to pin 1 | V <sub>1-13(p-p)</sub> | _ | 5 | _ | V | | D.C. value of output current (pin 1) at $V_i = 0$ V | 11 | | 1,2 | | mA | | A.G.C. range of input stage | | | 30 | | dB | | R.F. signal handling capability: | | | 30 | | G D | | input voltage for THD = 3% at m = 80% | V <sub>i(rms)</sub> | - | 500 | - | mV | | parameter | symbol | min. | typ. | max. | unit | |-------------------------------------------------------------------------------------------------|---------------------------------------|---------------------|-------|------|----------| | Oscillator | | | | | | | Frequency range | fosc | 0,6 | | 60 | MHz | | Oscillator amplitude (pins 11 to 12) | V <sub>11-12</sub> | - | 130 | 150 | mV | | External load impedance | R <sub>12-11(ext)</sub> | 0,5 | | 200 | kΩ | | External load impedance for no oscillation | R <sub>12-11(ext)</sub> | - | | 60 | Ω | | Ripple rejection at $V_{P(rms)} = 100 \text{ mV}$ ;<br>$f_P = 100 \text{ Hz}$ | | | | | | | $(RR = 20 \log [V_{13-16}/V_{11-16}])$ | RR | - | 55 | - | dB | | Source voltage for switching diodes (6 x V <sub>BE</sub> ) | V <sub>11-16</sub> | | 4,2 | - | V | | D.C. output current (for switching diodes) | 111 | 0 | - | 20 | mA | | Change of output voltage at $\Delta I_{11} = 20$ mA (switch to maximum load) | ΔV <sub>11-16</sub> | | 0,5 | | V | | Buffered oscillator output | | | | | | | D.C. output voltage | V <sub>10-16</sub> | | 0,7 | | V | | Output signal amplitude | V <sub>10-16(p-p)</sub> | | 320 | - | mV | | Output impedance | R <sub>10</sub> | nene e | 170 | - | Ω | | Output current | -110(peak) | | ***** | 3 | mA | | I.F., a.g.c. and a.f. stages | | and with the second | | | | | D.C. input voltage | V <sub>3-16</sub> , V <sub>4-16</sub> | | 2,0 | | V | | I.F. input impedance | R <sub>3-4</sub><br>C <sub>3-4</sub> | 2,4 | 3 | 3,9 | kΩ<br>pF | | 1.F. input voltage for | | | | | | | THD = $3\%$ at m = $80\%$ | V <sub>3-4</sub> | | 90 | | mV . | | Voltage gain before start of a.g.c. | V <sub>3-4</sub> /V <sub>6-16</sub> | | 68 | - | dB | | A.G.C. range of i.f. stages: change of V <sub>3-4</sub> for 1 dB change of V <sub>o(af)</sub> ; | | | | | -10 | | $V_{3-4(ref)} = 75 \text{ mV}$ | ΔV <sub>3-4</sub> | witten | 55 | | dB | | A.F. output voltage at $V_{3-4(if)} = 50 \mu V$ | V <sub>o(af)</sub> | | 130 | - | mV | | A.F. output voltage at V <sub>3-4(if)</sub> = 1 mV | Vo(af) | | 310 | - | mV | | A.F. output impedance (pin 6) | Z <sub>0</sub> | - | 3,5 | **** | kΩ | | Indicator driver | | | | | | | Output voltage at $V_i$ = 0 mV;<br>$R_{L(9)}$ = 2,7 k $\Omega$ | V <sub>9-16</sub> | | 20 | 150 | mV | | Output voltage at V <sub>i</sub> = 500 mV; | \ | ١ | 2.0 | 2 4 | | | $R_{L(9)} = 2.7 k\Omega$ | V <sub>9-16</sub> | 2,5 | 2,8 | 3,1 | V | | Load resistance | R <sub>L</sub> (9) | 1,5 | - | - | kΩ | ## **DEVICE CHARACTERISTICS** (continued) | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------------------------------|-------------------|------|------|------|------| | Standby switch | | | | | | | Switching threshold at $V_P = 7.5$ to 18 V;<br>$T_{amb} = -40$ to $+80$ °C | | | | | | | on-voltage | V <sub>2-16</sub> | 0 | _ | 2,0 | V | | off-voltage | V <sub>2-16</sub> | 3,5 | - | 20 | V | | on-current at $V_{2-16} = 0 V$ | $-I_2$ | - | - | 200 | μΑ | | off-current at V <sub>2-16</sub> = 20 V | 1121 | _ | | 10 | μΑ | ## **OPERATING CHARACTERISTICS** $V_P$ = 8,5 V; $f_i$ = 1 MHz; m = 30%; $f_m$ = 400 Hz; $T_{amb}$ = 25 °C; measured in Fig. 1; unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |-------------------------------------------------------|----------------------------------------|------|------|-------|-------| | R.F. sensitivity | | | | | | | R.F. input required for $S + N/N = 6 dB$ | Vi | - | 1,5 | _ | μV | | R.F. input required for $S + N/N = 26 dB$ | Vi | - | 15 | - | μV | | R.F. input required for $S + N/N = 46 dB$ | Vi | - | 150 | - | μV | | R.F. input at start of a.g.c. | Vi | _ | 30 | _ | μV | | R.F. large signal handling | | | | | | | R.F. input at THD = 3%; m = 80% | Vi | - | 500 | - | mV | | R.F. input at THD = 3%; m = 30% | Vi | - | 700 | - | mV | | R.F. input at THD = $10\%$ ; m = $30\%$ | Vi | - | 900 | - | mV | | A.G.C. range | | | | | | | Change of V; for 1 dB change | | | | | | | of $V_{o(af)}$ ; $V_{i(ref)} = 500 \text{ mV}$ | $\Delta V_{i}$ | | 86 | | dB | | Change of V <sub>i</sub> for 6 dB change | 4.54 | | | | | | of $V_{o(af)}$ ; $V_{i(ref)} = 500 \text{ mV}$ | $\Delta V_i$ | - | 91 | _ | dB | | Output signal | | | | | | | A.F. output voltage at | ************************************** | | | | | | $V_i = 4 \mu V; m = 80\%$ | Vo(af) | · - | 130 | drace | mV | | A.F. output voltage at $V_i = 1 \text{ mV}$ | Vo(af) | 240 | 310 | 390 | mV | | THD at $V_i = 1 \text{ mV}$ ; m = 80% | d <sub>tot</sub> | - | 0,5 | - | % | | THD at $V_i = 500 \text{ mV}$ ; m = 30% | d <sub>tot</sub> | _ | 1 | - | % | | Signal-to-noise ratio at V <sub>i</sub> = 100 mV | (S + N)/N | - | 58 | _ | dB | | Ripple rejection at V <sub>i</sub> = 2 mV; | | | | | | | $V_{P(rms)} = 100 \text{ mV}; f_{P} = 100 \text{ Hz}$ | 22 | | 00 | | l I D | | $(RR = 20 \log [V_P/V_{O(af)}])$ | RR | | 38 | _ | dB | | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------------------------------------------------------------|-----------------------|------|------|------|------| | Unwanted signals | | | | | | | Suppression of i.f. whistles at $V_i = 15 \mu V$ ; m = 0% related to a.f. signal of m = 30% | | | | | | | at $f_i \approx 2 x f_{if}$ | α <sub>2 if</sub> | _ | 37 | - | dB | | at $f_i \approx 3 \times f_{if}$ | α3if | - | 44 | - | dB | | I.F. suppression at r.f. input for symmetrical input | $\alpha_{if}$ | _ | 40 | _ | dB | | for asymmetrical input | $\alpha_{if}$ | _ | 40 | - | dB | | Residual oscillator signal at mixer output | | | | | | | at f <sub>osc</sub> | I <sub>1(osc)</sub> | - | 1 | _ | μΑ | | at 2 x f <sub>osc</sub> | 1 <sub>1(2 osc)</sub> | _ | 1,1 | - | μΑ | ## APPLICATION INFORMATION - (1) Capacitor values depend on crystal type. - (2) Coil data: 9 windings of 0,1 mm dia laminated Cu wire on TOKO coil set 7K 199CN; Q<sub>0</sub> = 80. Fig. 2 Oscillator circuit using quartz crystal; centre frequency = 27 MHz. ## **APPLICATION INFORMATION (continued)** Fig. 3 A.F. output as a function of r.f. input in the circuit of Fig. 1; $f_i$ = 1 MHz; $f_m$ = 400 Hz; m = 30%. Fig. 4 Total harmonic distortion and (S + N)/N as functions of r.f. input in the circuit of Fig. 1; m = 30% for (S + N)/N curve and m = 80% for THD curve. Fig. 5 Total harmonic distortion as a function of modulation frequency at $V_i$ = 5 mV; m = 80%; measured in the circuit of Fig. 1 with $C_{7-16(ext)}$ = 0 $\mu$ F and 2,2 $\mu$ F. Fig. 6 Indicator driver voltage as a function of r.f. input in the circuit of Fig. 1. Fig. 7 Typical frequency response curves from Fig. 1 showing the effect of filtering as follows: with i.f. filter; with a.f. filter; ---- with i.f. and a.f. filters. Fig. 8 Car radio application with inductive tuning. Fig. 9 A.F. output as a function of r.f. input using the circuit of Fig. 8 with that of Fig. 1. ## **APPLICATION INFORMATION** (continued) Fig. 10 Suppression of cross-modulation as a function of input signal, measured in the circuit of Fig. 8 with the input circuit as shown in Fig. 11. Curve is for Wanted $V_{O(af)}/U$ nwanted $V_{O(af)} = 20$ dB; $V_{rfw}$ , $V_{rfu}$ are signals at the aerial input, $V'_{aew}$ , $V'_{aew}$ are signals at the unloaded output of the aerial. Wanted signal ( $V'_{aew}$ , $V_{rfw}$ ): $f_i = 1$ MHz; $f_m = 400$ Hz; m = 30%. Unwanted signal ( $V'_{aeu}$ , $V_{rfu}$ ): $f_i = 900 \text{ kHz}$ ; $f_m = 400 \text{ Hz}$ ; m = 30%. Effective selectivity of input tuned circuit = 21 dB. Fig. 11 Input circuit to show cross-modulation suppression (see Fig. 10). Fig. 12 Oscillator amplitude as a function of pin 11, 12 impedance in the circuit of Fig. 8. Fig. 13 Total harmonic distortion and (S+N)/N as functions of r.f. input using the circuit of Fig. 8 with that of Fig. 1. Fig. 14 Forward transfer impedance as a function of intermediate frequency for filters 1 to 4 shown in Fig. 15; centre frequency = 455 kHz. # APPLICATION INFORMATION (continued) Fig. 15 I.F. filter variants applied to the circuit of Fig. 1. For filter data, refer to Table 1. Table 1 Data for I.F. filters shown in Fig. 15. Criterium for adjustment is Z<sub>F</sub> = maximum (optimum selectivity curve at centre frequency $f_0 = 455 \text{ kHz}$ ). See also Fig. 14. | filter no. | 1 | 2 | ; | 3 | 4 | unit | |----------------------------------|--------------|-------------------------------------|--------------|---------------|--------------|------| | Coil data | L1 | L1 | L1 | L2 | L1 | | | Value of C | 3900 | 430 | 3900 | 4700 | 3900 | pF | | N1: N2 | 12 : 32 | 13 : (33 + 66) | 15 : 31 | 29 : 29 | 13 : 31 | | | Diameter of Cu<br>laminated wire | 0,09 | 0,08 | 0,09 | 0,08 | 0,09 | mm | | $Q_{o}$ | 65 (typ.) | 50 | 75 | 60 | 75 | | | Schematic*<br>of<br>windings | 12) (•32 | $13) \left( \frac{66}{33} \right)$ | 15) (31 | 29 (N1) (N2) | 13) (31 | | | Toko order no. | 7XNS-A7523DY | L7PES-A0060BTG | 7XNS-A7518DY | 7XNS-A7521AIH | 7XNS-A7519DY | | | Resonators | | | | | | | | Murata type | SFZ455A | SFZ455A | SFZ4 | 455A | SFT455B | | | D (typical value) | 4 | 4 | 4 | | 6 | dB | | R <sub>G</sub> , R <sub>L</sub> | 3 | 3 | 3 | | 3 | kΩ | | Bandwidth (-3 dB) | 4,2 | 4,2 | 4,2 | | 4,5 | kHz | | S <sub>9kHz</sub> | 24 | 24 | 24 | | 38 | dB | | Filter data | | | | | | | | Z <sub>I</sub> | 4,8 | 3,8 | 4,2 | | 4,8 | kΩ | | $Q_{B}$ | 57 | 40 | 52 (L1) | 18 (L2) | 55 | | | Z <sub>F</sub> | 0,70 | 0,67 | 0,68 | | 0,68 | kΩ | | Bandwidth (-3 dB) | 3,6 | 3,8 | 3,6 | | 4,0 | kHz | | S <sub>9kHz</sub> | 35 | 31 | 36 | | 42 | dB | | S <sub>18kHz</sub> | 52 | 49 | 54 | | 64 | dB | | S <sub>27kHz</sub> | 63 | 58 | 66 | | 74 | dB | <sup>\*</sup> The beginning of an arrow indicates the beginning of a winding; N1 is always the inner winding, N2 the outer winding. Fig. 16 Printed-circuit board component side, showing component layout. For circuit diagram see Fig. 1. Fig. 17 Printed-circuit board showing track side. (1) Values of capacitors depend on the selected group of capacitive diodes BB112.(2) For i.f. filter and coil data refer to Fig. 1. Fig. 18 Car radio application with capacitive diode tuning and electronic MW/LW switching. The circuit includes pre-stage a.g.c. optimised for good large-signal handling. May 1984 ## DUAL TANDEM ELECTRONIC POTENTIOMETER CIRCUIT #### GENERAL DESCRIPTION The TDA1074A is a monolithic integrated circuit designed for use as volume and tone control circuit in stereo amplifiers. This dual tandem potentiometer IC consists of two ganged pairs of electronic potentiometers with the eight inputs connected via impedance converters, and the four outputs driving individual operational amplifiers. The setting of each electronic potentiometer pair is controlled by an individual d.c. control voltage. The potentiometers operate by current division between the arms of cross-coupled long-tailed pairs. The current division factor is determined by the level and polarity of the d.c. control voltage with respect to an externally available reference level of half the supply voltage. Since the electronic potentiometers are adjusted by a d.c. control voltage, each pair can be controlled by single linear potentiometers which can be located in any position dictated by the equipment styling. Since the input and feedback impedances around the operational amplifier gain blocks are external, the TDA1074A can performs bass/treble and volume/loudness control. It also can be used as a low-level fader to control the sound distribution between the front and rear loudspeakers in car radio installations. #### **Features** - High impedance inputs to both 'ends' of each electronic potentiometer - Ganged potentiometers track within 0,5 dB - Electronic rejection of supply ripple - Internally generated reference level available externally so that the control voltage can be made to swing positively and negatively around a well-defined 0 V level - The operational amplifiers have push-pull outputs for wide voltage swing and low current consumption - The operational amplifier outputs are current limited to provide output short-circuit protection - Although designed to operate from a 20 V supply (giving a maximum input and output signal level of 6 V), the TDA1074A can work from a supply as low as 7,5 V with reduced input and output signal levels #### QUICK REFERENCE DATA | Supply voltage (pin 11) | V <sub>P</sub> | typ. | 20 | ٧ | |--------------------------------------|---------------------|--------------|------|---------| | Supply current (pin 11) | lp | typ. | 22 | mΑ | | Input signal voltage (r.m.s. value) | V <sub>i(rms)</sub> | max. | 6 | ٧ | | Output signal voltage (r.m.s. value) | V <sub>o(rms)</sub> | max. | 6 | ٧ | | Total harmonic distortion | THD | typ. | 0,05 | % | | Output noise voltage (r.m.s. value) | $V_{no(rms)}$ | typ. | 50 | $\mu V$ | | Control range | $\Delta lpha$ | typ. | 110 | dB | | Cross-talk attenuation (L/R) | $lpha_{ct}$ | typ. | 80 | dB | | Ripple rejection (100 Hz) | <sup>α</sup> 100 | typ. | 46 | dB | | Tracking of ganged potentiometers | $\Delta G_{V}$ | typ. | 0,5 | dB | | Supply voltage range | | 7,5 to 23 \ | | V | | Operating ambient temperature range | $T_{amb}$ | -30 to +80 o | | | ### PACKAGE OUTLINE 18-lead DIL; plastic (SOT-102HE). Fig. 1 Block diagram and basic external components; $I_{c1}$ (at pin 9) and $I_{c2}$ (at pin 10) are control input currents; $V_{c1}$ (at pin 9) and $V_{c2}$ (at pin 10) are control input voltages with respect to $V_{ref} = V_P/2$ at pin 8; Z1 = Z2 = Z3 = Z4 = 22 k $\Omega$ ; the input generator resistance $R_G = 60~\Omega$ ; the output load resistance $R_L = 4.7~k\Omega$ ; the coupling capacitors at the inputs and outputs are $C_i = 2.2~\mu F$ and $C_O = 10~\mu F$ respectively. ### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage (pin 11) | $V_{P}$ | max. 23 V | |----------------------------------------------------------------------------------|---------------------------------------|-----------------------| | Control voltages (pins 9 and 10) | ± V <sub>c1</sub> ; ± V <sub>c2</sub> | max. 1 V | | Input voltage ranges (with respect to pin 18) at pins 3, 4, 5, 6, 13, 14, 15, 16 | V <sub>i</sub> | 0 to V <sub>P</sub> V | | Total power dissipation | $P_{tot}$ | max. 800 mW | | Storage temperature range | $T_{stg}$ | -55 to + 150 °C | | Operating ambient temperature range | T <sub>amb</sub> | -30 to +80 °C | | THEDMAN DEGLETANCE | | | ## THERMAL RESISTANCE From crystal to ambient $R_{th cr-a} = 80 \text{ K/W}$ ## REMARK The difference between the TDA1074 and its successor the TDA1074A is shown in Fig. 2 as the different component configuration at pin 8. Fig. 2 Component configuration at pin 8 showing the difference between the TDA1074 and the TDA1074A. ## **APPLICATION INFORMATION** # Treble and bass control circuit $V_P = 20~V; T_{amb} = 25~^{o}C; measured~in~Fig.~3; R_G = 60~\Omega; R_L > 4,7~k\Omega; C_L < 30~pF; f = 1~kHz; with a linear frequency response (V_{c1} = V_{c2} = 0~V); unless otherwise specified$ | parameter | symbol | min. | typ. | max. | unit | |-------------------------------------------------------------------------------------------------------------|---------------------------|------------|-------|--------|------| | Supply current (without load) | lp | 14 | 22 | 30 | mA | | Frequency response (-1 dB) $V_{c1} = V_{c2} = 0 \text{ V}$ | f | 10 | · · | 20 000 | Hz | | Voltage gain at linear frequency response (V <sub>c1</sub> = V <sub>c2</sub> = 0 V) | G <sub>v</sub> * | _ | 0 | _ | dB | | Gain variation at f = 1 kHz<br>at maximum bass/treble boost or<br>cut at $\pm V_{C1} = \pm V_{C2} = 120$ mV | $\Delta G_{\mathbf{v}}^*$ | _ | ± 1 | _ | dB | | Bass boost at 40 Hz (ref. 1 kHz)<br>V <sub>C2</sub> = 120 mV | | _ | 17,5 | _ | dB | | Bass cut at 40 Hz (ref. 1 kHz) $-V_{c2} = 120 \text{ mV}$ | | Autorita | 17,5 | | dB | | Treble boost at 16 kHz (ref. 1 kHz)<br>V <sub>c1</sub> = 120 mV | | - | 16 | - · · | dB | | Treble cut at 16 kHz (ref. 1 kHz)<br>-V <sub>c1</sub> = 120 mV | | <b>—</b> , | 16 | _ | dB | | Total harmonic distortion at V <sub>O(rms)</sub> = 300 mV f = 1 kHz (measured selectively) | THD | | 0,002 | | % | | f = 20 Hz to 20 kHz | THD | | 0,005 | | % | | at $V_{O(rms)} = 5 V$<br>f = 1 kHz | THD | | 0,015 | 0,1 | % | | f = 20 Hz to 20 kHz | THD | | 0,05 | 0,1 | % | | Signal level at THD = 0,7% (input and output) | Vi; o(rms) | 5,5 | 6,2 | - | v | | Power bandwidth at reference level $V_{o(rms)} = 5 V (-3 dB)$ ;<br>THD = 0,1% | В | _ | 40 | _ | kHz | | Output noise voltages<br>signal plus noise (r.m.s. value);<br>f = 20 Hz to 20 kHz | V <sub>no(rms)</sub> | | 75 | _ | μ∨ | | noise (peak value); weighted to DIN 45 405; CCITT filter | V <sub>no(m)</sub> | | 160 | 230 | μV | <sup>\*</sup> $G_v = V_o/V_i$ . ## Treble and bass control circuit | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------------------------------------------------------------------------------------|------------------------|------|------|------|------| | Cross-talk attenuation (stereo)<br>f = 1 kHz | $\alpha_{ m ct}$ | | 86 | | dB | | f = 20 Hz to 20 kHz | $\alpha_{\rm ct}$ | _ | 80 | | dB | | Control voltage cross-talk to<br>the outputs at $f = 1 \text{ kHz}$ ;<br>$V_{c1(rms)} = V_{c2(rms)} = 1 \text{ mV}$ | $-\alpha_{ extsf{ct}}$ | | 20 | | dB | | Ripple rejection at f = 100 Hz;<br>VP(rms) < 200 mV | α <sub>100</sub> | _ | 46 | _ | dB | Fig. 3 Application diagram for treble and bass control. ## **APPLICATION INFORMATION** (continued) Fig. 4 Frequency response curves; voltage gain (treble and bass) as a function of frequency. Fig. 5 Control curve; voltage gain (bass) as a function of the control voltage $(V_{c2})$ ; f = 40 Hz. Fig. 6 Control curve; voltage gain (treble) as a function of the control voltage (V<sub>c1</sub>); f = 16 kHz. | curve no. | value of R | |-----------|------------| | 1 | 10 kΩ | | 2 | 100 kΩ | | 3 | 220 kΩ | | 4 | 470 kΩ | | 5 | 1 ΜΩ | Fig. 7 Voltage gain ( $G_V = V_O/V_i$ ) control curves as a function of the angle of rotation ( $\alpha$ ) of a linear potentiometer (R); for curve numbers see table above; f = 40 Hz to 16 kHz. Fig. 8 Circuit diagram for measuring curves in Fig. 7. Fig. 9 Output signal level as a function of Vp; THD = 0,7%; f = 1 kHz; $V_{c1}$ = $V_{c2}$ = 0 V. ## **APPLICATION INFORMATION** (continued) Fig. 10 Total harmonic distortion as a function of the output level; $V_P = 20 \text{ V}$ ; $R_L = 4.7 \text{ k}\Omega$ ; $V_{c1} = V_{c2} = 0 \text{ V}$ (linear, $G_{v \text{ tot}} = 1$ ). \_\_\_\_\_\_ f = 1 kHz; \_\_ \_ \_ \_ f = 20 kHz. Fig. 11 Power bandwidth at THD = 0,1%; reference level is 5 V (r.m.s.). Fig. 12 Cross-talk as a function of frequency; linear treble/bass setting ( $V_{c1}$ = $V_{c2}$ = 0 V); $V_i$ = 5 V; $R_G$ = 60 $\Omega$ ; $R_L$ = 4,7 k $\Omega$ . ### Application recommendations - 1. If one or more electronic potentiometers in an IC are not used, the following is recommended: - a. Unused signal inputs of an electronic potentiometer should be connected to the associated output, e.g. pins 3 and 4 to pin 2. - b. Unused control voltage inputs should be connected directly to pin 8 (V<sub>ref</sub>). - 2. Where more than one TDA1074A IC are used in an application, pins 1 can be connected together; however, pins 8(V<sub>ref</sub>) may not be connected together directly. - 3. Additional circuitry for limiting the frequency response in the ultrasonic range. (1) $f_{-3 dB} = 110 \text{ kHz}$ at linear setting Fig. 13 Circuit diagram for frequency response limiting. 4. Alternative circuitry for limiting the gain of the treble control circuit in the ultrasonic range. For R<sub>S1</sub> = R<sub>S2</sub> = 3,3 k $\Omega$ ; f<sub>-3dB</sub> $\cong$ 1 MHz at linear setting For R<sub>S1</sub> = R<sub>S2</sub> = 0 $\Omega$ ; f<sub>-3dB</sub> $\cong$ 100 kHz at linear setting Fig. 14 Circuit diagram for limiting gain of treble control circuit. # 24 W BTL OR 2 x 12 W STEREO CAR RADIO POWER AMPLIFIER The TDA1510 is a monolithic integrated class-B output amplifier in a 13-lead single in-line (SIL) plastic power package. The device is primarily developed for car radio applications, and also to drive low-impedance loads (down to 1,6 $\Omega$ ). At a supply voltage $V_P = 14,4 V$ , an output power of 24 W can be delivered into a 4 $\Omega$ BTL (Bridge Tied Load), or, when used as stereo amplifier, it delivers 2 x 12 W into 2 $\Omega$ or 2 x 7 W into 4 $\Omega$ . ### Special features are: - flexibility in use stereo as well as mono BTL - high output power - low offset voltage at the output (important for BTL) - large useable gain variation - very good ripple rejection - load dump protection - a.c. short-circuit safe to ground - thermal protection - internal limited bandwidth for high frequencies - low stand-by current possibility, to simplify required switches - low number and small sized external components - high reliability ### **QUICK REFERENCE DATA** | GOICK REPERENCE DATA | | | | | | |-----------------------------------------------------------------------------|--------------------|------|---------|-------|-----------| | Supply voltage range (operating) | V <sub>P</sub> | | 6 | to 18 | V | | Supply voltage (non-operating) | VΡ | max. | | 28 | V | | Supply voltage (non-operating; load dump protection) | VΡ | max. | | 45 | V | | Repetitive peak output current | IORM | max. | | 4 | Α | | Total quiescent current | I <sub>tot</sub> | typ. | | 75 | mΑ | | Stand-by current | I <sub>sb</sub> | < | | 2 | mΑ | | Switch-on current | Iso | typ. | | 0,35 | mΑ | | Input impedance | Z <sub>i</sub> | > | | 1 | $M\Omega$ | | Storage temperature range | $T_{stg}$ | _ | 55 to - | | | | Crystal temperature | $T_c^{T}$ | max. | | 150 | oC | | Bridge tied load application (BTL) | $V_{P}$ | = | 14,4 | 13,2 | V | | Output power at $R_{\perp} = 4 \Omega$ (with bootstrap) | | | | | | | d <sub>tot</sub> = 0,5% | Po | typ. | 18 | 15 | W | | $d_{tot} = 10\%$ | $P_{o}$ | typ. | 24 | 20 | W | | Supply voltage ripple rejection; R <sub>S</sub> = 0; f = 1 kHz | RR | typ. | 50 | 50 | dB | | D.C. output offset voltage between the outputs | ΔV <sub>5-</sub> 9 | < | 50 | 50 | mV | | Stereo application | | | | | | | Output power at d <sub>tot</sub> = 10% (with bootstrap) | | | | | | | $R_1 = 4 \Omega$ | $P_{o}$ | typ. | 7 | 6 | W | | $R_L = 2 \Omega$ | $P_{o}$ | typ. | 12 | 10 | W | | Output power at d <sub>tot</sub> = 0,5% (with bootstrap) | | | | * * * | | | $R_1 = 4 \Omega$ | $P_{o}$ | typ. | 5,5 | 4,5 | W | | $R_1 = 2 \Omega$ | Po | typ. | 9,0 | 7,5 | W | | Channel separation | α | > | 40 | | dB | | Noise output voltage; $R_S = 10 \text{ k}\Omega$ ; according to IEC curve-A | $v_n$ | typ. | 0,2 | 0,2 | mV | #### PACKAGE OUTLINE 13-lead SIL-bent-to-DIL; plastic power (SOT-141B). Fig. 1 Internal block diagram; the heavy lines indicate the signal paths. Pin 4 is internally connected. 18 V 28 V ### **RATINGS** | Limiting values in accordance with the Absolute Maximum System (IEC 134) | | | | |--------------------------------------------------------------------------|---------|------|--| | Supply voltage; operating (pin 10) | $V_{P}$ | max. | | | Supply voltage; non-operating | $V_P$ | max. | | Supply voltage; during 50 ms (load dump protection) V<sub>P</sub> max. 45 V Peak output current I<sub>OM</sub> max. 6 A Peak output current I<sub>OM</sub> max. 6 Total power dissipation see derating curve Fig. 2 Storage temperature range $T_{\text{stg}} = -55 \text{ to } + 150 \text{ }^{\circ}\text{C}$ Storage temperature range $T_{\rm stg}$ -55 to + 150 °C Crystal temperature $T_{\rm c}$ max. 150 °C Fig. 2 Power derating curves. ### HEATSINK DESIGN EXAMPLE The derating of 3 K/W of the encapsulation requires the following external heatsink (for sine-wave drive): 24 W BTL (4 $\Omega$ ) or 2 x 12 W stereo (2 $\Omega$ ) maximum sine-wave dissipation: 12 W T<sub>amb</sub> = 65 °C maximum $$R_{\text{th h-a}} = \frac{150 - 65}{12} - 3 = 4 \text{ K/W}.$$ $2 \times 7 \text{ W stereo } (4 \Omega)$ maximum sine-wave dissipation: 6 W T<sub>amb</sub> = 65 °C maximum $$R_{\text{th h-a}} = \frac{150 - 65}{6} - 3 = 11 \text{ K/W}.$$ | D.C. CHARACTERISTICS | | | | |-----------------------------------------------------------------------------------------------------------------------|-------------------------|-----------|-------------------| | Supply voltage range (pin 10) | $V_{P}$ | 6 | to 18 V | | Repetitive peak output current | IORM | < | 4 A | | Total quiescent current | I <sub>tot</sub> | typ. | 75 mA<br>150 mA | | Stand-by current | I <sub>sb</sub> | < | 2 mA | | Switch-on current (pin 11) at $V_{11} \le V_{10}$ (note 1) | I <sub>so</sub> | typ. | 0,35 mA<br>0,8 mA | | A.C. CHARACTERISTICS $T_{amb} = 25 \text{ °C; V}_{P} = 14,4 \text{ V; f} = 1 \text{ kHz; unless otherwise specified}$ | | | | | Bridge tied load application (BTL); see Fig. 3 Output power at R <sub>L</sub> = 4 $\Omega$ (with bootstrap) | | | | | $V_P = 14,4 \text{ V; d}_{tot} = 0,5\%$ | $P_{O}$ | ><br>typ. | 15,5 W<br>18,0 W | | V <sub>P</sub> = 14,4 V; d <sub>tot</sub> = 10% | Po | ><br>typ. | 20 W<br>24 W | | $V_P = 13.2 \text{ V; } d_{tot} = 0.5\%$ | Po | typ. | 15 W | | $V_p = 13.2 \text{ V; d}_{tot} = 10\%$ | $P_{o}$ | typ. | 20 W | | Open loop voltage gain | $G_{o}$ | typ. | 75 dB | | Closed loop voltage gain (note 2) | $G_{\mathbf{c}}$ | typ. 40 ( | ± 0,5) dB | | Frequency response at -3 dB (note 3) | В | 20 Hz tom | in. 20 kHz | | Input impedance (note 4) | $ Z_i $ | > | 1 ΜΩ | | Noise output voltage (r.m.s. value) at f = 20 Hz to 20 kHz $R_S$ = 0 $\Omega$ | V <sub>n(rms)</sub> | typ. | 0,2 mV | | $R_S = 10 \text{ k}\Omega$ | V <sub>n(rms)</sub> | typ. | 0,35 mV<br>0,8 mV | | $R_S = 10 \text{ k}\Omega$ ; according to IEC 179 curve A | Vn | typ. | 0,25 mV | | Supply voltage ripple rejection (note 5)<br>f = 100 Hz | RR | ><br>typ. | 42 dB<br>50 dB | | D.C. output offset voltage between the outputs | $ \Delta_{5\text{-}9} $ | <<br>typ. | 50 mV<br>2 mV | | Loudspeaker protection (if one of the 2 outputs is short-circuited to ground) | | | | | maximum d.c. voltage (across the load) | ΔV <sub>5-9</sub> | < | 1 V | | Power bandwidth; -1 dB; d <sub>tot</sub> = 0,5% | В | 30 Hz | to 40 kHz | | Stereo application; see Fig. 4 | | | | |-------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------|----------------| | Output power at $d_{tot}$ = 10%; with bootstrap (note 6) $V_P$ = 14,4 V; $R_L$ = 4 $\Omega$ | Po | ><br>typ. | 6 W<br>7 W | | $V_P = 14,4 \text{ V; R}_L = 2 \Omega$ | $P_{O}$ | ><br>typ. | 10 W<br>12 W | | $V_P = 13.2 \text{ V}; R_L = 4 \Omega$ | $P_{o}$ | typ. | 6 W | | $V_P = 13,2 \text{ V; R}_L = 2 \Omega$ | $P_{o}$ | typ. | 10 W | | Output power at ${\bf d_{tot}}$ = 0,5%; with bootstrap (note 6) ${\bf V_P}$ = 14,4 ${\bf V}$ ; ${\bf R_L}$ = 4 ${\bf \Omega}$ | $P_{O}$ | typ. | 5,5 W | | $V_P = 14,4 \text{ V}; R_L = 2 \Omega$ | Po | typ. | 9,0 W | | $V_{P} = 13.2 \text{ V}; R_{L} = 4 \Omega$ | $P_{o}$ | typ. | 4,5 W | | $V_{P} = 13,2 \text{ V}; R_{L} = 2 \Omega$ | Po | typ. | 7,5 W | | Output power at $d_{tot}$ = 10%; without bootstrap $V_P$ = 14,4 V; $R_L$ = 4 $\Omega$ (notes 6, 8 and 9) | P <sub>o</sub> | typ. | 6 W | | Frequency response; -3 dB (note 3) | В | 40 Hz to | min. 20 kHz | | Supply voltage ripple rejection (note 5) | | | | | f = 1 kHz | RR | typ. | 50 dB | | Channel separation; R <sub>S</sub> = 10 k $\Omega$ ; f = 1 kHz | α | > typ. | 40 dB<br>50 dB | | Closed loop voltage gain (note 7) | G <sub>c</sub> | typ. | 40 dB | | Noise output voltage (r.m.s. value) at f = 20 Hz to 20 kHz $R_{\mbox{\scriptsize S}}$ = 0 $\Omega$ | V <sub>n(rms)</sub> | typ. | 0,15 mV | | $R_S = 10 \text{ k}\Omega$ | V <sub>n(rms)</sub> | typ. | 0,25 mV | | $R_S = 10 \text{ k}\Omega$ ; according to IEC curve A | V <sub>n</sub> | typ. | 0,2 mV | #### Notes - 1. If $V_{11} > V_{10}$ , then $I_{11}$ must be $\leq 10$ mA. - 2. Closed loop voltage gain can be chosen between 32 and 56 dB (BTL), and is determined by external components. - 3. Frequency response externally fixed. - 4. The input impedance in the test circuit (Fig. 3) is typ. 100 k $\Omega$ . - 5. Supply voltage ripple rejection measured with a source impedance of 0 $\Omega$ (maximum ripple amplitude: 2 V). - 6. Output power is measured directly at the output pins of the IC. - 7. Closed loop voltage gain can be chosen between 26 and 50 dB (stereo), and is determined by external components. - 8. A resistor of 56 k $\Omega$ between pins 3 and 7 to reach symmetrical clipping. - 9. Without bootstrap the 100 $\mu$ F capacitor between pins 5 and 6 (or 8 and 9) can be omitted. Pins 6, 8 and 10 have to be interconnected. Fig. 3 Test and application circuit bridge tied load (BTL). Fig. 4 Test and application circuit stereo mode. (1) Belongs to power supply. # 12 to 20 W HI-FI AUDIO POWER AMPLIFIER The TDA1512 is a monolithic integrated hi-fi audio power amplifier designed for asymmetrical power supplies for mains-fed apparatus. Special features are: - Thermal protection - Low intermodulation distortion - Low transient intermodulation distortion - Built-in output current limiter - Low input offset voltage - Output stage with low cross-over distortion - Single in-line (SIL) power package ## QUICK REFERENCE DATA | 15 to 35 | ٧ | |----------|-----------| | 65 | mΑ | | | | | 13 | W | | 7 | W | | 21<br>12 | | | 30 | dB | | 20 | $k\Omega$ | | 72 | dB | | 50 | dB | | | | # **PACKAGE OUTLINES** TDA1512: 9-lead SIL; plastic power (SOT-131B). TDA1512Q: 9-lead SIL-bent-to-DIL; plastic power (SOT-157B). Fig. 1 Simplified internal circuit diagram. # PINNING - 1. Non-inverting input - 2. Input ground (substrate) - 3. Compensation - 4. Ground potential - 5. Output - 6. Positive supply (Vp) - 7. Externally connected to pin 6 - 8. Ripple rejection - 9. Inverting input (feedback) ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | | | • | | |-------------------------------------|----------------|--------------|----------| | Supply voltage | V <sub>P</sub> | max. | 35 V | | Repetitive peak output current | IORM | max. | 3,2 A | | Non-repetitive peak output current | IOSM | max. | 5 A | | Total power dissipation | see derating o | curve Fig. 2 | | | Storage temperature | $T_{stg}$ | -55 to | + 150 °C | | Operating ambient temperature | $T_{amb}$ | -25 to | + 150 °C | | A.C. short-circuit duration of load | | | | during full-load sine-wave drive $R_1 = 0$ ; $V_P = 30 \text{ V with } R_i = 4 \Omega$ $t_{SC}$ max. 100 hours --- mounted on heatsink of 6 K/W. Fig. 2 Power derating curves. ## THERMAL RESISTANCE From junction to mounting base R<sub>th j-mb</sub> typ. 3 K/W 4 K/W # D.C. CHARACTERISTICS | D.O. OHAMAO I EMOTICO | | | | |----------------------------------------------------------------------------------------------------------|------------------------|------------------|----------------| | Supply voltage range | V <sub>P</sub> | | 15 to 35 V | | Total quiescent current at V <sub>P</sub> = 25 V | l <sub>tot</sub> | typ. | 65 mA | | A.C. CHARACTERISTICS | | | | | $Vp = 25 V$ ; $R_L = 4 \Omega$ ; $f = 1 kHz$ ; $T_{amb} = 25 °C$ ; $m_{amb} = 25 °C$ ; $m_{amb} = 25 °C$ | neasured in test circu | it of Fig. 3; un | less otherwise | | Output power | | | | | sine-wave power at d <sub>tot</sub> = 0,7 % | | | | | $R_L = 4 \Omega$ | $P_{o}$ | typ. | 13 W | | $R_L = 8 \Omega$ | Po | typ. | 7 W | | music power at Vp = 32 V | | | | | $R_L = 4 \Omega$ ; $d_{tot} = 0.7 \%$ | Po | typ. | 21 W | | $R_L = 4 \Omega; d_{tot} = 10 \%$ | Po | typ. | 25 W | | $R_L = 8 \Omega$ ; $d_{tot} = 0.7 \%$ | Po | typ. | 12 W | | $R_{L} = 8 \Omega$ ; $d_{tot} = 10 \%$ | $P_{o}$ | typ. | 15 W | | Power bandwidth; -1,5 dB; d <sub>tot</sub> = 0,7% | В | 40 | Hz to 16 kHz | | Voltage gain | | | | | open-loop | Go | typ. | 74 dB | | closed-loop | $G_{c}^{\circ}$ | typ. | 30 dB | | Input resistance (pin 1) | Ri | > | 100 kΩ | | Input resistance of test circuit (Fig. 3) | Ri | typ. | <b>20</b> kΩ | | Input sensitivity | | | | | for $P_0 = 50 \text{ mW}$ | $V_{i}$ | typ. | 16 mV | | for $P_0 = 10 \text{ W}$ | v <sub>i</sub> | typ. | 210 mV | | Signal-to-noise ratio | | | | | at $P_{\Omega} = 50 \text{ mW}$ ; $R_{S} = 2 \text{ k}\Omega$ ; | | | | | f = 20 Hz to 20 kHz; unweighted | S/N | > | 68 dB | S/N RR $d_{\text{tot}}$ $R_{o}$ typ. typ. typ. typ. 76 dB 50 dB 0,1 % 0,3 % 0,1 Ω weighted; measured according to Total harmonic distortion at $P_0 = 10 \text{ W}$ IEC 173 (A-curve) Output resistance (pin 5) Ripple rejection at f = 100 Hz TDA1512 TDA1512Q Fig. 3 Test circuit. Fig. 4 Output power as a function of the supply voltage; f = 1 kHz; $d_{tot} = 0.7 \text{ %; } ---d_{tot} = 10 \text{ %.}$ Fig. 5 Total harmonic distortion as a function of the output power. # DEVELOPMENT DATA This data sheet contains advance information and specifications are subject to change without notice. # 40 W HIGH-PERFORMANCE HI-FI AMPLIFIER The TDA1514 integrated circuit is a hi-fi power amplifier for use as a building block in radio, tv and audio recorder applications. The high performance of the IC meets the requirements of digital sources (e.g. Compact Disc equipment). The circuit is totally protected, the two output transistors both having thermal and SOAR protection. The circuit also has a mute function that can be arranged to operate for a period after power-on with a delay time fixed by external components. The device is intended for symmetrical power supplies but an asymmetrical supply may also be used. The theoretical maximum power dissipation with a stabilized power supply is $(V_P - V_N)^2/2\pi^2\,R_L = 19\,W$ , where $V_P = +\,27,5\,V$ , $V_N = -\,27,5\,V$ and $R_L = 8\,\Omega$ . Considering, for example, a maximum ambient temperature of 50 °C and a maximum junction temperature of 150 °C, the total thermal resistance $R_{th\,j-a}$ is $(150 - 50)/19 = 5,3\,K/W$ . Since the thermal resistance of the SOT-131A encapsulation is $< 1,5\,K/W$ , the thermal resistance required of the heatsink is $< 3,8\,K/W$ . Thus the maximum output power, and therefore the music power output, is limited only by the supply voltage and not by the heatsink. ## QUICK REFERENCE DATA | Supply voltage range (pin 6 to pin 4) | $v_P - v_N$ | | 15 to 60 V | |---------------------------------------------------------------------------------------------------|------------------|------|------------| | Total quiescent current at V <sub>P</sub> -V <sub>N</sub> = 55 V | I <sub>tot</sub> | typ. | 60 mA | | Output power at THD = $-60 \text{ dB}$ ;<br>Vp-V <sub>N</sub> = 55 V; R <sub>L</sub> = 8 $\Omega$ | Po | typ. | 40 W | | Closed loop voltage gain (determined externally) | G <sub>c</sub> | typ. | 30 dB | | Input resistance (determined externally) | RI | typ. | 20 kΩ | | Signal-to-noise ratio at P <sub>O</sub> = 50 mW | (S+N)/N | typ. | 82 dB | | Supply voltage ripple rejection at f = 100 Hz | RR | typ. | 72 dB | #### **PACKAGE OUTLINE** 9-lead SIL; plastic power (SOT-131A). Fig. 1 Block diagram. ## **RATINGS** Limiting values in accordance with the Absolute Maximum Rating System (IEC 134) | Supply voltage (pin 6 to pin 4) | $v_P-v_N$ | 60 V | |-------------------------------------|------------------|-----------------| | Bootstrap voltage (pin 7 to pin 4) | $v_bstr$ | 70 V | | Output current (repetitive peak) | I <sub>o</sub> | 4,0 A | | Operating ambient temperature range | $T_{amb}$ | -25 to + 150 °C | | Storage temperature range | T <sub>stg</sub> | -55 to + 150 °C | | Power dissipation | See Fig. 2 | | | Thermal shut-down protection time | t <sub>pr</sub> | 1 hour | | Short-circuit protection time* | t <sub>sc</sub> | 10 min | | Mute voltage (pin 3 to pin 4) | $\vee_{M}$ | 7 V | <sup>\*</sup> Driven by a pink-noise voltage. Symmetrical power supply: a.c. and d.c. short-circuit protected. Asymmetrical power supply: a.c. short-circuit protected. # THERMAL RESISTANCE From junction to case max. 1,5 K/W Fig. 2 Power derating curve. # **CHARACTERISTICS** $V_P$ = +27,5 V; $V_N$ = -27,5 V; $R_L$ = 8 $\Omega$ ; f = 1 kHz; $T_{amb}$ = 25 °C; unless otherwise specified; test circuit as per Fig. 1. | parameter | symbol | min. | typ. | max. | unit | |-----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|------|-----------|------|------| | Supply voltage range (pin 6 to pin 4) | V <sub>P</sub> -V <sub>N</sub> | 15 | - | 60 | v | | Maximum output current (peak value) | IOMmax | 3,2 | | _ | A | | Total quiescent current | I <sub>tot</sub> | 30 | 60 | 90 | mA | | Output power with THD = $-60 \text{ dB}$ : | | | | | | | at $V_P - V_N = 55 V$ | Po | 37 | 40 | - | w | | at $V_P - V_N = 44 V$ | Po | - | 25 | - | w | | at $V_P - V_N = 32 V$ | Po | - | _ | 12,5 | w | | Total harmonic distortion at $P_0 = 32 \text{ W}$ | THD | - | -90 | -80 | dB | | Intermodulation distortion at P <sub>O</sub> = 32 W (note 1) | d <sub>im</sub> | _ | -80 | _ | dB | | Power bandwidth ( $-3 \text{ dB}$ ) at THD = $-60 \text{ dB}$ | В | - | 20 to 25k | - | Hz | | Slew rate | dV/dt | _ | 15 | - | V/μs | | Closed loop voltage gain (note 2) | G <sub>c</sub> | 29,2 | 29,7 | 30,2 | dB | | Open loop voltage gain | Go | _ | 85 | - | dB | | Input impedance (note 3) | z <sub>i</sub> | 1 | - | - | МΩ | | S/N related to $P_0 = 4 \text{ mW (note 4)}$ | (S+N)/N | 80 | _ | - | dB | | Input offset voltage | ± V <sub>io</sub> | - | 3 | - | mV | | Input offset bias current | ± lio(b) | - | 0,2 | 1 | μΑ | | Input bias current | + lib | - | 1 | 5 | μΑ | | Output impedance | Zo | - | - | 0,1 | Ω | | Supply voltage ripple rejection at ripple frequency = 100 Hz; ripple voltage (r.m.s. value) = 500 mV; source resistance = $2 \text{ k}\Omega$ | RR | 70 | _ | _ | dB | | Mute time (note 5) | t <sub>M</sub> | - | 1,25 | - | s | | Mute-on voltage (pin 3 to pin 4) | V <sub>M(on)</sub> | 0 | _ | 5 | V | | Mute-off voltage (pin 3 to pin 4) | V <sub>M(off)</sub> | 6 | _ | 7 | V | | Quiescent current into pin 2 (note 6) | <sup>1</sup> 2 tot | tbf | 20 | tbf | μΑ | ## Notes to the characteristics - 1, Measured with two superimposed signals of 50 Hz and 7 kHz with an amplitude relationship of 4:1. - 2. The closed loop gain is determined by external resistors (Fig. 1, R2 and R3) and is variable between 20 and 46 dB. - 3. The input impedance in the test circuit (Fig. 1) is determined by the bias resistor R1. - 4. The noise voltage at the output is measured in the band 20 Hz to 20 kHz and source resistance RS = 2 k $\Omega$ . - 5. Determined by R4 and C1. - 6. The quiescent current into pin 2 determines (with the value of R4) the minimum power supply voltage at which the mute function remains in operation: $$V_P - V_N = I_{2 \text{ tot }} \times R4 + V_{m(on) \text{ max}}$$ # 24 W BTL OR 2 x 12 W STEREO CAR RADIO POWER AMPLIFIER The TDA1515A is a monolithic integrated class-B output amplifier in a 13-lead single in-line (SLL) plastic power package. The device is primarily developed for car radio applications, and also to drive lowimpedance loads (down to 1.6 $\Omega$ ). At a supply voltage $V_p = 14.4 \text{ V}$ , an output power of 24 W can be delivered into a 4 $\Omega$ BTL (Bridge Tied Load) or, when used as stereo amplifier, it delivers 2 x 12 W into 2 $\Omega$ or 2 x 7 W into 4 $\Omega$ . Special features are: - flexibility in use mono BTL as well as stereo - high output power - low offset voltage at the output (important for BTL) - large usable gain variation - very good ripple rejection internal limited bandwidth for high frequencies • low stand-by current possibility (typ. 1 $\mu$ A), to simplify required switches; TTL drive possible - low number and small sized external. components - high reliability The following currently required protections are incorporated in the circuit. These protections also have positive influence on reliability in the applications. - load dump protection - a.c. and d.c. short-circuit safe to ground up to $V_p = 18 \text{ V}$ - thermal protection - speaker protection in bridge configuration. - SOAR protection - outputs short-circuit safe to ground in BTL. - reverse polarity safe #### **OUICK REFERENCE DATA** | GOTOK HET ENERGE BATA | | | | |-----------------------------------------------------------------------------|-----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Supply voltage range (operating) | VP | 6 | to 18 V | | Supply voltage (non-operating) | VP | max. | 28 V | | Supply voltage (non-operating; load dump protection) | VP | max. | 45 V | | Repetitive peak output current | ORM | max. | 4 A | | Total quiescent current | ltot | typ. | 75 mA | | Stand-by current | sb | typ. | 1 μΑ | | Switch-on current | SO | < | 100 μΑ | | Input impedance | $ Z_i $ | > 1 1 | 1 MΩ | | Bridge tied load application (BTL) | $V_{P}$ | = 14,4 | 13,2 V | | Output power at $R_{\perp} = 4 \Omega$ (with bootstrap) | AND | PRESIDENCE OF THE PROPERTY | Transition of the state | | $d_{tot} = 0.5\%$ | Po | typ. 18 | 15 W | | $d_{tot} = 10\%$ | Po | typ. 24 | 20 W | | Supply voltage ripple rejection; $R_S = 0 \Omega$ ; $f = 100 \text{ Hz}$ | RR | typ. 50 | 50 dB | | D.C. output offset voltage between the outputs | $ \Delta V_{5-9} $ | < 50 | 50 mV | | Stereo application | | | | | Output power at d <sub>tot</sub> = 10% (with bootstrap) | | | | | $R_L = 4 \Omega$ | Po | typ. 7 | 6 W | | $R_L = 2 \Omega$ | Po | typ. 12 | 10 W | | Output power at d <sub>tot</sub> = 0,5% (with bootstrap) | • | | [ | | $R_L = 4 \Omega$ | $P_{O}$ | typ. 5,5 | 4,5 W | | $R_L = 2 \Omega$ | Po | typ. 9 | 7,5 W | | Channel separation | α | > 40 | 40 dB | | Noise output voltage; $R_S = 10 \text{ k}\Omega$ ; according to IEC curve-A | $v_n$ | typ. 0,2 | 0,2 mV | PACKAGE OUTLINE 13-lead SIL-bent-to-DIL; plastic power (SOT-141B). Fig. 1 Internal block diagram; the heavy lines indicate the signal paths. ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | $V_{P}$ | max. | 18 | V | |----------------|-------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | $V_{P}$ | max. | 28 | ٧ | | $V_{P}$ | max. | 45 | ٧ | | IOM | max. | 6 | Α | | see dera | ating curve | Fig. 2 | | | $T_{stq}$ | -55 to | + 150 | οС | | T <sub>c</sub> | max. | 150 | οС | | | max. | 18 | ٧ | | | max. | 10 | V | | | V <sub>P</sub><br>V <sub>P</sub><br>I <sub>OM</sub><br>see dera<br>T <sub>stg</sub> | V <sub>P</sub> max. V <sub>P</sub> max. I <sub>OM</sub> max. see derating curve T <sub>stg</sub> —55 to T <sub>c</sub> max. max. | V <sub>P</sub> max. 28 V <sub>P</sub> max. 45 I <sub>OM</sub> max. 6 see derating curve Fig. 2 T <sub>stg</sub> -55 to + 150 T <sub>c</sub> max. 150 max. 18 | Fig. 2 Power derating curves. ## **HEATSINK DESIGN EXAMPLE** The derating of $3~{\rm K/W}$ of the encapsulation requires the following external heatsink (for sine-wave drive): 24 W BTL (4 $\Omega$ ) or 2 x 12 W stereo (2 $\Omega$ ) maximum sine-wave dissipation: 12 W T<sub>amb</sub> = 65 °C maximum $$R_{\text{th h-a}} = \frac{150-65}{12} - 3 = 4 \text{ K/W}.$$ $2 \times 7$ W stereo $(4 \Omega)$ maximum sine-wave dissipation: 6 W T<sub>amb</sub> = 65 °C maximum $$R_{\text{th h-a}} = \frac{150-65}{6} - 3 = 11 \text{ K/W}.$$ | D.C. CHARACTERISTICS | | | | | |-----------------------------------------------------------------------------------|----------------------------------|---------------|--------------|--------------| | Supply voltage range (pin 10) | VP | | 6 to 18 | ٧ | | Repetitive peak output current | IORM | < | 4 | Α | | Total quiescent current | I <sub>tot</sub> | typ. | 75 | mΑ | | Switching level 11: OFF | V <sub>11</sub> | < | 1,8 | | | ON | V <sub>11</sub> | > | | ٧ | | Impedance between pins 10 and 6; 10 and 8 (stand-by position $V_{11} <$ 1,8 $V$ ) | 1 <b>7</b> 1 | | 100 | 1.0 | | | ZOFF | > | 100 | | | Stand-by current at $V_{11} = 0$ to 0,8 V | lsb | typ. | 100 | μA<br>μA | | Cuitab an august Inin 11) at 1/ | | typ. | | μA | | Switch-on current (pin 11) at $V_{11} \le V_{10}$ (note 1) | I <sub>so</sub> | < | 100 | • | | A.C. CHARACTERISTICS | | | | | | $T_{amb}$ = 25 °C; $V_P$ = 14,4 V; f = 1 kHz; unless otherwise specified | I | | | | | Bridge tied load application (BTL); see Fig. 3 | | | | | | Output power at $R_L = 4 \Omega$ (with bootstrap) | | > | 15,5 | W | | $V_P = 14.4 \text{ V}; d_{tot} = 0.5\%$ | Po | typ. | 18 | | | $V_P = 14,4 \text{ V}; d_{tot} = 10\%$ | Po | > | 20 | W | | | '0 | typ. | 24 | W | | $V_P = 13.2 \text{ V; } d_{tot} = 0.5\%$ | $P_{o}$ | typ. | 15 | W | | $V_P = 13.2 \text{ V; } d_{tot} = 10\%$ | Po | typ. | 20 | W | | Open loop voltage gain | $G_{o}$ | typ. | 75 | dB | | Closed loop voltage gain (note 2) | $G_{c}$ | typ. | 40 (± 0,5) | dB | | Output power without bootstrap (note 9) | | | | | | Vp = 14,4 V; d <sub>tot</sub> = 10 %<br>Vp = 14,4 V; d <sub>tot</sub> = 0,5 % | P <sub>o</sub><br>P <sub>o</sub> | typ. | 15 | | | V <sub>P</sub> = 13,2 V; d <sub>tot</sub> = 10 % | P <sub>o</sub> | typ.<br>typ. | 12<br>12 | | | $V_P = 13,2 \text{ V; } d_{tot} = 0,5 \%$ | Po | typ. | 9 | | | Frequency response at -3 dB (note 3) | В | | z to min. 20 | | | Input impedance (note 4) | Z <sub>i</sub> | > | | МΩ | | Noise input voltage (r.m.s. value) at f = 20 Hz to 20 kHz | • | | | | | $R_S = 0 \Omega$ | V <sub>n(rms)</sub> | typ. | 0,2 | mV | | $R_S = 10 \text{ k}\Omega$ | V <sub>n(rms)</sub> | typ. | 0,35 | | | $R_S = 10 \text{ k}\Omega$ ; according to IEC 179 curve A | V <sub>n</sub> | typ. | 0,8<br>0,25 | | | Supply voltage ripple rejection (note 5) | •• | | | | | f = 100 Hz | RR | ><br>typ. | 42<br>50 | | | D.C. output offset voltage between the outputs | ΔV <sub>5-9</sub> | τ <b>γ</b> ρ. | | mV | | | 14 5-91 | typ. | | mV | | Loudspeaker protection (all conditions) | | ., . | .2 | 111 <b>V</b> | | maximum d.c. voltage (across the load) | $ \Delta V_{5-9} $ | < | 1 | V | | Power bandwidth; -1 dB; d <sub>tot</sub> = 0,5% | В | | 30 Hz to 40 | kHz | | | | | | | | Stereo application; see Fig. 4 | | | | | |----------------------------------------------------------------------------------------------------------|---------------------|--------------|-------|----------| | Output power at $d_{tot}$ = 10%; with bootstrap (note 6) $V_P$ = 14,4 V; $R_L$ = 4 $\Omega$ | Po | ><br>typ. | - | W<br>W | | $V_P = 14.4 \text{ V; R}_L = 2 \Omega$ | Po | ><br>typ. | | W<br>W | | $V_P = 13.2 \text{ V; R}_L = 4 \Omega$ | Po | typ. | 6 | W | | $V_P = 13.2 \text{ V; R}_L = 2 \Omega$ | Po | typ. | 10 | W | | Output power at $d_{tot} = 0.5\%$ ; with bootstrap (note 6) | - | | | | | $V_{P} = 14.4 \text{ V}; R_{L} = 4 \Omega$ | Po | typ. | 5,5 | W | | $V_P = 14,4 \text{ V; R}_L = 2 \Omega$ | Po | typ. | 9 | W | | $V_P = 13.2 \text{ V; R}_L = 4 \Omega$ | $P_{o}$ | typ. | 4,5 | W | | $V_P = 13.2 \text{ V; R}_L = 2 \Omega$ | Po | typ. | 7,5 | W | | Output power at $d_{tot}$ = 10%; without bootstrap $V_P$ = 14,4 V; $R_L$ = 4 $\Omega$ (notes 6, 8 and 9) | Po | typ. | 6 | w | | Frequency response at -3 dB (note 3) | В | 40 Hz to mir | ո. 20 | kHz | | Supply voltage ripple rejection (note 5) | RR | typ. | 50 | dB | | Channel separation; $R_S = 10 \text{ k}\Omega$ ; $f = 1 \text{ kHz}$ | α | ><br>typ. | | dB<br>dB | | Closed loop voltage gain (note 7) | G <sub>c</sub> | typ. | 40 | dB | | Noise output voltage (r.m.s. value) at f = 20 Hz to 20 kHz RS = 0 $\Omega$ | V <sub>n(rms)</sub> | typ. | 0,15 | mV | | $R_S = 10 \text{ k}\Omega$ | V <sub>n(rms)</sub> | typ. | 0,25 | mV | | $R_S = 10 \text{ k}\Omega$ ; according to IEC 179 curve A | V <sub>n</sub> | tvp. | 0.2 | mV | ## Notes - 1. The internal circuit impedance at pin 11 is > 5 k $\Omega$ if $V_{11} > V_{10}$ . - Closed loop voltage gain can be chosen between 32 and 56 dB (BTL), and is determined by external components. For further gain reduction see Application Report. - 3. Frequency response externally fixed. - 4. The input impedance in the test circuit (Fig. 3) is typ. 100 k $\Omega$ . - 5. Supply voltage ripple rejection measured with a source impedance of 0 $\Omega$ (maximum ripple amplitude: 2 V). - 6. Output power is measured directly at the output pins of the IC. - 7. Closed loop voltage gain can be chosen between 26 and 50 dB (stereo), and is determined by external components. - 8. A resistor of 56 k $\Omega$ between pins 3 and 7 to reach symmetrical clipping. - 9. Without bootstrap the $100 \,\mu\text{F}$ capacitor between pins 5 and 6 (8 and 9) can be omitted. Pins 6, 8 and 10 have to be interconnected. Fig. 3 Test/application circuit bridge tied load (BTL). Fig. 4 Test/application circuit stereo. 1. Belongs to power supply. # 20 W HI-FI AUDIO POWER AMPLIFIER The TDA1520 is a monolithic integrated hi-fi audio power amplifier designed for asymmetrical or symmetrical power supplies for mains-fed apparatus. Special features are: - Thermal protection - Very low intermodulation distortion - Very low transient intermodulation distortion - Built-in output current limiter - Low input offset voltage - Output stage with low cross-over distortion - Single in-line (SIL) power package - A.C. short-circuit protected ## QUICK REFERENCE DATA | Supply voltage range | $V_{P}$ | 15 | to 40 V | |---------------------------------------------------------------|------------------|------|---------------| | Total quiescent current at V <sub>P</sub> = 33 V | I <sub>tot</sub> | typ. | 54 mA | | Output power at d <sub>tot</sub> = 0,5% sine-wave power | | | | | $V_P = 33 V; R_L = 4 \Omega$ | $P_{o}$ | typ. | 22 W | | $V_P = 33 V; R_L = 4 \Omega$ | Po | > | 16 W | | $V_P = 33 \text{ V}; R_L = 8 \Omega$ | Po | typ. | 11 W | | Closed-loop voltage gain (externally determined) | $G_c$ | typ. | 30 dB | | Input resistance (externally determined by R <sub>8-1</sub> ) | Ri | typ. | 20 k $\Omega$ | | Signal-to-noise ratio at P <sub>O</sub> = 50 mW | S/N | typ. | 75 dB | | Supply voltage ripple rejection at f = 100 Hz | RR | typ. | 60 dB | | | | | | ## **PACKAGE OUTLINE** TDA1520: 9-lead SIL; plastic power (SOT-131A). TDA1520Q: 9-lead SIL-bent-to-DIL; plastic power (SOT-157A). Fig. 1 Simplified internal circuit diagram. # **PINNING** - 1. Non-inverting input - 2. Input ground (substrate) - 3. Compensation - 4. Negative supply (ground) - 5. Output - 6. Positive supply (V<sub>P</sub>) - 7. Internally connected - 8. Ripple rejection - 9. Inverting input (feedback) ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) Supply voltage Vp max. 44 V Repetitive peak output current $I_{ORM}$ max. 4 A Non-repetitive peak output current $I_{OSM}$ max. 5 A Total power dissipation see derating curve Fig. 2 Storage temperature $T_{stg}$ -55 to +150 °C Operating ambient temperature $T_{amb}$ -25 to +150 °C A.C. short-circuit duration of load during full-load sine-wave drive $R_1 = 0$ ; $V_P = 28 \text{ V}$ with $R_1 = 4 \Omega$ and f > 20 Hz t<sub>sc</sub> max. 1 hour — mounted on infinite heatsink. --- mounted on heatsink of 2,3 K/W. Fig. 2 Power derating curves. ## THERMAL RESISTANCE From junction to mounting base R<sub>th i-mb</sub> ≤ 2 K/W # TDA1520 TDA1520Q | D.C. CHARACTERISTICS | | | | | |---------------------------------------------------------------------------------------------|----------------------------------|---------------|----------|----------| | Supply voltage range | $V_{P}$ | 15 t | o 40 | ٧ | | Total quiescent current at V <sub>P</sub> = 33 V | l <sub>tot</sub> | 22 to<br>typ. | | mA<br>mA | | A.C. CHARACTERISTICS | | | | | | $V_P$ = 33 V; $R_L$ = 4 $\Omega$ ; f = 1 kHz; $T_{amb}$ = 25 °C; measured in test specified | t circuit of Fig. 3 | 3; unless ot | herwi | se | | Output power | | | | | | sine-wave power at d <sub>tot</sub> = 0,5% | _ | | | | | $R_L = 4 \Omega$ | Po | typ. | 22 | | | $R_L = 4 \Omega$<br>$R_L = 8 \Omega$ | P <sub>o</sub><br>P <sub>o</sub> | ><br>typ. | 16<br>11 | | | _ | ' o<br>B | 20 Hz to | | | | Power bandwidth; –3 dB; d <sub>tot</sub> = 0,5% | | 20 112 10 | 20 | KITZ | | Voltage gain open-loop | Go | typ. | 74 | dВ | | closed-loop | G <sub>C</sub> | typ. | 30 | | | Input resistance (pin 1) | R <sub>i</sub> | > | | MΩ | | Input resistance of test circuit (Fig. 3) | R <sub>i</sub> | typ. | 20 | | | Input sensitivity | . ' '1 | cyp. | 20 | 1445 | | for P <sub>O</sub> = 50 mW | Vi | typ. | 16 | mV | | for P <sub>O</sub> = 16 W | ν <sub>i</sub> | typ. | 260 | | | Signal-to-noise ratio | | | | | | at $P_0 = 50 \text{ mW}$ ; $R_S = 2 \text{ k}\Omega$ ; | | | | | | f = 20 Hz to 20 kHz; unweighted | S/N | typ. | 75 | dB | | weighted; measured according to | | | | | | IEC 179 (A-curve) | S/N | typ. | 80 | dB | | Supply voltage ripple rejection at f = 100 Hz | RR | typ. | 65 | dB | | Total harmonic distortion at P <sub>o</sub> = 16 W | d <sub>tot</sub> | typ. | 0,01 | % | | Output resistance (pin 5) | $R_{o}$ | typ. | 0,01 | Ω | | | Ro | < | 0,1 | $\Omega$ | | | | | | | - (1) Belongs to power supply. - (2) In application to improve radio interference suppression. Fig. 3 Test circuit/basic application circuit. # 20 W HI-FI AUDIO POWER AMPLIFIER ## **GENERAL DESCRIPTION** The TDA1520A is a monolithic integrated hi-fi audio power amplifier designed for asymmetrical or symmetrical power supplies for mains-fed apparatus. ## **Features** - Low input offset voltage - Output stage with low cross-over distortion - Single in-line (SIL) power package - A.C. short-circuit protected - Very low internal thermal resistance - Thermal protection - Very low intermodulation distortion - Very low transient intermodulation distortion - Complete SOAR protection # QUICK REFERENCE DATA | Supply voltage range | $V_{P}$ | 15 to 50 V | | |---------------------------------------------------------------|------------------|------------|--------------| | Total quiescent current at Vp = 33 V | I <sub>tot</sub> | typ. | 70 mA | | Output power at d <sub>tot</sub> = 0,5% sine-wave power | | | | | $V_P = 33 \text{ V}; R_L = 4 \Omega$ | $P_{o}$ | typ. | 22 W | | $V_{P} = 33 \text{ V; R}_{L} = 4 \Omega$ | $P_{o}$ | > | 20 W | | $V_P = 42 \text{ V}; R_L = 8 \Omega$ | $P_{o}$ | typ. | 20 W | | Closed-loop voltage gain (externally determined) | $G_c$ | typ. | 30 dB | | Input resistance (externally determined by R <sub>8-1</sub> ) | $R_i$ | typ. | 20 $k\Omega$ | | Signal-to-noise ratio at P <sub>o</sub> = 50 mW | S/N | typ. | 76 dB | | Supply voltage ripple rejection at f = 100 Hz | RR | typ. | 60 dB | ## PACKAGE OUTLINE TDA1520A: 9-lead SIL; plastic power (SOT-131A). TDA1520AQ: 9-lead SIL-bent-to-DIL; plastic power (SOT-157A). Fig. 1 Simplified internal circuit diagram. # **PINNING** - 1. Non-inverting input - 2. Input ground (substrate) - 3. Compensation - 4. Negative supply (ground) - 5. Output - 6. Positive supply (V<sub>P</sub>) - 7. Not connected - 8. Ripple rejection - 9. Inverting input (feedback) ## **RATINGS** | Limiting values | in accordance | with the | Absolute Maximum | System (IEC 134) | |-----------------|---------------|----------|------------------|------------------| | | | | | | | | , | | | | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------|-----|-------| | Supply voltage | $V_{P}$ | max. | 50 | V | | Repetitive peak output current | IORM | max. | 4 | Α | | Non-repetitive peak output current | IOSM | max. | 5 | Α | | Total power dissipation | see derating curve Fig. 2 | | | | | Storage temperature | $T_{stg}$ | -55 to + | 150 | oC | | Operating ambient temperature | $T_{amb}$ | -25 to + | 150 | oC | | Duration of a.c. short-circuit of load (R <sub>L</sub> = 0 $\Omega$ ) during full-load sine-wave drive at: V <sub>S</sub> = $\pm$ 20 V (symmetrical) and R <sub>supply</sub> = 0 $\Omega$ ; or V <sub>S</sub> = 35 V (asymmetrical) and R <sub>supply</sub> $\geqslant$ 4 $\Omega$ | + | max. | 100 | hours | | VS = 35 V (asymmetrical) and relinniv = 4.32 | t <sub>sc</sub> | max. | 100 | Hours | ----- mounted on infinite heatsink. -- mounted on heatsink of 2,3 K/W. Fig. 2 Power derating curves. ## THERMAL RESISTANCE From junction to mounting base R<sub>th j-mb</sub> ≤ 2 K/W # TDA1520A TDA1520AQ | D.C. CHARACTERISTICS | | | | | |-----------------------------------------------------------------------------------------------------|----------------------------------|--------------|------|----------| | Supply voltage range | $V_{P}$ | 15 t | o 50 | V | | Total quiescent current at V <sub>P</sub> = 33 V | I <sub>tot</sub> | typ.<br>≼ | | mA<br>mA | | Minimum guaranteed output current (peak value) | IORM | ≽ | 3,2 | Α | | A.C. CHARACTERISTICS | | | | | | $V_P$ = 33 V; R $_L$ = 4 $\Omega$ ; f = 1 kHz; $T_{amb}$ = 25 °C; measured in test circui specified | t of Fig. 3 | ; unless ot | herw | ise | | Output power sine-wave power at d <sub>tot</sub> = 0,5% $R_{t} = 4.\Omega$ | Po | typ. | 22 | w | | $ R_{L} = 4 \Omega $ $ R_{L} = 4 \Omega $ $ R_{L} = 8 \Omega; V_{P} = 42 V $ (Fig. 4) | P <sub>o</sub><br>P <sub>o</sub> | typ. | 20 | W<br>W | | Power bandwidth at d <sub>tot</sub> = 0,5% from P <sub>O</sub> = 50 mW to 10 W | В | 20 Hz to | 20 | kHz | | Voltage gain open-loop closed-loop | G <sub>o</sub><br>G <sub>c</sub> | typ.<br>typ. | | dB<br>dB | | Internal resistance of pin 1 (at R <sub>1-8</sub> = ∞) | R <sub>i</sub> | > | 1 | МΩ | | Input resistance of test circuit at pin 1 (Fig. 3) | Ri | typ. | 20 | kΩ | | Input sensitivity for $P_0 = 16 \text{ W}$ | v <sub>i</sub> | typ. | 260 | mV | | Signal-to-noise ratio at $P_0$ = 50 mW; $R_{source}$ = 2 k $\Omega$ f = 20 Hz to 20 kHz; unweighted | S/N | typ. | 76 | dB | | weighted; measured according to IEC 179 (A-curve) | S/N | typ. | 80 | dB | | Ripple rejection at f = 100 Hz; $R_S = 0 \Omega$ | RR | typ. | 60 | dB | | Total harmonic distortion at P <sub>o</sub> = 16 W | d <sub>tot</sub> | typ. | 0,01 | % | | Output resistance (pin 5) | $R_{o}$ | typ. | 0,01 | Ω | | Input offset voltage | V <sub>5-8</sub> | typ. | - | mV<br>mV | | Transient intermodulation distortion at P <sub>O</sub> = 10 W | dTIM | typ. | 0,01 | % | | Intermodulation distortion at P <sub>o</sub> = 10 W | dIM | typ. | 0,01 | % | | Slew rate | SR | typ. | 9 | V/μs | # APPLICATION INFORMATION Fig. 3 Test and application circuit. Fig. 4 Output power ( $P_0$ ) versus supply voltage ( $V_p$ ) at f = 1 kHz, $d_{tot}$ = 0,5%, $G_V$ = 30 dB. # **APPLICATION INFORMATION (continued)** Fig. 5 Total harmonic distortion (d<sub>tot</sub>) versus output power (P<sub>0</sub>) at $V_p$ = 33 V, $R_L$ = 4 $\Omega$ , f = 1 kHz. Fig. 6 Total harmonic distortion (d<sub>tot</sub>) versus operating frequency (f) at $V_p$ = 33 V, $R_L$ = 4 $\Omega$ , $P_o$ = 10 W (constant). # **DEVELOPMENT DATA** This data sheet contains advance information and specifications are subject to change without notice. # 2 x 12 W HI-FI AUDIO POWER AMPLIFIER ## **GENERAL DESCRIPTION** The TDA1521 is a dual hi-fi audio power amplifier in a 9-lead single in-line (SIL-9) plastic power package. The device is especially designed for mains fed applications (e.g. stereo tv sound and stereo radio). ## **Features** - Requires very few external components - Input muted during power-on and off (no switch-on or switch-off sounds) - Low offset voltage between output and ground - Excellent gain balance between channels - Hi-fi according to IEC 268 and DIN 45500 - Short-circuit-proof - Thermally protected ## QUICK REFERENCE DATA | Stereo applications | | | | |----------------------------------------------|--------------------|----------|----------| | Supply voltage range | VP | ±7,5 | to ±20 V | | Output power at THD = 0,5%, $V_P = \pm 16 V$ | Po | typ. | 12 W | | Voltage gain | $G_V$ | typ. | 30 dB | | Gain balance between channels | $\Delta G_{V}$ | typ. | 0,2 dB | | Ripple rejection | RR | typ. | 60 dB | | Channel separation | ∝ | typ. | 70 dB | | Noise output voltage | V <sub>no(rm</sub> | ns) typ. | 70 μV | #### **PACKAGE OUTLINE** 9-lead SIL; plastic power (SOT-131B). Fig. 1 Block diagram. ## **PINNING** - -INV1 non-inverting input 1 1. - INV1 inverting input 1 2: - 3. GND ground - 4. OUT1 output 1 - 5. $-V_{P}$ negative supply - OUT2 - output 2 6. - 7. +V<sub>P</sub> positive supply - inverting input 2 8. INV2 - -INV2 non-inverting input 2 ## **FUNCTIONAL DESCRIPTION** This hi-fi stereo power amplifier is designed for mains fed applications. The circuit is optimal for symmetrical power supplies but it is also well suited to asymmetrical power supply systems. An output power of 2 x 12 watts (THD = 0,5%) can be delivered into an 8 $\Omega$ load with a symmetrical power supply of ±16 V. The gain is fixed internally at 30 dB, but can be changed externally if required. Internal gain fixing gives low gain spread and very good balance between the amplifiers (0.2 dB). A special feature is an input mute circuit which provides suppression of unwanted signals at the inputs during switching-on and off. This circuit disconnects the non-inverting inputs when the supply voltage is below $\pm 6$ V, whilst allowing the amplifiers to remain in their d.c. operating condition. Two thermal protection circuits are provided, one monitors the average junction temperature and the other the instantaneous temperature of the power transistors. Both protection circuits activate at 150 °C allowing safe operation to a maximum junction temperature of 150 °C without added distortion. ## RATINGS Limiting values in accordance with the Absolute Maximum System (IEC 134) | parameter | conditions | symbol | min. | max. | unit | |-------------------------------------------------------------|--------------------------------------------------------------------------|---------------------------|------|--------|------| | Supply voltage | pins 5 and 7 | Vp = V <sub>5</sub> , 7-3 | _ | +20 | V | | Non-repetitive peak output current | pins 4 and 6 | IOSM | _ | 4 | А | | Total power dissipation | | P <sub>tot</sub> | see | Fig. 2 | | | Storage temperature range | | T <sub>stg</sub> | 65 | +150 | oC | | Junction temperature | | Ti | - | 150 | oC | | Short-circuit time:<br>outputs short-circuited<br>to ground | symmetrical power supply asymmetrical power supply; Vp < * V (unloaded); | t <sub>SC</sub> | _ | 1 | hour | | | $R_i \geqslant * \Omega$ | t <sub>sc</sub> | _ | 1 | hour | <sup>\*</sup> Value under investigation. Fig. 2 Power derating curve. ## THERMAL RESISTANCE From junction to case $$R_{th i-c} = 2.5 \text{ K/W}$$ ## **HEATSINK DESIGN EXAMPLE** With derating of 2,5 K/W, the value of heatsink thermal resistance is calculated as follows: given R<sub>L</sub> = 8 $\Omega$ and Vp = ±16 V, the measured maximum dissipation is 14,6 W; then, for a maximum ambient temperature of 65 °C, the required thermal resistance of the heatsink is $$R_{th h-a} = \frac{150 - 65}{14,6} - 2,5 = 3,3 \text{ K/W}$$ # CHARACTERISTICS | parameter | conditions | symbol | min. | typ. | max. | unit | |-----------------------------------------------------------------------------|-------------------------|----------------------------------|----------------|----------------|-----------|--------| | Supply voltage range | | VP | _ | ±16 | ±20 | V | | Repetitive peak output current | | <sup>I</sup> ORM | | _ | 2,2 | А | | Operating mode: symmetric Vp = ± 16 V; R <sub>L</sub> = 8 Ω; T <sub>s</sub> | | | ।<br>er Fig. ऽ | )<br>3; | | 1 | | Supply voltage range | | Vp | ±7,5 | ±16 | ±20 | V | | Total quiescent current | without RL | I <sub>tot</sub> | _ | 50 | * | mA | | Output power | THD = 0,5%<br>THD = 10% | P <sub>o</sub><br>P <sub>o</sub> | 10 | 12<br>15 | | w<br>w | | Total harmonic distortion | P <sub>O</sub> = 6 W | THD | - | * | 0,2 | % | | Power bandwidth | THD = 0,5%<br>note 1 | В | 2 | <br>0 Hz to 20 | <br>) kHz | | | Voltage gain | | G <sub>v</sub> | 29 | 30 | 31 | dB | | Gain balance | | $\Delta G_{V}$ | - | 0,2 | _ | dB | | Noise output voltage<br>(r.m.s. value);<br>unweighted (20 Hz to | | | | | | | | 20 kHz) | $R_S = 2 k\Omega$ | V <sub>no(rms)</sub> | - | 70 | 140 | μV | | Input impedance | | Z <sub>i</sub> | 14 | 20 | 26 | kΩ | | Ripple rejection | note 2 | RR | 40 | 60 | _ | dB | | Channel separation | $R_S = 0 \Omega$ | α | 46 | 70 | _ | dB | | Input bias current | | lib | - | 0,3 | _ | μΑ | | D.C. output offset voltage | w.r.t. GND | VOFF | _ | 20 | 200 | mV | | Input mute mode: symmetr<br>$V_P = \pm 4 V$ ; $R_L = 8 \Omega$ ; $T_{ar}$ | | | per Fig. | . 3; | | | | Supply voltage | | VP | ±2 | _ | ±5,8 | V | | Total quiescent current | without R <sub>L</sub> | I <sub>tot</sub> | - | 30 | * | mA | | Output voltage | V <sub>i</sub> = 600 mV | V <sub>out</sub> | - | _ | 1,8 | mV | | Noise output voltage<br>(r.m.s. value);<br>unweighted (20 Hz to<br>20 kHz) | R <sub>S</sub> = 2 kΩ | Vno(rms) | _ | 70 | 140 | μ∨ | | Ripple rejection | note 2 | RR | 35 | | _ | dB | | D.C. output offset voltage | w.r.t. GND | Voff | _ | 20 | 200 | mV | <sup>\*</sup> Value under investigation. ## **CHARACTERISTICS** (continued) | parameter | conditions | symbol | min. | typ. | max. | unit | | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|------------------|-------|----------------|------|--------|--|--|--| | Operating mode: asymmetrical power supply; test circuit as per Fig. 4;<br>$V_P = 24 \text{ V}$ ; $R_L = 8 \Omega$ ; $T_{amb} = 25 ^{\circ}\text{C}$ ; $f = 1 \text{ kHz}$ | | | | | | | | | | | Total quiescent current | | I <sub>tot</sub> | | 50 | * | mA | | | | | Output power | THD = 0,5%<br>THD = 10% | P <sub>o</sub> | 5<br> | 6<br>8,5 | — · | w<br>w | | | | | Total harmonic distortion | P <sub>O</sub> = 4·W | THD | | * | 0,2 | % | | | | | Power bandwidth | THD = 0,5%<br>note 1 | В | 40 | <br>Hz to 20 k | Hz | | | | | | Voltage gain | | G <sub>v</sub> | 29 | 30 | 31 | dB | | | | | Gain balance | | $\Delta G_{V}$ | _ | 0,2 | _ | dB | | | | | Noise output voltage<br>(r.m.s. value);<br>unweighted (20 Hz to<br>20 kHz) | $R_S = 2 k\Omega$ | Vno(rms) | | 70 | 140 | μV | | | | | Input impedance | | Z <sub>i</sub> | 14 | 20 | 26 | kΩ | | | | | Ripple rejection | note 2 | RR | 40 | 50 | _ | dB | | | | | Channel separation | $R_S = 0 \Omega$ | α | 40 | | | dB | | | | ## Notes to the characteristics - 1. Power bandwidth at $P_{o\ max}$ -3 dB. - 2. Ripple rejection at Rs = 0 $\Omega$ , f = 100 Hz to 20 kHz; ripple voltage = 200 mV (r.m.s. value) applied to positive or negative supply rail. <sup>\*</sup> Value under investigation. Fig. 3 Test and application circuit; symmetrical power supply. Fig. 4 Test and application circuit; asymmetrical power supply. # STEREO CASSETTE HEAD PREAMPLIFIER AND EQUALIZER #### **GENERAL DESCRIPTION** The TDA1522 is a playback amplifier for car radio/cassette players. #### **Features** - Two independent amplifiers with open loop gain of typ. 90 dB - ullet Internal d.c. feedback via a 140 k $\Omega$ resistor from output to feedback point - A.C. characteristics that can be determined externally by an RC network - Electronic on/off switching with transient suppression for switch on - Head input at d.c. ground that eliminates the input coupling capacitor - Minimal external component requirement - Stability down to a gain of 30 dB - Low input noise - Low distortion - D.C. input current $< 2 \mu A$ - Wide supply voltage range #### QUICK REFERENCE DATA | Supply voltage range (pin 8) | $V_{P}$ | 7,5 to 23 V | |--------------------------------------------------------------|------------------|---------------| | Supply current (pin 8) | l <sub>P</sub> | typ. 5 mA | | Operating ambient temperature range | T <sub>amb</sub> | −30 to +85 °C | | Total harmonic distortion | THD | typ. 0,05 % | | Channel separation at $R_S = 10 \text{ k}\Omega$ ; $L_S = 0$ | α | min. 45 dB | ## **PACKAGE OUTLINE** 9-lead SIL; plastic (SOT-142). Fig. 1 Block diagram with external components; also used as test circuit. Fig. 2 Printed-circuit board component side, showing component layout for circuit of Figure 1. Fig. 3 Printed-circuit board, showing track side. Dimensions 75 mm x 65 mm. ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | | • | • | | | | |-------------------------------------|---|------------------|---------------------|------|----| | Supply voltage range (pin 8) | | VP | 7,5 t | o 23 | ٧ | | Power dissipation | | P <sub>tot</sub> | max. | 800 | mW | | Feedback current (pins 3 and 7) | | l <sub>fb</sub> | max. | 10 | mΑ | | Storage temperature range | | T <sub>stg</sub> | –55 to <sup>-</sup> | ⊦150 | οС | | Operating ambient temperature range | | T <sub>amb</sub> | -30 to | +85 | oC | ## Note All pins except 3 and 7 (feedback) can be connected to Vp (pin 8) or ground, (pin 5). **CHARACTERISTICS** $V_P$ = 8,5 V; $T_{amb}$ = 25 °C; test circuit Fig. 1 unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------------------------------------------------|-----------------------------------|------|------|-----------------|--------| | Supply (pin 8) | | | | | | | Supply voltage range | V <sub>P</sub> | 7,5 | _ | 23 | V | | Supply current | lp | _ | 5 | _ | mA | | Inputs (pin 4 or 6) | | | | | : | | Noise input voltage (unweighted; r.m.s. value) at f = 20 Hz to 20 kHz* | V <sub>n(rms)</sub> | _ | 1,6 | | μV | | Noise input voltage<br>at R <sub>S</sub> = 0; f = 1 kHz*, ** | V <sub>n</sub> | _ | 5 | 2<br>2 <u>-</u> | nV/√Hz | | Noise input current<br>at f = 1 kHz*, ▲ | I <sub>n</sub> | _ | 1,2 | _ | pA/√Hz | | D.C. input current at pins 4 and 6 | -1 <sub>4</sub> ; -1 <sub>6</sub> | _ | _ | 2 | μΑ | | Outputs (pin 1 or 9) | - | | | | | | Output voltage<br>at V <sub>i</sub> = 0,3 mV; f = 315 Hz | V <sub>o</sub> | _ | 0,72 | - 14, *<br> | V | | at THD= 1%; f = 1 kHz | Vo | 1,0 | | _ | V | | Output source current at $V_{2-5} \ge 7,5 \text{ V}$ ; mute OFF | -l <sub>o</sub> | 5 | 10 | _ | mA | | D.C. output voltage | Vo | _ | 3,7 | _ | V | | Noise output voltage (weighted) at $R_S = 300 \Omega$ ; $L_S = 80 \text{ mH}$ | | | | | | | as DIN A (r.m.s. value) | V <sub>n(rms)</sub> | _ | 700 | _ | μV | | as CCITT (peak value) | V <sub>n(m)</sub> | _ | 1200 | _ | μV | | as CCIR (peak value) | V <sub>n(m)</sub> | _ | 1600 | '- | μV | | Noise output voltage (unweighted) at $R_S = 300 \Omega$ ; $L_S = 80 \text{ mH}$ | | | | | | | as DIN 45405 (peak value) | V <sub>n(m)</sub> | _ | 1800 | | μV | <sup>\*</sup> Measured in Fig. 4. \*\* See also Fig. 6. ▲ See also Fig. 7. | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------------------------------|-----------------|------|------|----------------|------| | Mute on/off characteristics (pin 2)* | | | | | | | Mute ON voltage<br>at mute switch closed | V <sub>m</sub> | 0 | _ | 1 | V | | Mute ON current at mute switch closed or $V_{2-5} = 0 \text{ V}$ | I <sub>m</sub> | _ | 2,7 | _ | μΑ | | Mute OFF voltage<br>at mute switch open | V <sub>m</sub> | 7,5 | _ | V <sub>P</sub> | V | | Impedance | | | | | | | Input impedance** at f = 1 kHz | Z <sub>i</sub> | 200 | _ | _ | kΩ | | Output impedance** at f = 1 kHz | Z <sub>o</sub> | _ | _ | 1 | kΩ | | General | | | | | | | Internal feedback resistor** | R <sub>fb</sub> | 100 | 140 | 180 | kΩ | | Open-loop voltage gain** at f = 315 Hz | G <sub>v</sub> | _ | 90 | _ | dB | | Channel separation at $R_S = 10 \text{ k}\Omega$ ; $L_S = 0$ ; (note 1) | α | 45 | _ | _ | dB | | Power supply ripple rejection<br>at VP(rms) = 0,1 V; f = 100 Hz (note 2) | RR | 90 | 95 | | dB | | Total harmonic distortion at f = 1 kHz; V <sub>o</sub> = 0,72 V (note 3) | THD | _ | 0,05 | _ | % | ## Notes - 1. Frequency range 300 Hz to 20 kHz. - 2. Referred to the input. - 3. Measured selective. <sup>\*</sup> See also Fig. 5.\*\* Applies to each amplifier. Fig. 4 Test circuit for noise measurement. Fig. 5 Muting depth as a function of control voltage at pin 2. Fig. 6 Noise input voltage as a function of frequency. Fig. 7 Noise input current as a function of frequency. Fig. 8 Frequency response curve for the circuit in Figure 1. ## **APPLICATION INFORMATION** Fig. 9 Simple mute application. Fig. 10 Application for plop-free muting. ## STEREO-TONE/VOLUME CONTROL CIRCUIT ## **GENERAL DESCRIPTION** The device is designed as an active stereo-tone/volume control for car radios, TV receivers and mains-fed equipment. It includes functions for bass and treble control, volume control with built-in contour (can be switched off) and balance. All these functions can be controlled by d.c. voltages or by single linear potentiometers. #### **Features** - Few external components necessary - Low noise due to internal gain - Bass emphasis can be increased by a double-pole low-pass filter - Wide power supply voltage range #### QUICK REFERENCE DATA | Supply voltage (pin 3) | V <sub>P</sub> = V <sub>3-18</sub> | typ. | 12 | V | |------------------------------------------------------------------------------------|------------------------------------|-----------|--------|-----| | Supply current (pin 3) | I <sub>P</sub> = I <sub>3</sub> | typ. | 35 | mΑ | | Maximum input signal with d.c. feedback (r.m.s. value) | Vi(rms) | typ. | 2,5 | V | | Maximum output signal with d.c. feedback (r.m.s. value) | V <sub>o(rms)</sub> | typ. | 3 | V | | Volume control range | $G_{V}$ | 80 to | + 21,5 | dB | | Bass control range at 40 Hz | $\Delta G_{V}$ | typ. | ± 15 | dB | | Treble control range at 16 kHz | $\Delta G_{V}$ | typ. | ± 15 | dB | | Total harmonic distortion | THD | typ. | 0,3 | % | | Output noise voltage (unweighted; r.m.s. value) at f = 20 Hz to 20 kHz; Vp = 12 V; | | | | | | for max. voltage gain | V <sub>no(rms)</sub> | typ. | 310 | • | | for voltage gain G <sub>V</sub> = -40 dB | $V_{no(rms)}$ | typ. | 100 | μV | | Channel separation at $G_V = -20$ to $+ 21,5$ dB | $lpha_{ extbf{cs}}$ | typ. | 60 | dB | | Tracking between channels at $G_V = -20$ to + 26 dB | $\Delta G_{V}$ | max. | 2,5 | dB | | Ripple rejection at 100 Hz | RR | typ. | 50 | dB | | Supply voltage range (pin 3) | V <sub>P</sub> = V <sub>3-18</sub> | <br>7,5 t | o 16,5 | v - | | Operating ambient temperature range | T <sub>amb</sub> | -30 t | o + 80 | oC | ## **PACKAGE OUTLINE** 18-lead DIL; plastic (SOT-102HE). (1) Series resistor is recommended in the event of the capacitive loads exceeding 200 pF. Fig. 1 Block diagram and application circuit with single-pole filter. Fig. 2 Double-pole low-pass filter for improved bass-boost. Fig. 3 D.C. feedback with filter network for improved signal handling. ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage (pin 3) | $V_P = V_{3-18}$ | max. | 20 | V | |-------------------------------------|------------------|--------|-------|----| | Total power dissipation | $P_{tot}$ | max. | 1200 | mW | | Storage temperature range | $T_{stg}$ | -55 to | + 150 | оС | | Operating ambient temperature range | $T_{amb}$ | -30 to | + 80 | oC | ## D.C. CHARACTERISTICS Vp = V<sub>3-18</sub> = 12 V; T<sub>amb</sub> = 25 °C; measured in Fig. 1; R<sub>G</sub> $\leq$ 600 $\Omega$ ; R<sub>L</sub> $\geqslant$ 4,7 k $\Omega$ ; C<sub>L</sub> $\leq$ 200 pF; unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------|-------------------|--------------------|-----------------------------------|----------| | Supply (pin 3) | | | | | | | Supply voltage | $V_P = V_{3-18}$ | 7,5 | _ | 16,5 | V | | Supply current | | | | | | | at $V_P = 8.5 V$ | lp = 13 | 19 | 27 | 35 | mA | | at V <sub>P</sub> = 12 V | lp = 13 | 25 | 35 | 45 | mA | | at V <sub>P</sub> = 15 V | lp = 13 | 30 | 43 | 56 | mA | | D.C. input levels (pins 4 and 15) | | | | | | | at $V_P = 8.5 \text{ V}$ | V4,15-18 | 3,8 | 4,25 | 4,7 | V | | at $V_P = 12 \text{ V}$ | V4,15-18 | 5,3 | 5,9 | 6,6 | V | | at Vp = 15 V | V4,15-18 | 6,5 | 7,3 | 8,2 | V | | D.C. output levels (pins 8 and 11) under all control voltage conditions with d.c. feedback (Fig. 3) at Vp = 8,5 V at Vp = 12 V at Vp = 15 V | V8,11-18<br>V8,11-18<br>V8,11-18 | 3,3<br>4,6<br>5,7 | 4,25<br>6,0<br>7,5 | 5,2<br>7,4<br>9,3 | V<br>V | | Pin 17 | | | | | | | Internal potentiometer supply voltage at Vp = 8,5 V | V <sub>17-18</sub> | 3,5 | 3,75 | 4,0 | V | | Contour on/off switch (control by 1 <sub>17</sub> )<br>contour (switch open )<br>linear (switch closed) | -I <sub>17</sub> | _<br>1,5 | _ | 0,5<br>10 | mA<br>mA | | Application without internal potentiometer supply voltage at V <sub>P</sub> ≥ 10,8 V (contour cannot be switched off) | | | | | | | Voltage range forced to pin 17 | V <sub>17-18</sub> | 4,5 | _ | V <sub>P</sub> /2-V <sub>BE</sub> | V | | D.C. control voltage range for volume,<br>bass, treble and balance<br>(pins 1, 9, 10 and 16 respectively) | | | | , 52 | | | at V <sub>17-18</sub> = 5 V<br>using internal supply | V <sub>1,9,10,16</sub><br>V <sub>1,9,10,16</sub> | 1,0<br>0,25 | _<br>_ | 4,25<br>3,8 | V<br>V | | Input current of control inputs (pins 1, 9, 10 and 16) | -I <sub>1,9,10,16</sub> | | _ | 5 | μΑ | ## A.C. CHARACTERISTICS $V_P$ = $V_{3-18}$ = 8,5 V; $T_{amb}$ = 25 °C; measured in Fig. 1; contour switch closed (linear position); volume, balance, bass, and treble controls in mid-position; $R_G \le 600~\Omega$ ; $R_L \ge 4.7~k\Omega$ ; $C_L \le 200~pF$ ; f = 1 kHz; unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |------------------------------------------------------------------------------------------------------------------|------------------------------------------|---------|------------|------|----------| | Control range | | | | | | | Max. gain of volume (Fig. 5) | G <sub>v max</sub> | 20,5 | 21,5 | 23 | dB | | Volume control range; G <sub>v max</sub> /G <sub>v min</sub> | $\Delta G_{V}$ | 90 | 100 | - | dB | | Balance control range; $G_V = 0 \text{ dB (Fig. 6)}$ | $\Delta G_{V}$ | _ | 40 | - | dB | | Bass control range at 40 Hz (Fig. 7) | $\Delta G_v$ | ± 12 | ± 15 | _ | dB | | Treble control range at 16 kHz (Fig. 8) | $\Delta G_{V}$ | ± 12 | ± 15 | | dB | | Contour characteristics | | see Fig | s 9 and 10 | 1 | | | Signal inputs, outputs | | | | | | | Input resistance; pins 4 and 15 (note 1) at gain of volume control: $G_V = 20 \text{ dB}$ $G_V = -40 \text{ dB}$ | R <sub>i4,15</sub><br>R <sub>i4,15</sub> | 10<br> | _<br>160 | | kΩ<br>kΩ | | Output resistance (pins 8 and 11) | R <sub>o8,11</sub> | - | _ | 300 | Ω | | Signal processing | | | | | | | Power supply ripple rejection at $V_{P(rms)} \le 200 \text{ mV}$ ; f = 100 Hz; $G_v = 0 \text{ dB}$ | RR | 35 | 50 | _ | dB | | Channel separation (250 Hz to 10 kHz) at $G_V = -20$ to $+ 21,5$ dB | $\alpha_{\mathbf{cs}}$ | 46 | 60 | _ | dB | | Spread of volume control with constant control voltage V <sub>1-18</sub> = 0,5 V <sub>17-18</sub> | ΔG <sub>v</sub> | _ | _ | ± 3 | dB | | Gain tolerance between left and right channel V <sub>16-18</sub> = V <sub>1-18</sub> = 0,5 V <sub>17-18</sub> | ΔG <sub>v,L-R</sub> | _ · | _ | 1,5 | dB | | Tracking between channels for $G_V = 21,5$ to $-26$ dB f = $250$ Hz to $6,3$ kHz; balance adjusted at | · | | | 0.5 | | | G <sub>V</sub> = 10 dB | ΔG <sub>V</sub> | | | 2,5 | dB | ## A.C. CHARACTERISTICS (continued) | parameter | symbol | min. | typ. | max. | uni | |--------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------|------------|-----------|----------| | Signal handling with d.c. feedback (Fig. 3) | | | | | | | Input signal handling<br>at Vp = 8,5 V; THD = 0,5%;<br>f = 1 kHz (r.m.s. value) | V <sub>i(rms)</sub> | 1,4 | | erman | ٧ | | at Vp = 8,5 V; THD = 0,7%;<br>f = 1 kHz (r.m.s. value) | V <sub>i(rms)</sub> | 1,8 | 2,4 | | V | | at V <sub>P</sub> = 12 V; THD = 0,5%;<br>f = 40 Hz to 16 kHz (r.m.s. value) | V <sub>i(rms)</sub> | 1,4 | | | V | | at V <sub>P</sub> = 12 V; THD = 0,7%;<br>f = 40 Hz to 16 kHz (r.m.s. value) | V <sub>i(rms)</sub> | 2,0 | 3,2 | | v | | at V <sub>P</sub> = 15 V; THD = 0,5%;<br>f = 40 Hz to 16 kHz (r.m.s. value) | V <sub>i(rms)</sub> | 1,4 | where | | v | | at V <sub>P</sub> = 15 V; THD = 0,7%;<br>f = 40 Hz to 16 kHz (r.m.s. value) | V <sub>i(rms)</sub> | 2,0 | 3,2 | | v | | Output signal handling (note 2 and note 3) at Vp = 8,5 V; THD = 0,5%; f = 1 kHz (r.m.s. value) | V <sub>o(rms)</sub> | 1,8 | 2,0 | | V | | at Vp = 8,5 V; THD = 10%;<br>f = 1 kHz (r.m.s. value) | V <sub>o(rms)</sub> | though | 2,2 | MANAGEN . | v | | at V <sub>P</sub> = 12 V; THD = 0,5%;<br>f = 40 Hz to 16 kHz (r.m.s. value) | Vo(rms) | 2,5 | 3,0 | - common | v | | at V <sub>P</sub> = 15 V; THD = 0,5%;<br>f = 40 Hz to 16 kHz (r.m.s. value) | V <sub>o(rms)</sub> | _ | 3,5 | жения | V | | Noise performance (V <sub>P</sub> = 8,5 V) | | | | | | | Output noise voltage (unweighted; Fig. 15) at f = 20 Hz to 20 kHz (r.m.s. value) for maximum voltage gain (note 4) for $G_V = -3$ dB (note 4) | V <sub>no(rms)</sub><br>V <sub>no(rms)</sub> | | 260<br>70 | 140 | μV<br>μV | | Output noise voltage; weighted as DIN 45405 of 1981, CCIR recommendation 468-2 (peak value) for maximum voltage gain (note 4) | V <sub>no(m)</sub> | _ | 890 | come c1 | μ\ | | for maximum emphasis of bass and treble (contour off; $G_V = -40 \text{ dB}$ ) | V <sub>no(m)</sub> | anninin | 360 | w/mas | μ\ | | Noise performance (V <sub>P</sub> = 12 V) | | | | | | | Output noise voltage (unweighted; Fig. 15) at f = 20 Hz to 20 kHz (r.m.s. value; note 5) for maximum voltage gain (note 4) for $G_V = -16$ dB (note 4) | V <sub>no(rms)</sub><br>V <sub>no(rms)</sub> | | 310<br>100 | _<br>200 | μ\<br>μ\ | | Output noise voltage; weighted as DIN 45405 of 1981, CCIR recommendation 468-2 (peak value) for maximum voltage gain (note 4) | V <sub>no(m)</sub> | | 940 | _ | μ\ | | for maximum emphasis of bass and treble (contour off; $G_V = -40 \text{ dB}$ ) | V <sub>no(m)</sub> | - | 400 | questra | μ\ | | parameter | symbol | min. | typ. | max. | unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------|--------|------------|----------|----------| | Noise performance (V <sub>P</sub> = 15 V) | | | | | | | Output noise voltage (unweighted; Fig. 15) at $f = 20$ Hz to 20 kHz (r.m.s. value; note 5) for maximum voltage gain (note 4) for $G_V = 16$ dB (note 4) | V <sub>no(rms)</sub> | _<br>_ | 350<br>110 | _<br>220 | μV<br>μV | | Output noise voltage; weighted as DIN 45405 of 1981, CCIR recommendation 468-2 (peak value) for maximum voltage gain (note 4) for maximum emphasis of bass and treble | V <sub>no(m)</sub> | _ | 980 | _ | μV | | (contour off; $G_V = -40 \text{ dB}$ ) | V <sub>no(m)</sub> | - | 420 | _ | μV | #### Notes to characteristics 1. Equation for input resistance (see also Fig. 4) $$R_{i} = \frac{160 \text{ k}\Omega}{1+G_{V}} \text{ ; } G_{V \text{ max}} = 12.$$ - 2. Frequencies below 200 Hz and above 5 kHz have reduced voltage swing, the reduction at 40 Hz and at 16 kHz is 30%. - In the event of bass boosting the output signal handling is reduced. The reduction is 1 dB for maximum bass boost. - 4. Linear frequency response. - 5. For peak values add 4,5 dB to r.m.s. values. Fig. 4 Input resistance (R<sub>i</sub>) as a function of gain of volume control (G<sub>V</sub>). Measured in Fig. 1. Fig. 5 Volume control curve; voltage gain ( $G_V$ ) as a function of control voltage ( $V_{1-18}$ ). Measured in Fig. 1 (internal potentiometer supply from pin 17 used); $V_P = 8.5 \text{ V}$ ; f = 1 kHz. Fig. 7 Bass control curve; voltage gain ( $G_V$ ) as a function of control voltage ( $V_{2-18}$ ). Measured in Fig. 1 with single-pole filter (internal potentiometer supply from pin 17 used); $V_P = 8.5 \ V$ ; $f = 40 \ Hz$ . Fig. 6 Balance control curve; voltage gain ( $G_V$ ) as a function of control voltage ( $V_{16-18}$ ). Measured in Fig. 1 (internal potentiometer supply from pin 17 used); $V_P = 8.5 \text{ V}$ . Fig. 8 Treble control curve; voltage gain $(G_v)$ as a function of control voltage $(V_{10-18})$ . Measured in Fig. 1 (internal potentiometer supply from pin 17 used); $V_P = 8,5 \text{ V}$ ; f = 16 kHz. Fig. 9 Contour frequency response curves; voltage gain ( $G_V$ ) as a function of audio input frequency. Measured in Fig. 1 with single-pole filter; $V_P = 8,5 \text{ V}$ . Fig. 10 Contour frequency response curves; voltage gain $(G_V)$ as a function of audio input frequency. Measured in Fig. 1 with double-pole filter; $V_P = 8,5 \text{ V}$ . Fig. 11 Tone control frequency response curves; voltage gain $(G_V)$ as a function of audio input frequency. Measured in Fig. 1 with single-pole filter; $V_P = 8,5 \text{ V}$ . Fig. 12 Tone control frequency response curves; voltage gain ( $G_V$ ) as a function of audio input frequency. Measured in Fig. 1 with double-pole filter; $V_P$ = 8,5 V. Fig. 13 Total harmonic distortion (THD); as a function of audio input frequency. Measured in Fig. 1; $V_P = 8.5 \ V$ ; volume control voltage gain at $$G_{v} = 20 \log \frac{V_{o}}{V_{i}} = 0 dB.$$ Fig. 14 Total harmonic distortion (THD); as a function of output voltage ( $V_0$ ). Measured in Fig. 1; $V_P = 8.5 \text{ V}$ ; $f_i = 1 \text{ kHz}$ . - (1) $V_P = 15 V$ . - (2) $V_P = 12 V$ . - (3) $V_P = 8.5 V$ . Fig. 15 Noise output voltage ( $V_{no(rms)}$ ; unweighted); as a function of voltage gain ( $G_v$ ). Measured in Fig. 1; f = 20 Hz to 20 kHz. | 1866 | | | | | |------|--|--|--|--| | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | ## **DEVELOPMENT DATA** This data sheet contains advance information and specifications are subject to change without notice. ## 14-BIT ANALOGUE TO DIGITAL CONVERTER (ADC) An integrated 14-bit analogue to digital converter (ADC) which uses the successive approximation conversion technique and includes the comparator, reference source and clock on the same chip. The high linearity makes it very suitable for signal processing while the accurate, temperature-compensated reference source makes it applicable for instrumentation purposes. The ADC accepts unipolar or bipolar input signals. Digital output data is in serial form. All digital outputs are fully TTL compatible. #### QUICK REFERENCE DATA | Positive supply voltage (pin 5) | V <sub>P</sub> | typ. | 5 V | |-------------------------------------|----------------|--------|----------| | Negative supplu voltage 1 (pin 6) | $-v_{N1}$ | typ. | 5 V | | Negative supply voltage 2 (pin 9) | $-V_{N2}$ | typ. | 17 V | | Signal-to-noise ratio | S/N | typ. | 84 dB | | Linearity error | | typ. | ±½ LSB | | Total power dissipation | $P_{tot}$ | typ. | 500 mW | | Operating ambient temperature range | $T_{amb}$ | -20 to | + 70 °C | | Storage temperature range | $T_{stg}$ | -55 to | + 150 °C | | Resolution | • | | 14 bits | | Full scale input current | IFS | typ. | 4 mA | #### **PACKAGE OUTLINE** 28-lead dual in-line; plastic (with internal heat spreader) (SOT-117BE). Fig. 1 Block diagram. ## **PIN DESIGNATION** | 1 | start conversion | 15 | decoupling binary | |----|---------------------------|----|--------------------------| | 2 | status out | 16 | weighted | | 3 | data out | 17 | current sources | | 4 | data strobe | 18 | ref1 | | 5 | positive supply voltage | 19 | ref2 | | 6 | negative supply voltage 1 | 20 | ref3 | | 7 | oscillator input | 21 | decoupling binary | | 8 | oscillator input | 22 | weighted current sources | | 9 | negative supply voltage 2 | 23 | offset binary input | | 10 | | 24 | analogue signal input | | 11 | decoupling binary | 25 | analogue ground | | 12 | weighted current | 26 | oscillator | | 13 | sources | 27 | oscillator | | 14 | | 28 | digital ground | | | | | | #### **FUNCTIONAL DESCRIPTION** The circuit consists of the following parts: #### 14-bit D/A converter Using "dynamic element matching", which results in high accuracy, linearity and longterm stability, without the need of trimming. The main parts of the DAC are the binary wieghted current sources and the bit switches. The DAC also delivers an offset binary current for bipolar operation of the ADC. #### Fast settling comparator/substractor Consisting of a high speed, clamped operational amplifier with special frequency compensation system. ## Successive approximation register (SAR) This register is an array of fourteen addressable latches, with the outputs connected to the bit switches of the D/A converter. #### Logic-level converters Converting the internally used current-mode-logic (CML) levels to TTL levels, for easy interface of the ADC with standard logic families. ### Clock oscillator and control logic Delivering the pulses and timing for the SAR and takes care of the communication with the peripheral circuits. #### Reference source Based on the bandgap voltage of silicon, with extra temperature compensation circuit. For the timing of the output signals see Fig. 3. At the leading edge of the start conversion (SC) pulse the ADC starts converting the input voltage. During the conversion cycle the following signals appear at the output pins: #### Status (pin 2) This signal can be used to force the Sample-Hold-Circuit, in front of the ADC, in hold mode. #### Data strobe (pin 4) This signal is used to clock the data-out signal into the peripheral devices. #### Data out (pin 3) The 14 bits serial, binary, output code of the A/D converter starting with the most significant bit (MSB). The data must be considered valid at the trailing edge of the data-strobe signal. ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Positive supply (pin 5) | $V_P$ | 0 to 7 V | |-------------------------------------|-----------------------|----------------------| | Negative supply voltage (pin 6) | -V <sub>N1</sub> | 0 to 7 V | | Negative supply voltage (pin 9) | $-V_{N2}$ | 0 to 20 V | | Storage temperature | T <sub>stg</sub> –55 | to + 150 °C | | Operating ambient temperature range | T <sub>amb</sub> –20 | to + 70 °C | | Total power dissipation | P <sub>tot</sub> dera | ating curve (Fig. 2) | ## CHARACTERISTICS (see application circuit Fig. 4) $V_P$ = 5 V; $-V_{N1}$ = 5 V; $-V_{N2}$ = 17 V; $T_{amb}$ = + 25 °C, unless otherwise specified. | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------------------|------------------|----------------------|----------------------|----------------------|---------------------| | Positive supply voltage (pin 5) | V <sub>P</sub> | 4 | 5 | 6 | ٧ | | Negative supply voltage 1 (pin 6) | -V <sub>N1</sub> | - " | 5 | | V | | Negative supply voltage 2 (pin 9) | -V <sub>N2</sub> | 16,5 | 17 | 18 | V | | Positive supply current | Iр | _ | 30 | 40 | mA | | Negative supply current | -I <sub>N1</sub> | - | 37 | 45 | mA | | Negative supply current | -I <sub>N2</sub> | _ | 10 | 13 | mA | | Total power dissipation | P <sub>tot</sub> | _ | 500 | _ | mW | | Resolution | | _ | 14 | _ | bits | | Analogue input | | | | | | | Full scale input current<br>offset-binary current switched off | I <sub>FS</sub> | 3,8 | 4,0 | 4,2 | mA | | Temperature coefficient pin 23 short-circuited | тс | _ | t.b.f. | _ | 10 <sup>-6</sup> /K | | Zero-offset offset-binary current switched off | | | | | | | Offset voltage | $-V_{o}$ | 10 | 20 | 30 | mV | | Temperature coefficient | тс | - | t.b.f. | _ | μV/K | | Offset current | l <sub>o</sub> | - | 500 | | nA | | Temperature coefficient | тс | _ | t.b.f. | _ | nA/K | | Linearity | | | | | | | Linearity error | | | ± 1/4 | _ | LSB | | Linearity<br>from -20 to + 70 °C | | _ | ± ½ | _ | LSB | | Offset binary current | I <sub>BO</sub> | 0,45·1 <sub>FS</sub> | 0,50·1 <sub>FS</sub> | 0,55·1 <sub>FS</sub> | mA . | | Temperature coefficient | TC | _ | t.b.f. | _ | 10 <sup>-6</sup> /K | | Signal to noise ratio* | S/N | 80 | 84 | _ | dB | | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------|------------------------|------|------|------|------| | Start conversion (pin 1) | | | | | | | Input current | | | | | | | V <sub>IL</sub> (< 0,8 V) | -l <sub>1</sub> | - | _ | 1,6 | mA | | V <sub>IH</sub> (> 2,0 V) | 1 | _ | _ | 40 | μΑ | | Data, strobe, status (pins 3, 4 and 2) | | | | | | | Output current | | | | | | | V <sub>OL</sub> (< 0,6 V) | 13, 4, 2 | 6,4 | 16 | - | mA | | V <sub>OH</sub> (> 2,4 V) | -l <sub>3</sub> , 4, 2 | 160 | 400 | - | μΑ | | Conversion time | | | | | | | $C_{26-27} = 220 \text{ pF} \pm 1\%$ | tC | - | 8,5 | _ | μs | | Signal width (pin 1) | | | | | | | start conversion | tSC | 0,2 | _ | tC | μs | | Delay time (pin 2) | | | | | | | status out | tSD | _ | 60 | | ns | | Set-up time (pin 3) | | | | | | | data out | t <sub>DS</sub> | _ | 25 | _ | ns | | Pulse duration (pin 4) | | | | | | | data strobe high | tDSH | _ | 125 | _ | ns | | | 1 20 | i | 1 | 1 | l | <sup>\*</sup> Signal-to-noise ratio within 10 Hz and 20 kHz bandwidth of a 1 kHz full scale sinewave, generated at a sample rate of 44 kHz. Fig. 2 Power derating curve. Fig. 3 Switching times waveforms. Fig. 4 Application and test circuit. All earthed components connected to analogue ground (pin 25). ## 14-BIT DAC WITH 85 dB S/N RATIO #### **GENERAL DESCRIPTION** The TDA1540 is a monolithic integrated 14-bit digital to analogue converter (DAC). It incorporates a 14-bit input shift register with output latches, binary weighted current sources with switches and a reference source. The IC features an improved switch circuitry which eliminates the need for a deglitcher circuit at the output. This results in a signal-to-noise ratio of typical 85 dB in the audio band. ## **QUICK REFERENCE DATA** | Supply voltages | | | | | |--------------------------------------------------------------------------|---------------------|------|-------------------------|-----------------| | pin 4 | $v_{P1}$ | typ. | 5 | V | | pin 7 | $v_{N1}$ | typ. | 5 | V | | pin 11 | $V_{N2}$ | typ. | 17 | V | | Signal-to-noise ratio (full scale sine-wave) at analogue output (pin 22) | S/N | typ. | 85 | dB | | Non-linearity at $T_{amb} = -20$ to $+70$ °C | | typ. | ½ LSB | | | Current settling time | t <sub>cs</sub> | typ. | 0,5 | μs | | Maximum input bit rate at data input (pin 1) | BR <sub>max</sub> | min. | 12 | Mbit/s | | Maximum clock frequency at clock input (pin 28) | <sup>f</sup> cl max | min. | 12 | MHz | | Full scale temperature coefficient at analogue output (pin 22) | TC <sub>FS</sub> | typ. | ± 30 · 10 <sup>-6</sup> | K <sup>-1</sup> | | Operating ambient temperature range | T <sub>amb</sub> | - | -20 to + 70 | оС | | Total power dissipation | P <sub>tot</sub> | typ. | 350 | mW | #### **PACKAGE OUTLINE** TDA1540P: 28-lead DIL; plastic (SOT-117BE). #### **FUNCTIONAL DESCRIPTION** The binary weighted current sources are obtained by a combination of a passive divider and a time division concept. Figure 1a gives the diagram of one divider stage. The total emitter current 4 l of the passive divider is divided into four more or less equal output currents. The output currents of the passive divider are now interchanged during equal time intervals generated by means of a shift register. The average output currents are exactly equal as a result of this operation. A ripple on the output current, caused by a mismatch of the passive divider, is filtered by an a.c. low-pass filter, requiring an external filter capacitor. The outputs of the dividers are combined to obtain the output currents $I(\bar{l}_1)$ , $I(\bar{l}_2)$ and $2I(\bar{l}_3)$ (see Fig. 1b). The current of the most significant bit is generated by an on-chip reference source. A binary weighted current network is formed by cascading the current division stages (see Fig. 2). The interchanging pulses are generated by an on-chip oscillator and a 4-bit shift register. The binary currents are switched to the current output (pin 22) via diode-transistor switching stages; therefore, the voltage on the output pin must be 0 V $\pm$ 10 mV. The output current can be converted into a voltage by means of a summing amplifier. Figure 3 represents the data input format, and an application circuit is given in Fig. 4. Fig. 1a Circuit diagram of one divider stage. Fig. 1b Waveforms showing output currents 1<sub>1</sub>, 1<sub>2</sub> and 1<sub>3</sub> of Fig. 1a. Fig. 2 Functional diagram showing cascading of current division stages. Fig. 3 Format of input signals. ### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) Supply voltages with respect to GND (pin 6) $V_{P1}$ 12 V at pin 4 max. -12 V at pin 7 $V_{N1}$ max. V<sub>N2</sub> -20 V at pin 11 max. 32 V at pin 4 with respect to pin 11 $V_{P1}-V_{N2}$ max. $V_{N1}-V_{N2}$ -1 to +20 V at pin 7 with respect to pin 11 600 mW Total power dissipation P<sub>tot</sub> max. -55 to + 125 °C Storage temperature range $T_{sta}$ Tamb -25 to +80 °C ## CHARACTERISTICS (see application circuit Fig. 4) Operating ambient temperature range T<sub>amb</sub> = 25 °C; at typical supply voltages; unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------------|------------------|-------------|-----------|-------------|------| | Supply voltages with respect to GND (pin 6) | | | | | | | at pin 4 | V <sub>P1</sub> | 3 | 5 | 7 | V | | at pin 7 | V <sub>N1</sub> | <b>-4,7</b> | <b></b> 5 | <b>-7</b> . | ٧ | | at pin 11 | V <sub>N2</sub> | -16,5 | -17 | -18 | V | | Supply currents | | | | | | | at pin 4* | l <sub>P1</sub> | _ | 12 | 14 | mA | | at pin 7 | I <sub>N1</sub> | _ | -20 | -24 | mA | | at pin 11 | I <sub>N2</sub> | _ | -11 | -13 | mA | | Power dissipation | | | | | | | Total power dissipation | P <sub>tot</sub> | _ | 350 | 410 | mW | | Temperature | | | | | | | Operating ambient temperature range | T <sub>amb</sub> | <b>–20</b> | _ | + 70 | οС | <sup>\*</sup> When the output current is ½IFS (½ full scale output current). | symbol | min. | typ. | max. | unit | |-------------------|----------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | | | | VIH | 2,0 | _ | 7,0 | V | | VIL | 0 | _ | 0,8 | V | | ин | _ | _ | 50 | μΑ | | -116 | _ | _ | 0,2 | mA | | BR <sub>max</sub> | 12 | _ | _ | Mbits/s | | | | | | | | | | | | | | VIH | 2,0 | _ | 7,0 | V | | | 0 | _ | 0,8 | V | | ин | - | _ | 50 | μΑ | | -116 | _ | _ | 0,2 | mA | | fCPmax | 12 | _ | _ | MHz | | | | | , | | | fosc | 100 | 160 | 200 | kHz | | | | | | | | Voc | -10 | _ | + 10 | mV | | IFS | 3,8 | 4,0 | 4,2 | mA | | ± Izs | _ | _ | 100 | nA | | TCFS | | ± 30 x 10 <sup>-6</sup> | - | K-1 | | | | 0.5 | | 4 | | 1 | 80 | 1 | _ | μs<br>dB | | | VIH VIL IIH -IIL BRmax VIH VIL IIH -IIL fCPmax fosc VOC IFS ± IZS | VIH 2,0 VIL 0 IIH IIL BR <sub>max</sub> 12 VIH 2,0 VIL 0 IIH IIL fCPmax 12 fosc 100 VOC -10 IFS 3,8 ± IZS TCFS t <sub>CS</sub> | VIH 2,0 — VIL 0 — IIH — — —IIL — — BR <sub>max</sub> 12 — VIH 2,0 — VIL 0 — IIH — — —IIL — — fCPmax 12 — fosc 100 160 VOC —10 — IFS 3,8 4,0 ± IZS — — TCFS — ± 30 x 10—6 t <sub>cs</sub> — 0,5 | VIH 2,0 — 7,0 VIL 0 — 0,8 IIH — — 50 —IIL — — 0,2 BRmax 12 — 7,0 VIH 2,0 — 7,0 VIL 0 — 0,8 IH — — 0,8 IH — — 0,2 fCPmax 12 — — fosc 100 160 200 VOC — + 10 IFS 3,8 4,0 4,2 ± IZS — — 100 TCFS — ± 30 x 10—6 — tcs — 0,5 — | <sup>\*</sup> Signal-to-noise ratio within 20 Hz and 20 kHz of a 1 kHz full scale sinewave, generated at a sample rate of 44 kHz. Fig. 4 Application circuit. \* i.c.: internally connected. voltage reference clock pulse input 27 28 CP i.c.\* # **DEVELOPMENT DATA** This data sheet contains advance information and specifications are subject to change without notice. # **DUAL 16-BIT DAC** ### **GENERAL DESCRIPTION** The TDA1541 is a monolithic integrated dual 16-bit digital-to-analogue converter (DAC) designed for use in hi-fi digital audio equipment such as Compact Disc players, digital tape or cassette recorders. #### **Features** - Selectable two-channel input format: offset binary or two's complement - Internal timing and control circuit - TTL compatible digital inputs - High maximum input bit-rate and fast settling time ### QUICK REFERENCE DATA | Supply voltages | | | | - Production and the second | |------------------------------------------------------|--------------------|------|--------------------------|-----------------------------| | pin 28 | $v_{DD}$ | typ. | . 5 | V | | pin 26 | $v_{DD1}$ | typ. | 5 | | | pin 15 | $v_{\mathrm{DD2}}$ | typ. | -15 | V | | Supply currents | | | | | | pin 28 | IDD | typ. | 45 | mA. | | pin 26 | I <sub>DD1</sub> | typ. | 45 | mA | | pin 15 | IDD2 | typ. | 25 | $mA_{p}$ | | Signal-to-noise ratio (full scale sine-wave) | | | | | | at analogue outputs (AOL; AOR) | S/N | typ. | 95 | dB | | Non-linearity | | | | | | at $T_{amb} = -20 \text{ to } + 70 ^{\circ}\text{C}$ | | typ. | 1/2 | LSB | | Current settling time to ± 1 LSB | t <sub>cs</sub> | typ. | 1 | μs | | Maximum input bit rate | | | | | | at data input (pin 3) | BR <sub>max</sub> | min. | 6 | Mbits/s | | Maximum clock frequency | | | | | | at clock input (pin 2) | fBCKmax | min. | 6 | MHz | | at clock input (pin 4) | fSCKmax | min. | 12 | MHz | | Full scale temperature coefficient | | | | | | at analogue outputs (AOL; AOR) | $TC_{FS}$ | typ. | ± 200 × 10 <sup>-6</sup> | K-1 | | Operating ambient temperature range | T <sub>amb</sub> | | -20 to + 70 | oC | | Total power dissipation | P <sub>tot</sub> | typ. | 850 | mW | ## **PACKAGE OUTLINE** 28-lead DIL; plastic (with internal heat spreader) (SOT-117BE-13). Fig. 2 Pinning diagram. | PIN | NING | | |-----|--------------|---------------------------------------------------------| | 1 | LE/WS* | latch enable input<br>word select input | | 2 | BCK* | bit clock input | | 3 | DATA L/DATA* | data left channel input<br>data input (selected format) | | 4 | DATA R/SYS* | data right channel input<br>system clock input | | 5 | GND (A) | analogue ground | | 6 | AOR | right channel output | | 7 | DECOU | | | 8 | DECOU | | | 9 | DECOU | | | 10 | DECOU } | decoupling | | 11 | DECOU | | | 12 | DECOU | | | 13 | DECOU | | | 14 | GND (D) | digital ground | | 15 | $V_{DD2}$ | -15 V supply voltage | | 16 | n.c. | not connected | | 17 | n.c. | not connected | | 18 | DECOU | | | 19 | DECOU | | | 20 | DECOU | | | 21 | DECOU | decoupling | | 22 | DECOU | | | 23 | DECOU | | | 24 | DECOU | | | 25 | AOL | left channel output | | 26 | $V_{DD1}$ | −5 V supply voltage | | 27 | OB/TWC* | mode selection input | | 28 | $V_{DD}$ | + 5 V supply voltage | <sup>\*</sup> See Table 1 data selection input. ## **FUNCTIONAL DESCRIPTION** The TDA1541 accepts input sample formats in time multiplexed mode or simultaneous mode with any bit length. The most significant bit (MSB) must always be first. This flexible input data format allows easy interfacing with signal processing chips such as interpolation filters, error correction circuits, pulse code modulation adaptors and audio signal processors (ASP). The high maximum input bit-rate and fast settling time facilitates application in 4 x oversampling systems (44,1 kHz to 176,4 kHz) with the associated simple analogue filtering function (low order, linear phase filter). ### Input data selection (see also Table 1) With input OB/TWC connected to ground, data input (offset binary format) must be in time multiplexed mode. It is accompanied with a word select (WS) and a bit clock input (BCK) signal. A separate system clock input (SCK) is provided for accurate, jitter-free timing of the analogue outputs AOL and AOR. With $\overline{OB}/TWC$ connected to $V_{DD}$ the mode is the same but data format must be in two's complement. When input $\overline{OB}/TWC$ is connected to $(V_{DD1})$ the two channels of data (L/R) are input simultaneously via (DATA L) and (DATA R), accompanied with BCK and a latch-enable input (LE). With this mode selected the data must be in offset binary. The format of data input signals is shown in figures 3, 4 and 5. True 16-bit performance is achieved by each channel using three 2-bit active dividers, operating on the dynamic element matching principle, in combination with a 10-bit passive current-divider, based on emitter scaling. All digital inputs are TTL compatible. Table 1 Input data selection | OB/TWC | mode | pin 1 | pin 2 | pin 3 | pin 4 | |--------|--------------|-------|-------|----------|--------| | -5 V | simultaneous | LE | BCK | DATA L | DATA R | | 0 V | time MUX OB | WS | BCK | DATA OB | SCK | | +5 V | time MUX TWC | WS | BCK | DATA TWC | SCK | #### Where: LE = latch enable WS = word select BCK = bit clock DATA L = data left DATA R = data right DATA OB = data offset binary DATA TWC = data two's complement MUX OB = multiplexed offset binary MUX TWC = multiplexed two's complement -1000 to + 1000 V ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Suppl | ly vo | ltage | ranges | |-------|-------|-------|--------| |-------|-------|-------|--------| | pin 28 | $v_{DD}$ | 0 to + 7 V | |-------------------------------------|-----------|-------------------------------------------| | pin 26 | $v_{DD1}$ | 0 to -7 V | | pin 15 | $v_{DD2}$ | 0 to −17 V | | Crystal temperature range | TXTAL | -55 to + 150 °C | | Storage temperature range | $T_{stg}$ | –55 to + 150 °C | | Operating ambient temperature range | $T_{amb}$ | $-20 \text{ to } + 70^{\circ} \text{ oC}$ | ## THERMAL RESISTANCE Electrostatic handling\* | From junction to ambient | R <sub>th j-a</sub> | = | 35 | K/W | |--------------------------|---------------------|---|----|-----| | | | | | | $V_{es}$ <sup>\*</sup> Discharging a 250 pF capacitor through a 1 k $\Omega$ series resistor. # CHARACTERISTICS $V_{DD}$ = +5 V; $V_{DD1}$ = -5 V; $V_{DD2}$ = -12 V; $T_{amb}$ = +25 °C; measured in Fig. 1; unless otherwise specified. | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------------------|-------------------|------|--------------------------|------|------| | Supply | | | | | | | Supply voltage ranges | | | | | | | pin 28 | V <sub>DD</sub> | 4,0 | 5,0 | 6,0 | V | | pin 26 | -V <sub>DD1</sub> | 4,5 | 5,0 | 6,0 | V | | pin 15 | -V <sub>DD2</sub> | 14 | 15 | 16 | V | | Supply currents pin 28 | IDD | _ | 45 | tbf | mA | | pin 26 | -I <sub>DD1</sub> | _ | 45 | tbf | mA | | pin 15 | -I <sub>DD2</sub> | _ | 25 | tbf | mA | | Resolution | Res | _ | 16 | _ | bits | | Inputs | | | | | | | Input current (pin 3 and pin 4) digital inputs LOW (< 0,8 V) | IIL | _ | _ | tbf | mA | | digital inputs HIGH (> 2,0 V) | liH | | _ | tbf | μΑ | | Input frequency | 10 | | | | ,,,, | | at clock input (pin 4) | fSCK | _ | _ | 12 | МН | | at clock input (pin 2) | fBCK | _ | _ | 6 | МН | | at data inputs (pin 3 and pin 4) | fDAT | _ | _ | 6 | МН | | at word select input (pin 1) | fws | _ | _ | 200 | kHz | | Input capacitance of digital inputs | CI | _ | 12 | _ | pF | | Oscillator | | | | | | | Oscillator frequency | | | | | | | with internal capacitor | fosc | 150 | 200 | 250 | kHz | | Analogue outputs (AOL; AOR) | | | | | | | Output voltage compliance | Voc | tbf | _ | tbf | mV | | Full scale current | IFS | 3,4 | 4,0 | 4,6 | mA | | Zero scale current | ± Izs | | tbf | _ | nA | | Full scale temperature coefficient | | | 1 000 10-6 | | | | $T_{amb} = -20 \text{ to} + 70 {}^{\circ}\text{C}$ | TCFS | _ | ± 200 x 10 <sup>-6</sup> | _ | K-1 | | Linearity error integral<br>at T <sub>amb</sub> = 25 °C | E <sub>1</sub> | _ | 0,5 | _ | LSB | | at $T_{amb} = -20 \text{ to } + 70 {}^{\circ}\text{C}$ | E <sub>1</sub> | _ | tbf | - | LSE | | Linearity error differential | | | | | | | at T <sub>amb</sub> = 25 °C | E <sub>d1</sub> | - | 0,5 | 1 | LSE | | at $T_{amb} = -20 \text{ to} + 70 ^{\circ}\text{C}$ | E <sub>d1</sub> | - | tbf | - | LSE | | parameter | symbol | min. | typ. | max. | unit | |-----------------------------------------------|-------------------|------|-------|------|------| | Signal-to-noise ratio + THD* | S/N | 90 | 95 | _ | dB | | Settling time to ± 1 LSB | t <sub>cs</sub> | _ | 1 | _ | μs | | Channel separation | α | 80 | tbf | _ | dB | | Unbalance between outputs | ΔIFS | _ | 0,1 | 0,2 | dB | | Time delay between outputs | <sup>t</sup> d | _ | _ | 1 | μs | | Power supply ripple rejection** VDD = + 5 V | RR | _ | tbf | _ | dB | | V <sub>DD1</sub> = -5 V | RR | _ | tbf | _ | dB | | V <sub>DD2</sub> = -15 V | RR | _ | . tbf | _ | dB | | Signal-to-noise ratio at bipolar zero | S/N | _ | -100 | _ | dB | | Timing (see Figs 3, 4 and 5) | | | | | | | Rise time | t <sub>r</sub> | _ | | 35 | ns | | Fall time | tf | _ | _ | 35 | ns | | Bit clock cycle time | tCY | 160 | _ | _ | ns | | Bit clock HIGH time | <sup>t</sup> HB | 48 | _ | - | ns | | Bit clock LOW time | tLB | 48 | _ | - | ns | | Bit clock fall time to latch rise time | <sup>t</sup> FBRL | 0 | _ | _ | ns | | Bit clock rise time to latch fall time | <sup>t</sup> RBFL | 0 | _ | _ | ns | | Data set-up time to bit clock | <sup>t</sup> SDB | 32 | _ | _ | ns | | Data hold time to bit clock | <sup>t</sup> HDB | 0 | _ | _ | ns | | Data set-up time to system clock | tSDS | 32 | _ | _ | ns | | Word select hold time to system clock | <sup>t</sup> HWS | 0 | _ | _ | ns | | Word select set-up time to system clock | <sup>t</sup> SWS | 32 | _ | _ | ns | | Bit clock fall time to system clock rise time | <sup>t</sup> FBRS | 32 | _ | _ | ns | | System clock rise time to bit clock fall time | <sup>t</sup> RSFB | 32 | _ | _ | ns | | System clock fall time to bit clock rise time | <sup>t</sup> FSRB | 50 | _ | _ | ns | | Bit clock rise time to system clock fall time | <sup>t</sup> RBFS | 0 | _ | _ | ns | | Latch enable LOW time | tLLE | 20 | _ | _ | ns | | Latch enable HIGH time | <sup>t</sup> HLE | 32 | _ | _ | ns | <sup>\*</sup> Signal-to-noise ratio + THD with 1 kHz full scale sinewave generated at a sampling rate of 176,4 kHz. \*\* $V_{ripple} = 1\%$ of supply voltage and $f_{ripple} = 100$ Hz. Fig. 3 Format of input signals; time multiplexed at $f_{SCK} = f_{BCK}$ (I<sup>2</sup>S format). Fig. 4 Format of input signals; time multiplexed at $f_{SCK} = 2 \times f_{BCK}$ . Fig. 5 Format of input signals; simultaneous data. # MOTOR SPEED REGULATOR The TDA1559 is a 3 pins speed regulator circuit for d.c. motors. It is especially intended for low-voltage motors in battery operated cassette recorder systems and record players. The IC features a high multiplication coefficient (k = 21,5) and a low drop-out voltage (0,5 V). It also contains a current limiter and thermal shut-down. ## QUICK REFERENCE DATA | Supply voltage | V <sub>P</sub> | max. | 16 V | |-------------------------------------|--------------------|--------|--------| | Internal reference voltage | $v_{ref}$ | typ. | 1,26 V | | Drop-out voltage | V <sub>2-3</sub> | typ. | 0,5 V | | Limited output current | <sup>1</sup> 2 lim | typ. | 0,7 A | | Multiplication coefficient | k | typ. | 21,5 | | Thermal limitation | T <sub>j lim</sub> | typ. | 145 °C | | Operating ambient temperature range | T <sub>amb</sub> | –25 to | +70 °C | ## **PACKAGE OUTLINE** Dimensions in mm Fig. 1 TO-126 (SOT-32). Pin 1 connected to metal part of mounting surface. (1) Within this region the cross-section of the leads is uncontrolled. Fig. 2 Functional diagram. ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage | V <sub>P</sub> = V <sub>1-3</sub> | max. | 16 | V | |------------------------------------------------------|-----------------------------------|-----------------|------|-------------------| | Output current | 12 | max. | 1,2 | А | | Storage temperature | $T_{stg}$ | -25 to | +125 | оС | | Junction temperature (limited by thermal limitation) | Tj | max. | 130 | $^{\rm o}{\rm C}$ | | Operating ambient temperature range | Tamb | -25 to | + 70 | oC | | THERMAL RESISTANCE | | | | | | From junction to case | R <sub>th j-c</sub> | eliste<br>Books | 10 | K/W | | From junction to ambient | R <sub>th j-a</sub> | === | 100 | K/W | Fig. 3 Test circuit. ## **CHARACTERISTICS** $V_P$ = 9 V; $I_2$ = 70 mA; $T_{amb}$ = 25 °C; R1 = 0; heatsink with $R_{th}$ = 100 K/W and after thermal stabilization; unless otherwise specified; see test circuit Fig. 3. | | symbol | min. | typ. | max. | unit | conditions | |----------------------------------------------------------------------------------|---------------------------------------------------------|---------------|--------------|-----------------|-------------|--------------------------------------------------------------------------------------------------| | Internal reference voltage | V <sub>ref</sub> = V <sub>1-2</sub> | 1,20 | 1,26 | 1,32 | V | V <sub>P</sub> = 2,1 V | | Drop-out voltage | V <sub>2.3</sub> | _ | 0,5 | 0,7 | V | | | | V <sub>2-3</sub> | | 0,85 | 1,1 | V | I <sub>2</sub> = 400 mA | | Quiescent current | Iq | 0,8 | 1,3 | 1,8 | mA | | | Limiting output current | l <sub>2 lim</sub> | 0,45 | 0,7 | 1 | Α | | | Multiplication coefficient* | $k = \frac{\Delta I_2}{\Delta I_1}$ | 19,3 | 21,5 | 24,3 | | ΔI <sub>2</sub> = ±10 mA | | Thermal limitation | Tj lim | 130 | | 160 | oC | V <sub>ref</sub> = 1,2 V | | Line regulation variation V <sub>ref</sub> versus V <sub>P</sub> | $\frac{\Delta V_{ref}}{\Delta V_{P}}$ | 0 | 0,9<br>0,07 | 2,0<br>0,16 | mV/V<br>%/V | V <sub>P</sub> = 2,1 to 15 V | | k-spread versus Vp | $\frac{\Delta k}{\Delta V_P}$ | -0,3 | +0,2 | + 1 | %/V | $\begin{cases} \Delta I_2 = \pm 10 \text{ mA} \\ V_p = 2,1 \text{ to } 15 \text{ V} \end{cases}$ | | I <sub>q</sub> versus V <sub>P</sub> | $\frac{\Delta I_{q}}{\Delta V_{P}}$ | | 11<br>0,95 | _ | μΑ/V<br>%/V | $ I_2 = 0 $<br>$ V_p = 2,1 \text{ to } 15 \text{ V}$ | | Load regulation variation V <sub>ref</sub> versus I <sub>2</sub> | $\frac{\Delta V_{\text{ref}}}{\Delta I_2}$ | -0,4<br>-0,03 | | + 0,4<br>+ 0,03 | V/A<br>%/mA | $1_2 = 50 \text{ to } 100 \text{ mA}$ | | k-spread versus I <sub>2</sub> | $\frac{\Delta k}{\Delta l_2}$ | -0,05 | 0 | + 0,05 | %/mA | $ I_2 = 50 \text{ to } 100 \text{ mA} $<br>$ \Delta I_2 = \pm 10 \text{ mA} $ | | Temperature coefficient<br>variation<br>V <sub>ref</sub> versus T <sub>amb</sub> | $\frac{\Delta V_{ref}}{\Delta T_{amb}}$ | 0,2<br>0,02 | 0,1<br>0,01 | + 0,4<br>+ 0,04 | mV/K<br>%/K | $T_{amb} = -5 \text{ to } +55 ^{\circ}\text{C}$ | | k-spread versus T <sub>amb</sub> | $\frac{\Delta k}{\Delta T_{amb}}$ | -0,03 | 0 | +0,03 | %/K | $T_{amb} = -5 \text{ to } + 55 ^{\circ}\text{C}$<br>$\Delta I_2 = \pm 10 \text{ mA}$ | | Iq versus T <sub>amb</sub> | $\frac{\Delta I_{\mathbf{q}}}{\Delta T_{\mathbf{amb}}}$ | | -1,1<br>0,08 | | μΑ/Κ<br>%/Κ | $T_{amb} = -5 \text{ to } +55 ^{\circ}\text{C}$ | <sup>\*</sup> There are 4 ranges of k-factors, indicated by either '1', '2', '3', or '4' on the package. Ordering a specific range is not possible. <sup>1 = 19,3</sup> to 20,5 <sup>2 = 20,3</sup> to 21,5 <sup>3 = 21,3</sup> to 22,7 <sup>4 = 22.5</sup> to 24.3 Fig. 4 Example of using the TDA1559 in a d.c. motor speed regulation circuit. Notes to Fig. 4 $$R2 = R2' + R2''$$ $$E_n = n \times C \times \phi$$ where: $n = \text{speed in revolutions per minute}$ $$I_{m} = T \times \frac{2\pi}{60} = \frac{1}{C.\phi}$$ $$\phi$$ = magnetic flux E<sub>n</sub> = electromotive force (e.m.f.) T = motor torque R<sub>m</sub>= motor resistance En can be expressed as: $$E_n = I_m \left( \frac{R1}{k} - R_m \right) + V_{ref} \left\{ 1 + \frac{R1}{R2} \left( 1 + \frac{1}{k} \right) \right\} + R2 \times I_q$$ For optimal regulation (dn/dT = 0), $\left(\frac{R1}{k} - R_{m}\right)$ should be zero. However, if R1 = $k \times R_m$ , the regulator will be oscillating, so for stability always R1 < $k \times R_m$ . R2 is determined by: $$R2 = \frac{V_{\text{ref}} \times R1 \times \left(1 + \frac{1}{k}\right)}{E_{\text{n}} - (R1 \times I_{\text{q}}) - V_{\text{ref}} - I_{\text{m}}\left(\frac{R1}{k} - R_{\text{m}}\right)}$$ Example: $$E_n = E_{2000} = 3,58 \text{ V} \pm 11,6\%$$ $$R_{\rm m} = 13 \ \Omega \pm 10\%$$ $$T = 1 \text{ mNm}$$ $$R1 = 220 \Omega$$ $$R2' = 82 \Omega$$ $$R2'' = 220 \Omega$$ When a diode (D = BA220) is connected is series with pin 1, then the expressions for R2 and E<sub>n</sub> are: $$R2 = \frac{(V_{ref} + V_D) \times R1 \times \left(1 + \frac{1}{k}\right)}{E_n - (R1 \times I_q) - (V_{ref} + V_D) - I_m \left(\frac{R1}{k} - R_m\right)}$$ $$E_n = I_m \left(\frac{R1}{k} - R_m\right) + \left(V_{ref} + V_D\right) \left\{1 + \frac{R1}{R2} \left(1 + \frac{1}{k}\right)\right\} + R2 + I_q$$ Example: $$E_n = E_{2000} = 3,58 \text{ V} \pm 11,6\%$$ $$R_{\rm m} = 13 \ \Omega \pm 10\%$$ $$R1 = 220 \Omega$$ $$R2' = 160 \Omega$$ $$R2'' = 470 \Omega$$ $$D = BA220$$ Fig. 5 Variation in motor speed (n is revolutions per minute) as a function of the applied motor torque at $T_{amb} = 25$ °C. Fig. 6 Variation in motor speed (n is revolutions per minute) as a function of the ambient temperature at T = 1 mNm nominal and Vp = 9 V. : with diode (D = BA220; see Fig. 4). ————: without diode. Fig. 7a $V_P = 6 V$ . Fig. 7b $V_P = 9 V$ . Fig. 7 Variation in motor speed (n is revolutions per minute) as a function of the ambient temperature without diode (D = BA220; see Fig. 4). -----: T = 0,9 mNm -----: T = 1,0 mNm ----: T = 1,1 mNm # INTEGRATED FM TUNER FOR RADIO RECEIVERS ## **GENERAL DESCRIPTION** The TDA1574 is a monolithic integrated FM tuner circuit designed for use in the r.f./i.f. section of car radios and home-receivers. The circuit comprises a mixer, oscillator and a linear i.f. amplifier for signal processing, plus the following additional features. ### **Features** - Keyed automatic gain control (a.g.c.) - Regulated reference voltage - Buffered oscillator output - Electronic standby switch - Internal buffered mixer driving ## QUICK REFERENCE DATA | Supply voltage range (pin 15) | $V_{P}$ | | 7 to 16 | ٧ | |-------------------------------------------------------------------------------------|----------------------------|--------------|------------------------|---------| | Mixer input bias voltage (pins 1 and 2) noise figure | V <sub>1</sub> , 2-4<br>NF | typ.<br>typ. | | V<br>dB | | Oscillator output voltage (pin 6) output admittance at pin 6 for f = 108,7 MHz | V <sub>6-4</sub><br>Y22 | typ. | 2<br>1,5 + j2 | V<br>mS | | Oscillator output buffer | | | | | | D.C. output voltage (pin 9) | V <sub>9-4</sub> | typ. | 6 | ٧ | | Total harmonic distortion | THD | typ. | -15 | dBC | | Linear i.f. amplifier output voltage (pin 10) noise figure at R $_S$ = 300 $\Omega$ | V <sub>10-4</sub><br>NF | typ. | 4,5<br>6,5 | | | Keyed a.g.c. output voltage range (pin 18) | V <sub>18-4</sub> | + 0,5 1 | to V <sub>P</sub> -0,3 | ٧ | ## **PACKAGE OUTLINE** 18-lead DIL; plastic (SOT-102HE). #### Coil data - L1: ΤΟΚΟ MC-108, 514HNE-150014S14; L = 0,078 μH - L2: TOKO MC-111, E516HNS-200057; L = 0,08 $\mu$ H - L3: TOKO coil set 7P, N1 = 5,5 + 5,5 turns, N2 = 4 turns Fig. 1 Block diagram and test circuit. #### **FUNCTIONAL DESCRIPTION** #### Mixer The mixer circuit is a double balanced multiplier with a preamplifier (common base input) to obtain a large signal handling range and a low oscillator radiation. ### Oscillator The oscillator circuit is an amplifier with a differential input. Voltage regulation is achieved by utilizing the symmetrical tanh-transfer-function to obtain low order 2nd harmonics. ### Linear IF amplifier The IF amplifier is a one stage, differential input, wideband amplifier with an output buffer. #### **Keyed AGC** The AGC processor combines narrow- and wideband information via an RF level detector, a comparator and an ANDing stage. The level dependent, current sinking output has an active load, which sets the AGC threshold. The AGC function can either be controlled by a combination of wideband and narrowband information (keyed AGC), or by a wideband information only, or by narrowband information only. If only narrowband AGC is wanted pin 3 should be connected to pin 5. If only wideband AGC is wanted pin 12 should be connected to pin 13. ### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage (pin 15) | $V_P = V_{15-4}$ | max. | 18 | V | |---------------------------------------|------------------------|----------|------|----| | Mixer output voltage (pins 16 and 17) | V <sub>16</sub> , 17-4 | max. | 35 | V | | Standby switch input voltage (pin 11) | V <sub>11-4</sub> | max. | 23 | V | | Reference voltage (pin 5) | V <sub>5-4</sub> | max. | 7 | V | | Field strength input voltage (pin 12) | V <sub>12-4</sub> | max. | 7 | V | | Total power dissipation | $P_{tot}$ | max. | 800 | mW | | Storage temperature range | $T_{stg}$ | -55 to + | 150 | oC | | Operating ambient temperature range | $T_{amb}$ | -40 to | + 85 | oC | ## THERMAL RESISTANCE | From junction to ambient (in free air) | R <sub>th i-amb</sub> | = | 80 K/W | |----------------------------------------|-----------------------|---|--------| | , | ··(ii j-aiiib | | 00, | #### Note All pins are short-circuit protected to ground. ## **CHARACTERISTICS** $V_P = V_{15-4} = 8.5 \text{ V}$ ; $T_{amb} = 25 \, ^{o}\text{C}$ ; measured in test circuit Fig. 1; unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------------------------------------------------------------------|-----------------------------------|------|------|------|------| | Supply (pin 15) | | | | | | | Supply voltage | $V_P = V_{15-4}$ | 7 | _ | 16 | V | | Supply current (except mixer) | I <sub>P</sub> = I <sub>15</sub> | 16 | 23 | 30 | mA | | Reference voltage (pin 5) | V <sub>5-4</sub> | 3,9 | 4,1 | 4,4 | ٧ | | Mixer | | | | | | | D.C. characteristics | | | | | | | Input bias voltage (pins 1 and 2) | V <sub>1,2-4</sub> | - | 1 | - | V | | Output voltage (pins 16 and 17) | V <sub>16</sub> ,17-4 | 4 | - | 35 | V | | Output current (pin 16 + pin 17) | l <sub>16</sub> + l <sub>17</sub> | - | 4,0 | _ | mA | | A.C. characteristics (f <sub>i</sub> = 98 MHz) | | | | | | | Noise figure | NF | | 9 | _ | dB | | Noise figure including transforming network | NF | - | 11 | _ ' | dB | | 3rd order intercept point | EMF1 <sub>IP3</sub> | - | 115 | _ | dΒμV | | Conversion power gain | | | | | | | $10 \log \frac{4 (V_{M(out)} 10,7 \text{ MHz})^{2}}{(EMF1 98 \text{ MHz})^{2}} \times \frac{R_{S1}}{R_{ML}}$ | Gp | - | 14 | _ | dB | | Input resistance (pins 1 and 2) | R <sub>1,2-4</sub> | _ | 14 | _ 1 | Ω | | Output capacitance (pins 16 and 17) | C <sub>16,17</sub> | - | 13 | - | pF | | Oscillator | | | | | | | D.C. characteristics | | | | | | | Input voltage (pins 7 and 8) | V7,8-4 | - | 1,3 | _ | V | | Output voltage (pin 6) | V <sub>6-4</sub> | - | 2 | | V | | A.C. characteristics (f <sub>OSC</sub> = 108,7 MHz) | | | | | | | Residual FM (Bandwidth 300 Hz to 15 kHz); de-emphasis = 50 $\mu$ s | Δf | - | 2,2 | _ | Hz | | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------|----------------------|------|------|---------------------|------| | Linear i.f. amplifier | | | | | | | D.C. characteristics | | | | | | | Input bias voltage (pin 13) | V <sub>13-4</sub> | _ | 1,2 | - | V | | Output voltage (pin 10) | V <sub>10-4</sub> | _ | 4,5 | _ | ٧ | | A.C. characteristics (f <sub>i</sub> = 10,7 MHz) | | | | | | | Input impedance | | | | | | | | R <sub>14-13</sub> | 240 | 300 | 360 | Ω | | | C <sub>14-13</sub> | _ | 13 | _ | pF | | Output impedance | | | | | | | | R <sub>10-4</sub> | 240 | 300 | 360 | Ω | | | C <sub>10-4</sub> | _ | 3 | _ | pF | | Voltage gain | | | - | | | | $\frac{V_{10-4}}{V_{14.13}}$ | GVIF | 27 | 30 | _ | dB | | T <sub>amb</sub> = -40 to + 85 °C | ΔG <sub>VIF</sub> | _ | 0 | _ | dB | | 1 dB compression point (r.m.s. value) | " | | | | | | at V <sub>P</sub> = 8,5 V | V <sub>10-4rms</sub> | _ | 750 | _ | mV | | at Vp = 7,5 V | V <sub>10-4rms</sub> | _ | 550 | _ | mV | | Noise figure | | | | | | | at R <sub>S</sub> = 300 $\Omega$ | NF | _ | 6,5 | _ | dB | | Keyed a.g.c. | | | | | | | D.C. characteristics | | | | | | | Output voltage range (pin 18) | V <sub>18-4</sub> | 0,5 | _ | V <sub>P</sub> -0,3 | V | | A.G.C. output current | | | | | | | at $I_3 = \phi$ or | | | | | | | $V_{12-4} = 450 \text{ mV}; V_{18-4} = V_{P}/2$ | -l <sub>18</sub> | 25 | 50 | 100 | μΑ | | at $V_{3-4} = 2 V$ and | | | | | | | $V_{12-4} = 1 V; V_{18-4} = V_{15-4}$ | <sup>1</sup> 18 | 2 | _ | 5 | mA | # **CHARACTERISTICS** (continued) | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------------------------------------|---------------------|--------------------|------|------|------| | Narrowband threshold | | | | | | | at V <sub>3-4</sub> = 2 V; V <sub>12-4</sub> = 550 mV | V <sub>18-4</sub> | _ | _ | 1 | V | | at V <sub>3-4</sub> = 2 V; V <sub>12-4</sub> = 450 mV | V <sub>18-4</sub> | V <sub>P</sub> 0,3 | _ | _ | V | | A.C. characteristics (f <sub>i</sub> = 98 MHz) | | | | | | | Input impedance | | | | | | | | R <sub>3-4</sub> | _ | 4 | - | kΩ | | | C <sub>3-4</sub> | _ | 3 | - | pF | | Wideband threshold (r.m.s. value) (see figures 2, 3, 4 and 5) | | | | | | | at $V_{12-4} = 0.7 \text{ V}$ ; $V_{18-4} = V_{P/2}$ ; $I_{18} = 0$ | EMF2 <sub>rms</sub> | _ | 17 | - | mV | | Oscillator output buffer (pin 9) | | | | | | | D.C. output voltage | V <sub>9-4</sub> | _ | 6,0 | - | V | | Oscillator output voltage (r.m.s. value) | | | | | | | at $R_L = \infty$ ; $C_L = 2 pF$ | V9-4(rms) | _ | 110 | - | mV | | at R <sub>L</sub> = 75 $\Omega$ | V9-4(rms) | 30 | 50 | - | mV | | D.C. output impedance | R <sub>9-15</sub> | <del></del> | 2,5 | _ | kΩ | | Signal purity | | | | | | | Total harmonic distortion | THD | _ | -15 | - | dBC | | Spurious frequencies | | | | | | | at EMF1 = 0,2 V; $R_{S1}$ = 50 $\Omega$ | fS | _ | -35 | _ | dBC | | Electronic standby switch (pin 11) | | | | | | | Oscillator; linear i.f. amplifier; a.g.c. | | | | | | | at T <sub>amb</sub> = -40 to + 85 °C | | | | | | | Input switching voltage | | | | | | | for threshold ON; $V_{18-4} = > V_P - 3 V$ | V <sub>11-4</sub> | 0 | _ | 2,3 | V | | for threshold OFF; $V_{18-4} = \le 0.5 \text{ V}$ | V <sub>11-4</sub> | 3,3 | _ | 23 | V | | Input current | | | | | | | at ON condition; $V_{11-4} = 0 V$ | -l <sub>11</sub> | _ ' | _ | 150 | μΑ | | at OFF condition; V <sub>11-4</sub> = 23 V | <sup>1</sup> 11 | _ | _ | 10 | μΑ | | Input voltage | | | | | | | at $I_{11} = \phi$ | V <sub>11-4</sub> | _ | _ | 4,4 | V | Fig. 2 Keyed a.g.c. output voltage $V_{18-4}$ as a function of r.m.s. input voltage $V_{3-4}$ . Measured in test circuit Fig. 1 at $V_{12-4}=0.7$ V; $I_{18}=\phi$ . Fig. 4 Keyed a.g.c. output current I $_{18}$ as a function of r.m.s. input voltage V $_{3-4}$ . Measured in test circuit Fig. 1 at V $_{12-4}$ = 0,7 V; V $_{18-4}$ = 8,5 V. Fig. 3 Keyed a.g.c. output voltage $V_{18-4}$ as a function of input voltage $V_{12-4}$ . Measured in test circuit Fig. 1 at $V_{3-4} = 2 \text{ V}$ ; $I_{18} = \phi$ . Fig. 5 Keyed a.g.c. output current I<sub>18</sub> as a function of input voltage V<sub>12-4</sub>. Measured in test circuit Fig. 1 at V<sub>3-4</sub> = 2 V; V<sub>18-4</sub> = 8.5 V. # FM/IF AMPLIFIER CIRCUIT The TDA 1576 is a monolithic integrated f.m./i.f. amplifier circuit provided with the following functions: - symmetrical limiting i.f. amplifier - symmetrical quadrature demodulator - internal muting circuit - symmetrical a.f.c. output - field-strength indication output - detune-detector - · reference voltage output - electronic smoothing of the supply voltage - standby on/off switching circuit. ## QUICK REFERENCE DATA | $f_0 = 10.7 \text{ MHz}; \Delta f = \pm 22.5 \text{ kHz}; f_m = 400 \text{ Hz}; Q_L = 20; de-emph$ | nasis $ au$ = 50 $\mu$ s | 5 | | | |----------------------------------------------------------------------------------------------------|--------------------------------------|--------------|-------------|------------| | Supply voltages (pin 1) | V <sub>P</sub> | | 8,5 | 5 V | | Supply current | lp | typ. | 16 1 | 8 mA | | Sensitivity at -3 dB before limiting | Vi | typ. | 22 | $\mu V$ | | I.F. sensitivity for<br>S + N/N = 26 dB<br>S + N/N = 46 dB | V <sub>i</sub> | typ.<br>typ. | 8<br>35 | μV<br>μV | | A.F. output voltage | $V_{o}$ | typ. | 67 13 | 85 mV | | Total distortion single tuned circuit two tuned circuit | d <sub>tot</sub><br>d <sub>tot</sub> | typ. | 0,1<br>0,02 | % | | Signal plus noise-to-noise ratio; $V_i > 1 \text{ mV}$ | S + N/N | typ. | 76 8 | 0 dB | | A.M. rejection | α | typ. | 50 | dB | | A.F.C. offset drift | ± Δf | typ. | 3<br>6 | kHz<br>kHz | | Field-strength indication range | $\Delta V_{i}$ | typ. | 90 | dB | | Permissible indicator (load) current | լլ | < | 2 | mA | | Supply voltage range (pin 1) | V <sub>P</sub> | | 7,5 to 2 | 20 V | | Ambient temperature range | T <sub>amb</sub> | | -30 to +8 | 0 °C | ### **PACKAGE OUTLINE** 18-lead DIL; plastic (SOT-102HE). - (1) For de-emphasis $\tau$ = 50 $\mu$ s: C<sub>8-9</sub> = 6,8 nF. For stereo operation: C<sub>8-9</sub> = 56 pF. - (2) L = 0,38 $\mu$ H; Q<sub>O</sub> = 70; Q<sub>L</sub> = 20; adjusted to minimum 2nd harmonic distortion (d<sub>2</sub>); at V<sub>j</sub> = 1 mV; coil: 6 turns CuL (0,25 mm) on coil former KAN (C). Fig. 1 Block diagram and test circuit. ## **RATINGS** | Limiting values in accordance with the Absolute Maximum System (IEC 134) | | | | | | | |--------------------------------------------------------------------------|-------------------------------------------|--------------|-------------------------|--|--|--| | Supply voltage (pin 1) | $V_P = V_{1-18}$ | max. | 23 V | | | | | Voltages<br>at pin 2 | V <sub>2-18</sub><br>-V <sub>2-18</sub> | max.<br>max. | V <sub>P</sub> V<br>0 V | | | | | at pin 5 | V <sub>5-18</sub><br>V <sub>5-18</sub> | max.<br>max. | 23 V · 0 V | | | | | at pin 12 | V <sub>12-18</sub><br>-V <sub>12-18</sub> | max.<br>max. | 7 V<br>0 V | | | | | at pin 13 | V 13-18 | max. | 6 V | | | | | at pin 14 | V <sub>14-18</sub><br>V <sub>14-18</sub> | max.<br>max. | 23 V<br>0 V | | | | | Total power dissipation | P <sub>tot</sub> | max. | 800 mW | | | | | Storage temperature range | $T_{stg}$ | -55 to | + 150 °C | | | | | Operating ambient temperature range | $T_{amb}$ | -30 to | + 80 oC | | | | ## THERMAL RESISTANCE From crystal to ambient $R_{th cr-a} = 80 \text{ K/W}$ # TDA1576 ## **CHARACTERISTICS** $\rm f_0$ = 10,7 MHz; $\Delta f$ = $\pm$ 22,5 kHz; $\rm f_m$ = 400 Hz; R\_S = 60 $\Omega$ ; de-emphasis $\tau$ = 50 $\mu s$ (C<sub>8-9</sub> = 6,8 nF); T<sub>amb</sub> = 25 °C; measured in Fig. 1, unless otherwise specified. The demodulator circuit is adjusted at minimum 2nd harmonic (d<sub>2</sub>) distortion: V<sub>i</sub> = 1 mV; $\Delta f$ = $\pm$ 75 kHz. | Supply voltage range (pin 1) | | $V_{P}$ | | 7,5 to | 20 | V , | |----------------------------------------------------------------------------------------------------------------------|--------------------------------------|---------------|------------|--------------------|-----|-----------| | | | $V_{P} = 8.5$ | 5 V | V <sub>P</sub> = 1 | 5 V | | | Supply current; without load $(I_{12} = I_{13} = 0)$ | IP | typ.<br>10 to | 16<br>23 | 12 to | | mA<br>mA | | I.F. amplifier/detector | | | | | | | | Sensitivity at $-3$ dB before limiting | Vi | typ. | | ?2<br>80 | | μV<br>μV | | I.F. sensitivity for<br>S + N/N = 26 dB<br>S + N/N = 46 dB | V <sub>i</sub><br>V <sub>i</sub> | typ. | | 8 | | μV<br>μV | | I.F. output voltage (peak-to-peak value) $V_i$ = 1 mV; $Z_{3-18}$ = $Z_{7-18}$ = 1 M $\Omega$ in parallel with 10 pF | V <sub>3-7(p-p)</sub> | typ. | 68 | 80 | | mV | | I.F. output resistance | R <sub>3-7</sub> | typ. | 25 | 50 | | $\Omega$ | | Detector input impedance | R <sub>4-6</sub><br>C <sub>4-6</sub> | typ. | 3 | 30<br>1 | | kΩ<br>pF | | Output resistance | R <sub>8</sub> ; R <sub>9</sub> | typ. | 3 | ,7 | | $k\Omega$ | | D.C. output voltage | $V_{8-18} = V_{9-18}$ | typ. | 5,5 | | 9,8 | V | | A.F. output voltage; $\Omega_L = 20$ | Vo | typ.<br>60 to | 67<br>75 | 120 to | | mV<br>mV | | Total distortion single tuned circuit; Q <sub>L</sub> = 20 two tuned circuits | d <sub>tot</sub> | typ. | 0,0<br>0,0 | | | %<br>% | | Signal plus noise-to-noise ratio<br>$B = 250 \text{ Hz to } 15 \text{ kHz}; V_1 > 1 \text{ mV}$ | S + N/N | typ. | 76 | | 80 | dB | | A.M. rejection; $V_i = 10 \text{ mV}$<br>f.m.: $f_m = 70 \text{ Hz}$ ; $\Delta f = \pm 22.5 \text{ kHz}$ | | | | | | 10.4 | | a.m.: f <sub>m</sub> = 1 kHz; m = 0,3 | α | typ. | | 54 | | dB* | | I.F. input voltage range; $\alpha > 40$ dB | Vi | | U,5 t | o 500<br>I | | mV | | Hum suppression at f = 100 Hz<br>$V_P = V_{1-18} = 100 \text{ mV r.m.s.};$<br>$C_{2-18} = 47 \mu\text{F}$ | <sup>α</sup> 100 | ><br>typ. | | <br> 3<br> 8 | | dB<br>dB | | A.F.C. tuning slope at $Q_L = 20$ | $\frac{\Delta V_{8-9}}{\Delta f_0}$ | typ. | 8,5 | | 17 | mV/kHz | | A.F.C. offset voltages; $Q_L = 20$ at $V_i = 1 \text{ mV}$ | ± ΔV <sub>8-9</sub> | < 1 | 100 | : | 200 | mV . | | at $V_i = 30 \mu\text{V}$ to 500 mV (reference at 1 mV and muting) | ± ΔV <sub>8-9</sub> | typ. | 25<br>50 | | _ | mV<br>mV | | | | | | | | | <sup>\*</sup> Simultaneously measured. | Field-strength indication | | V - | 051/ 11/ | 15.17 | |-----------------------------------------------------------------------------------------------|-------------------------------------|------------------|---------------------------------|----------| | Indicator sensitivity; I <sub>14</sub> = 0 | Vi | v <sub>P</sub> = | 8,5 V $V_P = 0 \mu V$ to 600 mV | 15 V | | Field-strength indicator voltage | v į | 2 | ο μντο 600 mv | ′ | | R <sub>13-18</sub> = 3,6 k $\Omega$ ; I <sub>14</sub> = 0<br>V <sub>i</sub> = 0 | V <sub>F</sub> = V <sub>13-18</sub> | typ. | 0<br>200 | mV<br>mV | | V <sub>i</sub> = 250 mV | $V_F = V_{13-18}$ | typ. | 3,6<br>3,2 to 4,1 | V<br>V | | Available output current | <sup>-1</sup> 13 | > | 2 | mA | | Reverse voltage at the output for FM 'off'; $V_{5-18} > 3.5 \text{ V}$ | V <sub>13-18</sub> | > | 5 | V | | Detune-detector | | | | | | Quiescent input current; V <sub>10-9</sub> = 0 | 1 <sub>10</sub> | typ. | 20<br>100 | nA<br>nA | | Output voltage range | V <sub>11-18</sub> | | 1,8 to 5,0 | V | | Available output current | 111 | typ. | 0,5<br>0,35 to 0,65 | mA<br>mA | | Voltage gain: $\Delta V_{11}/\Delta (\pm V_{10-9})$<br>at $I_{11} = 0.25$ mA | $G_{V}$ | typ. | _ | 3,3 | | Input offset voltage (pin 10) at $V_{11-18} = 2.5 \text{ V}$ | V <sub>10-9</sub> | typ. | 20 | mV | | Reference voltage | | | | | | Output voltage; $-I_{12} = 1 \text{ mA}$ | $V_{ref} = V_{12-18}$ | typ. | 5,1 | 5,3 V | | Available output current | -l <sub>12</sub> | typ. | 2,5 | mA | | Standby switch | | | | | | Required control voltage within<br>the rated ambient temperature and<br>supply voltage ranges | | | | | | for FM 'on' | V <sub>5 on</sub> | < | 2 | V | | for FM 'off' | V <sub>5 off</sub> | > | 3,5 | V | | Input switching current for FM 'on' | -l <sub>5</sub> | < | 100 | μΑ | Fig. 2 Supply current consumption; without load. Fig. 3 A.F. output voltage; $V_i$ = 1 mV (i.f.); $\Delta f$ = $\pm$ 15 kHz; $f_m$ = 400 Hz; typical values. Fig. 4 Total distortion for single tuned circuit; $V_i = 1 \text{ mV}$ (i.f.); $f_m = 400 \text{ Hz}$ ; adjusted at minimum 2nd harmonic distortion; typical values. Fig. 5 A.F. output voltage level as a function of i.f. input voltage; S = signal voltage; N = noise voltage; $V_P$ = 15 V; $f_m$ = 400 Hz; B = 250 Hz to 16 kHz; $Q_L$ = 20; $C_{8.9}$ = 6,8 nF; typical values. Fig. 6 Voltage at field-strength indicator output (proportional to $V_{12-18}$ ); $R_{13-18}$ = 3,6 k $\Omega$ . Fig. 7 Attenuation of output voltage $(\alpha V_0)$ as a function of the muting control voltage $V_{11-18}$ . Fig. 8 FM 'on'/FM 'off' stand-by switch; attenuation of output voltage ( $\alpha V_{0}$ ) as a function of control voltage $V_{5-18}$ . (1) Limited by external preset ( $\alpha \cdot V_{12-18}$ ). Fig. 9 Detune-detector output voltage; $V_P = 7.5$ to 20 V; $Q_L = 20$ . Fig. 10 Example of the TDA1576 when using a demodulator with two tuned circuits. Adjustment of the demodulator circuit is obtained with an i.f. signal which is higher than the 3 dB limiting level, L2 should be short-circuited or detuned, L1 should be adjusted to min. d<sub>2</sub> distortion, and then L2 to min. d<sub>2</sub> distortion. Coil data: L1 = L2 = 0,38 $\mu$ H; $\Omega_0$ = 70; coil former KAN (C). Fig. 11 Total distortion as a function of detuning; f<sub>m</sub> = 400 Hz; C<sub>8-9</sub> = 6,8 nF; $\Delta$ f = $\pm$ 75 kHz; V<sub>0</sub> = 330 mV for a frequency deviation $\Delta$ f = $\pm$ 75 kHz. (1) For mono: C11 = 6.8 nF; for stereo: C11 = 56 pF. Fig. 12 Application example of using TDA1576. # TIME MULTIPLEX PLL STEREO DECODER # **GENERAL DESCRIPTION** The TDA1578A is a PLL stereo decoder based on the time-division multiplex principle. ### **Features** - adjustable input and output voltage levels - automatic mono/stereo switching with hysteresis, controlled by both pilot signal and field strength level - analogue control of mono/stereo change over - pilot indicator driver - analogue muting control - muting indicator driver - oscillator with decoupled frequency measurement output - electronic smoothing of the supply voltage ### QUICK REFERENCE DATA | Measured with a freque | ency deviation $\Delta f = \pm 75 \text{ kHz}$ | without pilot; $f_m = 1 \text{ kHz}$ | Z | | | | |-------------------------|------------------------------------------------|--------------------------------------|--------|---------|-------|-----------| | Supply voltage (pin 8) | | $V_{P} = V_{8-7}$ | typ. | 8,5 | 15 | V | | Supply current (pin 8) | | 1p = 18 | typ. | 21 | 30 | mΑ | | Multiplex input signal | (adjustable) | V <sub>MUX(p-p)</sub> | typ. | 0,5 | 1 | V | | Input resistance (adjus | table) | Ri | typ. | | 47 | $k\Omega$ | | A.F. output voltage (R | = 15 $k\Omega$ ) | $V_{\mathbf{o}}$ | typ. | 0,75 | 1,5 | V | | Output resistance | | Ro | | low- | ohmic | | | Spread in gain | | $\Delta \overline{G}_{V}$ | $\leq$ | | 1 | dB | | Channel separation | | α | typ. | | 50 | dB | | Total harmonic distort | ion | THD | $\leq$ | 0,3 | 0,1 | % | | Signal-to-noise ratio | | S/N | typ. | | 90 | dB | | Carrier and harmonic s | uppression | | | | | | | pilot signal; | f = 19 kHz | $^{lpha}$ 19 | typ. | | 32 | dB | | subcarrier; | f = 38 kHz | α <sub>38</sub> | typ. | | 50 | dB | | | f = 57 kHz | <sup>α</sup> 57 | typ. | | 46 | dΒ | | | f = 76 kHz | $^{lpha}$ 76 | typ. | | 60 | dB | | traffic radio (V.W.F | • • | <sup>∞</sup> 57(VWF) | typ. | | 70 | dB | | SCA (Subsidiary Co | | | | | | | | Authorization); | | <sup>α</sup> 67 | typ. | | 70 | dΒ | | ACI (Adjacent Chan | | | | | | | | Interference); | f = 114 kHz | <sup>α</sup> 114 | typ. | | 80 | dB | | intermodulation; | f = 10/13 kHz | $\alpha_2, \alpha_3$ | typ. | | 70 | dB | | Supply voltage range ( | oin 8) | V <sub>P</sub> = V <sub>8-7</sub> | | 7,5 to | 18 | V | | Operating ambient tem | perature range | T <sub>amb</sub> | | 30 to + | 80 | oC | ### **PACKAGE OUTLINE** 18-lead DIL; plastic (SOT-102HE). Fig. 1 Block diagram with external components; used as test circuit. Values given in parentheses are for Vp = 8,5 V. | R | Δ | T | ı | N | G | S | |---|---|---|---|---|---|---| | | | | | | | | | Limiting values in accordance with the Absolute Maximum | System (IEC 134) | | | | |---------------------------------------------------------|----------------------|---------------------|-------|-----| | Supply voltage (pin 8) | $V_{P} = V_{8-7}$ | max. | 20 | ٧ | | Input voltages (pins 3, 4 and 5) | V <sub>3;4;5-7</sub> | 0 - | to 12 | ٧ | | Indicator driver output voltage | V <sub>1;2-7</sub> | max. | 24 | ٧ | | Indicator driver output current | 11;12 | max. | 30 | mΑ | | Total power dissipation at T <sub>amb</sub> = 25 °C | $P_{tot}$ | max. | 1,2 | W | | Storage temperature range | $T_{stg}$ | –55 to <sup>-</sup> | 150 | oC | | Operating ambient temperature range | T <sub>amb</sub> | -30 to | + 80 | oC | | THERMAL RESISTANCE | | | | | | From crystal to ambient | R <sub>th c-a</sub> | = | 80 | K/W | R<sub>th c-a</sub> # CHARACTERISTICS (measured in Fig. 1) Input signal: m = 100% ( $\Delta f = \pm 75 \text{ kHz}$ ); pilot signal: m = 9% ( $\Delta f = \pm 6,75 \text{ kHz}$ ); modulation frequency: 1 kHz; $V_{3.5} = V_{4.5} = 0 \text{ V}$ ; de-emphasizing time: T = 50 $\mu$ s; oscillator adjusted to $f_{osc}$ at a pilot voltage $V_i = 0 \text{ V}$ ; T<sub>amb</sub> = 25 °C; unless otherwise specified | parameter | V <sub>P</sub><br>(V) | symbol | min. | typ. | max. | unit | |-----------------------------------------------------------------------------------------------------|-----------------------|------------------------------------------------|------------|--------------------------|------------|----------| | Supply voltage range (pin 8) | _ | V <sub>P</sub> | 7,5 | _ | 18 | V | | Supply current (except output and indicator) pin 8 | 8,5<br>15 | lp<br>lp | _ | 21<br>30 | -<br>40 | mA<br>mA | | Nominal multiplex input voltage (peak-to-peak value) $R_i = 47 \text{ k}\Omega$ | 8,5<br>15 | V <sub>MUX(p-p)</sub><br>V <sub>MUX(p-p)</sub> | _<br>_ | 0,5<br>1,0 | _<br>_ | V<br>V | | Overdrive reserve of input<br>at THD = 1 %<br>at THD = 0,3 % | 8,5<br>15 | | 3 | 6 | | dB<br>dB | | A.F. output voltage (r.m.s. value; mono without pilot) $R_{15-18} = R_{16-17} = 15 \text{ k}\Omega$ | 8,5<br>15 | V <sub>o(rms)</sub><br>V <sub>o(rms)</sub> | | 0,75<br>1,5 | | V<br>V | | $R_{15-18} = R_{16-17} = 24 \text{ k}\Omega$ | 8,5<br>15 | Vo(rms)<br>Vo(rms) | _<br>_ | 1,2<br>2,4 | <br> - | V | | Overdrive reserve of output $R_{15-18} = R_{16-17} = 24 \text{ k}\Omega$ | * | | 3 | _ | _ | dB | | Spread in output voltage levels | * | ± ΔV <sub>O</sub> /V <sub>O</sub> | _ | _ | 1 | dB | | Difference of output voltage levels | * | ± ΔV <sub>15-16</sub> /V <sub>o</sub> | _ | _ | 1 | dB | | Output resistance | * | Ro | low-ohr | nic | | | | Available output current pins 15 and 16 | * | ± I <sub>o</sub> | | | _ | mA | | Modulation range at output (unloaded) | * | V <sub>15;16-7</sub> | | 1 to V <sub>9-7</sub> –1 | _ | V | | Internal current limiting | * | I <sub>o</sub> | _ ' | 15 | - | mA | | D.C. output voltage<br>R <sub>15-18</sub> = R <sub>16-17</sub> = 24 k $\Omega$ | 8,5<br>15 | V <sub>15;16-7</sub><br>V <sub>15;16-7</sub> | 3,6<br>7,0 | 4,1<br>7,7 | 4,6<br>8,4 | V | | D.C. current<br>(pins 17 and 18) | 8,5<br>15 | <sup>- </sup> 17;18<br>- <sup> </sup> 17;18 | | 33<br>23 | _ | μA<br>μA | <sup>\*</sup> $V_P = 8,5 \text{ or } 15 \text{ V}.$ | parameter | V <sub>P</sub> (V) | symbol | min. | typ. | max. | unit | |----------------------------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------|----------|----------------------|------------|----------| | Channel separation at $V_{4.5} = 0 \text{ V}$ | 8,5<br>15 | α | 32<br>39 | 50<br>50 | | dB<br>dB | | Total harmonic distortion | 8,5<br>15 | THD<br>THD | | 0,1<br>0,04 | 0,3<br>0,1 | %<br>% | | Signal-to-noise ratio<br>f = 20 Hz to 16 kHz | 8,5<br>15 | S/N<br>S/N | _ | 87<br>90 | _ | dB<br>dB | | Carrier and harmonic suppression at the output | | | | | | | | pilot signal; f = 19 kHz | * | α19 | - | 32 | | dB | | subcarrier; $f = 38 \text{ kHz}$ | * | α38 | 40 | 50 | _ | dB | | f = 57 kHz<br>f = 76 kHz | * | $\alpha$ 57 | | 46<br>60 | _ | dB<br>dB | | intermodulation (note 1) f <sub>m</sub> = 10 kHz; spurious signal f <sub>s</sub> = 1 kHz PLL-filter Fig. 1 PLL-filter Fig. 2 | * | <sup>α</sup> 76<br>α <sub>2</sub><br>α <sub>2</sub> | | 50 | | dB<br>dB | | f <sub>m</sub> = 13 kHz;<br>spurious signal f <sub>s</sub> = 1 kHz | * | $\alpha_3$ | _ | 75 | | dB | | traffic radio (V.W.F.);<br>f = 57 kHz (note 2) | * | α <sub>57</sub> (VWF) | | 70 | _ | dB | | SCA (Subsidiary Communications Authorization); f = 67 kHz (note 4) | * | α <sub>67</sub> | _ | 70 | _ | dB | | ACI (Adjacent Channel<br>Interference) (note 3);<br>f = 114 kHz<br>f = 190 kHz | * | <sup>α</sup> 114<br><sup>α</sup> 190 | | 80<br>52 | | dB<br>dB | | Ripple rejection at the<br>output; f = 100 Hz;<br>Vp(rms) = 100 mV (pin 8) | * | RR <sub>100</sub> | 40 | 43 | | dB | | Voltage on filter capacitor | * | \\\\-\\\\-\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | | V- 0.25 | | \ \ \ | | without external load Source resistance | * | V9.7 | 6 | V <sub>P</sub> -0,25 | 10 | V<br>kΩ | | Source resistance | | Rg_8 | 10 | 0 | 10 | KSZ | <sup>\*</sup> $V_P = 8.5$ or 15 V. # **CHARACTERISTICS** (continued) | parameter | V <sub>P</sub><br>(V) | symbol | min. | typ. | max. | unit | |-------------------------------------------------------|-----------------------|-----------------------|------|------|------|------| | Mono/stereo control | | | | | | | | Pilot threshold voltages | - | | | | | | | (peak-to-peak values) | | | | | | | | for stereo 'ON' | 8,5 | V <sub>i(p-p)</sub> | - | 21 | 30 | mV | | | 15 | V <sub>i(p-p)</sub> | - | 43 | 61 | mV | | for mono 'ON' | 8,5 | V <sub>i(p-p)</sub> | 6 | 15 | - | mV | | | 15 | V <sub>i(p-p)</sub> | 12 | 30 | _ | mV | | Switch hysteresis | | 1,4 4, | | | | | | Vi ON/Vi OFF | * | ΔVi | | 3 | - | dB | | Switching time | | , | | | | | | at $C_{14-7} = 0.22 \mu\text{F}$ | - | | | | | | | for stereo 'ON' | * | t <sub>st</sub> ON | _ | 15 | _ | ms | | for mono 'ON' | * | tm ON | _ | 27 | | ms | | External mono/stereo control (see Fig. 12 and note 5) | | | | | | | | Switching voltage for | 8,5 | V <sub>14-7</sub> | _ | _ | 0,7 | V | | external mono control | 15 | V14-7 | _ | | 1,4 | V | | | * | or: -V <sub>4-5</sub> | 315 | _ | | mV | | Control voltage for channel | | | | | | | | separation: $\alpha = 6 \text{ dB}$ | 8,5 | -V <sub>4-5</sub> | _ | 120 | | mV | | | 15 | -V <sub>4-5</sub> | _ | 130 | | mV | | | * | ΔV <sub>4-5</sub> | - | | ± 20 | mV | | $\alpha = 26 \text{ dB}$ | 8,5 | -V <sub>4-5</sub> | | 70 | _ | mV | | | 15 | -V <sub>4-5</sub> | _ | 80 | | mV | | Control voltage | | | | | | | | for mono 'ON' | 8,5 | -V <sub>4-5</sub> | _ | 240 | | mV | | | 15 | -V <sub>4-5</sub> | _ | 270 | _ | mV | | for stereo 'ON' | 8,5 | -V <sub>4-5</sub> | _ | 220 | _ | mV | | TOT STOLED OIL | 15 | -V4-5 | _ | 250 | | mV | | Control voltage difference | | 4-5 | | | | | | for $\alpha = 6$ dB; stereo 'ON' | 8,5 | ΔV4-7 | 80 | 100 | 120 | mV | <sup>\*</sup> $V_P = 8,5 \text{ or } 15 \text{ V}.$ | parameter | V <sub>P</sub><br>(V) | symbol | min. | typ. | max. | unit | |---------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------|------|--------------------|--------------|----------| | Muting circuit<br>(see Fig. 13 and note 5) | | | | | | | | Control voltage for an attenuation: $\alpha = 3 \text{ dB}$ | 8,5<br>15<br>* | -V <sub>3-5</sub><br>-V <sub>3-5</sub><br>ΔV <sub>3-5</sub> | | 140<br>145<br>± 20 | <br> -<br> - | mV<br>mV | | $\alpha$ = 26 dB | 8,5<br>15 | -V <sub>3-5</sub> | _ | 255<br>270 | - | mV<br>mV | | Attenuation<br>with $V_{3-5} = 0 \text{ V}$<br>with $-V_{3-5} = 450 \text{ mV}$ | * | αα | | _<br>80 | 0,2 | dB<br>dB | | LED driver output current at an attenuation: $\alpha = 3 \text{ dB}$ | * | 11 | 1,2 | 1,7 | 2,2 | mA | | Control voltage for $I_1 = 200 \mu A$ | 8,5<br>15 | -V <sub>3-5</sub><br>-V <sub>3-5</sub> | _ | 150<br>160 | _ | mV<br>mV | | Control inputs | | | | | | | | Recommended voltage range | * | V3;4;5-7 | 0 | _ | 4 | V | | Input bias current | * | 13;4;5 | _ | 10 | 100 | nA | | Indicator driver | | | | | | | | Output saturation voltages at $I_1 = 20 \text{ mA}$ ; $V_{3-5} = 0 \text{ V}$ | * | V <sub>1-7sat</sub> | _ | 1,2 | 1,8 | V | | at I <sub>2</sub> = 20 mA | * | V <sub>2-7sat</sub> | _ | 0,5 | 1,0 | V | | Output leakage current<br>at V <sub>1;2-7</sub> = 24 V | * | 11;2 | | 20 | | μΑ | <sup>\*</sup> $V_P = 8,5 \text{ or } 15 \text{ V}.$ # **CHARACTERISTICS** (continued) | parameter | V <sub>P</sub> | symbol | min. | typ. | max. | unit | |----------------------------------------------------------------------|----------------|---------------------------------------|------|----------------------|------|--------| | VCO | | | | | | | | Oscillator frequency adjustable with R <sub>10-7</sub> | * | f <sub>osc</sub> | _ | 76 | - | kHz | | Spread of free-running<br>frequency at nominal<br>external circuitry | * | f <sub>osc</sub> | 71 | _ | 82 | kHz | | Free-running frequency dependency (note 6) | | | | | | | | with temperature | * | TC | _ | 1 x 10 <sup>-4</sup> | _ | K-1 | | with supply voltage | * | $\Delta f_{\rm osc}/\Delta V_{\rm P}$ | - | | 400 | Hz/V | | Capture and holding range for a pilot input voltage | | | - | | | | | $V_{pil} = 0.5 \times V_{pil nom}$ | * | Δf/f | ± 2 | - | - | % | | PLL control slope (total) | * | S <sub>tot</sub> | - | 4,5 | - | kHz/μs | | D.C. voltage at pin 10 | * | V <sub>10-7</sub> | - | 2,1 | _ | V | | | | or: | - | 3,2 V <sub>BE</sub> | - | V | | Frequency measuring point; internal switching threshold | * | V <sub>4-7</sub> | _ | 6 | _ | V | | | | or: | - | 9 V <sub>BE</sub> | - | V | | Output voltage (peak-to-peak value) at pin 4; R = 4,7 k $\Omega$ | . * | V <sub>4-7(p-p)</sub> | _ | 350 | _ | mV | | Output resistance | * | R <sub>4-7</sub> | _ | 5 | _ | kΩ | <sup>\*</sup> $V_P = 8,5 \text{ or } 15 \text{ V}.$ ## Notes to the characteristics 1. Intermodulation suppression (BFC: Beat-Frequency Components) $$\alpha_2 = \frac{V_0(\text{signal}) \text{ (at 1 kHz)}}{V_0(\text{spurious}) \text{ (at 1 kHz)}}; f_s = (2 \times 10 \text{ kHz}) - 19 \text{ kHz}$$ $$\alpha_3 = \frac{V_{o(signal)} \text{ (at 1 kHz)}}{V_{o(spurious)} \text{ (at 1 kHz)}}; f_s = (3 \times 13 \text{ kHz}) - 38 \text{ kHz}$$ measured with: 91% mono signal; f<sub>m</sub> = 10 or 13 kHz; 9% pilot signal. 2. Traffic radio (V.W.F.) suppression $$\alpha_{57(VWF)} = \frac{V_{o(signal)} \text{ (at 1 kHz)}}{V_{o(spurious)} \text{ (at 1 kHz ± 23 kHz)}}$$ measured with: 91% stereo signal; $f_m = 1 \text{ kHz}$ ; 9% pilot signal; 5% traffic subcarrier (f = 57 kHz, $f_m = 23 \text{ Hz AM}$ , m = 60%). 3. ACI (Adjacent Channel Interference) $$\alpha_{114} = \frac{V_0 \text{ (signal)} \text{ (at 1 kHz)}}{V_0 \text{ (spurious)} \text{ (at 4 kHz)}}; f_s = 110 \text{ kHz} - (3 \times 38 \text{ kHz})$$ $$\alpha_{190} = \frac{V_{o(signal)} \text{ (at 1 kHz)}}{V_{o(spurious)} \text{ (at 4 kHz)}}; f_s = 186 \text{ kHz} - (5 \times 38 \text{ kHz})$$ measured with: 90% mono signal; $f_m = 1 \text{ kHz}$ ; 9% pilot signal; 1% spurious signal ( $f_c = 110 \text{ or } 186 \text{ kHz}$ , unmodulated). 4. SCA (Subsidiary Communications Authorization) $$\alpha_{67} = \frac{V_{O(signal)} \text{ (at 1 kHz)}}{V_{O(spurious)} \text{ (at 9 kHz)}}; f_s = (2 \times 38 \text{ kHz}) - 67 \text{ kHz}$$ measured with: 81% mono signal; $f_m = 1 \text{ kHz}$ ; 9% pilot signal; 10% SCA-subcarrier ( $f_s = 67 \text{ kHz}$ , unmodulated). 5. Assuming $$V_T = \frac{k \times T}{g} = 28,6 \text{ mV} \text{ at } T_j = 330 \text{ K}.$$ 6. The effects of external components are not taken into account. ### **APPLICATION NOTES** - 1. When mono/stereo control and muting control are not used, pins 3, 4 and 5 have to be grounded. - 2. In a receiver, channel separation adjustment can be obtained by: - a. A capacitor at pin 12 (C<sub>12-7</sub>): phasing 19/38 kHz - b. RC or LCR filter at the input: frequency response compensation ( $V_G = f(\omega)$ ) - c. Feeding the output signals of the output amplifier to the inputs of the other channel. - 3. PLL-filter for reduced intermodulation ( $\alpha_2$ ); see Fig. 2. - 4. External mono 'ON' switch; see Fig. 3. - 5. Switching 'OFF' the oscillator; see Fig. 4. Fig. 2 PLL-filter for $\alpha_2$ = 70 dB at V<sub>P</sub> = 15 V (see also Fig. 1). Fig. 3 (a) At pin 4; $-V_{4-5} > 300 \text{ mV}$ ; (b) at pin 14. Fig. 4 The oscillator is switched-off when: I $_D>$ 100 $\mu A$ (> 50 $\mu A$ for V $_P$ = 8,5 V) and I $_D<$ 1 mA. Fig. 5 Signal handling range at the input for $I_{6nom}$ ( $\pm$ 75 kHz); $V_{9-7} = V_P$ . Fig. 7 D.C. current in the feedback loop of the output amplifier. Fig. 6 Supply current comsumption at $V_{9-7} = V_P$ . Fig. 8 Total harmonic distortion (THD) as a function of the peak-to-peak input current at pin 6; $V_P = 15 \text{ V}$ ; $f_m = 1 \text{ kHz}$ ; $V_{3-5} = V_{4-5} = 0 \text{ V}$ . Fig. 9 Total harmonic distortion (THD) as a function of the modulation frequency ( $f_m$ ); $V_P = 15 \text{ V}$ ; $I_{6(D-D)} = 21.5 \mu\text{A}$ . ------ mono ---- stereo; L = -R; 91% + 9% pilot signal. Fig. 10 Channel separation ( $\alpha$ ) as a function of the modulation frequency (f<sub>m</sub>); V<sub>P</sub> = 15 V; R<sub>i</sub> = 47 k $\Omega$ ; V<sub>4-5</sub> = 0 V. Fig. 11 Phase shift between pilot signal at the input and the internal carrier processing as a function of C<sub>12-7</sub>. Fig. 13 Muting $(V_0)$ and muting indicator current $(I_1)$ as a function of $V_{3.5}$ . I<sub>1</sub> in mA curves for VpL/R<sub>bias1</sub> (pin 1); – – – 22 V/1 k $\Omega$ – 44 V/680 $\Omega$ – 10 V/680 $\Omega$ Fig. 14 Muting indicator current; $V_P = 8.5$ to 15 V; $V_{PL} = 14$ V. - R<sub>bias1</sub> = 680 $\Omega$ ---- R<sub>bias1</sub> = matched Fig. 15 Application information for external circuitry to provide external mono/stereo and muting control. Adjustment recommendations: at $V_{i(hf)}$ = 100 $\mu$ V with P1 to $\alpha$ = 6 dB (channel separation), at $V_{i(hf)}$ = 15 $\mu$ V with P2 to $V_{o(af)}$ = -3 dB. Fig. 16 Typical application circuit using TDA1578A for $V_P = 15 \text{ V}$ . # TRAFFIC WARNING (VWF) DECODER CIRCUIT The TDA1579 is intended for processing AM-modulated sub-carriers. It incorporates the following functions: - controllable selective sub-carrier amplifier (57 kHz) - SK\* decoder - active BK/DK\* filters - BK/DK\* decoder circuits (Schmitt trigger with switched hysteresis) - BK/DK\* threshold level switch for switch delay - SK\* indicator driver (LED) - SK/DK\* control outputs. - \* SK: Senderkennung = Transmitter Identification Code - DK: Durchsagekennung = Announcement Identification Code - BK: Bereichskennung = Area Identification Code. These terms are used in the West German traffic warning system (Verkehrs Warnfunk). ### QUICK REFERENCE DATA | Measured in Fig. 1 at $V_{iSK}$ = 8 mV, $m_{BK}$ = 60%, $f_m$ = 35 H: $f_m$ = 125 Hz (AM). | z (AM) (traffic area | a C); mDK = | 30%, | | |--------------------------------------------------------------------------------------------|----------------------|-------------|------|-----------| | Supply voltage (pin 7) | V <sub>P</sub> | typ. | 8,5 | V | | Supply current (pin 7) | lρ | typ. | 6 | mΑ | | Nominal input voltage at f = 57 kHz | $V_{iSK}$ | typ. | 8 | mV | | Input impedance at f≤57 kHz | $ Z_i $ | > | 100 | $k\Omega$ | | Control level (-3 dB) | $V_{iSK}$ | typ. | 2,4 | mV | | Input voltage range (peak-to-peak value) | $V_{i(p-p)}$ | ≥ | 2 | V | | SK switch-on threshold level | m <sub>B</sub> Kon | typ. | 42 | % | | SK switch hysteresis | $\Delta m_{BK}$ | typ. | 3,5 | dB | | SK switch-on delay | <sup>t</sup> dSKon | typ. | 150 | ms | | SK switch-off delay | <sup>t</sup> dSKoff | typ. | 750 | ms | | DK switch-on threshold level | m <sub>D</sub> Kon | typ. | 13 | % | | DK switch hysteresis | $\Delta m_{DK}$ | typ. | 3,6 | dB | | DK swith-on delay | <sup>t</sup> dDK on | typ. | 750 | ms | | DK switch-off delay | <sup>t</sup> dDK off | typ. | 750 | ms | | Supply voltage range | V <sub>P</sub> | 7,5 to | 12 | V | | Ambient temperature range | $T_{amb}$ | -30 to | +80 | °C | ### PACKAGE OUTLINE 18-lead DIL; plastic (SOT-102HE). (1) L = 2,36 mH; $Q_L$ = 70; C = 3,3 nF; $f_Q$ = 57 Hz; 224 turns 0,1 enamelled copper. Fig. 1 Circuit diagram of a SK(BK)/DK decoder using the TDA1579. It also includes a BK high-pass filter and a DK band-pass filter. # **RATINGS** | Limiting values in accordance with the Absolute Maximum System (IEC 134) | | | | | | | |--------------------------------------------------------------------------|---------------------|-------|----------|----|--|--| | Supply voltage (pin 7) | $V_P = V_{7-18}$ | max. | 18 | V | | | | Switch outputs (voltage and current) | | | | | | | | pin 1 | V <sub>1-18</sub> | max. | 23 | | | | | | <sup>!</sup> 1 | max. | 50 | mΑ | | | | pins 2 and 3 | V <sub>2;3-18</sub> | max. | 18 | | | | | | <sup>1</sup> 2;3 | max. | 5 | mΑ | | | | negative voltage at pins 1, 2 and 3 | −V1;2;3-18 | max. | 0,5 | V | | | | or: negative current at pins 1, 2 and 3 | <sup>-1</sup> 1;2;3 | max. | 10 | mΑ | | | | Signal input (voltage and current) | | | | | | | | pin 13 | V <sub>13-18</sub> | max. | $V_{P}$ | | | | | negative voltage at pin 13 | −V <sub>13-18</sub> | max. | 0,5 | V | | | | or: negative current at pin 13 | -I <sub>13</sub> | max. | 10 | mΑ | | | | Total power dissipation | P <sub>tot</sub> | max. | 800 | mW | | | | Storage temperature range | $T_{stg}$ | −55 t | to + 150 | οС | | | | Operating ambient temperature range | $T_{amb}$ | -30 t | to +80 | οС | | | ### **CHARACTERISTICS** $V_P$ = 8,5 V; $T_{amb}$ = 25 $^o$ C; measured at nominal input signal: $V_{iSK}$ = 8 mV, f = 57 kHz, amplitude modulated with $f_m$ = 34,95 Hz, m = 0,6 (for BK, traffic area C), $f_m$ = 125 Hz, m = 0,3 (for DK); unless otherwise specified. | Supply voltage range (pin 7) | $V_{P}$ | 7,5 | to 12 | V | |--------------------------------------------------------------|------------------------------------------|----------------|---------------|-----------| | Supply current (pin 7) | lp : | typ. | | mA<br>mA | | SK amplifier/decoder | | | | | | Input impedance; f ≤ 57 kHz | $ Z_i $ | > | 100 | $k\Omega$ | | Input voltage range (peak-to-peak value) | V <sub>i (p-p)</sub> | > | 2 | V | | Input voltage at start of control $V_{09BK} = -3 \text{ dB}$ | $V_{iSK}$ | typ. | 2,4 | mV* | | Voltage gain; V9BK/V13SK | G <sub>v9-13</sub> | typ. | 44 | dB* | | Spread in gain | $\pm \Delta G_{v9-13}$ | < | 2 | dB | | Gain control range | $\Delta G_{V}$ | > | 40 | dB | | Output voltage; controlled | V <sub>o</sub> 9BK<br>V <sub>o</sub> 9DK | typ.<br>typ. | 440<br>220 | | | BK circuit | | | | | | Switch-on threshold level; pin 3 blocked | $V_{o5BKon}$ | typ.<br>600 t | 670<br>o 750 | | | Switch hysteresis | $\frac{V_{o5BKon}}{V_{o5BKoff}}$ | typ. | 3,5<br>3 to 4 | | | BK switch threshold level for BK (SK) off; pin 3 conducting | V <sub>4-18off</sub> | typ.<br>0,8 to | 0,88<br>0,97 | | | 0.74 | or: | typ. 0,21 | V8-18 | | | Switch output (pin 3) allowable load current | 13 | < | 15 | mΑ | | saturation voltage at I <sub>3</sub> = 1,5 mA | V <sub>3-18sat</sub> | < | 0,35 | | | rejection voltage at $I_3 < 5 \mu A$ | V <sub>3-18</sub> | > | 18 | | | Indicator driver (pin 1) | 3-10 | | | • | | allowable load current | 11 | · < | 40 | mΑ | | saturation voltage at I <sub>1</sub> = 20 mA | V <sub>1-18sat</sub> | < | 0,8 | ٧ | | rejection voltage at I $_1$ $<$ 10 $\mu$ A | V <sub>1-18</sub> | > | 23 | V | | | | | | | <sup>\*</sup> Selectable by $R_{12-8}$ or $Z_{10-8}$ . | DK-circuit | | | | | |---------------------------------------------------------------------------------|-------------------------------------------------|-------------------------------|------------------------|----------| | Switched-on threshold level; pin 2 blocked | V <sub>15</sub> DK on | typ.<br>600 to | 670<br>750 | | | Switch hysteresis | V <sub>15 DK on</sub><br>V <sub>15 DK off</sub> | typ.<br>3,1 to | 3,6<br>4,1 | | | DK switch threshold level (Schmitt trigger) | | | | | | for DK off; pin 2 conducting | V <sub>16-18off</sub><br>or: | typ.<br>typ. 1· | 0,6<br>V <sub>BE</sub> | V | | Switch output (pin 2) allowable load current | 12 | < | 15 | mΑ | | saturation voltage at I <sub>2</sub> = 1,5 mA | <sup>12</sup><br>V <sub>2-18sat</sub> | | 0,35 | | | rejection voltage at $1_2 < 5 \mu A$ | V <sub>2-18</sub> | > | 18 | | | BK and DK filter amplifiers | | | | | | Gain (open circuit) at f = 100 Hz | Go | > | 84 | dB | | Current gain | G <sub>i</sub> | > | 120 | dB | | Input bias current | ±I <sub>i</sub> | < | 50 | nΑ | | Output offset voltage at R <sub>5-6</sub> = R <sub>14-15</sub> = 680 k $\Omega$ | <sup>±V</sup> o5-8; 15-8 | < | 50 | mV | | Available output current | ±1 <sub>0</sub> | > | | mΑ | | Output resistance | Ro | typ. | 2<br>3,5 | kΩ<br>kΩ | | Allowable load capacitance | $c_{L}$ | < | 50 | | | Internal reference voltage | | | | | | Output voltage | V <sub>8-18</sub> | | 4,25<br>5 4,5 | | | | or: | typ. <b>0,5</b> | ٠Vp | | | Internal resistor of voltage source | R <sub>8</sub> | < | 5 | Ω | | Available output current | -18<br>+18 | > > | 2<br>0,6 | mA<br>mA | | Output short-circuit current | -l8sc<br>or: | typ. Vp/ | | mΑ | | Reference current source | | | | | | Reference voltage | V <sub>17-18</sub><br>or: | typ.<br>typ. V <sub>8-1</sub> | 3,6<br>g – V | | | Internal biasing resistor | R <sub>i 17</sub> | typ. | | kΩ | | Allowable range of external reference resistor | R <sub>17-18</sub> | 180 to | 270 | kΩ | ### APPLICATION INFORMATION (Figs 2, 3 and 4) | SK switch-on threshold level | | | Fig. 2 | Fig. 3 | Fig. 4 | |------------------------------|-----------------------------------------|----------------|--------------------|--------------------|--------------------------------------------------| | at $m_{BK} = 0.6$ | $v_{iSKon}$ | typ. | 2,5 | 1,8 | 1,8 mV | | at V <sub>iSK</sub> = 8 mV | m <sub>B</sub> K on | typ. | 0,42 | 0,32 | 0,32 | | SK switch hysteresis | mBK on<br>mBK off | ><br>typ.<br>< | 3,0<br>3,5<br>4,0 | 3,0<br>3,5<br>4,0 | 3,0 dB<br>3,5 dB<br>4,0 dB | | SK switch-on delay (note 1) | <sup>t</sup> dSK on | typ. | 150<br>- | 95<br>130 | 95 ms<br>130 ms | | SK switch-off delay (note 2) | <sup>t</sup> dSK off | ><br>typ.<br>< | <br>750<br> | 380<br>500<br>620 | 380 ms<br>500 ms<br>620 ms | | DK switch-on threshold level | ., | | 4.5 | 4.5 | ., | | at $mDK = 0.3$ | $v_{iSKon}$ | typ. | 1,5 | 1,5 | — mV | | at $V_{iSK} = 8 \text{ mV}$ | m <sub>D</sub> K on | typ. | 0,13 | 0,13 | | | DK switch hysteresis | m <sub>DKon</sub><br>m <sub>DKoff</sub> | ><br>typ.<br>< | 3,1<br>3,6<br>4,1 | 3,1<br>3,6<br>4,1 | <ul><li>– dB</li><li>– dB</li><li>– dB</li></ul> | | DK switch-on delay (note 1) | <sup>t</sup> dDK on | typ. | 750<br>1000 | 750<br>1000 | — ms<br>— ms | | DK switch-off delay (note 2) | <sup>t</sup> dDK off | ><br>typ.<br>< | 600<br>750<br>1000 | 600<br>750<br>1000 | — ms<br>— ms<br>— ms | ### Notes - Measuring conditions for switch-on delay (t<sub>d on</sub>). Pin 4 (16) is connected to ground via a switch. The circuit is in a transient state. The switch at pin 4 (16) is opened at the zero-crossing of the positive-going V<sub>OBK</sub> (V<sub>ODK</sub>) signal. The time between opening the switches and the positive switching-edge of the output signal at pin 3 (2) is defined as the switch-on delay t<sub>don</sub>. - Measuring conditions for switch-off delay (t<sub>doff</sub>). After finishing the measurement of t<sub>don</sub>, the SK-input signal is switched off at the zero-crossing of the negative-going V<sub>oBK</sub> (V<sub>oDK</sub>) signal (pins 11 and 8 are not short-circuited). The time between the input switching-off and the negative switching-edge of the output signal at pin 3 (2) is defined as the switch-off delay t<sub>doff</sub>. (1) L = 2,56 mH; $Q_L = 70$ ; C = 3,3 nF. Fig. 2 Typical application circuit using TDA1579. It includes SK(BK) and DK decoder with BK high-pass filter and DK band-pass filter. Fig. 3 Typical application circuit using TDA1579 for SK(BK) and DK decoder with BK band-pass filter and DK band-pass filter; for further circuitry see Fig. 2. Fig. 4 Typical application circuit using TDA1579 for SK(BK) decoder with BK band-pass filter. Fig. 6 Voltage gain between pins 15 and 19 as a function of frequency; DK selection; $f_{O}$ = 125 Hz; Q $\approx$ 18. Fig. 7 Control characteristic of the SK amplifier at $V_P$ = 8,5 V; $m_{BK}$ = 60% and $Q_L$ = 70. ## **GENERAL FILTER CALCULATIONS** 1. Gain Amplifier conditions: $G_0 >> G_v$ and $G_0 >> 2 \cdot Q^2$ $$G_{V} = -\frac{\frac{p}{R1 \cdot C1}}{p^{2} + p \; \frac{C1 + C2}{R3 \cdot C1 \cdot C2} + \frac{R1 + R2}{R1 \cdot R2 \cdot R3 \cdot C1 \cdot C2}} \; \; , \; \text{in which: } p = j\omega; \; G_{V} = \frac{V_{O}}{V_{i}} \; . \label{eq:GV}$$ C1 = C2 = C 2. Resonance frequency | 1 | | |-----------------------------------------------------------------|---| | $\sqrt{\frac{R1 \cdot R2}{R1 + R2} \cdot R3 \cdot C1 \cdot C2}$ | С | general C1 = C2 = C R2 << R1 3. Gain at $\omega = \omega_r$ | + R2 | | | Ĭ | |------|----|----|---| | ( | C2 | R3 | | $\overline{C1 + C2} \cdot \overline{R1}$ 1 D2 C<sub>1</sub>/R<sub>2</sub>·R<sub>3</sub> -G<sub>vr</sub> = 4. Quality $\omega_{r} =$ $$Q = \frac{\sqrt{C1 \cdot C2}}{24 + 22} \cdot \sqrt{\frac{R3 (R1 + R2)}{24 + 22}}$$ $\frac{1}{2} \cdot \frac{R3}{R2}$ 5. Recommended components C1 and C2: 5% MKC (metallized polycarbonate film capacitor) R1, R2 and R3: 2% MR (metal film resistor) or: C1 and C2: 5% MKT (metallized polyester film capacitor) R1, R2 and R3: 2% CR (carbon film resistor) # TRAFFIC CONTROL MESSAGES AND WARNING TONE CIRCUIT The TDA1589 is for evaluation of operating signals and logic control signals of a traffic control (TC) message decoder. #### **Features** - mute of non-traffic control stations - restriction to traffic-control message reception - LED display driver for MUTE indication - control output for TC messages minimum volume - delayed start of warning tone signal on failure of TC transmission. Also to be used to control a start of search tuning - warning tone generator with automatic level control increasing volume in five steps - interruption of cassette playback with motor stop during TC messages - warning tone indicating failure of TC transmission also during cassette playback #### QUICK REFERENCE DATA | Supply voltage (pin 10) | Va | 7,5 to 16 V | | | | |----------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|--------------------------------------|----------------------------------------|--|--| | Supply voltage (pin 10) | Vp | typ. | 8,5 V | | | | Supply current | lp | typ. | 4,5 mA | | | | Warning tone maximum voltage | $V_{o(p-p)}$ | typ. | 4,3 V | | | | Output LED driver current (pin 3) motor stop current (pin 5) motor stop current (pin 6) MUTE display current (pin 8) start warning tone current (pin 13) | 3<br> 5<br> 6<br> 8<br> 13 | typ.<br>typ.<br>typ.<br>typ.<br>typ. | 30 mA<br>30 mA<br>2 mA<br>2 mA<br>2 mA | | | | Saturation voltage at output for minimum volume-on (pin 7) | V <sub>7 sat</sub> | 1 | 0,1 V | | | ### **PACKAGE OUTLINE** 18-lead DIL; plastic (SOT-102HE). Fig. 1 Block diagram with external components; used as test circuit. BK = TC area identification code (BereichsKennung) DK = TC message identification code (DurchsageKennung) SK = TC station identification code (SenderKennung) Fig. 2 Intermittent step pulse warning signal. DETAIL #### **FUNCTIONAL DESCRIPTION** The automatic evaluation of traffic control signals is only possible during FM reception. The enable circuit will be active when pin 16 (FM on) is LOW. If traffic control messages are desired, pin 2 (TC on) must be switched to LOW. #### FM radio mode By operating the DK-toggle switch at pin 1 the DK flip-flop is set. This is displayed by a LED connected to pin 3. In the position "TC off" (pin 2 HIGH) it is not possible to set the DK flip-flop. Non-traffic control stations are muted. If a message is transmitted on the tuned TC station the minimum volume at pin 7 is exposed. In case of BK-signal failure pin 13 changes to LOW after a delay of about 25 seconds. If pins 13 and 14 are then connected, an intermittent warning signal will be supplied at pin 12. The level increases automatically from -20 dB to 0 dB in 5 steps. (See Fig. 2.) #### Cassette mode If a TC message is delivered when TC is switched on (pin 16 and pin 2 LOW) and the DK flip-flop is set, the motor of the cassette player is stopped and the receiver automatically cuts in. The minimum volume is also set at the same time. In case of BK-signal failure, the warning tone will be mixed into the cassette playback. #### Protection To avoid faulty switching, an internal latch will be set only if both DK (pin 18) and BK (pin 17) are HIGH. The latch will be reset if DK is changed to LOW independent of BK. Reset of the DK-toggle flip-flop: - by operating the DK-toggle (pin 1) twice - by opening the TC-switch (pin 2) - by switching to AM reception (pin 16) - by switching off the cassette-player (pin 15) - by switching power off or on. #### Transmission monitoring At reception failure of a TC-station BK at pin 17 will become LOW. After about 25 seconds the output (pin 13) will be set LOW to start the warning signal via the jumper between pins 13 and 14. In the meantime the search-tuning can also be started. The warning tone stage gives a graduated signal with a level increasing in five steps from -20 dB to 0 dB in about 20 seconds. The frequency of the warning signal is about 600 Hz; tone period $\approx 80 \text{ ms}$ ; pause $\approx 560 \text{ ms}$ . If now another TC-message transmitter has been tuned the input BK (pin 17) becomes HIGH and the warning tone is stopped. Also when switching TC-off (pin 2 HIGH) or switching to AM reception (pin 16 HIGH) the warning tone will stop. The BK-signal has to be stable for more than 1 second to reset the just started 25-second-timer. | | inputs pin numbers outputs pin numbers | | | | | | | | | | | | |----------------------------------------------------------------------|----------------------------------------|-------------------|-----------------------|---------------------------|---------------|---------------|-------------------------|--------------------------|---------------------------|------------------|--------------------------|------------------------| | mode | 16 | 2 | 15 | 1 | 17 | 18 | 7 | 5 | 6 | 8 | 13 | 3 | | AM RADIO | Н | Х | Х | х | Х | Х | Н | Н | L | Н | Н | Н | | FM RADIO TC off | L | Н | X | X | X | Х | Н | Н | L | Н | Н | Н | | FM-TC on station without TC | L | L | x | x | L | × | L | L | н | L | L* | L | | FM-TC on station with BK | L | L | X | Н | Н | L | н | Н | L | Н | Н | Н | | FM-TC on station with BK, DK | L | L | × | Н | Н | Н | L | L | Н | Н | Н | Н | | FM-TC on<br>station with BK<br>DK-toggle operated<br>MUTE | L | L | x | | Н | L | Н | Н | L | L | н | , | | FM-TC on | _ | L | ^ | | '' | L- | ••• | '' | _ | - | •• | | | station with BK, DK incoming message | L | L | × | Н | Н | <u></u> | _ | ~ | | <u></u> | Н | L | | FM-TC on<br>station with BK<br>DK-toggle operated<br>twice | L | L | × | | Н | L | н | н | L | | Н | | | FM-TC on and cassette<br>station with BK, DK<br>cassette switched on | L | L | <u></u> | X | Н | Н | L | L | Н | Н | Н | Н | | FM-TC on and cassette<br>station with BK<br>cassette switched on | L | L | <u></u> | × | Н | L | Н | Н | L | н | Н | Н | | FM-TC on and cassette<br>station with BK<br>cassette switched off | L | L | _ | x | Н | L | н | Н | L | <i></i> | Н | 5 | | function<br>and<br>state | AM/FM<br>HIGH/LOW | TC on<br>on = LOW | cassette<br>off = H→L | DK toggie<br>active = LOW | BK<br>on=HIGH | DK<br>on=HIGH | min. volume<br>on = LOW | motor stop<br>stop = LOW | motor stop<br>stop = HIGH | MUTE<br>on = LOW | warning tone<br>on = LOW | DK display<br>on = LOW | <sup>\*</sup> After about 25 seconds. # Positive logic: H = HIGH state (the more positive voltage) L = LOW state (the less positive voltage) X = state is immaterial = positive-going transition = negative-going transition | Functions of the control inputs | | | | | | | |-------------------------------------------------------------------------------------------|------------|-----------|------------------|----------------------|-------|----------------| | DK toggle operated | | | | | | | | chatter-proof by internal delay<br>of 10 to 20 ms | pin 1 | active | = LOW | | | | | TC (traffic control) released | pin 2 | on | = LOW | | | | | Test condition clock rate 24 times faster | pin 11 | on<br>off | = to groun | | | | | Start warning signal | pin 14 | on | = LOW | | | | | Reset of DK flip-flop<br>by cassette player | pin 15 | reset | = HIGH to | o LOW tran | sitio | n | | Reset of DK flip-flop<br>by tuning AM band | pin 16 | reset | = HIGH | | | | | BK input* | pin 17 | on | = HIGH | | | | | DK input* | pin 18 | on | = HIGH | | | | | Minimum volume | pin 7 | on | = LOW | | | | | Motor stop (30 mA) | pin 5 | stop | = LOW | | | | | Motor stop (2 mA) | pin 6 | stop | = HIGH | | | | | MUTE (volume off) | pin 8 | on | = LOW | | | | | Warning tone | pin 13 | on | = LOW | | | | | DK display | pin 3 | on | = LOW | | | | | RATINGS | | | | | | | | Limiting values in accordance with the Absolute M | laximum Sy | stem (IE | C 134) | | | | | Supply voltage (pin 10) | | | $V_{P}$ | max. | 16 | V | | Input voltages pins 1, 2, 11, 14, 15, 16, 17 and 18 | | | v <sub>i</sub> | 0 to | VP | ٧ | | Output voltages pins 3, 5, 6, 8, 13 | | | Vo | max. | 23 | V | | Currents<br>inputs 1, 2, 11, 14, 15, 16, 17 and 18<br>outputs 6, 8, 13<br>outputs 3 and 5 | | | i<br> o<br> o | max.<br>max.<br>max. | 10 | mA<br>mA<br>mA | | Storage temperature | | | T <sub>stg</sub> | -55 to + | 150 | оС | | Operating ambient temperature | | | T <sub>amb</sub> | -30 to | ⊦ 80 | oC | <sup>\*</sup> Open collector output of TC-decoder. # TDA1589 #### **CHARACTERISTICS** V<sub>P</sub> typ. 8,5 V; T<sub>amb</sub> = 25 °C; unless otherwise specified (see Fig. 1) 7,5 to 16 V Supply voltage range ۷p typ. 4,5 mA Supply current lp 6 mA **Control inputs** Pins 1, 2, 11, 14, 15, 16, 17 and 18 Input voltage HIGH VIН 3,5 V to V<sub>P</sub> 2 V Input voltage LOW $V_{1L}$ < Input current HIGH $V_{i} = 16 V$ < 1 uA ΉН Input current LOW 25 to 200 μA $V_i = 0 V$ -11LInput resistance 10 $k\Omega$ $V_i = 0 V$ Ri < Control outputs DK-LED display and motor stop open collector outputs 3 and 5 Output voltage LOW 1 V typ. VOL $I_{OI} = 20 \text{ mA}$ 1,5 V < Output current LOW 30 mA loL typ. Output voltage HIGH (open collector) $I_{OH}$ < 10 $\mu$ A VoH < 23 V LF-MUTE, motor stop and warning signal start pins 8, 6 and 13 Output voltage LOW $I_{OI} = 1 \text{ mA}$ VOL < 0.35 V Output current LOW loL 2 mA Output voltage HIGH (open collector) 16 V $I_{OH} < 1 \mu A$ ۷он Minimum voltage (pin 7) (R<sub>S</sub> = 800 $\Omega$ , R<sub>L</sub> = $\infty$ ) Output voltage LOW (for volume HIGH) < 0.1 V V7-4 Output voltage HIGH 5 V (for volume LOW) V<sub>7-4</sub> typ. Warning signal (pin 12) f = 600 Hz; square-wave pulsed; $R_S = 300 \Omega$ 80 ms Switching time on ton typ. Switching time off 560 ms typ. toaf Output voltage during ton 4,3 V at maximum peak ( $R_L = 1 k\Omega$ ) V<sub>12-4</sub> typ. 0 V during Toff V12-4 typ. | Automatic level control | | | | |---------------------------------|-------------------|------|------------| | Duration per level | tp | typ. | 5 s | | Output level swing (in 5 steps) | $\Delta V_{12-4}$ | _ | 20 to 0 dB | | Output current peak value | -I <sub>12M</sub> | typ. | 6 mA | | Oscillator (pin 9) | | | | | Frequency | f | typ. | 2400 Hz | | Filter resistance | $R_{o}$ | typ. | 100 kΩ | | Filter capacitance | Co | typ. | 4,7 nF | | Oscillator frequency tolerance | Δf/f | -10 | to + 10 % | # DEVELOPMENT DATA This data sheet contains advance information and specifications are subject to change without notice. # TIME MULTIPLEX PLL STEREO DECODER #### **GENERAL DESCRIPTION** The TDA1598 is a PLL stereo decoder based on the time-division multiplex principle. #### **Features** - Selectable input and output voltage levels - Automatic mono/stereo switching, controlled by both pilot signal and field strength level - Analogue control of mono/stereo change over - Pilot indicator driver - Oscillator with decoupled frequency measurement output - Internal smoothing of supply voltage #### QUICK REFERENCE DATA | Supply voltage, pin | 8 | V <sub>P</sub> = V <sub>8-7</sub> | typ. | 8,5 V | | |-----------------------|--------------------|-----------------------------------|--------|-----------|----| | Supply current, pin | 8 | I <sub>P</sub> = I <sub>8</sub> | typ. | 17 m | Α | | Multiplex input sign | nal (selectable) | $V_{MUX(p-p)}$ | typ. | 0,5 V | | | Input resistance (sel | lectable) | Ri | typ. | 47 ks | 2 | | AF output voltage ( | $R = 15 k\Omega$ ) | V <sub>o(rms)</sub> | typ. | 0,75 V | | | Output resistance | | $R_{o}$ | low-ol | nmic | | | Spread in gain | | Δ | < | 1 dB | } | | Channel separation | | α | typ. | 50 dB | } | | Total harmonic dist | ortion | THD | < | 0,5 % | | | Signal-to-noise ratio | | S/N | typ. | 90 dB | } | | Carrier and harmon | ic suppression | | | | | | pilot signal; | f = 19 kHz | <sup>α</sup> 19 | typ. | 32 dB | | | subcarrier; | f = 38 kHz | <sup>α</sup> 38 | typ. | 50 dB | | | | f = 57 kHz | $^{lpha}$ 57 | typ. | 45 dB | | | | f = 76 kHz | $^{lpha}$ 76 | typ. | 60 dB | | | Traffic radio (VF | ); f = 57 kHz | <sup>α</sup> 57(VF) | typ. | 70 dB | \$ | | SCA (Subsidiary Co | mmunications | | | | | | Authorization); | f = 67 kHz | α67 | typ. | 70 dB | 3 | | ACI (Adjacent Char | nnel | | | | | | Interference); | f = 114 kHz | <sup>α</sup> 114 | typ. | 80 dB | 3 | | Operating ambient t | emperature range | $T_{amb}$ | −40 t | o + 80 °C | ; | #### **PACKAGE OUTLINE** 18-lead DIL; plastic (SOT-102HE). Fig. 1 Block diagram and test circuit. # **RATINGS** | Limiting values in accordance with the Absolute Maximum System (IEC 134) | | | | | |--------------------------------------------------------------------------|------------------------|--------|-----------------------|----| | Supply voltage, pin 8 | $V_{P} = V_{8-7}$ | max. | 16 V | ′ | | Input voltages, pins 4, 5 and 6 | V <sub>4; 5; 6-7</sub> | min. | V <sub>P</sub> , 12 V | ′ | | Input voltage, pin 3 | V <sub>3-7</sub> | max. | $V_{P}$ | | | Indicator driver voltage | $V_{2-7}$ | max. | 18 V | ′ | | Indicator driver current | 12 | max. | 20 m | ıΑ | | Total power dissipation at $T_{amb} = 25$ °C | $P_{tot}$ | max. | 1,2 W | / | | Storage temperature range | $T_{stg}$ | -55 to | + 150 ° | С | | Operating ambient temperature range | $T_{amb}$ | -40 to | + 80 0 | С | | | | | | | #### THERMAL RESISTANCE | From | crystal | to | ambient | |------|---------|----|---------| |------|---------|----|---------| ### CHARACTERISTICS (measured in Fig. 1) $V_P$ = 8,5 V; input signal: m = 100%; (Δf = ± 75 kHz); pilot signal: m = 9% (Δf = ± 6,75 kHz); $f_m$ : 1 kHz; $V_{4-5}$ = 0 V; de-emphasizing time: t = 50 $\mu$ s; oscillator adjusted to $f_{OSC}$ at pilot voltage $V_i$ = 0 V; $T_{amb}$ = 25 $^{o}$ C; unless otherwise specified. | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|------|----------------------|----------------------|----------------------| | Supply voltage range, pin 8 | Vp | 7,5 | 8,5 | 15 | V | | Supply current | lp | - | 17 | _ | mA | | Nominal multiplex input voltage (peak-to-peak) | V <sub>MUX(p-p)</sub> | | 0,55 | _ | V | | Input headroom at THD = 1% | | 3 | 6 | - | dB | | AF output voltage (r.m.s. value; mono without pilot) $R_{15-18} = R_{16-17} = 15 \text{ k}\Omega$ $R_{15-18} = R_{16-17} = 24 \text{ k}\Omega$ | Vo(rms) | | 0,75<br>1,2 | | V | | Spread in output voltage levels | $ \Delta V_0/V_0 $ | _ | _ | 1 | dB | | Difference of output voltage levels | ΔV <sub>15-16</sub> /V <sub>0</sub> | _ | | 1 | dB | | Output resistance | Ro | | low ohmic | ' | | | Available output current pins 15 and 16 | | | 4 | _ | mA | | Modulation range at output (unloaded) | V <sub>15</sub> ; 16-7 | 1 | _ | V <sub>9-7</sub> - 1 | V | | Output voltage d.c. | V <sub>15</sub> ; 16-7 | - | 4,5 | - | V | | Current d.c., pins 17 and 18 | -l <sub>17</sub> ; 18 | | 30 | _ | μΑ | | Channel separation | α | 30 | 50 | _ | dB | | Total harmonic distortion | THD | _ | 0,1 | 0,5 | % | | Signal-to-noise ratio<br>f = 20 Hz to 16 kHz | S/N | _ | 90 | | dB | | Carrier and harmonic suppression at the output pilot signal; f = 19 kHz subcarrier; f = 38 kHz f = 57 kHz f = 76 kHz | α19<br>α38<br>α57<br>α76 | 30 | 32<br>50<br>45<br>60 | | dB<br>dB<br>dB<br>dB | | Intermodulation (note 1) $f_m = 10 \text{ kHz}$ ; spurious signal $f_s = 1 \text{ kHz}$ PLL-filter, Fig. 1 PLL-filter, Fig. 2 $f_m = 13 \text{ kHz}$ ; spurious signal $f_s = 1 \text{ kHz}$ | α <sub>2</sub><br>α <sub>2</sub> | _ | 50<br>70<br>60 | | dB<br>dB | | Traffic radio (VF);<br>f = 57 kHz (note 2) | α <sub>3</sub><br>α <sub>57(VF)</sub> | _ | 70 | _ | dB | | parameter | symbol | min. | typ. | max. | unit | |------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------| | Wono/stereo control | The state of s | And the second s | | | | | Pilot threshold voltages (peak-to-peak values) for stereo 'ON' for mone 'ON' Switch hysteresis V <sub>ION</sub> /V <sub>IOFF</sub> | V <sub>i(p-p)</sub><br>V <sub>i(p-p)</sub><br>ΔV <sub>i</sub> | 5,5<br>— | 21<br>16<br>2,5 | 34 | mV<br>mV<br>dB | | External mono/stereo control (see Fig. 8) | | | | | | | Switching voltage for external mono control | V <sub>14-7</sub> | _ | _ | 0,7 | V | | Control voltage for channel separation; $\alpha=6$ dB separation variation separation; $\alpha=26$ dB | -V <sub>4-5</sub><br> ΔV <sub>4-5</sub> <br>-V <sub>4-5</sub> | | 110<br>-<br>70 | _<br>20<br>_ | mV<br>mV<br>mV | | Control inputs | | | | | | | Recommended voltage range | √4; 5-7 | 0 | | 4 | V | | Input bias current | 14; 5 | _ | 10 | 100 | nA | | Output saturation voltage at I <sub>2</sub> = 20 mA | V <sub>2-7sat</sub> | | 0,5 | 1,0 | V | | Output leakage current at V <sub>2-7</sub> = 18 V | 12 | | _ | 20 | μΑ | | VCO | | | | | | | Oscillator frequency (adjustable with R <sub>10-7</sub> ) | fosc | | 76 | | kHz | | Free-running frequency dependancy (note 5) on temperature | тс | | 1 | | 10-4/ | | Capture and holding range for pilot input voltages | | | | | | | $V_{pil} = 0.5 \times V_{pil}$ nom | Δf/f | 2 | ****** | | % | | Voltage d.c. at pin 10 (3,2 x V <sub>BE</sub> ) | V <sub>10-7</sub> | | 2,1 | _ | V | | VCO test point; internal switching threshold | V <sub>3-7</sub> | 6 | | | V | | Output voltage (peak-to-peak value) at pin 3; (R = $10 \text{ k}\Omega$ to $V_P$ ) | V <sub>3-7(p-p)</sub> | weren. | 420 | | mV | | Output resistance | R <sub>3-7</sub> | | 5 | No. of the Control | kΩ | | SCA (Subsidiary Communications Authorization); f = 67 kHz (note 4) | $\alpha_{67}$ | person to | 70 | | dB | | ACI (Adjacent Channel Interference) (note 3);<br>f = 114 kHz<br>f = 190 kHz | α114<br>α190 | _ | 80<br>52 | | dB<br>dB | | Ripple rejection at the output; f = 100 Hz;<br>VP(rms) = 100 mV, pin 18 | RR <sub>100</sub> | 40 | 43 | | dB | | Source resistance | Rg.8 | 6 | 8 | 10 | kΩ | #### Notes to the characteristics 1. Intermodulation suppression (BFC: Beat-Frequency Components) $$\begin{split} \alpha_2 &= \frac{V_{o(signal)} \text{ (at 1 kHz)}}{V_{o(spurious)} \text{ (at 1 kHz)}} \text{ ; } f_s = (2 \times 10 \text{ kHz}) - 19 \text{ kHz} \\ \alpha_3 &= \frac{V_{o(signal)} \text{ (at 1 kHz)}}{V_{o(spurious)} \text{ (at 1 kHz)}} \text{ ; } f_s = (3 \times 13 \text{ IHz}) - 38 \text{ kHz} \end{split}$$ measured with: 91% mono signal; f<sub>m</sub> = 10 or 13 kHz; 9% pilot signal. 2. Traffic radio (VF) suppression. $$\alpha_{57(VF)} = \frac{V_{o(signal)} \text{ (at 1 kHz)}}{V_{o(spurious)} \text{ (at 1 kHz ± 23 kHz)}}$$ measured with: 91% stereo signal; $f_m = 1 \text{ kHz}$ ; 9% pilot signal; 5% traffic subcarrier (f = 57 Hz, $f_m = 23 \text{ Hz}$ AM, m = 60%). 3. ACI (Adjacent Channel Interference) $$\alpha_{114} = \frac{V_{o(signal)} (at 1 \text{ kHz})}{V_{o(spurious)} (at 4 \text{ kHz})}; f_s = 110 \text{ kHz} - (3 \times 38 \text{ kHz})$$ measured with: 90% mono signal; $f_m = 1 \text{ kHz}$ ; 9% pilot signal; 1% spurious signal ( $f_s = 110 \text{ kHz}$ or 186 kHz, unmodulated). 4. SCA (Subsidiary Communications Authorization) $$\alpha_{67} = \frac{V_{O(signal)} \text{ (at 1 kHz)}}{V_{O(spurious)} \text{ (at 9 kHz)}} \text{ ; } f_S = (2 \times 38 \text{ kHz}) - 67 \text{ kHz}$$ measured with: 81% mono signal; $f_m = 1 \text{ kHz}$ ; 9% pilot signal; 10% SCA-subcarrier ( $f_s = 67 \text{ kHz}$ , unmodulated). 5. The effects of external components are not taken into account, #### **APPLICATION NOTES** - 1. When mono-stereo control is not used, pins 4 and 5 have to be grounded. - 2. In a receiver, channel separation can be adjusted by: - a. RC or LC filter at the input: frequency response compensation $(V_G = f(w))$ . - b. Feeding the output signals of the output amplifier to the inputs of the other channel. - 3. PLL-filter for reduced intermodulation (a2); see Fig. 2. - 4. External mono 'ON' switch; see Fig. 3. - 5. Switching 'OFF' the oscillator; see Fig. 4. Fig. 2 PLL-filter for $\alpha_2 = 70 \text{ dB}$ (see also Fig. 1). Fig. 3 (a) At pin 4; $-V_{4-5} > 300 \text{ mV}$ ; (b) at pin 14. Fig. 4 The oscillator is switched-off when: $I_{\,D} >$ 50 $\mu\text{A}$ and $I_{\,D} <$ 1 mA. Fig. 5 Signal handling range at the input for $I_{6nom}$ (± 75 kHz); $V_{9-7} = V_P$ . Fig. 7 D.C. current in the feedback loop of the output amplifier. $V_{p}(V)$ Fig. 6 Supply current consumption at $V_{9-7} = V_P$ . Fig. 8 Mono/stereo control at $f_m$ = 1 kHz; $\alpha$ is the channel separation. Vp = 8,5 V. # 5 W AUDIO POWER AMPLIFIER The TDA2611A is a monolithic integrated circuit in a 9-lead single in-line (SIL) plastic package with a high supply voltage audio amplifier. Special features are: - possibility for increasing the input impedance - single in-line (SIL) construction for easy mounting - very suitable for application in mains-fed apparatus - extremely low number of external components - thermal protection - well defined open loop gain circuitry with simple quiescent current setting and fixed integrated closed loop gain #### QUICK REFERENCE DATA | Supply voltage range | V <sub>P</sub> | 6 to | 35 \ | V | |----------------------------------------------------------------------------------------------------------|----------------------------------|--------------|------------------|----| | Repetitive peak output current | IORM | < | 1,5 / | Д | | Output power at $d_{tot}$ = 10%<br>$V_P$ = 18 V; $R_L$ = 8 $\Omega$<br>$V_P$ = 25 V; $R_L$ = 15 $\Omega$ | P <sub>o</sub><br>P <sub>o</sub> | typ.<br>typ. | 4,5 \<br>5 \ | | | Total harmonic distortion at $P_0 < 2 \text{ W}$ ; $R_L = 8 \Omega$ | d <sub>tot</sub> | typ. | 0,3 | % | | Input impedance | $ z_i $ | typ. | 45 H | kΩ | | Total quiescent current at V <sub>P</sub> = 18 V | $I_{tot}$ | typ. | 25 r | nΑ | | Sensitivity for $P_0$ = 2,5 W; $R_L$ = 8 $\Omega$ | ٧i | typ. | 55 r | πV | | Operating ambient temperature | $T_{amb}$ | -25 to + 1 | 150 ° | эC | | Storage temperature | T <sub>stg</sub> | -55 to + 1 | 150 <sup>(</sup> | эC | #### **PACKAGE OUTLINE** 9-lead SIL; plastic (SOT-110B). Fig. 1 Circuit diagram; pin 3 not connected. #### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage | $V_{P}$ | max. | 35 | ٧ | |------------------------------------|------------------|-------------|-------|-------------| | Non-repetitive peak output current | IOSM | max. | 3 | Α | | Repetitive peak output current | IORM | max. | 1,5 | Α | | Total power dissipation | see derati | ng curves F | ig. 2 | | | Storage temperature | $T_{stg}$ | -55 to + | 150 | $^{\rm oC}$ | | Operating ambient temperature | T <sub>amb</sub> | -25 to + | 150 | $^{\rm oC}$ | Fig. 2 Power derating curves. #### **HEATSINK EXAMPLE** Assume Vp = 18 V; R<sub>L</sub> = 8 $\Omega$ ; T<sub>amb</sub> = 60 °C maximum; T<sub>j</sub> = 150 °C (max. for a 4 W application into an 8 $\Omega$ load, the maximum dissipation is about 2,2 W). The thermal resistance from junction to ambient can be expressed as: $$R_{th\,j-a} = R_{th\,j-tab} + R_{th\,tab-h} + R_{th\,h-a} = \frac{150-60}{2,2} = 41 \text{ K/W}.$$ Since $R_{th\,j\text{-tab}}$ = 11 K/W and $R_{th\,tab\text{-}h}$ = 1 K/W, $R_{th\,h\text{-}a}$ = 41 – (11 + 1) = 29 K/W. #### D.C. CHARACTERISTICS | Supply voltage range | $V_P$ | | 6 to 35 | ٧ . | |-------------------------------------------------|------------------|------|---------|-----| | Repetitive peak output current | IORM | < | 1,5 | Α | | Total quiescent current at $V_P = 18 \text{ V}$ | I <sub>tot</sub> | typ. | 25 | mΑ | #### A.C. CHARACTERISTICS $T_{amb}$ = 25 °C; $V_P$ = 18 V; $R_L$ = 8 $\Omega$ ; f = 1 kHz unless otherwise specified; see also Fig. 3 | amb | • | | | | |-----------------------------------------------------------------------------|------------------|------|----------|--------------| | A.F. output power at $d_{tot} = 10\%$ | | > | 4 | W | | $V_P = 18 V; R_L = 8 \Omega$ | Po | typ. | 4,5 | W | | $V_P = 12 V; R_L = 8 \Omega$ | $P_{o}$ | typ. | 1,7 | W | | $V_P = 8.3 \text{ V}; R_L = 8 \Omega$ | Po | typ. | 0,65 | W | | $V_P = 20 \text{ V}; R_L = 8 \Omega$ | $P_{o}$ | typ. | | W | | $V_P = 25 \text{ V}; R_L = 15 \Omega$ | $P_{o}$ | typ. | 5 | W | | Total harmonia distortion at D = 2 W | al | typ. | 0,3 | % | | Total harmonic distortion at P <sub>o</sub> = 2 W | d <sub>tot</sub> | < | 1 | % | | Frequency response | | > | 15 | kHz | | Input impedance | $ Z_i $ | typ. | 45 | k $\Omega$ * | | Noise output voltage at Pa = 5 kO · P = 60 Hz to 15 kHz | 17 | typ. | 0,2 | mV | | Noise output voltage at R <sub>S</sub> = 5 k $\Omega$ ; B = 60 Hz to 15 kHz | Vn | < | 0,5 | mV | | Consistivity for D = 2 E W | | typ. | 55 | mV | | Sensitivity for P <sub>O</sub> = 2,5 W | $\vee_{i}$ | | 44 to 66 | mV | | | | | | | Fig. 3 Test circuit; pin 3 not connected. <sup>\*</sup> Input impedance can be increased by applying C and R between pins 5 and 9 (see also Figures 6 and 7). Fig. 4 Total harmonic distortion as a function of output power. Fig. 5 Output power as a function of supply voltage. Fig. 6 Input impedance as a function of frequency; curve a for C = 1 $\mu$ F, R = 0 $\Omega$ ; curve b for C = 1 $\mu$ F, R = 1 k $\Omega$ ; circuit of Fig. 3; C2 = 10 pF; typical values. Fig. 7 Input impedance as a function of R in circuit of Fig. 3; $C = 1 \mu F$ ; f = 1 kHz. Fig. 8 Total harmonic distortion as a function of R<sub>S</sub> in the circuit of Fig. 3; $P_0$ = 3,5 W; f = 1 kHz. Fig. 9 Total power dissipation and efficiency as a function of output power. #### **APPLICATION INFORMATION** R1 volume 100 220 kΩ $1\,\text{M}\Omega$ nF $V_{P}$ (log) C1 C3 R4 220μF 560 pF C4 TDA2611A 100 $1\,\mathrm{M}\Omega$ R3 C9 рF 3 (log) 51 6 100 R2 $k\Omega$ C8 nF tone $^{\rm R}{_{\rm L}}$ 8Ω C6 5 1 μF R5 kΩ $10\,\Omega$ R6 C2 = 10 nF 7Z77975 Fig. 10 Ceramic pickup amplifier circuit. Fig. 11 Total harmonic distortion as a function of output power; —— with tone control; ——— without tone control; in circuit of Fig. 10; typical values. 656 January 1979 Fig. 12 Frequency characteristics of the circuit of Fig. 10; —— tone control max. high; -- tone control min. high; $P_0$ relative to 0 dB = 3 W; typical values. Fig. 13 Frequency characteristic of the circuit of Fig. 10; volume control at the top; tone control max. high. # FOR DETAILED INFORMATION SEE RELEVANT DATA SHEET OR DATA BOOK INFRARED RECEIVER The TDA3047 is for infrared reception with low power consumption. The difference between the TDA3047 and TDA3048 is the polarity of the output signal. #### **Features** - H.F. amplifier with a control range of 66 dB - Synchronous demodulator and reference amplifier - A.G.C. detector - Pulse shaper - Q-factor killing of the input selectivity, which is controlled by the a.g.c. circuit - Input voltage limiter #### QUICK REFERENCE DATA | Supply voltage (pin 8) | $V_P = V_{8-16}$ | typ. | 5 V | |------------------------------------------------------------|------------------------|--------|----------| | Supply current (pin 8) | Ip = 18 | typ. | 2,1 mA | | Input signal (peak-to-peak value)<br>(100% AM; f = 36 kHz) | V <sub>2-15(p-p)</sub> | 0,02 t | o 200 mV | | Output signal (peak-to-peak value) | V <sub>9-16(p-p)</sub> | typ. | 4,5 V | Fig. 1 Block diagram of TDA3047. #### **PACKAGE OUTLINES** TDA3047P: 16-lead DIL; plastic (SOT-38). TDA3047T: 16-lead mini-pack; plastic (SO-16L; SOT-162A). #### **FUNCTIONAL DESCRIPTION** #### General The circuit operates from a 5 V supply and has a current consumption of 2 mA. The output is a current source which can drive or suppress a current of > 75 $\mu$ A with a voltage swing of 4,5 V. The Q-killer circuit eliminates distortion of the output pulses due to the decay of the tuned input circuit at high input voltages. The input circuit is protected against signals of > 600 mV by an input limiter. The typical input is an AM signal at a frequency of 36 kHz. Figures 3 and 4 show the circuit diagrams for the application of narrow-band and wide-band receivers respectively. Circuit description of the eight sections shown in Fig. 1 are given below. #### Controlled h.f. amplifier The input signal is amplified by the gain-controlled amplifier. This circuit comprises three d.c. amplifier stages connected in cascade. The overall gain of the circuit is approximately 83 dB and the gain control range is in the order of 66 dB. Gain control is initially active in the second amplifier stage and is transferred to the first stage as limiting in the second stage occurs, thus maintaining optimum signal-to-noise ratio. Offset voltages in the d.c. coupled amplifier are minimized by two negative feedback loops; these also allow the circuit to have some series resistance of the decoupling capacitor. The output signal of the amplifier is applied to the reference amplifier and to the synchronous demodulator inputs. #### Reference amplifier The reference amplifier amplifies and limits the input signal. The voltage gain is approximately 0 dB. The output signal of this amplifier is applied to the synchronous demodulator. #### Synchronous demodulator In the synchronous demodulator the input signal and reference signal are multiplied. The demodulator output current is $25 \,\mu\text{A}$ peak-to-peak. The output signal of the demodulator is fed to the input of the a.g.c. detector and to the input of the pulse-shaper circuit. #### A.G.C. detector The a.g.c. detector comprises two n-p-n transistors operating as a differential pair. The top level of the output signal from the synchronous demodulator is detected by the a.g.c. circuit. Noise pulses are integrated by an internal capacitor. The output signal is amplified and applied to the first and second stages of the amplifier and to the Q-factor killer circuit. #### Pulse-shaper The pulse-shaper comprises two n-p-n transistors operating as a differential pair connected in parallel with the a.g.c. differential pair. The slicing level of the pulse shaper is lower than the slicing level of the a.g.c. detector. The output of the pulse-shaper is determined by the voltage of the capacitor connected to pin 11, which is applied directly to the output buffer. #### Output buffer The voltage of the pulse-shaper capacitor is fed to the base of the first transistor of a differential pair. To obtain a correct RC-5 code, a hysteresis circuit protects the output against spikes. The output at pin 9 is active *high*. #### Q-factor killer Figure 3 shows the Q-factor killer in the narrow-band application. In this application it is necessary to decrease the Q-factor of the input selectivity particularly when large input signals occur at pins 2 and 15. In the narrow-band application the output of the Q-factor killer can be directly coupled to the input; pin 3 to pin 2 and pin 14 to pin 15. #### FOR DETAILED INFORMATION SEE RELEVANT DATA BOOK OR DATA SHEET #### INFRARED RECEIVER The TDA3048 is for infrared reception with low power consumption. The difference between the TDA3048 and TDA3047 is the polarity of the output signal. #### Features - H.F. amplifier with a control range of 66 dB - Synchronous demodulator and reference amplifier - · A.G.C. detector - Pulse shaper - Q-factor killing of the input selectivity, which is controlled by the a.g.c. circuit - Input voltage limiter #### QUICK REFERENCE DATA | Supply voltage (pin 8) | Vp = V8-16 | typ. 5 V | |------------------------------------------------------------|-------------------------|----------------| | Supply current (pin 8) | IP = 18 | typ. 2,1 mA | | Input signal (peak-to-peak value)<br>(100% AM; f = 36 kHz) | V <sub>2-15(p-p)</sub> | 0,02 to 200 mV | | Output signal (peak-to-peak value) | V <sub>9-16</sub> (p-p) | typ. 4,5 V | Fig. 1 Block diagram of TDA3048. #### PACKAGE OUTLINES TDA3048P: 16-lead DIL; plastic (SOT-38). TDA3048T: 16-lead mini-pack; plastic (SO-16L; SOT-162A). #### **FUNCTIONAL DESCRIPTION** #### General The circuit operates from a 5 V supply and has a current consumption of 2 mA. The output is a current source which can drive or suppress a current of > 75 $\mu$ A with a voltage swing of 4,5 V. The Q-killer circuit eliminates distortion of the output pulses due to the decay of the tuned input circuit at high input voltages. The input circuit is protected against signals of > 600 mV by an input limiter. The typical input is an AM signal at a frequency of 36 kHz. Figures 3 and 4 show the circuit diagrams for the application of narrow-band and wide-band receivers respectively. Circuit description of the eight sections shown in Fig. 1 are given below. #### Controlled h.f. amplifier The input signal is amplified by the gain-controlled amplifier. This circuit comprises three d.c. amplifier stages connected in cascade. The overall gain of the circuit is approximately 83 dB and the gain control range is in the order of 66 dB. Gain control is initially active in the second amplifier stage and is transferred to the first stage as limiting in the second stage occurs, thus maintaining optimum signal-to-noise ratio. Offset voltages in the d.c. coupled amplifier are minimized by two negative feedback loops; these also allow the circuit to have some series resistance of the decoupling capacitor. The output signal of the amplifier is applied to the reference amplifier and to the synchronous demodulator inputs. #### Reference amplifier The reference amplifier amplifies and limits the input signal. The voltage gain is approximately 0 dB. The output signal of this amplifier is applied to the synchronous demodulator. #### Synchronous demodulator In the synchronous demodulator the input signal and reference signal are multiplied. The demodulator output current is 25 $\mu$ A peak-to-peak. The output signal of the demodulator is fed to the input of the a.g.c. detector and to the input of the pulse-shaper circuit. #### A.G.C. detector The a.g.c. detector comprises two n-p-n transistors operating as a differential pair. The top level of the output signal from the synchronous demodulator is detected by the a.g.c. circuit. Noise pulses are integrated by an internal capacitor. The output signal is amplified and applied to the first and second stages of the amplifier and to the Q-factor killer circuit. #### Pulse-shaper The pulse-shaper comprises two n-p-n transistors operating as a differential pair connected in parallel with the a.g.c. differential pair. The slicing level of the pulse shaper is lower than the slicing level of the a.g.c. detector. The output of the pulse-shaper is determined by the voltage of the capacitor connected to pin 11, which is applied directly to the output buffer. #### Output buffer The voltage of the pulse-shaper capacitor is fed to the base of the first transistor of a differential pair. To obtain a correct RC-5 code, a hysteresis circuit protects the output against spikes. The output at pin 9 is active *low*. #### Q-factor killer Figure 3 shows the Q-factor killer in the narrow-band application. In this application it is necessary to decrease the Q-factor of the input selectivity particularly when large input signals occur at pins 2 and 15. In the narrow-band application the output of the Q-factor killer can be directly coupled to the input; pin 3 to pin 2 and pin 14 to pin 15. # SPATIAL, STEREO AND PSEUDO-STEREO SOUND CIRCUIT The TDA3810 integrated circuit provides spatial, stereo and pseudo-stereo sound for radio and television equipment. #### **Features** - Three switched functions: spatial (widened stereo image) - stereo - pseudo-stereo (artificial stereo from a mono source) - Offset compensated operational amplifiers to reduce switch noise - LED driver outputs to facilitate indication of selected operating mode - Start/stop circuit to reduce switch noise and to prevent LED-flicker - TTL-compatible control inputs #### **QUICK REFERENCE DATA** | Supply voltage (pin 18) | V <sub>P</sub> | typ. | 12 V | | |-------------------------------------|----------------|------|---------|----| | Supply current (LEDs off) | Ι <sub>Ρ</sub> | typ. | 6 m | ıΑ | | Operating ambient temperature range | $T_{amb}$ | 0 to | + 70 °C | С | | Input signal (r.m.s. value) | Vi(rms) | < | 2 V | , | | Total harmonic distortion (stereo) | THD | typ. | 0,1 % | ) | | Channel separation (stereo) | α | typ. | 70 di | В | | Gain (stereo) | $G_V$ | typ. | 0 df | В | #### **PACKAGE OUTLINE** 18-lead DIL; plastic (SOT-102HE). TDA3810 (1) Used in spatial mode for correction of high frequency only (optimal performance). Fig. 1 Block diagram/test circuit showing external components; for control inputs to pins 11 and 12 see truth table. #### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) Supply voltage (pin 18) $V_P$ max. 18 $V_S$ Storage temperature range $T_{stg}$ —25 to + 150 °C Operating ambient temperature range $T_{amb}$ 0 to + 70 °C #### THERMAL RESISTANCE From crystal to ambient Rth cr-a = 80 K/W #### **CHARACTERISTICS** Vp = 12 V; $T_{amb}$ = 25 °C; test circuit Fig. 1 stereo mode (pin 11 to ground) unless otherwise specified. Output load: $R_{6-10,\,13-10} \ge 4.7$ k $\Omega$ ; $C_{6-10,\,13-10} \le 150$ pF. | parameter | symbol | min. | typ. | max. | unit | |-----------------------------------------------------------------------------|---------------------|------|------|--------------|------| | Supply voltage range (pin 18) | V <sub>P</sub> | 4,5 | _ | 16,5 | ٧ | | Supply current | lp. | _ | 6 | 12 | mA | | Reference voltage | V <sub>S</sub> | 5,3 | 6 | 6,7 | V | | Input voltage (pin 2 or 17) THD = 0,2% (stereo mode) | V <sub>i(rms)</sub> | _ | _ | 2 | v | | Input resistance (pin 2 or 17) | Ri | 50 | 75 | _ | kΩ | | Voltage gain V <sub>o</sub> /V <sub>i</sub> | G <sub>v</sub> | _ | 0 | _ | dB | | Channel separation (R/L) | α | 60 | 70 | _ | dB | | Total harmonic distortion<br>f = 40 to 16 000 Hz; V <sub>O(rms)</sub> = 1 V | THD | _ | 0,1 | <b>–</b> | % | | Power supply ripple rejection | RR | _ | 50 | _ | dB | | Noise output voltage<br>(unweighted) left and right output | V <sub>n(rms)</sub> | _ | 10 | - <u>-</u> . | μ∨ | | SPATIAL MODE (pins 11 and 12 HIGH) Antiphase crosstalk | α | _ | 50 | _ | % | | Voltage gain | G <sub>v</sub> | 1,4 | 2,4 | 3,4 | dB | #### **PSEUDO-STEREO MODE** The quality and strength of the pseudo-stereo effect is determined by external filter components. | parameter | symbol | min. | typ. | max. | unit | |---------------------------------|-----------------|------|------|------|------| | CONTROL INPUTS (pins 11 and 12) | | | | | | | Input resistance | Ri | 70 | 120 | - | kΩ | | Switching current | -l <sub>i</sub> | _ | 35 | 100 | μΑ | | LED DRIVERS (pins 7 and 8) | | | | | | | Output current for LED | -I <sub>0</sub> | 10 | 12 | 15 | mA | | Forward voltage | VF | _ | _ | 6 | V | #### Truth table | mode | control in | nput state | LED<br>spatial | LED<br>pseudo | |--------------------|------------|------------|----------------|---------------| | mode | pin 11 | pin 12 | pin 7 | pin 8 | | Mono pseudo-stereo | HIGH | LOW | off | on | | Spatial stereo | HIGH | HIGH | on | off | | Stereo | LOW | X | off | off | LOW = 0 to 0,8 V (the less positive voltage) HIGH = 2 V to 5,5 V (the more positive voltage) = don't care Х # **DEVELOPMENT DATA** This data sheet contains advance information and specifications are subject to change without notice. # PHOTO DIODE SIGNAL PROCESSOR FOR COMPACT DISC PLAYERS #### GENERAL DESCRIPTION The TDA5708 is a bipolar integrated circuit designed for use in compact disc players with a single spot read-out system. It amplifies the photo-diode signals and processes the error signals for the focus- and radial control network. #### **Features** - Data amplifier with equalizer and A.G.C. - Offset-free pre-amplifier with A.G.C. for the servo signals - Trackloss and drop-out detection - Normalizing focus error output signal to minimize radial error interference - Laser supply amplifier and reference source - Possibility for car application - Single and dual supply application - TTL compatible digital input/outputs #### QUICK REFERENCE DATA | Supply voltage range | v <sub>DD</sub> | 8 to 12 | 2 V | |-----------------------------------------|------------------------|---------------|------| | Quiescent supply current | IQ | typ. 11 | mA | | HF input current (peak-to-peak value) | | | | | for V <sub>HFout(p-p)</sub> | <sup>1</sup> HFin(p-p) | typ. 8 | β μΑ | | LF input current (for each diode input) | 1D | typ. 2 | 2 μΑ | | Laser supply output current | LO | typ. 2 | mA | | Operating ambient temperature range | T <sub>amb</sub> | -30 to + 85 | ° oC | #### **PACKAGE OUTLINE** 28-lead DIL; plastic (SOT-117). Fig. 1 Block diagram. Fig. 2 Pinning diagram; for pin description see next page. # TDA5708 | PIN DESC | RIPTION | | |--------------|----------|------------------------------------------------------------------------------------------------------------------------| | Pin No. | Symbol | Description | | 1. | DEC | Decoupling bias-current HF part. | | <sub>2</sub> | $V_{BB}$ | Negative supply connection (also substrate connection). | | 3 | HFin | HF current input. | | 4 | GCHF | Gain control input of HF amplifier. Current output from HF amplitude detector. | | 5 | FE | Current output of normalized, switched focus error signal. | | 6 | FElag | Current output of switched focus error signal, intended for lag network. | | 7, 8 | D4, D3 | LF photo diode current input. | | 9, 10 | D1, D2 | LF photo diode current input. | | 11 | Re1 | Summation of amplified currents D1 and D2. | | 12 | Re2 | Summation of amplified currents D3 and D4. | | 13 | GCLF | Gain control input of LF amplifiers. Current output from LF amplitude detector. | | 14 | LPF | Low pass filter for $I_{ret}$ , used in track loss (TL) detector and LF control part $(I_{ret} = I_{Re1} + I_{Re2})$ . | | 15 | GND | Laser supply ground. Logic ground. | | 16 | LM | Laser monitor diode input. | | 17 | LO | Laser amplifier current output. | | 18 | TL | Track loss. | | 19 | HFD | High frequency detector output. | | 20 | Si | On/off control, laser supply and focus circuitry. | | 21 | RD | Ready signal output; starting up procedure finished. | | 22 | Beq | Bias current input for equalizer and HF input parts. | | 23 | Bgc | Bias current input for HF output part and LF gain control, TL and FE circuitry. | | 24 | DODS | Drop out detector suppression. | | 25 | Sc | Starting up input. | | 26 | DET | HF detector voltage input. | | 27 | HFout | HF amplifier and equalizer voltage output. | | 28 | $v_{DD}$ | Positive supply voltage. | -0.3 to + 13 V -0.3 to + 13 V $V_{BB}$ to $V_{DD}$ V #### RATINGS Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage ranges pin 28 — pin 2 | |--------------------------------------| | pin 15 – pin 2 | | pin 16 (open loop) | | Total power dissipation | | Storage temperature range | | Operating ambient temperature range | | Operating junction temperature | | | V<sub>DD</sub> V<sub>GND</sub> $V_{LM}$ Fig. 3 Power derating curve. #### **CHARACTERISTICS** $V_{DD}$ = 10 V; $V_{BB}$ = 0 V; $V_{GND}$ = 0 V; $T_{amb}$ = 25 °C; $R_{Beq}$ = 12 k $\Omega$ ; $R_{Bgc}$ = 24 k $\Omega$ ; all voltages with respect to $V_{BB}$ ; unless otherwise specified. | parameter | symbol | min. | typ. | max. | unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------|--------------------|---------------------------|--------------------|----------| | Supplies | | | | | | | Supply voltage (pin 28) | $V_{DD}$ | 8 | _ | 12 | ٧ | | Laser ground | V <sub>GND</sub> | $V_{BB}$ | | V <sub>DD</sub> –3 | V | | Quiescent supply current | Ια | <b> </b> | 11 | _ | mA | | H.F. input (pin 3) | | | | | | | D.C. voltage level | V <sub>HFin</sub> | - | 1,4 | _ | V | | Input current range<br>(peak-to-peak value)<br>at f = 100 kHz | lHFin(p-p) | 3 | _ | 10 | μΑ | | Input impedance | Z <sub>HFin</sub> | 0,5 | 1 | 2 | kΩ | | mpat mpadmas | -Hrin | 0,0 | | - | | | H.F. output (pin 27) | | | | | | | Output voltage at I <sub>HFin</sub> = 0 $\mu$ A; V <sub>GCHF</sub> = 2,8 V at I <sub>HFin</sub> = 0 $\mu$ A; V <sub>GCHF</sub> = 6,3 V Output voltage (note 1; Fig. 6) | V <sub>HFout</sub><br>V <sub>HFout</sub> | V <sub>DD</sub> –5 | -<br>V <sub>DD</sub> -4,4 | V <sub>DD</sub> -3 | V<br>V | | (peak-to-peak value)<br>at $I_{HFin(p-p)} = 6 \mu A$ | V <sub>O1(p-p)</sub> | _ | 1 | | V | | at $I_{HFin(p-p)} = 3$ to $10 \mu\text{A}$ | V <sub>O(p-p)</sub> | _ | M <sub>1</sub> | | v | | Output impedance (note 1; Fig. 6) | Z <sub>HFout</sub> | _ | 50 | | Ω | | Bias input (pin 22) | | | | | | | D.C. voltage level at $R_{Beq} = 12 \text{ k}\Omega$ Input current | V <sub>Beq</sub> | _ | 590<br>-50 | _<br>_ | mV<br>μA | | Bias input (pin 23) | | | | | | | D.C. voltage level at $R_{Bqc} = 24 \text{ k}\Omega$ | V <sub>Bgc</sub> | | 1,28 | | V | | Input current | | _ | -50 | _ | μΑ | | mpat dantent | Bgc | | 50 | | μ, τ | | Decoupling output (pin 1) | | | | | | | Output voltage | VDEC | - | V <sub>DD</sub> -1,5 | | V | | Output impedance | Z <sub>DEC</sub> | | 2 | - | kΩ | | Level detector input (pin 26) | | | | | | | D.C. voltage level | V <sub>DET</sub> | _ | 0,82 | - | V | | Input current range | DET | -100 | _ | + 100 | μΑ | | Input impedance | IZDET | _ | 10 | _ | kΩ | | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------|-----------------------|-----------------------|------| | Reference current (HF part) | | | | | | | Positive reference current (Fig. 7) | I <sub>refp</sub> | _ | 55 | - | μΑ | | Negative reference current (Fig. 8; note 13) | I <sub>refn</sub> | _ | M <sub>5</sub> | _ | μΑ | | Gain control (pin 4) | | | | | | | Input voltage for:<br>minimum h.f. gain | V <sub>GCHF</sub> | _ | 2,8 | _ | V | | maximum h.f. gain | VGCHF | | 6,3 | _ | V | | Input impedance<br>at V <sub>GCHF</sub> = 2,8 to 6,3 V | Z <sub>GCHF</sub> | _ | 10 | _ | МΩ | | Output current<br>at IDET = 0; DODS = HIGH or LOW | <sup>I</sup> GCHF | _ | -0,4 | _ | μΑ | | at I <u>DET</u> < 0,5 I <sub>refp</sub> ;<br>DODS = HIGH or LOW | <sup>I</sup> GCHF | _ | -0,4 | _ | μΑ | | at $I_{DET} > 0.5 I_{refp}$ ; $\overline{DODS} = HIGH$ | <sup>I</sup> GCHF | _ | -4,6 | _ | μΑ | | at $I_{DET} > 0.5 I_{refp}$ ; $\overline{DODS} = LOW$ | <sup>I</sup> GCHF | | -0,4 | _ | μΑ | | at I <sub>DET</sub> < I <sub>refp</sub> ; DODS = HIGH | <sup>I</sup> GCHF | _ | -4,6 | _ | μΑ | | at $I_{DET} < I_{refp}$ ; $\overline{DODS} = LOW$ | <sup>I</sup> GCHF | _ | -0,4 | _ | μΑ | | at $I_{DET} > I_{refp}$ ; $\overline{DODS} = LOW$ | IGCHF | _ | 94 | _ | μΑ | | at $I_{DET} > I_{refp}$ ; $\overline{DODS} = HIGH$ | IGCHF | _ | 94 | _ | μΑ | | at $I_{DET} > 0.5 I_{refn}$ ;<br>DODS = HIGH or LOW | <sup>I</sup> GCHF | | -0,4 | _ | μΑ | | at $I_{DET} < 0.5 I_{refn}$ ; $\overline{DODS} = HIGH$ | IGCHF | _ | -4,6 | _ | μΑ | | at I <sub>DET</sub> > I <sub>refn</sub> ; DODS = HIGH | IGCHF | _ | -4,6 | _ | μΑ | | at $I_{DET} < I_{refn}$ ; $\overline{DODS} = HIGH$ | IGCHF | _ | 94 | _ | μΑ | | HFD output (pin 19) | | | | | | | Output voltage LOW<br>at I <sub>HFD</sub> = 400 $\mu$ A (sink current);<br>I <sub>DET</sub> < 0,5 I <sub>refp</sub> | V <sub>HFD</sub> | _ | V <sub>GND</sub> +0,1 | V <sub>GND</sub> +0,4 | v | | Output voltage HIGH | | | | | | | at I <sub>HFD</sub> = 50 $\mu$ A (source current);<br>I <sub>DET</sub> > 0,5 I <sub>refp</sub> | V <sub>HFD</sub> | V <sub>GND</sub> +2,4 | V <sub>GND</sub> +9,9 | _ | v | | Output sink current | | | 1.5 | | | | at I <sub>DET</sub> = 0 | lHFD | _ | 1,5 | _ | mA | | Output source current at IDET > 0,5 I <sub>refp</sub> | luce | | _108 | _ | μΑ | | Delay time (note 2) | <sup>1</sup> HFD | | 15 | | μS | | Delay time (note 2) | $\tau_1, \tau_2$ | | 13 | | μ | # CHARACTERISTICS (continued) | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | L.F. photo diode inputs (pins 7 to 10) (values given for each input) | | THE REAL PROPERTY AND ADDRESS OF THE PARTY | . * | | | | D.C. voltage level | $V_{D}$ | _ | 1,5 | <u> </u> | ٧ | | Input current range | 1 <sub>D</sub> | 0 | _ | 6 | μΑ | | Input impedance at 1 MHz; $I_D = 1 \mu A$ | Z <sub>D</sub> | _ | 2 | _ ' | kΩ | | Gain control (pin 13) | | | | | | | Input voltage for:<br>minimum I.f. gain | V <sub>GCLF</sub> | _ | 3 | _ | V | | maximum I.f. gain | VGCLF | | V <sub>DD</sub> –1,5 | _ | V | | Input impedance | ZGCLF | _ | 4 | _ | MΩ | | Output current (note 3) | GOLIT | | | | | | at I <sub>DET</sub> < 0,625 I <sub>refp</sub> | IGCLF | _ | -0,11 <sub>Bqc</sub> | _ ` | μΑ | | at $I_{DET} > 0.625 I_{refp}$<br>$I_{D1} = I_{D2} = I_{D3} = I_{D4} = 0$ | <sup>I</sup> GCLF | _ | -1,11 <sub>Bgc</sub> | | μΑ | | at $I_{DET} > 0.625 I_{refp}$<br>$I_{D1} = I_{D2} = I_{D3} = I_{D4} = 1 \mu A$ | IGCLF | · _ | M <sub>4</sub> –2,11 <sub>Bgc</sub> | <del>-</del> | μΑ | | Re1, Re2 outputs (pin 11, pin 12) | - | | | | | | Output current (see Fig. 9) | | | | | | | at $I_{D1} = I_{D2} = 0$ ; $I_{D3} = I_{D4} = 1 \mu A$ ;<br>$V_{GCLF} = V_{DD}$ | I <sub>Re2</sub> | _ | 136 | 170 | μΑ | | at $I_{D1} = I_{D2} = I_{D3} = I_{D4} = 0$ ;<br>$V_{GCLF} = V_{DD}$ | I <sub>Re2</sub> | _ | 0 | — — — — — — — — — — — — — — — — — — — | μΑ | | at $I_{D1} = I_{D2} = 1 \mu A$ ; $I_{D3} = I_{D4} = 0$ ; $V_{GCLF} = V_{DD}$ | I <sub>Re1</sub> | | 136 | 170 | μA | | at $I_{D1} = I_{D2} = I_{D3} = I_{D4} = 0$ ;<br>$V_{GCLF} = V_{DD}$ | l <sub>Re1</sub> | _ | 0 | | μΑ | | Output voltage | | | | | : . | | at $V_{GCLF} = V_{DD}$ ; $I_{Re1} = 150 \mu A$ | V <sub>Re1</sub> | - | V <sub>BB</sub> + 1,4 | - | V | | at $V_{GCLF} = V_{DD}$ ; $I_{Re2} = 150 \mu\text{A}$ | V <sub>Re2</sub> | _ | V <sub>BB</sub> + 1,4 | _ | V | | Output impedance (pin 11) | Z <sub>Re1</sub> | _ | 5 | | МΩ | | Output impedance (pin 12) | Z <sub>Re2</sub> | - | 5 | - taresini<br>Historia | MΩ | | LPF output (pin 14) | | | | | | | D.C. voltage level | V <sub>LPF</sub> | | 3 | - 1 3 3 3 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 4 5 1 | V | | Input impedance | Z <sub>LPF</sub> | 1 | 2 | | kΩ | | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------------------------------------------------------|--------------------|----------------------|------|------------------------|-----------| | FElag output (pin 6) | | | | | | | Output voltage | | | | | | | at $V_{Sc} = V_{GCLF} = V_{DD}$ ; $I_{FElag} = +100 \mu A$ | VFElag | _ | _ | V <sub>BB</sub> + 1 | ٧ | | at $V_{Sc} = V_{GCLF} = V_{DD}$ ; $I_{FElag} = -100 \mu A$ | V <sub>FElag</sub> | V <sub>DD</sub> –1,5 | _ | | ٧ | | Output impedance | Z <sub>FElag</sub> | _ | 4 | _ | $M\Omega$ | | Output current (Fig. 10) | 1 -1-3 | | | | | | at $I_{D1} = I_{D2} = I_{D3} = I_{D4} = 1 \mu A;$<br>$V_{Sc} = V_{DD}$ | <br> FElag | _ | 0 | _ | μΑ | | at $I_{D1} = I_{D4} = 1 \mu A$ ; $I_{D2} = I_{D3} = 1 \mu A$ ;<br>$V_{Sc} = V_{DD}$ | <sup>I</sup> FElag | _ | -130 | _ | μΑ | | at $I_{D1} = I_{D4} = 1 \mu A$ ; $I_{D2} = I_{D3} = 2 \mu A$ ; $V_{Sc} = V_{BB} + 0.7 V$ | l FElag | _ | 0 | - , | μΑ | | at $I_{D1} = I_{D4} = 2 \mu A$ ; $I_{D2} = I_{D3} = 1 \mu A$ ;<br>$V_{Sc} = V_{DD}$ | <sup>I</sup> FElag | _ | 130 | _ | μΑ | | at $I_{D1} = I_{D4} = 2 \mu A$ ; $I_{D2} = I_{D3} = 1 \mu A$ ;<br>$V_{Sc} = V_{BB} + 0.7 V$ | IFElag | _ | 0 | _ | μΑ | | FE output (pin 5) | | | | | | | Output voltage | | | | | | | at $V_{Sc} = V_{GCLF} = V_{DD}$ ; $I_{FE} = + 100 \mu A$ | VFE | _ | _ | V <sub>BB</sub> + 1 | V | | at $V_{Sc} = V_{GCLF} = V_{DD}$ ; $I_{FE} = -100 \mu A$ | VFE | V <sub>DD</sub> −1,5 | _ | _ | V | | Output impedance | Z <sub>FE</sub> | _ | 4 | _ | MΩ | | Output current (see Fig. 10) | | | | | | | at $I_{D1} = I_{D2} = I_{D3} = I_{D4} = 1 \mu A;$<br>$V_{Sc} = V_{DD}$ | IFE | _ | 0 | _ | μΑ | | at $I_{D1} = I_{D4} = 1 \mu A$ ; $I_{D2} = I_{D3} = 2 \mu A$ ;<br>$V_{Sc} = V_{DD}$ | IFE | _ | -66 | _ | μΑ | | at $I_{D1} = I_{D4} = 2 \mu A$ ; $I_{D2} = I_{D3} = 1 \mu A$ ;<br>$V_{Sc} = V_{DD}$ | IFE | _<br>_ | 66 | _ | μΑ | | at $I_{D1} = I_{D2} = I_{D3} = I_{D4} = 1 \mu A;$<br>$V_{Sc} = V_{BB} + 0.7 V; V_{Si} = LOW$ | IFE | _ | -300 | _ | μΑ | | at $I_{D1} = I_{D2} = I_{D3} = I_{D4} = 1 \mu A$ ;<br>$V_{Sc} = V_{BB} + 1.4 V$ ; $V_{Si} = LOW$ | IFE | _ | -100 | <b>–</b> | μΑ | | DODS logic input (pin 24) | | | | | | | Switching levels | | | | | | | input voltage LOW | VDODS | _ | _ | V <sub>GND</sub> + 0,8 | V | | input voltage HIGH | VDODS | V <sub>GND</sub> + 2 | _ | _ | V | | Input source current | IDODS | _ | -29 | _ | μΑ | | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------------------------------------------------------|------------------|------------------------|-----------|------------------------|--------------| | Starting input (pin 25) | | : | | | | | Output voltage<br>at V <sub>Si</sub> = LOW | V <sub>Sc</sub> | _ | _ | V <sub>BB</sub> + 0,7 | V | | at V <sub>Si</sub> = HIGH | V <sub>Sc</sub> | V <sub>DD</sub> 0,5 | _ | _ , | ٧ | | Output source current at V <sub>Si</sub> = LOW | I <sub>Sc</sub> | . <del></del> | <b>-1</b> | <u>-</u> . | μΑ | | Output sink current at $V_{Si}$ = HIGH | I <sub>Sc</sub> | _ | 1,2 | <u>-</u> | mA | | Si logic input (pin 20) | | | | | | | Switching levels input voltage LOW | V <sub>Si</sub> | _ | | V <sub>GND</sub> + 0,8 | , <b>V</b> , | | input voltage HIGH | VSi | V <sub>GND</sub> + 2 | _ | _ | V | | Input source current | ISi | _ | -29 | <u> </u> | μΑ | | TL logic output (pin 18) | | | | | | | Output voltage level LOW (see Table 1) at $I_{\overline{TL}} = 400 \ \mu A$ (sink current) | VTL | _ | _ | V <sub>GND</sub> + 0,4 | V | | Output voltage level HIGH (see Table 1) at $I_{\overline{TL}} = 50 \ \mu\text{A}$ (source current) | VTL | V <sub>GND</sub> + 2,4 | _ | - | V | | Output sink current at $V\overline{TL} = LOW$ | ITL | | 2 | _ | mA | | Output source current at $V_{\overline{TL}} = HIGH$ | I <del>TL</del> | _ | _100 | | μΑ | | Delay times (note 4) | τ3, τ4 | _ | 15 | _ | μs | | Delay times (note 4) | $\tau_5, \tau_6$ | | 15 | - | μs | | RD logic output (pin 21) | | | | | | | Output voltage level LOW (see Table 2) at $I_{RD}$ = 400 $\mu$ A (sink current | V <sub>RD</sub> | _ | _ | V <sub>GND</sub> + 0,4 | v | | Output voltage level HIGH (see Table 2) at $I_{RD}$ = 50 $\mu$ A (source current; | | | | | | | $V_{Sc} = 3 \text{ V}; V_{Si} = \text{LOW}$ | $V_{RD}$ | V <sub>GND</sub> + 2,4 | - | | V | | Output sink current at $V_{Sc} = V_{DD}$ ; $V_{Si} = HIGH$ | I <sub>RD</sub> | | 2,9 | | mA | | Output source current at V <sub>Sc</sub> = V <sub>DD</sub> ; V <sub>Si</sub> = LOW | I <sub>RD</sub> | | -105 | | μΑ | | parameter | symbol | min. | typ. | max. | unit | |-------------------------------------------------------------------------------------------------------|----------------|---------------------|----------------|----------------------------|------| | LO output (pin 17) (see Figs 11 and 12) | | | | | | | Output voltage (V <sub>DD</sub> - V <sub>LO</sub> ) | VLO | 0,5 | _ | 25 | V | | Output impedance | IZLOI | _ | 95 | | kΩ | | Output leakage current at $V_{S_i}$ = HIGH | LO | _ | _ | -10 | μА | | Maximum output current at $V_{Si} = LOW$ | LO | - | -4,5 | _ | mA | | LM input (pin 16) (see Figs 11 and 12) | | | | | | | Input voltage ( $V_{LM} - V_{GND}$ ) (closed loop conditions) | VLM | 170 | 188 | 220 | mV | | Input bias current | ILM | | _ | -2 | μΑ | | H.F. part | | | | | | | D.C. characteristics | | | | | | | G1 = $\frac{\Delta V_{\text{HFout}}}{\Delta I_{\text{HFin}}}$ ; $ I_{\text{HFin}} \le 1 \mu\text{A}$ | | | | | | | at $\Delta I_{HFin}$ = 1 $\mu$ A; $V_{GCHF}$ = 6,3 $V$ | G1(max) | | 45 ⋅ 10⁴ | | V/A | | at $\Delta I_{HFin}$ = 1 $\mu$ A; $V_{GCHF}$ = 2,8 V A.C. characteristics (see Fig. 13) | G1(min) | _ | 0 | | V/A | | G2 = $20 \log \frac{V_{01}}{V_{02}}$ ; (note 5) | G2 | | 6 | _ | dB | | Phase of input/output signal at 1 MHz (note 6) | $\phi$ | <u>:</u> | π/2 | | rad. | | Group delay (note 6) at $f_{HFin} = 300 \text{ kHz} + \Delta f$ | τ300 | | 270 | | ns | | Flatness (note 6)<br>between 0,1 and 1 MHz | $\Delta \tau$ | | 0 | | ns | | LF part | | i ya | | 1 1 1 1 1 1 1 1 1 | | | Maximum d.c. gain (note 7; Fig. 9) | | | | | | | for: $A_1 = \frac{1_{Re2}}{1_{D3} + 1_{D4}} $ ; | | | | nstigenera<br>Notes of the | | | I <sub>D1</sub> = I <sub>D2</sub> = 0; V <sub>GCLF</sub> = 6,3 V | | | | 3 | | | at $I_{D3} = 0 \mu A$ ; $I_{D4} = 1 \mu A$ | A <sub>1</sub> | | 68 | white | | | at $I_{D3} = 1 \mu A$ ; $I_{D4} = 0 \mu A$ | A <sub>1</sub> | M <sub>2</sub> -10% | M <sub>2</sub> | M <sub>2</sub> + 10% | | | for: $A_2 = \frac{I_{Re1}}{I_{D1} + I_{D2}} ;$ | | | | | | | $I_{D3} = I_{D4} = 0$ ; $V_{GCLF} = 6.3 \text{ V}$ | | | | | | | at $I_{D1} = 0 \mu A$ ; $I_{D2} = 1 \mu A$ | A <sub>2</sub> | M <sub>2</sub> -10% | M <sub>2</sub> | M <sub>2</sub> + 10% | - | | at $I_{D1} = 1 \mu A$ ; $I_{D2} = 0 \mu A$ | A <sub>2</sub> | M <sub>2</sub> -10% | M <sub>2</sub> | M <sub>2</sub> + 10% | | | parameter | symbol | min. | typ. | max. | unit | |-----------------------------------------------------------------------------------|------------------|---------------------|--------------|----------------------|------| | LF part (continued) | | | | | | | Minimum d.c. gain (note 8; Fig. 9) | | | | | | | for: $A_3 = \frac{ R_{e2} }{ D_3 + D_4 } $ ; | | | | | | | I <sub>D1</sub> = I <sub>D2</sub> = 0; V <sub>GCLF</sub> = 3,0 V | | | | | | | at $I_{D3} = 0 \mu A$ ; $I_{D4} = 1 \mu A$ | A <sub>3</sub> | _ | 0,5 | | | | at $I_{D3} = 1 \mu A$ ; $I_{D4} = 0 \mu A$ | A <sub>3</sub> | M <sub>3</sub> -10% | М3 | $M_3 + 10\%$ | | | for: $A_4 = \frac{ Re1 }{ D1 + D2 } $ ; | | | | | | | $I_{D4} = I_{D3} = 0$ ; $V_{GCLF} = 3.0 \text{ V}$ | | | | | | | at $I_{D1} = 0 \mu A$ ; $I_{D2} = 1 \mu A$ | A <sub>4</sub> | M <sub>3</sub> -10% | M3 | M <sub>3</sub> + 10% | | | at $I_{D1} = 1 \mu A$ ; $I_{D2} = 0 \mu A$ | A <sub>4</sub> | M <sub>3</sub> –10% | M3 | M <sub>3</sub> + 10% | | | A.C. gain (note 9; Fig. 14) | | | | | | | for G4 = 20 log P1; $I_{D3} = I_{D4} = 0$ | 64 | | 2.2 | | -ID | | at $I_{D1} = 0$ ; $I_{D2(p-p)} = 1 \mu A$ | G4 | | -3,3<br>-3,3 | | dB | | at $I_{D1(p-p)} = 1 \mu A$ ; $I_{D2} = 0$<br>A.C. gain (note 10; Fig. 14) | G4 | _ | -3,3 | | dB | | for G5 = 20 log P2; $I_{D1} = I_{D2} = 0$ | | | | | | | at $I_{D3} = 0$ ; $I_{D4(p-p)} = 1 \mu A$ | G5 | | -3,3 | | dB | | at $I_{D3}(p-p) = 1 \mu A$ ; $I_{D4} = 0$ | G5 | | -3,3 | | dB | | στ·D3(ρ-ρ) · μ/ (/ D4 · σ | | | 0,0 | | u.b | | Reference current (closed loop conditions; see Fig. 15) | | | | | | | $I_{ret} = I_{Re1} + I_{Re2}$<br>at $I_{D1} = I_{D2} = I_{D3} = I_{D4} = 2 \mu A$ | I <sub>ret</sub> | _ | 200 | · | μΑ | | Laser supply | | | | | | | Transconductance | | | | | | | For d.c. (note 11) | | | | | | | at V <sub>S1</sub> = LOW | GLDC | _ | 0,5 | | A/V | | at V <sub>Si</sub> = HIGH | G <sub>LDC</sub> | _ | 0 | <u> </u> | A/V | | For a.c. (note 12) | 11 | | | | | | delay time | τ11 | <u> </u> | tbf | | ns | ## Notes to the characteristics - H.F. part output voltage and output impedance for closed loop conditions: f<sub>HFin</sub> = 0,1 to 1 MHz. M<sub>1</sub> is the measured value of V<sub>O1</sub>. - 2. HFD delay times $\tau_1$ and $\tau_2$ measured as shown in Fig. 4. Fig. 4 Delay time $\tau$ between IDET and VHFD. 3. $$M_4 = \frac{(I_{D1} + I_{D2} + I_{D3} + I_{D4})}{2}$$ . $M_2$ ; ( $M_2$ see note 7) with $I_{D1} = I_{D2} = I_{D3} = I_{D4} = 1$ $\mu$ A and Re1, Re2 connected to 1.5 V. 4. $\overline{\text{TL}}$ delay times $\tau_3$ , $\tau_4$ , $\tau_5$ and $\tau_6$ measured as shown in Fig. 5. Fig. 5 Delay times between IDET and VTL. 5. Voltage output signal $V_{O1}$ measured at $f_{HFin}$ = 100 kHz; $I_{HFin(p-p)}$ = 3 $\mu$ A; $V_{GCHF}$ = 6,3 V. Voltage output signal $V_{O2}$ measured at $f_{HFin}$ = 1 MHz; $I_{HFin(p-p)}$ = 3 $\mu$ A; $V_{GCHF}$ = 6,3 V. # Notes to the characteristics (continued) 6. Phase of input/output signal, group delay and flatness measured at $I_{HFin(p-p)} = 1 \mu A$ ; $V_{GCHF} = 6.3 \text{ V}$ . Group delay: $$\tau = \frac{d\phi}{dw}$$ ; $\Delta f \approx 50 \text{ kHz}$ . Flatness: $\Delta \tau = \tau_{\text{max}} - \tau_{\text{min}}$ . - 7. M<sub>2</sub> is the measured value of A<sub>1</sub> = $\left| \frac{I_{Re2}}{I_{D3} + I_{D4}} \right|$ for $I_{D1} = I_{D2} = I_{D3} = 0$ ; $I_{D4} = 1 \mu A$ and $V_{GCLF} = 6.3 V$ . - 8. M<sub>3</sub> is the measured value of A<sub>3</sub> = $\left| \frac{I_{Re2}}{I_{D3} + I_{D4}} \right|$ for $I_{D1} = I_{D2} = I_{D3} = 0$ ; $I_{D4} = 1 \mu A$ and $V_{GCLF} = 3.0 \text{ V}$ . - 9. P1 is the measured value of $\frac{I_{Re1}(1)}{I_{D1}(1) + I_{D2}(1)} \cdot \frac{I_{D1}(2) + I_{D2}(2)}{I_{Re1}(2)}$ Where: - (1) are the current levels at $f_i = 25 \text{ kHz}$ . - (2) are the current levels at $f_i = 1 \text{ kHz}$ . Measured taken at $V_{GCLF} = 6.3 \text{ V}$ . - 10. P2 is the measured value of $\frac{I_{Re2}(1)}{I_{D3}(1) + I_{D4}(1)} \cdot \frac{I_{D3}(2) + I_{D4}(2)}{I_{Re2}(2)}$ Where: - (1) are the current levels at $f_i = 25 \text{ kHz}$ . (2) are the current levels at $f_i = 1 \text{ kHz}$ . Measured taken at V<sub>GCLF</sub> = 6,3 V. 11. Laser supply transconductance for d.c. $$G_{LDC} = \frac{\Delta I_{LO}}{\Delta V_{LM}} (0 < -I_{LO} < 2 \text{ mA}).$$ 12. Laser supply transconductance for a.c. $$G_{LAC} = G_{LDC} \cdot \frac{1}{1 + S \cdot \tau 11}$$ Where: S is the laplace operator in the frequency domain. 13. $M_5$ is the measured value of $I_{refp}$ . Table 1 Test conditions for track loss output (TL) | 1:4: | 5000 | in | output level | | |------------|------|--------------------------|--------------------------|------| | conditions | DODS | I <sub>D(tot)</sub> | IDET | TL | | 1 | HIGH | < 4,9 I <sub>Bgc</sub> | independent | HIGH | | 2 | HIGH | $> 5.1 I_{Bac}$ | 10% of I <sub>refp</sub> | HIGH | | 3 | HIGH | > 5,1 $ $ <sub>Bac</sub> | 30% of I <sub>refp</sub> | LOW | | 4 | HIGH | > 5,1 I <sub>Bac</sub> | 70% of I <sub>refp</sub> | HIGH | | 5 | LOW | < 4,9 I <sub>Bac</sub> | independent | HIGH | | 6 | LOW | $>$ 5,1 $ _{Bac}$ | 10% of I <sub>refp</sub> | LOW | | 7 | LOW | $> 5.1 l_{Bac}$ | 30% of I <sub>refp</sub> | LOW | | 8 | LOW | > 5,1 I <sub>Bgc</sub> | 70% of I <sub>refp</sub> | HIGH | #### Where: DODS = HIGH $\overline{\text{DODS}} \geqslant V_{\text{GND}} + 2.4 \text{ V}.$ DODS = LOW $\overline{\text{DODS}} \leqslant \text{V}_{GND} + \text{0.8 V}.$ $I_{D(tot)} = (I_{D1} + I_{D2} + I_{D3} + I_{D4}) \cdot G3 \cdot G4 \cdot G5.$ For G3, G4, G5 see transfer functions description of TDA5708. Table 2 Test condition for ready output (RD) | conditions | inp | output level | | |------------------|---------------------------------------------------------------------------------------------------------------------|----------------------------|---------------------------| | Conditions | V <sub>Sc</sub> | V <sub>Si</sub> | RD | | 1<br>2<br>3<br>4 | $ \geqslant 4V_j + V_{OFF} $ $ \leqslant 4V_j - V_{OFF} $ $ \geqslant 4V_j + V_{OFF} $ $ \leqslant 4V_j - V_{OFF} $ | HIGH<br>HIGH<br>LOW<br>LOW | LOW<br>LOW<br>HIGH<br>LOW | # Where: $V_{OFF} \approx 120 \text{ mV}.$ $V_i$ is the junction voltage (0,7 V typ.). Fig. 6 Test circuit for HF-part; closed-loop condition. Condition: $\overline{\text{DODS}}$ = LOW; $V_{GCHF}$ = 2,8 to 6,3 V. Fig. 7 Test circuit for positive reference current ( $I_{refp}$ ). Condition: $\overline{DODS}$ = LOW; $V_{GCHF}$ = 2,8 to 6,3 V. Fig. 8 Test circuit for negative reference current ( $I_{refn}$ ). Fig. 9 Test circuit for output current I<sub>Re1</sub> and I<sub>Re2</sub>. Fig. 10 Test circuit for output current IFE and IFElag. Fig. 11 Test circuit for $V_{LM}$ ( $V_{refi} \approx V_{LM})$ and $I_{LM}.$ Fig. 12 Test circuit for $V_{LO}$ and $I_{LO}$ . Fig. 13 Test circuit for HF part; a.c. characteristics. Fig. 14 Test circuit for LF part; a.c. gain. Fig. 15 Test circuit for total reference current I<sub>ret</sub>. # DEVELOPMENT DATA This data sheet contains advance information and specifications are subject to change without notice. # RADIAL ERROR SIGNAL PROCESSOR FOR COMPACT DISC PLAYERS #### GENERAL DESCRIPTION The TDA5709 is a bipolar integrated circuit which provides control signals for the radial motor. These control signals are generated from radial error signals received from a photo-diode signal processor (TDA5708), and velocity control signals from the control processor. #### **Features** - Tracking error processor with automatic asymmetry control - A.G.C. circuitry with automatic start-up and wobble generator - Tracking control for fast forward/reverse scan, search, repeat and pause functions - TTL compatible digital input/output - Digitalized tracking error signal - Possibility for car application #### QUICK REFERENCE DATA | Supply voltage range | $v_{DD} - v_{BB}$ | 8 to 13 V | | |-------------------------------------|-------------------|---------------|---| | Quiescent supply current | IQ | typ. 6 m | Α | | Operating ambient temperature range | $T_{amb}$ | -30 to +85 °C | 2 | #### **PACKAGE OUTLINE** 20-lead DIL; plastic (SOT-146). Fig. 1 Block diagram. | | PIN DESC | RIPTION | | |------------------|----------|---------------------|-------------------------------------------------------------------------| | | Pin No. | Symbol | Description | | | 1 | Re2 | Input for amplified currents from photo diodes D1 and D2 | | | 2 | $C_{HPF}$ | High-pass filter for Re1 and Re2, used for radial offset control | | | 3 | REdig | Digital output of sign (Re2 - Re1) | | | 4 | Coffset | Offset control input for radial offset | | | 5 | Cagc | Gain control input for radial error signal | | | 6 | $V_{DD}$ | Positive supply voltage | | | 7 | REout | Current output of amplified (Re2 - Re1) input currents | | | 8 | RElag | Voltage output of integrated (Re2 - Re1) input currents | | | 9 | $C_{lag}$ | Integrator capacitor for (Re1 $-$ Re2) input currents | | | 10 | DAC | Current output for track jumping (3½ bits) | | | 11 | $V_{BB}$ | Negative supply connection (also substrate connection) | | | 12 | во ) | | | | 13 | В1 | Input control bits for off-, catch-, play-status and DAC output current | | _ | 14 | B2 | input control bits for on-, catche, play-status and DAC output current | | ۲۲ | 15 | В3 | | | Δ. | 16 | Rosc | Biassing resistor for oscillator frequency and internal amplitude | | Ä | 17 | $V_{ref}$ | Intermediate supply voltage | | PM | 18 | Cosc2 | Executing consists a few conflictors | | 2 | 19 | C <sub>osc1</sub> ∫ | Frequency setting capacitors for oscillator | | DEVELOPMENT DATA | 20 | Re1 | Input for amplified currents from photo-diodes D3 and D4 | | ш | | | | Fig. 2 Pinning diagram. ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) Supply voltage range $(V_{DD} - V_{BB})$ pin 6 – pin 11 $V_{DD}$ – $V_{BB}$ –0,3 to +13 $V_{DD}$ Total power dissipation $P_{tot}$ see Fig. 3 Storage temperature range $T_{stg}$ -55 to +150 °C Operating ambient temperature range $T_{amb}$ -30 to +85 °C Operating junction temperature $T_{i}$ max. 150 °C ## THERMAL RESISTANCE From junction to ambient $R_{th j-a} = 72 \text{ K/W}$ Fig. 3 Power derating curve. # CHARACTERISTICS $V_{DD}$ = +5 V; $V_{BB}$ = -5 V; $T_{amb}$ = 25 °C; $V_{ref}$ = 0 V; $R_{osc}$ = 24 k $\Omega$ ; all voltages with respect to $V_{ref}$ ; unless otherwise specified. | parameter | symbol | min. | typ. | max. | unit | |-----------------------------------------------------|----------------|------------------------|--------------|------------------------|------| | Supplies | | | | | | | Supply voltage | | | | | | | pin 6 — pin 11 (V <sub>DD</sub> — V <sub>BB</sub> ) | | 8 | _ | 13 | V | | pin 17 — pin 11 ( $V_{ m ref}$ — $V_{ m BB}$ ) | | 4,5 | 5,0 | 5,5 | V | | Quiescent supply current | ΙQ | _ | 6 | _ | mA | | REdig output (pin 3) | | | | | | | Output voltage level | | | | | | | HIGH (note 1; C) | $V_{REdig}$ | V <sub>ref</sub> + 2,4 | <del>-</del> | _ | V | | LOW (note 1; A) | VREdig | V <sub>ref</sub> -0,3 | - | V <sub>ref</sub> + 0,4 | V | | LOW (note 1; B) | VREdig | V <sub>BB</sub> | - | V <sub>BB</sub> + 0,4 | V | | Output current | | | | | | | sink current (note 1; A or B) | REdig | 400 | - | _ | μΑ | | source current (note 1; C) | REdig | - | -150 | -50 | μΑ | | Digital inputs (pins 12 to 15) | | | | | | | B0, B1, B2 and B3 | | | | | | | Input voltage HIGH (note 2) | V <sub>B</sub> | V <sub>ref</sub> + 2 | _ | $V_{DD}$ | V | | Input voltage LOW (note 2) | V <sub>B</sub> | V <sub>BB</sub> + 2 | - | V <sub>ref</sub> + 0,8 | V | | Input voltage HIGH (note 3) | VB | V <sub>BB</sub> + 2 | _ | $V_{DD}$ | V | | Input voltage LOW (note 3) | V <sub>B</sub> | V <sub>BB</sub> −0,3 | _ | V <sub>BB</sub> + 0,8 | V | | Input current | | | | | | | at V <sub>B</sub> = HIGH | 1 <sub>B</sub> | - | 0 | _ | μΑ | | at $V_B = LOW$ | IB | | - | -10 | μΑ | | DAC output (pin 10) | | | | | - | | Output voltage range | | | | | | | at $I_{DAC} = + 150 \mu A$ (sink current) | VDAC | V <sub>BB</sub> + 1,5 | - | $V_{DD}$ | V | | at $I_{DAC} = -150 \mu A$ (source current) | VDAC | V <sub>BB</sub> | - | V <sub>DD</sub> –1 | ٧ | | Output impedance | | | | | | | at I <sub>DAC</sub> = 200 $\mu$ A | ZDAC | - | 50 | - | MΩ | | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------------------------------------------|---------------------------------------|-------|-----------------------|-------|------| | DAC output (continued) | | | | | | | Ratio of output current | | | | | | | pin 10 to pin 16 (see Table 1) | 110/116 | 3,6 | 4 | 4,4 | | | | | -4,6 | -4 | -3,4 | | | | | 0,9 | 1 | 1,1 | | | | - | -1,2 | _1 | -0,8 | | | | | 0,68 | 0,75 | 0,82 | | | | | -0,86 | -0,75 | -0,64 | | | | | 0,45 | 0,5 | 0,55 | | | | | -0,58 | -0,5 | -0,42 | | | | | 0,23 | 0,25 | 0,27 | | | | | -0,29 | -0,25 | -0,2 | | | Analogue input (pin 16) | | | | | - | | Input voltage level | V <sub>Rosc</sub> | | V <sub>BB</sub> + 1,2 | _ | V | | Input current level | I <sub>Rosc</sub> | _ | -50 | - | μΑ | | Radial error inputs | | | , | | | | (Re1 pin 20, Re2 pin 1) | | | | | | | Input voltage level | | | | | | | at $I_{Re1}$ , $I_{Re2} = -105 \mu\text{A}$ | V <sub>Re1</sub> , V <sub>Re2</sub> | - | V <sub>BB</sub> + 1,4 | - | V | | Input current | I <sub>Re1</sub> , I <sub>Re2</sub> | _ | 105 | _ | μΑ | | Input impedance | Z <sub>Re1</sub> , Z <sub>Re2</sub> | - | 1 | _ | kΩ | | Gain control input (pin 5) | | | | | | | Input voltage for | | | | | | | minimum radial gain | V <sub>Cagc</sub> | - | V <sub>BB</sub> + 3,5 | _ | V | | maximum radial gain | V <sub>Cagc</sub> | - | V <sub>BB</sub> + 5,5 | - | V | | Input impedance | Z <sub>Cagc</sub> | _ | 20 | - | ·MΩ | | Offset control (pin 4) | | | | | | | Output current | | | | | | | at $I_{Re1} = I_{Re2} = -105 \mu A;$<br>$V_{Cosc1} = V_{Cosc2} = V_{ref}$ | -ICoffset | _ | 0,25 | | μΑ | | Input voltage for maximum amplification Re1 | V <sub>Coffset</sub> | _ | V <sub>ref</sub> -1 | _ | V | | minimum amplification Re2 | VCoffset | _ | V <sub>ref</sub> -1 | _ | V | | minimum amplification Re1 | V <sub>Coffset</sub> | - | V <sub>ref</sub> + 1 | _ | V | | maximum amplification Re2 | VCoffset | - | V <sub>ref</sub> + 1 | _ | V | | Input impedance | ZCoffset | | 30 | | MΩ | | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------------------------|--------------------|-----------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------| | High-pass filter (pin 2) | | | | | | | Voltage level | | | | | | | at $I_{Re1} = I_{Re2} = 0$ | V <sub>HPF</sub> | | V <sub>BB</sub> + 2,8 | | V | | Impedance | Z <sub>HPF</sub> | | 5 | SMAM v. | kΩ | | Oscillator | | | | | | | (C <sub>oscl</sub> pin 19, C <sub>osc2</sub> pin 18) | | | | | İ | | Linear input voltage range | | | | | | | V <sub>Coscl</sub> , V <sub>Cosc2</sub> | V <sub>Cosc</sub> | V <sub>ref</sub> -2 | - | V <sub>ref</sub> + 2 | V | | RElag voltage output (pin 8) | | | | | | | Output voltage range | | | | | | | at $I_{RElag} = +200 \mu A$ (sink current) | V <sub>RElag</sub> | V <sub>BB</sub> + 1,5 | | $v_{DD}$ | V | | at $I_{RElag} = -200 \mu\text{A}$ (source current) | V <sub>RElag</sub> | V <sub>BB</sub> | | V <sub>DD</sub> -1 | V | | Maximum source current output | RElag | _ | 2,5 | | mA | | Maximum sink current output | RElag | - | 4 | - makes | mA | | Output impedance (f < 10 kHz) | | | | | | | with RElag switched on | Z <sub>RElag</sub> | | | 50 | Ω | | with RElag switched off | Z <sub>RElag</sub> | 1 | | - Control of o | МΩ | | REout push-pull current output (pin 7) | | | | 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | | Output voltage range | | | | | | | at IREout = + 40 $\mu$ A (sink current) | VREout | V <sub>BB</sub> + 1,5 | ar week | VDD | V | | at I <sub>REout</sub> = $-40 \mu$ A (source current) | VREout | $V_{BB}$ | - | V <sub>DD</sub> −1 | V | | Output impedance | ZREout | - Martin | 2 | Nagarine . | МΩ | | C <sub>lag</sub> push-pull current output/voltage<br>input (pin 9) | | | | | | | Output voltage range | | | | | | | at $I_{Clag} = +4 \mu A$ (sink current) | <sup>V</sup> Clag | V <sub>BB</sub> + 1,5 | | VDD | ٧ | | at $I_{Clag} = -4 \mu A$ (source current) | V <sub>Clag</sub> | V <sub>BB</sub> | | V <sub>DD</sub> -1,5 | ٧ | | Output impedance | Z <sub>Clag</sub> | _ | 15 | - | MΩ | | parameter | symbol | min. | typ. | max. | unit | |------------------------------------------------------|-------------------|--------------|--------------------|-----------|------| | TRANSFER SPECIFICATIONS | | | | | | | Oscillator (pins 19, 18) | | | | - | | | $(V_{osc1}, V_{osc2}: -2 V to + 2 V)$ | | | | | | | Transconductance factor | | | A CONTRACT | e strais | | | $\frac{I_{Cosc2}}{V_{Cosc1}} \cdot R_{osc}$ | | <del>-</del> | 0,48 | _ | | | $\frac{I_{Cosc1}}{V_{Cosc2}} \cdot R_{osc}$ | | _ | -0,48 | _ | | | Amplitude stabilization | | | | | | | $I_{osc1} = f(V_{osc1})$ at $V_{cosc2} = 0$ | | | | | - 2 | | V <sub>osc1</sub> = 0 V | I <sub>osc1</sub> | _ | 0,1 | | μΑ | | V <sub>osc1</sub> = + 0,87 V | losc1 | _ | $M_2 + 1,4$ | _ | μΑ | | $V_{osc1} = -0.87 \text{ V}$ | I <sub>osc1</sub> | - " | $M_2 - 1,4$ | _ | μΑ | | $V_{osc1} = + 1.2 V$ (note 4) | I <sub>osc1</sub> | - | M <sub>2</sub> | - | μΑ | | $V_{\text{osc1}} = -1.2 \text{ V}$ | I <sub>osc1</sub> | _ | M <sub>2</sub> | | μΑ | | V <sub>osc1</sub> = + 1,8 V | I <sub>osc1</sub> | ATRALETY . | M <sub>2</sub> 3,5 | ****** | μΑ | | $V_{\text{osc1}} = -1.8 \text{ V}$ | losc1 | without | $M_2 + 3,5$ | | μΑ | | Amplitude stabilization | | | | | | | $I_{osc2} = f(V_{osc2})$ at $V_{cosc1} = 0$ | | N | | | | | $V_{osc2} = 0 V$ | I <sub>osc2</sub> | - | 0,1 | - | μΑ | | $V_{osc2} = + 0.87 \text{ V}$ | losc2 | | $M_3 + 1.4$ | _ | μΑ | | $V_{osc2} = -0.87 \text{ V}$ | I <sub>osc2</sub> | - | $M_3 - 1,4$ | _ | μΑ | | $V_{osc2} = + 1.2 V$ (note 5) | I <sub>osc2</sub> | - | M3 | _ | μΑ | | $V_{osc2} = -1.2 V$ | I <sub>osc2</sub> | | M <sub>3</sub> | | μA | | $V_{osc2} = + 1.8 V$ | losc2 | - | $M_3 - 3.5$ | - | μΑ | | $V_{\rm osc2} = -1.8 \text{ V}$ | I <sub>osc2</sub> | - | $M_3 + 3,5$ | - | μΑ | | Transconductance factor | | | \$ 1 mg | | | | Clag | | | | | | | - 0801 | | | 2 | 1.8 N D + | | | with test on; radial off;<br>$I_{Re1} = I_{Re2} = 0$ | | - : :: | -0,08 | | | | | | 1 . | T | | | |------------------------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|----------|------| | parameter | symbol | min. | typ. | max. | unit | | Transconductance factor | | | | | | | $\frac{ C }{V_{osc1}} \cdot R_{osc}$ | | | | | | | 0301 | | | | | | | with lag on; radial on;<br>I <sub>Re1</sub> = I <sub>Re2</sub> = 0 | | _ | -0,08 | _ | | | | | Total Contract of the | | | | | Transconductance factor | | | | | | | Reout Rosc | - | | | | | | with radial on; $I_{Re1} = I_{Re2} = 0$ | | _ | 0 | _ | | | $\frac{I_{REout}}{V_{osc1}} \cdot R_{osc}$ | | | | | | | with radial on; $I_{Re1} = I_{Re2} = 0$ | | _ | 0,8 | - | | | Transconductance factor | | | | | | | $\frac{I_{\text{Coffset}}}{V_{\text{Cocc}}}$ · R <sub>osc</sub> | | | | | | | V <sub>Cosc2</sub> · R <sub>osc</sub> | | | | | | | with radial on; $I_{Re1} = I_{Re2} = 0$ at $I_{HPF} = 30 \mu A$ | | _ | 0,48 | _ | | | at I <sub>HPF</sub> = $0 \mu A$ | | _ | 0 | _ | | | at I <sub>HPF</sub> = $-30 \mu$ A | | _ | -0,48 | <u> </u> | | | with radial off; $I_{Re1} = I_{Re2} = 0$ at $I_{HPF} = 30 \mu A$ | | _ | 0 | - 4, | | | Transconductance factor | | | | | | | Coffset VCocci | | | | | | | V <sub>Cosc1</sub> · R <sub>osc</sub> | | | | | | | with radial on; $I_{Re1} = I_{Re2} = 0$ | | | | | | | at I <sub>HPF</sub> = $30 \mu A$ | | _ | 0 | _ | | | with radial off; $I_{Re1} = I_{Re2} = 0$<br>at $I_{HPF} = 30 \mu A$ | | - | 0,08 | _ | | | Transconductance factor | | | | - | | | l <sub>agc B</sub> | | | | | | | $\frac{\text{ragc}}{\text{V}_{\text{Cosc1}}} \cdot \text{R}_{\text{osc}}$ | | | | | | | with radial on; $V_{agc} = 0.5 \text{ V}$ ; | | | | | | | $V_{Coffset} = V_{Cosc2} = 0 V$<br>at $I_{Re1} = -150 \mu A$ ; $I_{Re2} = 0$ | | _ | -0,48 | | la t | | at $I_{Re1} = I_{Re2} = -100 \mu\text{A}$ | | _ | note 6 | _ | | | at $I_{Re1} = 0$ ; $I_{Re2} = -150 \mu\text{A}$ | | - | + 0,48 | | | | | | | | | | | parameter | symbol | min. | typ. | max. | unit | |-----------------------------------------------------------------------------------------------------------------------|---------------------|------|--------------|---------------------------------------|----------| | Transconductance factor | | | | .* | | | agc | | | | 100 | | | V <sub>Cosc2</sub> · R <sub>osc</sub> | | | | | | | | | | | | | | with radial on; V <sub>agc</sub> = 0,5 V; | | | | | | | $V_{\text{offset}} = V_{\text{Cosc}1} = 0 \text{ V}$<br>at $I_{\text{Re}1} = -150 \mu\text{A}$ ; $I_{\text{Re}2} = 0$ | | _ | -0,48 | _ | - | | at $I_{Re1} = I_{Re2} = -100 \mu\text{A}$ | | _ | 0 | _ | | | at $I_{Re1} = 0$ ; $I_{Re2} = -150 \mu\text{A}$ | | | +0,48 | | | | at 1Re1 = 0, 1Re2 = =130 μA | | _ | 1 0,40 | _ | | | Transfer C <sub>lag</sub> → RElag | | | | | | | <u> </u> | | | | | | | $\frac{V_{RElag}}{V_{Clas}}$ ; at frequencies < 10 kHz | | | | | | | Clay | | | The Aug N | | | | with lag short-circuit off; RElag output on | | _ | 1 | _ | 190 | | The lag output on | | | | | | | Slew rate | | | | | erifica. | | RElag amplifier | | | | 3 (S) | | | with lag short-circuit off; | | | 1 1 1 2 1 2 | | 1000 | | RElag output on | SR | - | 0,4 | _ | V/μs | | Switch lag short-circuit | | | | At A | | | $\Delta V_{Clag}$ | | | | Service Service | | | Impedance | | | | | | | ΔI <sub>Clag</sub> | | | Contract Art | | | | with lag short-circuit on; $ I_{Clag} < 10 \mu A$ | 17. 1 | _ | <u> </u> | 1 | kΩ | | • | Z <sub>lag sc</sub> | - | T. 7 | • • • • • • • • • • • • • • • • • • • | Kaz | | Offset V <sub>Clag</sub> - V <sub>ref</sub> | 1 2017 | | | | | | with lag short-circuit on; | IV | ' | 1.15:18 | 10 | m\/ | | $I_{Clag} = 0 \mu A$ | V <sub>RElag</sub> | - | - | 10 | mV | | Transfer resistance (Re1, Re2 to CHPF) | 1 | | | | | | ΔV <sub>CHPF</sub> | | | John J | V system | | | $\frac{\Delta(I_{Re1} + I_{Re2})}{\Delta(I_{Re1} + I_{Re2})}$ | | | 2,5 | | kΩ | | ner nez | : | | ghanyai | - VIII - E.L. | 55.4 V | | Gain (Re1, Re2 to REout) | | | | na Theat | li teri | | ΔI <sub>REout</sub> | 4 | | 44,000 | Sont like | | | Δ(I <sub>Re1</sub> - I <sub>Re2</sub> ) | | | | Senta | 145 | | with lag short-circuit on; radial on; | | | | gadis | | | $V_{\text{Coffset}} = V_{\text{osc1}} = V_{\text{osc2}} = 0 \text{ V}$ | | | V 6 + 8.00 | a Maria | | | V <sub>aqc</sub> = 0,5 V | | 1 1 | 5 | <u> </u> | time | | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------|----------------|----------|-------| | Offset current RE | | | | | | | Offset current with lag short-circuit on; radial on; VCoffset = V <sub>osc1</sub> = V <sub>osc2</sub> = 0 V V <sub>agc</sub> = 0,5 V | | | 0 | | μA | | at $I_{Re1} = I_{Re2} = 100 \mu\text{A}$ | <sup>I</sup> RE | | | | μ. | | Gain (Re1, Re2 to C <sub>agc</sub> ) | | | | | | | $\frac{\Delta I_{\text{Cagc}}}{\Delta (I_{\text{Re1}} - I_{\text{Re2}})} \text{ at } I_{\text{Re1}} = -104 \mu\text{A}$ | | | | | | | with lag short-circuit on; radial on; $V_{Coffset} = (see \ note \ 7);$ $V_{agc} = 0.5 \ V; \ V_{Cosc1} = 0 \ V;$ $V_{Cosc2} = 1.2 \ V;$ $\Delta(I_{Re1} - I_{Re2}) = 8 \ \mu A$ | | _ | 0,8 | _ | times | | $\frac{\Delta I_{\text{Cagc}}}{\Delta (I_{\text{Re1}} - I_{\text{Re2}})} \text{ at } I_{\text{Re2}} = -104 \mu\text{A}$ | | | | | | | with lag short-circuit on; radial on; $V_{Coffset} = (note\ 7);$ $V_{agc} = 0,5\ V;\ V_{Cosc1} = 0\ V;$ $V_{Cosc2} = 1,2\ V;$ $\Delta(I_{Re2} - I_{Re1}) = 8\ \mu A$ | | _ | -0,8 | | times | | Offset current I Cago | | | | | | | Offset current with lag short-circuit on; radial on; VCosc1 = 0 V; VCosc2 = 0 V Vagc = 0,5 V at I <sub>Re1</sub> = I <sub>Re2</sub> = -100 µA | <sup>I</sup> Cagc | | 0 | | μΑ | | Transconductance factor | | | e. Vi | ok i | | | ΔI <sub>RE</sub> · V <sub>RANGE</sub> | | | | | | | VCoffset with VCosc1 = VCosc2 = 0 V; radial on; Vagc = -3 V; | | | | | | | V <sub>RANGE</sub> = 1 V (internal);<br>I <sub>tot</sub> = I <sub>Re1</sub> + I <sub>Re2</sub><br>at I <sub>Re1</sub> = I <sub>Re2</sub> = -100 μA | | | 2,5 | | | | ΔI <sub>RE</sub> · V <sub>RANGE</sub> | | | -,- | | | | Itot · VCoffset | | | and the second | g y Mari | | | with $V_{Cosc1} = V_{Cosc2} = 0 V$ ;<br>radial on; $V_{aqc} = V_{BB}$ ; | 3 to 1 | | | * * | | | V <sub>RANGE</sub> = 1 V (internal);<br>I <sub>tot</sub> = I <sub>Re1</sub> + I <sub>Re2</sub> | | | | | | | at $I_{Re1} = I_{Re2} = -100 \mu\text{A}$ | | - | 0 | - | | | parameter | symbol | min. | typ. | max. | unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------|------|------|------| | Gain control current lagc | | | | | | | $ \begin{vmatrix} I_{agc} \\ with V_{Cosc1} = V_{Cosc2} = 0 \text{ V; } V_{agc} = 0,5 \text{ V;} \\ radial off; V_{Coffset} = 0 \text{ V} \end{vmatrix} $ | - | | | | | | at $I_{REtot} = 200 \mu A$ ; $I_{Re1} - I_{Re2} = 35 \mu A$ | lagc | - | 0 | - | μΑ | | at $I_{REtot} = 200 \mu A$ ; $I_{Re1} - I_{Re2} = 65 \mu A$ | l <sub>agc</sub> | _ | 50 | _ | μΑ | ## Notes to the characteristics - 1. REdig output conditions: - A: $I_{Re1} > I_{Re2} + 5 \mu A$ ; $V_{Coffset} = V_{ref}$ ; B0 and B1 and B2 and B3 $> V_{BB} + 2.0 V$ . - B: $I_{Re1} > I_{Re2} + 5 \mu A$ ; $V_{Coffset} = V_{ref}$ ; B0 or B1 or B2 or B3 $< V_{BB} + 0.8 V$ . - C: $I_{Re2} > I_{Re1} + 5 \mu A$ ; $V_{Coffset} = V_{ref}$ ; don't cares for B0, B1, B2 and B3. - 2. In the 'home' application all logical inputs B0, B1, B2 and B3 must be > VBB + 2 V. Fig. 4 TDA5709 'home' application. 3. In the 'car' application one or more of the logical inputs B0, B1, B2, B3 must be < $V_{BB}$ + 0,8 $V_{CB}$ Fig. 5 TDA5709 'car' application. - 4. $M_2$ is the measured value of $I_{osc1}$ at $V_{osc1} = 0$ V. - 5. M<sub>3</sub> is the measured value of $I_{osc2}$ at $V_{osc2} = 0 \text{ V}$ . - 6. Parabolic curve. - 7. $V_{Coffset}$ must be adjusted so that $I_{Clag} = 4 \mu A$ . Fig. 6 Amplitude stabilization (typical curve). Table 1 Truth table for DAC output current | type | DAC | | logical | inputs | | | in | ternal sw | itches | | |-----------------------------------------------------|----------------------------------------------------------------------|--------------------------------------|------------------------------------------------|-------------------------------------------|--------------------------------------|-----------------------------------------|-----------------------------------------|------------------------------------------------------------|-----------------------------------------|-----------------------------------------| | names | output<br>(μΑ)* | В0 | В1 | B2 | В3 | lag | lag<br>s/c | rad | test | output<br>RElag | | OFF CATCH PUSH (kick) PULL PULL PULL PULL PUSH PUSH | 0<br>0<br>200<br>200<br>50<br>37,5<br>25<br>12,5<br>50<br>37,5<br>25 | 0<br>0<br>0<br>0<br>0<br>0<br>0<br>0 | 0<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>0<br>0 | 0<br>0<br>1<br>1<br>0<br>0<br>1<br>1<br>0 | 0<br>1<br>0<br>1<br>0<br>1<br>0<br>1 | off | on<br>on<br>off<br>on<br>on<br>on<br>on | off<br>on<br>off<br>off<br>off<br>off<br>off<br>off<br>off | off | off | | PUSH<br>PULL | -12,5<br>200 | 1 | 0 | 1 | 1 0 | off<br>off | on<br>on | off<br>off | off<br>off | off | | (kick)<br>play | 200<br>0 | 1 | 1 | 0 | 1<br>0 | off<br>on | off<br>off | off<br>on | off<br>off | on<br>on | | test** | 0 | 1 | 1 | 1 | 1 | off | off | off | on | on | #### Where: 0 = input voltage LOW; 1 = input voltage HIGH. \* With $R_{osc} = 24 k\Omega$ . \*\* Non-proper operating of output REdig if the logical zero is close to VBB. # **FM RADIO CIRCUIT** #### **GENERAL DESCRIPTION** The TDA7000 is a monolithic integrated circuit for mono FM portable radios, where a minimum on peripheral components is important (small dimensions and low costs). The IC has an FLL (Frequency-Locked-Loop) system with an intermediate frequency of 70 kHz. The i.f. selectivity is obtained by active RC filters. The only function which needs alignment is the resonant circuit for the oscillator, thus selecting the reception frequency. Spurious reception is avoided by means of a mute circuit, which also eliminates too noisy input signals. Special precautions are taken to meet the radiation requirements. The TDA7000 includes the following functions: - R.F. input stage - Mixer - Local oscillator - I.F. amplifier/limiter - Phase demodulator - Mute detector - Mute switch ## **QUICK REFERENCE DATA** | Supply voltage range (pin 5) | VP | 2,7 | to 10 V | |---------------------------------------------------------------------------------------------------|-----------------|--------|---------| | Supply current at $V_P = 4.5 V$ | lР | typ. | 8 mA | | R.F. input frequency range | f <sub>rf</sub> | 1,5 to | 110 MHz | | Sensitivity for $-3$ dB limiting (e.m.f. voltage) (source impedance: 75 $\Omega$ ; mute disabled) | EMF | typ. | 1,5 μV | | Signal handling (e.m.f. voltage) (source impedance: 75 $\Omega$ ) | EMF | typ. | 200 mV | | A.F. output voltage at R $_{L}$ = 22 k $\Omega$ | Vo | typ. | 75 mV | # **PACKAGE OUTLINE** 18-lead DIL; plastic (SOT-102HE). Fig. 1 Block diagram. #### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) Supply voltage (pin 5) Oscillator voltage (pin 6) Total power dissipation Storage temperature range Operating ambient temperature range V<sub>P</sub> max. 12 V $V_{6-5}$ $V_P-0.5$ to $V_P+0.5$ V see derating curve Fig. 2 $T_{stq}$ $-55 \text{ to } + 150 \text{ } ^{\text{O}}\text{C}$ T<sub>amb</sub> 0 to +60 °C Fig. 2 Power derating curve. #### D.C. CHARACTERISTICS $V_P = 4,5 \text{ V}$ ; $T_{amb} = 25 \text{ }^{\circ}\text{C}$ ; measured in Fig. 4; unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------|--------------------|------|------|------------|------| | Supply voltage (pin 5) | V <sub>P</sub> | 2,7 | 4,5 | 10 | V | | Supply current<br>at Vp = 4,5 V | lp l | _ | 8 | | mA | | Oscillator current (pin 6) | 16 | _ | 280 | _ | μΑ | | Voltage at pin 14 | V <sub>14-16</sub> | _ | 1,35 | _ | V | | Output current at pin 2 | 12 | _ | 60 | _ | μΑ | | Voltage at pin 2; R $_{L}$ = 22 k $\Omega$ | V <sub>2-16</sub> | _ | 1,3 | · <u>-</u> | V | # A.C. CHARACTERISTICS Vp = 4,5 V; $T_{amb}$ = 25 °C; measured in Fig. 4 (mute switch open, enabled); $f_{rf}$ = 96 MHz (tuned to max. signal at 5 $\mu$ V e.m.f.) modulated with $\Delta f$ = $\pm$ 22,5 kHz; $f_{m}$ = 1 kHz; EMF = 0,2 mV (e.m.f. voltage at a source impedance of 75 $\Omega$ ); r.m.s. noise voltage measured unweighted (f = 300 Hz to 20 kHz); unless otherwise specified. | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|----------|-------|--------------|------------| | Sensitivity (see Fig. 3)<br>(e.m.f. voltage) | | | | | | | for —3 dB limiting;<br>muting disabled | EMF | _ | 1,5 | _ | <b>μ</b> V | | for -3 dB muting | EMF | - | 6 | _ | μV | | for $S/N = 26 dB$ | EMF | _ | 5,5 | - | μV | | Signal handling (e.m.f. voltage) for THD $<$ 10%; $\Delta f = \pm 75 \text{ kHz}$ | EMF | _ | 200 | _ | mV | | Signal-to-noise ratio | S/N | - | 60 | | dB | | Total harmonic distortion at $\Delta f = \pm 22.5 \text{ kHz}$ | THD | _ | 0,7 | | % | | at $\Delta f = \pm 75 \text{ kHz}$ | THD | <u>-</u> | 2,3 | - | % | | AM suppression of output voltage (ratio of the AM output signal referred to the FM output signal) FM signal: $f_m = 1 \text{ kHz}$ ; $\Delta f = \pm 75 \text{ kHz}$ AM signal: $f_m = 1 \text{ kHz}$ ; $m = 80\%$ | AMS | _ | 50 | | dB | | Ripple rejection ( $\Delta V_p = 100 \text{ mV}$ ;<br>f = 1 kHz) | RR | _ | 10 | _ | dB | | Oscillator voltage (r.m.s. value) at pin 6 | V <sub>6-5(rms)</sub> | _ | 250 | | mV | | Variation of oscillator frequency with supply voltage ( $\Delta V_p = 1 V$ ) | Δf <sub>osc</sub> | _ | 60 | _ | kHz/V | | Selectivity | S <sub>+300</sub> | - | 45 | <del>-</del> | dB | | | S <sub>-300</sub> | - | 35 | - | dB | | A.F.C. range | $\Delta f_{rf}$ | - | ± 300 | 1 | kHz | | Audio bandwidth at $\Delta V_0 = 3$ dB measured with pre-emphasis (t = 50 $\mu$ s) | В | - | 10 | _ | kHz | | A.F. output voltage (r.m.s. value) at R $_{L}$ = 22 $k\Omega$ | V <sub>o(rms)</sub> | _ | 75 | _ | mV | | Load resistance<br>at Vp = 4,5 V | RL | _ | | 22 | kΩ | | at $V_P = 9.0 \text{ V}$ | RL | _ | _ | 47 | kΩ | Fig. 3 A.F. output voltage ( $V_0$ ) and total harmonic distortion (THD) as a function of the e.m.f. input voltage (EMF) with a source impedance ( $R_S$ ) of 75 $\Omega$ : (1) muting system enabled; (2) muting system disabled. Conditions: 0 dB = 75 mV; $f_{rf} = 96 MHz$ . for S + N curve: $\Delta f = \pm 22,5 \text{ kHz}$ ; $f_m = 1 \text{ kHz}$ . for THD curve: $\Delta f = \pm 75 \text{ kHz}$ ; $f_m = 1 \text{ kHz}$ . #### Notes - 1. The muting system can be disabled by feeding a current of about 20 $\mu$ A into pin 1. - 2. The interstation noise level can be decreased by choosing a low-value capacitor at pin 3. Silent tuning can be achieved by omitting this capacitor. Fig. 4 Test circuit; for printed-circuit boards see Figs 5 and 6. Fig. 5 Track side of printed-circuit board used for the circuit of Fig. 4. Fig. 6 Component side of printed-circuit board showing component layout used for the circuit of Fig. 4. # **FM RADIO CIRCUIT** #### **GENERAL DESCRIPTION** The TDA7010T is a monolithic integrated circuit for mono FM portable radios, where a minimum on peripheral components is important (small dimensions and low costs). The IC has an FLL (Frequency-Locked-Loop) system with an intermediate frequency of 70 kHz. The i.f. selectivity is obtained by active RC filters. The only function which needs alignment is the resonant circuit for the oscillator, thus selecting the reception frequency. Spurious reception is avoided by means of a mute circuit, which also eliminates too noisy input signals. Special precautions are taken to meet the radiation requirements. The TDA7010T includes the following functions: - R.F. input stage - Mixer - Local oscillator - I.F. amplifier/limiter - Phase demodulator - Mute detector - Mute switch #### QUICK REFERENCE DATA | Supply voltage range (pin 4) | | $V_{P}$ | 2,7 | to 10 V | |-----------------------------------------------------------------------------------------|--|-----------------|--------|---------| | Supply current at $V_P = 4,5 V$ | | lρ | typ. | 8 mA | | R.F. input frequency range | | f <sub>rf</sub> | 1,5 to | 110 MHz | | Sensitivity for —3 dB limiting (e.m.f. voltage) (source impedance: 75 Ω; mute disabled) | | EMF | typ. | 1,5 μV | | Signal handling (e.m.f. voltage) (source impedance: 75 $\Omega$ ) | | EMF | typ. | 200 mV | | A.F. output voltage at R $_L$ = 22 k $\Omega$ | | $V_{o}$ | typ. | 75 mV | #### PACKAGE OUTLINE 16-lead mini-pack; plastic (SO-16; SOT-109A). Fig. 1 Block diagram. #### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) Supply voltage (pin 4) Oscillator voltage (pin 5) Total power dissipation Storage temperature range Operating ambient temperature range V<sub>P</sub> max. ıx. 12 V $V_{6-5} V_{P}-0.5 \text{ to } V_{P}+0.5 V$ see derating curve Fig. 2 $\mathsf{T}_{\mathsf{stg}}$ $-55 \text{ to} + 150 \text{ }^{\circ}\text{C}$ $T_{amb}$ 0 to +60 °C Fig. 2 Power derating curve. #### D.C. CHARACTERISTICS Vp = 4,5 V; T<sub>amb</sub> = 25 °C; measured in Fig. 4; unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------|--------------------|------|------|------|------| | Supply voltage (pin 4) | V <sub>P</sub> | 2,7 | 4,5 | 10 | V | | Supply current<br>at Vp = 4,5 V | Iр | _ | 8 | _ | mA | | Oscillator current (pin 5) | I <sub>5</sub> | _ | 280 | _ | μΑ | | Voltage at pin 12 | V <sub>12-14</sub> | _ | 1,35 | _ | V | | Output current at pin 2 | 12 | _ | 60 | - | μΑ | | Voltage at pin 2; R $_{L}$ = 22 k $\Omega$ | V <sub>2-14</sub> | _ | 1,3 | _ | V | ### A.C. CHARACTERISTICS Vp = 4,5 V; $T_{amb}$ = 25 °C; measured in Fig. 4 (mute switch open, enabled); $f_{rf}$ = 96 MHz (tuned to max. signal at 5 $\mu$ V e.m.f.) modulated with $\Delta$ f = $\pm$ 22,5 kHz; $f_{m}$ = 1 kHz; EMF = 0,2 mV (e.m.f. voltage at a source impedance of 75 $\Omega$ ); r.m.s. noise voltage measured unweighted (f = 300 Hz to 20 kHz); unless otherwise specified. | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------|-------|------|------------| | Sensitivity (see Fig. 3)<br>(e.m.f. voltage) | | | | | | | for —3 dB limiting;<br>muting disabled | EMF | _ | 1,5 | _ | <b>μ</b> ∨ | | for -3 dB muting | EMF | - | 6 | - | μV | | for $S/N = 26 dB$ | EMF | - | 5,5 | _ | μV | | Signal handling (e.m.f. voltage) for THD $<$ 10%; $\Delta f = \pm 75 \text{ kHz}$ | EMF | _ | 200 | _ | mV | | Signal-to-noise ratio | S/N | _ | 60 | _ | dB | | Total harmonic distortion at $\Delta f = \pm 22,5 \text{ kHz}$ | THD | _ | 0,7 | _ | % | | at $\Delta f = \pm 75 \text{ kHz}$ | THD | _ | 2,3 | _ | % | | AM suppression of output voltage (ratio of the AM output signal referred to the FM output signal) FM signal: $f_m = 1 \text{ kHz}$ ; $\Delta f = \pm 75 \text{ kHz}$ AM signal: $f_m = 1 \text{ kHz}$ ; $m = 80\%$ | AMS | | 50 | | dB | | Ripple rejection ( $\Delta V_p = 100 \text{ mV}$ ;<br>f = 1 kHz) | RR | _ | 10 | - | dB | | Oscillator voltage (r.m.s. value) at pin 5 | V <sub>5-4(rms)</sub> | _ | 250 | _ | mV | | Variation of oscillator frequency<br>with supply voltage ( $\Delta V_p = 1 V$ ) | Δf <sub>osc</sub> | _ | 60 | _ | kHz/V | | Selectivity | S <sub>+300</sub> | - | 43 | - | dB | | | S <sub>-300</sub> | - | 28 | - | dB | | A.F.C. range | $\Delta f_{rf}$ | - | ± 300 | - | kHz | | Audio bandwidth at $\Delta V_0$ = 3 dB measured with pre-emphasis (t = 50 $\mu$ s) | В | _ | 10 | _ | kHz | | A.F. output voltage (r.m.s. value) at R $_{L}$ = 22 k $\Omega$ | V <sub>o(rms)</sub> | _ | 75 | _ | mV | | Load resistance<br>at Vp = 4,5 V | RL | _ | _ | 22 | kΩ | | at V <sub>P</sub> = 9,0 V | RL | - | _ | 47 | kΩ | Fig. 3 A.F. output voltage ( $V_0$ ) and total harmonic distortion (THD) as a function of the e.m.f. input voltage (EMF) with a source impedance (RS) of 75 $\Omega$ : (1) muting system enabled; (2) muting system disabled. Conditions: 0 dB = 75 mV; $f_{rf} = 96 \text{ MHz}$ . for S + N curve: $\Delta f = \pm$ 22,5 kHz; $f_m = 1$ kHz. for THD curve: $\Delta f = \pm$ 75 kHz; $f_m = 1$ kHz. ### Notes 1. The muting system can be disabled by feeding a current of about 20 $\mu$ A into pin 1. Fig. 4 Test circuit; for printed-circuit boards see Figs 5 and 6. TDA7010T Fig. 5 Track side of printed-circuit board used for the circuit of Fig. 4. Fig. 6 Component side of printed-circuit board showing component layout used for the circuit of Fig. 4. # **DEVELOPMENT DATA** This data sheet contains advance information and specifications are subject to change without notice. ## **FM RADIO CIRCUIT** ### **GENERAL DESCRIPTION** The TDA7020T integrated circuit is for FM portable radios, stereo as well as mono, where a minimum periphery is important in terms of small dimensions and low cost. The IC has a FLL (Frequency Locked Loop) system with an intermediate frequency of 76 kHz. The selectivity is obtained by active RC filters. The only function to be tuned is the resonant circuit of the oscillator. Interstation-noise as well as noise from receiving weak signals is reduced by a correlation mute system. Special precautions have been taken to meet local oscillator radiation requirements. Because of the low intermediate frequency, low pass filtering of the MUX signal is required to avoid noise when receiving stereo. 50 kHz roll-off compensation, needed because of the low pass characteristic of the FLL, is performed by the integrated LF amplifier. For mono application this amplifier can be used to directly drive an earphone. The field-strength detector enables field-strength dependent channel separation The TDA7020T includes the following functions: - RF input stage - Mixer - Local oscillator - IF amplifier/limiter - Frequency detector - Mute circuit - Loop amplifier - Internal reference circuit - LF amplifier for: - mono earphone amplifier or - MUX filter - field-strength dependent channel separation control facility ### QUICK REFERENCE DATA | Supply voltage range (pin 4) | V <sub>P</sub> | 1 | 1,8 to 6 V | |---------------------------------------------------------------------------------------------------|-----------------|------|-------------| | Supply current at $V_P = 3 V$ | lp | typ. | 6,3 mA | | RF input frequency range | f <sub>rf</sub> | 1,5 | to 110 MHz | | Sensitivity for $-3$ dB limiting (e.m.f. voltage) (source impedance: 75 $\Omega$ ; mute disabled) | EMF | typ. | <b>4</b> μV | | Signal handling (e.m.f. voltage) (source impedance: 75 $\Omega$ ) | EMF | typ. | 200 mV | | AF output voltage | Vo | typ. | 90 mV | ### **PACKAGE OUTLINE** 16-lead mini-pack; plastic (SO-16; SOT-109A). **TDA7020T** Fig. 1 Block diagram. ### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage (pin 4) | Vp | max. | 7 V | |-------------------------------------|------------------|---------------------------|--------| | Oscillator voltage (pin 5) | V <sub>6-5</sub> | $V_P$ $-0.5$ to $V_P$ $+$ | 0,5 V | | Storage temperature range | $T_{stg}$ | -55 to +1 | 150 °C | | Operating ambient temperature range | $T_{amb}$ | –10 to Ⅎ | ⊦70 °C | ## THERMAL RESISTANCE | From junction to ambient | R <sub>th j-a</sub> | 300 K/W | |--------------------------|---------------------|---------| |--------------------------|---------------------|---------| ## D.C. CHARACTERISTICS V<sub>P</sub> = 3 V; T<sub>amb</sub> = 25 °C; measured in Fig. 4; unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |----------------------------|-------------------|------|------|------|------| | Supply voltage (pin 4) | V <sub>4-3</sub> | 1,8 | 3,0 | 6 | V | | Supply current at Vp = 3 V | -l3 | _ | 6,3 | _ | mA | | Oscillator current (pin 5) | 15 | - | 250 | _ | μΑ | | Voltage at pin 13 | V <sub>13-3</sub> | _ | 0,9 | _ | V | | Output voltage (pin 14) | V <sub>14-3</sub> | _ | 1,3 | _ | V | Fig. 2 Supply current as a function of the supply voltage. ## A.C. CHARACTERISTICS (MONO OPERATION) $V_P$ = 3 V; $T_{amb}$ = 25 °C; measured in Fig. 6; $f_{rf}$ = 96 MHz modulated with $\Delta f$ = ± 22,5 kHz; $f_m$ = 1 kHz; EMF = 300 $\mu$ V (e.m.f. voltage at a source impedance of 75 $\Omega$ ); r.m.s. noise voltage measured unweighted (f = 300 Hz to 20 kHz); unless otherwise specified. | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|------|------|-------|-------| | Sensitivity (see Fig. 3)<br>(e.m.f. voltage) | | | | | | | for —3 dB limiting;<br>muting disabled | EMF | _ | 4,0 | _ | μV | | for $-3$ dB muting | EMF | _ | 5,0 | _ | μV | | for $S/N = 26 dB$ | EMF | _ | 7 | - | μ∨ | | Signal handling (e.m.f. voltage) for THD $<$ 10%; $\Delta f = \pm$ 75 kHz | EMF | _ | 200 | | mV | | Signal-to-noise ratio | S/N | _ | 60 | _ | dB | | Total harmonic distortion at $\Delta f = \pm 22,5 \text{ kHz}$ | THD | _ | 0,7 | _ | % | | at $\Delta f = \pm 75 \text{ kHz}$ | THD | _ | 2,3 | _ | % | | AM suppression of output voltage<br>(ratio of AM signal: $f_m = 1 \text{ kHz}$ ;<br>$m = 80\%$ to FM signal: $f_m = 1 \text{ kHz}$ ;<br>$\Delta f = \pm 75 \text{ kHz}$ ) | AMS | _ | 50 | _ | dB | | Ripple rejection ( $\Delta V_p = 100 \text{ mV}$ ;<br>f = 1 kHz) | RR | _ | 30 | _ | dB | | Oscillator voltage (pin 5) r.m.s. value | V <sub>5-3(rms)</sub> | _ | 250 | _ | mV | | Variation of oscillator frequency with supply voltage $(\Delta V_p = 1 V)$ | $\Delta f_{OSC}/\Delta V_{P}$ | _ | 5 | _ | kHz/V | | with temperature | $\Delta f_{OSC}/\Delta T$ | - , | 0,2 | _ | kHz/K | | Selectivity (without modulation; | S+ 300 | _ | 30 | - | · dB | | test circuit Fig. 8) | S <sub>-300</sub> | _ | 46 | - | dB | | AFC range | $\pm \Delta f_{rf}$ | _ | 160 | - | kHz | | Mute range | ±∆f <sub>rf</sub> | _ | 120 | - | kHz | | Audio bandwidth at $\Delta V_0 = 3$ dB measured with pre-emphasis (t = 50 $\mu$ s) | В | _ | 10 | _ | kHz | | AF output voltage (r.m.s. value) at $R_{L(pin 14)} = 100 \Omega$ ; pin 16 open | V <sub>o(rms)</sub> | - | 90 | _ | mV | | AF output current<br>max. d.c. load | lo(dc) | -100 | _ | + 100 | μΑ | | max. a.c. load for THD = 10%; peak value | lo(ac) | _ | 3 | _ | mA | Fig. 3 Fieldstrength voltage (Vg-3) at $R_s = 1 \text{ k}\Omega$ ; f = 96,75 MHz and supply voltage is 3 V. Fig. 4 MONO operation. A.F. output voltage ( $V_0$ ) and total harmonic distortion (THD) as a function of the e.m.f. input voltage (EMF) with a source impedance (Rg ) of 75 $\Omega$ : (1) muting system enabled; (2) muting system disabled. Conditions: 0 dB = 100 mV; $f_{rf}$ = 96 MHz. for S + N curve: $\Delta f$ = $\pm$ 22,5 kHz; $f_m$ = 1 kHz. for THD curve: $\Delta f$ = $\pm$ 75 kHz; $f_m$ = 1 kHz. ## A.C. CHARACTERISTICS (STEREO OPERATION) $\label{eq:power_state} $$V_T_{amb}=25\ ^{o}C_T^{c}$ measured in Fig. 7; $f_{rf}=96$ MHz modulated with pilot $\Delta f=\pm6.75$ kHz and AF signal $\Delta f=\pm22.5$ kHz; $f_{m}=1$ kHz; EMF=1 mV (e.m.f. voltage at a source impedance of 75 $\Omega$); r.m.s. noise voltage measured unweighted (f=300 Hz to 20 kHz); unless otherwise specified.$ | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------------|----------------------------------------|------|----------|----------|----------| | Sensitivity (Fig. 3) (e.m.f. voltage)<br>for S/N = 46 dB | EMF | _ | 300 | <u> </u> | μ∨ | | Signal-to-noise ratio | S/N | _ | 53 | _ | dB | | Channel separation | α | _ | 20 | _ | dB | | Pilot voltage level at pin 14 | $V_{pilot}$ | | 13,5 | _ | mV | | AF level at output | VAF(RMS) | _ | 80 | _ | mV | | Selectivity without modulation (test circuit Fig. 8) | S <sub>+300</sub><br>S <sub>-300</sub> | | 22<br>40 | _<br> | dB<br>dB | Fig. 5 STEREO operation. A.F. output Voltage ( $V_0$ ) as a function of the e.m.f. input voltage (EMF). (1) Muting system enabled; (2) muting system disabled. Fig. 6 Test circuit for MONO operation. 1) The AF output can be decreased by 5 dB by disconnection of the 100 nF capacitor of pin 16. Fig. 7 Test circuit for STEREO operation. Fig. 8 Test circuit. Set-up with circuitry as Fig. 6 or Fig. 7. $C_6$ (100 nF) deleted and replaced by R6 = 100 k $\Omega$ ; $V_i$ = 30 mV; $f_i$ = 76 kHz. Output: selective voltmeter; $R_i \geqslant 1$ M $\Omega$ ; $C_i \leqslant 8$ pF; $f_0$ = $f_i$ $$S_{+300} = 20 \lg \frac{V_o \mid (300 \text{ kHz} - f_i)}{V_o \mid f_i}$$ $S_{-300} = 20 \lg \frac{V_o \mid (300 \text{ kHz} + f_i)}{V_o \mid f_i}$ # DEVELOPMENT DATA This data sheet contains advance information and specifications are subject to change without notice. # FM RADIO CIRCUIT FOR MTS ### GENERAL DESCRIPTION The TDA7021T integrated radio receiver circuit is for portable radios, stereo as well as mono, where a minimum of periphery is important in terms of small dimensions and low cost. It is fully compatible for applications using the low-voltage micro tuning system (MTS). The IC has a frequency locked loop (FLL) system with an intermediate frequency of 76 kHz. The selectivity is obtained by active RC filters. The only function to be tuned is the resonant frequency of the oscillator. Interstation noise as well as noise from receiving weak signals is reduced by a correlation mute system. Special precautions have been taken to meet local oscillator radiation requirements. Because of the low intermediate frequency, low pass filtering of the MUX signal is required to avoid noise when receiving stereo. 50 kHz roll-off compensation, needed because of the low pass characteristic of the FLL, is performed by the integrated LF amplifier. For mono application this amplifier can be used to directly drive an earphone. The field-strength detector enables field-strength dependent channel separation control. ### **Features** - RF input stage - Mixer - Local oscillator - IF amplifier/limiter - Frequency detector - Mute circuit - MTS compatible - Loop amplifier - Internal reference circuit - LF amplifier for mono earphon - mono earphone amplifier or - MUX filter - Field-strength dependent channel separation control facility ## QUICK REFERENCE DATA | Supply voltage range (pin 4) | V <sub>P</sub> | 1,8 | 3 to 6 V | |---------------------------------------------------------------------------------------------------|-----------------|-------|-----------| | Supply current at Vp = 3 V | lР | typ. | 6,3 mA | | RF input frequency range | f <sub>rf</sub> | 1,5 t | o 110 MHz | | Sensitivity for $-3$ dB limiting (e.m.f. voltage) (source impedance: 75 $\Omega$ ; mute disabled) | EMF | typ. | 4 μV | | Signal handling (e.m.f. voltage) (source impedance: 75 $\Omega$ ) | EMF | typ. | 200 mV | | AF output voltage | $V_{o}$ | typ. | 90 mV | ### PACKAGE OUTLINE 16-lead mini-pack; plastic (SO-16; SOT-109A). TDA7021T ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage (pin 4) | $V_{P}$ | max. 7 | V | |-------------------------------------|------------------|----------------------------|--------------| | Oscillator voltage (pin 5) | V <sub>6-5</sub> | $V_P - 0.5$ to $V_P + 0.5$ | V | | Storage temperature range | $T_{stg}$ | -55 to + 150 | οС | | Operating ambient temperature range | $T_{amb}$ | -10 to + 70 | $^{\rm o}$ C | ## THERMAL RESISTANCE From junction to ambient $R_{th\ j-a}$ 300 K/W ## D.C. CHARACTERISTICS $V_P$ = 3 V; $T_{amb}$ = 25 °C; measured in Fig. 4; unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |----------------------------|-------------------|------|------|------|------| | Supply voltage (pin 4) | V <sub>4-3</sub> | 1,8 | 3,0 | 6 | V | | Supply current at Vp = 3 V | -l <sub>3</sub> | _ | 6,3 | | mA | | Oscillator current (pin 5) | l <sub>5</sub> | _ | 250 | _ | μΑ | | Voltage at pin 13 | V <sub>13-3</sub> | _ | 0,9 | _ | V | | Output voltage (pin 14) | V <sub>14-3</sub> | _ | 1,3 | _ | V | Fig. 2 Supply current as a function of the supply voltage. ## A.C. CHARACTERISTICS (MONO OPERATION) V<sub>P</sub> = 3 V; T<sub>amb</sub> = 25 °C; measured in Fig. 6; f<sub>rf</sub> = 96 MHz modulated with $\Delta$ f = $\pm$ 22,5 kHz; f<sub>m</sub> = 1 kHz; EMF = 300 $\mu$ V (e.m.f. voltage at a source impedance of 75 $\Omega$ ); r.m.s. noise voltage measured unweighted (f = 300 Hz to 20 kHz); unless otherwise specified. | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|------|----------|----------|----------| | Sensitivity (see Fig. 3)<br>(e.m.f. voltage) | | | | | | | for —3 dB limiting;<br>muting disabled | EMF | _ | 4,0 | _ | μ∨ | | for —3 dB muting | EMF | _ | 5,0 | | μ٧ | | for $S/N = 26 dB$ | EMF | _ | 7 | | μV | | Signal handling (e.m.f. voltage) for THD $<$ 10%; $\Delta$ f = $\pm$ 75 kHz | EMF | _ | 200 | _ | mV | | Signal-to-noise ratio | S/N | - | 60 | | dB | | Total harmonic distortion at $\Delta f = \pm 22,5$ kHz | THD | _ | 0,7 | _ | % | | at $\Delta f = \pm 75 \text{ kHz}$ | THD | _ | 2,3 | | % | | AM suppression of output voltage<br>(ratio of AM signal: $f_m = 1 \text{ kHz}$ ;<br>$m = 80\%$ to FM signal: $f_m = 1 \text{ kHz}$ ;<br>$\Delta f = \pm 75 \text{ kHz}$ ) | AMS | _ | 50 | | dB | | Ripple rejection ( $\Delta V_P = 100 \text{ mV}$ ;<br>f = 1 kHz) | RR | _ | 30 | - | dB | | Oscillator voltage (pin 5)<br>r.m.s. value | V5-3(rms) | | 250 | | mV | | Variation of oscillator frequency with supply voltage ( $\Delta V_P = 1 V$ ) | $\Delta f_{\rm osc}/\Delta V_{\rm P}$ | | 5 | _ | kHz/V | | with temperature | $\Delta f_{\rm osc}/\Delta T$ | _ | 0,2 | _ | kHz/K | | Selectivity (without modulation; test circuit Fig. 8) | S <sub>+300</sub><br>S <sub>-300</sub> | | 30<br>46 | <u> </u> | dB<br>dB | | AFC range | ± Δf <sub>rf</sub> | _ | 160 | _ | kHz | | Mute range | ± Δf <sub>rf</sub> | _ | 120 | _ | kHz | | Audio bandwidth at $\Delta V_0 = 3$ dB measured with pre-emphasis (t = 50 $\mu$ s) | В | _ | 10 | _ | kHz | | AF output voltage (r.m.s. value) at $R_{L(pin 14)} = 100 \Omega$ ; pin 16 open | Vo(rms) | _ | 90 | _ | mV | | AF output current<br>max, d.c. load | 1, , , , | -100 | | + 100 | | | | lo(dc) | -100 | 3 | 7 100 | μA | | max. a.c. load for THD = 10%; peak value | lo(ac) | | J 3 | | mA | Fig. 3 Fieldstrength voltage (V<sub>9-3</sub>) at $R_s = 1 \text{ k}\Omega$ ; f = 96.75 MHz and supply voltage is 3 V. Fig. 4 MONO operation. A.F. output voltage ( $V_0$ ) and total harmonic distortion (THD) as a function of the e.m.f. input voltage (EMF) with a source impedance (Rg) of 75 $\Omega$ : (1) muting system enabled; (2) muting system disabled. Conditions: 0 dB - 100 mV; $f_{rf} = 96 MHz$ ; for S + N curve: $\Delta f = \pm$ 22,5 kHz; $f_m = 1$ kHz. for THD curve: $\Delta f = \pm$ 75 kHz; $f_m = 1$ kHz. ## A.C. CHARACTERISTICS (STEREO OPERATION) $V_P$ = 3 V; $T_{amb}$ = 25 $^{o}$ C; measured in Fig. 7; $f_{rf}$ = 96 MHz modulated with pilot $\Delta f$ = $\pm$ 6,75 kHz and AF signal $\Delta f$ = $\pm$ 22,5 kHz; $f_m$ = 1 kHz; EMF = 1 mV (e.m.f. voltage at a source impedance of 75 $\Omega$ ); r.m.s. noise voltage measured unweighted (f = 300 Hz to 20 kHz); unless otherwise specified. | parameter | symbol | min. | typ. | max. | unit | |-------------------------------------------------------|----------------------------------------|------|----------|--------|------------| | Sensitivity (Fig. 3) (e.m.f. voltage) for S/N = 46 dB | EMF | _ | 300 | _ | <b>μ</b> V | | Signal-to-noise ratio | S/N | _ | 53 | _ | dB | | Channel separation | α | _ | 20 | _ | dB | | Pilot voltage level at pin 14 | V <sub>pilot</sub> | _ | 13,5 | - | mV | | AF level at output | VAF(RMS) | - | 80 | - | mV | | Selectivity without modulation (test circuit Fig. 8) | S <sub>+300</sub><br>S <sub>-300</sub> | _ | 22<br>40 | _<br>_ | dB<br>dB | Fig. 5 STEREO operation. A.F. output Voltage $(V_0)$ as a function of the e.m.f. input voltage (EMF). (1) Muting system enabled; (2) muting system disabled. Fig. 6 Test circuit for MONO operation. (1) The AF output can be decreased by 5 dB by disconnection of the 100 nF capacitor of pin 16. Fig. 7 Test circuit for STEREO operation. Fig. 8 Test circuit. Set-up with circuitry as Fig. 6 or Fig. 7. $C_6$ (100 nF) deleted and replaced by R6 = 100 k $\Omega$ ; V<sub>i</sub> = 30 mV; f<sub>i</sub> = 76 kHz. Output: selective voltmeter; R<sub>i</sub> $\geqslant$ 1 M $\Omega$ ; C<sub>i</sub> $\leqslant$ 8 pF; f<sub>o</sub> = f<sub>i</sub> $$S_{+300} = 20 \lg \frac{V_0 \mid (300 \text{ kHz} - f_i)}{V_0 \mid f_i}$$ $$S_{-300} = 20 \lg \frac{V_0 \mid (300 \text{ kHz} + f_i)}{V_0 \mid f_i}$$ # LOW VOLTAGE MONO/STEREO POWER AMPLIFIER ## **GENERAL DESCRIPTION** The TDA7050T is a low voltage audio amplifier for small radios with headphones (such as watch, pen and pocket radios) in mono (bridge-tied load) or stereo applications. ### **Features** - Limited to battery supply application only (typ. 3 and 4 V) - Operates with supply voltage down to 1,6 V - No external components required - Very low quiescent current - Fixed integrated gain of 26 dB, floating differential input - Flexibility in use mono BTL as well as stereo - Small dimension of encapsulation (see package design example) ## QUICK REFERENCE DATA | Supply voltage range | V <sub>P</sub> | 1,6 to | 6,0 | V | |---------------------------------------------------------------------------------------------------------|----------------------------------|--------|----------|----------| | Total quiescent current (at V <sub>P</sub> = 3 V) | ltot | typ. | 3,2 | mΑ | | Bridge tied load application (BTL) | in the | | | | | Output power at $R_L = 32 \Omega$<br>$V_P = 3 V$ ; $d_{tot} = 10\%$ | $P_{\mathbf{O}}$ | typ. | 140 | mW | | D.C. output offset voltage between the outputs | $ \Delta V $ | max. | 70 | mV | | Noise output voltage (r.m.s. value) at $f = 1 \text{ kHz}$ ; $R_S = 5 \text{ k}\Omega$ | V <sub>no(rms)</sub> | typ, | 140 | μV | | Stereo application | | | | | | Output power at $R_L = 32 \Omega$<br>$d_{tot} = 10\%$ ; $V_P = 3 V$<br>$d_{tot} = 10\%$ ; $V_P = 4,5 V$ | P <sub>o</sub><br>P <sub>o</sub> | typ. | 35<br>75 | mW<br>mW | | Channel separation at $R_S = 0 \Omega$ ; $f = 1 \text{ kHz}$ | α | typ. | 40 | dB | | Noise output voltage (r.m.s. value) at $f = 1 \text{ kHz}$ ; $R_S = 5 \text{ k}\Omega$ | V <sub>no(rms)</sub> | typ. | 100 | μV | ## PACKAGE OUTLINE 8-lead mini-pack; plastic (SO-8; SOT-96A). ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage | V <sub>P</sub> | max. | 6 | ٧ | |-----------------------------------------------------------------------------------------------|-----------------|-------------|--------|----| | Peak output current | IOM | max. | 150 | mΑ | | Total power dissipation | see dera | iting curve | Fig. 1 | | | Storage temperature range | $T_{stg}$ | -55 to | + 150 | οС | | Crystal temperature | Tc | max. | 100 | οС | | <ul><li>A.C. and d.c. short-circuit duration<br/>at Vp = 3,0 V (during mishandling)</li></ul> | t <sub>sc</sub> | max. | 5 | s | Fig. 1 Power derating curve. ## SO PACKAGE DESIGN EXAMPLE To achieve the small dimension of the encapsulation the SO package is preferred with only 8 pins. Because a heatsink is not applicable, the dissipation is limited by the thermal resistance of the 8-pin SO encapsulation until: $$\frac{T_{j \text{ max}} - T_{amb}}{R_{th j-a}} = \frac{100-60}{300} = 0.1 \text{ W}.$$ ## **CHARACTERISTICS** $V_P = 3 \text{ V}$ ; f = 1 kHz; $R_L = 32 \Omega$ ; $T_{amb} = 25 \text{ }^{o}\text{C}$ ; unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------------------------|----------------------|------|------|------|------| | Supply | | | | | | | Supply voltage | V <sub>P</sub> | 1,6 | _ | 6,0 | V | | Total quiescent current | l <sub>tot</sub> | - | 3,2 | 4 | mA | | Bridge-tied load application (BTL); see Fig. 4 | | | | | | | Output power* | | | | | | | $V_P = 3.0 V; d_{tot} = 10\%$ | Po | - | 140 | _ | mW | | $V_P = 4,5 \text{ V}; d_{tot} = 10\% (R_L = 64 \Omega)$ | Po | _ | 150 | _ | mW | | Voltage gain | G <sub>v</sub> | _ | 32 | _ | dB | | Noise output voltage (r.m.s. value) | | | | | | | $R_S = 5 k\Omega$ ; $f = 1 kHz$ | V <sub>no(rms)</sub> | | 140 | _ | μV | | $R_S = 0 \Omega$ ; f = 500 kHz; B = 5 kHz | V <sub>no(rms)</sub> | _ | tbf | - | μV | | D.C. output offset voltage (at $R_S = 5 k\Omega$ ) | ΙΔVΙ | _ | _ | 70 | mV | | Input impedance (at $R_S = \infty$ ) | Z <sub>i</sub> | 1 | _ | _ | MΩ | | Input bias current | 1 <sub>i</sub> | _ | 40 | _ | nA | | Stereo application; see Fig. 5 | | | | | | | Output power* | | | | | | | $V_P = 3.0 V; d_{tot} = 10\%$ | Po | _ | 35 | _ | mW | | $V_P = 4.5 \text{ V; } d_{tot} = 10\%$ | Po | - | 75 | - | mW | | Voltage gain | G <sub>v</sub> | _ | 26 | _ | dB | | Noise output voltage (r.m.s. value) | | | | | | | $R_S = 5 k\Omega$ ; $f = 1 kHz$ | V <sub>no(rms)</sub> | - | 100 | - | μV | | $R_S = 0 \Omega$ ; f = 500 kHz; B = 5 kHz | V <sub>no(rms)</sub> | - | tbf | - | μV | | Channel separation | | | | | | | $R_S = 0 \Omega$ ; $f = 1 \text{ kHz}$ | α | 30 | 40 | - | dB | | Input impedance (at $R_S = \infty$ ) | Z <sub>i</sub> | 2 | _ | - | MΩ | | Input bias current | 1 <sub>i</sub> | - | 20 | - | nA | <sup>\*</sup> Output power is measured directly at the output pins of the IC. It is shown as a function of the supply voltage in Fig. 2 (BTL application) and Fig. 3 (stereo application). Fig. 2 Output power across the load impedance (R<sub>L</sub>) as a function of supply voltage (Vp) in BTL application. Measurements were made at f = 1 kHz; $d_{tot} = 10\%$ ; $T_{amb} = 25 \text{ °C}$ . ### APPLICATION INFORMATION Fig. 4 Application diagram (BTL); also used as test circuit. Fig. 3 Output power across the load impedance ( $R_L$ ) as a function of supply voltage ( $V_P$ ) in stereo application. Measurements were made at f = 1 kHz; $d_{tot}$ = 10%; $T_{amb}$ = 25 °C. Fig. 5 Application diagram (stereo); also used as test circuit. TDA8420 This data sheet contains advance information and specifications are subject to change without notice. # DIGITAL CONTROLLED I2C BUS HI-FI AUDIO PROCESSOR ### **GENERAL DESCRIPTION** The TDA8420 is a monolithic bipolar integrated stereo sound circuit with a loudspeaker channel (CH1) and a headphone channel (CH2), digital controlled via I<sup>2</sup>C-bus, for application in television sets. ### Functions: - Input selector - Mode selector - Loudspeaker channel (CH1) Headphone channel (CH2) with volume control, balance control and mute - Pseudo stereo and spatial function - Bass and treble control ## **QUICK REFERENCE DATA** | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------|---------|------|------|------|------| | Supply voltage (pin 4) | Vcc | 7,5 | 12 | 14 | V | | Input signal handling | VI | 2 | _ | _ | V | | Input sensitivity full power at the output stage | Vi | _ | 200 | _ | mV | | Signal-to-noise ratio | (S+N)/N | _ | 90 | - | dB | | Total harmonic distortion | THD | _ | 0,05 | _ | % | | Channel separation | α | _ | 75 | | dB | | Volume control range CH1 | G | -46 | _ | 16 | dB | | Treble control range | G | -12 | | 12 | dB | | Bass control range | G | -12 | _ | 15 | dB | | Volume control range CH2 | G | -62 | _ | 0 | dB | ## **PACKAGE OUTLINE** 28-lead dual in-line; plastic (SOT-117). Fig. 1 Block diagram. ### PINNING Fig. 2 Pinning diagram. ## **FUNCTIONAL DESCRIPTION** ### Input selector The input selector selects for both channels, CH1 and CH2, between the two input signals IN1 and IN2. For example is IN1 the internal and IN2 an external AF-signal. ### Mode selector For each channel (CH1 and CH2) there is a mode selector which selects between stereo, sound A and sound B in case of bilingual transmission. Both mode selectors can be controlled independently. ### Headphone channel (CH2) Volume control and balance. The stages for volume control for CH2 consist of two parts for left and right. In each part the gain can be adjusted between 0 and -62 dB in steps of 2 dB. There is an additional step with an attenuation of $\geq 90$ dB. The control range of both parts are controllable independently of each other, so that balance can be varied by controlling the volume of left and right. ## Loudspeaker channel (CH1) Volume control and balance. The loudspeaker channel (CH1) also consists of two parts for volume control (left and right). In each part the gain can be adjusted between +16 dB and -46 dB in steps of 2 dB. An additional step allows an attenuation of $\geq 90$ dB. Over the whole range both parts can be controlled independently. So that balance can be varied by controlling the volume of left and right. ## Pseudo stereo and spatial It is possible to switch on either the pseudo stereo- or the spatial-mode. The pseudo stereo-mode has to be used in case of mono transmission and the spatial-mode in case of stereo transmission. ### Bass control The bass control stage can be switched in between a range of an emphasis of 15 dB and an attenuation of 12 dB for low frequencies in steps of 3 dB. ### Treble control The treble control stage can be switched in a range between +12 dB and -12 dB in steps of 3 dB. ## Bias and power supply The TDA8420 includes a bias and power supply stage, which generate a voltage of $\frac{1}{2}$ V<sub>CC</sub> with a low output impedance and the injector currents for the logic part. #### Power-on reset The on-chip power-on reset circuit sets the mute bit to active, so both the loudspeaker channel (CH1) and the headphone channel (CH2) are muted. The muting can be switched off by transmission of the mute bit. ## 12 C-bus receiver and data handling Bus specification. The TDA8420 is controlled from a microcomputer via the I<sup>2</sup>C-bus. The I<sup>2</sup>C-bus has two lines. One is called SDA and carries the data, the other is called SCL and carries the clock. Both lines are connected with the positive supply voltage via pull up resistors. When both lines are "HIGH" the bus is free. For data transmission SDA is only allowed to change during the time SCL is "LOW". SDA must be stable during SCL is "HIGH". The requirements on set up and hold times are specified in the chapter a.c. electrical characteristics. A "HIGH" to "LOW" transition of SDA during SCL is "HIGH" is defined as a start condition. A "LOW" to "HIGH" transition of SDA during SCL is "HIGH" is defined as a stop condition. The I<sup>2</sup>C-bus receiver will be reset by the reception of a start condition. After a start condition the 1<sup>2</sup>C-bus is considered to be busy. The I<sup>2</sup>C-bus is considered to be free again after a stop condition. ## Module address The data transmission to the TDA8420 has to be started with the module address MAD. The specific module address for TDA8420 is defined as follows: | MBS | | | | | | LSB | | | |-----|---|---|---|---|---|-----|-----|-----| | 1 | 0 | 0 | 0 | 0 | 0 | MAD | R/W | ACK | The module address can be varied externally at pin 16 (connected to ground -> MAD = 0, connected to $V_{CC}$ -> MAD = 1). So it is possible to select two IC's TDA8420 within a system. ## Subaddress After te module address byte a second byte is used to select the functions for both channels: CH1: Volume left, volume right, bass, treble and switch functions. CH2: Volume left, volume right and switch functions. The subaddress SAD is stored within the TDA8420. The following table defines the coding of the second byte after the module address MAD. ## Second byte after module address MAD: | | | 128 | 64 | 32 | 16 | 8 | 4 | 2 | 1 | |---------|-------------------------------|------------------------------------------------------------------|--------|----------------------------------------|--------|--------|--------|--------|----------| | | function | MSB<br>7 | 6 | 5 | 4 | 3 | 2 | 1 | LSB<br>0 | | | volume left<br>volume right | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | СН1 | bass | 0 | 0 | 0 | 0 | 0 | Ö | 1 | Ó | | | treble<br>switch functions | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>1 | 0<br>0 | 1<br>0 | 1<br>0 | | | volume left | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | CH2 | volume right switch functions | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>0 | 0<br>1 | 1<br>1 | 0<br>0 | 1<br>0 | | <u></u> | | - March 24 - 14 (12 12 12 14 14 14 14 14 14 14 14 14 14 14 14 14 | | and the abboth frame and the second of | | SI | ubaddr | ess SA | ر.<br>D | ## Definition of 3rd byte A third byte is used for transmitting datas into the TDA8420. The following table defines the coding of the third byte after the module address MAD and the subaddress SAD. ## Third byte after module address MAD and subaddress SAD | | function | | MSB<br>7 | 6 | 5 | 4 | 3 | 2 | 1 | LSB<br>0 | |-----|------------------|-----|----------|---|-----|-----|-----|-----|-----|----------| | | volume left | VL1 | 1 | 1 | V05 | V04 | V03 | V02 | V01 | V00 | | | volume right | VR1 | 1 | 1 | V15 | V14 | V13 | V12 | V11 | V10 | | CH1 | bass | BA | 1 | 1 | 1 | 1 | BA3 | BA2 | BA1 | BA0 | | 1 | treble | TR | 1 | 1 | 1 | 1 | TR3 | TR2 | TR1 | TR0 | | | switch functions | S1 | 1 | 1 | MU | EFL | STL | ML1 | MLO | IS | | | volume left | VL2 | 1 | 1 | V25 | V24 | V23 | V22 | V21 | V20 | | CH2 | volume right | VR2 | 1 | 1 | V35 | V34 | V33 | V32 | V31 | V30 | | | switch functions | S2 | 1 | 1 | 1 | 1 | EXS | MH1 | мно | 1 | Truth table for the switch functions Input selector: | function | ıs | |----------|----| | IN1 | 0 | | IN2 | 1 | Mode selectors : | | СН | 1 | СН | 2 | |---------|-----|-----|-----|-----| | mode | MLO | ML1 | мно | MH1 | | stereo | 1 | 1 | 1 | 1 | | sound A | 1 | 0 | 1 | 0 | | sound B | 0 | 1 | 0 | 1 | | | 0 | 0 | 0 | 0 | Pseudo/spatial choice: | choice | STL | EFL | |---------|-----|-----| | spatial | 1 | 1 | | stereo | 1 | 0 | | pseudo | 0 | 1 | | | 0 | 0 | | MUTE: | mode | MU | | | |-------|----------------------|--------|-------------------------------------------------|--| | | active<br>not active | 1<br>0 | automatically after power-on reset general case | | Output for external switch | | | | EXS | |---|------|----------------|-----| | : | EXSN | ground | 1 | | | EXSN | open collector | 0 | Truth tables for VOLUME, BASS and TREBLE Volume: | CH1 | (2 dB/step)<br>(dB) | CH2 (2 dB/step)<br>(dB) | Vx5 | Vx4 | Vx3 | Vx2 | Vx1 | Vx0 | |-----|---------------------|-------------------------|-----|-----|-----|-----|-----|-----| | | 16 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | -46 | -62 | 1 | 0 | 0 | 0 | 0 | 0 | | < . | -90 | ≤ -90 | 0 | 1 | 1 | 1 | 1 | 1 | | | | ·, | | | | | | | | | | | | | | | | | | 1 | | *** | | | | | | | | < | -90 | ≤ -90 | 0 | 0 | 0 | 0 | 0 | 0 | Bass: | 3dB/step | ваз | BA2 | BA1 | BA0 | |----------|-----|-----|-----|-----| | (dB) | | | | | | 15 | 1 | 1 | 1 | 1 | | | | | | | | | | | | | | | | | | | | 15 | 1 | 0 | 1 | 1 | | 12 | 1 | 0 | 1 | 0 | | | | | | | | | | | | | | | | | | | | 0 | 0 | 1 . | 1 | 0 | | | | | | | | | | | | | | | | | | | | -12 | 0 | 0 | 1 | 0 | | | | | | | | | | | | | | | | | | | | -12 | 0 | 0 | 0 | 0 | Treble: | L | | | | 1 | |------------------|-----|-----|-----|-----| | | | , | | T | | 3dB/step<br>(dB) | TR3 | TR2 | TR1 | TR0 | | 12 | 1 | 1 | 1 | 1 | | | | | | | | | | | | | | | | | | | | 12 | 1 | 0 | 1 | 0 | | | | | | | | | | | | | | | | | | | | 0 | 0 | 1 | 1 | 0 | | | | | | | | | | | | | | | | | | | | -12 | 0 | 0 | 1 | 0 | | | | | | | | | | | | | | | | | | | | -12 | 0 | 0 | 0 | 0 | Sequence of data transmission. After a power-on reset all eight functions have to be adjusted with eight data transmissions. It is recommended to transmit the data information for switch functions in CH1 at last because all functions have to be adjusted when the muting is switched off. The sequence of the other data information doesn't matter. The following figures show the order of data transmission. ## 1. After a power-on reset ### 2. Otherwise The number of data transmissions is unrestricted but before each data byte the module address MAD and the right subaddress SAD is necessary. ### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------|-----------------------|--------------|----------------|------|------| | Supply voltage | V <sub>CC</sub> | 0 | | 16 | V | | Voltage at pins for external | | | | | | | capacitors | V <sub>cap</sub> | 0 | _ | Vcc | V | | | VMAD,EXSN | 0 | · <del>_</del> | Vcc | V | | | V <sub>SDA</sub> ,SCL | 0 | _ | Vcc | V | | Voltage at pins 1,3,7,11,18,22,26,28 | V <sub>in, out</sub> | 0 | <u> </u> | Vcc | V | | Output current at pins 7,11,18,22 | lout | | | 45 | mA | | Power dissipation (T <sub>amb</sub> < 70 °C) | P <sub>tot</sub> | . <u>-</u> - | _ | 1350 | mW | | Operating ambient temperature | T <sub>amb</sub> | 0 | | 70 | oC | | Storage temperature | T <sub>stg</sub> | -25 | | 150 | oC. | | | | | | | | # D.C. CHARACTERISTICS $V_{CC}$ = 12 V; $T_{amb}$ = 25 °C; unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |-----------------------------------------------------------------------------------------------------------------|------------------------------------------|------|------------------------------------------|--------------|----------| | Supply voltage | Vcc | 7,5 | 12 | 14 | V | | Supply current | | | | | | | V <sub>CC</sub> = 12 V | ICC | - | 42 | 55 | mA | | Input voltage IN1 (pins 26,28) IN2 (pins 1,3) DC-voltage internal generated, capacitive coupling is recommended | VIN | 5,4 | 6 | 6,6 | V | | MAD (pin 16) input voltage | | | | | | | HIGH | VIH | 3 | - | Vcc | V | | LOW | VIL | 0 | _ | 1,5 | \ V | | input current | | | | | | | HIGH<br>LOW | IIH<br>IIL | - | _<br>1 | 1 10 | μA<br>μA | | SDA, SCL (pins 13 and 14) | ''⊾ | | ' | 10 | | | input voltage HIGH | VIH | 3 | | vcc | V | | input voltage LOW | VIL | 0,3 | | 1,5 | V | | input current HIGH | UН | _ | | 1 | μΑ | | input current LOW | IIL | _ | 1 | 10 | μΑ | | Output voltage<br>CH1 pins 11,18 CH2 pins 7,22 | v <sub>o</sub> | 5,4 | ½V <sub>CC</sub> | 6,6 | V | | Pins for external capacitors<br>pins 6,8,9,10,19,20,21,23,24,25<br>pin 2 | V <sub>cap.x</sub><br>V <sub>cap.2</sub> | _ | ½V <sub>CC</sub><br>V <sub>CC</sub> -0,1 | <del>-</del> | V | | Extern switch at IEXSN = 1 mA output voltage LOW output voltage HIGH | VEXSNL<br>VEXSNH | - | _<br>_ | 0,3<br>16 | V | | I <sup>2</sup> C-BUS A.C. characteristics | | | | | 1 | | SDA, SCL (pin 13 and 14) Fig. 3 | | | | | | | Clock frequency range | fSCL | 0 | | 100 | kHz | | Start code set up | tSU/STA | 4,7 | _ | _ | μs | | Start code hold | tHD/STA | 4 | _ | _ | μs | | Stop code set up | tSU/STO | 4,7 | · _ ` | _ | μs | | Bus free | t <sub>BUF</sub> | 4,7 | | - | μs | | Data set up | tSU/DAT | 250 | | _ | ns | | Clock pulse HIGH | tSCL/H | 4 | _ | _ | μs | | Clock pulse LOW | tSCL/L | 4,7 | | _ | μs | | rise time | t <sub>r</sub> | - | · · · _ | 1 | μs | | fall time | tf | - | | 0,3 | μs | | | ı | | | 1 | 1 | # A.C. CHARACTERISTICS $V_{CC}$ = 12 V, bass/treble in linear pos., pseudo and spatial off, R $_L >$ 10 k $\Omega$ , C $_L <$ 100 pF, T $_{amb}$ = 25 °C unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------------------------------------------------------|----------------------------------|------|--------------|---------|----------| | Inputs IN1 and IN2<br>pins 26, 28, 1 and 3 | | | | | | | Input signal handling $(V_U = -4 \text{ dB}, \text{THD} \le 0.5 \%)$ | Vi(rms) | 2 | - A,711 | _ | V | | Input resistance | Ri | 35 | 50 | _ | kΩ | | Frequency response (-0,5 dB) (bass and treble in linear position, stereo mode, effects off) | f | 20 | | 20 000 | Hz | | LOUDSPEAKER CHANNEL CH1L and R output pins 11 and 18 | | | | | | | Output voltage range (THD $\leq$ 0,5%) | V <sub>o(rms)</sub> | 2 | <del>-</del> | · — | V | | Load resistance | RL | 10 | | _ | kΩ | | Output impedance | z <sub>O</sub> | _ | _ | 100 | Ω | | Noise level 16 dB (gain 16 dB weighted according to CCIR468-2) | V <sub>n</sub> | | 90 | _ | μ∨ | | gain = 0 dB<br>gain = ≤ –90 dB | V <sub>n</sub><br>V <sub>n</sub> | _ | 20<br>15 | 40<br>— | μV<br>μV | | T.H.D. (f = 20 Hz - 12,5 kHz)<br>for V <sub>i(rms)</sub> = 0,5 V,<br>gain = +16 dB to -30 dB | THD | | 0,05 | 0,2 | % | | for $V_{i(rms)} = 1.0 \text{ V}$ ,<br>gain = +2 dB to -30 dB<br>for $V_{i(rms)} = 2.0 \text{ V}$ , | THD | | 0,07 | 0,2 | % | | gain = $-4 dB to -30 dB$ | THD | | 0,1 | _ | % | | Channel separation at 10 kHz<br>gain = 0 dB | $lpha_{ extsf{cr}}$ | _ | 75 | _ | dB | | Ripple rejection (gain: 0 dB,<br>bass and treble in linear position)<br>fripple = 100 Hz | RR <sub>100</sub> | | 50 | | dB | | Crosstalk attenuation from logic inputs to a.f. outputs (gain = 0 dB, | 100 | | 50 | | db | | bass and treble lin.) | αL | _ | 110 | _ | dB | | parameter | symbol | min. | typ. | max. | unit | |-----------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-------------------------|------------------|------------------|----------------------| | VOLUME CONTROL Truth table sheet 6 | | | | | | | Loudspeaker channel, CH1 | | | | | | | Control range at f = 1 kHz<br>max. voltage gain (Step 16 dB)<br>min. voltage gain (Step -46 dB)<br>last position<br>mute position | G <sub>max</sub><br>G <sub>min</sub><br>G <sub>off</sub><br>G <sub>mute</sub> | 15<br>-43<br>-80<br>-85 | <br><br>85<br>90 | _<br>_<br>_<br>_ | dB<br>dB<br>dB<br>dB | | Resolution | G <sub>step</sub> | | 2 | | dB/step | | Gain difference between left and right a.f. channel (note 1) gain from 16 dB to —30 dB gain from —30 dB to —46 dB | ΔG<br>ΔG | | <u> </u> | 0,5<br>1 | dB<br>dB | | TREBLE CONTROL, CH1 Truth table sheet 7 | | | | | | | Control range (for $C_{10,5}$ , $C_{19,5} = 5,6$ nF) | | | | | | | Maximum emphasis at 15 kHz with respect to linear position | G | 11 | 12 | 13 | dB | | Maximum attenuation at 15 kHz with respect to linear position | G | 11 | 12 | 13 | dB | | Resolution | G <sub>step</sub> | _ | 3 | _ | dB/step | | BASS CONTROL Truth table sheet 7 | | | | | | | Control range<br>(for C <sub>8</sub> ,9, C <sub>20,21</sub> = 33 nF) | | | | | | | Maximum emphasis at 40 kHz with respect to linear position | G | 14 | 15 | 16 | dB | | Maximum attenuation at 40 kHz with respect to linear position | G | 11 | 12 | 13 | dB | | Resolution | G <sub>step</sub> | | 3 | | dB/step | | SPATIAL AND PSEUDO FUNCTION Spatial: | | | | | | | Antiphase crosstalk | α | No. com | 50 | | % | | Pseudo: | | | | | | | Phase shift see Fig. 12. | | | | | | ## Note 1. Balance is realized via software by different volume setting in both channels. | parameter | symbol | min. | typ. | max. | unit | |------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------|---------------------|-----------------|-----------|----------------------| | HEADPHONE CHANNEL CH2 L and R | | · | | | | | output pins 7 and 22 | | | | | | | Output voltage (THD ≤ 0,5%) | Vo(rms) | 2 | _ | _ | V | | Load resistance | RL | 10 | | | kΩ | | Output impedance | ZO | | - | 100 | Ω | | Noise level<br>(weighted acc. to CCIR468-2)<br>gain = 0 dB<br>gain = 16 dB<br>gain = $\leq$ -90 dB | V <sub>n</sub><br>V <sub>n</sub> | | 15<br>12<br>10 | | μV<br>μV<br>μV | | T.H.D. (f = 20 Hz to 12,5 kHz)<br>for $V_{i(rms)} = 0,2 V$ ,<br>gain = 0 dB to $-30$ dB | THD | access. | 0,1 | 0,2 | μ <b>ν</b><br>% | | for $V_{i(rms)} = 1.0 \text{ V}$ ,<br>gain = 0 dB to $-30 \text{ dB}$<br>for $V_{i(rms)} = 2.0 \text{ V}$ , | THD | | 0,1 | | % | | gain = $-4 \text{ dB to } -30 \text{ dB}$ | THD | | 0,3 | _ | % | | Channel separation<br>f = 10 kHz, gain = 0 dB | $\alpha_{cr}$ | | 75 | - | dB | | Ripple rejection (gain : 0 dB,<br>bass and treble in linear position)<br>$f_r = 100 \text{ Hz}$ | RR <sub>100</sub> | | 50 | Billiott | dB | | Crosstalk attenuation from logic inputs to a.f. outputs gain = 0 dB, bass and treble lin. | αμ | | 110 | | dB | | Crosstalk between any input/output f = 100 Hz to 12,5 kHz | α | 65 | 70 | | dB | | Crosstalk IN1/IN2 gain = 0 dB, $R_G = 0$ | α | 95 | 100 | SECTION . | dB | | Headphone channel, CH2 | - | | | | | | Control range max. voltage gain (Step 0 dB) min. voltage gain (Step62 dB) last position mute position Resolution | G <sub>max</sub><br>G <sub>min</sub><br>G <sub>off</sub><br>G <sub>mute</sub><br>G <sub>step</sub> | 1<br>57<br>80<br>85 | -<br>-85<br>-90 | | dB<br>dB<br>dB<br>dB | | Gain difference between left and right a.f. channel (note 1) gain from 0 dB to -40 dB gain from -40 to -62 dB | ΔG<br>ΔG | <br>- | | 0,5<br>2 | dB<br>dB | #### Note 1. Balance is realized via software by different volume setting in both channels. | parameter | symbol | min. | typ. | max. | unit | |-------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|----------------------|----------------------|-------------|----------------------| | VOLUME CONTROL Truth table sheet 6 | | | | | | | Loudspeaker channel, CH1 | | | | | | | Control range at f = 1 kHz max. voltage gain (Step 16 dB) min. voltage gain (Step -46 dB) last position mute position | G <sub>max</sub><br>G <sub>min</sub><br>G <sub>off</sub><br>G <sub>mute</sub> | 15<br>43<br>80<br>85 | -<br>-<br>-85<br>-90 | _<br>_<br>_ | dB<br>dB<br>dB<br>dB | | Resolution | G <sub>step</sub> | | 2 | | dB/step | | Gain difference between left and right a.f. channel (note 1) gain from 16 dB to $-30$ dB gain from $-30$ dB to $-46$ dB | ΔG<br>ΔG | | | 0,5<br>1 | dB<br>dB | | TREBLE CONTROL, CH1 Truth table sheet 7 | | | - | | | | Control range (for $C_{10,5}$ , $C_{19,5} = 5,6$ nF) | | | | | | | Maximum emphasis at 15 kHz with respect to linear position | G | 11 | 12 | 13 | dB | | Maximum attenuation at 15 kHz with respect to linear position | G | 11 | 12 | 13 | dB | | Resolution | G <sub>step</sub> | | 3 | _ | dB/step | | BASS CONTROL Truth table sheet 7 | | | | | | | Control range<br>(for C8,9, C <sub>20,21</sub> = 33 nF) | | | | | | | Maximum emphasis at 40 kHz with respect to linear position | G | 14 | 15 | 16 | dB | | Maximum attenuation at 40 kHz with respect to linear position | G | 11 | 12 | 13 | dB | | Resolution | G <sub>step</sub> | | 3 | | dB/step | | SPATIAL AND PSEUDO FUNCTION Spatial: | | | | | | | Antiphase crosstalk | α | | 50 | | % | | Pseudo: | | | | | | | Phase shift see Fig. 12. | | | | | | ## Note 1. Balance is realized via software by different volume setting in both channels. | parameter | symbol | min. | typ. | max. | unit | |------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------|---------------------|----------------|----------|----------------------| | HEADPHONE CHANNEL CH2 L and R | | | | | | | output pins 7 and 22 | - | | | | | | Output voltage (THD ≤ 0,5%) | Vo(rms) | 2 | _ | | V | | Load resistance | RL | 10 | | _ | kΩ | | Output impedance | Z <sub>O</sub> | | - | 100 | $\Omega$ | | Noise level (weighted acc. to CCIR468-2) gain = 0 dB gain = 16 dB gain = $\leq$ -90 dB | V <sub>n</sub><br>V <sub>n</sub><br>V <sub>n</sub> | | 15<br>12<br>10 | 25<br>— | μV<br>μV<br>μV | | T.H.D. $(f = 20 \text{ Hz to } 12,5 \text{ kHz})$<br>for $V_{i(rms)} = 0,2 \text{ V}$ ,<br>gain = 0 dB to $-30 \text{ dB}$<br>for $V_{i(rms)} = 1,0 \text{ V}$ , | THD | Month | 0,1 | 0,2 | % | | gain = 0 dB to $-30$ dB<br>for $V_{i(rms)} = 2.0 V$ ,<br>gain = $-4$ dB to $-30$ dB | THD | | 0,1 | | % | | Channel separation f = 10 kHz, gain = 0 dB | THD α <sub>cr</sub> | | 0,3<br>75 | naces | %<br>dB | | Ripple rejection (gain : 0 dB,<br>bass and treble in linear position)<br>f <sub>r</sub> = 100 Hz | RR <sub>100</sub> | _ | 50 | | dB | | Crosstalk attenuation<br>from logic inputs to a.f. outputs<br>gain = 0 dB, bass and treble lin. | αμ | | 110 | 4000 | dB | | Crosstalk between any input/output f = 100 Hz to 12,5 kHz | α | 65 | 70 | | dB | | Crosstalk IN1/IN2<br>gain = 0 dB, R <sub>G</sub> = 0 | α | 95 | 100 | - | dB | | Headphone channel, CH2 | | | | | | | Control range max. voltage gain (Step 0 dB) min. voltage gain (Step -62 dB) last position mute position Resolution | G <sub>max</sub><br>G <sub>min</sub><br>Goff<br>G <sub>mute</sub><br>G <sub>step</sub> | 1<br>57<br>80<br>85 | <br>85<br>90 | <br><br> | dB<br>dB<br>dB<br>dB | | Gain difference between left and right a.f. channel (note 1) gain from 0 dB to -40 dB gain from -40 to -62 dB | ΔG<br>ΔG | | | 0,5<br>2 | dB<br>dB | # Note 1. Balance is realized via software by different volume setting in both channels. $^{t}SU(STA)$ = start code set-up time $^{t}HD(STA)$ = start code hold time $^{t}SU(STO)$ = stop code set-up time tBUF = BUS free time tSU(DAT) = DATA set-up time tHD(DAT) = DATA hold time Fig. 3 BUS timing diagram. Fig. 4 Distortion loudspeaker channel CH1 as a function of the output voltage with gain as parameter. Fig. 5 Distortion loudspeaker channel CH1 as a function of the output voltage. Parameter input voltage. Fig. 6 Channel separation loudspeaker channel CH1 as a function of frequency. Fig. 7 Signal to noise ratio as a function of output power. Input voltage $v_i = 0.5 \text{ V}$ ; acc to CCIR; quasi peak; $P_0 = 15 \text{ W}$ . Fig. 8 Cross-talk 2-tone mode as a function of frequency. CH1: mode AA, Gain +16 dB; CH2: mode BB, Gain 0 dB. Signal input RIGHT; input LEFT to ground, measured on output CH1. **DEVELOPMENT DATA** Fig. 9 Crosstalk between IN1 and IN2 as a function of frequency; measured on output CH1, $R_G = 0$ . a) Gain = +16 dB; $V_i = 200$ mV. b) Gain = 0 dB; $V_i = 1$ V. Fig. 10 Bass and treble tone control, $C_{bass} = 33 \text{ nF}$ , $C_{treble} = 5.6 \text{ nF}$ . Fig. 11 Bass and treble tone control. $C_{bass}$ = 68 nF, $C_{treble}$ = 3,9 nF. Fig. 12 Pseudo (phase) as a function of frequency CH1 left. curve 1: normal effect curve 2: intensity effect curve 3: more intensity effect. | curve | pin 25 | pin 24 | |-------|--------|--------| | 1 | 15 nF | 15 nF | | 2 | 47 nF | 5,6 nF | | 3 | 68 n F | 5,6 nF | Fig. 13 Test and application circuit diagram. Fig. 14 Turn-ON/OFF power supply circuit diagram. Fig. 15 Turn-on behavior; $C = 2.2 \mu F$ ; $R_L = 10 k\Omega$ . Fig. 16 Turn-off behavior; without modulation. Fig. 17 Turn-off behavior; with modulation (shaded area). Fig. 18 Level diagram loudspeaker channel CH1. $V_i$ min = 200 mV; $V_o$ = 1,25 for $P_{max}$ . Fig. 19 Level diagram headphone channel CH2. $V_i$ = 200 mV; $V_o$ = 200 mV for $P_{max}$ . Purchase of Philips' $I^2C$ components conveys a license under the Philips' $I^2C$ patent to use the components in the $I^2C$ system provided the system conforms to the $I^2C$ specifications defined by Philips. # DOLBY\* B & C TYPE NOISE REDUCTION CIRCUITS ### **GENERAL DESCRIPTION** The TEA0651/TEA0652 and TEA0654 provide both, Dolby B and Dolby C type audio Noise Reduction (NR). The TEA0651/TEA0652 are NR signal processing ICs in 18-lead DIL packages. They can be used either as a stereo Dolby B NR circuit or as one channel of a switchable Dolby B & C NR circuit. In addition they provide NR ON/OFF switching. The TEA0654 is a switching IC in a 24-lead DIL package. It contains the switching, the pre-amplifiers for playback and recording functions and a multiplex filter buffer amplifier. The circuits are pin compatible to Signetics NE651, NE652 and NE654 respectively. #### **Features** #### TEA0651/TEA0652 - Dual purpose IC for Dolby B & C NR systems: - switchable B/C type NR systems, B-type NR systems (stereo without preamplifiers), automotive entertainment systems (playback only) and portable applications - Dual version for better matching between HIGH and LOW level stages in C-type NR or better channel matching for stereo B-type NR applications - Full-wave rectifier - No capacitive divider for side-chain filter needed - Electronic switching for NR ON/OFF, B and C-type NR - Dolby level 0 dB = -6 dBm (387,5 mV) offers line output level option of 0 dBm (775 mV) ### **TEA0654** - Electronic switching for playback/record - Electronic switching for NR ON/OFF and B/C type NR - No internal/external matching required for filter networks: - only one network for spectral skewing and deskewing necessary; only one network for anti-saturation necessary - Excellent matching between record and playback - Line output (monitor) level externally set by resistor ratio independent of internal Dolby level - Playback and record preamplifier and multiplex filter buffer amplifier included #### **PACKAGE OUTLINES** TEA0651/TEA0652: 18-lead DIL; plastic (SOT-102HE). TEA0654: 24-lead DIL; plastic (SOT-101A). <sup>\*</sup> Available only to licensees of Dolby Laboratories Licensing Corporation, San Francisco, CA94111, U.S.A., from whom licensing and application information must be obtained. Dolby is a registered trademark of Dolby Laboratories Licensing Coporation. Fig. 1 System block diagram. # Switching levels; see Fig. 2. | pin condition<br>(test point 2) | functions switched<br>for TEA0654 (pin 4) | functions switched for TEA0651/TEA0652 (pin 14) | |--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------| | +Vcc | Dolby-C,<br>open collector<br>transistors at pins<br>7 and 8 switched on, at<br>pins 22, 23, 24<br>switched off | Dolby-C | | ½V <sub>CC</sub> | not applicable | stereo Dolby B,<br>both channels active<br>(Figs 15 and 16) | | open<br>(internally pulled to ¼V <sub>CC</sub> ) | Dolby-B, open collector transistors at pins 7 and 8 switched off, at pins 22, 23, 24 switched on | Dolby-B,<br>low level stage side chain muted | | ground | as pin condition 'open' | NR-OFF<br>both side chains muted | - (1) Line output and record input programming resistors. - (2) Optional capacitors. - (3) Time constant for mode switch is optional, R20 is equal to 6,8 $k\Omega$ divided by number of switched channels, Fig. 2 Dolby B/C NR system; switches shown in record position. ### SYSTEM RATINGS Limiting values in accordance with the Absolute Maximum System (IEC 134) | 3 | | | | | |-------------------------------------|------------------|--------|-------|----| | Supply voltage | $v_{CC}$ | max. | 23 | ٧ | | Storage temperature range | $T_{stg}$ | -55 to | + 150 | oC | | Operating ambient temperature range | T <sub>amb</sub> | -30 to | + 85 | oC | | Total power dissipation | | | | | | TEA0651/TEA0652 | Ptot | max. | 600 | mW | | TEA0654 | Ptot | max. | 800 | mW | ## SYSTEM CHARACTERISTICS $V_{CC}$ = 14 V; f = 20 Hz to 20 kHz; $T_{amb}$ = 25 °C; all levels with reference to 387,5 mV = 0 dB = -6 dBm at test point 1 in Fig. 2; record mode; unless otherwise specified; for graphs see Figs 10 to 16. | parameter | conditi | conditions | | | typ. | max. | unit | |-----------------------------------------------|---------|-------------|----------------------------------------------------------------|---------------------------|---------------------------|----------------------------|----------| | | mode | f(kHz) | | | | | 4. | | Supply voltage range | С | | V <sub>CC</sub> ; note 1 | 8 | 14 | 20 | V | | Input sensitivity | С | | record mode<br>playback mode<br>note 2 | | 50<br>30 | - · | mV<br>mV | | Signal handling at<br>record output<br>note 3 | С | | V <sub>CC</sub> = 8 V<br>line output<br>is6 dBm | 12 | .com | _ | dB | | | С | 1 | V <sub>CC</sub> = 14 V<br>THD - 1%<br>line output<br>is —6 dBm | | 18 | _ | dB | | | | 1 | V <sub>CC</sub> = 14 V<br>line output<br>is 0 dB, | 12 | _ | - | dB | | Signal-to-noise<br>ratio (S/N) | С | <del></del> | $R_S = 10 \text{ k}\Omega$<br>CCIR/ARM<br>weighted | 60 | 66 | | dB | | Switching thresholds note 4 | OFF | _ | voltage at<br>test point 2 | _ | _ | 0,065 x<br>V <sub>CC</sub> | V | | | В | | voltage at test point 2; note 5 | 0,2 x<br>V <sub>CC</sub> | 0,25 x<br>V <sub>CC</sub> | 0,3 x<br>V <sub>CC</sub> | V | | | С | _ | voltage at<br>test point 2 | 0,85 x<br>V <sub>CC</sub> | _ | _ | v | ### Notes to system characteristics - 1. Operation with minimum of 12 dB headroom; system remains functional to 6 V. - 2. Attenuation between pins 2 and 3 of TEA0654 is 4 dB; - 3. System headroom is determined by programmable monitor output level (pin 5 of TEA0654). - 4. For a typical application see Fig. 10. Worst case considerations for the $V_{CC}$ range from 8 V to 20 V limit the optional external resistor to maximum 6,8 k $\Omega$ , divided by number of switched channels. - 5. In the open position (B) of the mode switch pin 14 of TEA0651/TEA0652 is pulled to typical 0,25 x V<sub>CC</sub> by pin 4 of TEA0654. ### SYSTEM GRAPHS Fig. 3 Encoder frequency response for C-mode. Fig. 4 Encoder frequency response for B-mode. Fig. 5 Total harmonic distortion as a function of frequency for B-mode. Fig. 7 Total harmonic distortion as a function of frequency for NR OFF-mode. Fig. 9 Supply current as a function of supply voltage. 1: TEA0651/TEA0652 and TEA0654; 2: TEA0651/TEA0652 only. Fig. 6 Total harmonic distortion as a function of frequency for C-mode. Fig. 8 Headroom at record output and line output (pins 14 and 5 of TEA0654); THD = 1%; f = 1 kHz, at line output levels 0 and -6 dB. Fig. 10 Optional external time constant for mode switch. ### TEA0651/TEA0652: DOLBY B/C TYPE NOISE REDUCTION PROCESSING CIRCUITS ### Note For Dolby-C type application channel A is the HIGH level stage and channel B is the LOW level stage. Fig. 12 Block diagram of TEA0651 and TEA0652. ### **CHARACTERISTICS FOR TEA0651/TEA0652** $V_{CC}$ = 14,V; f = 20 Hz to 20 kHz; $T_{amb}$ = 25 °C; all levels with reference to 387,5 mV = 0 dB = -6 dBm at test point 1; test circuit Fig. 13; record mode; unless otherwise specified. | parameter | conditi | ons | | min. | typ. | max. | unit | |-------------------------------------------|---------|--------|------------------------------------------------------------------|---------------------------|---------------------------|----------------------------|------| | | mode | f(kHz) | | | | | | | Supply voltage range | В | _ | vcc | 8 | 14 | 20 | ٧ | | Supply current I <sub>CC</sub> | OFF | _ | no input<br>signal | _ | 17 | 25 | mA | | Power supply ripple rejection ratio | В | 1 | test circuit<br>Fig. 14 | | 60 | _ | dB | | Voltage gain | OFF | 1 | note 1 | -0,5 | _ | + 0,5 | dB | | Signal handling at record output (note 4) | В | 1 | V <sub>CC</sub> = 14 V<br>THD = 1% | _ | 20 | _ | dB | | | | 1 | V <sub>CC</sub> = 8 V<br>THD = 1% | 12 | 14 | _ | dB | | | | 1 | V <sub>CC</sub> = 6 V<br>THD = 1% | _ | 11 | | dB | | Signal-to-noise<br>ratio (S/N) | В | _ | $R_S = 10 \text{ k}\Omega$ ,<br>internal<br>CCIR/ARM<br>weighted | _ | 90 | | dB | | Switching thresholds | OFF | _ | voltage at<br>pin 14 | _ | | 0,065 x<br>V <sub>CC</sub> | V | | | В | _ ' | voltage at<br>pin 14 | 0,2 x<br>V <sub>CC</sub> | 0,25 x<br>V <sub>CC</sub> | 0,3 x<br>V <sub>CC</sub> | V | | | С | | voltage at<br>pin 14 | 0,85 x<br>V <sub>CC</sub> | _ | _ | V | | Switching threshold for stereo B appl. | В | _ | voltage at<br>pin 14 | _ | 0,5 x<br>V <sub>CC</sub> | _ | V | | Channel matching | OFF | 1 | TPL = 0 dB<br>notes 2, 3 | -0,5 | _ | + 0,5 | dB | | Channel separation | В | 1 | TPL = + 10 dB<br>notes 2, 3 | 60 | 70 | - | dB | ### Notes - 1. Voltage gain is 20 log $\frac{\text{voltage at pin 1 (9)}}{\text{voltage at pin 2 (8)}}$ . - 2. TPL is Test Point Level. - 3. Test circuit Fig. 15, reference level at channel A and channel B test point. - 4. Operation with minimum of 12 dB headroom; system remains functional to 6 V. ## **CHARACTERISTICS TEA0651 ONLY** | parameter | conditio | ns | | min. | typ. | max. | unit | |--------------------------------|----------|-------------------|--------------------------------------------------------------|----------------------------------|----------------------------------|----------------|----------------------| | | mode | f(kHz) | , | | | | | | Offset voltage | С | - | V <sub>9-15</sub> | _ | 3 | 6 | mV | | Signal-to-noise<br>ratio (S/N) | С | _ | $R_S = 10 \text{ k}\Omega$<br>(internal)<br>CCIR/ARM | | | | | | | | | weighted; pin 9 | 77 | 80 | - | dB | | Total harmonic | В | 10 | TPL = 0 dB | _ | | 0,1 | % | | distortion (THD) | | | TPL = + 10 dB | _ | 0,05 | 0,1 | % | | Total harmonic | С | 10 | TPL = 0 dB | _ | _ | 0,1 | % | | distortion (THD) | | 1 | TPL = + 10 dB | _ | 0,15 | 0,5 | % | | B-mode frequency response | В | 1<br>2<br>5<br>10 | TPL = -20 dB<br>TPL = -25 dB<br>TPL = -40 dB<br>TPL = -30 dB | -17,3<br>-19,5<br>-30,2<br>-25,0 | -15,8<br>-18,0<br>-29,7<br>-23,5 | • | dB<br>dB<br>dB<br>dB | | C-mode frequency response | С | 0,2<br>0,5<br>0,5 | TPL = -40 dB<br>TPL = -20 dB<br>TPL = -30 dB | -32,9<br>-14,2<br>-18,7 | -31,9<br>-13,7<br>-18,2 | -13,2<br>-17,7 | dB<br>dB<br>dB | | | | 1 | TPL = -20 dB | -14,6 | -14,1 | | dB | | | | 1 1 | TPL = -30 dB<br>TPL = -40 dB | -19,1<br>-25,3 | -18,6<br>-23,8 | -18,1<br>-22,3 | dB<br>dB | | | | 5 | TPL = 0 dB | -3,3 | -2,3 | -1,3 | dB | | | | 5 | TPL = -20 dB | -18,1 | -17,1 | | dB | | | | 5 | TPL =30 dB | -22,6 | -21,6 | , | dB | | | | 5 | TPL = -40 dB | -28,0 | -26,5 | 25,0 | dB | # **CHARACTERISTICS TEA0652 ONLY** | parameter | condition | ons | conditions | | typ, | max. | unit | |------------------------------------|-----------|-------------------|---------------------------------------------------------------------|----------------------------------|----------------------|----------------------------------|----------------------| | | mode | f(kHz) | | | | | | | Offset voltage | С | _ | V <sub>9-15</sub> | - | 10 | | mV | | Signal-to-noise<br>ratio (S/N) | С | | R <sub>S</sub> = 10 kΩ<br>(internal)<br>CCIR/ARM<br>weighted; pin 9 | 72 | 80 | | dB | | Total harmonic distortion (THD) | В | 10 | TPL = 0 dB<br>TPL = + 10 dB | | 0,05<br>0,08 | 0,1<br>0,3 | %<br>% | | Total harmonic<br>distortion (THD) | С | 10<br>1 | TPL = 0 dB<br>TPL = + 10 dB | American | 0,1<br>0,15 | 0,3<br>0,5 | %<br>% | | B-mode frequency response | В | 1<br>2<br>5<br>10 | TPL = -20 dB<br>TPL = -25 dB<br>TPL = -40 dB<br>TPL = -30 dB | -17,3<br>-19,5<br>-30,2<br>-25,0 | 18,0<br>29,7 | -14,3<br>-16,5<br>-28,2<br>-22,0 | dB<br>dB<br>dB<br>dB | | C-mode frequency response | С | 0,2<br>0,5<br>0,5 | TPL = -40 dB<br>TPL = -20 dB<br>TPL = -30 dB | -33,4<br>-15,7<br>-20,2 | | 30,4<br>11,7<br>16,2 | dB<br>dB<br>dB | | | | 1<br>1<br>1 | TPL = -20 dB<br>TPL = -30 dB<br>TPL = -40 dB | -16,1<br>-20,1<br>-25,8 | 14,1<br>18,6<br>23,8 | | dB<br>dB<br>dB | | | | 5<br>5<br>5 | TPL = 0 dB<br>TPL = -20 dB<br>TPL = -30 dB<br>TPL = -40 dB | -3,8<br>-19,1<br>-23,6<br>-28,5 | -17,1 | 15,1 | dB<br>dB<br>dB | Fig. 13 Test circuit for TEA0651/0652, Encode mode. Operational amplifiers are NE5535. Fig. 14 Test circuit for PSRR for TEA0651/TEA0652. Fig. 15 Test and application circuit of TEA0651/TEA0652 for stereo Dolby B application, shown in encode mode. Fig. 16 Typical application circuit for stereo Dolby B noise reduction shown in decode mode. ### DATA OF TEA0654 DOLBY B & C TYPE NR SWITCHING CIRCUIT Fig. 18 Block diagram of TEA0654. ## **CHARACTERISTICS FOR TEA0654** $V_{CC}$ = 14 V; f = 10 kHz; $T_{amb}$ = 25 °C; test circuit Fig. 20; signals referenced to REF (pin 21); d.c. levels with reference to GND (pin 17); unless otherwise specified. | parameter | conditions | min. | typ. | max. | unit | |-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|--------------------------------------------|-------|----------| | Supply voltage range | V <sub>CC</sub> (output level at buffer amplifier is + 6 dBm; | | Profit last the collection of the field to | | | | | Dolby level is –6 dBm) | 8 | 14 | 20 | V | | Supply current | <sup>1</sup> cc | 11 | 17 | 23 | mA | | Voltage gain of<br>record amplifier | pins 1 to 2 | _ | 17,85 | _ | dB | | Input sensitivity of<br>record amplifier<br>(pin 1) | buffer amplifier output<br>level (pin 5) is<br>775 mV r.m.s.; MPX filter | 42 | 50 | 58 | | | V-16 | insertion loss is 4 dB | 43 | 50 | 56 | mV | | Voltage gain of<br>playback amplifier | pins 9 to 5 | _ | 22,25 | _ | dB | | Input sensitivity of playback amplifier | buffer amplifier output<br>level (pin 5) is<br>775 mV r.m.s. | 25 | 30 | 35 | mV | | Input resistance | pin 1 and 9 | 35 | 50 | 65 | kΩ | | Output noise at record output pin 14 | R <sub>S</sub> = 10 kΩ at pin 1;<br>CCIR/ARM weighted;<br>record mode | | 20 | 40 | μV | | Signal handling<br>record and buffer<br>amplifier; pins 2<br>and 5 (r.m.s. value) | THD = 1%; record mode input level at pin 1 | 4 | _ | _ | v V | | Voltage gain of<br>signal switches | record: pins 6 to 14<br>playback: pins 14 to 20 | _ | 0<br>0 | _ | dB<br>dB | | Output noise at<br>buffer amplifier<br>pin 5 (r.m.s. value) | $R_S = 10 \text{ k}\Omega$ at pin 9;<br>CCIR/ARM weighted;<br>playback mode | _ | 65 | 130 | μV | | Voltage gain difference<br>between main and<br>side chain op-amp | main chain op-amp output:<br>pins 19 and 15; side chain<br>op-amp output: pins 18 and<br>16; adjacent op-amps: pins | 0.2 | 0 | 103 | 410 | | Output noise of<br>signal switches<br>pins 11, 15, 16, 18, 19 | 19 and 18, pins 15 and 16 $R_S = 1 k\Omega$ at pins 6, 14, 20; CCIR/ARM weighted; Fig. 19 | -0,3 | 2,5 | + 0,3 | dΒ<br>μV | | Signal handling of switches (pin 14) (r.m.s. value) | THD = 1% at pin 14;<br>input level at pin 1 | 2 | | _ | V | | Voltage gain of buffer amplifier | pins 3 to 5 | _ | 10 | _ | dB | | parameter | conditions | min. | typ. | max. | unit | |-------------------------------------------------------------|----------------------------------------------------------------------------------------------|-------------------------|------|----------------------|--------| | Input noise of<br>buffer amplifier<br>pin 3 (r.m.s. value) | $R_S = 2.2 \text{ k}\Omega$ at pin 3;<br>CCIR/ARM weighted; Fig. 19 | | 2 | _ | μV | | Signal handling<br>buffer amplifier<br>pin 5 (r.m.s. value) | THD = 1% at pin 5;<br>playback mode; input<br>level at pin 9 | 4 | _ | _ | V | | Output impedance at buffer amplifier pin 5 | | _ | _ | 100 | Ω | | Load resistance at buffer<br>amplifier pin 5 | | 10 | _ | _ | kΩ | | Load capacitance at buffer amplifier pin 5 | For large capacitive loads a series resistor of about 220 $\Omega$ is necessary (see Fig. 2) | | _ | 200 | pF | | D.C. switch control levels | playback: pin 12<br>record: pin 12 | 0<br>V <sub>CC</sub> -1 | _ | 1<br>V <sub>CC</sub> | ><br>> | | | Dolby-C: pin 4 | %V <sub>CC</sub> + 1 | - | $v_{CC}$ | V . | | | Dolby-B: pin 4 | 0 | | ¾V <sub>CC</sub> −1 | V | Fig. 19 Test circuit for noise measurements; switch in record position. Fig. 20 Test circuit for $V_{CC} \ge 11,5$ V; switches in record position; external operational amplifier e.g. AD506LH. Fig. 21 Modification of Fig. 20 for $V_{CC} \le 11,5 \text{ V}.$ # **DEVELOPMENT DATA** This data sheet contains advance information and specifications are subject to change without notice. # DOLBY B TYPE NOISE REDUCTION CIRCUIT ### GENERAL DESCRIPTION The TEA0653T is a monolithic bipolar IC designed for use in Dolby B type audio Noise Reduction (NR) systems. The device is a dual channel circuit. ### Applications - Automotive cassette players - Home cassette decks - Portable cassette players - Video cassette recorders - FM receivers #### **Features** - Dual processors provide optimum matching of channels - No law adjustments required - Full wave rectifier - No capacitor required for side chain filter - Electronic switching for NR ON/OFF - Reference level 0 dB = 387,5 mV - Minimum external components - Easy to apply in 2 or 3 head systems - Split supply operation is optional #### QUICK REFERENCE DATA | Supply voltage | max, | 20 V | |-------------------------------------|------|---------------| | Supply current | typ. | 17 mA | | Signal-to-noise ratio | typ. | <b>90</b> dB | | Storage temperature range | -5 | 55 to +150 °C | | Operating ambient temperature range | | -30 to +85 °C | ### PACKAGE OUTLINES TEA0653T: 20-lead mini-pack; plastic (SOT-163A). <sup>\*</sup> Available only to licensees of Dolby Laboratories Licensing Corporation, San Fancisco, CA94111, U.S.A., from whom licensing and application information must be obtained. Dolby is a registered trademark of Dolby Laboratories Licensing Corporation. Fig. 1 Block diagram. ### PINNING Fig. 2 Pinning diagram. ### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134). Supply voltage pin 15 $V_{CC}$ 8 to 20 $V_{CC}$ Storage temperature range $T_{stg}$ -55 to +150 $P_{CC}$ Operating ambient temperature range $P_{CC}$ Tamb ## CHARACTERISTICS $V_{CC}$ = 14 V; f = 20 Hz to 15 kHz; $T_{amb}$ = 25 °C; all levels with reference to 387,5 mV = 0 dB = -6 dBm at test point A or B; test circuit Fig. 4; encode mode; unless otherwise specified. | parameter | conditions | | min. | typ. | max. | unit | | |----------------------------------------|------------|--------|-------------------------------------------------------------|------|-------------------------|---------------------------|----| | | mode | f(kHz) | | | | | | | Supply | | | | | | | | | Supply voltage range | В | _ | V <sub>CC</sub> (note 4) | 8 | 14 | 20 | V | | Supply current I <sub>CC</sub> | OFF | _ | no input signal | _ | 17 | 25 | mA | | Power supply ripple rejection ratio | В | 1 | test circuit<br>Fig. 3 | _ | 60 | _ | dB | | Voltage gain | OFF | 1 | note 1 | -0,5 | _ | +0,5 | dB | | Signal handling at output (note 4) | В | 1 | V <sub>CC</sub> = 14 V<br>THD = 1% | | 20 | _ | dB | | | | 1 | V <sub>CC</sub> = 8 V<br>THD = 1% | 12 | 14 | _ | dB | | | | 1 | V <sub>CC</sub> = 6 V<br>THD = 1% | _ | 11 | _ | dB | | Signal-to-noise ratio (S/N) | В | _ | $R_S = 10 \text{ k}\Omega$<br>internal CCIR/ARM<br>weighted | _ | 90 | <del>-</del> | dB | | Switching thresholds | OFF | | voltage at pin 16 | _ | - | 0,065<br>×V <sub>CC</sub> | V | | Switching threshold for stereo B appl. | В | | voltage at pin 16 | - | 0,5<br>×V <sub>CC</sub> | _ | V | | Channel matching | OFF | _ | TPL = 0 dB<br>notes 2, 3 | -0,5 | - | +0,5 | dB | | Channel separation | В | 1 | TPL = 10 dB<br>notes 2, 3 | 60 | 70 | _ | dB | ### **CHARACTERISTICS** (continued) | parameter | conditions | | min. | typ. | max. | unit | | |---------------------------------|------------|--------------|----------------------------------------------|-------|-------------------------|------------|----------------| | | mode | f(kHz) | | | | | | | Total harmonic distortion (THD) | В | 10 | TPL = 0 dB<br>TPL = +10 dB | _ | 0,05<br>0,08 | 0,1<br>0,3 | %<br>% | | B-mode frequency response | В | 1 | TPL = -20 dB | -17,3 | -15,8 | -14,3 | dB | | | | 2<br>5<br>10 | TPL = -25 dB<br>TPL = -40 dB<br>TPL = -30 dB | -30,2 | -18,0<br>-29,7<br>-23,5 | -28,2 | dB<br>dB<br>dB | ## Notes - 1. Voltage gain is 20 log $\frac{\text{voltage at pin 1 (10)}}{\text{voltage at pin 2 (9)}}$ - 2. TPL is Test Point Level. - 3. Test circuit Fig. 3, reference level at channel A and channel B test point. - 4. Operation with minimum of 12 dB headroom; system remains functional to 6 V. Fig. 3 Test circuit for PSSR for TEA0653T. Fig. 4 Test and application circuit for stereo Dolby B, shown in encode mode. Fig. 5 Application circuit for stereo Dolby B, shown in decode mode. # **DEVELOPMENT DATA** This data sheet contains advance information and specifications are subject to change without notice. # DOLBY\* B and C TYPE NOISE REDUCTION CIRCUIT #### GENERAL DESCRIPTION The TEA0665 is designed for use in Dolby B and Dolby C type audio Noise Reduction (NR) systems. The device provides the high and low level stages for one channel of a Dolby C-type NR system, including NR ON/OFF switching and all electronic switching necessary for Dolby C-type systems. In addition the TEA0665 includes a preamplifier for the record and playback functions and a multiplex buffer amplifier. The circuit offers two different line-output levels (--6 and 0 dBm) and a low-pass filter, which can be fed into the signal path in playback mode. ### **Features** - Few external components required - Included RECORD/PLAY preamplifiers plus multiplex filter buffer amplifier - Two different line-output levels - All electronic switching ### **PACKAGE OUTLINES** TEA0665: 28-lead DIL; plastic (SOT-117). TEA0665T: 28-lead mini-pack; plastic (SO-28; SOT-136A). Available only to licensees of Dolby Laboratories Licensing Corporation, San Francisco, CA94111, U.S.A., from whom licensing and application information must be obtained. Dolby is a registered trademark of Dolby Laboratories Licensing Corporation. Fig. 1 Block diagram and application circuit. Fig. 2 Pinning diagram. ### PINNING | PIN | NING | | |-----|-----------------|-------------------------------------| | 1 | PREAMP OUT | record/playback preamplifier output | | 2 | PB BUFFER IN | playback amplifier input buffer | | 3 | REC BUFFER IN | record amplifier input buffer | | 4 | SSN | spectral skewing network | | 5 | LINE OUT 1 | line output 1 | | 6 | LINE OUT 2 | line output 2 | | 7 | HLS SC IN | high level stage side chain input | | 8 | SC SW | side chain filter switch | | 9 | HLS SC | high level stage side chain | | 10 | HLS AC GND | high level stage a.c. ground | | 11 | HLS HP | high level stage high pass filter | | 12 | HLS INT | high level stage integrating filter | | 13 | HLS INT | high level stage integrating filter | | 14 | $V_{REF}$ | reference voltage | | 15 | V <sub>CC</sub> | positive supply voltage | | 16 | LLS INT | low level stage integrating filter | | 17 | LLS INT | low level stage integrating filter | | 18 | LLS HP | low level stage high pass filter | | 19 | LLS AC GND | low level stage a.c. ground | | 20 | LLS SC | low level stage side chain | | 21 | REC OUT | record output | | 22 | AS | anti-saturation filter | | 23 | AS | anti-saturation filter | | 24 | REC/PB SW | record/playback switch input | | 25 | MODE SW | mode switch input | | 26 | REC IN | record input | | 27 | GND | ground | | 28 | PB IN | playback input | ### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage (pin 15) | Vcc | max. | 20 V | |-------------------------------------|------------------|-------------|--------| | Input voltage (pins 26 and 28) | $v_1$ | max0,3 to V | cc v | | Total power dissipation | P <sub>tot</sub> | 6 | 600 mW | | Storage temperature range | $T_{stg}$ | -55 to + 1 | 150 °C | | Operating ambient temperature range | T <sub>amb</sub> | -40 to + | 85 °C | # **CHARACTERISTICS** $V_{CC}$ = 14 V; f = 20 Hz to 15 kHz; $T_{amb}$ = 25 °C; all levels with reference to 387,5 mV = 0 dB = -6 dBm at test point pin 7; test circuit Fig. 5; record mode; unless otherwise specified. | parameter | conditions | | | symbol | min. | typ. | max. | unit | |-------------------------------------------------------------------------------------|------------|---------|-------------------------------------------------------------|----------------------------------|--------------|---------------------|--------------------|-------------| | | mode | f (kHz) | | | | | | | | Supply | | | | | | | | | | Supply voltage range | C | _ | note 1 | | | | | | | single | | | | Vcc | 8 | 14 | 18 | V | | (split) | | | - | Vcc | (± 4) | (± 7) | (± 9) | V | | Supply current | OFF | _ | no input<br>signal | <sup>1</sup> CC | | 17 | 25 | mA | | Input sensitivity<br>of record amplifier<br>of playback amplifier | С | | note 2<br>pin 26<br>pin 28 | V <sub>i</sub><br>V <sub>i</sub> | 43<br>25 | 50<br>30 | 57<br>35 | mV<br>mV | | Signal handling<br>of record output<br>(note 3; see Fig. 8) | C | 1 | V <sub>CC</sub> = 8 V<br>THD = 1%<br>V <sub>CC</sub> = 14 V | | 12 | 15 | _ | dB | | | | | THD = 1% | | | 20 | | dB | | Line output 1 | | | note 3 | | 0,5 | 0 | + 0,5 | dB | | Line output 2;<br>amplifier gain V <sub>O</sub> /V <sub>i</sub><br>(pin 6 to pin 5) | | | | G <sub>v</sub> | + 5,5 | + 6 | + 6,5 | dB | | Total harmonic distortion | OFF | 1 | TPL = 0 dB*<br>TPL = + 10 dB | THD<br>THD | _ | 0,02<br>0,05 | 0,1<br>0,3 | %<br>% | | Total harmonic distortion | В | 1 | TPL = 0 dB<br>TPL = + 10 dB<br>TPL = 0 dB | THD<br>THD<br>THD | <br> -<br> - | 0,1<br>0,08<br>0,06 | 0,15<br>0,3<br>0,1 | %<br>%<br>% | | Total harmonic distortion | С | 1 | TPL = 0 dB<br>TPL = + 10 dB | THD<br>THD | _ | 0,15<br>0,13 | 0,3<br>0,5 | %<br>% | | Signal-to-noise ratio | С | | $R_S = 10 \text{ k}\Omega$<br>CCIR/ARM<br>weighted | S/N | 62 | 66 | | dB | <sup>\*</sup> TPL is Test Point Level. | parameter | condit | ions | | symbol | min. | typ. | max. | unit | |---------------------------------------------------------------------------------------------------------------------------------------|----------|-------|--------------------------|--------------------|-------|-------|----------|----------| | | mode | f (kH | z) | | | | | | | Frequency response | В | 2 | TPL = -25 dB | | 1 | 18,0 | | 1 | | | | 5 | TPL =40 dB | | -30,7 | -29,7 | -28,7 | dB | | | | 10 | TPL = -30 dB | | -24,5 | -23,5 | -22,5 | dB | | | С | 0,2 | TPL =40 dB | | -33,4 | -31,9 | -30,4 | dB | | | | 1 | TPL = -30 dB | | -20,1 | -18,6 | -17,1 | dB | | | | 1 | TPL = -20 dB | | -16,1 | -14,1 | 12,1 | dB | | | | 5 | TPL =0 dB | | -3,8 | -2,3 | -0,8 | dB | | | | 5 | TPL = -20 dB | | -19,1 | -17,1 | -15,1 | dB | | | | 5 | TPL = -40 dB | | -28,5 | -26,5 | -24,5 | dB | | Switching thresholds | | | note 4; pin 24 | | | | | | | for record | | | | V <sub>24-27</sub> | 8,5 | _ | 14 | V | | for playback | | | | V <sub>24-27</sub> | 0 | _ | 4 | V | | Switching thresholds | | | note 5; pin 25 | | | | | | | | OFF | | | V <sub>25-27</sub> | 0 | - | 3,5 | V | | (switch in open position) | В | | | V <sub>25-27</sub> | - | 7 | | V | | (external voltage) | В | | | V <sub>25-27</sub> | 6,3 | 7 | 7,7 | V | | | С | | | V <sub>25-27</sub> | 10,8 | - | 14 | V | | Switch input current | | | pin 25 | | | | | | | | OFF<br>C | | V <sub>25-27</sub> = 0 V | | - | _ | 40<br>40 | μA<br>μA | | Fraguenay roomana shift | С | | $V_{25-27} = V_{CC}$ | 125 | | _ | 40 | μΑ | | Frequency response shift<br>as a function of<br>temperature deviation,<br>range -40 to +85 °C,<br>measured as deviation<br>from 25 °C | C | | | Δf | | ± 0,5 | _ | dB | | as a function of<br>voltage deviation,<br>range 8 to 18 V,<br>measured as deviation<br>from 14 V | | | | Δf | _ | ± 0,1 | | dB | | Input resistance | | | | | | | | | | | | | pin 26 | R <sub>26-27</sub> | 35 | 50 | 65 | kΩ | | | | | pin 28 | R <sub>28-27</sub> | 35 | 50 | 65 | kΩ | | Output resistance | | | -:- 0 | <b>D</b> | | 100 | 220 | _ | | | | | pin 6 | R <sub>6-27</sub> | - | 160 | 220 | Ω | | | | | pin 21 | R <sub>21-27</sub> | - | 60 | 100 | Ω | ### Notes to the characteristics - 1. Operation with minimum of 12 dB headroom; system remains functional to 7 V. - Attenuation between pins 1 and 3 is 3,5 dB (MPX-filter). Playback input sensitivity is 45 mV if a switchable MPX-low pass filter is used in playback mode (pins 2 and 3 short-circuited). - 3. System headroom is determined by the line output channel in use. For low supply voltages line output 2 (pin 6) will saturate at high signal levels. Headroom for line output 1 (pin 5) tracks with record output (pin 21). - 4. The equation for REC/PB switch input voltage is: REC: $V_{24-27} > 0.55 V_{CC} - V_{BE} + 1.5 V$ , PB: $V_{24-27} < 0.45 V_{CC} - V_{RF} - 1.5 V$ . 5. The equation for C/B/OFF mode switch input voltage is: OFF: $V_{25-27} < 0.38 V_{CC} - V_{BF} - 1 V$ , B: $0.45 \text{ V}_{CC} < \text{V}_{25-27} < 0.55 \text{ V}_{CC}$ (external voltage), B: $0.5 V_{CC}$ (switch in open position), C: $V_{25-27} > 0.75 V_{CC} - V_{BE} + 1 V$ . The voltage drop across the external time constant resistor must be taken in to account. Fig. 3 Mode switch input configuration. Fig. 4 REC/PB switch input configuration. REC = record mode PB = playback mode Tolerances: - resistors 1% capacitors 1% Fig. 5 Test circuit. ### SYSTEM GRAPHS Fig. 6 Supply current as a function of supply voltage; $I_{CC} = f(V_{CC})$ ; no input signal. Fig. 8 Signal handling = $f(V_{CC})$ measured at REC OUT as a function of the supply voltage; THD = 1%. Fig. 7 Power supply ripple rejection measured at REC OUT as a function of frequency; level at pin 15 = 100 mV (rms). $R_G$ = 10 k $\Omega$ ; record mode; NR OFF. Fig. 9 Encoder frequency response for B-mode. Fig. 11 Total harmonic distortion measured at REC OUT as a function of frequency; for NR OFF mode; $V_{CC}$ = 14 V; LPF 80 kHz. Fig. 13 Total harmonic distortion measured at REC OUT as a function of frequency; for C-mode; $V_{CC} = 14 \text{ V}$ ; LPF 80 kHz. Fig. 12 Total harmonic distortion measured at REC OUT as a function of frequency; for B-mode; $V_{CC} = 14 \text{ V}$ ; LPF 80 kHz. Fig. 14 Total harmonic distortion as a function of the record output level (pin21); for C-mode; $V_{CC}$ = 14 V; LPF 80 kHz. Fig. 15 Crosstalk from record input (pin 26) to line output as a function of frequency in playback mode; record input level is 50 mV; NR OFF; $R_G=10~k\Omega.$ # DEVELOPMENT DATA This data sheet contains advance information and specifications are subject to change without notice. # DOLBY\* B and C TYPE NOISE REDUCTION CIRCUIT ### **GENERAL DESCRIPTION** The TEA0666 is designed for use in Dolby B and Dolby C type audio Noise Reduction (NR) systems. The device provides the high and low level stages for one channel of a Dolby C-type NR system, including NR ON/OFF switching and all electronic switching necessary for Dolby C-type systems. In addition the TEA0666 includes a preamplifier for the record and playback functions and a multiplex buffer amplifier. The circuit offers two different line-output levels (--6 and 0 dBm) and a low-pass filter, which can be fed into the signal path in playback mode. #### **Features** - Few external components required - Included RECORD/PLAY preamplifiers plus multiplex filter buffer amplifier - Two different line-output levels - All electronic switching ### **PACKAGE OUTLINES** TEA0666: 28-lead DIL; plastic (SOT-117). TEA0666T: 28-lead mini-pack; plastic (SO-28; SOT-136A). Available only to licensees of Dolby Laboratories Licensing Corporation, San Francisco, CA94111, U.S.A., from whom licensing and application information must be obtained. Dolby is a registered trademark of Dolby Laboratories Licensing Corporation. Fig. 1 Block diagram and application circuit. ### DIMINIMA | PIN | INING | | |-----|-----------------|-------------------------------------| | 1 | PREAMP OUT | record/playback preamplifier output | | 2 | PB BUFFER IN | playback amplifier input buffer | | 3 | REC BUFFER IN | record amplifier input buffer | | 4 | SSN | spectral skewing network | | 5 | LINE OUT 1 | line output 1 | | 6 | LINE OUT 2 | line output 2 | | 7 | HLS SC IN | high level stage side chain input | | 8 | SC SW | side chain filter switch | | 9 | HLS SC | high level stage side chain | | 10 | HLS AC GND | high level stage a.c. ground | | 11 | HLS HP | high level stage high pass filter | | 12 | HLS INT | high level stage integrating filter | | 13 | HLS INT | high level stage integrating filter | | 14 | $V_{REF}$ | reference voltage | | 15 | V <sub>CC</sub> | positive supply voltage | | 16 | LLS INT | low level stage integrating filter | | 17 | LLS INT | low level stage integrating filter | | 18 | LLS HP | low level stage high pass filter | | 19 | LLS AC GND | low level stage a.c. ground | | 20 | LLS SC | low level stage side chain | | 21 | REC OUT | record output | | 22 | AS | anti-saturation filter | | 23 | AS | anti-saturation filter | | 24 | REC/PB SW | record/playback switch input | | 25 | MODE SW | mode switch input | | 26 | REC IN | record input | | 27 | GND | ground | playback input ### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) 28 | Supply voltage (pin 15) | $V_{CC}$ | max. 20 V | |-------------------------------------|------------------|-----------------------------------------| | Input voltage (pins 26 and 28) | $V_{\parallel}$ | max. $-0.3$ to $V_{CC}$ V | | Total power dissipation | P <sub>tot</sub> | 600 mW | | Storage temperature range | $T_{stg}$ | $-55 \text{ to} + 150 ^{\circ}\text{C}$ | | Operating ambient temperature range | T <sub>amb</sub> | -40 to + 85 °C | PB IN ### **CHARACTERISTICS** $V_{CC}$ = 14 V; f = 20 Hz to 15 kHz; $T_{amb}$ = 25 $^{o}$ C; all levels with reference to 387,5 mV = 0 dB = -6 dBm at test point pin 7; test circuit Fig. 5; record mode; unless otherwise specified. | parameter | conditions | | | symbol | min. | typ. | max. | unit | |-------------------------------------------------------------------------------------|------------|---------|-------------------------------------------------------------|----------------------------------|----------|--------------|-------------|----------| | | mode | f (kHz) | | | | | | | | Supply | | | | | | | | | | Supply voltage range | С | | note 1 | | | | | | | single | | | | Vcc | 8 | 14 | 18 | V | | (split) | | | | Vcc | (± 4) | (± 7) | (± 9) | V | | Supply current | OFF | _ | no input<br>signal | ¹cc | _ | 17 | 25 | mA | | Input sensitivity<br>of record amplifier<br>of playback amplifier | С | | note 2<br>pin 26<br>pin 28 | V <sub>i</sub><br>V <sub>i</sub> | 43<br>25 | 50<br>30 | 57<br>35 | mV<br>mV | | Signal handling<br>of record output<br>(note 3; see Fig. 8) | С | 1 | V <sub>CC</sub> = 8 V<br>THD = 1%<br>V <sub>CC</sub> = 14 V | | 12 | 15 | _ | dB | | | | | THD = 1% | | - | 20 | - | dB | | Line output 1 | | | note 3 | | 0,5 | 0 | + 0,5 | dB | | Line output 2;<br>amplifier gain V <sub>O</sub> /V <sub>i</sub><br>(pin 6 to pin 5) | | | | G <sub>v</sub> | + 5,5 | +6 | + 6,5 | dB | | Total harmonic distortion | OFF | 1 | TPL = 0 dB*<br>TPL = + 10 dB | THD<br>THD | _ | 0,02<br>0,05 | 0,1<br>0,3 | %<br>% | | Total harmonic distortion | В | 1 | TPL = 0 dB<br>TPL = + 10 dB | THD<br>THD | _ | 0,1<br>0,08 | 0,15<br>0,3 | %<br>% | | | | 10 | TPL = 0 dB | THD | - | 0,06 | 0,1 | % | | Total harmonic | | | | | | 0.45 | | | | distortion | С | 1 | TPL = 0 dB<br>TPL = + 10 dB | THD | _ | 0,15 | 0,3<br>0,5 | %<br> % | | Signal-to-noise ratio | С | | R <sub>S</sub> = 10 kΩ<br>CCIR/ARM<br>weighted | S/N | 62 | 66 | _ | dB | <sup>\*</sup> TPL is Test Point Level. | parameter | conditions | | symbol | min. | typ. | max. | unit | | |----------------------------------------------------------------------------------------------------------------------------------------|------------|-------|--------------------------------------|--------------------|-------|-------|----------|----------| | | mode | f (kH | z) | | | | | | | Frequency response | В | 2 | TPL = -25 dB | | -18,7 | -18,0 | -17,3 | dB | | | | 5 | TPL = -40 dB | | -30,4 | -29,7 | -29,0 | dB | | | | 10 | TPL = -30 dB | | -24,2 | -23,5 | -22,8 | dB | | | С | 0,2 | TPL = -40 dB | | _32,9 | -31,9 | -30,9 | dB | | | | 1 | TPL = -30 dB | | -19,3 | -18,6 | -17,9 | dB | | | | 1 | TPL = -20 dB | | -14,8 | -14,1 | -13,4 | dB | | | | 5 | TPL = -0 dB | | -2,8 | -2,3 | -1,8 | dB | | | | 5 | TPL = -20 dB | | -17,8 | -17,1 | -16,4 | dB | | | | 5 | TPL = -40 dB | | -27,0 | -26,5 | -26,0 | dB | | Switching thresholds | | | note 4; pin 24 | | | | | | | for record | | | | V <sub>24-27</sub> | 8,5 | | 14 | V | | for playback | | | | V <sub>24-27</sub> | 0 | _ | 4 | V | | Switching thresholds | | | note 5; pin 25 | | | | | | | | OFF | | | V <sub>25-27</sub> | 0 | _ | 3,5 | V | | (switch in open position) | В | | | V <sub>25-27</sub> | - | 7 | | V | | (external voltage) | В | | | V <sub>25-27</sub> | 6,3 | 7 | 7,7 | V | | | С | | | V <sub>25-27</sub> | 10,8 | _ | 14 | V | | Switch input current | | | pin 25 | | | | | | | | OFF<br>C | | V <sub>25-27</sub> = 0 V | <sup>-1</sup> 25 | _ | - | 40<br>40 | μA<br>μA | | Function of the second of the | C | | V <sub>25-27</sub> = V <sub>CC</sub> | 125 | - | _ | 40 | μΑ | | Frequency response shift<br>as a function of<br>temperature deviation,<br>range —40 to + 85 °C,<br>measured as deviation<br>from 25 °C | C | | | Δf | | ± 0,5 | | dB | | as a function of<br>voltage deviation,<br>range 8 to 18 V,<br>measured as deviation<br>from 14 V | | | | Δf | _ | ± 0,1 | | dB | | Input resistance | | | | | | | | | | | | | pin 26 | R <sub>26-27</sub> | 35 | 50 | 65 | kΩ | | | | | pin 28 | R <sub>28-27</sub> | 35 | 50 | 65 | kΩ | | Output resistance | | | | _ | | | | | | | | | pin 6 | R <sub>6-27</sub> | - | 160 | 220 | Ω | | | | | pin 21 | R <sub>21-27</sub> | - | 60 | 100 | Ω | ### Notes to the characteristics - 1. Operation with minimum of 12 dB headroom; system remains functional to 7 V. - Attenuation between pins 1 and 3 is 3,5 dB (MPX-filter). Playback input sensitivity is 45 mV if a switchable MPX-low pass filter is used in playback mode (pins 2 and 3 short-circuited). - 3. System headroom is determined by the line output channel in use. For low supply voltages line output 2 (pin 6) will saturate at high signal levels. Headroom for line output 1 (pin 5) tracks with record output (pin 21). - 4. The equation for REC/PB switch input voltage is: REC: $V_{24-27} > 0.55 V_{CC} - V_{BF} + 1.5 V$ , PB: $V_{24-27} < 0.45 V_{CC} - V_{BF} - 1.5 V$ . 5. The equation for C/B/OFF mode switch input voltage is: OFF: $V_{25-27} < 0.38 V_{CC} - V_{BE} - 1 V$ , B: $0.45 \text{ V}_{CC} < \text{V}_{25-27} < 0.55 \text{ V}_{CC}$ (external voltage), B: 0,5 V<sub>CC</sub> (switch in open position), $C: V_{25-27} > 0.75 V_{CC} - V_{BE} + 1 V.$ The voltage drop across the external time constant resistor must be taken in to account. Fig. 3 Mode switch input configuration. Fig. 4 REC/PB switch input configuration. # **DEVELOPMENT DATA** REC = record mode = playback mode Tolerances: resistors 1% capacitors 1% Fig. 5 Test circuit. ### SYSTEM GRAPHS Fig. 6 Supply current as a function of supply voltage; $I_{CC} = f(V_{CC})$ ; no input signal. Fig. 8 Signal handling = $f(V_{CC})$ measured at REC OUT as a function of the supply voltage; THD = 1%. Fig. 7 Power supply ripple rejection measured at REC OUT as a function of frequency; level at pin 15 = 100 mV (rms). $R_G = 10 \text{ k}\Omega$ ; record mode; NR OFF. Fig. 9 Encoder frequency response for B-mode. Fig. 10 Encoder frequency response for C-mode. Fig. 11 Total harmonic distortion measured at REC OUT as a function of frequency; for NR OFF mode; $V_{CC}$ = 14 V; LPF 80 kHz. Fig. 13 Total harmonic distortion measured at REC OUT as a function of frequency; for C-mode; $V_{CC}$ = 14 V; LPF 80 kHz. Fig. 12 Total harmonic distortion measured at REC OUT as a function of frequency; for B-mode; $V_{CC}$ = 14 V; LPF 80 kHz. Fig. 14 Total harmonic distortion as a function of the record output level (pin21); for C-mode; V<sub>CC</sub> = 14 V; LPF 80 kHz. Fig. 15 Crosstalk from record input (pin 26) to line output as a function of frequency in playback mode; record input level is 50 mV; NR OFF; $R_G=$ 10 $k\Omega.$ This data sheet contains advance information and specifications are subject to change without notice. # LOW VOLTAGE DOLBY B/C TYPE IC ### Linear LSI Products ### DESCRIPTION The TEA0670T is a monolithic IC intended for use in low voltage Dolby\* B & C type noise reduction applications. This IC design features both record and play-back mode with all internal electronic switching. ### **Features** - B and C type noise reduction - Low voltage operation 1,8–8 V - Playback and record modes - 0 dB (Dolby level) = 100 mV - Record input sensitivity 50 mV - Playback sensitivity 20 mV - All electronic switching ### **APPLICATION** Portable tape recorders/players ### **PACKAGE OUTLINES** 28-lead mini-pack; plastic (SO-28; SOT-136A). Available only to licensees of Dolby Laboratories Licensing Corporation, San Francisco, CA94111, U.S.A., from whom licensing and application information must be obtained. Dolby is a registered trademark of Dolby Laboratories Licensing Corporation. Fig. 1 Block diagram and test circuit. # 2 3 4 5 6 7 8 9 10 26 25 23 22 21 20 19 18 12 17 13 16 15 ### Pin Function - 1. Test point - 2. Internal switch - 3. High-level stage side chain input - 4. High-level stage high pass - 5. High-level stage D-amp output - 6. High-level stage rectifier input - 7. High-level stage attack - 8. High-level stage decay - 9. Internal switch - 10. High-level stage output - 11. Low-level side chain input - 12. Low-level stage high pass - 13. Low-level stage D-amp output - 14. Low-level stage rectifier input - 15. Low-level stage attack - 16. Low-level stage decay - 17. Record output - 18. V<sub>CC</sub> - 19. V<sub>REF</sub> - 20. Anti-saturation network capacitor - 21. Mode switch - 22. Playback record switch - 23. Play input - 24. Gound - 25. Record input - 26. Compensation capacitor - 27. Line output - 28. Spectral skewing network Fig. 2 Pinning diagram. # **ABSOLUTE MAXIMUM RATINGS** | symbol | and parameter | rating | unit | |------------------------|-------------------------------------|--------------------------|----------| | v <sub>cc</sub> | Supply voltage<br>Temperature range | 8 | V | | T <sub>A</sub><br>TSTG | Operating<br>Storage | 0 to + 70<br>65 to + 150 | oC<br>oC | **ELECTRICAL CHARACTERISTICS** Standard conditions: $V_{CC}$ = 3 V, $T_A$ = 25 °C. All levels referenced to 0 dB = 100 mV at test point (TP). | specification | D/C | NR | mode | conditions | | limits | | unit | |-----------------------------------|-----|-----|------|---------------------------------|---------------------|----------|--------------------|------| | specification | B/C | חאו | mode | conditions | min. | typ. | max. | unit | | Voltage range V <sub>CC</sub> | | Off | R | | 1,8 | 3 | 8 | ٧ | | Min functional V <sub>CC</sub> | | Off | R | THD 1% | | 1,5 | | ٧ | | Distortion | В | Off | R | | | 0,02 | | % | | THD; 2nd and 3rd | В | On | R | 0 dB, f = 1 kHz | | 0,05 | 0,1 | % | | harmonics | С | On | R | | | 0,1 | | % | | | В | Off | R | CCIR (Dolby) | | 78 | | dB | | Signal-to-noise ratio | В | On | R | Rs = 10 kΩ | | 74 | | dB | | | С | On | R | 113 - 10 K22 | | 66 | | dB | | Supply ourrent I - | С | Off | R | 0 dB, f = 1 kHz | | 7 | | mΑ | | Supply current, I <sub>CC</sub> | | On | R | U UB, I – I KHZ | | 9 | | mΑ | | Signal handling | С | On | R | 1% THD, V <sub>CC</sub> = 1,8 V | 12 | | | dB | | Signal handling | С | On | R | V <sub>CC</sub> = 3 V | · | 14 | | dB | | Input resistance | | | | Pin 23 | 35 | 50 | 65 | K | | | В | On | R | f = 10 kHz, 0 dB | -1,6 | 0,4 | 2,4 | dB | | | В | On | R | 1 kHz, –20 dB | -17,8 | -15,8 | -13,8 | dB | | | В | On | R | 5 kHz, –30 dB | -23,8 | -21,8 | -19,8 | dB | | Frequency response (referenced to | В | On | R | 5 kHz, –40 dB | -31,7 | -29,7 | -27,7 | dB | | test point) | С | On | R | 10 kHz, 0 dB | -5,5 | -3,5 | -1,5 | dB | | , | С | On | R | 1 kHz, –20 dB | -16,1 | -14,1 | -12,1 | dB | | | С | On | R | 5 kHz, –40 dB | -28,5 | -26,5 | -24,5 | dB | | | С | On | R | 200 Hz, -40 dB | -33,9 | -31,9 | -29,9 | dB | | | В | Off | | | 0 | GND | 0,1V <sub>CC</sub> | ٧ | | | В | | | | | open | | ٧ | | Switching thresholds | С | | | | 0,95V <sub>CC</sub> | $v_{CC}$ | Vcc | V | | | | | Р | | 0 | GND | 0,2 | ٧ | | | | | R | | 0,7V <sub>CC</sub> | $v_{CC}$ | V <sub>CC</sub> | ٧ | | Pre-amp gain | В | Off | R | | | 6 | | dB | | Tre-dilip yalli | | 011 | Р | | | 14 | | dB | Note: R = record mode; P = play mode. # AM CAR RADIO RECEIVER CIRCUIT The TEA5550 is an a.m. radio circuit, primarily intended for use in car radios. The IC can reduce the costs in a car radio due to the following features: - minimum periphery - no extra r.f.-prestage is necessary - · ceramic i.f. filter is used - simple on/off switching method allows inexpensive band switching in a.m./f.m. radios The TEA5550 incorporates the following functions: - a double balanced mixer with large signal handling range and common mode rejection properties - a 'one-pin' oscillator, permitting the use of variable capacitance diode tuning - an i.f. amplifier, designed for ceramic filters - an a.m. envelope detector - a.g.c. stages - a voltage stabilizer, for supplying the internal circuit current and an external current up to 20 mA - a simple d.c. switch for a.m./f.m. radios ### QUICK REFERENCE DATA | Supply voltage range; unstabilized (pin 8) | Vp | 10,2 to 18 V | | | | | |---------------------------------------------------------------------------------|----------------------------------|--------------|----------|----|--|--| | Supply voltage; stabilized (pin 9)* | $V_{stab}$ | typ. | 7,5 to 9 | ٧ | | | | Ambient temperature | T <sub>amb</sub> | typ. | 25 | оС | | | | Supply voltage (pin 8) | V <sub>P</sub> | typ. | 14,4 | ٧ | | | | R.F. condition: $f_i = 1$ MHz; $m = 0.3$ ; $f_m = 1$ kHz | | | | | | | | R.F. input voltage (pin 1) | | | | | | | | $V_0 = 30 \text{ mV}$ | Vi | typ. | | μV | | | | S/N = 26 dB<br>S/N = 46 dB | V <sub>i</sub> | typ. | | μV | | | | | ۷ <sub>i</sub> | typ. | 100 | μV | | | | A.F. output voltage (pin 10) $V_i = 10 \text{ mV}$ | ٧, | typ. | 180 | mV | | | | Total harmonic distortion over most of the a.g.c. range; m = 0.8 | THD | typ. | 1,2 | % | | | | R.F. signal handling | | | | | | | | THD = 10%; m = 0,8 | $V_{i}$ | typ. | 400 | mV | | | | A.G.C. range; change of r.f. input voltage | | | | | | | | for 10 dB change of a.f. output voltage<br>(reference V <sub>i1</sub> = 200 mV) | V <sub>i1</sub> /V <sub>i2</sub> | typ. | 86 | dB | | | <sup>\*</sup> Pins 8 and 9 have to be short-circuited externally. ### **PACKAGE OUTLINE** 16-lead DIL; plastic (SOT-38). Fig. 1 Block diagram. ### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltages | | | |--------------------------------------------|-------------------|-----------------| | pin 8 | $V_P = V_{8-16}$ | max. 24 V | | pin 3 | V <sub>3-16</sub> | max. 24 V | | Non-repetitive peak output current (pin 9) | I <sub>9SM</sub> | max. 100 mA | | Total power dissipation | P <sub>tot</sub> | max. 1100 mW | | Storage temperature | $T_{stg}$ | -65 to + 150 °C | | Operating ambient temperature | T <sub>amb</sub> | -30 to +85 °C | #### Note Pins 4, 5, 12 and 13 are not allowed to be connected. # D.C. CHARACTERISTICS at $V_i = 0$ $V_P = 14,4 \text{ V}$ ; $T_{amb} = 25 \text{ °C}$ ; measured in Fig. 2 | Supply voltage range (unstabilized)* | $V_P$ | 10,2 | to 18 | ٧ | |----------------------------------------------------------------------------------------|----------------------------------------------------------------------------|--------------|-------------------|----------| | Voltage at pin 9; —Ig = 0 | V <sub>9-16</sub> = V <sub>stab</sub> | typ.<br>8 t | 8,7<br>o 9,2 | | | Change in stabilization voltage (pin 9) at $-Ig = 0$ to 20 mA at $Vp = 10,2$ to 14,4 V | $\Delta V_{9-16} = \Delta V_{stab}$<br>$\Delta V_{9-16} = \Delta V_{stab}$ | typ. | 50<br>300 | mV<br>mV | | Voltage at pin 10 | V <sub>10-16</sub> | typ. | 1,1 | V | | Voltage at pins 1 and 2 | $V_{1-16} = V_{2-16}$ | typ. | 5,0 | ٧ | | Voltage at pin 15 | V <sub>15-16</sub> | typ. | V <sub>stab</sub> | | | Total supply current; $-19 = 0$ | I <sub>tot</sub> | typ. | 20 | mΑ | | Current drain pin 3 pin 15 | I <sub>3</sub><br>I <sub>15</sub> | typ.<br>typ. | 1<br>0,2 | mA<br>mA | | Current supplied from pin 9 | <b>–</b> lg | < | 20 | mΑ | | Power consumption; $-l_9 = 0$ | Р | typ. | 300 | mW | <sup>\*</sup> A stabilized supply voltage of 7,5 to 9 V can also be applied at pin 9 (pin 8 short-circuited to pin 9). ### A.C. CHARACTERISTICS $V_P = 14.4 \text{ V}$ ; $T_{amb} = 25 \, {}^{\circ}\text{C}$ ; r.f. condition: $f_i = 1 \, \text{MHz}$ , m = 0.3, $f_m = 1 \, \text{kHz}$ ; transfer impedance of the i.f. filter $Z_{tr} = v_6/i_3 = 850 \Omega$ (loaded with 3 k $\Omega$ ); measured in Fig. 2; unless otherwise specified R.F. input voltage; $V_0 = 30 \text{ mV}$ ٧i 1.5 to 6.5 μV R.F. sensitivity at Rs = 25 $\Omega$ for: S + N/N = 6 dB1.3 µV typ. S + N/N = 20 dBtyp. 8 μV typ. 16 μV S + N/N = 26 dB٧i 20 μV S + N/N = 46 dB٧i 160 μV typ. S + N/N = 50 dB350 uV typ. Input conductance at pin 1 $V_i = 0.1 \,\mathrm{mV}$ typ. 0.2 mS g<sub>ie</sub> $V_i = 100 \, \text{mV}$ 0,1 mS 9ie typ. Input conductance at pin 6 0,3 mS g<sub>ie</sub> typ. 20 pF Output capacitance at pin 15 $C_{oe}$ typ. A.G.C. range; change of r.f. input voltage for 10 dB change of a.f. output voltage (reference V<sub>i1</sub> = 200 mV) $V_{i1}/V_{i2}$ 86 dB typ. A.F. output voltage 140 mV $V_i = 10 \text{ mV}$ ٧o 180 mV typ. $\Delta V_{o}$ Spread of a.f. output voltage ±2 dB typ. $|Z_0|$ A.F. output impedance (pin 10) $2,7 k\Omega$ typ. Total harmonic distortion at m = 0,8 2,5 % THD < $V_i = 16 \,\mu V$ THD 1,2 % over most of the a.g.c. range (see also Figs 3 and 10) typ. $V_i = 25 \text{ mV}$ THD typ. 3,5 % R.F. signal handling capability 350 mV THD = 10%; m = 0.8٧i 400 mV typ. 20 dB\* I.F. suppression at $V_0 = 30 \text{ mV}$ 35 dB\* typ. Oscillator voltage 250 mV typ. $V_{9-16} = 8 V$ ; $f_{osc} = 1468 \text{ kHz}$ V<sub>15-8</sub> 300 mV <sup>\*</sup> $\alpha$ = 20 log $\frac{V_{ia}}{V_{ib}}$ , where: $V_{ia}$ is input voltage at f = 468 kHz and $V_{ib}$ is input voltage at f = 1 MHz. $Z_{tr} = v_6/i_3 = 850 \Omega (R_L = 3 k\Omega).$ Fig. 2 AM test circuit. # **APPLICATION INFORMATION** Figures 4 and 7 show the circuit diagrams of single-tuned and double-tuned AM channels respectively, using the TEA5550 and an r.f.-tuning unit (type ALPS). The i.f. filter consists of a single-tuned coil in combination with a ceramic filter (type SFT468). # Typical performance (measured in Figs 4 and 7) $V_P$ = 14,4 V; $T_{amb}$ = 25 $^o$ C; aerial signal conditions: $f_o$ = 1 MHz; m = 0,3; $f_m$ = 1 kHz (dummy aerial as shown in Figs 4 and 7) | | | Fig. 4 single-tuning | Fig. 6<br>double-tuning | | |---------------------------------------------------------------------------------------|------------------|----------------------|-------------------------|----------| | R.F. input voltage for: | | | _ | | | S + N/N = 6 dB | Vi | 4 | 4 | μV | | S + N/N = 26 dB | Vi | 47 | 49 | μV | | A.F. output voltage (R <sub>L</sub> = R6 = 22 k $\Omega$ )<br>V <sub>i</sub> = 1 mV | V <sub>o</sub> | 160 | 160 | mV | | Signal-to-noise ratio V <sub>i</sub> = 1 mV | S/N | > 50 | >50 | dB | | A.G.C. range; change of r.f. input voltage for 10 dB change of a.f. output voltage | | | | | | (reference V <sub>i1</sub> = 200 mV); see Figs 3 and 10 | $V_{i1}/V_{i2}$ | 88 | 88 | dB | | R.F. signal handling capability<br>THD $<$ 10%; m = 0,8; see Figs 3 and 10 | Vi | 1,5 | 1,5 | ٧ | | Total harmonic distortion (over most of the a.g.c. range); m = 0,8; see Figs 3 and 10 | THD | 1,2 | 1,2 | % | | Oscillator voltage measured across the tank circuit | V <sub>osc</sub> | 250 | 250 | mV | | Total selectivity (r.f. and i.f.) | Sg | 44 | 46 | dB | | Total bandwidth (r.f. and i.f.) | B <sub>3dB</sub> | 4,1 | 4,4 | kHz | | I.F. suppression at $V_i = 20 \mu V$<br>tuned frequency = 600 kHz<br>= 1600 kHz | α<br>α | 55<br>58 | 75<br>85 | dB<br>dB | | Image rejection at $V_i = 20 \mu V$<br>tuned frequency = 600 kHz<br>= 1000 kHz | | 50<br>46 | 72<br>68 | dB<br>dB | | = 1400 kHz | | 42 | 64 | dB | | Whistle at $V_i = 5 \text{ mV}$ | | | | | | 2 x i.ftweet<br>3 x i.ftweet | | 40<br>48 | _40<br>_48 | dB<br>dB | Fig. 3 Typical signal and noise output voltages ( $V_0$ is a.f. output voltage) as a function of the input voltage $V_i$ . Also shown is the total harmonic distortion (THD). These curves are for a single-tuned AM channel; the dummy aerial is as shown in Fig. 4; $f_0 = 1$ MHz; $f_m = 1$ kHz; m = 0.3 (unless otherwise specified). Fig. 4 Typical application circuit diagram for a single-tuned AM channel in car radio receivers using the TEA5550; S is AM/FM switch; for printed-circuit board see Figs 5 and 6. Coil data: L1, L2 = tuning coils, ALPS unit MMK IIEII (for coil connections see Fig. 5) L3 = trimming coil (4,7 $\mu$ H); catalogue number 3122 138 27460 L4 = padding coil (200 $\mu$ H); catalogue number 3111 118 23510 L5 = i.f. coil; catalogue number 3122 138 91481 Fig. 5 Printed-circuit board component side, showing component layout. For circuit diagram see Fig. 4. Fig. 6 Printed-circuit board showing track side. March 1982 Fig. 7 Typical application circuit diagram for a double-tuned AM channel in car radio receivers using the TEA5550; S is AM/FM switch; for printed-circuit board see Figs 8 and 9. Coil data: L1<sub>a</sub>, L1<sub>b</sub>, L2 = tuning coils, ALPS unit MMK IIEII (for coil connections see Fig. 8) L3 = trimming coil (4,7 $\mu$ H); catalogue number 3122 138 27460 L4 = padding coil (200 $\mu$ H); catalogue number 3111 118 23510 = i.f. coil; catalogue number 3122 138 91481 Fig. 8 Printed-circuit board component side, showing component layout. For circuit diagram see Fig. 7. Fig. 9 Printed-circuit board showing track side. Fig. 10 Typical signal and noise output voltages ( $V_0$ is a.f. output voltage) as a function of the input voltage $V_i$ . Also shown is the total harmonic distortion (THD). These curves are for a double-tuned AM channel; the dummy aerial is shown in Fig. 7; $f_0 = 1$ MHz; $f_m = 1$ kHz; m = 0.3 (unless otherwise specified). # FM/IF SYSTEM ### **GENERAL DESCRIPTION** The TEA5560 is a monolithic integrated FM/IF system circuit, intended for car radios and home-receivers equipped with a ratio detector. The system incorporates the following functions: - a three-stage i.f. limiting amplifier - a 15 dB field-strength dependent muting circuit - a field-strength dependent d.c. voltage for e.g.: mono/stereo switching channel separation control of a stereo decoder an indicator (I<sub>max</sub> ≤ 1 mA) - standby ON/OFF switching circuit - a voltage stabilizer, for the internal circuit current and an external current up to 15 mA - adjustable gain (ΔG = 15 dB) ### QUICK REFERENCE DATA | Supply voltage range (pin 6) | | VP | 10,2 | to 18 V | |----------------------------------------------------------------|-----------------------|------------------|------|---------| | Ambient temperature | | T <sub>amb</sub> | typ. | 25 °C | | Supply voltage (pin 6) | | VP | typ. | 14,4 V | | Frequency | | f <sub>o</sub> | | 10,7 MH | | Sensitivity (3 dB limiting) | | v <sub>i</sub> | typ. | 150 μV | | Signal-to-noise ratio for V <sub>i</sub> = 10 mV | | S/N | typ. | 80 dB | | A.F. output voltage at $\Delta f = \pm 22,5 \text{ kHz}$ | | Vo | typ. | 200 mV | | Total harmonic distortion; $\Delta f = \pm 22,5 \text{ kHz}$ | | THD | typ. | 0,3 % | | A.M. suppression<br>AM signal: m = 0,3; f <sub>m</sub> = 1 kHz | | | | | | FM signal: $\Delta f = \pm 22.5$ kHz; $f_m = 70$ Hz for \ | / <sub>i</sub> = 1 mV | AMS | typ. | 50 dB | ### **PACKAGE OUTLINE** 9-lead SIL; plastic (SOT-142). The tab (on top of the package) is connected to pin 9. Fig. 1 Block diagram. | R | ۸- | -1 | NI. | ^ | 0 | |---|----|----|-----|---|---| | ĸ | Δ | | N | 1 | | Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltages pin 6 | V <sub>P</sub> = V <sub>6-9</sub> | max. | 24 V | |--------------------------------------------|-----------------------------------|--------|----------| | pin 7 | V <sub>7-</sub> 9 | max. | 24 V | | Voltage at pin 4 | V <sub>4-</sub> 9 | max. | 6 V | | Voltage at pin 5 | ∨ <sub>5-9</sub> | max. | 9 V | | Non-repetitive peak output current (pin 8) | -188M | max. | 100 mA | | Total power dissipation | $P_{tot}$ | max. | 1000 mW | | Storage temperature range | $T_{stg}$ | −55 to | + 150 °C | | Operating ambient temperature range | T <sub>amb</sub> | -30 to | +85 °C | # THERMAL RESISTANCE From junction to ambient (in free air) $R_{th j-amb} = 75 \text{ K/W}$ ## D.C. CHARACTERISTICS V<sub>P</sub> = 14,4 V; T<sub>amb</sub> = 25 °C; measured in Fig. 2; unless otherwise specified | parameter | | symbol | min. | typ. | max. | unit | |------------------------------------------------------------|-------|----------------------|------|-------------|-------------|------| | Supply (pin 6) | | | | | | | | Supply voltage * | | $V_P = V_{6-9}$ | 10,2 | 14,4 | 18,0 | ٧ | | Voltages | 4, | | | 1940 J. 194 | territoria. | | | at pin 8; —1 <sub>8</sub> = 0 ** | | V <sub>8-9</sub> | 7,5 | 8,0 | 8,5 | ٧ | | at pin 8 when —I8 increases from 0 to 15 mA | | ΔV <sub>8-</sub> 9 | _ | 200 | 300 | mV | | at pin 8 when V <sub>P</sub> reduces from 14,4 V to 10,2 V | | ΔV <sub>8-9</sub> | _ | _ | 1,0 | ٧ | | at pin 8 when Vp<br>increases from 14,4 V to 18,0 V | | ΔV <sub>8-9</sub> | _ | | 200 | mV | | at pin 4 (level detector) | | V <sub>4-9</sub> | - | _ | 100 | mV | | at pins 1, 2 and 3 | | V <sub>1,2,3-9</sub> | | 2,4 | | V | | Currents | | | | | 4 | | | Total supply current; $-18 = 0$ | | I <sub>tot</sub> | 15 | 20 | 30 | mA | | Current supplied from pin 8 | | -l8 | - | _ | 15 | mA | | Stand-by current; V <sub>5-9</sub> = 0 | | I <sub>sb</sub> | 8 | 11 | 14 | mΑ | | Current into pin 5 | N | 15 | 1,0 | 1,5 | 2,0 | mA | | Current into pin 7 | , sa, | 17 | - | 3,0 | | mΑ | | Power consumption | | | | | | | | at -18 = 0 | | Р | _ | 300 | _ | mW | <sup>\*</sup> A stabilized supply voltage of 7 to 9 V can also be applied at pin 5 and 6 (linked); for this application pin 8 must not be connected. <sup>\*\*</sup> The temperature coefficient of the stabilized voltage at pin 8 is typical -2,3 mV/K. ## A.C. CHARACTERISTICS Vp = 14,4 V; $T_{amb}$ = 25 °C; V<sub>i</sub> = 1 mV; $f_{o}$ = 10,7 MHz; $\Delta f$ = ± 22,5 kHz; $f_{m}$ = 1 kHz; measured in Fig. 2; unless otherwise specified | parameter | symbpl | min. | typ. | max. | unit | |--------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-------------------|---------------------------------|-------------|------------------| | I.F. part and ratio detector | | | | | | | Sensitivity at -3 dB before limiting (pin 1); (without muting) * | Vi | 105 | 150 | 210 | μ∨ | | Signal-to-noise S + N/S measured in a bandwidth of 60 Hz to 15 kHz at $V_i$ = 20 $\mu$ V at $V_i$ = 150 $\mu$ V at $V_i$ = 1 mV at $V_i$ = 10 mV | S/N<br>S/N<br>S/N<br>S/N | 40<br>-<br>-<br>- | 45<br>65<br>78<br>80 | | dB<br>dB<br>dB | | A.F. output voltage<br>$\Delta f = \pm 22,5 \text{ kHz}$<br>$\Delta f = \pm 75 \text{ kHz}$ | V <sub>o</sub><br>V <sub>o</sub> | <u>-</u> | 200<br>600 | _ | mV<br>mV | | Total harmonic distortion $\Delta f = \pm 22,5 \text{ kHz}$ $\Delta f = \pm 75 \text{ kHz}$ | THD<br>THD | | 0,3<br>2,0 | -<br>-<br>- | %<br>% | | AM suppression $f_{m}=1$ kHz; $m=0,3$ (for AM) $f_{m}=70$ kHz; $\Delta f=\pm22,5$ kHz (for FM) at $V_{i}=150$ $\mu V_{i}=1$ mV at $V_{i}=10$ mV | AMS<br>AMS<br>AMS | -<br>- | 40<br>50<br>55 | | dB<br>dB<br>dB | | Level detector circuit | | | | | | | D.C. output voltage (pin 4)<br>at $V_i = 200 \mu V$<br>at $V_i = 500 \mu V$<br>at $V_i = 1 mV$<br>at $V_i = 3 mV$<br>at $V_i = 10 mV$ | V4-9<br>V4-9<br>V4-9<br>V4-9<br>V4-9 | | 1,9<br>2,8<br>3,5<br>5,0<br>5,7 | | V<br>V<br>V<br>V | | Muting circuit (see also Fig. 5) | | | | | | | Change in output voltage at $V_i = 3 \mu V$ (with and without muting) * | $\alpha_{VO}$ | 10 | 15 | - | dB | | Input voltage at a change in output voltage of ≤ 1 dB* | | | | A=0 | | | $(V_i \text{ at } \alpha_{VO} \leq 1 \text{ dB})$ | V <sub>i</sub> | - | - ' | 250 | μV | <sup>\*</sup> With muting $V_{4-9} < 0.3 \text{ V}$ ; without muting $V_{4-9} = 1.2 \text{ to 6 V}$ . Fig. 2 FM test circuit. Fig. 3 Printed-circuit board component side, showing component layout. For circuit diagram see Fig. 2. Fig. 4 Printed-circuit board showing track side. - (1) Without muting. - (2) With muting. Fig. 5 A.F. output voltage ( $V_0$ ); reference level 0 dB = 1 V, and the total harmonic distortion (THD) as a function of the i.f. input voltage ( $V_i$ ). Measured in the test circuit Fig. 2 at $\Delta f = \pm$ 22,5 kHz; $f_m = 1$ kHz. Fig. 6 Level detector d.c. output voltage (pin 4) as a function of the i.f. input voltage. Measured in test circuit Fig. 2. #### APPLICATION INFORMATION - (1) Stereo application 220 pF. - (2) Stereo application 390 pF. - Fig. 7 FM channel for (car) radios using the TEA5560 and a ratio detector with AA119 germanium diodes. ## **APPLICATION INFORMATION (continued)** - (1) Without muting. - (2) With muting. Fig. 8 Signal and noise (S + N) and noise (N); reference level 0 dB = 200 mV, and the total harmonic distortion (THD) as a function of the aerial input voltage ( $V_i$ ). Measured in application circuit Fig. 7 at $\Delta f = \pm 22.5$ kHz; $f_m = 1$ kHz. Fig. 9 Level detector d.c. output voltage (pin 4) as a function of the aerial input voltage. Measured in application circuit Fig. 7. - (1) Stereo application 220 pF. - (2) Stereo application 390 pF. - (3) Further detailed information of using silicon diodes is available on request. Fig. 10 FM channel for (car) radios using the TEA5560 and a ratio detector with BA281 silicon diodes. Fig. 11 Signal and noise (S + N) and noise (N); reference level 0 dB = 245 mV, AM suppression (AMS) and total harmonic distortion (THD) as a function of the aerial input voltage ( $V_i$ ). Measured in application circuit Fig. 10 at $\Delta f$ = $\pm$ 22,5 kHz; $f_m$ = 1 kHz; for AM suppression m = 0,3; $\Delta f$ = $\pm$ 22,5 kHz. # RE/IE CIRCUIT FOR AM/FM RADIO #### GENERAL DESCRIPTION The TEA5570 is a monolithic integrated radio circuit for use in portable receivers and clock radios. The IC is also applicable to mains-fed AM and AM/FM receivers and car radio-receivers. Apart from the AM/FM switch function the IC incorporates for AM a double balanced mixer, 'one-pin' oscillator, i.f. amplifier with a.g.c. and detector, and a level detector for tuning indication. The FM circuitry comprises i.f. stages with a symmetrical limiter for a ratio detector. A level detector for mono/stereo switch information and/or indication complete the FM part. #### **Features** - Simple d.c. switching for AM to FM by only one d.c. contact to ground (no switch contacts in the i.f. channel, a.f. or level detector outputs) - AM and FM gain control - Low current consumption (I<sub>tot</sub> = 6 mA) - Low voltage operation (Vp = 2,7 to 9 V) - Ability to handle large AM signals; good i.f. suppression - Applicable for inductive, capacitive and diode tuning - Double smoothing of a.g.c. line - Short-wave range up to 30 MHz - Lumped or distributed i.f. selectivity with coil and/or ceramic filters - AM and a.g.c. output voltage control - Distribution of PCB wiring provides good frequency stability - · Economic design for 'AM only' receivers # QUICK REFERENCE DATA (at Tamb = 25 °C) | Supply voltage | V <sub>P</sub> = V <sub>7-16</sub> | typ. | 5,4 V | |--------------------------------------------------------------|------------------------------------|------|--------| | Supply current | 17 | typ. | 6,2 mA | | AM performance (pin 2) for m = 0,3 | | | | | Sensitivity | | | | | at $V_0 = 10 \text{ mV}$ | Vi | typ. | 1,7 μV | | at $S/N = 26 dB$ | Vi | typ. | 16 μV | | A.F. output voltage at V <sub>i</sub> = 1 mV | V <sub>o</sub> | typ. | 100 mV | | Total harmonic distortion at $V_i = 1 \text{ mV}$ | THD | typ. | 0,5 % | | FM performance (pin 1) for $\Delta f = \pm 22.5 \text{ kHz}$ | | | | | limiting sensitivity, -3 dB | $V_{i}$ | typ. | 110 μV | | Signal-to-noise ratio for V <sub>i</sub> = 1 mV | S/N | typ. | 65 dB | | A.F. output voltage at V <sub>i</sub> = 1 mV | Vo | typ. | 100 mV | | Total harmonic distortion at V <sub>i</sub> = 1 mV | THD | typ. | 0,3 % | | AM suppression at $V_i = 10 \text{ mV}$ | AMS | typ. | 50 dB | ## **PACKAGE OUTLINE** 16-lead DIL; plastic (SOT-38). TEA5570 Fig. 1 Block diagram. ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | Supply voltage (pin 7) | $V_P = V_{7-16}$ | max. 12 V | |---------------------------------------------------|-------------------|------------------------| | Voltage at pins 4, 5, 9 and 10 to pin 16 (ground) | V <sub>n-16</sub> | max. 12 V | | Voltage range at pin 8 | V <sub>8-16</sub> | V <sub>P</sub> ± 0,5 V | | Current into pin 5 | 15 | max. 3 mA | | Total power dissipation | P <sub>tot</sub> | see Fig. 2 N | | Storage temperature range | T <sub>stg</sub> | -55 to +150 °C | | Operating ambient temperature range | T <sub>amb</sub> | -30 to +85 °C | Fig. 2 Power derating curve. # D.C. CHARACTERISTICS $V_P = 6 \text{ V}$ ; $T_{amb} = 25 \, ^{O}\text{C}$ ; measured in Fig. 10; unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------|------------------------------------|------|-------|--------------|------| | Supply (pin 7) | | | | | | | Supply voltage (note 1) | V <sub>P</sub> = V <sub>7-16</sub> | 2,4 | 5,4 | 9,0 | V | | Voltages | | | 10.50 | | | | at pin 1 (FM) | V <sub>1-16</sub> | _ | 1,42 | _ | V | | at pin 1; $-I_1 = 50 \mu\text{A}$ (FM) | V <sub>1-16</sub> | _ | 1,28 | - | V | | at pins 2 and 3 (AM) | V <sub>2,3-16</sub> | _ | 1,42 | <del>-</del> | ٧ | | at pin 6 | V <sub>6-16</sub> | | 0,7 | | V | | at pin 11 | V <sub>11-16</sub> | - | 1,4 | | ٧ | | at pin 13 | V <sub>13-16</sub> | - | 0,7 | | ٧ | | at pin 14 | V14-16 | - | 4,3 | | V | | Currents | | | | | | | Supply current | 17 | 4,2 | 6,2 | 8,2 | mΑ | | Current supplied from pin 1 (FM) | -I <sub>1</sub> | _ | - | 50 | μΑ | | Current supplied from pin 12 | -l <sub>12</sub> | _ | - | 20 | μΑ | | Current supplied from pin 15 | -l <sub>15</sub> | _ | 30 | _ | μΑ | | Current into pin 4 (AM) | 14 | _ | 0,6 | - | m/ | | Current into pin 5 (FM) (note 4) | 15 | | 0,35 | - | m/ | | Current into pin 8 (AM) | 18 | _ | 0,3 | _ | m/ | | Current into pins 9, 10 (FM) | 19,10 | | 0,65 | | m/ | | Current into pin 14 | 114 | - | 0,4 | _ | m/ | | Power consumption | P | | 40 | - | m۷ | ## A.C. CHARACTERISTICS ## AM performance $V_P$ = 6 V; $T_{amb}$ = 25 °C; r.f. condition: $f_i$ = 1 MHz, m = 0,3, $f_m$ = 1 kHz; transfer impedance of the i.f. filter $|Z_{tr}|$ = $v_6/l_4$ = 2,7 k $\Omega$ ; measured in Fig. 10; unless otherwise specified | parameter | symbol | min. | typ. | max. | unit | |-----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|--------------------|-----------------------|----------------|----------------------| | R.F. sensitivity (pin 2) | | | | | | | at $V_0 = 30 \text{ mV}$<br>at $S + N/N = 6 \text{ dB}$<br>at $S + N/N = 26 \text{ dB}$<br>at $S + N/N = 50 \text{ dB}$ | V <sub>i</sub><br>V <sub>i</sub><br>V <sub>i</sub><br>V <sub>i</sub> | 3,5<br>-<br>-<br>- | 5,0<br>1,3<br>16<br>1 | 7,0<br>20<br>– | μV<br>μV<br>μV<br>mV | | Signal handling (THD ≤ 10% at m = 0,8) | Vi | 200 | _ | _ | mV | | A.F. output voltage at V <sub>i</sub> = 1 mV | V <sub>o</sub> | 80 | 100 | 125 | mV | | Total harmonic distortion at $V_i = 100 \mu V$ to $100 mV$ (m = 0,3) at $V_i = 2 mV$ (m = 0,8) at $V_i = 200 mV$ (m = 0,8) | THD<br>THD<br>THD | <br><br> | 0,5<br>1,0<br>4,0 | _<br>2,5<br>10 | %<br>%<br>% | | I.F. suppression at V <sub>O</sub> = 30 mV (note 2) | α | 26 | 35 | | dB | | Oscillator voltage (pin 8; note 3)<br>at f <sub>OSC</sub> = 1455 kHz<br>Indicator current (pin 12) at V <sub>i</sub> = 1 mV | V <sub>8-16</sub> | 120 | 160<br>200 | 200<br>230 | mV<br>μA | ## **FM** performance $V_P=6~V; T_{amb}=25~^{O}C; i.f.~condition:~ f_i=10,7~MHz,~\Delta f=\pm~22,5~kHz,~f_m=1~kHz;~transfer~impedance~of~the~i.f.~filter~|Z_{tr}|=v_6/i_5=275~\Omega;~measured~in~Fig.~10;~unless~otherwise~specified$ | parameter | symbol | min. | typ. | max. | unit | |------------------------------------------------------------------------|----------------------------------------------------|------|---------------|---------------|----------------| | I.F. part | | | | | | | I.F. sensitivity (adjustable; note 4) | | | | | | | Input voltage | | | | | | | at $-3$ dB before limiting<br>at S + N/N = 26 dB<br>at S + N/N = 65 dB | V <sub>i</sub><br>V <sub>i</sub><br>V <sub>i</sub> | 90 - | 110<br>6<br>1 | 130<br>-<br>- | μV<br>μV<br>mV | | A.F. output voltage at V <sub>i</sub> = 1 mV | V <sub>o</sub> | 80 | 100 | 125 | mV | | Total harmonic distortion at $V_i = 1 \text{ mV}$ | THD | - | 0,3 | _ | % | | AM suppression (note 5) | AMS | - | 50 | _ | dB | | Indicator/level detector (pin 12) | | | | | | | Indicator current | 112 | _ | 250 | 325 | μΑ | | D.C. output voltage at $V_i = 300 \mu V$ at $V_i = 2 mV$ | V <sub>12-16</sub><br>V <sub>12-16</sub> | | 0,25<br>1,0 | _ | V<br>V | | AM to FM switch | | | | | | | Switching current at $V_{3-16}$ $<$ 1 $V$ | -13 | 1-1 | _ | 400 | μΑ | # **TEA5570** # Notes to characteristics - 1. Oscillator operates at $V_{7-16} > 2,25 \text{ V}$ . - 2. I.F. suppression is defined as the ratio $\alpha = 20 \log \frac{V_{i1}}{V_{i2}}$ where: $V_{i1}$ is the input voltage at f = 455 kHz and $V_{i2}$ is the input voltage at f = 1 MHz. - 3. Oscillator voltage at pin 8 can be preset by Rosc (see Fig. 10). - 4. Maximum current into pin 5 can be adjusted by R1 (see Fig. 10); $$I_5 = \frac{V_{3-16}}{R1}$$ --I<sub>3</sub> when $V_{3-16} = 800 \text{ mV}$ ; I<sub>3</sub> = 400 $\mu$ A. 5. AM suppression is measured with $f_m$ = 1 kHz, m = 0,3 for AM; $f_m$ = 400 Hz, $\Delta f$ = $\pm$ 22,5 kHz for FM. ## **Facility adaptation** Facility adaptation is achieved as follows (see Fig. 10): | Facility | Component | | |-----------------------|---------------------------------------------------------------------------|--| | FM sensitivity | R1 fixes the current at pin 5 ( $I_5 = \frac{V_{3-16}}{R1} - 400 \mu A$ ) | | | | (gain adjustable ± 10 dB; see note 4) | | | AM sensitivity | R11 and coil tapping | | | AM oscillator biasing | Rosc | | | AM output voltage | R7, R11 | | | AM a.g.c. setting | R7 | | ## Typical graphs (1) A.G.C. range (figure of merit, FOM). Fig. 3 Signal, noise and distortion as a function of input voltage $(V_i)$ . Measured at $f_i = 1$ MHz in test circuit Fig. 10. Fig. 4 Sensitivity ( $V_i$ ), output voltage ( $V_o$ ) as a function of temperature behaviour ( $T_{amb}$ ). Measured at $f_i = 1$ MHz in test circuit Fig. 10. sensitivity ( $V_i$ ) at $V_0 = 30 \text{ V}$ ; m = 0,3: 6,0 V application. ----- sensitivity ( $V_i$ ) at $V_0 = 30 \text{ mV}$ ; m = 0,3: 4,5 V application. ---- output voltage $(V_0)$ at $V_i = 0.2$ mV; m = 0.3. Fig. 5 Sensitivity $(V_i)$ and output voltage $(V_O)$ as a function of supply voltage $(V_P)$ . Measured at $f_i = 1$ MHz in test circuit Fig. 10, for application $V_P = 6$ V. Also shown is the sensitivity for $V_P = 4.5$ V application (Fig. 16). Fig. 6 Signal, noise and distortion as a function of input voltage $(V_i)$ . Measured at $f_i = 10,7$ MHz in test circuit Fig. 10. sensitivity at $$-3$$ dB limiting. ---- output voltage ( $V_0$ ) at $V_i = 1$ mV; $\Delta f = \pm 22$ kHz. Fig. 7 Sensitivity ( $V_i$ ), output voltage ( $V_o$ ) as a function of temperature behaviour ( $T_{amb}$ ). Measured at $f_i$ = 10,7 MHz in test circuit Fig. 10. sensitivity at -3 dB limiting: V<sub>P</sub> = 6,0 V application. ----- sensitivity at -3 dB limiting: V<sub>P</sub> = 4,5 V application. ---- output voltage ( $V_0$ ) at $V_i$ = 1 mV; $\Delta f$ = ± 22,5 kHz. Fig. 8 Sensitivity (V<sub>i</sub>) and output voltage (V<sub>O</sub>) as a function of supply voltage (V<sub>P</sub>). Measured at $f_i$ = 10,7 MHz in test circuit Fig. 10. Fig. 9 Indicator output current (I<sub>12</sub>) and d.c. output voltage (V<sub>12-16</sub>): AM $f_i$ = 1 MHz; FM $f_i$ = 10,7 MHz as a function of input voltage (V<sub>i</sub>). Measured in Fig. 10; V<sub>P</sub> = 6 V; R<sub>12-16</sub> = 5 k $\Omega$ . # Coil data The transfer impedance of the i.f. filter is: AM: $|Z_{tr}| = v_6/i_4 = 2.7 \text{ k}\Omega$ (SFZ 455A). FM: $|Z_{tr}| = v_6/i_5 = 275 \Omega$ (SFE 10,7 MS). See also Figs 11, 12, 13 and 14. Fig. 10 Test circuit. ### **COIL DATA** AM i.f. coils (Fig. 10) Fig. 11 I.F. bandpass filter (L1). TOKO sample no. 7 MC-7 P. Fig. 12 Oscillator coil (L2). TOKO sample no. 7 BR-7 P. # FM i.f. coils (Fig. 10) Fig. 13 Primary ratio detector coil (L3). TOKO sample no. 119 AN-7 P. Fig. 14 Secondary ratio detector coil (L4). TOKO sample no. 119 AN-7 P. #### APPLICATION INFORMATION Figs 15 and 17 show the circuit diagrams for the application of 6 V AM MW/LW and 4,5 V AM/FM channels respectively, using the TEA5570. Fig. 16 shows the circuitry of the TEA5570. Coil data L3 N1 = 73 N2 = 73 N3 = 9 C = 180 pF L4 N1 = 146 N2 = 9C = 180 pF L5 N1 = 90 N2 = 6 Fig. 15 Typical application circuit for 6 V AM MW/LW reception using the TEA5570. TEA5570 N3 = 1 C = 82 pF N3 = 9 C = 180 pF TEA5570 with coils and single-tuned ratio detector (with silicon diodes). DETAILED APPLICATION INFORMATION WILL BE SUPPLIED ON REQUEST. N3 = 9 N3 = 4.5 N4 = 6,5 C = 82 pF 839 # PLL STEREO DECODER #### GENERAL DESCRIPTION The TEA5580 PLL stereo decoder is for car, portable and mains-fed medium-fi radios and radio recorders. It features a 228 kHz voltage-controlled oscillator (VCO) that is locked to the 19 kHz stereo pilot tone by a phase-locked loop (PLL) system. Subcarrier frequencies of 19, 38, 57 and 114 kHz are regenerated via I<sup>2</sup>L logic from the VCO output. The PLL phase detector suppresses phase distortion due to the 57 kHz pilot tone from the German 'Verkehrs Warnfunk' (VWF) traffic warning system. Typical suppression of the 19 kHz stereo pilot tone is 50 dB, or up to 60 dB with adjustment of the pilot-cancelling resistor (R3, Figs 3 and 4). Adjacent channel interference is prevented by the use of two demodulators, one driven by the 38 kHz decoding signal and the other at 114 kHz to suppress the third harmonic of the multiplexed input signal. The gain of the input amplifier can be adjusted by an external resistor and the circuit includes compensation for an IF filter typical roll-off frequency of 50 kHz (2 dB down at 38 kHz). The supply voltage range of the circuit is 3,6 V to 16 V. #### **Features** - Wide supply voltage range - Automatic mono/stereo switching (pilot presence detector) - Smooth stereo-to-mono change-over at weak signals (signal-dependent stereo channel separation) - LED driver for stereo/mono indicator - Suppresses: - third harmonics (114 kHz) of multiplexed signal to prevent interference from strong adjacent channels: - phase distortion due to the 57 kHz signal from VWF transmitters - Pilot cancelling circuit to give added suppression of 19 kHz pilot tone - IF filter roll-off compensation #### **PACKAGE OUTLINE** 16-lead DIL; plastic (SOT-38). Fig. 1 Block diagram. Note Do not connect pins 10, 11, 12, 13, 14 or 15. ## **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | parameter | symbol | min. | max. | unit | |-------------------------------------|-------------------------------------|---------------------------|-------|------| | Supply voltage (pins 3 and 9) | V <sub>3-5</sub> , V <sub>9-5</sub> | _ | 18 | V | | LED-driver current (peak value) | -I3M | _ | 75 | mA | | Total power dissipation | P <sub>tot</sub> | see derating curve Fig. 2 | | | | Storage temperature range | T <sub>stq</sub> | <b>–55</b> | + 150 | °C | | Operating ambient temperature range | T <sub>amb</sub> | -30 | + 80 | oc | # THERMAL RESISTANCE From junction to ambient $R_{th j-a} = 75 \text{ K/W}$ Fig. 2 Power derating curve. ## **CHARACTERISTICS** Measured in the circuit of Fig. 3; $V_P = 7.5 \text{ V}$ ; $T_{amb} = 25 \,^{\circ}\text{C}$ ; all d.c. voltages are with respect to pin 5; all currents are positive into the IC; a.c. measurements have an input MUX-signal of 1 V (peak-to-peak); $V_{pilot} = 32 \,\text{mV}$ ; $f_m = 1 \,\text{kHz}$ ; de-emphasizing time = 50 $\mu$ s; oscillator adjusted to $I_{osc}$ at $V_i = 0 \,\text{V}$ ; values are measured with an external roll-off network of 50 kHz (2 dB down at 38 kHz) at the input (dashed components R1 and C1 in Fig. 3); unless otherwise specified. | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------------------------------------|--------------------------------------|------|-------|--------------|------| | D.C. Characteristics | | | | | | | Supply voltage (note 1) | V <sub>P</sub> | 3,6 | 7,5 | 16 | V | | Total current consumption at Vp = 7,5 V (note 2) | lр | _ | 10 | 13,5 | mA | | Dissipation at $V_P = 7.5 V$ (note 2) | P <sub>tot</sub> | | 75 | _ | mW | | Bias voltage (pin 16) | V <sub>16-5</sub> | _ | 1,4 | | V | | Input current (pin 4) | 14 | _ | | 400 | μΑ | | D.C. output current (pin 1) | -11 | 195 | 275 | 390 | μΑ | | D.C. output current (pin 2) | -l <sub>2</sub> | 195 | 275 | 390 | μΑ | | Output current (pin 3) (LED driver transistor) | -l <sub>3</sub> | _ | _ | 50 | mA | | Switch "VCO-OFF"<br>voltage at pin 7 | V <sub>off</sub> | _ | 2,2 | _ | V | | Switch "VCO-OFF" current into pin 7 | 17 | _ | _ | 50 | μΑ | | A.C. Characteristics | | | | | | | Overall gain (mono) | Go (V <sub>o</sub> /V <sub>i</sub> ) | 7 | 8 | 9,5 | dB | | Gain input amplifier<br>(adjustable) (Fig. 5) | G | 0 | | 20 | dB | | AF output voltage (mono) (r.m.s. value) | V <sub>1-5</sub> = V <sub>2-5</sub> | 800 | 900 | | mV | | Output channel unbalance | $\Delta V_{o}/V_{o}$ | | ± 0,2 | ± 1,0 | dB | | Total harmonic distortion at V <sub>o(rms)</sub> = 0,9 V (note 3) | THD | | 0,2 | 0,5 | % | | Total harmonic distortion at V <sub>O(rms)</sub> = 1,0 V | THD | _ | 1,0 | <del>-</del> | % | | Channel separation<br>L = 1; R = 0 | α | 26 | 40 | _ | dB | | Signal-to-noise ratio<br>bandwidth 20 Hz to 16 kHz | S/N | - | 76 | _ | dB | | Bandwidth IEC 79 (A-curve) | S/N | _ | 82 | _ | dB | | Input impedance (external) | Z <sub>i</sub> | _ | 47 | | kΩ | | Output impedance (external)<br>$R = 12 \text{ k}\Omega$ ; $C = 3.9 \text{ nF}$ | Z <sub>O</sub> | _ | 9,3 | _ | kΩ | | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------------------------------------------------------------------------------|------------------|------|------|---------|------| | SDS control (Fig. 6) | | | | | | | 10 dB channel separation | 14 | - | 50 | _ | μΑ | | Full stereo channel separation > 26 dB | 14 | 100 | _ | _ | μΑ | | Full mono channel separation < 1 dB | 14 | _ | _ | 10 | μΑ | | Stereo/mono switch | | | | | | | R3 = 180 kΩ; note 4; Fig. 7 | | | , | 1 4 4 2 | | | Switching to stereo | V <sub>i</sub> | _ | 18 | 24 | mV | | Switching to mono | v <sub>i</sub> | 8 | | _ | mV | | Hysteresis | ΔVi | _ | 4 | _ | mV | | Carrier and harmonic suppression at the output (note 5) | | | | | | | Pilot signal suppression $f = 19 \text{ kHz}$ ; R3 = 180 k $\Omega$ ; note 4; Fig. 4 | <sup>α</sup> 19 | 40 | 50 | _ | dB | | Subcarrier suppression<br>f = 38 kHz | α <sub>38</sub> | _ | 50 | | dB | | f = 57 kHz | α57 | | 50 | _ | dB | | f = 228 kHz | α228 | _ | 80 | _ | dB | | Intermodulation suppression<br>(note 6)<br>f <sub>m</sub> = 10 kHz; spurious signal<br>f <sub>s</sub> = 1 kHz | α2 | _ | 60 | _ | dB | | f <sub>m</sub> = 13 kHz; spurious signal<br>f <sub>s</sub> = 1 kHz | α3 | _ | 60 | _ | dB | | VWF tone suppression<br>f = 57 kHz (note 7) | α <sub>57</sub> | _ | 80 | <u></u> | dB | | SCA tone rejection<br>f = 67 kHz (note 8) | α67 | _ | 80 | | dB | | ACI rejection (note 9)<br>f = 114 kHz | α <sub>114</sub> | _ | 90 | - · | dB | | f = 190 kHz | α190 | _ | 60 | _ | dB | ## **CHARACTERISTICS** (continued) | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------------------------------------------------|-------------------|------|--------------------------|------|------| | Ripple rejection | | | | | | | f = 100 Hz; V <sub>ripple</sub> = 200 mV;<br>measured including RC network<br>in supply line | | | | | | | $V_P = 7.5 V$ | RR <sub>100</sub> | _ | 42 | _ | dB | | V <sub>P</sub> = 6,0 V | RR <sub>100</sub> | _ | 46 | · _ | dB | | V <sub>P</sub> = 3,6 V | RR <sub>100</sub> | _ | 35 | _ | dB | | vco | | | | | | | Oscillator frequency adjustable with R8 | f <sub>osc</sub> | | 228 | - | kHz | | Capture range (deviation from 228 kHz centre frequency) | | | | | | | V <sub>pilot</sub> = 9% (note 10) | Δf/f | _ | 8 | | % | | Temperature coefficient | TC | _ | + 400 × 10 <sup>-6</sup> | | K-1 | #### Notes to the characteristics - 1. Minimum supply voltage only applicable in 6 V portable. - 2. Without LED-driver current. - 3. Guaranteed for mono, mono + pilot, stereo. - 4. Also adjustable. - 5. Reference output voltage at 1 kHz (measured channel R, pin 2). - 6. Intermodulation suppression (BFC: Beat-Frequency Components): $$\alpha_2 = \frac{V_{o(signal)} \text{ (at 1 kHz)}}{V_{o(spurious)} \text{ (at 1 kHz)}}; f_s = (2 \times 10 \text{ kHz}) - 19 \text{ kHz}$$ $$\alpha_3 = \frac{V_{o(signal)} \text{ (at 1 kHz)}}{V_{o(spurious)} \text{ (at 1 kHz)}}; f_s = (3 \times 13 \text{ kHz}) - 38 \text{ kHz}$$ measured with 91% mono signal; $f_m = 10 \text{ or } 13 \text{ kHz}; 9\% \text{ pilot signal.}$ 7. Traffic radio (VWF) tone suppression: $$\alpha_{57} = \frac{V_{o(signal)} \text{ (at 1 kHz)}}{V_{o(spurious)} \text{ (at 1 kHz ± 23 Hz)}}$$ measured with 91% stereo signal; $f_m = 1 \text{ kHz}$ ; 9% pilot signal; 5% traffic subcarrier (f = 57 kHz; 60% AM modulated with $f_{mod} = 23 \text{ Hz}$ ). 8. SCA (Subsidary Communication Authorization) tone rejection: $$\alpha_{67} = \frac{V_{o(signal)} \text{ (at 1 kHz)}}{V_{o(spurious)} \text{ (at 9 kHz)}}; f_s = (2 \times 38 \text{ kHz}) -67 \text{ kHz}$$ measured with 81% mono signal; $f_m = 1 \text{ kHz}$ ; 9% pilot signal; 10% SCA-subcarrier ( $f_s = 67 \text{ kHz}$ , unmodulated). 9. ACI (Adjacent Channel Interference) rejection at: $$\alpha_{114} = \frac{V_{o(signal)} \text{ (at 1 kHz)}}{V_{o(spurious)} \text{ (at 4 kHz)}}; f_s = (3 \times 38 \text{ kHz}) - 110 \text{ kHz}$$ $$\alpha_{190} = \frac{V_{o(signal)} (at 1 \text{ kHz})}{V_{o(spurious)} (at 4 \text{ kHz})}; f_s = (5 \times 38 \text{ kHz}) - 186 \text{ kHz}$$ measured with 90% mono signal; $f_S = 1 \text{ kHz}$ ; 9% pilot signal; 1% spurious signal ( $f_S = 110 \text{ or } 186 \text{ kHz}$ , unmodulated). 10. The capture range of the PLL may be decreased to 4% by changing the value of C2 to 470 nF (see Fig. 4), if a small ambient temperature range is provided. Fig. 3 Car radio application and test circuit. Fig. 4 Portable application circuit. ## Notes to Figs 3 and 4 - (1) R4: VCO frequency adjustment (228 kHz). - (2) R3: pilot cancelling or pilot level adjustment; best adjustment obtained with 470 kΩ potentiometer (see Figs 7 and 8); adjust for pilot cancellation of approx. 58 dB ± 10 dB and pilot sensitivity (mono to stereo) of approx. 23 mV ± 3 mV. Fig. 5 Overall gain as a function of input resistance (R2). ------ stereo "ON" --- stereo "OFF" Fig. 7 Pilot sensitivity: pilot input voltage $(V_j)$ as a function of pilot adjustment resistor R3; typical curves. Fig. 6 Relative output level as a function of the signal dependent stereo (SDS) current (I<sub>4</sub>); typical curves. Fig. 8 Random samples of pilot cancelling: $\frac{V_O \text{ (at 19 kHz)}}{V_O \text{ (at 1 kHz)}}$ in dB as a function of R3; $V_{i(p-p)} = 1 \text{ V; } V_{pilot} = 32 \text{ mV (9\%)}.$ # FM/IF SYSTEM AND MICROCOMPUTER-BASED TUNING INTERFACE #### **GENERAL DESCRIPTION** The TEA6000 is an FM/IF system circuit intended for microcomputer controlled radio receivers. The circuit includes an AM/FM-IF counter and an analogue-to-digital interface. The i.f. counter generates AM/FM precision tuning and accurate stop information. #### **Features** - 3-stage IF limiter for driving a ratio detector - 2-stage level detector with current output - operational amplifier for active filtering (e.g. multipath detector) - high resolution frequency counter for FM and AM IF-signals - time base reference from crystal oscillator or external source (SAA1057) - serial two wire bidirectional computer interface (I<sup>2</sup>C-bus) - multiplexed 3 bit A/D converter for two input signals - software controlled sensitivity for both ADC inputs #### QUICK REFERENCE DATA | Supply voltages (V <sub>P1</sub> and V <sub>P2</sub> ) Supply current; (I <sub>P1</sub> + I <sub>P2</sub> ) | V <sub>P</sub><br>I <sub>P</sub> | typ. | 8,4<br>36 | V<br>mA | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------|---------------|-----------------| | FM/IF sensitivity at $-3$ dB before limiting Signal to noise ratio for $V_i = 10 \text{ mV}$ | V <sub>i</sub><br>S/N | typ. | 150<br>80 | μV<br>dB | | Audio output voltage $\Delta f = 22,5 \text{ kHz}; V_i = 1 \text{ mV}$ $\Delta f = 75 \text{ kHz}; V_i = 1 \text{ mV}$ AM suppression at $V_i = 10 \text{ mV}$ Frequency counter sensitivity | V <sub>O</sub><br>V <sub>O</sub><br>AMS | typ.<br>typ.<br>typ. | 520 | mV<br>mV<br>dB | | AM (pin 18) FM (pin 16) Resolution frequency counter | Vi(am)<br>V <sub>i</sub> (fm) | typ.<br>typ. | | μV<br>μV | | AM FM Power dissipation Storage temperature Operating ambient temperature | f <sub>s</sub> (am)<br>f <sub>s</sub> (fm)<br>Ptot<br>T <sub>stg</sub><br>T <sub>amb</sub> | typ.<br>typ.<br>max.<br>-55 to<br>-30 to | 1300<br>+ 150 | oC<br>mW<br>kHz | #### **PACKAGE OUTLINE** 18-lead DIL; plastic (SOT-102HE). Fig. 1 Block diagram. #### **FUNCTIONAL DESCRIPTION** The IF SECTION consists of three balanced differential stages with separated FM and AM inputs, directly coupled by emitter followers. The last stage also has separated outputs, which are intended for driving a ratio detector and the frequency measuring system respectively. The last two stages are coupled via low-value capacitors to two LEVEL DETECTORS which generate a signal-dependent d.c. current for controlling channel separation and frequency response of a stereo decoder, multipath detector circuitry, AGC and the internal ADC. The IF MUTING circuit has been incorporated to decrease the interstation noise by about 15 dB. The 3-bit A/D CONVERTER has two inputs, which are selected via two multiplexed analogue switches. One of these switches is internally connected to the level detector output but can also serve as an external input, as the level detector output can be switched off. The outputs of the ADC are converted to a Gray code, latched and reconverted to a binary code to obtain glitch-free output data. The sensitivity of both inputs can be selected independently via software on two levels. The reference for the ADC is derived from a BAND-GAP STABILIZER circuit. Multipath distortion on FM will generate an AM modulation on the d.c. voltage from the level detectors. This AM modulation can be filtered and rectified to obtain a multipath-dependent d.c. voltage. This voltage can be applied to the other input of the ADC. To facilitate filtering an OPERATIONAL AMPLIFIER (OPA) is incorporated on the chip. The typical circuit diagram for a multipath filter is given in Fig. 4. The FREQUENCY COUNTER is preceded by a 7-stage prescaler for FM, and FM/AM selector stage and a divider by 1 or 2. The actual counter is a presetable and resetable 8-stage counter with a 3-stage data disable overflow counter, which can be switched off. The eight significant output bits are situated symmetrically around 10,7 MHz and 460 kHz, when the external timebase source is used (e.g. SAA1057). See Table 1. The reference for the TIMEBASE is primarily thought to be the SAA1057. This circuit generates from its 4 MHz crystal oscillator a 32 or 40 kHz signal. This signal is buffered and applied to the timebase circuitry (mode I). The circuit diagram for this mode I is given in Fig. 5a. In the timebase, the selection is made for reference frequency (32 to 40 kHz), FM or AM mode and the width of the measuring window, all under software control. Accuracy $\pm \frac{1}{2}$ bit when the window is set to wide (see Fig. 2) and $\pm 1$ bit when set to narrow. A special feature is the synchronization of the measuring cycle with the input DATA of the I<sup>2</sup>C-bus, meaning the measuring cycle starts immediately after a "WRITE" instruction via the I<sup>2</sup>C-bus. For those who do not use the SAA1057 as reference, a 2<sup>15</sup> Hz crystal (32 768 Hz) can be connected to the reference inputs directly, obtaining a quartz-oscillator reference. See Fig. 5b for the circuit diagram for this mode II. When the circuit is used in mode II a correction has to be made to the values of window width and resolution as the cheap watch crystals differ by about 2,4% from the frequency generated by the SAA1057 (32 768 and 32 000 kHz respectively) See Table 2. Communication between MUSTI and the microcomputer is accomplished via the two-wire bidirectional $I^2$ C-bus (slave transceiver version); the SDA (serial data) and SCL (serial clock). To prevent crosstalk between the digital and analogue parts of the circuit the power supply lines are fully isolated. Fig. 2 Input data format waveforms. ### Input bits | bit | function | "0" | "1" | reference<br>to Fig. 2 | |-----|-----------------------|--------|--------|------------------------| | 1 | reference frequency | 32 kHz | 40 kHz | Α | | 2 | sensitivity ADC2 | LOW | HIGH | В | | 3 | sensitivity ADC1 | LOW | HIGH | С | | 4 | level detector output | off | on | D | | 5 | AM/FM | AM | FM | E' : - ' - ' | | 6 | overflow counter | off | on | F | | 7 | measuring window | narrow | wide | G | | 8 | test mode | off | on | Н | Fig. 3 Output data format waveforms. Fig. 4 Multipath detector circuit. ### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) Supply voltage Operating ambient temperature $T_{stg}$ -55 to + 150 °C $T_{amb}$ -30 to +85 °C ### THERMAL RESISTANCE From crystal to ambient $R_{th c-a} = 50 \text{ K/W}$ ### D.C. CHARACTERISTICS $V_{P1} = V_{P2} = 8.4 \text{ V}$ ; $T_{amb} = 25 \text{ °C}$ , unless otherwise specified. | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------------------|--------------------------------------------------------|-------------|---------------------|-------------|----------------| | Supply voltage<br>(pin 2)<br>(pin 12) | V <sub>P1</sub><br>V <sub>P2</sub> | 7,6<br>7,6 | 8,4<br>8,4 | 9,2<br>9,2 | V<br>V | | Supply current AM mode<br>pin 2<br>pin 12 | I <sub>P1</sub> | | 18,5<br>17,4 | _<br>_ | mA<br>mA | | Supply current FM mode<br>pin 2<br>pin 12<br>Power dissipation | I <sub>P1</sub><br>I <sub>P2</sub><br>P <sub>tot</sub> | _<br>_<br>_ | 19,2<br>16,4<br>350 | -<br>-<br>- | mA<br>mA<br>mW | ### A.C. CHARACTERISTICS (see Fig. 6) $V_{P1}$ = $V_{P2}$ = 8,4 V; $V_{16-10}$ = 1 mV; f = 10,7 MHz; $\Delta$ f = 22,5 kHz; f<sub>m</sub> = 1 kHz; unless otherwise specified. | parameter | symbol | min. | typ. | max. | unit | |---------------------------------------------------------------------------------------------------------------------|------------------------------------|--------------|----------------------|--------|----------------------| | Sensitivity at -3 dB before limiting | V <sub>I(FM)</sub> | _ | 150 | _ | μV | | Signal-to-noise ratio, FM input $V_i = 20 \mu V$ $V_i = 150 \mu V$ $V_i = 1 mV$ $V_i = 10 mV$ | S/N<br>S/N<br>S/N<br>S/N | 40<br>-<br>- | 46<br>64<br>76<br>80 | | dB<br>dB<br>dB<br>dB | | Noise output voltage V <sub>i</sub> = 0 V; with muting, switch S1 on V <sub>i</sub> = 0 V; without muting, S1 off | V <sub>no</sub><br>V <sub>no</sub> | _<br>_ | 55<br>420 | _<br>_ | μV<br>μV | | Audio output voltage<br>$\Delta f = 22,5 \text{ kHz}$<br>$\Delta f = 75 \text{ kHz}$ | V <sub>0</sub><br>V <sub>0</sub> | -<br>- | 170<br>520 | -<br>- | mV<br>mV | ### A.C. CHARACTERISTICS (continued) | parameter | symbol | min. | typ. | max. | unit | |-----------------------------------------------------------------------------------------------------------------------------------------------|---------------------|------|------------|------------------------|----------| | AM suppression ratio of the AM output signal referred to the FM signal (m = 0,3) | | | | | | | V <sub>i</sub> = 150 μV | AMS | _ | 46 | _ | dB | | $V_i = 1 \text{ mV}$ | AMS | _ | 62 | _ | dB | | V <sub>i</sub> = 10 mV | AMS | - | 58 | _ | dB | | V <sub>i</sub> = 100 mV | AMS | _ | 60 | _ | dB | | Level detector output voltage (Fig. 4)<br>$R_{13-10} = 4.7 \text{ k}\Omega$ ; V <sub>i</sub> = 10 mV, FM mode | VI | | 6,2 | | V | | , , , , | \ \ L | | 0,2 | | | | Level detector output voltage slope R <sub>13-10</sub> adjusted in FM mode for V <sub>L</sub> = 5,5 V at V <sub>i</sub> = 10 mV; f = 10,7 MHz | | | | | | | $V_i = 0 \text{ V (pin 16)}$ | V <sub>L(FM)</sub> | | 130 | _ | mV | | $V_i = 140 \mu\text{V}$ | VL(FM) | _ | 1,3 | _ | v | | V <sub>i</sub> = 1 mV | VL(FM) | _ | 2,7 | _ | V | | $V_i = 3 \text{ mV}$ | V <sub>L</sub> (FM) | | 4,4 | _ | V | | $R_{13-10}$ adjusted in FM mode (see above)<br>$V_i = 0 \text{ V}$ , $f = 460 \text{ kHz}$ (pin 18) | | - | 200 | | | | V <sub>i</sub> = 1 mV, f = 460 kHz (pin 18) | VL(AM) | /- | | _ | mV<br>V | | $V_1 = 10 \text{ mV}, 1 = 460 \text{ kHz}$ (pin 18) | VL(AM) | | 1,4<br>2,7 | | V | | | V <sub>L</sub> (AM) | | 2,7 | _ | <b>V</b> | | Frequency counter sensitivity | 1 | | co | | | | AM input voltage (pin 18) FM input voltage (pin 16) | VI(AM) | | 60<br>80 | | μV<br>μV | | AM input impedance | VI(FM) | | 30 | _ | μv<br>kΩ | | | Ri | _ | 30 | | K32 | | BUS inputs<br>SDA and SCL (pins 9 and 8) | | | | | | | input voltage HIGH | V | 3,0 | | \/ | V | | input voltage HGH input voltage LOW | V <sub>IH</sub> | _0,3 | | V <sub>P1</sub><br>1,5 | V | | input current HIGH | VIL | -0,3 | | 1,3 | μΑ | | input current LOW | I IIH | | _ | 10 | μΑ | | acknowledge sink current | I <sub>ack</sub> | | | 2 | mA | | maximum input frequency | fi max | 100 | | _ | kHz | | Output voltage SDA | | | | | | | HIGH; 4 k $\Omega$ to 8,4 $\vee$ | VOH | 8,0 | | | V | | LOW; $I = 2 \text{ mA}$ | VOL | _ | | 0,4 | V | | parameter | symbol | min. | typ. | max. | unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|--------------------|------------------------------------------------------|--------------------------|-------------------------------------| | A/D converter (pin 5 and 13) input resistance input capacitance | R <sub>i</sub><br>C <sub>i</sub> | | t.b.f.<br>t.b.f. | | kΩ<br>pF | | Trip levels, sensitivity bit HIGH level 1 level 2 level 3 level 4 level 5 level 6 level 7 | VT<br>VT<br>V1<br>VT<br>VT<br>VT<br>VT | | 0,6<br>1,06<br>1,38<br>1,84<br>2,14<br>2,55<br>2,97 | <br> -<br> -<br> -<br> - | V<br>V<br>V<br>V<br>V | | Trip levels, sensitivity bit LOW level 1 level 2 level 3 level 4 level 5 level 6 level 7 | VT<br>VT<br>VT<br>VT<br>VT<br>VT<br>VT | | 0,96<br>1,78<br>2,44<br>3,26<br>3,92<br>4,63<br>5,38 | <br><br><br> | V<br>V<br>V<br>V<br>V | | Crystal oscillator (see Fig. 5) reference frequency temperature coefficient input resistance input capacitance | f <sub>ref</sub><br>TC<br>R <sub>i</sub> | 32 | 32,768<br>t.b.f.<br>t.b.f.<br>t.b.f. | 40 | kHz<br>10 <sup>-6</sup><br>kΩ<br>pF | | Operational amplifier (pins 6 and 7) voltage gain input bias current output sink current at $V_0 = 1 \text{ V}$ output source current at $V_0 = 7,4 \text{ V}$ output voltage swing | G <sub>V</sub><br>I <sub>bias</sub><br>I <sub>o</sub><br>I <sub>o</sub><br>V7(p-p) | -<br>-<br>-<br>5,5 | 10 <sup>4</sup><br>30<br>0,2<br>10<br>5,5 | 100<br>-<br>-<br>- | nA<br>mA<br>mA<br>V | | Frequency measuring system (see pages 8 and 9) measuring windows; f <sub>ref</sub> = 32 or 40 kHz AM window "0" (LOW) window "1" (HIGH) | <sup>t</sup> gate<br><sup>t</sup> gate | | 4<br>8 | | ms<br>ms | | FM window "0" (LOW) window "1" (HIGH) resolution frequency counter | <sup>t</sup> gate<br><sup>t</sup> gate | - | 20<br>40 | | ms<br>ms | | AM<br>FM | fs(am)<br>fs(fm) | | 250<br>6,4 | | Hz<br>kHz | $t_{gate}$ has to be multiplied by 32 000/32 768 for a fref of 2 $^{15}$ Hz. $f_{s}$ has to be multiplied by 32 768/32 000 for a fref of 2 $^{15}$ Hz. October 1983 TABLE 1 REFERENCE FREQUENCY 32 000 Hz (SAA1057) | AM READ FM | AM READ FM | AM READ FM | AM READ FM | AM READ FM | |------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------| | (kHz) OUT (MHz) | (kHz) OUT (MHz) | (kHz) OUT (MHz) | (kHz) OUT (MHz) | (kHz) OUT (MHz) | | II | I I I | I I I | III | I I I | | 428.25 '00' 9.888 | 441.00 '33' 10.214 | 453.75 '66' 10.541 | 466.50 1991 10.867 | 479.25 'CC' 11.194 | | 428.50 '01' 9.894 | 441.25 '34' 10.221 | 454.00 67 10.547 | 466.75 '9A' 10.874 | 479.50 'CD' 11.200 | | 428.75 '02' 9.901 | 441.50 '35' 10.227 | 454.25 '68' 10.554 | 467.00 '9B' 10.880 | 479.75 'CE' 11.206 | | 429.00 '03' 9.907 | 441.75 '36' 10.234 | 454.50 '69' 10.560 | 467.25 '9C' 10.886 | 480.00 'CF' 11.213 | | 429.25 1041 9.914 | 442.00 '37' 10.240 | 454.75 '6A' 10.566 | 467.50 '9D' 10.893 | 480.25 'DO' 11.219 | | 429.50 '05' 9.920 | 442.25 '38' 10.246 | 455.00 '6B' 10.573 | 467.75 '9E' 10.899 | 480.50 'Dl' 11.226 | | 429.75 1061 9.926 | 442.50 '39' 10.253 | 455.25 '6C' 10.579 | 468.00 '9F' 10.906 | 480.75 'D2' 11.232 | | 4.30.00 <b>'07'</b> 9.933 | 442.75 '3A' 10.259 | 455.50 '6D' 10.586 | 468.25 'AO' 10.912 | 481.00 'D3' 11.238 | | 430.25 '08' 9.939 | 443.00 '38' 10.266 | 455.75 '6E' 10.592 | 468.50 'Al' 10.918 | 481.25 'D4' 11.245 | | 430.50 1091 9.946 | 443.25 '3C' 10.272 | 456.00 '6F' 10.598 | 468.75 'A2' 10.925 | 481.50 'D5' 11.251 | | 430.75 'OA' 9.952 | 443.50 '3D' 10.278 | 456.25 170 10.605 | 469.00 'A3' 10.931 | 481.75 'D6' 11.258 | | 431.00 'OB' 9.958 | 443.75 '3E' 10.285 | 456.50 '71' 10.611 | 469.25 'A4' 10.938 | 482.00 'D7' 11.264 | | 431.25 'OC' 9.965 | 444.00 '3F' 10.291 | 456.75 '72' 10.618 | 469.50 'A5' 10.944 | 482.25 'D8' 11.270 | | 431.50 'OD' 9.971 | 444.25 40 10.298 | 457.00 '73' 10.624 | 469.75 'A6' 10.950 | 482.50 'D9' 11.277 | | 431.75 'OE' 9.978 | 444.50 411 10.304 | 457.25 '74' 10.630 | 470.00 'A7' 10.957 | 482.75 'DA' 11.283 | | 432.00 'OF' '9.984 | 444.75 '42' 10.310 | 457.50 1751 10.637 | 470.25 'A8' 10.963 | 483.00 'DB' 11.290 | | 432.25 '10' 9.990 | 445.00 '43' 10.317 | 457.75 '76' 10.643 | 470.50 'A9' 10.970 | 483.25 'DC' 11.296 | | 432.50 111 9.997 | 445.25 1441 10.323 | 458.00 '77' 10.650 | 470.75 'AA' 10.976 | 483.50 'DD' 11.302 | | 432.75 '12' 10.003<br>433.00 '13' 10.010 | 445.50 '45' 10.330<br>445.75 '46' 10.336 | 458.25 '78' 10.656<br>458.50 '79' 10.662 | 471.00 'AB' 10.982<br>471.25 'AC' 10.989 | 483.75 'DE' 11.309<br>484.00 'DF' 11.315 | | 433.00 113, 10.010 | 446.00 '47' 10.342 | 458.75 '7A' 10.669 | 471.50 'AD' 10.995 | 484.25 'EO' 11.322 | | 433.50 115 10.022 | 446.25 1481 10.349 | 459.00 '7B' 10.675 | 471.75 'AE' 11.002 | 484.50 'E1' 11.328 | | 433.75 '16' 10.029 | 446.50 '49' 10.355 | 459.25 '7C' 10.682 | 472.00 'AF' 11.008 | 484.75 'EZ' 11.334 | | 434.00 117 10.035 | 446.75 '4A' 10.362 | 459.50 '7D' 10.688 | 472.25 'B0' 11.014 | 485.00 'E3' 11.341 | | 434.25 118 10.042 | 447.00 '4B' 10.368 | 459.75 '7E' 10.694 | 472.50 'B1' 11.021 | 485.25 'E4' 11.347 | | 434.50 19 10.048 | 447.25 '4C' 10.374 | 460.00 '7F' 10.701 | 472.75 'B2' 11.027 | 485.50 'E5' 11.354 | | 434.75 'IA' 10.054 | 447.50 '4D' 10.381 | 460.25 '80' 10.707 | 473.00 'B3' 11.034 | 485.75 'E6' 11.360 | | 435.00 '1B' 10.061 | 447.75 '4E' 10.387 | 460.50 '81' 10.714 | 473.25 'B4' 11.040 | 486.00 'E7' 11.366 | | 435.25 '1C' 10.067 | 448.00 '4F' 10.394 | 460.75 '82' 10.720 | 473.50 'B5' 11.046 | 486.25 'E8' 11.373 | | 435.50 '1D' 10.074 | 448.25 '50' 10.400 | 461.00 '83' 10.726 | 473.75 'B6' 11.053 | 486.50 'E9' 11.379 | | 435.75 '1E' 10.080 | 448.50 '51' 10.406 | 461.25 '84' 10.733 | 474.00 'B7' 11.059 | 486.75 'EA' 11.386 | | 436.00 '1F' 10.086 | 448.75 '52' 10.413 | 461.50 '85' 10.739 | 474.25 'B8' 11.066 | 487.00 'EB' 11.392 | | 436.25 '20' 10.093 | 449.00 '53' 10.419 | 461.75 '86' 10.746 | 474.50 'B9' 11.072 | 487.25 'EC' 11.398 | | 436.50 '21' 10.099 | 449.25 '54' 10.426 | 462.00 '87' 10.752 | 474.75 'BA' 11.078 | 487.50 'ED' 11.405 | | 436.75 '22' 10.106 | 449.50 '55' 10.432 | 462.25 '88' 10.758 | 475.00 'BB' 11.085 | 487.75 'EE' 11.411 | | 437.00 '23' 10.112 | 449.75 '56' 10.438 | 462.50 '89' 10.765 | 475.25 'BC' 11.091 | 488.00 'EF' 11.418 | | 437.25 '24' 10.118 | 450.00 '57' 10.445 | 462.75 '8A' 10.771 | 475.50 'BD' 11.098 | 488.25 'FO' 11.424 | | 437.50 '25' 10.125 | 450.25 '58' 10.451 | 463.00 '8B' 10.778 | 475.75 'BE' 11.104 | 488.50 'F1' 11.430 | | 437.75 '26' 10.131 | 450.50 1591 10.458 | 463.25 '8C' 10.784 | 476.00 'BF' 11.110 | 488.75 'F2' 11.437 | | 438.00 '27' 10.138 | 450.75 '5A' 10.464 | 463.50 '8D' 10.790 | 476.25 'CO' 11.117 | 489.00 'F3' 11.443 | | 438.25 '28' 10.144 | 451.00 '5B' 10.470 | 463.75 '8E' 10.797 | 476.50 'C1' 11.123 | 489.25 'F4' 11.450 | | 438.50 '29' 10.150 | 451.25 '5C' 10.477 | 464.00 '8F' 10.803 | 476.75 'C2' 11.130 | 489.50 'F5' 11.456 | | 438.75 '2A' 10.157 | 451.50 '5D' 10.483 | 464.25 '90' 10.810 | 477.00 'C3' 11.136 | 489.75 'F6' 11.462 | | 439.00 '2B' 10.163 | 451.75 '5E' 10.490<br>452.00 '5F' 10.496 | 464.50 '91' 10.816<br>464.75 '92' 10.822 | 477.25 'C4' 11.142<br>477.50 'C5' 11.149 | 490.00 'F7' 11.469 | | 439.25 '2C' 10.170<br>439.50 '2D' 10.176 | 452.00 'SF' 10.496<br>452.25 '60' 10.502 | 465.00 <b>'93'</b> 10.822 | 477.75 'C6' 11.149 | 490.25 'F8' 11.475<br>490.50 'F9' 11.482 | | 439.50 '20' 10.176<br>439.75 '2E' 10.182 | 452.50 '61' 10.509 | 465.25 1941 10.835 | 477.75 'C6' 11.155<br>478.00 'C7' 11.162 | 490.50 'F9' 11.482<br>490.75 'FA' 11.488 | | 440.00 '2F' 10.189 | 452.75 '62' 10.515 | 465.50 '95' 10.842 | 478.25 'C8' 11.168 | 491.00 'FB' 11.494 | | 440.25 '30' 10.195 | 453.00 '63' 10.522 | 465.75 '96' 10.848 | 478.50 'C9' 11.174 | 491.25 'FC' 11.501 | | 440.50 '31' 10.202 | 453.25 <b>'64'</b> 10.528 | 466.00 '97' 10.854 | 478.75 'CA' 11.181 | 491.50 'FD' 11.507 | | 440.75 '32' 10.208 | 453.50 '65' 10.534 | 466.25 '98' 10.861 | 479.00 *CB* 11.187 | 491.75 'FE' 11.514 | | 32 10.200 | .55.50 55 10.5554 | 70 10,001 | 35 110101 | .,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | TABLE 2 REFERENCE FREQUENCY 32 768 Hz (2<sup>15</sup> Hz) | AM READ FM<br>(kHz) OUT (MHz) | AM READ FM<br>(kHz) OUT (MHz) | AM READ FM<br>(kHz) OUT (MHz) | AM READ FM<br>(kHz) OUT (HMz) | AM READ FM<br>(kHz) OUT (MHz) | |------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------|------------------------------------------| | II | I I I | I I I | III | III | | 438.53 '00' 10.125 | 451.50 1331 10.460 | 464.64 166 10.794 | 477.70 '99' 11.128 | 490.75 'CC' 11.462 | | 438.78 '01' 10.132 | 451.84 1341 10.466 | 464.90 '67' 10.800 | 477.95 '9A' 11.135 | 491.01 'CD' 11.469 | | 439.04 '02' 10.138 | 452.10 '35' 10.4/3 | 465.15 1681 10.807 | 478.21 '9B' 11.141 | 491.26 'CE' 11.475 | | 439.30 '03' 10.145 | 452.35 '36' 10.479 | 465.41 '69' 10.813 | 478.46 '9C' 11.148 | 491.52 'CF' 11.482 | | 439.55 '04' 10.152 | 452.61 '37' 10.486 | 465.66 '6A' 10.820 | 478.72 '9D' 11.154 | 491.78 'DO' 11.488 | | 439.81 '05' 10.158 | 452.86 *38* 10.492 | 465.92 '6B' 10.827 | 478.98 '9E' 11.161 | 492.03 'Dl' 11.495 | | 440.06 '06' 10.165 | 453.12 '39' 10.499 | 466.18 '6C' 10.833 | 479.23 '9F' 11.167 | 492.29 'D2' 11.502 | | 440.32 '07' 10.171 | 453.38 '3A' 10.505 | 466.43 <b>'6</b> D' 10.840 | 479.49 'AO' 11.174 | 492.54 'D3' 11.508 | | 440.58 '08' 10.178 | 453.63 '3B' 10.512 | 466.69 '6E' 10.846 | 479.74 'Al' 11.180 | 492.80 'D4' 11.515 | | 440.83 '09' 10.184 | 453.89 '3C' 10.519 | 466.94 '6F' 10.853 | 480.00 'A2' 11.187 | 493.06 'D5' 11.521 | | 441.09 'OA' 10.191 | 454.14 '3D' 10.525 | 467.20 '70' 10.859 | 480.26 'A3' 11.194 | 493.31 'D6' 11.528 | | 441.34 '08' 10.197 | 454.40 '3E' 10.532 | 467.46 171 10.866 | 480.51 'A4' 11.200 | 493.57 'D7' 11.534 | | 441.60 'OC' 10.204 | 454.66 '3F' 10.538 | 467.71 '72' 10.872 | 480.77 'A5' 11.207 | 493.82 'D8' 11.541 | | 441.86 'OD' 10.211 | 454.91 '40' 10.545 | 467.97 '73' 10.879 | 481.02 'A6' 11.213 | 494.08 'D9' 11.547 | | 442.11 'OE' 10.217 | 455.17 '41' 10.551 | 468.22 1741 10.886 | 481.28 'A7' 11.220 | 494.34 'DA' 11.554 | | 442.37 'OF' 10.224 | 455.42 1421 10.558 | 468.48 '75' 10.892 | 481.54 'A8' 11.226 | 494.59 'DB' 11.561 | | 442.62 '10' 10.230 | 455.68 1431 10.564 | 468.74 176 10.899 | 481.79 'A9' 11.233 | 494.85 'DC' 11.567 | | 442.88 '11' 10.237 | 455.94 '44' 10.571 | 468.99 1771 10.905 | 482.05 'AA' 11.239 | 495.10 'DD' 11.574 | | 443.14 12 10.243 | 456.19 '45' 10.578 | 469.25 178 10.912 | 482.30 'AB' 11.246 | 495.36 'DE' 11.580 | | 443.39 131 10.250 | 456.45 '46' 10.584 | 469.50 '79' 10.918 | 482.56 'AC' 11.253 | 495.62 'DF' 11.587 | | 443.65 '14' 10.256 | 456.70 '47' 10.591 | 469.76 '7A' 10.925 | 482.82 'AD' 11.259 | 495.87 'EO' 11.593 | | 443.90 15 10.263 | 456.96 '48' 10.597 | 470.02 '7B' 10.931 | 483.07 'AE' 11.266 | 496.13 'El' 11.600 | | 444.16 116 10.269 | 457.22 49 10.604 | 470.27 '7C' 10.938 | 483.33 'AF' 11.272 | 496.38 'E2' 11.606 | | 444.42 17 10.276 | 457.47 '4A' 10.610 | 470.53 '7D' 10.945 | 483.58 'BO' 11.279 | 496.64 'E3' 11.613 | | 444.67 18 10.283 | 457.73 '4B' 10.617 | 470.78 '7E' 10.951 | 483.84 'B1' 11.285 | 496.90 'E4' 11.620 | | 444.93 1191 10.289 | 457.98 '4C' 10.623 | 471.04 '7F' 10.958 | 484.10 'B2' 11.292 | 497.15 'E5' 11.626 | | 445.18 '1A' 10.296 | 458.24 '4D' 10.630 | 4/1.30 '80' 10.964 | 484.35 'B3' 11.298 | 497.41 'E6' 11.633 | | 445.44 '18' 10.302 | 458.50 '4E' 10.636 | 471.55 '81' 10.971 | 484.61 '84' 11.305 | 497.66 'E7' 11.639 | | 445.70 '1C' 10.309 | 458.75 '4F' 10.643 | 471.81 '82' 10.977 | 484.86 '85' 11.312 | 497.92 'E8' 11.646 | | 445.95 '1D' 10.315 | 459.01 '50' 10.650 | 472.06 '83' 10.984 | 485.12 'B6' 11.318 | 498.18 'E9' 11.652 | | 446.21 '1E' 10.322 | 459.26 '51' 10.656 | 472.32 1841 10.990 | 485.38 '87' 11.325 | 498.43 'EA' 11.659<br>498.69 'EB' 11.665 | | 446.46 '1F' 10.328 | 459.52 '52' 10.663 | 472.58 1851 10.997 | 485.63 'B8' 11.331 | 498.94 'EC' 11.672 | | 446.72 '20' 10.335 | 459.78 '53' 10.669 | 472.83 '86' 11.003 | 485.89 'B9' 11.338 | 499.20 'ED' 11.679 | | 446.98 '21' 10.342 | 460.03 '54' 10.676 | 473.09 '87' 11.010 | 486.14 'BA' 11.344<br>486.40 'BB' 11.351 | 499.46 'EE' 11.685 | | 447.23 '22' 10.348<br>447.49 '23' 10.355 | 460.29 '55' 10.682<br>460.54 '56' 10.689 | 473.34 '88' 11.017<br>473.60 '89' 11.023 | 486.66 'BC' 11.357 | 499.71 'EF' 11.692 | | 447.74 '24' 10.361 | 460.80 *57* 10.695 | 473.86 '8A' 11.030 | 486.91 'BD' 11.364 | 499.97 'F0' 11.698 | | 448.00 1251 10.368 | 461.06 !58! 10.702 | 474.11 '8B' 11.036 | 487.17 'BE' 11.370 | 500.22 'F1' 11.705 | | 448.26 '26' 10.374 | 461.31 *59* 10.709 | 474.37 '8C' 11.043 | 487.42 'BF' 11.377 | 500.48 'F2' 11.711 | | 448.51 '27' 10.381 | 461.57 *5A* 10.715 | 474.62 '80' 11.049 | 487.68 'CO' 11.384 | 500.74 'F3' 11.718 | | 448.77 '28' 10.387 | 461.82 *5B* 10.722 | 474.88 '8E' 11.056 | 487.94 *C1* 11.390 | 500.99 'F4' 11.724 | | 449.02 *29* 10.394 | 462.08 *5C* 10.728 | 475.14 '8F' 11.062 | 488.19 'C2' 11.397 | 501.25 'F5' 11.731 | | 449.28 '2A' 10.401 | 462.34 *5D* 10.735 | 475.39 '90' 11.069 | 488.45 'C3' 11.403 | 501.50 'F6' 11.737 | | 449.54 '2B' 10.407 | 462.59 *5E* 10.741 | 475.65 '91' 11.076 | 488.70 'C4' 11.410 | 501.76 'F7' 11.744 | | 449.79 '2C' 10.414 | 462.85 '5F' 10.748 | 475.90 1921 11.078 | 488.96 'C5' 11.416 | 502.02 'F8' 11.751 | | 450.05 '2D' 10.420 | 463.10 *60 * 10.754 | 476.16 1931 11.089 | 489.22 'C6' 11.423 | 502.27 'F9' 11.757 | | 450.30 '2E' 10.427 | 463.36 '61' 10.761 | 476.42 '94' 11.095 | 489.47 'C7' 11.429 | 502.53 'FA' 11.764 | | 450.56 !2F ! 10.433 | 463.62 '62' 10.768 | 476.67 '95' 11.102 | 489.73 'C8' 11.436 | 502.78 'FB' 11.770 | | 450.82 '30' 10.440 | 463.87 '63' 10.774 | 476.93 '96' 11.108 | 489.98 'C9' 11.443 | 503.04 'FC' 11.777 | | 451.07 '31' 10.446 | 464.13 '64' 10.781 | 477.18 '97' 11.115 | 490.24 'CA' 11.449 | 503.30 'FD' 11.783 | | 451.33 '32' 10.453 | 464.38 '65' 10.787 | 477.44 '98' 11.121 | 490.50 'CB' 11.456 | 503.55 'FE' 11.790 | | 421022 .25, 100422 | 404.00 .00. 10.101 | 411944 .30. 119151 | 470.30 .CD. 11.430 | 303.33 412. 11.1790 | L1 = 3122 138 2021/TOKO 85 ACS-4238 A L2 = 3122 138 2022/TOKO 85 ACS-4260 SEJ Fig. 6 MUSTI test and application circuit. Germanium diodes AA119 are required in the test circuit only. In a complete FM channel (inclusive FM front end) the silicon diodes BA281 are recommended. S open = without muting S closed = with muting } for me for measuring purpose only. Fig. 7 Track side of printed-circuit board. Fig. 8 Component side of printed-circuit board. Fig. 9 Level detector output as a function of input voltage. Fig. 10 Signal-to-noise ratio as a function of FM input voltage. $f_i = 10.7$ MHz; $\Delta f = 22.5$ kHz; $f_{mod} = 1$ kHz; 0 dB = 245 mV. Purchase of Philips' $I^2C$ components conveys a license under the Philips' $I^2C$ patent to use the components in the $I^2C$ -system provided the system conforms to the $I^2C$ specifications defined by Philips. **TEA6300** ### SOUND FADER CONTROL CIRCUIT ### **GENERAL DESCRIPTION** The Sound Fader Control circuit (SOFAC) is an I<sup>2</sup>C Bus controlled preamplifier for carradios. It contains the following functions: - Source selector for three stereo inputs - In- and outputs for noise reduction circuits - Volume and balance control Control range of 86 dB in 2 dB steps - Bass and treble control from + 15 dB (treble 12 dB) to -12 dB in 3 dB steps - Fader control from 0 dB to -30 dB in 2 dB steps - Fast muting - Low noise suitable for DOLBY (registered trademark) NR - Signal handling suitable for compact disc - Pop-free on/off switching - I2C Bus control for all functions ### QUICK REFERENCE DATA | parameter | symbol | min. | typ. | max. | unit | |------------------------------------------------------|---------------------|------------|------|--------|------| | Supply voltage | Vcc | 7,0 | 8,5 | 13,2 | V | | Input sensitivity for full power at the output stage | V <sub>i(rms)</sub> | _ | 50 | _ | mV | | Input signal handling | V <sub>i(rms)</sub> | - | 1,65 | _ | V | | Frequency response | fr | 35 | _ | 20 000 | Hz | | Channel separation<br>f = 250 Hz to 10 kHz | αCS | _ | 70 | _ | dB | | Total harmonic distortion | THD | _ | 0,05 | _ | % | | Signal to noise ratio | (S + N)/N | _ | 80 | _ | dB | | Opertaing ambient temperature range | T <sub>amb</sub> | <b>–40</b> | - | + 85 | oC. | ### **PACKAGE OUTLINE** 28-lead dual in-line; plastic (SOT-117BE). TEA6300 Fig. 1 Block diagram. ### **FUNCTIONAL DESCRIPTION** The input Selector selects three stereo channels e.g. R.F. part (AM/FM), recorder and compact disk. As the outputs of the Source Selector as well as the inputs of the main control part are available, additional circuits like compander- and equalizersystems may be inserted into the signal path. The a.c. signal setting is performed by resistor chains in combination with multi-input operational amplifiers. The advantage of this principle is the combination of low noise, low distortion and a high dynamic range for the circuit. The separated Volume Controls of the left and the right channel make the Balance Control possible. By this the range and the characteristic of the Balance is software programmable. By setting an extra Bass (and optional Treble) Control depending on the actual volume position, the loudness function, performed by software in a microcomputer controlling both the switching points and the ranges. Because the TEA6300 has four outputs a low level Fader is included. The fader Control is independent of the Volume Control and an extra Mute position for the front or the rear or for all channels is built in. The last function may be used for muting during preset selection. For pop-free switching, on and off, an extra pop suppression circuitry is built in. As all switching and control functions are controllable via the two wire I<sup>2</sup>C Bus, no external interface between the microcomputer and the TEA6300 is required. The on-chip power on reset sets the TEA6300 into the general Mute mode. #### **DEFINITION OF THE PINS** | 1 | SDA | Data input/output | |----|------|--------------------------------------------------------| | 2 | GNDB | Ground for BUS terminals | | 3 | QLR | Output left rear | | 4 | QLF | Output left front | | 5 | TL | Termination for treble control capacitor left channel | | 6 | BL1 | Termination for bass control capacitor left channel | | 7 | BL0 | Termination for bass control capacitor left channel | | 8 | INLA | Input left source A | | 9 | i.c. | internal connected | | 10 | INLB | Input left source B | | 11 | ELFI | Electronic filtering for supply | | 12 | INLC | Input left source C | | 13 | QSL | Output source selector left | | 14 | INL | Input left control part | | 15 | INR | Input right control part | | 16 | QSR | Output source selector right | | 17 | INRC | Input right source C | | 18 | GND | Ground | | 19 | INRB | Input right source B | | 20 | VREF | Reference voltage (½ V <sub>CC</sub> ) | | 21 | INRA | Input right source A | | 22 | BR0 | Termination for bass control capacitor right channel | | 23 | BR1 | Termination for bass control capacitor right channel | | 24 | TR | Termination for treble control capacitor right channel | | 25 | QRF | Output right front | | 26 | QRR | Output right rear | | 27 | VCC | Supply voltage | | 28 | SCL | Clock input | | | | | ### **RATINGS** Limiting values in accordance with the Absolute Maximum System (IEC 134) | parameter | symbol | min. | typ. | max. | unit | |-------------------------------|------------------|------|------|-------|------| | Supply voltage (pin 27-18) | V <sub>CC</sub> | - | _ | 16 | V | | Maximum power dissipation | P <sub>tot</sub> | _ | - | 2 | w | | Storage temperature | T <sub>stg</sub> | -55 | _ | + 150 | oC. | | Operating ambient temperature | T <sub>amb</sub> | 40 | - | + 85 | °C | ### **CHARACTERISTICS** $V_{CC}$ = 8,5 V; $R_S$ = 600 $\Omega$ ; $R_L$ = 10 k $\Omega$ ; f = 1 kHz; $T_{amb}$ = 25 °C (Fig. 7) unless otherwise specified. | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|--------------|--------------------|-------------------|-------------| | Supply voltage | V <sub>CC</sub> | 7,0 | 8,5 | 13,2 | ٧ | | Supply current | <sup>1</sup> cc | _ | 26 | - | mA | | Internal reference voltage (pin 20) VREF = 0,5 VCC | V <sub>REF</sub> | _ | 4,25 | | V | | Maximum gain bass and treble linear, fader off | G <sub>v</sub> | _ | 20 | _ | dB | | Output level for P <sub>max</sub> at the output stage for start of clipping | Vo(rms) | <br> -<br> - | 500<br>1000 | _ | mV<br>mV | | Input sensitivity<br>at V <sub>O</sub> = 500 mV | V <sub>i(rms)</sub> | _ | 50 | _ | mV | | Frequency response bass and treble linear; roll-off frequency -1 dB | f <sub>r</sub> | 35 | _ | 20 000 | Hz | | Channel separation G = 0 dB; bass and treble linear; frequency range 250 Hz to 10 kHz | αCS | 45 | 70 | | dB | | Total harmonic distortion frequency range 20 Hz to 12,5 kHz $V_{in} = 50$ mV; $G = 20$ dB $V_{in} = 500$ mV; $G = 0$ dB $V_{in} = 1,6$ V; $G = -10$ dB | THD<br>THD<br>THD | -<br>- | 0,1<br>0,05<br>0,2 | 0,3<br>0,2<br>0,5 | %<br>%<br>% | | Ripple rejection $V_{r(rms)} < 200 \text{ mV}$ ; G = 0 dB; bass and treble linear; at f = 100 Hz | RR <sub>100</sub> | _ | 70 | | dB | | at f = 40 Hz to 12,5 kHz | RR <sub>range</sub> | _ | tbf | | dB | | parameter | symbol | min. | typ. | max. | unit | |----------------------------------------------------------------------------------------------------|--------------------------------------|------------|------|------|------| | Signal-to-noise ratio bass and treble linear; notes 1 and 2 CCIR 468-2 weighted; quasi peak | | | | | | | $V_i = 50 \text{ mV}; V_0 = 46 \text{ mV}; P_0 = 50 \text{ mW}$ | S/N | _ | 65 | _ | dB | | $V_1 = 500 \text{ mV}; V_0 = 45 \text{ mV}; P_0 = 50 \text{ mW}$ | S/N | _ | 67 | _ | dB | | $V_i = 50 \text{ mV}; V_0 = 200 \text{ mV}; P_0 = 1 \text{ W}$ | S/N | tbf | 70 | _ | dB | | $V_1 = 500 \text{ mV}; V_0 = 200 \text{ mV}; P_0 = 1 \text{ W}$ | S/N | tbf | 78 | - | dB | | $V_i = 50 \text{ mV}; V_0 = 500 \text{ mV}; P_0 = 6 \text{ W}$ | S/N | <b> </b> - | 70 | - | dB | | $V_i = 500 \text{ mV}; V_o = 500 \text{ mV}; P_O = 6 \text{ W}$ | S/N | _ | 85 | - | dB | | Noise power | | | | | | | mute position, only contribution of TEA6300, power amplifier for 25 W | PN | _ | _ | 10 | nW | | Crosstalk (20 log V <sub>bus(p-p)</sub> /V <sub>o(rms)</sub> between BUS inputs and signal outputs | | - | | | | | G = 0 Db; bass and treble linear | α <sub>B</sub> | _ | 110 | - | dB | | SOURCE SELECTOR | | | | | | | Input impedance | z <sub>i</sub> | 20 | 30 | 40 | kΩ | | Output impedance | Z <sub>o</sub> | - | - | 100 | Ω | | Admissible output load resistance | RL | 10 | _ | - | kΩ | | Admissible output load capacity | CL | 0 | _ | 200 | pF | | Input isolation<br>not selected source; frequency range<br>40 Hz to 12,5 kHz | ας | _ | 80 | _ | dB | | Gain | | | | | | | $R_{L} > 10 \text{ k}\Omega$ | G | | 0 | - | dB | | Internal bias voltage | V <sub>b int</sub> /V <sub>REF</sub> | - | 1 | - | | | Maximum input level | | | | | | | THD < 0,5% | Vi(rms) | - | 1,65 | - | V | | THD < 0,5%; V <sub>CC</sub> = 7,5 V | V <sub>i(rms)</sub> | - | 1,5 | - | V | | Total harmonic distortion | <b>T</b> 115 | | | | 04 | | $V_I = 500 \text{ mV}$ ; $R_L = 10 \text{ k}\Omega$ | THD | - | _ | 0,1 | % | | Noise voltage<br>weighted CCIR 468-2, quasi peak | N <sub>W</sub> | | 9 | 20 | μ٧ | | DC offset voltage between any inputs | V <sub>o</sub> | _ | - | 10 | mV | | CONTROL PART | | | | | | | (Source selector disconnected, | | | | | | | source resistance 600 $\Omega$ ) | | | | | | | Input impedance | z <sub>l</sub> | 35 | 50 | 65 | kΩ | | Output impedance | z <sub>O</sub> | - | 100 | 150 | Ω | | Admissible output load resistance | RL | 10 | | - | kΩ | | Admissible output load capacity | c_ | 0 | _ | 1000 | pF | ### **CHARACTERISTICS** (continued) | parameter | symbol | min. | typ. | max. | unit | |--------------------------------------------------------------|---------------------|---------|----------|------|----------| | Maximum input voltage | | | | | | | THD $< 0.5\%$ ; G = $-10 \text{ dB}$ ; | | | | | 1 | | bass and treble linear | V <sub>i(rms)</sub> | _ | 2,0 | _ | V | | | 1(11115) | | -/- | | 1 | | Noise voltage weighted acc CCIR 468-2, quasi peak, | | | | | | | bass and treble linear, fader off | | | | - | | | gain 20 dB | NW | _ | 110 | 220 | μV | | gain 0 dB | Nw | _ | 25 | 50 | μV | | gain —66 dB | Nw | 1 - | 19 | 38 | μV | | mute position | NW | | 11 | 22 | μV | | VOLUME CONTROL | | | | | - | | Continuous control range | G <sub>c</sub> | y y - | 86 | - | dB | | Step resolution | _ | - | 2 | - | dB | | Attenuator set error | | | | į | | | (G = + 20 to -50 dB) | $\Delta G_a$ | 1 - | - | 2 | dB | | Attenuator set error | | | | | | | (G = + 20 to -66 dB) | ΔG <sub>a</sub> | - | - | 3 | dB | | Gain tracking error | | | 1 | | | | balance in mid position, | | | 1 | | | | bass and treble linear | $\Delta G_{t}$ | _ | | 2 | dB | | Mute attenuation | $\alpha_{M}$ | | 80 | - | dB | | BASS CONTROL | | | | | | | Bass control range | | | İ | | | | f = 40 Hz; maximum boost | G <sub>b</sub> | 14 | 15 | 16 | dB | | f = 40 Hz; maximum attenuation | -G <sub>b</sub> | 11 | 12 | 13 | dB | | Step resolution | _ 5 | _ | 3 | _ | dB | | Step error | - | _ | _ | 0,5 | dB | | Treble control | | | | | 1 | | | | | | | 1 | | Treble control range | | 4.4 | 10 | 10 | 70 | | f = 15 kHz; maximum boost<br>f = 15 kHz; maximum attenuation | G <sub>t</sub> | 11 | 12<br>12 | 13 | dB<br>dB | | f > 15 kHz; maximum attenuation | G <sub>t</sub> | | 12 | 15 | dB | | Step resolution | ) <del>-</del> | | 3 | - | dB | | | | | ١ | | | | Step error | - | | - | 0,5 | dB | | parameter | symbol | min. | typ. | max. | unit | |-----------------------------------------------------|--------------|------------|------|----------|------| | FADER CONTROL | | | | | | | Continuous attenuation fader control range | G. | | 30 | | dB | | Step resolution | Gf | | 2 | | dB | | Attenuator set error | | _ | _ | 1,5 | dB | | Mute attenuation | $\alpha_{M}$ | _ | 80 | _ | dB | | DIGITAL BADT | 101 | | | | | | DIGITAL PART | | | | | | | Bus terminals | | | | - | | | Input voltage<br>HIGH | VIH | 3 | _ | 12 | v | | LOW | VIL | -0,3 | - | 1,5 | ٧ | | Input current | } | | | | | | HIGH | ļiH | -10<br>-10 | - | 10<br>10 | μΑ | | LOW | 11L | -10 | _ | 10 | μΑ | | Output voltage LOW II = 3 mA | VOL | _ | _ | 0,4 | V | | _ | 02 | | | | | | A.C. Characteristics | | | | | | | according to the I <sup>2</sup> C Bus specification | | | | | | | Power-on Reset | | | | | | | When RESET is active the GMU (general | | | | | | | mute) bit is set and the BUS receiver is in | | | | | | | RESET position | | | | | | | Increasing supply voltage<br>start of reset | Vcc | _ | _ | 2,5 | V | | end of reset | Vcc | 5,2 | 6,0 | 6,8 | V | | Decreasing supply voltage | | | | | | | start of reset | Vcc | 4,2 | 5,0 | 5,8 | V | #### Notes to the characteristics - 1. The indicated values for output power assume a 6 W power amp. with 20 dB gain, connected to the output of the circuit. Signal to noise ratios exclude noise contribution of the power amplifier. - 2. Signal to noise ratios on a CCIR 468-2 average reading-meter are 4,5 dB better than on CCIR 468-2 quasi peak. ### I<sup>2</sup>C BUS FORMAT | | S | SLAVE ADDRESS | Α | SUB-ADDRESS | Α | DATA | Α | Р | |---------------------|-----------------------------------------|--------------------------|---|-------------|------|-------------|----------|---------| | S = start condition | | | | | SUB- | ADDRESS = s | ee table | 1 | | , | SLAVE | LAVE ADDRESS = 1000 0000 | | | | 4 = s | ee table | 1 . | | | a = acknowledge, generated by the slave | | | | Р | = 5 | STOP co | ndition | If more than 1 byte DATA are transmitted, then auto-increment of the sub-address is performed. Table 1 | function | sub-address | | | | DA | ГА | | | | |--------------|-------------|-----|----|-----|-----|-----|-----|-----|-----| | lunction | sub-address | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0 | | volume left | 00000000 | Х | Х | VL5 | VL4 | VL3 | VL2 | VL1 | VL0 | | volume right | 00000000 | X | Χ | VR5 | VR4 | VR3 | VR2 | VR1 | VR0 | | bass | 00000010 | Х | Χ | X | Х | BA3 | BA2 | BA1 | BA0 | | treble | 00000011 | Х | Χ | X | X | TR3 | TR2 | TR1 | TR0 | | fader | 00000100 | Х | Χ | MFN | FCH | FA3 | FA2 | FA1 | FA0 | | switch | 00000101 | GMU | Х | Χ | Χ | X | SCC | SCB | SCA | ### Function of the bits: VL0 to VL5 volume control left VR0 to VR5 volume control right BA0 to BA3 bass control TR0 to TR3 treble control FA0 to FA3 fader control FCH MFN select fader channel (front or rear) mute control of the selected fader channel (front or rear) SCA to SCC source selector control GMU mute control (general mute) for the outputs QLF, QLR, QRF and QRR Х do not care bits (1 during testing) 0 1 1 0 0 1 1 0 0 0 1 0 1 0 1 0 1 0 Table 2 Bass setting 3 0 - 3 \_ 9 -12 -12 -12 -12 1 0 0 0 0 0 0 0 0 | G | | DA | ATA | i | |------|-----|-----|-----|-----| | dB | BA3 | BA2 | BA1 | BA0 | | + 15 | 1 | 1 | 1 | 1 | | + 15 | 1 | 1 | 1 | 0 | | + 15 | 1 | 1 | 0 | 1 | | + 15 | 1 | 1 | 0 | 0 | | + 12 | 1 | 0 | 1 | 1 | | + 9 | 1 | 0 | 1 | 0 | | + 6 | -1 | 0 | 0 | 1 | 0 1 1 0 0 0 0 Table 3 Treble setting | G | | DA | TA | - | |------------|-----|-----|-----|-----| | dB | TR3 | TR2 | TR1 | TR0 | | + 12 | 1 | 1 | 1 | 1 | | + 12 | 1 | . 1 | 1 | 0 | | + 12 | 1 | 1 | 0 | 1 | | + 12 | 1 | 1 | 0 | 0 | | | | | | | | + 12 | 1 | 0 | 1 | 1 | | + 9 | 1 | 0 | 1 | 0 | | + 6 | 1 | 0 | 0 | 1 | | + 3 | 1 | 0 | 0 | 0 | | 0 | 0 | 1 | 1 | 1 | | - 3 | 0 | 1 | 1 | 0 | | - 6<br>- 9 | 0 | 1 | 0 | 1 | | - 9 | 0 | 1 | 0 | 0 | | -12 | 0 | 0 | 1 | 1 | | | _ | | | _ | | -12 | 0 | 0 | 1 | 0 | | -12 | 0 | 0 | 0 | 1 | | -12 | 0 | 0 | 0 | 0 | Table 4 Volume setting LEET Table 5 Volume setting RIGHT | G DATA 20 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 0 1 1 1 1 1 1 0 1 1 1 0 0 1 1 1 0 0 1 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 1 1 0 0 1 1 1 0 0 1 1 1 0 1 1 1 1 1 1 1 <th></th> | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------| | 20 | | | 18 1 1 1 1 0 1 16 1 1 1 1 0 1 14 1 1 1 1 0 0 1 12 1 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 0 0 0 1 1 0 0 0 1 1 0 0 1 1 0 0 0 0 1 1 0 0 0 0 1 1 0 0 0 1 1 0 0 0 1 1 0 0 1 1 1 0 0 1 1 1 0 0 1 1 1 0 0 1 1 1 0 1 1 1 1 1 1 | dB | | 16 1 1 1 1 0 1 14 1 1 1 1 0 0 12 1 1 1 0 0 1 1 10 1 1 1 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 0 1 1 0 0 0 1 1 0 0 0 1 1 0 0 0 1 1 0 0 1 1 0 0 1 1 1 0 1 1 1 0 0 1 1 1 1 0 0 1 1 1 1 1 1 1 <td< td=""><td></td></td<> | | | 14 1 1 1 0 0 12 1 1 1 0 1 1 10 1 1 1 0 1 1 0 8 1 1 1 0 0 1 0 1 0 1 0 1 0 1 0 1 0 1 1 0 1 1 0 0 1 1 0 0 1 1 0 1 1 0 0 1 1 0 0 1 1 0 0 0 1 1 0 0 0 1 1 0 0 0 1 1 0 0 1 1 0 0 1 1 1 0 0 1 1 1 0 0 1 1 1 0 1 1 1 1 1 1 | | | 12 1 1 1 0 1 1 10 1 1 1 0 1 0 8 1 1 1 0 0 1 0 0 1 0 0 1 0 0 1 1 0 0 0 1 1 0 0 0 1 1 0 0 0 1 1 0 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 1 0 0 1 1 1 0 1 1 1 1 1 1 1 1 1 1 | | | 10 1 1 1 0 1 0 8 1 1 1 0 0 1 6 1 1 1 0 0 0 4 1 1 0 0 1 1 2 1 1 0 1 1 1 0 1 1 0 1 0 0 -2 1 1 0 1 0 0 -4 1 1 0 0 1 0 0 -4 1 1 0 0 1 0 0 -8 1 1 0 0 1 0 0 -8 1 1 0 0 0 0 0 -10 1 1 0 0 0 0 0 -12 1 0 1 1 1 1 1 1 -14 1 0 1 1 1 <td></td> | | | 6 | | | 4 1 1 0 1 1 1 2 1 1 0 1 1 0 0 1 1 0 1 0 1 0 1 1 0 1 0 0 -4 1 1 0 0 1 1 -6 1 1 0 0 1 0 -8 1 1 0 0 0 1 -10 1 1 0 0 0 0 -12 1 0 1 1 1 1 -12 1 0 1 1 1 1 1 -14 1 0 1 1 1 0 1 1 1 0 -18 1 0 1 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 | | | 2 | | | 0 1 1 0 1 0 1 -2 1 1 0 1 0 0 -4 1 1 0 0 1 1 -6 1 1 0 0 1 0 -8 1 1 0 0 0 1 -10 1 1 0 0 0 0 -12 1 0 1 1 1 1 1 -14 1 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 <t< td=""><td></td></t<> | | | - 2 1 1 0 1 0 0 - 4 1 1 0 0 1 1 - 6 1 1 0 0 1 0 - 8 1 1 0 0 0 1 - 10 1 1 0 0 0 0 0 - 12 1 0 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | | | -4 1 1 0 0 1 1 -6 1 1 0 0 1 0 -8 1 1 0 0 0 1 0 -10 1 1 1 0 0 0 0 -12 1 0 1 1 1 1 1 -14 1 0 1 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 0 1 0 1 0 1 0 1 0 0 1 0 0 1 0 0 1 0 0 0 1 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 | | | -6 1 1 0 0 1 0 -8 1 1 0 0 0 1 -10 1 1 1 0 0 0 0 -12 1 0 1 1 1 1 1 1 -14 1 0 1 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 0 1 1 0 0 0 1 1 0 0 0 1 0 0 1 1 0 0 1 0 0 1 1 0 0 0 1 1 0 0 1 1 0 0 0 0 0 | _ 4 | | -10 1 1 0 0 0 0 -12 1 0 1 1 1 1 1 -14 1 0 1 1 1 1 0 1 1 0 1 1 0 1 1 0 1 0 1 0 1 0 1 0 1 0 0 1 1 0 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 0 0 1 1 0 0 1 1 0 0 0 1 1 0 0 0 0 0 0 0 0 1 1 0 0 0 1 1 0 0 0 1 1 0 0 0 1 1 0 0 0 0 0 0 </td <td></td> | | | -12 1 0 1 1 1 1 1 1 1 1 1 1 1 0 1 1 1 0 1 1 0 1 1 0 1 1 0 1 0 1 0 1 0 1 0 1 0 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 0 0 1 0 0 1 0 0 0 1 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | | | -14 1 0 1 1 1 0 1 1 0 1 1 0 1 1 0 1 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 1 0 0 1 1 0 0 1 0 0 1 0 0 1 0 0 1 1 0 0 0 0 1 1 0 0 0 0 1 1 0 0 0 0 1 1 0 0 0 0 0 0 0 0 1 1 0 0 0 1 1 0 0 0 0 1 1 0 0 0 0 1 1 0 0 0 0 0 0 0 0 0 | | | -16 1 0 1 1 0 1 -18 1 0 1 1 0 0 -20 1 0 1 0 1 1 1 -20 1 0 1 0 1 1 0 -22 1 0 1 0 1 0 0 -24 1 0 1 0 0 0 1 -26 1 0 1 0 0 0 0 -28 1 0 0 1 1 1 0 -30 1 0 0 1 1 0 0 -32 1 0 0 1 0 1 0 0 -34 1 0 0 0 1 0 0 1 0 -38 1 0 0 0 0 1 0 0 -40 1 0 0 0 0 0 0 0 -44 0 1 1 1 1 1 1 1 | | | -18 1 0 1 1 0 0 -20 1 0 1 0 1 1 1 -22 1 0 1 0 1 0 0 1 0 -24 1 0 1 0 0 1 0 0 1 0 0 1 0 0 1 0 0 0 0 0 0 0 0 1 1 0 0 1 1 0 0 1 0 0 1 1 0 0 1 1 0 0 1 1 0 0 1 0 0 0 1 1 0 0 0 1 0 0 0 1 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 | | | -22 1 0 1 0 1 0 -24 1 0 1 0 0 1 -26 1 0 1 0 0 0 -28 1 0 0 1 1 1 -30 1 0 0 1 1 0 -32 1 0 0 1 0 1 -34 1 0 0 1 0 0 -36 1 0 0 0 1 1 -38 1 0 0 0 1 1 -40 1 0 0 0 0 0 -42 1 0 0 0 0 0 -44 0 1 1 1 1 1 1 | | | -24 1 0 1 0 0 1 -26 1 0 1 0 0 0 0 -28 1 0 0 1 1 1 1 -30 1 0 0 1 1 0 1 -32 1 0 0 1 0 0 1 -34 1 0 0 1 0 0 -36 1 0 0 0 1 1 -38 1 0 0 0 1 0 -40 1 0 0 0 0 0 -42 1 0 0 0 0 0 -44 0 1 1 1 1 1 1 | -20 | | -26 1 0 1 0 0 0 -28 1 0 0 1 1 1 -30 1 0 0 1 1 0 -32 1 0 0 1 0 1 -34 1 0 0 1 0 0 -36 1 0 0 0 1 1 -38 1 0 0 0 1 0 -40 1 0 0 0 0 1 -42 1 0 0 0 0 0 -44 0 1 1 1 1 1 1 | | | -28 1 0 0 1 1 1 -30 1 0 0 1 1 0 -32 1 0 0 1 0 1 -34 1 0 0 1 0 0 -36 1 0 0 0 1 1 -38 1 0 0 0 1 0 -40 1 0 0 0 0 1 -42 1 0 0 0 0 0 -44 0 1 1 1 1 1 1 | | | -30 1 0 0 1 1 0 -32 1 0 0 1 0 1 -34 1 0 0 1 0 0 -36 1 0 0 0 1 1 -38 1 0 0 0 1 0 -40 1 0 0 0 0 1 -42 1 0 0 0 0 0 -44 0 1 1 1 1 1 1 | | | -32 1 0 0 1 0 1 -34 1 0 0 1 0 0 -36 1 0 0 0 1 1 -38 1 0 0 0 1 0 -40 1 0 0 0 0 1 -42 1 0 0 0 0 0 -44 0 1 1 1 1 1 1 | | | -36 1 0 0 0 1 1 -38 1 0 0 0 1 0 -40 1 0 0 0 0 1 -42 1 0 0 0 0 0 -44 0 1 1 1 1 1 | | | -38 1 0 0 0 1 0 -40 1 0 0 0 0 1 -42 1 0 0 0 0 0 -44 0 1 1 1 1 1 | | | -40 1 0 0 0 0 1 -42 1 0 0 0 0 0 -44 0 1 1 1 1 1 | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | _44 0 1 1 1 1 1 | | | <b>-46</b> 0 1 1 1 1 0 | | | | | | -48 0 1 1 1 0 1 | | | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | -52 0 1 0 1 1 0 1 1 0 1 1 | | | -56 0 1 1 0 0 1 | | | _58 0 1 1 0 0 0 | | | -60 0 1 0 1 1 1 | . 1 | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | 1 | | mute right 0 1 0 0 1 1 | | | mute right 0 1 0 0 1 0 | | | | | | • | | | . mute right 0 0 0 0 0 0 | mute right | Table 6 Fader function | setti | ng | DATA | | | | | | |-------|------|-------------|-----------|------|-------|-----|-----| | front | rear | | | | | | | | dB | dB | MFN | FCH | FA3 | FA2 | FA1 | FA0 | | | | | fader off | | | | | | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 1 | | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | | | | fader front | | | | | | | - 2 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | | _ 4 | 0 | 1 | 1 | 1 | 1 | 0 | 1 | | - 6 | 0 | 1 | 1 | 1 | 1 | 0 | 0 | | - 8 | 0 | 1 | 1 | 1 | 0 | 1 | 1 | | -10 | 0 | 1 | 1 | 1 | 0 | 1 | 0 | | -12 | 0 | 1 | 1 | 1 | 0 | 0 | 1 | | -14 | 0 | 1 | 1 | 1 | 0 | 0 | 0 | | -16 | 0 | 1 | 1 | 0 | 1 | 1 | 1 | | -18 | 0 | 1 | 1 | 0 | 1 | 1 | 0 | | -20 | 0 | 1 | 1 | 0 | 1 | 0 | 1 | | -22 | 0 | 1 | 1 | 0 | 1 | 0 | 0 | | -24 | 0 | 1 | 1 | 0 | 0 | 1 | 1 | | -26 | 0 | 1 | 1 | 0 | 0 | 1 | 0 | | -28 | 0 | 1 | 1 | 0 | 0 | 0 | 1 | | -30 | 0 | 1 | 1 | 0 | 0 | 0 | 0 | | | | | | mute | front | | | | -80 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | | | | | | | | | | | | • | | | | • | | | | 80 | 0 | 0 | 1 | 0 | . 0 | 0 | 0 | | se | tting | DATA | | | | | | |------|---------|------|------------|-------|------|-----|-----| | fror | nt rear | | | | | | | | dB | dB | MFN | FCH | FA3 | FA2 | FA1 | FA0 | | | | | | fader | off | | | | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 1 | | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | | | | fader rear | | | | | | 0 | - 2 | 1 | 0 | 1 | 1 | 1 | 0 | | 0 | _ 4 | 1 | 0 | 1 | 1 | 0 | 1 | | 0 | - 6 | 1 | 0 | 1 | 1 | 0 | 0 | | 0 | - 8 | 1 | 0 | 1 | 0 | 1 | 1 | | 0 | -10 | 1 | 0 | 1 | 0 | 1 | 0 | | 0 | -12 | 1 | 0 | 1 | 0 | 0 | 1 | | 0 | -14 | 1 | 0 | 1 | 0 | 0 | 0 | | 0 | -16 | 1 | 0 | 0 | 1 | 1 | 1 | | 0 | 18 | 1 | 0 | 0 | 1 | 1 | 0 | | 0 | -20 | 1 | 0 | 0 | 1 | 0 | 1 | | 0 | -22 | 1 | 0 | 0 | 1 | 0 | 0 | | 0 | -24 | 1 | 0 | 0 | 0 | 1 | 1 | | 0 | -26 | 1 | 0 | 0 | 0 | 1 | 0 | | 0 | -28 | 1 | 0 | 0 | 0 | 0 | 1 | | 0 | -30 | 1 | 0 | 0 | 0 | 0 | 0 | | | | | | mute | rear | | | | 0 | -80 | 0 | 0 | 1 | 1 | 1 | 0 | | | | } | | | | | | | | | | | | | | | | 0 | –80 | 0 | 0 | 0 | 0 | 0 | 0 | Table 7 | | | DATA | | |---------------------|-----|------|-----| | selected inputs | scc | SCB | SCA | | data not admissible | 1 | 1 | 1 | | data not admissible | 1 | 1 | 0 | | data not admissible | 1 | 0 | 1 | | INLC, INRC | 1 | 0 | 0 | | data not admissible | 0 | 1 | 1 | | INLB, INRB | 0 | 1 | 0 | | INLA, INRA | 0 | 0 | 1 | | data not admissible | 0 | 0 | 0 | | MUTE<br>control | DATA<br>GMU | remarks | |-----------------|-------------|-------------------------------------| | active | 1 | outputs QLF, QLR<br>QRF and QRR are | | passive | 0 | muted<br>no general mute | Fig. 2 Bass control. Fig. 3 Treble control. Fig. 4 Output noise voltage (CCIR 468-2 weighted; quasi peak). Fig. 5 Signal to noise ratio (CCIT 468-2 weighted; quasi peak) with a 6 W power amplifier (gain 20 dB) without noise contribution of the power amplifier (See Fig. 7). Fig. 6 Recommended level diagram. $V_{i min} = 50 \text{ mV}$ ; $V_{o} = 500 \text{ mV}$ for $P_{max}$ . Fig. 7 Test and application circuit. Purchase of Philips' I<sup>2</sup>C components conveys a license under the Philips' I<sup>2</sup>C patent to use the components in the I<sup>2</sup>C system provided the system conforms to the I<sup>2</sup>C specifications defined by Philips. ### PACKAGE OUTLINES ### 16-LEAD DUAL IN-LINE; PLASTIC (SOT-38) # Dimensions in mm ### SOLDERING ### 1. By hand Apply the soldering iron below the seating plane (or not more than 2 mm above it). If its temperature is below 300 °C it must not be in contact for more than 10 seconds; if between 300 °C and 400 °C, for not more than 5 seconds. indicated. ### 2. By dip or wave The maximum permissible temperature of the solder is $260\,^{\circ}$ C; this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds. The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified storage maximum. If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit. ### 3. Repairing soldered joints # 16-LEAD DUAL IN-LINE; PLASTIC WITH INTERNAL HEAT SPREADER (SOT-38WE) Lead spacing tolerances apply from seating plane to the line indicated. ### Dimensions in mm ### **SOLDERING** ### 1. By hand Apply the soldering iron below the seating plane (or not more than 2 mm above it). If its temperature is below 300 °C it must not be in contact for more than 10 seconds; if between 300 °C and 400 °C, for not more than 5 seconds. ### 2. By dip or wave The maximum permissible temperature of the solder is 260 °C; this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds. The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified storage maximum. If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit. ### 3. Repairing soldered joints ### 16-LEAD DUAL IN-LINE; PLASTIC (SOT-38Z) top view Positional accuracy. - Maximum Material Condition. - (1) Centre-lines of all leads are within ±0.127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. 10 8,3 7773586 2 (2) Lead spacing tolerances apply from seating plane to the line indicated. ### Dimensions in mm lead 1 indication (either index or sign) #### SOLDERING #### 1. By hand Apply the soldering iron below the seating plane (or not more than 2 mm above it). If its temperature is below 300 °C it must not be in contact for more than 10 seconds; if between 300 °C and 400 °C, for not more than 5 seconds. ### 2. By dip or wave The maximum permissible temperature of the solder is 260 °C; this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds. The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified storage maximum. If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit. ### 3. Repairing soldered joints ### 8-LEAD MINI-PACK; PLASTIC (SO-8; SOT-96A) ### SOLDERING ### The reflow solder technique The preferred technique for mounting miniature components on hybrid thick or thin-film circuits is reflow soldering. Solder is applied to the required areas on the substrate by dipping in a solder bath or, more usually, by screen printing a solder paste. Components are put in place and the solder is reflowed by heating. Solder pastes consist of very finely powdered solder and flux suspended in an organic liquid binder. They are available in various forms depending on the specification of the solder and the type of binder used. For hybrid circuit use, a tin-lead solder with 2 to 4% silver is recommended. The working temperature of this paste is about 220 to 230 °C when a mild flux is used. For printing the paste onto the substrate a stainless steel screen with a mesh of 80 to 105 $\mu$ m is used for which the emulsion thickness should be about 50 $\mu$ m. To ensure that sufficient solder paste is applied to the substrate, the screen aperture should be slightly larger than the corresponding contact area. The contact pins are positioned on the substrate, the slight adhesive force of the solder paste being sufficient to keep them in place. The substrate is heated to the solder working temperature preferably by means of a controlled hot plate. The soldering process should be kept as short as possible: 10 to 15 seconds is sufficient to ensure good solder joints and evaporation of the binder fluid. After soldering, the substrate must be cleaned of any remaining flux. ### 8-LEAD DUAL IN-LINE; PLASTIC (SOT-97A) Dimensions in mm - Positional accuracy. - (M) Maximum Material Condition. - (1) Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. - (2) Lead spacing tolerances apply from seating plane to the line indicated. - (3) Only for devices with asymmetrical end-leads. ### **SOLDERING** ### 1. By hand Apply the soldering iron below the seating plane (or not more than 2 mm above it). If its temperature is below 300 °C it must not be in contact for more than 10 seconds; if between 300 °C and 400 °C, for not more than 5 seconds. ### 2. By dip or wave The maximum permissible temperature of the solder is 260 °C; this temperature must not be in contact with the joint for more than 5 seconds. The total contact time of successive solder waves must not exceed 5 seconds. The device may be mounted up to the seating plane, but the temperature of the plastic body must not exceed the specified storage maximum. If the printed-circuit board has been pre-heated, forced cooling may be necessary immediately after soldering to keep the temperature within the permissible limit. ### 3. Repairing soldered joints ### 24-LEAD DUAL IN-LINE; PLASTIC (WITH INTERNAL HEAT SPREADER) (SOT-101A, B) 7273670.5 **Dimensions in mm** 15,24 17,15 15,90 - within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads ±0,254 mm. - Lead spacing tolerances apply (2) from seating plane to the line indicated. - (3) Index may be horizontal as shown, or vertical. ## 18-LEAD DUAL IN-LINE; PLASTIC (SOT-102CS, HE, KE) - Positional accuracy. - M Maximum Material Condition. - (1) Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. - (2) Lead spacing tolerances apply from seating plane to the line indicated. Dimensions in mm ### 14-LEAD MINI-PACK; PLASTIC (SO-14; SOT-108A) #### SOLDERING ### The reflow solder technique The preferred technique for mounting miniature components on hybrid thick or thin-film circuits is reflow soldering. Solder is applied to the required areas on the substrate by dipping in a solder bath or, more usually, by screen printing a solder paste. Components are put in place and the solder is reflowed by heating. Solder pastes consist of very finely powdered solder and flux suspended in an organic liquid binder. They are available in various forms depending on the specification of the solder and the type of binder used. For hybrid circuit use, a tin-lead solder with 2 to 4% silver is recommended. The working temperature of this paste is about 220 to $230~{}^{\circ}\text{C}$ when a mild flux is used. For printing the paste onto the substrate a stainless steel screen with a mesh of 80 to 105 $\mu$ m is used for which the emulsion thickness should be about 50 $\mu$ m. To ensure that sufficient solder paste is applied to the substrate, the screen aperture should be slightly larger than the corresponding contact area. The contact pins are positioned on the substrate, the slight adhesive force of the solder paste being sufficient to keep them in place. The substrate is heated to the solder working temperature preferably by means of a controlled hot plate. The soldering process should be kept as short as possible: 10 to 15 seconds is sufficient to ensure good solder joints and evaporation of the binder fluid. After soldering, the substrate must be cleaned of any remaining flux. ### 16-LEAD MINI-PACK; PLASTIC (SO-16; SOT-109A) #### SOLDERING ### The reflow solder technique The preferred technique for mounting miniature components on hybrid thick or thin-film circuits is reflow soldering. Solder is applied to the required areas on the substrate by dipping in a solder bath or, more usually, by screen printing a solder paste. Components are put in place and the solder is reflowed by heating. Solder pastes consist of very finely powdered solder and flux suspended in an organic liquid binder. They are available in various forms depending on the specification of the solder and the type of binder used. For hybrid circuit use, a tin-lead solder with 2 to 4% silver is recommended. The working temperature of this paste is about 220 to 230 °C when a mild flux is used. For printing the paste onto the substrate a stainless steel screen with a mesh of 80 to 105 $\mu$ m is used for which the emulsion thickness should be about 50 $\mu$ m. To ensure that sufficient solder paste is applied to the substrate, the screen aperture should be slightly larger than the corresponding contact area. The contact pins are positioned on the substrate, the slight adhesive force of the solder paste being sufficient to keep them in place. The substrate is heated to the solder working temperature preferably by means of a controlled hot plate. The soldering process should be kept as short as possible: 10 to 15 seconds is sufficient to ensure good solder joints and evaporation of the binder fluid. After soldering, the substrate must be cleaned of any remaining flux. ### 9-LEAD SINGLE IN-LINE; PLASTIC (SOT-110B) ### Dimensions in mm - Positional accuracy. - Maximum Material Condition. - A Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. - B Lead spacing tolerances apply from seating plane to the line indicated. ### 28-LEAD DUAL IN-LINE; PLASTIC (SOT-117) (SOT-117B E) - Positional accuracy. - Maximum Material Condition. - (1) Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. - (2) Lead spacing tolerances apply from seating plane to the line indicated. - Index may be horizontal as shown, or vertical. ### Dimensions in mm ### **SOLDERING** See SOT-38 ## 28-LEAD DUAL IN-LINE; PLASTIC (SOT-117D) # 40-LE AD DUAL IN-LINE; **PLASTIC** (SOT-129 PACKAGE OUTLINES 4,7 max side view 15,24 17,15 15,90 52,5 max - Maximum Material Condition. - Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. - Lead spacing tolerances apply from seating plane to the line indicated. - (3) Index may be horizontal as shown, or vertical. # Dimensions in mm SOLDERING See next page. seating plane ## 9-LEAD SINGLE IN-LINE; PLASTIC POWER (SOT-131A, B) - Positional accuracy. - M Maximum Material Condition. - (1) Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. ## 28-LEAD DUAL IN-LINE; CERAMIC (CERDIP) (SOT-135A) - Positional accuracy. - M Maximum Material Condition. - (1) Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. - Lead spacing tolerances apply from seating plane to the line indicated. ## 28-LEAD MINI-PACK; PLASTIC (SO-28; SOT-136A) ### SOLDERING ## The reflow solder technique The preferred technique for mounting miniature components on hybrid thick or thin-film circuits is reflow soldering. Solder is applied to the required areas on the substrate by dipping in a solder bath or, more usually, by screen printing a solder paste. Components are put in place and the solder is reflowed by heating. Solder pastes consist of very finely powdered solder and flux suspended in an organic liquid binder. They are available in various forms depending on the specification of the solder and the type of binder used. For hybrid circuit use, a tin-lead solder with 2 to 4% silver is recommended. The working temperature of this paste is about 220 to 230 °C when a mild flux is used. For printing the paste onto the substrate a stainless steel screen with a mesh of 80 to 105 $\mu$ m is used for which the emulsion thickness should be about 50 $\mu$ m. To ensure that sufficient solder paste is applied to the substrate, the screen aperture should be slightly larger than the corresponding contact area. The contact pins are positioned on the substrate, the slight adhesive force of the solder paste being sufficient to keep them in place. The substrate is heated to the solder working temperature preferably by means of a controlled hot plate. The soldering process should be kept as short as possible: 10 to 15 seconds is sufficient to ensure good solder joints and evaporation of the binder fluid. After soldering, the substrate must be cleaned of any remaining flux. ## 13-LEAD SIL-BENT-TO-DIL; PLASTIC POWER (SOT-141B) - Positional accuracy. - M Maximum Material Condition. - (1) Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. - Lead spacing tolerances apply from seating plane to the line indicated. ## 9-LEAD SINGLE IN-LINE; PLASTIC (SOT-142) - Positional accuracy. - M Maximum Material Condition. - (1) Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. - (2) Lead spacing tolerances apply from seating plane to the line indicated. ## 20-LEAD DUAL IN-LINE; PLASTIC (SOT-146; 146C1) - Positional accuracy. - (M) Maximum Material Condition. - (1) Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. - (2) Lead spacing tolerances apply from seating plane to the line indicated. ## 9-LEAD SIL-BENT-TO-DIL; PLASTIC POWER (SOT-157A,B) - Positional accuracy. - M Maximum Material Condition. - (1) Centre-lines of all leads are within ±0,127 mm of the nominal position shown; in the worst case, the spacing between any two leads may deviate from nominal by ±0,254 mm. - (2) Lead spacing tolerances apply from seating plane to the line indicated. ## 40-LEAD MINI-PACK; PLASTIC (VSO-40; SOT-158A) ## **SOLDERING** #### The reflow solder technique The preferred technique for mounting miniature components on hybrid thick or thin-film circuits is reflow soldering. Solder is applied to the required areas on the substrate by dipping in a solder bath or, more usually, by screen printing a solder paste. Components are put in place and the solder is reflowed by heating. Solder pastes consist of very finely powdered solder and flux suspended in an organic liquid binder. They are available in various forms depending on the specification of the solder and the type of binder used. For hybrid circuit use, a tin-lead solder with 2 to 4% silver is recommended. The working temperature of this paste is about 220 to 230 °C when a mild flux is used. For printing the paste onto the substrate a stainless steel screen with a mesh of 80 to 105 $\mu$ m is used for which the emulsion thickness should be about 50 $\mu$ m. To ensure that sufficient solder paste is applied to the substrate, the screen aperture should be slightly larger than the corresponding contact area. The contact pins are positioned on the substrate, the slight adhesive force of the solder paste being sufficient to keep them in place. The substrate is heated to the solder working temperature preferably by means of a controlled hot plate. The soldering process should be kept as short as possible: 10 to 15 seconds is sufficient to ensure good solder joints and evaporation of the binder fluid. After soldering, the substrate must be cleaned of any remaining flux. Arter soldering, the substrate must be cleaned or any remaining hux. ## 16-LEAD MINI-PACK; PLASTIC (SO-16L; SOT-162A) #### SOLDERING ## The reflow solder technique The preferred technique for mounting miniature components on hybrid thick or thin-film circuits is reflow soldering. Solder is applied to the required areas on the substrate by dipping in a solder bath or, more usually, by screen printing a solder paste. Components are put in place and the solder is reflowed by heating. Solder pastes consist of very finely powdered solder and flux suspended in an organic liquid binder. They are available in various forms depending on the specification of the solder and the type of binder used. For hybrid circuit use, a tin-lead solder with 2 to 4% silver is recommended. The working temperature of this paste is about 220 to 230 °C when a mild flux is used. For printing the paste onto the substrate a stainless steel screen with a mesh of 80 to 105 µm is used for which the emulsion thickness should be about 50 µm. To ensure that sufficient solder paste is applied to the substrate, the screen aperture should be slightly larger than the corresponding contact area. The contact pins are positioned on the substrate, the slight adhesive force of the solder paste being sufficient to keep them in place. The substrate is heated to the solder working temperature preferably by means of a controlled hot plate. The soldering process should be kept as short as possible: 10 to 15 seconds is sufficient to ensure good solder joints and evaporation of the binder fluid. After soldering, the substrate must be cleaned of any remaining flux. ## 20-LEAD MINI-PACK; PLASTIC (SO-20; SOT-163A) #### SOLDERING #### The reflow solder technique The preferred technique for mounting miniature components on hybrid thick or thin-film circuits is reflow soldering. Solder is applied to the required areas on the substrate by dipping in a solder bath or, more usually, by screen printing a solder paste. Components are put in place and the solder is reflowed by heating. Solder pastes consist of very finely powdered solder and flux suspended in an organic liquid binder. They are available in various forms depending on the specification of the solder and the type of binder used. For hybrid circuit use, a tin-lead solder with 2 to 4% silver is recommended. The working temperature of this paste is about 220 to 230 °C when a mild flux is used. For printing the paste onto the substrate a stainless steel screen with a mesh of 80 to 105 $\mu$ m is used for which the emulsion thickness should be about 50 $\mu$ m. To ensure that sufficient solder paste is applied to the substrate, the screen aperture should be slightly larger than the corresponding contact area. The contact pins are positioned on the substrate, the slight adhesive force of the solder paste being sufficient to keep them in place. The substrate is heated to the solder working temperature preferably by means of a controlled hot plate. The soldering process should be kept as short as possible: 10 to 15 seconds is sufficient to ensure good solder joints and evaporation of the binder fluid. After soldering, the substrate must be cleaned of any remaining flux. ## 8-LEAD MINI-PACK; PLASTIC (VSO-8; SOT-176) ### SOLDERING ### The reflow solder technique The preferred technique for mounting miniature components on hybrid thick or thin-film circuits is reflow soldering. Solder is applied to the required areas on the substrate by dipping in a solder bath or, more usually, by screen printing a solder paste. Components are put in place and the solder is reflowed by heating. Solder pastes consist of very finely powdered solder and flux suspended in an organic liquid binder. They are available in various forms depending on the specification of the solder and the type of binder used. For hybrid circuit use, a tin-lead solder with 2 to 4% silver is recommended. The working temperature of this paste is about 220 to 230 °C when a mild flux is used. For printing the paste onto the substrate a stainless steel screen with a mesh of 80 to 105 $\mu$ m is used for which the emulsion thickness should be about 50 $\mu$ m. To ensure that sufficient solder paste is applied to the substrate, the screen aperture should be slightly larger than the corresponding contact area: The contact pins are positioned on the substrate, the slight adhesive force of the solder paste being sufficient to keep them in place. The substrate is heated to the solder working temperature preferably by means of a controlled hot plate. The soldering process should be kept as short as possible: 10 to 15 seconds is sufficient to ensure good solder joints and evaporation of the binder fluid. After soldering, the substrate must be cleaned of any remaining flux. PACKAGE OUTLINES PACKAGE OUTLINES 68-LEAD **PLASTIC** LEADED CHIP-CARRIER (PLCC); SOT-188A - Positional accuracy. - M Maximum Material Condition. ## 56-LEAD MINI-PACK; PLASTIC (VSO-56; SOT-190) top view - Positional accuracy. - M Maximum Material Condition. ## PACKAGE OUTLINES #### **SOLDERING** #### 1. By hand-held soldering iron or pulse-heated solder tool Apply the heating tool to the flat part of the lead only. Contact time must be limited to 10 seconds at up to 300 °C. When using proper tools, all leads can be soldered in one operation within 2 to 5 seconds at between 270 and 320 °C. (Pulse-heated soldering is not recommended for SO packages). For pulse-heated solder tool (resistance) soldering of VSO packages, solder is applied to substrate by dipping or by an extra thick tin/lead plating before package placement. ## 2. By wave Maximum permissible solder temperature is 260 °C, and maximum duration of package immersion in solder bath is 10 seconds, if allowed to cool to less than 150 °C within 6 seconds. Typical dwell time is 4 seconds at 250 °C. A modified wave soldering technique is recommended, using two solder waves (dual-wave); a first turbulent wave with high upward pressure is followed by a smooth, laminar wave. A mildly activated flux will eliminate the need for removal of corrosive residues in most applications. ## 3. By solder paste reflow Reflow soldering requires the solder paste (a suspension of fine solder particles, flux and binding agent) to be applied to the substrate by screen printing or pressure-syringe dispensing before device placement. Several techniques exist for reflowing, for example, thermal conduction by heated belt, infrared, and vapour-phase reflow. Dwell times vary between 8 and 60 seconds according to method. Typical reflow temperatures range from 215 to 250 °C. Pre-heating is necessary to dry paste and evaporate binding agent, and to reduce thermal shock on entry to reflow zone. #### 4. Repairing soldered joints The same precautions and limits apply as in (1) above. # Electronic components and materials for professional, industrial and consumer uses from the world-wide Philips Group of Companies Australia: PHILIPS INDUSTRIES HOLDINGS LTD., Elcoma Division, 11 Waltham Street, ARTARMON, N.S.W. 2064, Tel. (02)439 3322. Austria: ÖSTERREICHISCHE PHILIPS BAUELEMENTE INDUSTRIE G.m.b.H., Triester Str. 64, A-1101 WIEN, Tel. 629111-0. Belgium: N.V. PHILIPS & MBLE ASSOCIATED, 9 rue du Pavillon, B-1030 BRUXELLES, Tel. (02) 2427400. Brazil: IBRAPE, Caixa Postal 7383, Av. Brigadeiro Faria Lima, 1735 SAO PAULO, SP, Tel. (011) 211-2600. Canada: PHILIPS ELECTRONICS LTD., Elcoma Division, 601 Milner Ave., SCARBOROUGH, Ontario, M1B 1M8, Tel. 292-5161. Argentina: PHILIPS ARGENTINA S.A., Div. Elcoma, Vedia 3892, 1430 BUENOS AIRES, Tel. 541-7141/7242/7343/7444/7545. Chile: PHILIPS CHILENA S.A., Av. Santa Maria 0760, SANTIAGO, Tel. 39-4001. Colombia: IND. PHILIPS DE COLOMBIA S.A., c/o IPRELENSO LTD., Cra. 21, No. 56-17, BOGOTA, D.E., Tel. 2497624. Denmark: MINIWATT A/S, Strandlodsvej 2, P.O. Box 1919, DK 2300 COPENHAGEN S, Tel. (01) 541133. Finland: OY PHILIPS AB, Elcoma Division, Kaivokatu 8, SF-00100 HELSINKI 10, Tel. 17271. France: RTC-COMPELEC, 130 Avenue Ledru Rollin, F-75540 PARIS 11, Tel. 43388000. Germany (Fed. Republic): VALVO. UB Bauelemente der Philips G.m.b.H., Valvo Haus, Burchardstrasse 19, D-2 HAMBURG 1, Tel. (040) 3296-0. Greece: PHILIPS HELLENIQUE S.A., Elcoma Division, 54, Syngru Av., ATHENS 11742, Tel. 9215311/319. Hong Kong: PHILIPS HONG KONG LTD., Elcoma Div., 15/F Philips Ind. Bldg., 24-28 Kung Yip St., KWAI CHUNG, Tel. (0)-245121. India: PEICO ELECTRONICS & ELECTRICALS LTD., Elcoma Dept., Band Box Building, 254-D Dr. Annie Besant Rd., BOMBAY - 400 025, Tel. 4930311/4930590. Indonesia: P.T. PHILIPS-RALIN ELECTRONICS, Elcoma Div., Setiabudi II Building, 6th Fl., Jalan H.R. Rasuna Said (P.O. Box 223/KBY) Kuningan, JAKARTA - Selatan, Tel. 512572. Ireland: PHILIPS ELECTRICAL (IRELAND) LTD., Newstead, Clonskeagh, DUBLIN 14, Tel. 693355. Italy: PHILIPS S.p.A., Sezione Elcoma, Piazza IV Novembre 3, I-20124 MILANO, Tel. 2-6752.1. Japan: NIHON PHILIPS CORP., Shuwa Shinagawa Bldg., 26-33 Takanawa 3-chome, Minato-ku, TOKYO (108), Tel. 448-5611. (IC Products) SIGNETICS JAPAN LTD., 8-7 Sanbancho Chiyoda-ku, TOKYO 102, Tel. (03) 230-1521. Korea (Republic of): PHILIPS ELECTRONICS (KOREA) LTD., Elcoma Div., Philips House, 260-199 Itaewon-dong, Yongsan-ku, SEOUL, Tel. 794-5011. Malaysia: PHILIPS MALAYSIA SDN. BERHAD, No. 4 Persiaran Barat, Petaling Jaya, P.O.B. 2163, KUALA LUMPUR, Selangor, Tel. 77 44 11. Mexico: ELECTRONICA, S.A de C.V., Carr. México-Toluca km. 62.5, TOLUCA, Edo. de México 50140, Tel. Toluca 91 (721) 613-00. Netherlands: PHILIPS NEDERLAND, Marktgroep Elonco, Postbus 90050, 5600 PB EINDHOVEN, Tel. (040) 79 33 33. New Zealand: PHILIPS NEW ZEALAND LTD., Elcoma Division, 110 Mt. Eden Road, C.P.O. Box 1041, AUCKLAND, Tel. 605-914. Norway: NORSK A/S PHILIPS, Electronica Dept., Sandstuveien 70, OSLO 6, Tel. 680200. Peru: CADESA, Av. Alfonso Ugarte 1268, LIMA 5, Tel. 326070. Philippines: PHILIPS INDUSTRIAL DEV. INC., 2246 Pasong Tamo, P.O. Box 911, Makati Comm. Centre, MAKATI-RIZAL 3116, Tel. 86-89-51 to 59. Portugal: PHILIPS PORTUGUESA S.A.R.L., Av. Eng. Duarte Pacheco 6, 1009 LISBOA Codex, Tel. 683121. Singapore: PHILIPS PROJECT DEV. (Singapore) PTE LTD., Elcoma Div., Lorong 1, Toa Payoh, SINGAPORE 1231, Tel. 3502000. South Africa: EDAC (PTY.) LTD., 3rd Floor Rainer House, Upper Railway Rd. & Ove St., New Doornfontein, JOHANNESBURG 2001, Tel. 614-2362/9. Spain: MINIWATT S.A., Balmes 22, BARCELONA 7, Tel. 3016312. Sweden: PHILIPS KOMPONENTER A.B., Lidingövägen 50, S-11584 STOCKHOLM 27, Tel. 08/7821000. Switzerland: PHILIPS A.G., Elcoma Dept., Allmendstrasse 140-142, CH-8027 ZÜRICH, Tel. 01-4882211. Taiwan: PHILIPS TAIWAN LTD., 150 Tun Hua North Road, P.O. Box 22978, TAIPEI, Taiwan, Tel. 7120500. Thailand: PHILIPS ELECTRICAL CO. OF THAILAND LTD., 283 Silom Road, P.O. Box 961, BANGKOK, Tel. 233-6330-9. Turkey: TÜRK PHILIPS TICARET A.S., Elcoma Department, Inönü Cad, No. 78-80, P.K.504, 80074 ISTANBUL, Tel. 435910. United Kingdom: MULLARD LTD., Mullard House, Torrington Place, LONDON WC1E 7HD, Tel. 01-5806633. United States: (Active Devices & Materials) AMPEREX SALES CORP., Providence Pike, SLATERSVILLE, R.I. 02876, Tel. (401) 762-9000. (Passive Devices) MEPCO/ELECTRA INC., Columbia Rd., MORRISTOWN, N.J. 07960, Tel. (201) 539-2000. (Passive Devices & Electromechanical Devices) CENTRALAB INC., 5855 N. Glen Park Rd., MILWAUKEE, WI 53201, Tel. (414)228-7380. (IC Products) SIGNETICS CORPORATION, 811 East Arques Avenue, SUNNYVALE, California 94086, Tel. (408) 991-2000. Uruguay: LUZILECTRON S.A., Avda Uruguay 1287, P.O. Box 907, MONTEVIDEO, Tel. 914321. Venezuela: IND. VENEZOLANAS PHILIPS S.A., c/o MAGNETICA S.A., Calle 6, Ed. Las Tres Jotas, App. Post. 78117, CARACAS, Tel. (02) 2393931. For all other countries apply to: Philips Electronic Components and Materials Division, International Business Relations, P.O. Box 218, 5600 MD EINDHOVEN, The Netherlands, Telex 35000 phtcnl **AB52** © Philips Export B.V. 1986 This information is furnished for guidance, and with no guarantee as to its accuracy or completeness; its publication conveys no licence under any patent or other right, nor does the publisher assume liability for any consequence of its use; specifications and availability of goods mentioned in it are subject to change without notice; it is not to be reproduced in any way, in whole or in part, without the written consent of the publisher. 9398 140 50011