# Interfacing the DP8441 and the NS32GX320

#### INTRODUCTION

This application note assumes that the reader is familiar with the modes of operation of the DP8441 DRAM controller and the NS32GX320 microprocessor. The nature of this application note is to give the system engineer an idea of a possible memory configuration. After reading this application note, the system designer must do a thorough analysis for his particular application.

The design's operating frequency is 30 MHz and it supports page and burst accesses. The DP8441 will perform refreshes to the memory and it will guarantee precharge times after access and refresh cycles. The DP8441 will also arbitrate between access and refresh cycles. It inserts wait states into either cycle to allow one or the other to finish.

The design constitutes a complete 32 Megabytes memory system in a 2 bank configuration. The memory array uses 70 ns DRAMs in a 4 Meg  $\times$  4 architecture. The DP8441 supports byte, word or double-word writing. This is done through the  $\overline{\text{BE}}$  outputs connected to the  $\overline{\text{ECAS}}$  inputs which control the  $\overline{\text{CAS}}$ s to the DRAMs.

After resetting the DRAM controller, accomplished by keeping the RESET input low for at least 16 clock cycles, the DP8441 must be programmed before accessing the memory. Programming can be done by writing to an I/O address equal to the programming selection. Programming can also be accomplished during the first memory write, in this case the CPU writes to an address equal to the programming selection.

After  $\overline{\text{ML}}$  negates to finish the programming cycle, the DP8441 enters a 60 ms initialization period. This period is when the Phase Lock Loop (PLL) locks into place. The system must wait at least 70 ms before accessing the memory. During this time the DRAM controller performs refreshes to the memory, this makes further "warm up" cycles unnecessary.

#### **OPENING ACCESS**

A memory access begins when the GX320 outputs a valid address and  $\overline{\text{ADS}}$  is asserted low. For this design at 30 MHz, the row and column addresses, the B0 and the  $\overline{\text{ADS}}$  inputs meet the set up times required by the DRAM controller. Three addresses lines are used to do DRAM  $\overline{\text{CS}}$ . The  $\overline{\text{CS}}$  set up time is also met.

From the rising edge of clock 2 (refer to the waveform), the DP8441 will split the address from the CPU and will output the row address to the DRAMs. The appropriate RAS(s), as decoded by B0, assert from that rising clock edge latching the row address into the DRAM. The programmed t<sub>RAH</sub> will be guaranteed by the controller before switching the internal multiplexor to the column address. The controller latches the column address into the DRAM after meeting 0 ns minimum of t<sub>CSC</sub>. The t<sub>RAH</sub>, t<sub>CSC</sub> and the time when the controller switches the row address to the column address is guaranteed by the on-board delay line based on the Phase Lock Loop (PLL).

The controller asserts  $\overline{\text{DTACK}}$  after the programmed number of wait states to indicate to the CPU that the access can

National Semiconductor Application Note 864 Atilio Canessa May 1993



finish. In this design,  $\overline{\text{DTACK}}$  asserts from the 3rd rising clock edge. The  $\overline{\text{DTACK}}$  set up time required by the CPU is easily met. At the end of the fourth clock the GX320 will either latch the data into its registers in the case of a read cycle, or it will take the data of the bus in the case of a write cycle. For every access,  $\overline{\text{DTACK}}$  asserts for one clock period, and  $\overline{\text{CAS}}$  negates from the same clock edge that  $\overline{\text{DTACK}}$  negates.

#### PAGE ACCESSES

Every access finishes when DTACK asserts. In this application note, the DRAM controller is programmed in page mode, thus when DTACK negates, only CAS negate while RAS(s) stays asserted. When the CPU requests a new access (a new address and a new  $\overline{ADS}$ ), if this new access is within the same page as the previous access (same row address), a page hit is detected by the on-board page comparator. In these cases BAS stavs asserted and the controller outputs the new column address and asserts CAS from the rising edge of clock that ADS is set up to. In cases when there is a page miss, the DP8441 negates RAS, meets the programmed number of clock cycles for precharge, and then asserts RAS to latch the new row address into memory. In either case, DTACK will assert and negate after the programmed number of wait states according to "page mode" or "opening access" (page hit or page miss).

### BURST ACCESSES

The GX320 spects the addressed peripheral to indicate whether or not it can burst. The DP8441 can always burst, therefore the BIN input to the CPU is always asserted every time there is a memory access. When the GX320 detects BIN asserted and if the CPU wants to burst, the GX320 will assert the BOUT signal. BOUT is directly connected to the input BSTREQ on the DP8441. BSTREQ asserted makes the DRAM controller to increment the column address every time DTACK negates, and the DRAM controller will automatically assert CAS to latch the new column address into memory. The DP8441 will burst for as long BSTREQ is asserted. Every burst access finishes with the assertion and negation of DTACK.

#### **REFRESH AND PRECHARGE**

The DP8441 will request a memory refresh every 15  $\mu$ s. During refresh, RAS will be low for 3 clock periods. The controller will also guarantee precharge of 3 clock periods. These timings are enough for 70 ns DRAMs. If the controller is in the middle of a page mode access (RAS asserted but no real access may be in progress) the controller will keep track of all refresh requests. When there is an access out of page, the DRAM controller will burst refresh the memory of the number of refresh requests missed. If the in-page access is idle, and there is a sixth refresh request, the DRAM controller will automatically finish the access, meet the precharge time, and burst refresh the memory six times.

AN-86

Interfacing the DP8441 and the NS32GX320

© 1995 National Semiconductor Corporation TL/F/11758

RRD-B30M75/Printed in U. S. A

| TABLE I                      |                                                                                                                                                                           |
|------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| R1, R0<br>0, 1               | RAS Low and Precharge Time<br>3Ts                                                                                                                                         |
| R3, R2                       | DTACK during Opening Access will<br>Assert after RAS                                                                                                                      |
| 0, 1                         | 2Ts                                                                                                                                                                       |
| R5, R4                       | DTACK during Burst Access will<br>Toggle with CAS<br>1T                                                                                                                   |
| R7, R6                       | DTACK during Page Access will<br>Assert after CAS                                                                                                                         |
| 0, 1                         | 1T                                                                                                                                                                        |
| R8, R9<br>1, 0               | Page Size Select<br>to 2048 for 4 Meg DRAMs                                                                                                                               |
| R11, R10<br>0, 1             | Wrap Around Size Select<br>4. (00 01 10 11)                                                                                                                               |
| C3, C2, C1, C0<br>0, 1, 0, 1 | Divisor Select for DELCLK to get<br>Close to 2 MHz. 15. $(30/15 = 2)$                                                                                                     |
| C5, C4<br>1, 1               | B0 is not used. Staggered Refresh<br>B1 = 0 $\rightarrow \overline{RAS}$ 0,1 $\overline{CAS}$ 0,1,4,5<br>B1 = 1 $\rightarrow \overline{RAS}$ 2,3 $\overline{CAS}$ 2,3,6,7 |
| C6<br>0                      | Staggered Refresh Selected                                                                                                                                                |
| C7<br>0                      | t <sub>RAH</sub> = 10 ns                                                                                                                                                  |
| C8<br>1                      | Page Miss<br>Output Selected                                                                                                                                              |
| C9<br>0                      | CAS Precharge Time during Burst $\frac{1}{2}$ T during Read and 1T during Write                                                                                           |
| C10<br>0                     | RAS Only Refresh Selected                                                                                                                                                 |
| C11<br>0                     | 15 $\mu$ s Refresh Period                                                                                                                                                 |
| B0<br>1                      | DTACK Rising Edge Increments the<br>Column Counter                                                                                                                        |
| B1<br>0                      | Page Mode Selected                                                                                                                                                        |
| ECAS0                        | Latch Mode Selected (To be                                                                                                                                                |
| 0                            | able to increment the column                                                                                                                                              |
|                              | counter during burst)                                                                                                                                                     |
| ECAS1<br>0                   | Burst Request Select is Active Low                                                                                                                                        |
| ECAS2                        | CAS and DTACK Clock Edge                                                                                                                                                  |
| 0                            | Select is the Rising Clock Edge                                                                                                                                           |

## TIMINGS FOR INTERFACING THE NS32GX320 AND THE DP8441 DRAM CONTROLLER RUNNING AT 30 MHz

Minimum ADS Low Set Up Time to CLK High.
1 CLK Period—CLK High to ADS Asserted (GX320)
33.33 ns - 9 ns
24.33 ns The DP9440/41 need only 6 ns

2. Minimum Address Valid Set Up Time to CLK High. 1 CLK Period—CLK High to Address Valid (GX320) 33.33 ns - 9 ns 24.33 ns The DP8440/41 need only 10 ns 3. Minimum CS Asserted Set Up Time to CLK High. 1 CLK Period-(CLK High to Address Valid + Decoder Delay) 33.33 ns - (9 ns + 16 ns) 33.33 ns - 25 ns 8.33 ns The DP8440/41 need only 4 ns 4. Wait States Through DTACK during Opening Accesses. 4a. Access Time from RAS 1 CLK Period + CLK High to RAS Asserted (DP8440/41) + DRAM t<sub>RAC</sub> + Data Set Up Time (GX320) 33.33 ns + 15 ns + 70 ns + 8 ns 126.33 ns  $\rightarrow$  4 CLK Periods (133.32 ns) 4b. Access Time from CAS 1 CLK Period + CLK to CAS Asserted (DP8440/41) + DRAM t<sub>CAC</sub> + Data Set Up Time (GX320) 33.33 ns + 55 ns + 20 ns + 8 ns 116.3 ns  $\rightarrow$  4 CLK Periods (133.32 ns) 4c. Access Time from Column Address Valid 1 CLK Period + CLK High to Column Address Valid (DP8440/41) + DRAM  $t_{AA}$  + Data Set Up Time (GX320) 30.3 ns + 51 ns + 35 ns + 8 ns 127.33 ns  $\rightarrow$  4 CLK Periods (133.32 ns) From 4a, 4b and 4c, DTACK should assert from the 3rd rising CLK edge. Therefore program DTACK during opening accesses as 2T. 5. RDY Set Up Time (GX320) 1 CLK Period—DTACK Asserted from CLK High 33.33 ns - 12 ns 21.33 ns The GX320 needs only 12 ns 6. TAS Precharge during Burst Accesses Program the DP8440/41 for 1/2T of CAS precharge. It will guarantee a minimum of 10 ns before CAS asserts. 7. Wait States through DTACK during Burst Accesses CLK High to CAS Negated + Max CAS Precharge (1/2T) + DRAM t<sub>CAC</sub> + Data Set Up Time (GX320) 12 ns + 14 ns + 20 ns + 8 ns → 2 CLK Periods (66.66 ns) 54 ns 8. Wait States through DTACK during Page Accesses 1 CLK Period-(CLK High to CAS Asserted + DRAM t<sub>CAC</sub> + Data Set Up Time 33.33 - (12 ns + 20 ns + 8 ns) -6.66 ns → Needs 1 Wait State 9. RAS Low during Refresh Program the DP8440/41 for 3T of refresh to guarantee 70 ns t<sub>RAS</sub>. The AC timing parameters used in this application note were preliminary. The AC parameters have changed, and the reader should refer to the latest DP8440/41 datasheet.





National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.