# Techniques for Designing with CODEC/Filter COMBO® Circuits

PCM CODEC/Filter COMBO devices are complex analog and digital sub-systems on a single chip. They contain, for example, an A/D and a D/A converter, each with 13 bit (for u-law) resolution at low signal levels on the bottom chord of the companding characteristic. The TP3050/60 family of microCmos COMBOs are, however, capable of providing extremely high performance even in the unfriendly electrical environment of a multi-channel subscriber line card so long as the printed circuit board is carefully designed as an integral part of the system. Indeed, this family can achieve performance superior to that of other 1 or 2 chip CODEC/Filter circuits due to two key factors; superior Power Supply Rejection Ratio, particularly at high frequencies, and the fact that the critical connection between the transmit filter and the encoder is carefully shielded inside the device. Nevertheless, the following guidelines should be adhered to in order to maintain this high performance in any switching or transmission system.

### GROUND AND POWER SUPPLY LAYOUT

- Different techniques are necessary for the layout of analog circuits on the card (COMBO, SLIC and any external gain sections) and the digital control and switching circuits. Use the GNDA pin of each COMBO device as the Ground Reference Point (GRP) for each channel. All AN-ALOG ground connections for each channel should connect as close as possible to the reference point. This includes:
  - a. The analog ground from the 4-wire side of the SLIC circuit.
  - b. The ground for the transmit op amp connection.
  - c. The ground side of the 0.1  $\mu$ F decoupling capacitors for the +5V and -5V COMBO power supplies.
  - d. The analog ground for any external gain or loss adjustment stage.
- 2. Ground return currents from logic circuits, relays and other audio channels must not flow into or out from the channel GRPs to avoid generating noise voltages. Therefore a separate ground return should be run from each channel GRP to a common point close to the ground pin on the card connector, commonly called the MECCA. Thus there is a STAR formation from the MECCA to each channel GRP. It is NOT recommended to run separate analog and digital ground returns to the shelf power supply. Relays and other circuits operating from the station battery should, however, have a separate return bus to the battery ground.

National Semiconductor Application Brief 370 Chris Stacey Jim Wieser Gary Rothrock December 1991



- 3. Decouple the +5V and -5V power supplies to the MEC-CA close to the card connector. A minimum of 10  $\mu$ F should be used for each supply, and a capacitor type with a low Effective Series Resistance should be selected. Beware of the effects of the inrush current charging these capacitors as the card is plugged into a "hot" socket. This current flowing through the wire and trace inductance can cause voltage spikes which easily exceed the absolute maximum ratings of various devices on the card and may even damage the connector contacts. The trace length from the connector to the capacitors should be kept short, and excessive values of decoupling capacitor avoided.
- 4. The +5V and -5V supply busses to the COMBO circuits should be routed adjacent to a ground bus to help ensure that any r.f. noise pick-up is common mode. Each supply must be decoupled by  $0.1 \mu F$  capacitors with short traces to the GRP of each COMBO. Ceramic capacitors are best for good high frequency decoupling.
- 5. The +5V bus for the switching and control logic circuits should be a separate connection from the decoupled point close to the card connector. It should not share any common path with the +5V connection to the COMBO circuits. Each logic circuit should be decoupled with a 0.01  $\mu$ F ceramic capacitor from +5V to ground close to the device.
- 6. The ground connections for the logic circuits and low voltage relays may use a ground bus or, better still, a ground grid system to maintain good noise margins on digital signals. This logic ground should connect directly to the card MECCA such that logic ground currents do not share common paths with any channel GRP returns.
- 7. TTL and LSTTL logic families draw considerably different supply currents when their outputs are in the high and low logic states, causing large switching currents to flow through the busses and decoupling capacitors. In contrast, CMOS logic circuits only draw significant currents during state transitions, and these currents are substantially balanced. A CMOS logic system therefore generates far less electrical noise than a similar TTL System.

The use of the 74HC CMOS logic family is highly recommended for line card design. It helps to preserve high performance transmission in the analog circuits and offers better noise margins than TTL in the presence of transient voltages induced by relays and ringing signals. Always use +5V decoupling capacitors on each logic device when using "HC" CMOS logic. Techniques for Designing with CODEC/Filter COMBO Circuits

AN-370

COMBO® is a registered trademark of National Semiconductor Corporation.

© 1995 National Semiconductor Corporation TL/Z/5734

RRD-B30M115/Printed in U. S. A

#### NOISE CONSIDERATIONS

- Logic signals should be routed well away from the analog circuits and their power supply connections wherever possible to minimize high frequency noise being capacitively coupled into the channel and aliased down into the audio passband by the sampling action of the filters and encoder.
- 2. All signals and circuits capable of inducing large emf's into the audio signals should be located around the edge of the card wherever possible. This includes:
  - a. Relay drive and output signals
  - b. Ringing distribution
  - c. The 2-wire side of the SLIC circuits.
  - d. -48V battery
  - e. d.c. to d.c. converters
- 3. Ground planes may be used to shield audio signals from noise sources such as clock and data signals and the high voltages listed above. A ground plane is only effective, however, if it carries NO NOISE-INDUCING CUR-RENTS itself. A single point connection from the ground plane to a quiet return is the best way to assure this.
- 4. The transmit op amp connections become a potential noise source particularly if a high gain is required. The feedback resistor value should not exceed 50K ohms, and the bodies of the feedback and input resistors should be close to the op amp input to minimize capacitive noise pick-up.
- 5. In asynchronous applications (typically transmission systems) the best idle channel noise and signal/distortion performance will be achieved if the transmit and receive filters are clocked synchronously. Thus the MCLK<sub>R</sub>/PDN input on the TP3050/60 COMBO devices should either be connected to MCLK<sub>X</sub> or controlled solely by logic signals as a PDN input only (the COMBO will automatically use MCLK<sub>X</sub> internally). Note that MCLK<sub>R</sub> does not need to be synchronized to BCLK<sub>R</sub> and FS<sub>R</sub>.

## **CIRCUIT PROTECTION**

CMOS CODEC/Filter COMBOs are capable of providing extremely reliable and stable long-term performance provided a few simple precautions are followed:

 Normal CMOS handling techniques should be used to prevent build-up of static charge on the device. These include the use of conductive carriers, and grounding personnel while handling devices.

- 2. Ensure that ground is always connected to each device before any other supplies or signals. An extended ground pin should be used on line card connectors.
- Buffer all digital input and output signals between COM-BO circuits and the line card backplane. This both protects the COMBO circuits from backplane transients and preserves good logic signal transition times and noise margins.
- 4. CMOS inputs, outputs and supply connections must be protected against even momentary transitions outside the supply voltages. Schottky diodes should be fitted on each card between +5V and GND, and between GND and -5V to clamp transient power supply reversals during power-up. Type 1N5820 is a good choice. If series supply filters are used on a per COMBO basis, each COMBO should have Schottky diodes across its supply pins. In this case smaller diodes, such as 1N5817, can be used.
- 5. If the COMBO circuit is connected to a transformer-type of SLIC circuit additional protection is required against line transients. An input resistor of 5K ohms or more is adequate to protect the transmit op amp inputs,  $VF_XI^+$  and  $VF_XI^-$ . If this is not possible, silicon diodes or a pair of back-to-back 3.9V zener diodes (depending on the required dynamic range) should be connected between the vulnerable input and GND.
- 6. A pair of back-to-back 3.9V zener diodes may also be necessary to protect the receive power amplifier output(s). Select a zener type with a sharp "knee" on the V-I characteristic, and low leakage current at voltages below the knee to avoid impairing the gain-tracking of the receive channel at high signal levels.

*Figure 1* illustrates an idealized circuit card layout embodying many of the above techniques. While space constraints may limit the application of some of these techniques, the closer they can be followed, the better the system performance will be.

### APPENDIX I. COMBO TROUBLESHOOTING GUIDE

Table I lists a number of troubles sometimes experienced with COMBO devices and the potential causes of these troubles. For each cause, Table II identifies appropriate solutions.



|                                                                 | Table I. COMBO Troubles and Potential Causes                                                                                                                                                                                                                                                             |
|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Trouble                                                         | Potential Cause                                                                                                                                                                                                                                                                                          |
| No output at DX and VFRO                                        | Device Powered Down                                                                                                                                                                                                                                                                                      |
| Tx AND Rx frequency response<br>incorrect                       | Incorrect MCLK Frequency                                                                                                                                                                                                                                                                                 |
| Only Rx frequency response<br>incorrect                         | Incorrect Frame Sync Pulse Frequency                                                                                                                                                                                                                                                                     |
| High distortion at Dx output                                    | <ul> <li>Overdriving Input (VFXI)</li> <li>Incorrect DC Bias on Tx Amp</li> <li>Overloading Tx Amp Output</li> <li>Timing Problem</li> </ul>                                                                                                                                                             |
| High distortion at VFRO output                                  | Timing Problem     Overloading Rx Amp Output     Incorrect Frame Sync Timing Mode                                                                                                                                                                                                                        |
| Idle Noise and/or S/D out of spec                               | <ul> <li>Inadequate or Ineffective Power Supply Decoupling</li> <li>Poor Grounding</li> <li>Use of LSB Signalling</li> <li>Noisy SLIC</li> <li>Timing Problem</li> <li>Tones in Output. See Next Item in TROUBLE Column</li> <li>Error in Converting Absolute Measurements to Relative Levels</li> </ul> |
| Low level tones or whistles in<br>output                        | <ul> <li>Use of Asynchronous Clocks</li> <li>Use of Unlocked Switching Supplies</li> <li>Use of Jittered Clocks or Frame Syncs</li> <li>Inadequate or Ineffective Power Supply Decoupling</li> <li>Poor Grounding</li> </ul>                                                                             |
| Intrachannel Crosstalk out of spec<br>(4W Ckts)                 | <ul> <li>Inadequate or Ineffective Power Supply Decoupling</li> <li>Poor Grounding</li> <li>Common Ground Return from Tx and Rx Line Interface Circuitry</li> <li>Magnetic Coupling between Line Transformers</li> </ul>                                                                                 |
| Device Gets Warm, Hot, Draws<br>Abnormally High Current or Dies | • Latch-up                                                                                                                                                                                                                                                                                               |
| Other Causes of Trouble                                         | <ul> <li>Damaged Device</li> <li>Incorrect Power Supply Voltages</li> <li>Wiring Error</li> <li>Testing Board on Extender Card</li> </ul>                                                                                                                                                                |
|                                                                 |                                                                                                                                                                                                                                                                                                          |

|                                                                        | Table II. COMBO Trouble Causes and Solutions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Causes                                                                 | Solutions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| <ul> <li>Timing Problem</li> </ul>                                     | <ul> <li>Verify with oscilloscope that all timing relationships at the COMBO pins meet data sheet specs.</li> <li>Loop device by connecting Dx to Dr. If COMBO works correctly, timing incompatibility with system may exist.</li> <li>MCLKx and BCLKx MUST be synchronous (derived from same clock).</li> <li>Verify on all device logic inputs that noise and/or ringing does not go beyond allowable logi levels—LOW = -0.3V to +0.6V, HIGH = +2.2V to V<sub>CC</sub> + 0.3V.</li> <li>Verify BCLKR and MCLKR are not left floating. They should be driven by a low impedance logic level, or hardwired if not clocked.</li> </ul> |
| Damaged Device                                                         | Replace with known good device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Overdriving Input (VFXI)                                               | <ul> <li>The maximum signal at the Tx amplifier output pin (GSx) should never exceed ±2.8V Peak<br/>The Tx amplifier input signal plus offset should therefore never exceed ±2.8 Vpk divided by<br/>amplifier gain.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                        |
| <ul> <li>Incorrect DC Bias on Tx<br/>Amp</li> </ul>                    | <ul> <li>VFxl + MUST have a ground reference of 100k or less, preferably equal to the DC resistance seen looking out of VFxl</li> <li>AC coupling of the input signal will be needed if there is any DC bias or offset exceeding a few mV.</li> <li>DC offset at GSx should not exceed ±200 mV.</li> </ul>                                                                                                                                                                                                                                                                                                                            |
| • Overloading Tx Amp Output                                            | • Tx amplifier external load at GSx must be 10 k $\Omega$ or greater.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| Overloading Rx Amp Output                                              | <ul> <li>Minimum load impedance is 600Ω</li> <li>If load DC resistance is low (i.e., transformer winding), AC coupling may be needed to prevent large DC current flow due to Rx Amp output offset.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                         |
| <ul> <li>Inadequate/Ineffective<br/>Power Supply Decoupling</li> </ul> | <ul> <li>0.1 μF ceramic disc decoupling capacitors (good high frequency characteristics) should be<br/>placed from V<sub>CC</sub> to GND and V<sub>BB</sub> to GND as close as possible to the device pins. Cap lead<br/>and trace lengths must be kept short. See GROUND AND POWER SUPPLY LAYOUT<br/>section.</li> </ul>                                                                                                                                                                                                                                                                                                             |
| • Poor Grounding                                                       | See GROUND AND POWER SUPPLY LAYOUT section.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Incorrect Power Supply Voltages                                        | • V <sub>CC</sub> should be $\pm 4.75$ to $\pm 5.25$ V, V <sub>BB</sub> should be $-4.75$ to $-5.25$ V.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Wiring Error                                                           | <ul> <li>Inspect ALL device pins with oscilloscope for presence of correct signals and absence of incorrect signals. Inspection should be done directly on the device pins to ensure problems due to bad solder joints or socket connections are found.</li> <li>Device reversed in socket.</li> </ul>                                                                                                                                                                                                                                                                                                                                |
| Device powered down                                                    | <ul> <li>MCLKR/PDN pin must be connected to logic LOW or have clock signal applied for device t be powered up. If connected HIGH or allowed to float HIGH, device will be powered down.</li> <li>Missing frame sync pulses will cause device to power down.</li> <li>MCLKx must be applied to the device for proper operation of the power up/down circuitry.</li> </ul>                                                                                                                                                                                                                                                              |
| Incorrect MCLK frequency                                               | <ul> <li>The MCLKX and MCLKR applied frequency must be 2.048, 1.544 or 1.536 MHz. Other frequencies will cause an error in Tx and Rx switched capacitor filter response directly proportional to the MCLK frequency error.</li> <li>BCLKR/CLKSEL pin must be connected as shown in datasheet Table I to select the correct divide ratio for the MCLK frequency being used.</li> </ul>                                                                                                                                                                                                                                                 |
| Incorrect Frame Sync Pulse     frequency                               | <ul> <li>The Frame Sync frequency must be 8 kHz. The Rx filter has correction for (sin x)/x roll-off<br/>imparted by the decoder response. This correction is not accurate for FSR frequencies/<br/>sampling rates other than 8 kHz.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                       |
| Incorrect Frame Sync<br>Timing Mode                                    | <ul> <li>The device assumes short frame sync timing at power on initialization. The Tx frame sync p<br/>(FSx) is monitored to determine if long frame timing is being used. If long frame timing is<br/>used for the receive side and no Tx frame sync pulse is applied, the device will operate with<br/>short frame timing, misreading the data and causing high level distortion (noise) at VFRO.</li> </ul>                                                                                                                                                                                                                       |

| Table II. COMBO Trouble Causes and Solutions (Continued)                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| Causes                                                                      | Solutions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| Use of LSB Signalling                                                       | <ul> <li>Least Significant Bit Signalling, commonly used in T-1 channel banks, impacts noise and S/D performance. In these applications, TP3052/53 are preferred over TP3054/64, as the decoder interprets the LSB in signalling frames as "1/2" in these devices to minimize noise and S/D.</li> <li>Bellcore LSSGR (TR-TSY-000064, Class 5 Switch spec) bases S/D requirements on full 8-bit transmission. Measurements are done with LSB signalling turned off. If measurements are done with signalling on, then the spec requirement is reduced by 1.1 dB.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| Noisy SLIC                                                                  | Use of a noisy semiconductor SLIC with the COMBO will impact performance, particularly it high gain is also needed in the COMBO Tx Amplifier because the SLIC output level is low.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |
| Common Ground Return<br>from Tx/Rx Line Interface<br>Circuitry              | Common ground paths for Tx and Rx circuitry may have enough impedance to cause problems, especially in high load current circuits. Components such as line transformers MUST have separate ground return lines all the way back to the COMBO GND pin.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| Magnetic Coupling between<br>Line Transformers                              | <ul> <li>Stray magnetic flux provides coupling between Rx and Tx transformers. This coupling can l minimized by spacing the transformers as far apart as possible. Rotating adjacent transformers by 90° will sometimes help as will use of magnetic shielding material.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| Latch-up                                                                    | <ul> <li>Latch-up occurs due to violation of Absolute Maximum Ratings when signal voltages<br/>instantaneously exceed power supply voltages, or supply voltage polarity reversals have<br/>occurred. These may occur when power is applied to the system or a board is plugged into<br/>hot system, as well as other ways. See items 2 through 6 under the CIRCUIT PROTECTION<br/>section of this Application Note for protection measures which must be used.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| Error in Converting<br>Absolute Level<br>Measurements to<br>Relative Levels | <ul> <li>Measurements of signal and noise levels at the device VFxI and VFrO pins in absolute unit<br/>of dBm, dBrnC and dBmp must be converted to relative levels for comparison to many data<br/>sheet spec parameters. Since the 0 dBm0 level at VFxI and VFrO is +4 dBm, 4 dB must be<br/>subtracted from absolute level readings to convert these to relative dBm0, dBrnC0, and<br/>dBm0p levels. This is true only for COMBO I devices and for measurements only at the<br/>device pins. Other devices and points in the circuit will in general have different conversion<br/>factors between absolute and relative levels.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |
| Use of Asynchronous<br>Clocks                                               | <ul> <li>The term "asynchronous clocks", as used here, refers to two logic signals which are derived from different unlocked oscillator sources. If asynchronous clocks are used on the card wit the COMBO device, new "beat" frequencies will be generated within the COMBO due to the highly non-linear nature of the switched capacitor filter and CODEC sampling functions. These beat frequencies will be sum and difference frequencies between the asynchronous clocks and their harmonics, some of which may fall within the speech band. In general, use of asynchronous clocks should be avoided if at all possible. μC clocks, for example, should be locked to the system PCM clocks. If asynchronous clocks are unavoidable, as in a PCM channel bank application where Tx and Rx clocks and frame syncs come from different sources, MCLKr should be synchronous with MCLKx for best performance. Also, grounding power supply decoupling and PCB layout is critical in applications involving asynchronous clocks. See sections entitled GROUND AND POWER SUPPY LAYOUT and NOISE CONSIDERATIONS for details.</li> </ul> |  |
| Use of Unlocked Switching<br>Supplies                                       | <ul> <li>Free running switching regulators, converters, etc. can cause problems similar to those<br/>caused by asynchronous clocks. All switching supplies should be locked to the system PCI<br/>clocks to prevent asynchronous noise spikes on power, ground and signal lines. If unlocker<br/>supplies are unavoidable, extra attention must be paid to keeping grounds, power, and sign<br/>lines free of the switching noise. See sections entitled GROUND AND POWER SUPPY<br/>LAYOUT and NOISE CONSIDERATIONS. Switching supplies can be locked to any multiple<br/>of the 8 kHz sampling frequency.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |
| Use of Jittered Clocks or<br>Frame Syncs                                    | <ul> <li>Clocks are sometimes locked or recovered using digital PLLs, which impart jitter to the puls<br/>stream. This will be passed on to the analog samples. If the peak to peak jitter is large<br/>enough and the frequency lies in the speech band, it may be audible. The jitter frequency is<br/>usually related to the difference between the incoming and local frequencies. An analog<br/>phase locked loop should be used to eliminate the jitter.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |  |
| Testing PCB on Extender<br>Card                                             | <ul> <li>Use of an extender card sometimes causes problems during testing. Propagation delays,<br/>capacitive loading, reflections, overshoot, ringing and crosstalk are all increased and may<br/>cause timing, noise, or other problems. The extender should be removed temporarily to<br/>determine if it is causing or contributing to the problem.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |

# LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.