# Data Acquisition Using INS8048

**Abstract:** This application note describes techniques for interfacing National Semiconductor's ADC0833 serial I/O, and ADC0804 parallel I/O A/D converters to the INS8048 family of microprocessors. A hardware and software interface example is provided for each A/D, along with a brief theory of operation.

## INTRODUCTION

Since the INS8048 series microprocessors are single-chip, multiple I/O line, high speed devices designed as efficient controllers, the capacity to interface with analog peripherals is obvious. That the conversion be fast, inexpensive and easily expanded to accommodate a number of I/O devices is desirable.

The INS8048 is a self-contained, 8-bit processor in a 40-pin dual-in-line package. It contains its own system timing, control logic and memory. All parts contain RAM (64, 128, 256 bytes) and offer the option of on-board ROM (1k, 2k, 4k depending on part). It provides extensive bit-handling capabilities, 97 instructions, and offers easy expansion for I/O and memory.

The ADC0833 A/D converter is an 8-bit successive-approximation device with serial I/O and conversion time of 25  $\mu$ s. This family of converters offers various configurations of multiplexed analog inputs which can be software programmed as single-ended, or as differential inputs, or both. Single-ended inputs are referenced to a common pin which is either referred to analog ground or to a fixed reference voltage. Like the INS8048 family, a single 5V power supply is all that is needed. The inputs will accept a 0V-5V range. No zero adjust is necessary. It is compatible with TTL and MOS at both input and output. The output can be selected as either MSB or LSB first.

National Semiconductor Application Note 281 Daniel Hagerty November 1981



Data Acquisition Using INS8048

The ADC0804 is a CMOS 8-bit successive-approximation A/D converter with parallel I/O. This A/D can be mapped into memory space or can be controlled as an I/O device. No external logic is needed to interface with the INS8048. A new differential analog voltage input allows increasing the common-mode rejection and offsetting the analog zero input voltage value. In addition, the voltage reference input can be adjusted to allow encoding smaller voltage spans to the full 8 bits of resolution.

#### ADC0833 IMPLEMENTATION

Before explaining the system configuration, it is worthwhile for one to understand the operation of the INS8048 processor's I/O ports. Ports 1 and 2 are quasi-bidirectional; that is, they can be used as inputs or outputs while being statically latched. If a "1" is written into any port bit, that bit can function as an input or as a high level output. If a "0" is written into any port bit, that bit can function only as a low level output. Outputs are latched until changed and inputs are unlatched and must be read immediately. When used with the ANL Pp,A (AND accumulator to port) or the ORL Pp,A (OR accumulator to port) instructions, these ports provide an efficient means of handling single line inputs and outputs. Port expansion, if anticipated, is handled via the lower four bits of Port 2. These four bits fulfill three distinct functions:

- (1) A quasi-bidirectional static port
- (2) The four high order address bits for external memory
- (3) An expander port interface

Only four pins of the processor's Port 1 or Port 2 are needed for physical interfacing (see *Figure 1*). The ANL or ORL instructions set up the port pins to produce the proper outputs (CS, CLK, and the multiplex address) or to allow for data input from the A/D converter.



© 1995 National Semiconductor Corporation TL/H/5632

RRD-B30M115/Printed in U. S. A

AN-28



|             | TABLE I. Single-Ended Mux Mode |           |                 |          |                        |                                                         |                  |          |  |  |
|-------------|--------------------------------|-----------|-----------------|----------|------------------------|---------------------------------------------------------|------------------|----------|--|--|
| LSB         | MSB                            | S/D       | Start           | o        | 3ingle<br>1            | 2 2                                                     | 3                | Code     |  |  |
| 1           | 0 0                            | 1         | 1               | +        |                        |                                                         |                  | 13       |  |  |
| 1           | 1 0                            | 1         | 1               |          |                        | +                                                       |                  | 1B       |  |  |
| 1           | 0 1                            | 1         | 1               |          | +                      |                                                         |                  | 17       |  |  |
| 1           | 1 1                            | 1         | 1               |          |                        |                                                         | +                | 1F       |  |  |
|             |                                |           |                 |          |                        | I                                                       |                  |          |  |  |
|             | т                              | ABLE I    | I. Differe      | ential N | lux Mo                 | de                                                      |                  |          |  |  |
| LSB         | MSB                            | S/D       | Start           | 0        | Differ                 | rential                                                 | 2                | HEX      |  |  |
| 1           | 0 0                            | 0         | 4               | U<br>    |                        | 2                                                       | 3                | 11       |  |  |
|             | 1 0                            | 0         | -               | Ŧ        | _                      |                                                         |                  | 10       |  |  |
|             |                                | 0         | -               |          |                        | +                                                       | _                | 19       |  |  |
|             |                                | 0         |                 |          | +                      |                                                         |                  | 15       |  |  |
|             | 1 1                            | 0         | 1               |          |                        |                                                         | -                |          |  |  |
| RT: AN      | NL                             | P1, #0F3H |                 |          |                        | ;SE                                                     | LECT             | A/D, SE  |  |  |
| M           | MOV                            |           | R2 #5           |          |                        | ;BIT COUNTER $\leftarrow$ 5<br>:A $\leftarrow$ MUX ADDR |                  |          |  |  |
| M           | OV<br>VO                       | F         | , #DAΠ<br>3, #0 | 4        |                        | ,A<br>;CL                                               |                  | 3<br>3   |  |  |
| P 1: RF     | RC                             | A         | Ν.              |          |                        | ;CY                                                     | ' <del>(</del> ) | ADDR BI  |  |  |
| JC          | ;                              | C         | DNE             |          |                        | ;IF                                                     | CY =             | 1 GO TO  |  |  |
| D: AN       | NL.                            | F         | °1, #0FE        | H        | ;SET DI =              |                                                         | 0                |          |  |  |
| JN          | 1P<br>>I                       |           | ONI<br>1 #1     |          |                        |                                                         |                  |          |  |  |
| T· CA       |                                | F         | 1, # 1<br>PULSE |          | ;5ET DI =<br>:PUI SE C |                                                         | іко <b>→</b>     |          |  |  |
| DJ          | JNZ                            | F         | R2, LOOF        | P 1      |                        | ;LO                                                     | OP, TO           | SHIFT    |  |  |
|             | o. /                           | _         |                 |          |                        | ;AD                                                     | DR AN            | ID SENT  |  |  |
|             |                                | F         | (2, #8          |          |                        | ;BI                                                     |                  | NIER ←   |  |  |
| 2: CF<br>IN | 1LL                            |           |                 |          |                        | ;PU<br>•∆                                               | LSE U<br>← (D    |          |  |  |
| RF          | RC                             | ,<br>A    | (, I I<br>\     |          |                        | ,/ (                                                    | · (D             | о), DH О |  |  |
| RF          | RC                             | A         | <b>\</b>        |          |                        |                                                         |                  |          |  |  |
| M           | VO                             | A         | , R3            |          |                        | ;A                                                      | ← RE             | SULT     |  |  |
| RL          | _C                             | A         | <b>\</b>        |          |                        | ;A(0                                                    | ) ←              | CY, SHI  |  |  |
| M           | OV                             | F         | 13, A           |          |                        | ;R1                                                     | ← F              | RESULT   |  |  |
| DJ          | JNZ<br>TD                      | F         | 12, LOOF        | 2        |                        | ;LO                                                     | OP TH            | IRU FOH  |  |  |
|             | 2111                           | F         | 91 #04          |          |                        | ·CI                                                     | к ←              | 1        |  |  |
|             | OP                             |           | 1, # 04         |          |                        | ;0L<br>:DE                                              | LAY              | •        |  |  |
| AN          | ANL                            |           | P1, #0FBH       |          |                        | ;CL                                                     | к ←              | 0        |  |  |
| RE          | RET                            |           |                 |          |                        |                                                         |                  |          |  |  |
| EN          | ND                             | S         | START           |          |                        |                                                         |                  |          |  |  |
|             | FIGURE 4                       | Single    | -Ended          | A/D C    | onversi                | on Rou                                                  | tine             |          |  |  |
|             |                                | <b>g</b>  |                 |          |                        |                                                         |                  |          |  |  |
|             |                                |           |                 |          |                        |                                                         |                  |          |  |  |

Easy expansion, mentioned earlier, has not been forgotten. With the addition of the one chip (see *Figure 5*), the number of peripherals can be expanded TEN-FOLD! The INS8243 I/O expander consists of five 4-bit bidirectional ports. One port provides the interface with the processor, the other four provide the I/O expansion. The INS8243 I/O expander serves as a direct extension for the resident I/O port of the INS8048 family of processors. The INS8048 instruction set provides four instructions solely for use with this chip. They are:

MOVD Pp,A—Shift accumulator data to addressed port MOVD A,Pp—Shift addressed port data to accumulator

ANLD Pp,A—ANDing accumulator data to addressed port

ORLD Pp,A—ORing accumulator data to addressed port

The last two instructions can be used in the same way as the ANL and ORL instructions in the first example. It should be noted that only one pin can be used in Port 7, since the INS8243, unlike the INS8048 series, has true bidirectional ports and thus requires that each port be either input or output. *Figure 5* shows how 10 A/D converters could be connected to allow up to 80 analog inputs to be monitored at the expense of only four I/O pins on the INS8048 itself.

### ADC0804 IMPLEMENTATION

The ADC0801/2/3/4/5 A/D converters have been designed to directly interface with processors similar to the INS8048 family. The A/D is memory mapped into the external data memory space of the INS8048 system. The RD, WR and INTR signals of the A/D, and the processor are tied directly. In the example circuit, an arbitrarily chosen address, E0, is assigned to the A/D, and CS is decoded by a bus comparator, the DM8131. Since the address and the data of the INS8048 processor are multiplexed on the same bus, an inverted ALE signal from the INS8048 is tied to the attached to the INS8048's bus, this decoding can be left off and the CS input to the ADC0804 is simply grounded. A sample program is shown in *Figure 6*. The processor starts the A/D, reads and stores the result of an analog-to-digital conversion through an interrupt service routine. This subroutine starts at address 30H, and the external interrupt vector is located at address 03H. The converted data word is stored at on-chip RAM location, 10H. The following is a line by line description of the parallel A/D conversion sub-routine.

**BEGIN:** This is where the program starts execution after having been reset. R0 and R1 are set up with addresses to point to the A/D converter and the address where data is to be stored.

**AGAIN:** Interrupts are enabled to allow the A/D to signal that it has completed its conversion; arbitrary data is written to the device to start its conversion process.

**LOOP:** The processor waits here for an interrupt to occur. The interrupt service routine returns with a zero in the accumulator to allow the program to continue at CONT.

**CONT:** This is where the analog input received earlier is processed.

**INDATA:** Upon the occurrence of an interrupt, this routine is entered. It reads data from the A/D converter (with a MOVX A,@R0) and puts it into the RAM location pointed to by R1 (MOV @R1, A). The accumulator is cleared in order to pass location LOOP:, (see *Figure 6*) and control is returned to the user's program.

Upon inspection, it can be seen that each system has its strengths and limitations. Because of the need to handle serial data with loops for input and output, the ADC0833 is approximately five times slower than the ADC0804. Therefore, for raw speed, the ADC0804, at 100  $\mu$ s conversion time plus minimal processor service time, is preferable. Faster processors can be used to decrease the response time from any given analog input. All INS8048 series devices are available with clock rates up to 11 MHz. Though slower, the ADC0833 provides up to eight multiplexed inputs configurable in single-ended or differential modes, and uses only four processor I/O pins. In either case, the implementation is not formidable and, with only 2 or 3 chips per system, not expensive.





## LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

| N | National Semiconductor<br>Corporation | National Semiconductor<br>Europe    | National Semiconductor<br>Hong Kong Ltd. | National Semiconductor<br>Japan Ltd. |  |
|---|---------------------------------------|-------------------------------------|------------------------------------------|--------------------------------------|--|
|   | 1111 West Bardin Road                 | Fax: (+49) 0-180-530 85 86          | 13th Floor, Straight Block,              | Tel: 81-043-299-2309                 |  |
| - | Arlington, TX 76017                   | Email: cniwge@tevm2.nsc.com         | Ocean Centre, 5 Canton Rd.               | Fax: 81-043-299-2408                 |  |
|   | Tel: 1(800) 272-9959                  | Deutsch Tel: (+49) 0-180-530 85 85  | Tsimshatsui, Kowloon                     |                                      |  |
|   | Fax: 1(800) 737-7018                  | English Tel: (+49) 0-180-532 78 32  | Hong Kong                                |                                      |  |
|   |                                       | Français Tel: (+49) 0-180-532 93 58 | Tel: (852) 2737-1600                     |                                      |  |
|   |                                       | Italiano Tel: (+49) 0-180-534 16 80 | Fax: (852) 2736-9960                     |                                      |  |
|   |                                       | · · · ·                             | . ,                                      |                                      |  |

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.