# MCA600ECL and MCA1200ECL MECL 10,000 MACROCELL ARRAYS 

## design manual



## DESIGN MANUAL

# MCA600ECL and MCA1200ECL MECL 10,000 MACROCELL ARRAYS DESIGN GUIDELINES 

Prepared By<br>Jerry Prioste<br>BIPOLAR LSI SYSTEMS ENGINEER

MOTOROLA Semiconductor Products Inc.

## TABLE OF CONTENTS

I The Macrocell Array Concept ..... 3
II The Macrocell Array Products ..... 4
III Macrocell Description ..... 6
A. Major Cells ..... 6
B. Interface Cells ..... 8
C. Output Cells ..... 10
IV Logic Design Considerations ..... 12
A. Pinouts ..... 12
B. Maximum Number Of Drivers ..... 14
C. Input Pulldown Resistors ..... 14
D. Input Compensation Network ..... 14
E. Maximum Input Fan-In Of Package Pins ..... 15
F. Package Pins Connected To Macro Inputs ..... 15
G. Package Pins Connected To Macro Outputs ..... 15
H. Internal Connections ..... 15
I. Unused Inputs Or Outputs ..... 15
J. Maximum Fan-Out Of Macro Outputs ..... 15
K. Wire ORing ..... 15
L. Designing Latches with Gates ..... 15
M. Power Limits For A Macrocell Design Option ..... 16
N. Calculation Of Min/Max Power Dissipation ..... 16
O. Voltage Levels ..... 16
P. Noise Margins ..... 17
Q. Internal Voltage Levels ..... 17
V Performance Guidelines ..... 18
A. Input Current ..... 18
B. I/O Capacitance ..... 18
C. External Degradation Due To Input Capacitance ..... 18
D. Propagation Delay Degradation Of The Input Macro Due To Rise Time And Voltage Skew At The I/O Pin ..... 18
E. Propagation Delay Degradation Of The Input Macro Due To Metal Resistance From The Input Pin To The Macro ..... 19
F. Input Compensation Network And Input Degradation ..... 19
G. Delay Due To Package And Socket ..... 19
H. Simultaneous Switching Delay ..... 19
I. Simultaneous Switching Noise ..... 19
J. Metal And Fanout Degradation ..... 19
K. Wire ORing ..... 20
L. Minimum Propagation Delay ..... 20
M. On-Chip Propagation Delay Skew ..... 22
N. Setup And Hold Time Calculations ..... 23
O. Pulse Width Shrinkage ..... 24
P. Clock Distribution And Clock Pulse Generation ..... 25
Q. AC Delay Variations Versus Temperature And Voltage ..... 26
VI CAD Layout Considerations ..... 27
A. Wire ORing ..... 27
B. Via Placement ..... 27
C. Y Output Metal Length ..... 27
D. Transceiver And Driver Macro Placement ..... 28
E. Macro Placement ..... 28
VII MCA Option Development Procedure ..... 29
VIII Hardware Description Required For Option Development ..... 30
IX Packaging ..... 30
$X$ Heat Sinks And Thermal Resistance ..... 30
XI Connectors For 68-Pin Leadless Package ..... 34
XII Applications ..... 35
A. Multiplier Design Example ..... 36
Appendix - The MECL Macrocell Specification
A. Logic Symbology ..... 48
B. Propagation Delay ..... 48
C. Setup And Hold Time ..... 49
D. Pulse Width ..... 49
E. Power Dissipation ..... 49
F. Fan-In ..... 50
G. Wire OR ..... 50
H. Output Current ..... 50
I. Lower Level Inputs ..... 50
J. Major Cell Macros ..... 50
K. Interface Cell Macros ..... 51
L. Output Cell Macros ..... 51
M. MCA ECL DC Test Parameters ..... 52
N. Limits Beyond Which Life May Be Impaired ..... 53
O. Recommended Operation Conditions ..... 53
Major Cell Library ..... 54
Interface Cells ..... 72
Output Cells ..... 74

## DESIGN MANUAL

MCA600ECL and MCA1200ECL MECL 10,000 MACROCELL ARRAYS DESIGN GUIDELINES

# The Macrocell Approach Toward HIGH-SPEED VLSI DIGITAL CIRCUITS 



To satisfy the demand for large-scale digital integrated circuits, the semiconductor industry has developed three basic approaches:

1. Standard, off-the-shelf circuits, 2. Custom Circuits, and 3. Gate arrays.

The first approach represents the lowest cost option for the LSI user because such circuits are normally sold in relatively large quantities to the entire industry, thereby benefitting from the cost advantage of large-volume manufacture. However, because of the high risk factor involved in having the industry adopt a particular LSI circuit as a standard (thereby permitting large-volume sales), the line of standard LSI circuits is limited.

The second approach provides each customer with exactly the circuits he needs (usually on a proprietary basis), but the cost per circuit is quite high unless the volume requirements are large enough to amortize the relatively high development costs. Moreover, development time of complex custom circuits can be on the order of 1 to 2 years.

The third approach involves a standard array of a large number of gate circuits diffused into a silicon chip. The circuit designer provides the semiconductor manufacturer with an interconnecting metallization pattern that converts these basic gates into functional custom circuits. This approach represents a trade-off between development cost and time on the one hand, and performance on the other hand. Performance is compromised because of the necessity for using a gate as the basic building block for LSI circuits. This results in longer propagation delays, compared with similar functions using ECL series-gating techniques (for example), and usually involves a relatively inefficient use of chip real estate.

To supplement the three techniques described above, Motorola has developed the Macrocell approach toward custom LSI - an approach that circumvents the excessive cost and time factor of custom circuits, and reduces the deficiencies of the conventional gate arrays.

## I. THE MACROCELL ARRAY CONCEPT

The Macrocell Array is, actually, an extension of the gate-array concept. Instead of gates, however, each cell in the array contains a number of unconnected transistors and resistors. Stored within a computer are the specifications for creating interconnecting patterns that can transform the unconnected transistors and resistors within each cell into SSI/MSI logic functions, called Macros. These Macros take the form of standard logic elements such as dual type D flip-flops, dual full adders, quad latches, and many other predefined functions. Some comprise series-gated ECL structures for optimized performance.

Presently, the Macrocell library contains more than 100 different logic functions.

To generate an LSI design, the designer need only be concerned with developing his circuit by selecting the appropriate Macros from the Macro library, placing these in the desired cell location and creating the necessary cell interconnecting pattern. The computer itself generates the proper intra-connecting pattern within each cell.

This CAD (computer-aided design) approach, operated via standard time-sharing terminals, greatly speeds up the circuit development while simplifying the designer/Motorola interface. It serves to design the interconnects, to check out the performance of the designs and to generate the custom metal patterns which complete the IC processing sequence.

Compared with the conventional approach to custom LSI circuits, the Macrocell approach offers a tremendous reduction in delivery time. With a stockpile of fully diffused wafers, turnaround time (from the time the customer gives the go-ahead signal for generating the metal mask until he receives finished parts) is 7 weeks maximum.

Compared with gate arrays, the use of higher component density and more efficiently designed subcircuits (macros) yields a substantial improvement in performance (circuit speed), while a greater utilization of on-chip components reduces potential system costs.
Compared with equivalent systems developed with discrete logic (separately packaged SSI/MSI logic function) the high packing density of the MCA1200ECL chip offers up to 50 -to- 1 reduction in system component count, with a power dissipation improvement (reduction) of as much as 10 to 1 .

## MOSAIC I - A NEW PROCESS FOR HIGH DENSITY BIPOLAR CIRCUITS

A new process called MOSAIC I (see Figure2) is used in the Macrocell Array in order to achieve the high performance requirements of 9 ns (typical) for internal gate delays. The process forms a non-walled emitter and a walled base. An oxide isolation between devices is accomplished with an isotropic etch. The peaking of the oxide is controlled and monitored to guarantee flatness during processing. The peaking of the oxide is maintained to less than $4000 \AA$ thick. The first layer metal is $10,000 \AA$ thick which covers the peaking of the oxide reliably. A nitride surface covers the oxide so that the metal system is over nitride which is normal for other MECL processes. The base and emitter diffusions are controlled by ion implantation to a junction depth used in other processes. Also, the oxide isolated process achieves a high packing density while achieving good yields.


NOTE: MOSAIC IS THE ABBREVIATION OF "MOTOROLA OXIDE ISOLATED SELF-ALIGNED IMPLANTED CIRCUIT."
FIGURE 2. Cross-Section Of MOSAIC I Process

(1 MIL = . 001 INCHES)
2. CELL LOCATION SHOWN IN ( )

FIGURE 3a. MCA1200ECL - Metal Interconnect Channels

## II. THE MACROCELL ARRAY PRODUCTS

There are two Macrocell Array (MCA) products available, that are compatible with the MECL 10,000 logic family, utilizing the MOSAIC I process. They have part numbers of MCA1200ECL and MCA600ECL. The MCA1200ECL has approximately 1192 equivalent gates, while the MCA600ECL has approximately 652 equivalent gates when full adders and latches are used in all the cells.

The MCA1200ECL chip consists of a total of 106 cells, organized as shown in Figure 3a. There are 48 major cells (M) or 96 half cells (H), 32 interface cells (I), and 26 output cells ( 0 ). The MCA600ECL chip contains 24 major cells (M) or 48 half cells (H), 25 interface cells (I), and 18 output cells (O) as shown in Figure 3b. Each cell contains a fixed array of unconnected transistors and resistors, and all marocell array chips are built from a standard semiconductor diffusion set. That is, all chips are identical, and can be prefabricated up to metallization step. The Macrocell Design Library, page 54, contains more than 100 logic functions called macros. A macro (sometimes called macrocell) is a first layer metal intraconnection pattern that interconnects
the components (transistors and resistors) of a cell into a specific logic function. The CAD system contains the required first layer metallization pattern for each macro as well as the I/O ports.

Each major cell can be divided into two independent half cells, an upper half and a lower half. As an example, the upper half of a major cell could be designated a D flip-flop (H31 in the Macrocell library) and the lower half a full adder (H52).

The power, ground, and bias supply lines are not shown in Figure 3a. These inter-connects are automatically accomplished by the CAD system. The illustration shows only the free channels that are used by the designer to interconnect the cells in the array. The channels in the vertical direction are accomplished on first layer metal while the channels in the horizontal direction are accomplished on second layer metal. Note that the second layer metal can be placed over the cell without interfering with the macro in that cell since all macros are intraconnected on first layer metal. The second layer metal is separated from the first layer by an oxide isolation. Metal runs on the chip have little effect on delay times because of the oxide isolation between metal and active devices. Connections between 1st layer and 2nd layer metal are accomplished with VIA s. The interconnecting of cells on the array

can be compared to routing signal lines on a two-sided PC board.

The important features of the array are listed in Table 1. The MCA1200 array could contain up to 1192 equivalent gates if all the major cells contain dual full adders, H52 (a total of 96 adders at 10 gates per adder), and the interface and output cells contain latches, 114 and 014 (a total of 58 latches at four gates per latch). The number of equivalent gates for each macro can be found by counting the number of gates given in the macro-cell design library. Note that a 2-input exclusive OR gate is counted as three gates. If dual flip-flops, H31, were used in all the major cells (a total of 96 flipflops at seven gates per flip-flop) instead of full adders, the array would contain 904 equivalent gates. The application example for an $8 \times 82$ 's complement multiplier (page 36), contains 888 equivalent gates with a $93 \%$ cell utilization.

Although the chips are large, good yields are experienced since most of the chip is composed of metal
for interconnecting the macros. The total emitter area of the active device is the primary concern in determining the yield.

The macrocell array is voltage compensated for a $\pm 10 \%$ tolerance of $V_{E E}$. Thus, a system designed with the macrocell array can operate with a VEE of -4.68 volts resulting in approximately $10 \%$ less power at the same performance.

The maximum operating junction temperature is specified at $130^{\circ} \mathrm{C}$ with the package capable of dissipating 5 watts of power. A recommended heat sink and 1000 lfpm of air flow result in a thermal resistance, ӨJA, of only $10^{\circ} \mathrm{C} /$ Watt for MCA1200 in a 68-pin leadless package. The ambient temperature range is $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.

The MCA600ECL requires only 500lfpm of air flow with no heat sink. This results in a typical $\theta J_{A}$ of $22^{\circ} \mathrm{C} /$ watt for all three package types (28, 40, and 68 pin packages).

## TABLE 1 - - Basic Macrocell Array Features

1. 106 total cells for MCA1200, 67 total cells for MCA600.
2. Up to 1192 equivalent gates if Full adders and latches are used in all the cells for MCA1200, 652 gates for MCA600.
3. Up to 904 equivalent gates if flip-flops and latches are used in all the cells for MCA1200, 508 gates for MCA600.
4. Die size $-221 \times 252$ mils for MCA1200, $174 \times 185$ mils for MCA600.
5. Power Dissipation - 4.0 watts typical for MCA1200, 2.2 watts typical for MCA600.
6. 4.4 mW per equivalent gate (for 904 gates and 4.0 watts).
7. Interface cell delay -0.7 to 1.3 typ ( 1.05 to 1.7 ns max).
8. Major cell delay - 0.7 to 1.8 ns typ ( 1.05 to 2.35 ns max).
9. Output cell delay -1.5 to 2.5 typ ( 2.8 to 3.8 ns max).
10. 8 output cells can drive a 25 ohm load.
11. All output cells can drive 50 ohm loads.
12. Edge speed -1.5 ns typ 20 to $80 \%$ ( 1.0 ns min ).
13. Ambient temperature range (with heat sink and 1000 Ifpm air flow for MCA1200, 500 Ifpm from MCA600) $=0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$.
14. $\theta J A=10^{\circ} \mathrm{C} / \mathrm{W}$ with heatsink and 1000 Ifpm air flow for MCA1200 in a 68 pin leadless package.
15. Maximum operating junction temperature, $T_{\mathrm{J}}=130^{\circ} \mathrm{C}$.
16. Voltage compensated, $V_{\mathrm{EE}}=-5.2$ volts $\pm 10 \%$.
17. Interfaces with both MECL 10 K and 10 KH

## III. MACROCELL DESCRIPTION

## A. Major Cells

The Major Cells in the array comprise the internal area on the chip and are used for the majority of the logic capability. Each Major Cell contains 52 transistors and 48 resistors as shown in Figure 4. These com-
ponents are connected together on first layer metal to form logic functions with four series-gated structures. Figure 5 illustrates the interconnection of the components to form a 4 -input Exclusive OR gate (H11). The maximum propagation delay, tpd, from the A or C input to the Y output is 1.2 ns . This value is for a 1.0 mA output-follower current (R8) with the output driving a fan-out of 1 . Similarly, the maximum propagation delay, tpd ${ }^{*}$, from the $B$ or $D$ input to the $Y$ output is 1.65 ns (tpd-*). The asterisk at the B and D input denotes that
each input is connected to an input follower which connects to the lower level of the series-gated current tree. The "-" in tpd-* refers to the output following edge delay.

The output follower current (through R8) can be selected by the designer for $0,0.5,1.0$, or 2.0 mA if two outputs or less are used per half cell. If four outputs per half cell are used, the current can be selected for $0,0.5$, or 1.0 mA . A 1.0 mA current should be selected if the output is driving a fan-in of 3 or less. A 2.0 mA current should be selected for a higher number of fanins ( $>3$ ) in order to minimize propagation delay degradation. A 0.5 mA current should be used, in order to save power, if the delay path is not critical.

The typical power dissipation, $\mathrm{P}_{\mathrm{D}}$, specified in the Macrocell library does not include the output follower current since different values can be specified. The power dissipation of the output follower can be calculated by multiplying 5.2 volts times the output follower current.

Outputs of a Major Cell macro can only drive inputs of other macros within the array. The current source for each current tree (in Figure 5) is 1 mA , which is formed by Q17 and R6, and Q16 and R7. The bias voltages are $\mathrm{V}_{\mathrm{BB}}=-1.3$ volts, $\mathrm{V}_{\mathrm{BB}}=-2.1$ volts, and Vcs $=-4.0$ volts typically. The 26 slave bias drivers are shown next to the major cells in three different columns in Figure 3a while the master bias driver
cell is shown at the bottom of the array. Vcs tracks with $\mathrm{V}_{\mathrm{EE}}$ to maintain a constant current in the current source.

The input followers, Q11 and Q14, each have an emitter current of 0.5 mA average for the input at $B$ or D in the high or low state. The input follower current is about $10 \%$ higher when the input is in the high state and about $10 \%$ lower when the input is in the low state.

The logic power of series gating can be easily shown in Figure 5. Collector dotting in the top of the current tree (such as collectors Q3, Q5, Q8, and Q10) forms a wired AND logic function. Transistors Q1 and Q2 are used to clamp the voltage at the bases of Q19 and Q20 when more than 1.0 mA must be supplied through resistors R2 and R3. When collectors of two different current trees are tied together, a clamp transistor is provided in order to maintain a proper "low" level at the output. Collector dotting is allowed only within the cell since any capacitance at the collectors will degrade propagation delays appreciably.

Emitter dotting of output transistors forms a wiredOR logic function. The number in parenthesis at the logic output indicates the number of internal wire OR's. For the 4 input exclusive OR gate, there are two internal wire OR's.

The value of series-gating can be seen by the logic equation for the 4 -input exclusive OR gate shown in


Figure 5. To implement this function with gates would require eight 4 -input AND gates plus one 8 -input OR gate. Gates also might be required to form the true and complement of each input. About 40 connections would be required if gates were used, compared to five connections for the series-gated macro.

The fan-in for each input when greater than one is also specified in the macrocell design library. For the circuit shown in Figure 5, the dc fan-in of all inputs is 1 even though some inputs go to more than one base. When an input goes to two different bases at the top of one current tree, the dc fan-in is considered to be 1. The reason is that the input driving the two bases has to switch a maximum of 1.0 mA since only 1.0 mA can flow into the current source Q17. If an input is connected to two different current trees (two seriesgated structures), then the dc fan-in is specified as 2.

Inputs of Major Cell macros that are marked with an asterisk (with no circle around it) are not allowed to be connected to package pins or to the Y1 output of an Output Cell macro due to potential saturation problems.

## B. Interface Cells

The Interface Cells are located around the left half periphery of the array. In addition to input buffering, the Interface Cell provides about one-fourth the logic capability of the Major Cell. These cells can be utilized
for input interfacing and to provide extra logic power within the array.
Interface Cell macro outputs (as well as Major Cell macro outputs) can only be connected to internal macro inputs. These outputs do not have enough drive capability to drive signals off the chip. Only outputs from Output Cell macros can drive 50 ohm or 25 ohm loads.
Each Interface Cell contains 17 transistors and 14 resistors as shown in Figure 6. These components are connected together on first layer metal to form logic functions with one full series-gated structure. Two partial series-gated structures can be formed in one cell for dual gate macro functions. The Interface Cell Library lists the macros and their characteristics.
Figure 7 illustrates the interconnection of the components to form a latch. The maximum propagation delay, tpd, from the $D$ input to the $Q$ or $\bar{Q}$ output is 1.2 ns , while the delay, $\mathrm{t}_{\mathrm{pd}}^{+}{ }^{*}$, from the E1 or E2 input to the Q or $\overline{\mathrm{Q}}$ is 1.7 ns . These values are for a 1.0 mA output follower current (at R6 and R7) driving a fan-out of 1 . The asterisk at the E1 and E2 input denotes they are connected to an input follower which connects to the lower portion of the series-gated current tree. The current source is 1.0 mA which is formed by Q15 and R10. The bias voltages are the same as the Major Cells.



FIGURE 6. Interface Cell Schematic


The input followers, Q11 and Q12, have an input follower current of 0.5 mA . A diode, Q13, is placed in series with the input follower to insure that soft saturation cannot occur when interfacing to signals off the chip under worst-case conditions. The diode increases the propagation delay by $\sim 100 \mathrm{ps}$. Transistor Q14 is required to translate VBB' (due to the diode, Q13) with a current of 0.5 mA through resistor R9.

For the latch, Q and $\overline{\mathrm{Q}}$ are actually fed back to both sides of the differential amplifier, Q5 and Q6, in order to insure reliable operation. The logic equivalent shows only the Q output being fed back. Due to the feedback, a total of 1.0 mA of current flows through R4 and R5.

An output follower current of $0,0.5,1$ or 1.5 mA (except the Q output of I13 and I14 can be selected for $0,0.8,1.0$ or 1.8 mA ) may be selected in the CAD system. An output that is not used will not have a pulldown resistor. A 0.5 mA current can be used in noncritical delay paths.
The typical power dissipation, PD, specified in the Macrocell Library, does not include the output follower since different current values can be specified. The power dissipation of the output follower can be calculated by multiplying 5.2 volts times the output follower current.

## C. Output Cells



The Output Cells are located around the right half periphery of the array. The Output Cell is used to interface to logic outside the chip by providing 50 ohm and 25 ohm drive capability. The Output Cell Library provides macros with a similar logic capability as an Interface Cell (about $1 / 4$ the logic capability of the Major Cell).

Each Output Cell contains 15 transistors and 17 resistors as shown in Figure 8. These components are connected together on first layer metal to form logic functions with one full series-gated structure. Two partial series-gated structures can be formed in one cell for the transceiver macro functions.

Figure 9 shows a schematic of a typical Output Cell macro having a current source of 3.5 mA . An output (Y1) is available for driving all macro inputs except Major Cell macro inputs marked with an asterisk (with no circle around it). The Y1 output has a larger voltage swing since a tap resistor is not used in the Output Cell macros. The Y1 output load can be selected for $0,1.0$ or 2.0 mA .

The primary output of the Output Cell macros is labeled " $Y$ " and when it is used, it must be connected to the base of an output emitter follower located near the bonding pad. The $Y$ output cannot be connected to any macro input; however, the output at the bonding

pad can be connected to all macro inputs except Major Cell macro inputs marked with an asterisk (with no circle around it).

The O16 and O17 drivers are capable of driving 50 ohms to -2 volts with the $\mathrm{V}_{\mathrm{OL}}$ state in the cutoff mode ( $V_{\text {OL }}$ max $=-1.95$ volts). 024 and 025 are drivers that are capable of driving 25 ohms to -2.0 volts. The current source for the 25 ohm driver is 10.5 mA versus 7.0 mA for the O 16 driver. The Y output of the 25 ohm driver must be routed to pins that have two output emitter follower (OEF) transistors (the Y output is connected to the base of both transistors). Table 8, (page 51) shows the pins having two OEF transistors.

In Figure 9, note that a diode, Q6, is connected in series with the input follower at the " $A$ " input in order to insure that soft saturation cannot occur when interfacing to signals off the chip.

Resistors R2 and R3 in Figure 9 are used in all Output Cell macros having a series gated structure. A small current flows through these resistors to insure that there are no floating nodes and therefore minimizes switching noise when switching the lower portion of the cur-
rent tree (input A).
Figure 10 shows a schematic of the Transceiver Macro O16. The current source for the driver is 7 mA and the input follower is 1.3 mA . A diode is not placed in series with the input follower of the driver since it is not a series-gated function and soft saturation cannot occur. The output transistor Q6 is located near the bonding pad and not in the Output Cell. When the $Y$ output of the cell is connected to the bonding pad via the CAD system, the collector of Q4 is actually routed to the base of Q6 with the emitter connected to the bonding pad. The load resistor, R4, is placed outside the package. For the receiver, the current source is 3.5 mA . The output emitter follower current of the receiver can be selected for 0,1 , or 2.0 mA . Note that the Z output of the receiver can drive any macro input since the output has a reduced logic swing due to the Tap resistor, R8.
The fan-in for the output macros is shown in parenthesis in the Macrocell Library. Normally, the fan-in is 3 for the upper tree input and 1 for the lower tree input. An exception is the inputs of the driver where the fan-in is 2.


FIGURE 10. Schematic of Output Cell, 016 - TRANSCEIVER

## IV. LOGIC DESIGN CONSIDERATIONS

This manual contains all the information necessary to transform a system into logic designs utilizing the Macrocell Array. The performance of the design can also be estimated since worst case delays are also included.

The first step in the design process is to partition the system into blocks of logic. The number of I/O pins and the amount of logic in each block should be organized in order to determine the number of options required to implement the system. The ratio of the number of pins to the amount of logic required in each block will help in determining whether to use the MCA1200, the MCA600, or a combination of the two arrays.

## A. Pinouts

The pin assignments for the 68 -pin leadless and

72-pin Grid-Array packages are illustrated in Figure 11 for the MCA1200 and the MCA600. Two leadless options are available for the MCA1200. One option uses four $\mathrm{V}_{\mathrm{CCO}}$ pins, while the other option requires eight $\mathrm{V}_{\mathrm{CCO}}$ pins in order to reduce noise due to outputs switching simultaneously. (See section on Simultaneous Switching Noise for more details.) The ground for the output followers of the Output cells ( $\mathrm{V}_{\mathrm{CCO}}$ ) is separated from the ground for the rest of the logic ( $\mathrm{V}_{\mathrm{CC}}$ ). The current supplied to $\mathrm{V}_{\mathrm{CC}}$ is rather constant while the current supplied to $\mathrm{V}_{\mathrm{CCO}}$ changes when outputs are switching. The $V_{C C}$ and $V_{C C O}$ pins should be connected together to a good ground outside the package, similar to normal MECL 10 K grounding.

The signal pins are divided into two types: 1) I for input only, and 2) I/O for input or output, or both. The MCA600 can also be packaged in a 28 -pin or 40 -pin DIL ceramic package as shown in Figure 12. Pins having two transistors for 25 ohm outputs are listed in Table 8, page 51.
(a) MCA1200 ECL

## 48 M CELLS <br> 32 I CELLS <br> 260 CELLS <br> 8 POWER PINS <br> 34 INPUT PINS <br> 26 INPUT/OUTPUT PINS

## 4 EXTRA VCCO PIN OPTION IN 68-PIN LEADLESS PACKAGE (CASE 745B)

12 POWER PINS
32 INPUT PINS
24 INPUT/OUTPU
4 EXTRA VCCO
(b) MCA600ECL

## 12 POWER PINS <br> 28 INPUT <br> 18 INPUT/OUTPUT <br> 24 M CELLS <br> 25 I CELLS <br> 180 CELLS



(c) 72 -PIN GRID-ARRAY (MCA600ECL and MCA1200ECL)
See Figure 25 for ZONE locations PIN LOCATION

| PIN | ZONE | PIN | ZONE | PIN | ZONE |
| :---: | :--- | :--- | :--- | :--- | :--- |
| 1 | B1 | 25 | K5 | 49 | C11 |
| 2 | B2 | 26 | L6 | 50 | C10 |
| 3 | C1 | 27 | K6 | 51 | B11 |
| 4 | C2 | 28 | L7 | 52 | A10 |
| 5 | D1 | 29 | K7 | 53 | B10 |
| 6 | D2 | 30 | L8 | 54 | A9 |
| 7 | E1 | 31 | K8 | 55 | B9 |
| 8 | E2 | 32 | L9 | 56 | A8 |
| 9 | F1 | 33 | K9 | 57 | B8 |
| 10 | F2 | 34 | L10 | 58 | A7 |
| 11 | G1 | 35 | K11 | 59 | B7 |
| 12 | G2 | 36 | K10 | 60 | A6 |
| 13 | H1 | 37 | J11 | 61 | B6 |
| 14 | H2 | 38 | J10 | 62 | A5 |
| 15 | J1 | 39 | H11 | 63 | B5 |
| 16 | J2 | 40 | H10 | 64 | A4 |
| 17 | K1 | 41 | G11 | 65 | B4 |
| 18 | L2 | 42 | G10 | 66 | A3 |
| 19 | K2 | 43 | F11 | 67 | B3 |
| 20 | L3 | 44 | F10 | 68 | A2 |
| 21 | K3 | 45 | E11 | 69 | A1 |
| 22 | L4 | 46 | E10 | 70 | L1 |
| 23 | K4 | 47 | D11 | 71 | L11 |
| 24 | L5 | 48 | D10 | 72 | A11 |

NOTE: The 72 -Pin Grid-Array package provides 4 additional $\mathrm{V}_{\mathrm{CCO}}$ pins \#69, $70,71,72$ which connect to $V_{C C O}$ Pins $3,15,20$, and 66 on a buried layer ground plane.

FIGURE 11. Pin Assignments for 68-Pin Leadless and 72-Pin Grid-Array Packages


FIGURE 12. MCA 600ECL Macrocell Array Package Pin Assignments for the Ceramic Dil Packages

## B. Maximum Number of Drivers

The maximum number of 25 ohm driver macros ( 024 and 025) or transceiver macros ( 016 and 017) allowed per design option is 10 (five maximum in the upper half of the array and five maximum in the lower half). The maximum number of 50 ohm driver macros with $\mathrm{V}_{\mathrm{OL}}$ in the cut-off mode (018 and 019) allowed per design option is 18 (nine maximum in the upper half of the array and nine maximum in the lower half). Combination of the two above macro types allowed in the upper or lower half are $7,5,3$, or 1 maximum of 018 and 019 when mixed respectively with combinations of $1,2,3$, or 425 ohm driver or tranceiver macros. See Table 8, page 51 for details on CAD placement of the above mentioned output cell macros. The restrictions are required since these macros draw two to three times more current thus causing lower $\mathrm{VOH}_{\mathrm{OH}}$ levels (more negative) due to large $\mathrm{V}_{\mathrm{cc}}$ drops at the restricted locations.

## C. Input Pulldown Resistors

An optional input pull-down resistor ( $\approx 50 \mathrm{k} \Omega$ ) is located near each input (I) bonding pad for possible
connection. When connected, the input will be held in a logic low state. MECL 10K SSI/MSI logic has input pulldown resistors on all logic inputs. For the MCA1200, an additional 14 resistors are located at the I/O pins (pins $4,5,6,12,13,14,21,22,23,24,62,63,64$, and 65). For the MCA600, there are no resistors located at the $\mathrm{I} / \mathrm{O}$ pins.

## D. Input Compensation Network

An input compensation network is located next to each input (I) bonding pad for possible connections. An additional network is located next to $\mathrm{I} / 0$ pins 24 and 62 for the MCA1200.
The input compensation network consists of a 75 ohm resistor connected to the pad while the other side connects to the metal going to the input macros. The input compensation network also contains a $1.0 \mathrm{k} \Omega$ and a 1.3 pF capacitor connected in series with one end connected to $\mathrm{V}_{\mathrm{Cc}}$ and the other end connected to the 75 ohm resistor on the side going to the input macros. The input compensation network should be connected to the bonding pad if it is also connected to an
input follower (input marked with * for Inputs and Output Cell macros and $\circledast$ for Major Cell macros in Macrocell Library). Note that ${ }^{*}$ or $\circledast$ inputs do not require compensation networks when driven from an internal source. The compensation network insures that the real portion of the input impedance at the input pin will be positive. If the input pin goes to upper level inputs (inputs not having a *), a compensation network is not required since these inputs already have a positive real input impedance. The real portion of the input impedance does not normally go more negative than -10 ohms. In a transmission line environment, oscillation problems are minimized since the impedance of the driving circuitry is at least +10 ohms (with low inductance compared to nontransmission line environment). However, the compensation network should be used as indicated previously.

## E. Maximum Input Fan-In at Package Pins

When the input compensation network is connected, the maximum fan-in is 10 . When the input compensation network is not connected, the maximum fan-in is 30 . The primary reason for the limitation is to minimize the high state noise margin reduction to less than 20 mV .

## F. Package Pịns Connected to Macro Inputs

All inputs of Interface and Output macros can be connected to package pins. For Major Cell macros, upper level inputs and lower level inputs marked with a circle around the asterisk $(\circledast)$ are allowed to be connected to package pins. Input of Major Cell macros marked with an asterisk (with no circle around it) are not allowed to be connected to package pins.

## G. Package Pins Connected to Macro Outputs

It is not allowed to connect Interface or Major Cell macro outputs to package pins. Also, it is not allowed to connect the Y 1 or Z output of an Output Cell macro to a package pin since these are used to drive internal loads. The Y output of an Output Cell macro can be connected to an I/O pin by connecting the Y output to the base of output emitter follower near the bonding pad.

## H. Internal Connections

Outputs of Interface or Major Cell macros can be connected to any input of an Interface, Major, or Output Cell macro. For Output Cell macros, the Y1 output follows the same rules for package pins connected to macro inputs. The Y1 output can be connected to any input of an Interface or Output Cell macro. For Major Cell macros, upper level inputs and lower level inputs marked with a circle around the asterisk ( $\because$ ) are allowed to be connected to the Y1 output of the Output Cell macro.

The Y output of an Output Cell macro can only be
connected to the output emitter follower near the bonding pad. The output at the bonding pad can be connected to macro inputs following the same rules for package pins connected to macro inputs.

## I. Unused Inputs or Outputs

Unused outputs can be left floating unconnected. Unused inputs in the array will automatically be forced to a low voltage (logic " 0 ") by the CAD system (the input base is shorted to the emitter). There are no special provisions for providing a high voltage (logic "1") on an unused input. A logic " 1 " can be generated using a spare inverter from an Interface or Major Cell.

## J. Maximum Fan-out of Macro Outputs

The maximum fan-out should be limited to 15 due to ac delay considerations. The maximum dc fan-out is limited to 30 due to noise margin considerations.

For driving clock lines, it is recommended that the fan-out be limited to 10 or less with the driving gate having a 2.0 mA output follower current. For fan-outs of 5 or less, a 1.0 mA output follower current can be used, although a 2.0 mA current will result in better performance.

## K. Wire ORing

Outputs of Interface Cell macros, Major Cell macros, and internal outputs ( $\mathrm{Y} 1, \mathrm{Z}$ ) of Output Cell macros can be tied together to form a wired OR function. The total number of wire OR's allowed per wired OR function is 8, which must include the macro internal wire OR's. The number of internal wire OR's for each macro output is shown in the Macro Cell Library. Table 3 (in the performance Section) lists the propagation delay degradation due to wire OR's.
Collector dotting of the Y output from Output Cell macros is not allowed. However, a wire OR of two outputs from two Output Cell macros can be accomplished by connecting the Y outputs to separate output emitter followers sharing a common output pin (see Table 8, page 51). A wire OR of two outputs on different output pins must be performed outside the package.

## L. Designing Latches with Gates

When designing logic requiring latches, it is recommended that the designer use the latches and flip-flops in the library. As explained previously concerning the 113 latch (see Figure 7), the logic equivalent of the latch shows only the Q output being fed back. However, the actual circuit is implemented with Q and $\bar{Q}$ outputs fed back differentially to the input through separate emitter followers. This method eliminates race conditions caused by delay differences when switching the clock enable lines on the lower part of the current tree ( ${ }^{\text {in }}$ put). This insures reliable operations and superior noise margins compared to single-ended feedback.

The logic designer is not allowed to make latches out of gates in the MCA library using single-ended feed-
back as described below. As an example of a singleended feedback latch, the 2 to 1 MUX (H41) can be made into a latch similar to the logic equivalent shown for 113. This could be accomplished by tying the $Y$ output to the A1 input, using the A0 input as the data input, and using the SA input as a clock enable. Designing this type of latch is not allowed.

The logic designer is allowed to make a latch or flipflop out of gates if double feedback is a part of the design. However, the gates must use macros with upper level inputs only (no *inputs) and the outputs of the gates must not contain internal or external wire ORing. An example of an allowed design is when using H 01 to form a set/reset latch. The $Z$ output is connected to the $D$ input, the $Y$ output is connected to the $E$ input, A or B or C is the "set" input, and F or G is the "reset" input. Note that an indeterminate condition exists if the set and reset inputs are simultaneously switched from a high to low state. This is a normal condition for this type of flip-flop.

If a latch is needed with a number of data inputs, a latch in the library (such as H35) should be used with a gating function (such as M24) connected to the data input of the latch. If the designer needs a JK flip-flop, a J $\bar{K}$ flip-flop can be formed using $1 / 2$ of an H 41 and an H31. The flip-flop is made by connecting J to $\mathrm{A} \emptyset, \bar{K}$ to A1, Q of H31 to SA of H41, and Y of H41 to D of H31. If the designer needs a D flip-flop using the Interface Cells, I13 and 114 latches can be used to form the function.

## M. Power Limits for a Macrocell Design Option

For the MCA1200, the typical power per option must be between 2.0 and 4.5 watts. For the MCA600, the typical power per option must be between 1.0 and 3.0 watts. This power does not include the output emitter follower power of the Output Cells, or the bias driver power. The typical power per option is calculated by adding the typical power of all the macros (see Macrocell Library) used in the option plus the power of the output follower current selected for each macro output. The output follower power of the macro output is calculated by multiplying $\mathrm{V}_{\mathrm{EE}}$ ( -5.2 volts) times the selected output follower current.

## N. Calculation of Min/Max Power Dissipation

The worst case power of a design option due to process variations can be calculated as follows:

1. Calculate, Pm, the total typical macro power.
2. Calculate, Pi , the total typical power of the output follower current selected for each macro output.
3. The typical bias driver power, Pb , for the MCA1200 is 327 mW and for the MCA600 is 230 mW .
4. Calculate, Po , the total average power dissipation of the output emitter follower transistor driven by the Output Cell macro (Y output). For 50 ohm
terminations to -2 volts, the average power dissipation for the output transistor (not in the cutoff mode of -2.0 volts) is 15 mW . For the driver in the cutoff mode ( $\mathrm{V}_{\mathrm{OL}}=-2.0$ volts), the power dissipation of the output transistor is 10 mW for a 50 ohm load and 20 mW for a 25 ohm load.
Maximum Power $=1.25(\mathrm{Pm}+\mathrm{Pi}+\mathrm{Pb})+\mathrm{Po}$
Minimum Power $=0.75(\mathrm{Pm}+\mathrm{Pi}+\mathrm{Pb})+\mathrm{Po}$

## O. Voltage Levels

All input and output levels (including input thresholds) of the Macrocell Array are compatible with MECL 10K, MECL 10KH, MECL 10800, and MECL III families over the temperature range. In addition, the Macrocell Array is voltage-compensated so that it can be operated over a range of $\mathrm{V}_{\mathrm{EE}}=-4.68$ volts to -5.72 volts with little change in performance. The typical voltage tracking rates are:

1) $\Delta \mathrm{V}_{\mathrm{OHV}}=10 \mathrm{mV} /$ volt
2) $\Delta V_{B B V}=20 \mathrm{mV} /$ volt
3) $\Delta \mathrm{V}_{\mathrm{OLV}}=60 \mathrm{mV} / \mathrm{volt}$

The output levels and input thresholds are the same for devices that have the same ambient temperature with recommended heat sink and air flow even though the junction temperature of the devices can be different. This is partly accomplished in the design of the bias driver. The bias driver is designed to automatically adjust the bias voltages according to the current being drawn through the $\mathrm{V}_{\mathrm{Cc}}$ pin. If part A uses one watt (the junction temperature will be $35^{\circ} \mathrm{C}$ at $25^{\circ} \mathrm{C}$ ambient) and part $B$ uses five watts (the junction temperature will be $75^{\circ} \mathrm{C}$ at $25^{\circ} \mathrm{C}$ ambient), the following voltages would result:

|  | PART A | PART B |
| :--- | :---: | :---: |
| V $_{\text {BB }}$ | -1.2806 | -1.2790 |
| VBB | -2.0639 | -1.9701 |
| V $_{\text {CS }}$ | -3.9812 | -4.0468 |
| V $_{\mathrm{OH}}$ | -0.9296 | -0.9146 |
| V $_{\mathrm{OL}}$ | -1.7343 | -1.7466 |

As can be seen above, the voltages remain fairly constant even though the difference in the junction temperature is large. These voltages also remain constant for two identical arrays from different lots. For instance, part $B$ of lot 1 may dissipate 3.875 watts minimum and part $B$ from lot 2 may draw 6.125 watts maximum.

In conclusion, the junction temperature differentials due to variations in IEE are taken care of as standard design practice in the design of every MECL device. The parametric voltage levels (such as $\mathrm{V}_{\mathrm{OHA}}, \mathrm{V}_{\mathrm{OLA}}$, $\mathrm{V}_{\text {IHA }}$, and $\mathrm{V}_{\text {ILA }}$ ) which specify noise margin are specified over temperature and include variations in IEE, $\theta J A$, and output power. These levels are specified for the Macrocell Array when using the recommended heat sink and air flow. See Section M of the Appendix (the MECL Macrocell Library) for table listing the DC specifications over temperature for the Macrocell Array.

## P. Noise Margins

The worst-case noise margins guidelines (NM) for the Macrocell Array over temperature ( 0 to $70^{\circ} \mathrm{C}$ ambient) for a $\mathrm{V}_{\mathrm{EE}}=-5.2$ volts are $\mathrm{NMhigh}=125 \mathrm{mV}$, NMIow $=155 \mathrm{mV}$. These values assume that the recommended heat sink and air flow are used. The $\mathrm{V}_{\mathrm{EE}}$ regulation and the ambient temperature differentials between packages will reduce these numbers slightly.

Table 2 shows a tabulation of noise margins (using typical tracking rates) for a $10^{\circ} \mathrm{C}$ ambient temperature differential between packages combined with power supply regulation of $\pm 2 \%, 0$ to $5 \%$, and $\pm 5 \%$. With a 1000 lfpm of air flow, a temperature differential of $10^{\circ} \mathrm{C}$ is realistic.

When the Macrocell Array is used, power supply regulation has a negligible effect on noise margins. It is interesting to note that it is actually possible to gain noise margin when intermixing the voltage-compensated Macrocell Array and MECL 10K.

## Q. Internal Voltage Levels

The output voltage levels of the Interface, and Major Cell macros (and receivers of Output Cell macros) are as follows for inputs at $\mathrm{V}_{\text {IHA }}(\min )$ and $\mathrm{V}_{\text {ILA }}(\max )$ at $25^{\circ} \mathrm{C}$ with recommended heat sink and air flow.

| OUTPUT <br> FOLLOWER <br> Current (mA) | $\mathbf{V O H}_{\text {OH }}$ <br> (volts) | VOL <br> (volts) |
| :---: | :--- | :---: |
| 2.0 | -1.0 | -1.64 |
| 1.0 | -0.975 | -1.62 |
| 0.5 | -0.95 | -1.6 |

Note that the internal output voltage swing is smaller than the external output voltage swing. The input threshold voltage is the same as specified for MECL

10 K of $\mathrm{V}_{\text {IHA }}(\min )=-1.105$ volts and $\mathrm{V}_{\text {ILA }}$ (max) $=-1.475$. The reason for the smaller swing is to maintain high-speed operation.
As discussed in the previous section, noise margin between chips in a system is determined by the voltage regulation (line drops) and temperature differentials. However, on the chip, the temperature is constant with essentially $0^{\circ} \mathrm{C}$ temperature differential. Each of the macro functions on the chip have the same value of power supply voltage (due to common mode on the chip) regardless of the external power supply regulation. Therefore, the noise margin for the internal voltage swing is:

$$
\begin{aligned}
& \mathrm{S}: \\
& \mathrm{NMH}=1105-1000=105 \mathrm{mV} \\
& \mathrm{NML}=1600-1475=125 \mathrm{mV} \\
& \text { at } \mathrm{V}_{\mathrm{EE}}=-5.2 \mathrm{~V}
\end{aligned}
$$

The noise margins get larger for $\mathrm{V}_{\mathrm{EE}}>5.2$ volts. If $\mathrm{V}_{\mathrm{EE}}=-5.2 \mathrm{~V} \pm 5 \%$ ( $\mathrm{V}_{\mathrm{EE}}$ will get as low as -4.96 volts), then the internal noise margins will typically be reduced slightly to $\mathrm{NMH}=96 \mathrm{mV}$ and $\mathrm{NML}=$ 121 mV .
The short line length of interconnections internal to the chip eliminates the need for transmission lines. In general, internal noise immunity will be greater than the noise immunity between chips in a system.

The output voltage swing for the Y1 output of the Output Cell macros is larger than the internal voltage swing of the other macros. The reason is that the $Y$ output of the output cell must be 10K voltage compatible so the voltage at the base of the output emitter follower has a larger swing. If the $Y$ output is loaded with 50 ohms to -2.0 volts, the Y 1 output levels are $\mathrm{V}_{\mathrm{OH}}=-0.90$ volts and $\mathrm{V}_{\mathrm{OL}}=-1.7$ volts. If the Y output is not connected on chip, the Y1 output levels are $\mathrm{V}_{\mathrm{OH}}=0.83$ volts and $\mathrm{V}_{\mathrm{OL}}=-1.7$ volts. The noise margin for the Y 1 output is larger than the number indicated above, due to the larger voltage swing.

TABLE 2. - Noise margin guidelines (in millivolts) for MECL 10K and the 10K MACROCELL ARRAY. For an ambient temperature differential of $10^{\circ} \mathrm{C}$ between packages.

| CONDITION |  | $\begin{gathered} \pm 2 \% \text { REGULATION } \\ -5.304 \leqslant V_{E E} \leqslant-5.096 \mathrm{~V} \\ \hline \end{gathered}$ | $\begin{gathered} 0 \text { to }+5 \% \text { REGULATION } \\ -5.46 \leqslant V_{E E} \leqslant-5.2 V \\ \hline \end{gathered}$ | $\begin{gathered} \pm 5 \% \text { REGULATION } \\ -5.46 \leqslant V_{E E} \leqslant-4.94 \mathrm{~V} \end{gathered}$ |
| :---: | :---: | :---: | :---: | :---: |
| MECL 10K Driving MECL 10K | $\mathrm{NMH}_{\mathrm{H}}$ NM | $\begin{array}{r} 96 \\ 108 \end{array}$ | $\begin{aligned} & 109 \\ & 111 \end{aligned}$ | $\begin{aligned} & 70 \\ & 46 \end{aligned}$ |
| MACROCELL ARRAY Driving MACROCELL ARRAY | $\begin{aligned} & \mathrm{NM}_{\mathrm{H}} \\ & \mathrm{NM} \mathrm{~L}^{2} \end{aligned}$ | $\begin{aligned} & 109 \\ & 140 \\ & \hline \end{aligned}$ | $\begin{aligned} & 110 \\ & 144 \\ & \hline \end{aligned}$ | $\begin{aligned} & 105 \\ & 128 \end{aligned}$ |
| MECL 10K Driving MACROCELL ARRAY | $\mathrm{NM}_{\mathrm{H}}$ <br> $\mathrm{NM}_{\mathrm{L}}$ | $\begin{aligned} & 109 \\ & 121 \end{aligned}$ | $\begin{aligned} & 109 \\ & 144 \end{aligned}$ | $\begin{array}{r} 103 \\ 79 \end{array}$ |
| MACROCELL ARRAY Driving MECL 10K | $\mathrm{NM}_{\mathrm{H}}$ <br> $N M_{L}$ | $\begin{array}{r} 97 \\ 128 \end{array}$ | $\begin{aligned} & 110 \\ & 111 \end{aligned}$ | $\begin{aligned} & 72 \\ & 95 \end{aligned}$ |

[^0]
## V. PERFORMANCE GUIDELINES (not specification limits)

## A. Input Current

The maximum input current (at VIH max) at the input pin can be found by adding the following:

1. Multiply $50 \mu \mathrm{~A}$ times the total fan-in.
2. Add $150 \mu \mathrm{~A}$ if the $50 \mathrm{k} \Omega$ pull-down resistor is connecied to the bonding pad on the chip.
The minimum input current (at $\mathrm{V}_{I L} \mathrm{~min}$ ) is $0.5 \mu \mathrm{~A}$ when the input pull-down resistor is connected to the bonding pad. In Final Test, this measurement insures that the resistor is connected. There is no test for minimum input current if the 50 k input pull-down resistor is not used.

## B. I/O Capacitance

The maximum capacitance at the I/O pin can be found by adding the following:

1. Multiply 1.0 pF times the total fan-in.
2. Add 2.5 pF for the package, bonding wire and pad capacitance. Use 8.0 pF for 28/40-pin package.
3. Multiply 0.008 pF times the total metal length in mils from the input pin to the macro inputs.
4. Add 1.0 pF if the input compensation network is connected.
5. If the input pin is also driven by an output emitter follower (OEF) from an Output Cell, then 3.0 pF must be added for each OEF connected. A 25 ohm driver macro connects two OEFs to the I/O pin.
6. If a socket is used, add the capacitance specified by the socket manufacturer. The socket capacitance is about 1.5 pF for most sockets.

## C. External Degradation Due to Input Capacitance

When a signal drives an input to the MCA with transmission lines using parallel termination, the signal will be degraded due to the I/O pin capacitance. The equations for the maximum propagation delay and rise time degradation at the I/O pin are:

```
\Deltatpd = . 5 Z CC (For transmission line)
\Deltatr =. . 55 ZoC for C< 10 pF
tr = . 6 ZoC for 10\leqslantC<50 pF
```

Where ZO is the characteristic impedance of the transmission line and C is the total capacitance at the I/O pin (see Section B above). For Series terminated lines, the delay times are twice as long as the parallel terminated lines.

## D. Propagation Delay Degradation of the Input Macro Due to Rise Time and Voltage Skew at the I/O Pin

When external inputs drive an input pin to the array, the rise and fall times should be 1 ns ( 20 to $80 \%$ ) in order to meet the propagation delay specified in the Macrocell Library. Although the driving source may provide a signal of 1 ns rise and fall times, the capacitance at the end of the transmission line (see Section C) will degrade the signal. For each nanosecond, increase above 1 ns in the rise or fall time at the input pin of the Macrocell Array, 175 ps delay degradation should be added to the input macro. This assumes that the $50 \%$ point of the input signal is not skewed by more than $\pm 20 \mathrm{mV}$ of nominal $\mathrm{V}_{\mathrm{BB}}$. For an ambient temperature of $25^{\circ} \mathrm{C}$, the nominal $\mathrm{V}_{\mathrm{BB}}=-1.3$ volts. Over temperature, $\mathrm{V}_{\mathrm{BB}}$ changes typically $+1.1 \mathrm{mV} /{ }^{\circ} \mathrm{C}$. The propagation delay degradation, in picoseconds, due to the rise or fall time of the input signal being larger than 1 ns is:
$\Delta \operatorname{tpd}($ Rise time $)=0.175\left(\mathrm{t}_{\mathrm{r}}-1000\right)$ where $\mathrm{t}_{\mathrm{r}}$ is the 20 to $80 \%$ rise or fall time at the I/ O pin in picoseconds.

If the $50 \%$ point of the input signal is skewed by more than $\pm 20 \mathrm{mV}$ from the switching point $\left(\mathrm{V}_{\mathrm{BB}}\right)$ of the Output Macro, inaccurate propagation delay measurements can result when the measuring equipment uses the $50 \%$ point of the input and output signals as the reference point. When the input signal is skewed negative, the propagation delay will appear larger on the rising edge and shorter on the falling edge. The propagation delay change (in picoseconds) due to the input signal being skewed can be calculated using the following equation:
$\Delta$ tpd (voltage skew) $= \pm 2.1\left(\Delta \mathrm{~V}\right.$ skew) $\mathrm{t}_{\mathrm{r}}$ Where $t_{r}$ is the 20 to $80 \%$ rise (or fall) time of the input at the $1 / O$ pin in nanoseconds, $\Delta \mathrm{V}$ skew is the amount of voltage difference in millivolts between the $50 \%$ point of the input signal and the actual $\mathrm{V}_{\mathrm{BB}}$ voltage.

## E. Propagation Delay Degradation of the Input Macro Due to Metal Resistance from the Input Pin to the Macro

Metal Resistance from the I/O pin to the input macro can cause the degradation of the rise and fall time due to the capacitance of the metal and the capacitance due to fan-in. If the resistance of the metal was 0 ohms, then the rise and fall times at the I/O pin would be about the same as at the input macro. However, the resistance of first metal is $0.2 \mathrm{ohms} / \mathrm{mil}$, while the resistance of second metal is $0.062 \mathrm{ohms} / \mathrm{mil}$. The following equations should be used for calculating the degradation due to metal and fan-in:

$$
\begin{aligned}
& \Delta \mathrm{t}_{\mathrm{pd}} \text { (input metal) }=0.4 \mathrm{ps} / \mathrm{mil} \\
& \Delta \mathrm{t}_{\mathrm{pd}}(\text { fan-in) }=20 \mathrm{ps} / \mathrm{fan}-\mathrm{in} \\
& \text { These numbers are added together to find } \\
& \text { the total degradation. }
\end{aligned}
$$

## F. Input Compensation Network and Input Degradation

The input compensation network is discussed in Section IV-D, page 14.

Since the input compensation network places 75 ohms at the input pad and in series with the metal going to the input macro, the rise and fall times are degraded as indicated in Section E. The following equations should be used for calculating the degradation due to metal and fan-in when the input compensation network is connected.

$$
\begin{aligned}
& \Delta \text { tpd (input metal) }=1 \mathrm{ps} / \mathrm{mil} \\
& \Delta \text { tpd }(f a n-\mathrm{in})=50 \mathrm{ps} / \mathrm{fan}-\mathrm{in}
\end{aligned}
$$

## G. Delay Due to Package and Socket

The Interface and Major Cell macros in the Macrocell Library have the propagation delays specified from the input to the output of the macro for a fanout of 1 and does not include any delay due to the package or socket. For the Output Cell macros, the specified delay includes the delay of the packages at the output only. The delay of the package and the socket is mainly due to the physical length of the pins involved. The following delays for the package and socket should be added where appropriate:

$$
\begin{aligned}
& \Delta \text { tpd (68-pin package })=75 \mathrm{ps} \\
& \Delta \text { tpd }(68-\text { pin AMP Surface to Surface Socket }) \\
& =100 \mathrm{ps}
\end{aligned}
$$

If the socket is used, the above numbers should be added to the delay path at inputs while only the socket delay needs to be added for outputs.

## H. Simultaneous Switching Delay

The $\mathrm{V}_{\mathrm{CCO}}$ pins on the array provide a ground for the ( 50 ohm and 25 ohm drive) output emitter followers (OEF's) of the output macros. These pins provide the switching current to the outputs. The current supplied to $\mathrm{V}_{\mathrm{CC}}$ is rather constant while the current supplied to $V_{\mathrm{CCO}}$ changes when outputs are switching. The $\mathrm{V}_{\mathrm{CC}}$ and $\mathrm{V}_{\mathrm{CCO}}$ pins should be connected together to a good ground outside the package, similar to normal MECL 10K grounding. Bypass capacitors should be used near the load resistors in order to supply the switching current.

For the MCA1200 with four $\mathrm{V}_{\text {CCO }}$ Pins, simultaneous switching of the outputs can cause a delay penalty of 1 ns (Max) that should be added to the output delay when a socket such as the AMP surface to solder tail is used.

If Berg clips are used, a 750 ps (Max) delay penalty should be added to the output delay. The reason for the delay penalty is due to the inductance of the $\mathrm{V}_{\mathrm{CCO}}$ pin of the package and socket which limits the response time of the bypass capacitor in supplying the switching current.

For the MCA1200 with eight $\mathrm{V}_{\mathrm{CCO}}$ pins and the MCA600 in the 68-pin package, a delay penalty of 750 ps should be used with the AMP surface to solder tail socket and 650 ps with Berg clips.

## I. Simultaneous Switching Noise

When switching all the outputs on a $\mathrm{V}_{\mathrm{CCO}}$ pin except one, a noise pulse of about 2 ns wide is coupled to the non-switched outputs due to cross-talk and lead inductance.

For the MCA1200 with four VCCO pins, the maximum noise amplitude is typically less than 200 mV (175 mV if berg clips are used) with no restrictions on the number of outputs switching simultaneously. The typical ac noise required to switch a latch in the macrocell array is 450 mV , giving a margin of 250 mV . This noise margin appears to be adequate in a well-designed system.

For the MCA1200 with typically eight $V_{\text {CCO }}$ pins or the MCA600 in the 68-pin package, the maximum noise amplitude is typically less than 150 mV ( 130 mV if berg clips are used). The noise amplitude can be reduced by $25 \%$ if driver macros (with $\mathrm{V}_{\text {OL }}$ in the cutoff mode) are not used. Also, the noise amplitude can be reduced by limiting the number of outputs switching simultaneously on a common $\mathrm{V}_{\mathrm{CCO}}$ pin. This can be accomplished by equally distributing the outputs on the $\mathrm{V}_{\mathrm{CCO}}$ pins and using some of the pins as inputs.

Again, the noise margin is adequate in a well-designed system. Of primary concern to the system designer is to make sure that the clock lines of flip-flops and latches are designed with the considerations noted above.

## J. Metal and Fanout Degradation

The metal interconnect between macros in the array represents a line capacitance ( $0.008 \mathrm{pF} /$ mil maximum for the average of first and second metal) to the driving gate. This line capacitance primarily affects the fall time. Worst case curves are shown in Figures 13 through 19 for metal and fan-out degradation. Worst case includes process tolerances, temperature, and power supply variations. The first and second metal lengths are combined since their delays due to fan-out are approximately the same. The total length of the metal interconnect between the driver output and all the inputs should be used for the metal length in the degradation curves.

It is recommended that a 2.0 mA output follower current be used in critical delay paths. In order to save power, a 1.0 mA follower current can be used in critical paths where fan-outs are 3 or less and metal lengths are less than 150 mils. An 0.5 mA follower current can be used to save power on non-critical delay paths.

The maximum fan-out should be limited to 15 due to ac delay considerations. The maximum DC fan-out is limited to 30 due to noise margin considerations.

An analysis of some of the metal lengths in several MCA options was performed. The results showed that the metal length can be approximated by knowing the number of connections between macro cells. If the output of one cell is connected to another cell, the number of connections is two. If the output of one cell is connected to two other cells, the number of connections is three. More than one connection in the same cell is still counted as one connection. Multiplying 40 mils times the number of connections will give an average line length. This number can be used with the curves (Figures 13 through 19) to estimate worst case delays in a logic design before it is actually implemented into an MCA option. NOTE: This is an average estimate only. The actual line length after the layout is completed can be calculated using a program on the CAD system called FOIL. Also, a program called ACMCASIM can be used to calculate maximum input to output delays.

An example can be shown to illustrate the use of the curves shown in Figure 13 through 19. Assume that a 4 to 1 MUX (M36) is driving a fan-out of 5 and the total number of connections is 6 . From the "rule of thumb" above, this represents a metal length of 240 mils. For a 2.0 mA follower, Figure 14 shows that the delay degradation is 450 ps. For a 1.0 mA follower, Figure 17 shows a delay degradation of 1600 ps . The propagation delay shown in the Macrocell Library for the data input to output driving a fan-out of 1 is 1.4 ns . Therefore, the total falling edge delay for a fan-out of 5 with 240 mils of metal is 1.85 ns for a 2.0 mA follower and 3.0 ns for a 1.0 mA follower. This illustrates the advantage of using a 2.0 mA follower current for decreasing the falling edge delay. However, note that the rising edge delay (Figure 13) increases by 250 ps for a 2.0 mA follower from 1920 ps to 2170 ps.

## K. Wire ORing

Outputs of Interface Cell macros, Major Cell macros, and internal outputs ( $\mathrm{Y} 1, \mathrm{Z}$ ) of Output Cell macros can be tied together to form a wired OR function. The total number of wire OR's allowed per wired OR function is eight which must include the macro internal wire OR's (internal wire OR's are listed in the Macrocell Library).

Wire ORing of internal macro outputs will cause some degradation which should be added to the propagation delay specified in the Macrocell Library. The propagation delay degradation for the output falling, tpd - is a maximum of

$$
\begin{aligned}
& \Delta \mathrm{tpd}-=(20 \mathrm{ps}) \times \text { (total number of wire } \\
& \text { OR's) }
\end{aligned}
$$

This degradation is small since the delay is due to a very small capacitance associated with the additional output device on the line. The propagation delay for the output rising, tpd + , is much larger as shown in Table 3. When two macro outputs are wire ORed and both are in the "low" state, one output could be sup-
plying more current to the load resistors than the other output (called current hogging). When the output that is supplying the smallest amount of current switches to the "high" state, it must now supply all of the current resulting in the additional delay shown in Table 3. The Table also shows the allowable combination of the number of wire OR's versus the required total output follower current.

The minimum output follower current allowed when wire ORing macros is 1.0 mA while the maximum is 2.0 mA . A 1.0 mA output follower can use up to four wire OR's, 1.5 mA up to six wire OR's, and 2.0 mA up to eight wire OR's.
As an example, suppose that the $Y$ output of four M36's must be wire OR'ed. From the Macrocell Library, M36-Y already has two wire OR's internally. From Table 3, a 2.0 mA output follower current ( 0.5 mA at each M36-Y output) must be used and a 600 ps delay must be added on the rising edge of the output. For the falling edge delay, $160 \mathrm{ps}(8 \times 20 \mathrm{ps})$ must be added.
If the $Y$ outputs of two M36's are wire OR'ed, the total number of wire OR's is four. A 1.0 mA or 2.0 mA current can be chosen resulting in a rising delay of 250 ps or 400 ps , respectively. The falling delay is 80 ps . For large fanouts and large metal runs, it is usually better to choose a 2.0 mA follower current in order to reduce the falling edge delay.

If the Y output of two M20's are wire OR'ed, the total number of wire OR's is eight. Thus, a 2.0 mA follower current must be used resulting in a 600 ps rising edge delay and 160 ps falling edge delay.

NOTE: The wire OR delay is only used for macro outputs that are externally wire OR'ed together. The wire OR delay is not added to the delay path for a macro output having no external wire OR connections, although internal wire OR's may exist.

TABLE 3 - Maximum Delay Degradation Guidelines for Output Rising, $\Delta$ tpd + , versus the Number of Wire OR's and Output Follower Current.

| Total Output <br> Follower <br> Current (mA) | $\Delta$ Total + in ps |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | $\mathbf{2}$ | $\mathbf{3}$ | $\mathbf{4}$ | $\mathbf{5}$ | $\mathbf{6}$ | $\mathbf{7}$ | $\mathbf{8}$ |
|  | 150 | 200 | 250 | - | - | - | - |
|  | 225 | 275 | 325 | 375 | 425 | - | - |
|  | 300 | 350 | 400 | 450 | 500 | 550 | 600 |

NOTE: The total number of wire OR's must include the internal wire OR's in each macro.

## L. Minimum Propagation Delay

The minimum propagation delay guideline for Major Cell and Interface Cell macros is $40 \%$ of the maximum specified delay, while the guideline for Output Cell macros is $25 \%$ of the maximum specified delays. An exception to this rule is a Major Cell macro having an

FIGURE 13. RISING EDGE (METAL LENGTH AND FAN-OUT) PROPAGATION DELAY DEGRADATION FOR 0.5, 1.0, 1.5, 1.8, AND 2.0 mA OUTPUT FOLLOWER CURRENT


NOTES: 1. Add 250 ps if 2.0 mA is used.
2. Add 200 ps if 1.8 mA is used.
3. Add 125 ps if 1.5 mA is used.

FIGURE 14. FALLING EDGE (METAL LENGTH AND FAN-OUT) PROPAGATION DELAY DEGRADATION FOR 2.0 mA OUTPUT FOLLOWER CURRENT


NOTE: Subtract 250 ps when 2.0 mA is used.

FIGURE 15. FALLING EDGE (METAL LENGTH AND FAN-OUT) PROPAGATION DELAY DEGRADATION FOR 1.8 mA OUTPUT FOLLOWER CURRENT


NOTE: Subtract 200 ps when 1.8 mA is used.

FIGURE 16. FALLING EDGE (METAL LENGTH AND FAN-OUT) PROPAGATION DELAY DEGRADATION FOR 1.5 mA OUTPUT FOLLOWER CURRENT


NOTE: Subtract 125 ps when 1.5 mA is used.

FIGURE 17. FALLING EDGE (METAL LENGTH AND FAN-OUT) PROPAGATION DELAY DEGRADATION FOR 1.0 mA OUTPUT FOLLOWER CURRENT

internal wire OR of 3 or 4 . For these macros, $30 \%$ of the specified maximum delay should be used for both outputs. The minimum delay time due to metal length and fan-out can be calculated by multiplying the max-

FIGURE 18. FALLING EDGE (METAL LENGTH AND FAN-OUT) PROPAGATION DELAY DEGRADATION FOR 0.8 mA OUTPUT FOLLOWER CURRENT


FIGURE 19. FALLING EDGE (METAL LENGTH AND FAN-OUT) PROPAGATION DELAY DEGRADATION FOR 0.5 mA OUTPUT FOLLOWER CURRENT

imum delay by $25 \%$. The maximum macro delay times can be found in the Macrocell Library. It should be noted that the minimum delay times occur at $0^{\circ} \mathrm{C}$ ambient temperature and assumes thermal equilibrium has been established.

To calculate the minimum delay between an input and output pin, the shortest delay path must be used in the calculation. Multiplying $25 \%$ times the maximum delay specified between an input and output pin does not guarantee a minimum delay.

## M. On-Chip Propagation Delay Skew

Within the MCA chip, the guideline for difference in propagation delay for identical Interface Cell and Major Cell macros that are electrically adjacent is 100 ps if the inputs to these cells are driven from the same driving source. However, the delay difference due to metal and fan-out at the output of these cells must be taken into consideration. Electrically adjacent cells share the same $V_{C C}$ and $V_{E E}$ bus and bias driver. For the same conditions above for Output Cell macros, the delay difference guideline is 300 ps .

For the MCA1200ECL, electrically adjacent cells are cells in the same row in columns $1 \& 2$ and columns 5 \& 6 (refer to Figure 3a.). For instance, cell at location 11 is adjacent to cell 12 , cell 15 is adjacent to 16 , etc. Note that cell 12 is not adjacent to cell 15. For the MCA600ECL, electrically adjacent cells are cells in the same row in columns $1 \& 2$ and columns $3 \& 4$ (refer to Figure 3b.). Also, the A and B of the same cell location are adjacent. For instance, interface cell at locations 10A and 10B are adjacent, half cell at locations 11A and 11B are adjacent.

The estimated maximum delay spread across the MCA chip can be calculated as follows:

1. For the macrocell delay spread, multiply the maximum delay by $25 \%$.
2. For the metal and fan-out delay spread, multiply the maximum delay by $40 \%$.

As an example, assume two different macros are specified with a delay of 1.2 ns and each has a metal and fan-out delay of 500 ps . Then, the maximum on-chip delay spread for the macro delay is 300 ps ( 1.2 ns x $25 \%$ ) and for the metal and fan-out delay is 200 ps ( $500 \mathrm{ps} \times 40 \%$ ) for total delay spread of 500 ps . Thus, one macro plus the associated metal and fan-out delay could be a maximum of 1.7 ns under worst case conditions, while the other macro (on the same chip) plus the associated metal and fan-out delay would be 1.2 ns minimum. The minimum delay for any chip can be calculated from Section L. The minimum delay is 0.605 ns ( $1.2 \mathrm{~ns} \times 40 \%+0.5 \mathrm{~ns} \times 25 \%$ ). Therefore, one macro plus the associated metal and fan-out could be a minimum of 0.605 ns under worst case conditions while the other macro (on the same chip) plus the associated metal and fan-out delay would be 1.105 ns maximum.

## N. Setup and Hold Time Calculations

The worst case setup and hold times (minimums) for the flip-flop and latch macros are specified in the Macrocell Library. In order to calculate the setup and hold times for the data at the package pins, the maximum and minimum propagation delays for the data path and the clock path to the flip-flop or latch macro must be calculated.

The minimum setup time is the amount of time the data must be present at the data input pin before the latching edge of the clock at the clock input pin in order to insure the data is latched properly. The minimum hold time is the amount of time the data must remain unchanged at the data input pin after the latching edge of the clock at the clock input pin in order to insure the data will remain valid.

In general, the minimum setup time for a data input, $\mathrm{t}_{\mathrm{s}} \operatorname{Min}$ (data pin), can be calculated by adding the setup time specified for the flip-flop or latch macro $\mathrm{t}_{\text {setup }}$ (macro), to the maximum data path delay, $\mathrm{t}_{\mathrm{pdMax}}(\mathrm{DP})$, and then subtracting the minimum clock path delay. The hold time for a data input, $\mathrm{t}_{\mathrm{H}}$ Min (data pin), can be calculated by adding the hold time specified for the flip-flop or latch macro, tHOLD (macro), to the maximum clock path delay, tpdMax (CP), and then subtracting the minimum data path delay.

The on-chip delay spread (see Section M) between the clock and data inputs can be used in the calculations. The following equations are derived for calculating the minimum setup and hold times, taking into account the minimum propagation delay (Section L)
and the on-chip propagation delay skew (Section M).

```
If \(\mathrm{t}_{\mathrm{pdMax}}(\mathrm{DP}) \geqslant \mathrm{t}_{\mathrm{pdMax}}(\mathrm{CP})\), then:
    (1) \(\mathrm{t}_{\mathrm{s} M i n}(\) DATA PIN \()=\mathrm{T}_{\text {SETUP }}(\mathrm{MACRO})+\mathrm{t}_{\mathrm{pdMax}}(\mathrm{DP})\)
        - \(0.6 \mathrm{t}_{\mathrm{pdMax}}\) (CP MFO) -
        \(0.75 \mathrm{t}_{\mathrm{pdMax}}(\mathrm{CP}\) MAC).
    (2) \(\mathrm{thMin}(\) DATA PIN \()=\) thold (MACRO) +
        \(0.65 \mathrm{t}_{\mathrm{pdMax}}(\mathrm{CP})-0.25 \mathrm{t}_{\mathrm{pdMax}}(\mathrm{DP}\) MFO) -0.4
        \({ }^{\mathrm{t} p d M a x}\) (DP MAC).
If \(\mathrm{t}_{\mathrm{pdMax}}(\mathrm{DP})<\mathrm{t}_{\text {pdMax }}\) (CP), then:
    (3) \(\mathrm{t}_{\text {sMin }}\) (DATA PIN) \(=\mathrm{t}_{\text {SETUP }}(\mathrm{MACRO})+0.65\)
        \(\mathrm{t}_{\mathrm{pdMax}}\) (DP) \(-0.25 \mathrm{t}_{\mathrm{pdMax}}(\mathrm{CP}\) MFO) -0.4
        \(t_{\text {pdMax (CP MAC) }}\).
        (4) \(\mathrm{t}_{\text {MMin }}(\) DATA PIN \()=\mathrm{t}_{\text {HOLD }}(\) MACRO \()+\mathrm{t}_{\text {pdMax }}(\) (CP)
        \(-0.6 \mathrm{t}_{\mathrm{pdMax}}\) (DP MFO) -
        \(0.75 \mathrm{t}_{\mathrm{pdMax}}\) (DP MAC).
```

where,
$t_{\text {pdMax }}(\mathrm{DP})$ is the maximum data path delay from the
data input pin to the data input of the flip-flop or latch
macro.
$t_{\text {pdMax }}(\mathrm{CP})$ is the maximum clock path delay from the clock input pin to the clock input of the flip-flop or latch macro.
${ }^{\text {tpdMax }}$ (CP MFO) is the maximum delay due to the metal and fan-out in the clock path.
$t_{\text {pdMax }}(C P$ MAC) is the maximum delay due to the macros in the clock path.
$\mathrm{t}_{\mathrm{pdMax}}$ (DP MFO) is the maximum delay due to metal and fan-out in the data path.
$t_{\text {pdMax }}(\mathrm{DP}$ MAC) is the maximum delay due to the macros in the data path.

It should be noted that when calculating the minimum setup time for a data register, the longest data path and the shortest clock path should be used for the calculation. For the minimum hold time, the shortest data delay path and the longest clock path should be used.

Example: Suppose an MCA option has an ALU output driving a data register composed of H31's. To calculate the minimum setup time for the data, the longest data path to the register must be used. In this case, a binary addition operation from the least significant data bit to the most significant sum output of the ALU produces the longest delay path.

> For this condition, $\mathrm{t}_{\mathrm{pdMax}}(\mathrm{DP})=12.4 \mathrm{~ns}, \mathrm{t}_{\mathrm{pdMax}}(\mathrm{DP} \mathrm{MAC})$ $=7.9 \mathrm{~ns}, \mathrm{t}_{\mathrm{pdMax}}(\mathrm{DP} \mathrm{MFO})=4.5 \mathrm{~ns}, \mathrm{t}_{\mathrm{pdMax}}(\mathrm{CP})=2.1 \mathrm{~ns}$, $\mathrm{t}_{\mathrm{pdMax}}(\mathrm{CP} \mathrm{MAC})=1.2 \mathrm{~ns}, \mathrm{t}_{\mathrm{pdMax}}(\mathrm{CP} M F O)=0.9 \mathrm{~ns}$, and $\mathrm{T}_{\mathrm{SETUP}}(\mathrm{H} 31)=$
> 1.5 ns . Since $\mathrm{t}_{\mathrm{pdMax}}(\mathrm{DP}) \geqslant \mathrm{t}_{\mathrm{pdMax}}(\mathrm{CP})$ equation (1) can be used to calculate the minimum setup time. Therefore,

$$
\begin{aligned}
\mathrm{t}_{\mathrm{sMin}}(\text { DATA PIN }) & =1.5+12.4-0.6(0.9)-0.75(1.2) \\
& =12.46 \mathrm{~ns}
\end{aligned}
$$

To calculate the minimum hold time for the data, the shortest data path to the register must be used. In this case, a data transfer operation produces the shortest data path. The clock path remains the same. For this condition,

$$
\begin{aligned}
& t_{\mathrm{pdMax}}(\mathrm{DP})=9.0 \mathrm{~ns}, \mathrm{t}_{\mathrm{pdMax}}(\mathrm{DP} \mathrm{MAC})=5.7 \mathrm{~ns}, \\
& \mathrm{t}_{\mathrm{pdMax}}(\mathrm{DP} \mathrm{MFO})=3.3 \mathrm{~ns}, \text { and } \mathrm{t}_{\mathrm{HOLD}}(\mathrm{H} 31)=0 \mathrm{~ns}
\end{aligned}
$$

Equation (2) can be used to calculate the minimum hold time, therefore:

$$
\begin{aligned}
& \text { th Min (DATA PIN })=0+0.65(2.1)-0.25(3.3)-0.4(5.7) \\
& \quad=-1.74 \mathrm{~ns}
\end{aligned}
$$

The minus sign on the result indicates that the data can change up to 1.74 ns prior to the clock edge (rising edge).

## O. Pulse Width Shrinkage

When driving clock lines to latches and flip-flops, the minimum pulse width specified for these macros must be maintained. Pulse shrinkage can occur due to the delay differences in the rising edge delay versus the falling edge delay for the macro and for the metal and fan-out. Even if the worst case rising and falling edge delay are specified the same, pulse shrinkage can still occur.

The maximum delay spread specified in Section M is slightly modified as applied to pulse shrinkage. The maximum delay spread for pulse shrinkage can be calculated as follows:

1. For the pulse going through a macro, the negative going output pulse will shrink due to the macro + and - delay skew a maximum of:
(1) PW-(MAC, SHRINK) $=$ tpd_(MAC) $-0.75 \mathrm{tpd}+($ MAC $)$,
while the positive going pulse will shrink a maximum of:
(2) $\mathrm{PW}_{+}$(MAC,shrink) $=\mathrm{t}_{\mathrm{pd}}^{+}$(MAC) $-0.75 \mathrm{t}_{\mathrm{pd}}^{-}$(MAC),
where:
$t_{p d-}$ (MAC) is the maximum macro propagation delay for the falling edge ( - ) output as specified in the Macrocell Library, and
$t_{p d}+(\mathrm{MAC})$ is the maximum macro propagation delay for the rising edge $(+)$ output.
2. The metal and fan-out at the output of the macro will shrink the negative going pulse a maximum of:
(3) PW_ $_{-}$(MFO, shrink) $=t_{\text {pd_- }}$ (MFO) $-0.6 \mathrm{t}_{\text {pd }}{ }_{+}$(MFO)
while the positive going pulse will shrink a maximum of:
(4) $\mathrm{PW}_{+}$(MFO,shrink) $=0.65 \mathrm{t}_{\text {pd }}$ (MFO) $-0.25 \mathrm{t}_{\text {pd- }-(M F O)}$ where:
$t_{p d-}$ (MFO) is the maximum falling edge delay for metal and fan-out from Figures 14-19.
$t_{\mathrm{pd}}^{+}$(MFO) is the maximum rising edge delay for metal and fan-out from Figure 13.

Equations (1) and (3) can be combined to produce the total negative pulse width shrinkage due to the driving macro, and the metal and fan-out.
(5) $\mathrm{PW}_{-}($shrink $)=\mathrm{t}_{\mathrm{pd}}^{-}(\mathrm{MAC})-0.75 \mathrm{t}_{\mathrm{pd}}^{+}(\mathrm{MAC})+t_{p d}$ _(MFO) $-0.6 t_{\mathrm{pd}}^{+}$(MFO).
Similarly, equations (2) and (4) can be combined to produce the total positive pulse width shrinkage due to the driving macro, and the metal and fan-out.
(6) $\mathrm{PW}_{+}($shrink $)=t_{\text {pd }}^{+}(\mathrm{MAC})-0.75 \mathrm{t}_{\text {pd }}(\mathrm{MAC})+0.65$ $\mathrm{t}_{\mathrm{pd}}^{+}$(MFO) $-0.25 \mathrm{t}_{\mathrm{pd}}$ - (MFO)
The external clock driver that drives the clock input pin must have rise and fall time capable of generating the minimum required pulse width as defined in equations (5) and (6). The minimum pulse width (in ns) that the external clock driver can generate is calculated as follows:
(7) $\mathrm{PW}_{\text {MIN }}$ (DRIVER) $=1.7 \mathrm{tr}+0.1$ ( $\mathrm{FI}-1$ ) where tr is the 20 to $80 \%$ rise time (in ns) at the input pin and Fl is the input fanin.
Example 1: What is the minimum negative pulse width required at the clock input pin that drives a buffer OR gate ( H 01 ) which in turn drives 8 -latch enable inputs (4-H35's)? The output follower current for the OR gate output is 2 mA with a metal length of 160 mils. All the parameters required in equation (5) can be found in the Macrocell Library and in Figures 13 and 14.

$$
\mathrm{t}_{\mathrm{pd}}(\mathrm{MAC})=1.2 \mathrm{~ns}, \mathrm{t}_{\mathrm{pd}-}(\mathrm{MFO})=710 \mathrm{ps}, \mathrm{t}_{\mathrm{pd}}^{+},(\mathrm{MFO})=520
$$

ps.
Substituting in equation (5) results in:
PW_(shrink) $=1.2-0.75(1.2)+.71-0.6(0.52)=0.698 \mathrm{~ns}$
Since $\mathrm{t}_{\mathrm{pw}}(\mathrm{H} 35)=2.0 \mathrm{~ns}$, the minimum negative pulse width required at the clock input pin is 2.7 ns ( 2.698 rounded off).
Example 2: If eight master-slave flip-flops ( 8 - H 31 's) are used in example 1 instead of latches, what is the highest frequency that can be applied at the clock input pin? The minimum negative pulse width is 2.7 ns as calculated in example 1. The maximum positive pulse width shrinkage can be calculated using equation (6) resulting in:

$$
\mathrm{PW}_{+} \text {(shrink) }=1.2-0.75(1.2)+0.65(0.52)-0.25(0.71)=0.46
$$

ns
Since $t_{\mathrm{pw}}(\mathrm{H} 31)=2.0 \mathrm{~ns}$, the minimum positive pulse width required at the clock input pin is 2.5 ns ( 2.46 ns rounded off). Therefore, the highest frequency that can be used at the clock input pin is $1 / 5.4 \mathrm{~ns}=185 \mathrm{MHz}$. $50 \%$ Duty Cycle)
Example 3: If a MECL 10KH gate drives the clock input pin which in turn drives 8 -H78 clock inputs what is highest frequency that can be applied if the rise or
fall time is 2 ns maximum at the input pin? From equation (7) the minimum pulse width that can be generated is 1.7 (2.0) plus 0.1 (7) or 4.1 ns. Since this is larger than the minimum clock pulse width required for H 78 , the highest frequency that can be applied is $1 /(4.1+$ 4.1) $=121 \mathrm{MHz}$.

Pulse width shrinkage (and stretching) can be reduced to a minimum by using pairs of electrically adjacent inverting gates with approximately the same fan-out and metal length. See Section $M$ for the definition of electrically adjacent cells. The following equations were derived for a pair of electrically adjacent inverting gates (gate 1 driving gate 2) where $t_{\text {pd_ }}$ (MF01) is the falling edge delay of the metal and fan-out at the output of the first inverting gate (gate 1) while $t_{\text {pd_( }}^{\text {(MF02) }}$ ) is the falling edge delay of the metal and fan-out at the output of the second inverting gate (gate 2). For $t_{p d_{-}}(M F 01) \leqslant t_{p d-}$ (MF02)
(8) $\mathrm{PW}_{-}$(shrink) $=100 \mathrm{ps}+.2\left[\mathrm{t}_{\mathrm{pd}}\right.$ (MF01) $+\mathrm{t}_{\mathrm{pd}}^{+}$(MF01) $]$ $+\mathrm{t}_{\mathrm{pd}}$-(MF02) $-\mathrm{t}_{\mathrm{pd}}$ (MF01) $-0.6\left[\mathrm{t}_{\mathrm{pd}}^{+}\right.$(MF02) $t_{\text {pd }}$ (MF01)]
(9) $\mathrm{PW}_{+}$(shrink) $=100 \mathrm{ps}+0.2\left[\mathrm{tpd}_{-}(\right.$MF01 $)+\mathrm{t}_{\mathrm{pd}}^{+}$(MF01) $]$ $+0.65\left[\mathrm{t}_{\mathrm{pd}+}(\mathrm{MFO2})-\mathrm{t}_{\mathrm{pd}+}(\mathrm{MFO1})\right]-$ . $25\left[\mathrm{t}_{\mathrm{pd}}\right.$ (MFO2) - $\mathrm{t}_{\mathrm{pd}}$ (MF01)]

For $\mathrm{t}_{\text {pd_ }}$ (MF01) $>\mathrm{t}_{\text {pd_ }}$ (MF02)
(10) $\mathrm{PW}_{-}$(shrink) $=100 \mathrm{ps}+0.2\left[\mathrm{t}_{\mathrm{pd}}^{-}\right.$(MFO2) $\left.)+\mathrm{t}_{\mathrm{pd}}^{+}(\mathrm{MFO2})\right]$
$+0.65\left[\mathrm{t}_{\mathrm{pd}}^{+}(\mathrm{MFO1})-\mathrm{t}_{\mathrm{pd}}^{+}(\mathrm{MFO2})\right]-$
$0.25\left[\mathrm{tpd}_{\mathrm{pd}}\right.$ (MF01) - $\mathrm{t}_{\mathrm{pd}}$-(MF02)]
(11) $\mathrm{PW}_{+}$(shrink) $=100 \mathrm{ps}+0.2\left[\mathrm{t}_{\mathrm{pd}}\right.$ - (MFO2) $)+\mathrm{t}_{\mathrm{pd}}^{+}$(MFO2) $]$
$+\left[\mathrm{t}_{\mathrm{pd}}\right.$ (MFO1) $\left.-\mathrm{t}_{\text {pd_ }}(\mathrm{MFO2})\right]-0.6\left[\mathrm{t}_{\mathrm{pd}}^{+}\right.$(MFO1)
$-\mathrm{t}_{\mathrm{pd}}^{+}$(MFO2)]
If the input pulse is less than 10 ns and goes through more than one gate in series (inverting or non-inverting), additional delay must be added to the pulse width shrinkage, as indicated below, for each additional series gate.

1. For an input pulse width between 5 and 10 ns , 100 ps must be added to the pulse width shrinkage for each additional series gate.
2. For an input pulse width less than $5 \mathrm{~ns}, 200 \mathrm{ps}$ must be added to the pulse width shrinkage for each additional series gate.

Internal pulse widths should be maintained at 2 ns or greater, taking into account the pulse shrinkage. If the pulse is going to an output pin from an output macro, the pulse at the pin must be 5 ns or greater after the pulse shrinkage is calculated.

The reason for the additional pulse width shrinkage (for both positive and negative pulses) for a pulse width of less than 10 ns is the following: For a negative going input pulse, $\mathrm{t}_{\mathrm{pd}}^{++}$and $\mathrm{t}_{\mathrm{pd}}^{+-}$(of the macro being driven) becomes faster as the input pulse width becomes narrower. Similarly, for a positive going input pulse,
$t_{\text {pd - }}$ and $t_{\text {pd - }}$ (of the macro being driven) becomes faster as the pulse width becomes narrower.

## P. Clock Distribution and Clock Pulse Generation

The use of OR gates is recommended, such as H 01 , in developing a clock chain or tree. To minimize clock skew, the clock drivers should be electrically adjacent as described in Section M. A 2 mA output follower current should be selected at the clock driver outputs in order to reduce clock pulse shrinkage and a maximum fan out of 10 is recommended for optimum performance.

Clock distribution on the MCA option can be easily designed by the example shown in Figure 20. The previous sections $M, N$, and $O$ can be used to calculate the important parameters of clock skew, pulse shrinkage and setup and hold times. If the clock drivers are connected to latches such as H 33 or H 35 , the minimum negative pulse width must be greater than 2.0 ns at the latch enable input. To calculate the pulse width shrinkage, equation (5) of Section O. can be used, resulting in:

$$
\mathrm{PW}_{-} \text {(shrink) }=1.2-0.75(1.2)+1.1-0.6(0.75)=.95 \mathrm{~ns}
$$

Therefore, the negative clock pulse width at the clock input pin must be greater than 2.95 ns . If master-slave flip-flops such as H31 are being driven, the minimum positive pulse width at the macro clock input must also be greater than 2.0 ns . To calculate the pulse width shrinkage, equation (6) of Section O can be used, resulting in:

$$
\begin{aligned}
& \mathrm{PW}_{+}(\text {shrink })=1.2-0.75(1.2)+0.65(0.75)-0.25(1.1)= \\
& .5125 \mathrm{~ns}
\end{aligned}
$$

Therefore, the positive pulse width at the clock input pin must be greater than 2.52 ns.

The clock pulse can be generated on-chip by connecting the optional delay network shown in Figure 20. A high to low transition on the clock input pin results in a negative clock pulse that is dependent on the propagation delay of the delay network.

To calculate the delay required for the delay network, the on-chip propagation delay skew must be calculated as defined in Section M. The minimum pulse width required by the latch or flip-flop is specified for a slow chip. The delay network will automatically compensate for a fast or slow chip. The delay network must be designed to guarantee that a negative pulse width of greater than 2.0 ns (for $\mathrm{H} 31, \mathrm{H} 33, \mathrm{H} 35$ ) appears at the macro clock input for a slow chip. If it is a fast chip, then the minimum pulse width required can be smaller with the delay of the delay network also being smaller. If the clock pulse was generated off-chip, the delay
network would have to be designed using minimum delays (Section L).

The following equation is derived to calculate the pulse width generated by the delay network, PW(DN), taking into consideration the on-chip propagation delay skew.
(1) $\mathrm{PW}(\mathrm{DN})=0.75 \mathrm{tpd}_{\mathrm{pdax}}\left(\mathrm{DN} \mathrm{MAC)}+0.6 \mathrm{t} p \mathrm{Max}^{(\mathrm{DN}}\right.$ MFO), where, $\mathrm{t}_{\mathrm{pd}} \operatorname{Max}(\mathrm{DN}$ MAC) is the maximum delay due to the macros in the delay network, $t_{\text {pd }}$ Max(DN MFO) is the maximum delay due to the metal and fan-out in the delay network.
Example: Calculate the pulse width generated by the delay network shown in Figure 20. The high to low
transition on the clock pin causes a high to low transition on the first two gates and a low to high transition on the last gate of the delay network:

$$
\begin{aligned}
\mathrm{t}_{\mathrm{pd}} \operatorname{Max}(\mathrm{DN} \mathrm{MAC}) & =2(1.4)+1.2=4.0 \mathrm{~ns} \\
\mathrm{t}_{\mathrm{pd}} \operatorname{Max}(\mathrm{DN} \text { MFO) } & =2(0.2)+0.15=.55 \mathrm{~ns}
\end{aligned}
$$

Substituting into equation 1 results in:

$$
\mathrm{PW}(\mathrm{DN})=0.75(4.0)+0.6(.55)=3.3 \mathrm{~ns}
$$

The 3.3 ns pulse generated by the delay network is larger than the required pulse width of 2.95 ns , resulting in a minimum pulse width at the macro clock input of 2.35 ns (due to pulse width shrinkage).


FIGURE 20. Clock Distribution Example

## Q. AC Delay Variations Versus Temperature and Voltage

Figure 21 shows the typical ac delay variations of a macrocell test option versus temperature and power supply variations. Both the rising edge and falling edge delay are plotted. The delay path consists of seven Major Cell macros plus one Output Cell macro. Each Major Cell macro has a 1.0 mA output follower current driving a fan-out of three and an average metal length
of 75 mils. All the macros in the path switch from the low to high state for the rising edge delay and from the high to low state for the falling edge delay.
Temperature increases both the rising and falling edge delays with the rising edge delay increasing twice as fast. $\mathrm{A} \pm 10 \%$ power supply variation shows that the falling edge delay has almost three times greater variation than the rising edge delay. However, when the power supply voltage is decreased, the rising edge
delay becomes faster and the falling edge delay becomes slower. It is interesting to note that for $\mathrm{V}_{\mathrm{EE}}=$ -4.68 V and a temperature (ambient) of $70^{\circ} \mathrm{C}$, the rising and falling edge delays have increased about the same amount ( $15 \%$ ) over the nominal value at room temperature and $\mathrm{V}_{\mathrm{EE}}=-5.2 \mathrm{~V}$.

Although the curves show typical values for a macrocell test option, it is typical for other options developed from the Macrocell Array such as the MC10900
family. If the delay path has at least one inversion, the percent delay increases are normally smaller than shown in Figure 21. The use of 2 mA output follower currents in critical paths will normally reduce the percent increase in the falling edge delay since the metal delay will be a smaller percentage of the total delay. However, using 2.0 mA output currents with long metal runs and fan-out will bring the percent increases back in line with Figure 21.


FIGURE 21. Typical ÁC Delay Variations versus Temperature and Voltage.

## VI. CAD LAYOUT CONSIDERATIONS

## A. Wire ORing

When outputs are tied together, current will flow from the output that is "high" to the load resistors located at other outputs. This current causes a small IR drop, which decreases the noise margin. The maximum IR drop allowed from output to input is 25 mV . The resistance of first layer metal is $0.2 \mathrm{ohms} / \mathrm{mil}$ while the resistance for second layer metal is $0.062 \mathrm{ohms} / \mathrm{mil}$. For instance, assume there is a metal run of 100 mils total between two outputs tied together where 50 mils is on first layer and 50 mils is on second layer. A 1.0 mA output follower current at each output would mean that 1.0 mA of current would flow from the output that is "high" to the other output when in the "low" state. This could cause a voltage drop of 10 mV on first layer
and 3.1 mV on second layer for a total drop of 13.1 mV . The wired OR outputs should be physically as close as possible to reduce loss of noise margin.

## B. Via Placement

In the routing alleys (see Figure 3) the only restriction on via's (connection between 1st and 2nd layer metal) is that adjacent horizontal via's are not allowed. This restriction has very little impact on the layout of a circuit. Adjacent vertical and adjacent diagonal vias are allowed.

## C. Y Output Metal Length to the Output Emitter Follower Transistor (OEF)

The maximum metal length allowed from the Y output of an Output Cell macro to the OEF near the bonding pad is 100 mils. On the CAD system, the metal length to the bonding pads is calculated using a FOIL program. Larger metal runs reduce noise margins and increase propagation delays.

## D. Transceiver and Driver Macro Placement

When placing the transceiver macros ( 016 or 017) or the 25 ohm driver macros ( 024 and 025), locations $27,37,47,57,67$, and 77 are not allowed for placement when designing with the MCA1200. For the MCA600, locations $25,35,45$, and 55 are not allowed for placement. (See Figure 3a and 3b for all location assignments).

When placing the 50 ohm driver macros with $\mathrm{V}_{\mathrm{OL}}$ in the cut-off mode ( 018 and 019), locations 37, 47, 57, and 67 are not allowed for placement in the MCA1200 while no restrictions exist for the MCA600. See Table 8, page 51 for details on CAD placement. Refer to Section IV-B for more details on the maximum number of drivers allowed.

## E. Macro Placement

The $V_{C C}$ current is divided between the two $V_{C C}$ pins. If an imaginary line is drawn between pins 43 and 9 (for 68 -pin package), the $\mathrm{V}_{\mathrm{CC}}$ current to the top half of the array comes from pin 60 , while the $V_{C C}$ current to the bottom half of the array is connected to pin 26. The $\mathrm{V}_{\mathrm{EE}}$ current is also divided between the two $\mathrm{V}_{\mathrm{EE}}$ pins. By drawing an imaginary line between pin 60 and pin 26 (for 68-pin package), the two halves of the array
are subdivided into quadrants.
The macros placed in various locations should be distributed evenly in the array in order to reduce skew delays and maintain noise margins between cells. There are two rules for macro placement:

1. The $\mathrm{V}_{\mathrm{CC}}$ current of the upper half of the array (pin 60) should be within $\pm 10 \%$ of the lower half of the array (pin 26). The typical power dissipation given in the MCA Library can be used for this calculation. This calculation should include the power due to the selected output follower currents. The bias driver power is not used in the calculation.
2. The macro placement should be distributed evenly on a quadrant basis in order to reduce skew delays caused by nonuniform bus drops. The power difference between quadrants (due to ICC and IEE current) must be less than 250 mW . The typical power dissipation given in the MCA may be used for this calculation. This calculation should include the power due to the selected output follower currents. The bias driver power is not used in the calculation. A "dummy" macrocell placement in unused cell locations may be required in some options in order to meet this rule.


## VII. MCA OPTION DEVELOPMENT PROCEDURE

The customer needs to partition his system in order to determine the number of options required. A logic diagram for each option is then required, using the macro logic functions in the Macrocell Library. For the MCA1200, each option is constrained to using no more than 48 Major Cell, 32 Interface Cell, and 26 Output Cell macros. Most options will utilize 70 to $100 \%$ of the cells. The speed and power dissipation can be found in the library to determine performance.

After the customer is satisfied that the Macrocell Array will provide such benefits as lower system cost, lower power, and faster performance, a development contract is negotiated. The development contract specifies the business aspects such as the number of options, time schedules, and cost. The completion of the development contract is normally accomplished when the customer receives the 10 prototype devices for each option designed.

A Computer Aided Design (CAD) system is used to help the designer with the option development while simplifying the designer/Motorola interface.
The Macrocell Array option development flow is shown in Figure 22. The CAD system utilizes a WACC (Western Area Computer Center) computer at a Motorola facility in Scottsdale, Arizona and operates through the telephone line to graphics equipment at the user's location.

Starting with the development contract, the customer receives a CAD Design Manual and a password to access a Motorola timeshare computer system over phone lines. In order to communicate with the computer, the user is required to lease or buy the following hardware;

1. Tektronix 4014, 4113 or 4115 Computer Display Terminal
2. Tektronix 4662 or 4663 Interactive Digital Plotter
3. Tektronix 4952 Joystick (optional)
4. 300 baud or 1200 baud modem
5. TTY compatible keyboard - printer terminal

The next step requires a CAD Design Manual and a password to access the Motorola Timeshare Computer System over the phone lines. From the Logic Diagram, a CAD file of all the interconnect paths must be written. A test pattern must also be entered into the CAD system so that the logic network can be tested. A program called MCASIM is used to simulate the logic network with the test pattern. For the multiplier design, 29 test vectors were generated with the resulting MCASIM simulation shown in Table 5, page 39.

When the designer is satisfied that the network file is correct based on the results of the simulation, the next step is to lay out the circuit using the Automatic Place and Route software. For the multiplier design, an initial macro placement and pin assignment was entered into the CAD system. The Automatic Place software found a better macro placement.

Once the logic drawing for the MCA option is complete, the following design steps should be followed:

1. Build a CAD file (SNETWORK) of all the interconnect paths between macrocells and I/O pads.
2. Generate a functional test sequence (SPATTERN file) file for checking the option.
3. Run a CAD (MCASIM) simulation checking the interconnect net list against the test sequence.
4. When the test sequence verifies proper circuit operation, use the automatic place and route software to generate a macrocell array option layout.
5. Manually route any interconnects not covered by routing software. For some options, a manual place and route may be used. For manual routing, do the following steps:
a. Place all macros on a worksheet in a manner that provides the shortest interconnects.
b. Generate a worksheet (using plotter) showing all the I/O ports of the placed macros.
c. Interconnect all the I/O ports of the macros according to the logic diagram.
d. After the routing is completed, use the CRT terminal to transfer the routing information into the computer or use the plotter to digitize the channel routing.
e. Generate a CAD plot and verify that the routing agrees with the logic diagram.
6. Generate a wiring list file based on the actual CAD interconnect.
7. Run a CAD simulation to verify that the actual layout agrees with the expected output pattern.
8. Run a fault grade program to qualify the test sequence.
9. Add additional test vectors to achieve the highest test grading possible.
10. Finalize the option design by selecting input pulldown resistors, input compensation networks, and macro output follower currents.
11. Generate ac test vectors for determining propagation delays of critical paths. These vectors should have only one input changing at a time (per cycle) since this is a requirement of final test equipment.
12. Run AC Simulation software to determine worst case propagation delays.
13. Notify Motorola the design is complete.

After completing an option design, information in the CAD system is converted to pattern generation and to IC masks. Then the metal masks are used to complete the IC processing. The circuits are then tested and shipped to the customer.

The prototypes are then tested by the customer to verify the parts. A production contract is then negotiated for volume deliveries.

Motorola's Macrocell Array CAD Customer Interface presently provides the following array design features:

1. All worksheets for option development
2. Interactive graphics for accepting design information
3. Full editing for design corrections or improvements
4. Error checking to catch design rule violations
5. Simulation programs to verify logic accuracy and metal interconnects
6. Customer documentation for each option
7. Test programming aids through simulation and fault grade
8. Macrocell Array automatic route and place software to simplify option development
9. AC Simulation software to provide worst case propagation delay times based on the ac test vectors

## VIII. HARDWARE DESCRIPTION REQUIRED FOR OPTION DEVELOPMENT

The Tektronix 4014/4113/4115 Computer Display Terminal permits the user to interface with WACC computers in a manner understandable by both computer and human operator. By typing on the keyboard, a macrocell array option designer can instruct CAD software to perform various macrocell array design functions. The CAD system computer response is returned to the operator by way of a display screen, either alphanumerically or graphically. The terminal also communicates with the plotter unit and acts as a link between computer and plotter.

Tektronix 4662 or 4663 Interactive Plotters generate macrocell array worksheets and permanent design records. The plotters may also be used to digitize routing information into the CAD system. The 4662 accepts paper sizes up to 11 by 17 inches, while the larger 4663 handles paper up to 17 by 22 inches. Both the 4662 and 4663 plotters are connected in series between the 4014/4113/4115 graphics terminal and the telephone modem.
Several CAD array design operations do not require graphics interface. These include logic simulation, fault grade, design verification, and generating a net list for
automatic route and place software. Although the 40141 terminal and hard copy unit could be used, a TTY compatible terminal (TI Silent 700 or equivalent) has proven more convenient. The terminal must communicate in ASCII format and operate at 300 or 1200 baud rate. The modem used to interface to the telephone lines is a Bell 103/113 or equivalent.

## IX. PACKAGING

The MCA1200ECL and MCA600ECL are offered in both a 68 -pin leadless package (JEDEC standard "type A") Figure 23, and a 72 -pin grid-array package, Figure 25.

The leadless package has 17 connection terminals per side on $0.05^{\prime \prime}$ centers. The IC chip mounts to a ceramic base measuring 0.95 inches on a side. Goldplated metal on the base piece routes signals and power from the package edge to the IC chip. The Macrocell Array chip is die-attached to the package using a preform which provides an excellent thermal interface between the die and the ceramic. The thermal resistance of the device from the junction to the case is less than $5^{\circ} \mathrm{C} / \mathrm{W}$. Figure 11 shows the chip wire bonded to the package. A ceramic cover fits on top of the package to provide a hermetic seal.
The MCA1200ECL is also offered in a special 68pin leadless package as shown in Figure 24. This package contains an extra buried layer with a ground plane that connects $\vee_{\text {cco }}$ pins $3,15,20$, and 66 together. There are four additional $\mathrm{V}_{\mathrm{cco}}$ contacts on the heat sink side of the package that allow four parallel $\mathrm{V}_{\text {cco }}$ connections to be made to the PC board when used with a special AMP socket (part \#55254-1) with a grounded hold down frame. This package is made available to users that want to reduce the inductive noise generated by simultaneous switching.
The MCA600ECL is also offered in both the 40 -pin and the 28 -pin dual in-line ceramic package (CERDIP). The package outline for these packages is shown in Figure 26.

## X. HEAT SINKS AND THERMAL CHARACTERISTICS

The worst case propagation delay in the Macrocell Library is specified for a maximum junction temperature of $115^{\circ} \mathrm{C}$. In order to meet this specification for the MCA1200, a heat sink and air flow are required. The DC levels for the MCA1200 are specified with the MCA device having an attached heat sink (WAKEFIELD \#4493 or equivalent) and a transverse air flow of 1000 LFPM resulting in a $\Theta J A$ of $10 \pm 2^{\circ} \mathrm{C} /$ watt. In still air with no heat sink attached, the average ӨJA is $36^{\circ} \mathrm{C} /$ watt in the 68 -pin leadless package and $29^{\circ} \mathrm{C}$ / watt in the 72-pin grid-array.


FIGURE 23. 68-Pin Leadless Package Case 745



```
NOTES
1. DIMENSIONS A AND B ARE DATUMS AND -T. IS A DATUM SURFACE.
2. POSITIONAL TOLERANCE FOR LEADS
( 36 PL ):
\begin{tabular}{|l|l|l|l|l|}
\hline 母 \\
\hline ( \(\phi 0.13(0.005)\) & \((\mathrm{M})\) & T & \(\mathrm{A}(\mathrm{S})\) & \(\mathrm{B}(\mathrm{S})\) \\
\hline
\end{tabular}
FOR LEADS ( 36 PL ):
\begin{tabular}{|l|l|l|l|l|}
\hline\(母\) & \(\phi 0.13(0.005)\) & \((\mathrm{M}\) & T & B (S) \\
\hline
\end{tabular}
3. DIMENSIONING AND TOLERANCING PER
ANSI Y14.5M, 1982.
4. CONTROLIING DIMENSION: INCH
```



FIGURE 25. Case 785-02 72-Pin Grid-Array Package


Table 4a shows a listing of some of the manufacturers of heat sinks and thermal epoxy. The recommended heat sinks are listed with the manufacturer's part number. Figure 27a shows the typical thermal characteristics for the MCA1200 using two different heat sinks.

The MCA600ECL requires only 500 LFPM of air flow (no heat sink required) to meet the DC levels specified. However, the junction temperature must be maintained at less than $115^{\circ} \mathrm{C}$ in order to meet the AC specification. Figures 27 b and c show the typical thermal characteristics for the MCA600 for 3 different packages.

The typical $\Theta J A$ for the 40 -pin and 28 -pin CERDIP
package is $28^{\circ} \mathrm{C} /$ watt and 500 LFPM. In still air, the ӨJA increases to $36^{\circ} \mathrm{C} /$ watt for the 40 -pin and $42^{\circ} \mathrm{C} /$ watt for the 28 -pin CERDIP. For the 68 -pin leadless package, the MCA600 has a typical $\theta J A$ of $22^{\circ} \mathrm{C} /$ watt with 500 LFPM of air flow and $19^{\circ} \mathrm{C} /$ watt with 1000 LFPM. In order to meet the maximum junction temperature of $115^{\circ} \mathrm{C}$ for AC specifications, a heat sink and air flow may be required. For the 68 -pin leadless package, the MCA600 has a typical $\Theta J A$ of $17^{\circ} \mathrm{C} /$ watt with 500 LFPM of air flow and a heat sink with vertical fins. (\#4493 in Table 4a).

To calculate the junction temperature, the equation shown in Figure 27 should be used.

FIGURE 27. TYPICAL THERMAL CHARACTERISTICS
a) For MCA1200 in a 68 -pin leadless package


Heat Sink \#1 is from THERMALLOY \#15832-1. Horizontal Fins. 0.563 inches square, Model NO. 2284C.
Heat Sink \#2 is from WAKEFIELD \#4493. Vertical Fins. 0.5 inches square.
NOTE: $T_{J}=\left(\Theta_{J A}\right)\left(P_{D}\right)+T_{A}$ WHERE $T_{J}$ is the Junction Temperature. $T_{A}$ is the Ambient Temperature.
$P D=(I E E)(V E E)+(15 \mathrm{~mW})$ (number of $50 \Omega$ outputs).


## XI. CONNECTORS FOR 68 PIN LEADLESS PACKAGE

The package is mounted upside down from conventional IC practice with the base of the chip on the top side away from the PC board. A heat sink (such as the Wakefield \# 4493) is attached (by customer) to the package on the same ceramic piece as the IC chip for very efficient heat transfer. Figure 28 shows the heat sink attached to the package being mounted in a connector manufactured by AMP. This connector can be soldered to the PC board or held in place with a mounting bolt. The leadless package is held in the connector with a spring clip. There are 68 metal tabs near the connector base providing access to all 68 package pins in order to facilitate testing and troubleshooting.

Another method of mounting the leadless package to the PC board is shown in Figure 29. The method consists of mounting stand-off pins or metal clips, man-

ufactured by Berg Electronics, to the package. The metal clips come in strips that are connected to the leadless package by heating the strip that has been solder tinned. The strip is then clipped and connected to the PC board by using reflow soldering techniques.

Table 4 b shows a listing of some of the manufacturers with part numbers for package connectors.

## TABLE 4. - Manufacturers of Related Materials for Use with the 68-Pin Leadless Package (Type A) and 72Pin Grid Array

(a) Heat Sinks \& Thermal Epoxy

| Manufacturer | Product Description |
| :--- | :---: |
| Thermalloy, Inc. | Heat sink with horizontal fins. |
| 0.563 in. square base Model |  |
| Dallas, TX | 2284 C |

(b) Package to Circuit Board Connector/Socket and LSI Clips

| Manufacturer | Product Description |
| :--- | :--- |
| AMP Inc. <br> Harrisburg, PA 17105 | Surface to Solder Tail Socket <br> Part \#55159 <br> \#55254 w/Ground Clips |
| Berg Electronics <br> New Cumberland, PA <br> 17070 | LSI CLIPS - Surface Mount, <br> Part \#76525-027 w/o solder <br> Thru Board Mount <br> $76529-003$ w/o solder |
| Augat Inc. <br> Attleboro, MA 02703 | Surface to Surface Socket <br> Part \#CCS68-1G1 <br> Pin Grid Array Socket <br> Part \#PPS72-AG1D |
| Electronic Molding <br> Corp. <br> Woonsocket, RI 02895 | Pin Grid Array Sockets |

## Accepts $1.57 \mathrm{~mm}\left(0.062^{\prime}\right)$ thick chip

$$
\begin{aligned}
& \text { Thru-board Mount-Part Number } 76594 \text { - with solder } \\
& 76529 \text { - without solder }
\end{aligned}
$$



DUAL DIMENSIONS ARE SHOWN -
AS: $\frac{\text { MILLIMETER }}{\text { INCH }}$
FIGURE 29. Leadiess Package With Stand-Off Pins

## XII. APPLICATIONS

Probably one of the most important features of the design is the logic flexibility provided by the Macrocell Library. The system value of the array can be shown by examining actual circuit options from the M10900 family that were developed using the microcell array.

With the Macrocell array it is possible to design system functions of twice the complexity and twice as fast as previous existing standard product. For instance, M10800 family has standard product with functions available in 4-bit slice configurations. The M10900 family produces 8 -bit slice configurations at about twice the speed (or half the propagation delay).

Figure 30 shows the block diagrams for four members of the M10900 family along with a description of the main features. The design procedure will be described later for a fifth member of the M10900 family, the MC10901, 8 by 8 -bit expandable multiplier (see Figure 31).

The MC10900 is an 8-bit ALU containing 9-bit data ports with full parity checking generated for each ALU
operation independent of the ALU result. (see Figure 30a). Also a one bit shift (left or right) can be performed on the $X$ bus for each ALU operation. A 4-bit shifter is included as an ALU function. Input and output latches exist for a high speed pipelined architecture. More than $94 \%$ of the cells in the MCA 1200 were utilized.

The MC10902 is an 8-bit binary/BCD ALU containing 3 input data ports with latches (see Figure 30b). More than $97 \%$ of the cells in the MCA1200 array were utilized. The ALU operations include binary and BCD addition and subtraction, shift left, shift right, increment, transfer, invert and various logic operations. The propagation delay for any ALU function from data in to data out is only 17.9 ns maximum.
The MC10904 is an 8 -bit expandable micro-code sequencer which utilizes $92 \%$ of the cells in the MCA1200 (see Figure 30c). This circuit controls processor operations by generating the addresses and sequencing pattern for microprogram control storage. The sequencer contains a 4 level subroutine stack, a counter for repeating instructions or sequences, an incrementer, and instructions for jumps, conditional branching and multi-way branch.

FIGURE 30. M10900 Family of Standard Options
(a) MC10900 - 8-BIT PARITY ALU SLICE BLOCK DIAGRAM

MSB-LSB MSB-LSB


The MC10905 is a 16 -bit error detection and correction unit that is expandable to 96 bits (see Figure 30d). The device is the link between memory and the CPU which will improve memory reliability by a minimum of 20 to 300 and greater depending on memory size. All single bit errors are corrected and all double bit errors are detected. The MC10905 is designed with a high speed pipelined architecture with on-chip latches on the input data, output data, check bits, and error flags. An error can be detected in only 21 ns (Max) in the 32bit configuration (requires only 2 MC10905's) and corrected in 28 ns (Max) while the check bits can be generated in only 17 ns (Max). The MC10905 can also be used in the check-only mode with the delay from datain to data-out of only 7.6 ns (Max). In the event of an error, the error flag will be activated generating an interrupt to the CPU so that the data can be rapidly corrected by switching the NC (No correct) pin from the high to low state. The MC10905 uses approximately $93 \%$ of the macrocells available in the MCA1200 array.

## A. Multiplier Design Example

An example of the design procedure required for option development is shown in this section. The circuit is a high-speed array multiplier (MC10901) that is completely expandable in both directions.

The first step was to determine the highest number of bits that could be multiplied together using the cell library with various multiplier algorithms. It was determined that an $8 \times 8$ array would use a high percentage of the array and achieve an optimum speed. A block diagram of the design is shown in Figure 31. The indicated speed of the array was determined after the design was completed.

After determining the best multiplier partitioning, the logic diagram using the available macros in the Macrocell Library was completed. Figure 32 shows the completed logic drawing and a list of macros used in the design. Each of the macros is drawn using the labeling shown in the cell library.


Main features include:

- 34 functions including logic, shift, and both binary and BCD arithmetic.
- Internal 8-bit accumulator with externally available reset, clock, and clock enable.
- Internal look-ahead carry with Propagate and Generate outputs.
- Zero detects for upper and lower 4 bits.
- Select pin for logic or arithmetic shift right.

FIGURE 30. (Cont.)
(b) MC10902 - 8-BIT BINARY/BCD ALU SLICE BLOCK DIAGRAM


Main features include:

- 4 level subroutine stack that can be pushed and popped simultaneously
- Two direct data inputs for jump and conditional branch destinations.
- A special P counter pin (IP) simplifies loading RAM writeable macroprogram memory. The input can also be used to hold the system on a microinstruction for diagnostics.
- Multi-way branch on the lowest 4 P output bits allows a 16-way branch.
- Six branch condition inputs can be combined in 14 logic patterns to minimize external branch control logic.
- R register for holding microprogram address information.
- An 8-bit counter for repeating instructions or sequences. Can also be used to count events, conditions, or time.

FIGURE 30. (Cont.)
(c) MC10904 - 8-BIT MICRO-CODE SEQUENCER BLOCK DIAGRAM

Each of the logic blocks is coded with symbols in order to differentiate the similar macros. So far, the amount of time required to design the option is the same as it would take when designing the system using standard MECL 10 K or some other logic family.
The rest of the design process extensively uses the computer software in the Motorola time share CAD system. After signing the development contract, the customer receives a CAD Design Manual with detailed information on the CAD software for developing the design option.
Next, the circuit needs to be simulated in order to verify that the design performs the proper multiplication function. A SNETWORK file is generated from all the interconnect paths in a format defined by a program called MCASIM. A test pattern for the design is entered in a SPATTERN file while the order for printing the input and output pins is entered into a SCOMMAND file. A simulation of the circuit is then performed using MCASIM. The results of the simu-
lation are shown in Table 5. Only 29 vectors were needed to initially test the multiplier design. The input pins are labeled with an " $l$ " with each vector defined in the SPATTERN file. The output pins are labeled with a " P " with the results generated by MCASIM simulation. These results are checked with the expected pattern. The first two inputs, 134 and 135 , control two's complement, or sign magnitude; input 153 is for sign bit expansion; 130 through 147 are the $\times 7$ through X0 data inputs; 129 through 145 are the Y7 through Y0 data inputs; 124 through 162 are the M7 through M0 expansion inputs; 132 through 164 are the K7 through K0 expansion; and P23 to P02 form the multiplication result (MSB to LSB).

After the simulation results have been verified, the circuit is ready to be automatically interconnected using the Automatic Place and Route software (called AUTOPR). Figure 33 shows a flow diagram of the Automatic Place and Route software in the CAD system and the interaction between the user and Motorola. For


Main features include:

- High speed pipelined architecture
- On-chip latches for input data, check bits, output data, and error flags
- Separate input and output data bus for high speed operation
- Expandable to 96 bits
- Full single error correction and double error detection
- No data correct mode while checking for errors
- Very fast error detect For 16 bits, 17.2 ns MAX For 32 bits, 21 ns MAX For 48 through 96 bits, 28.2 ns MAX
- Very fast data correct For 16 bits, 19.7 ns MAX For 32 bits, 28 ns MAX For 48 through 96 bits, 31.3 ns MAX
- Very fast check bit generate For 16 bits, 10.7 ns MAX For 32 bits, 17 ns MAX For 48 through 96 bits, 17.8 ns MAX

FIGURE 30. (Cont.)
(d) MC10905 - 16-BIT ERROR DETECTION AND CORRECTION UNIT BLOCK DIAGRAM


FIGURE 31. 8 X 8 Array Multiplier, MC10901
the multiplier design, an initial macro placement and pin assignment were entered into the FIX file. (The FIX file also contains package type, mA current setting and other miscellaneous items). For designs that use greater than $90 \%$ of the array, an initial placement will usually result in a more routable design. For the initial placement, a total wire length (Figure of merit) was calculated by the Automatic Placement program. Then, the initial placement was eliminated from the FIX file and the Automatic Placement program generated a new placement that had a smaller wire length $(25,000)$. Using the computer generated placement, the Automatic Routing program generated the complete interconnect. Only 90 seconds of CPU time was required to automatically route the design. The automatic placement required 63 seconds of CPU time.

The Compare Circuit Program (CMPCKT) compares the SNETWORK file to the actual routed circuit (DNETWORK) and converts the FIX, SCOMMAND
and SPATTERN to MAMP, DCOMMAND and DPATTERN, respectively. Input pad pulldown resistors and output current settings are updated using the MODAMP command. A VIOLATE command checks all ground rule violations. If no violations exist, the DESIGN file is converted by Motorola to an E-BEAM system that is used to make the metal masks required for the design option. A test tape is generated from the simulation results.

A manual power calculation for each quadrant of the design is shown in Table 6. The CAD system also calculates the power of each quadrant and the total IEE current. The power must be balanced as stated in Section VI-E. The total power of the upper half of the array is $6.6 \%$ less than the bottom half (this satisfies the $\pm 10 \%$ tolerance). The largest power difference between quadrants is 84.4 mW (this satisfies the 250 mW requirement). The CAD system checks the power balance requirement in the VIOLATE check program.

TABLE 5. - Results of MCASIM Simulation for Multiplier Design
OUTPUT FOR NEW MULT ON 80.323 AT 13.05.54

|  | $\overline{\mathrm{C} 1} \overline{\mathrm{C} 2}$ | $\overline{\mathrm{C}}$ | $\bar{X}$ | $\bar{Y}$ | $\bar{M}$ | $\overline{\mathrm{K}}$ | $\overline{\mathrm{P}}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | 11 | 1 | 11111111 | \|1111111 | \|1111111 | \\|I\|\|\|l| | PPPPPPPPPPPPPPPP |
|  | 33 | 5 | 33344554 | 23333444 | 22255566 | 32526566 | 2211111110100000 |
|  | 45 | 3 | 06701217 | 93189245 | 47597812 | 28613554 | 3286439128067452 |
| 1 | 11 | 1 | 11111111 | 00000000 | 11111111 | 11111111 | 1111111111111111 |
| 2 | 11 | 1 | 11111110 | 00000000 | 11111111 | 11111111 | 1111111100000000 |
| 3 | 11 | 1 | 11111101 | 00000000 | 11111111 | 11111111 | 1111111000000001 |
| 4 | 11 | 1 | 11111011 | 00000000 | 11111111 | 11111111 | 1111110000000011 |
| 5 | 11 | 1 | 11110111 | 00000000 | 11111111 | 11111111 | 1111100000000111 |
| 6 | 11 | 1 | 11101111 | 00000000 | 11111111 | 11111111 | 1111000000001111 |
| 7 | 11 | 1 | 11011111 | 00000000 | 11111111 | 11111111 | 1110000000011111 |
| 8 | 11 | 1 | 10111111 | 00000000 | 11111111 | 11111111 | 1100000000111111 |
| 9 | 11 | 1 | 01111111 | 00000000 | 11111111 | 11111111 | 1000000001111111 |
| 10 | 11 | 1 | 00000000 | 11111111 | 11111111 | 11111111 | 1111111111111111 |
| 11 | 11 | 1 | 00000000 | 11111110 | 11111111 | 11111111 | 1111111100000000 |
| 12 | 11 | 1 | 00000000 | 11111101 | 11111111 | 11111111 | 1111111000000001 |
| 13 | 11 | 1 | 00000000 | 11111011 | 11111111 | 11111111 | 1111110000000011 |
| 14 | 11 | 1 | 00000000 | 11110111 | 11111111 | 11111111 | 1111100000000111 |
| 15 | 11 | 1 | 00000000 | 11101111 | 11111111 | 11111111 | 1111000000001111 |
| 16 | 11 | 1 | 00000000 | 11011111 | 11111111 | 11111111 | 1110000000011111 |
| 17 | 11 | 1 | 00000000 | 10111111 | 11111111 | 11111111 | 1100000000111111 |
| 18 | 11 | 1 | 00000000 | 01111111 | 11111111 | 11111111 | 1000000001111111 |
| 19 | 11 | 1 | 11111111 | 11111111 | 11111111 | 00000000 | 1111111100000000 |
| 20 | 11 | 1 | 11111111 | 11111111 | 00000000 | 11111111 | 1111111100000000 |
| 21 | 10 | 1 | 01111111 | 11111111 | 11111111 | 11111111 | 1000000001111111 |
| 22 | 01 | 1 | 11111111 | 01111111 | 11111111 | 11111111 | 1000000001111111 |
| 23 | 00 | 1 | 00000000 | 00000000 | 11111111 | 11111111 | 0000000011111111 |
| 24 | 00 | 1 | 01111111 | 11111111 | 11111111 | 11111111 | 0000000001111111 |
| 25 | 00 | 1 | 11111111 | 01111111 | 11111111 | 11111111 | 0000000001111111 |
| 26 | 01 | 1 | 11111111 | 11111111 | 11111111 | 11111111 | 1111111111111111 |
| 27 | 10 | 1 | 11111111 | 11111111 | 11111111 | 11111111 | 1111111111111111 |
| 28 | 11 | 0 | 11111111 | 11111111 | 11111111 | 11111111 | 1111111101111111 |
| 29 | 11 | 1 | 00000000 | 00000000 | 00000000 | 00000000 | 0000000000000000 |





FIGURE 33. Automatic Place and Route - CAD System

The total output transistor power is 240 mW , while the bias driver is 327 mW . Adding these various powers, the total power of the design is 3.85 watts. The total number of equivalent gates amounts to 888 for an average of 4.3 mW per equivalent gate.

The chip utilization was computed to be $93 \%$. The computation assumes that the major cells are worth a weight of 4 while the interface and output cells are each worth a weight of 1 .

Figure 34 shows the CAD plot for the MC10901 plotted on a graphics terminal. All Macro I/O ports, macrocell types and channel interconnect are shown. Also, the logic diagram for the design is shown with the logic equivalent plotted for each macrocell. The Automatic Place and Route program can save about three to four manweeks of work compared to a manual layout.

To qualify the test sequence, a fault grade program (FLOGCAP) is available. The program holds every node sequentially at a " 1 " or a " 0 " and then compares the output results of the good and bad networks. The number of faults detected by the input vector sequence, divided by the total number of faults, is the test sequence efficiency. To verify a logic design, an efficiency of greater than $80 \%$ should be achieved.

For production testing, an efficiency of greater than $95 \%$ should be achieved. For the MC10901, the 29 test vectors (Table 6) showed a test sequence efficiency of $82 \%$. The number of vectors was increased to a total of 86 . Figure 35 shows the fault grade results (from a file called FLOGLIST that was generated by FLOGCAP). The test sequence efficiency shows that $99 \%$ of the real faults were detected. 1627 real faults were detected and 5 real faults were not detected ( 1632 total real faults). There were 808 nodes and a total of 4359 total faults defined (real faults plus equivalent faults). The macro type, location and input or output node is listed for each undetected fault. Three of the undetected faults ( 2 on M53 and 1 on 111) are due to a logic " 1 " generator. The fault on the H52 is due to an input combination that can't be checked due to the multiplier algorithm. In other words, if the fault did occur, the output of the multiplier will be correct. Thus, the fault is undetected (since a correct output results) and does not affect operation of the circuit. The final undetected fault listed is an input fault on macro 108 (the SEQ=2, ISO and A92-Y states that the undetected fault is a logic " 0 " on the $B$ input (SEQ=2) at location A92). This fault was actually detected by the test sequence as verified by a single fault analysis using LOGCAP. This means that the 86

TABLE 6. - MC10901 - POWER CALCULATIONS

| Top Left 4 |  |  |  |
| :---: | :---: | :---: | :---: |
| Total \# of <br> Equivalent <br> Gates | \# Used and <br> Macro <br> Type | Total Macro <br> Power <br> (MW) | Output <br> Follower <br> Current <br> (ma) |
| 30 | $5-\mathrm{H} 73$ | 43 | 10 |
| 140 | $14-\mathrm{H} 72$ | 277.2 | 28 |
| 30 | $3-\mathrm{H} 52$ | 54.6 | 6 |
| 11 | 1-M50 | 26 | 2 |
| 2 | 1-T01 | 10.4 | 1 |
| 4 | $1-\mathrm{T} 11$ | 10.4 | 1 |
| 6 | $3-101$ | 31.2 | 5 |
| 16 | $4-111$ | 41.6 | 4 |
| 239 | Total Pwr. | 494.4 | 57 |
|  | $=790.8$ |  |  |
|  |  |  |  |


| Top Right |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Total \# of <br> Equivalent <br> Gates | \# Used and <br> Macro <br> Type | Total Macro <br> Power <br> (MW) | Output <br> Follower <br> Current <br> (ma) |  |
| 6 | $1-\mathrm{H} 73$ | 8.6 | 2 |  |
| 70 | $7-$ H72 | 138.6 | 14 |  |
| 48 | $3-M 53$ | 85.8 | 15 |  |
| 22 | $2-$ M74 | 57 | 4 |  |
| 33 | $3-$ M50 | 78 | 6 |  |
| 4 | $1-$ T11 | 10.4 | 1 |  |
| 20 | $5-010$ | 143 | - |  |
| 8 | $2-009$ | 57.2 | - |  |
| 211 | Total Pwr. | 578.6 | 42 |  |
|  | $=797$ |  |  |  |


| Bottom Left 2 |  |  |  |
| :---: | :---: | :---: | :---: |
| Total \# of <br> Equivalent <br> Gates | \# Used and <br> Macro <br> Type | Total Macro <br> Power <br> (MW) | Output <br> Follower <br> Current <br> (ma) |
| 36 | $6-\mathrm{H} 73$ | 51.6 | 12 |
| 110 | $11-\mathrm{H} 72$ | 217.8 | 22 |
| 70 | $7-\mathrm{H} 52$ | 127.4 | 14 |
| 2 | 1-T03 | 18.2 | 1 |
| 1 | 1-T08 | 5.2 | .5 |
| 16 | $4-\mathrm{T11}$ | 41.6 | 4 |
| 4 | $2-101$ | 20.8 | 4 |
| 24 | $6-111$ | 62.4 | 6 |
| 263 | Total Pwr. | 545.0 | 63.5 |
|  | $=875.2$ |  |  |


| Bottom Right 1 |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Total \# of <br> Equivalent <br> Gates | \# Used and <br> Macro <br> Type | Total Macro <br> Power <br> (MW) | Output <br> Follower <br> Current <br> (ma) |  |
| 22 | $2-M 74$ | 57 | 4 |  |
| 64 | $4-M 53$ | 114.4 | 20 |  |
| 22 | 2-M50 | 52 | 4 |  |
| 10 | $2-M 29$ | 46.8 | 3 |  |
| 14 | $2-$ M28 | 46.8 | 8 |  |
| 2 | $1-$ T01 | 10.4 | 1.5 |  |
| 2 | $1-$ T04 | 18.2 | 2.0 |  |
| 8 | $2-G 09$ | 57.2 | - |  |
| 8 | $2-G 10$ | 57.2 | - |  |
| 8 | $2-009$ | 57.2 | - |  |
| 12 | $3-010$ | 85.8 | - |  |
| 172 | Total Pwr. | 603 | 42.5 |  |
|  | $=824$ |  |  |  |


| 2-3 $=84.4 \mathrm{~mW}=$ the largest quadrant power difference |  |
| :---: | :---: |
| Top Power | $=1587.8 \mathrm{~mW} \quad-6.6 \%$ |
| Bottom Power | $=1699.2 \mathrm{~mW}$ |
|  | 3287 mW |
| Bias Driver | $=327 \mathrm{~mW}$ |
|  | $3614=695 \mathrm{~mA}=1 \mathrm{IEE}$ (typ) |
| Total Output Emitter follower |  |
| Power from output cells $=(16$ outputs $)(15 \mathrm{~mW} /$ output $)=240 \mathrm{~mW}$ Total chip power with outputs loaded $=3614+240 \approx 3.85$ watts |  |
|  |  |
| $\text { Chip utilization }=\frac{232.5}{250} \times 100 \%=93 \%$ |  |
| Total Gates $=88$ (3 gates are for | wire ORs in logic) |




TABLE 7. - Calculation of Longest Delay Path, $\mathrm{t}_{\mathrm{pd}-+}(\overline{\mathrm{XO}}$ to $\overline{\mathrm{P} 14})$

| Delay Path (LOC), Input-Output Edge | Output Current (mA) | Fanout | Metal Length (mils) | Macro Delay (ps) | Metal Plus Fanout Delay (ps) | Socket, Package Delay (ps) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PIN 47 ( $\overline{\mathrm{XO}}$ ) TO I11-B* (O1B) $\begin{aligned} & \mathrm{C}_{\mathrm{T}}=4+8+298(.008)=14.4 \mathrm{pf} \\ & \Delta \mathrm{~T}_{\mathrm{R}}=.6(50)(14.4)=432 \mathrm{ps} \\ & \Delta \mathrm{~T}_{\mathrm{pd}}\left(\text { due to } \Delta \mathrm{T}_{\mathrm{R}}\right)=(.175)(432)= \\ & \Delta \mathrm{T}_{\mathrm{pd}}(\text { metal and } \mathrm{FO})=(20)(8)+(.4)(298)= \end{aligned}$ | NO RC | 8 | 298 |  | $\begin{array}{r} 76 \\ 279 \end{array}$ | 175 |
| $111 \mathrm{~B}^{*}$ to Y (O1B), | 1 | 1 | 89 | 1400 | 290 |  |
| H72 B* to S (31B), - - | 1 | 1 | 57 | 2950 | 185 |  |
| H72 CIN** to S (42A), - - | 1 | 1 | 29 | 1750 | 95 |  |
| H52 B1* to S (43A), - - | 1 | 3 | 76 | 2800 | 495 |  |
| M50 $\mathrm{ClN}^{*}$ to S (44), - - | 1 | 3 | 83 | 1350 | 525 |  |
| M74 A to CO (64), - - | 1 | 1 | 28 | 1200 | 90 |  |
| M53 $\mathrm{B}^{*}$ to $\mathrm{G}(55),-\quad-$ | 1 | 1 | 60 | 1800 | 195 |  |
| M29 K to $\bar{Y}$ (66), - - | 2 | 5 | 122 | 1500 | 17.0 |  |
| M28 A to $\bar{Y}$ (86), - - | 2 | 2 | 58 | 1300 | -120 |  |
| M53 CIN to CO (85), - + | 1 | 1 | 35 | 1550 | 50 |  |
| $010 \mathrm{~B}^{*}$ to Y (95B) to PIN $22(\overline{\mathrm{P} 14})$, + + | - | - | 27 | 3600 | - | 100 |
| TOTALS | - | - | - | 21,200 | 2330 | 275 |

Total delay $=(21,200+2330+275) \mathrm{ps}=23.8 \mathrm{~ns}$ MAX
$\%$ of delay due to metal and Fan-out $=\frac{2330}{23800} \times 100 \%=9.8 \%$
test vectors check 100\% of all the possible fault conditions that can be checked. Only 131 sec of CPU time was used in running the fault grade program.

Table 7 shows an example of calculating the longest delay path for the MC10901. Section V gives the performance guidelines for calculating the maximum delays shown in Table 7, while Figures 13-19 show the curves for metal and fan-out delay. The total delay was calculated to be 23.8 ns (Max). The metal plus the fan-out delay is $9.8 \%$ of the total delay.

Figure 36 shows a flow diagram of the AC Simulation software in the CAD system. From the DESIGN file, all the actual metal lengths are calculated using a program called FOIL. Table 7 shows some of the metal lengths that were calculated from the FOIL program for the MC10901. To operate the AC Simulation program, the input vectors must be defined in the SPATTERN file called ACPATT. The order for printing the input and output pins are defined in a SCOMMAND file called ACCOMM. A program called ACMCASIM is used to run a simulation on the ac input pattern. For each input data change, all output delays to the nearest 50 ps increment are calculated. All the
various parameters needed to calculate the maximum delay (as indicated in Section V) are used by the ACMCASIM program. As an example, the ACMCASIM program calculated a delay of 23.9 ns (Max) for the path shown in Table 7. The manual or hand calculation was 23.8 ns . The 0.1 ns difference is due to round-off to the nearest 50 ps increment for the metal and fan-out delays. The dc functional vectors and the ac vectors are automatically converted to a production test tape by the CAD system. The dc parametric information is also automatically included in the test tape such as input current, $\mathrm{I}_{\mathrm{EE}}, \mathrm{V}_{\mathrm{OH}}$, and $\mathrm{V}_{\mathrm{OL}}$.
Another program with a "PROPDLAY" command is available that can be used to compute the maximum propagation delay from any set of inputs to any set of outputs without the need for input vectors (Pattern file is not needed). Then, the TRACE command can be used (for any input to output path) to list the accumulative maximum delay at each output node in the path along with the polarity of the signal. The input logic states can then be determined to logically generate the traced path. The ACMCASIM program is then used to verify the maximum delay of the traced path.

```
INPUT >SIM A10901
USER LIB
M28 SUBNET
M29 SUBNET
M50 SUBNET
H52 SUBNET
M53 SUBNET
H72 SUBNET
H73 SUBNET
M74 SUBNET
101 SUBNET
IO3 SUBNET
04 SUBNET
IO8 SUBNET
111 SUBNET
O09 SUBNET
O10 SUBNET
BOUT SUBNET
SYS LIB
    808 NODES IN A10901
        COMPNET FILE CREATED
INPUT >DEFINE
    4 3 5 9 ~ F A U L T S ~ D E F I N E D ~
DEFINE FILE CREATED
INPUT >SWEEP TO 86
INPUT >GO
OFAULT SIMULATION STARTED
FAULT SIMULATION COMPLETE - RESTART POINT AT CYCLE 87
INPUT >COUNT
    1 6 2 7 ~ F A U L T S ~ D E T E C T E D ~ L A S T ~ S E G M E N T ~
        99 PERCENT OF REAL FAULTS
            O UNSTABLE FAULTS LAST SEGMENT
            5 UNDETECTED FAULTS REMAINING
            O PERCENT OF REAL FAULTS
    1628 CUMULATIVE FAULTS DETECTED
        99 PERCENT OF REAL FAULTS
INPUT >FPRINT UNDET
1 A10901 ON 80.323 AT 16.01.46 UNDETECTED FAULTS TO CYCLE }8
        NAME
        B26-Cl
        A92-Y
    B04-Y
    B83-A
    B26-A0
        >EXIT
```

        FIGURE 35. Fault Grade Results of FLOGCAP Program
    

FIGURE 36. AC SIMULATION

## APPENDIX - <br> THE MECL MACROCELL ARRAY SPECIFICATION

## THE MACROCELL LIBRARY - TECHNICAL DATA

The Macrocell library consists of three groups of cells:

1. MAJOR CELLS
2. INTERFACE CELLS
3. OUTPUT CELLS

## A. Logic Symbology

Positive logic is assumed for all logic drawings where a logic " l " is a high voltage level ( V OH ) and a logic " O " is a low voltage level ( $\mathrm{V}_{\mathrm{OL}}$ ).
The library consists of more than 100 macros. All inputs and outputs are labeled with the symbols used in the CAD system for defining the I/O ports. A circle on an input to a logic gate or block denotes that an active "low" enables that input. The inputs to the logic block are denoted on the left and bottom side of the block. The outputs are on the right side of the logic block.
A circle on the output of a logic block denotes the output is active in the "low" state. Logic equations are given to define the simple gate functions; truth tables and logic equivalent diagrams are shown for the more complex macros.

## B. Propagation Delay

The worst case propagation delay is specified for $\mathrm{V}_{\mathrm{EE}}=-5.2$ volts $\pm 10 \%$, and a maximum junction temperature of $\mathrm{T}_{\mathrm{J}} \max =115^{\circ} \mathrm{C}$. For the MCA1200, attaching a recommended heat sink or equivalent to the package and a 1000 LFPM of air flow will generally result in an ambient temperature range of $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. For the MCA600, 500 LFPM of air flow (no heat sink required) will generally result in an ambient temperature range of $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$. In general, a lower junction temperature will result in faster propagation delays.

For the Major and Interface Cell macros, the values given for propagation delay are maximum values for a $1.0,1.5,1.8$ or 2.0 mA output follower current driving a fan-out of 1 . The numbers are also good for an 0.5 or 0.8 mA output follower driving a fan-out of 1 on the rising edge at the output ( $\mathrm{tpd}_{+}$) but for the falling edge delay ( $\mathrm{t}_{\mathrm{pd}}$ ), 200 ps must be added to the specified delay.
For Output cell macros, the values given for propagation delay are maximum for the output package pin driving $50 \Omega(25 \Omega$ for macro 024 or 025$)$ to -2.0 volts. The propagation delays specified are measured from the $50 \%$ point of the input rising or falling edge to the $\mathrm{V}_{\mathrm{TH}}$ point of the output rising or falling edge. $\mathrm{V}_{\mathrm{TH}}$ is the $\mathrm{V}_{\mathrm{BB}}$ threshold voltage which is equal to -1.3 volts (for $\mathrm{V}_{\mathrm{CC}}=0$ volts) at $25^{\circ} \mathrm{C}$ ambient. The $50 \%$ point of the input and the $\mathrm{V}_{\mathrm{TH}}$ point of the output are adjusted by +1.2 mV for each $+1^{\circ} \mathrm{C}$ increase in ambient temperature.

## Propagation Delays



FIGURE 37. SWITCHING WAVEFORMS

50-ohm termination to ground located in each scope channel input.

All input and output cables to the scope are equal lengths of 50 -ohm coaxial cable. Wire length should be $<1 / 4$ inch from $T P_{\text {in }}$ to input pin and $T P_{\text {out }}$ to output pin.


FIGURE 38. SWITCHING TEST CIRCUIT

Major cell macro H 02 can be used as an example of the terminology. $\mathrm{t}_{\mathrm{pd}}$ is the propagation delay from all upper level inputs (no asterisk) to all outputs. $\mathrm{t}_{\mathrm{pd}}{ }^{*}$ $(Y, Z)$ is the propagation delay from the lower level inputs (shown with asterisk) to the Y or Z output. ${ }^{\text {ppd }_{+}}{ }^{*}(\overline{\mathrm{Y}}, \overline{\mathrm{Z}})$ is the propagation delay from the lower level inputs to the $\bar{Y}$ or $\bar{Z}$ outputs on the rising edge of the output (low to high voltage transition). $\mathrm{t}_{\mathrm{pd}}{ }^{*}(\overline{\mathrm{Y}}, \overline{\mathrm{Z}})$ is the propagation delay from the lower level inputs to the $\overline{\mathrm{Y}}$ or $\overline{\mathrm{Z}}$ outputs on the falling edge of the output (high to low voltage transition).

Figure 37 shows the switching waveform definitions while Figure 38 shows the switching test circuit for testing the ac performance. Note that 1 ns input rise and fall times ( 20 to $80 \%$ ) are required in order to meet the specified propagation delays.

## C. Setup and Hold Time

The worst case setup and hold times are also listed for all flip-flops and latches. The setup time ( $\mathrm{t}_{\text {setup }}$ ) is the amount of time the data must be present before the latching edge of the clock in order to insure the data is latched properly. The hold time (thold) is the amount of time the data must remain unchanged after the latching edge of the clock in order to insure the data will remain valid.

## D. Pulse Width

The worst case minimum pulse width (tpW) is also specified for the clock inputs of latches and flip-flops in order to insure proper operation. If the clock input
is being driven directly from an input pin, the specified tpW is valid for a fan-in of 1 for input rise and fall times of 1.0 ns ( 20 to $80 \%$ ). See Section V-O, Page 24, for more details.

## E. Power Dissipation

The typical power dissipation is specified for each of the macros in the library. However, this power does not include the power of the output follower. To calculate the power due to the output follower for major and interface macros, multiply $\mathrm{V}_{\mathrm{EE}}$ ( -5.2 volts) times the selected output follower current. The maximum and minimum power for each macro can be calculated by multiplying the typical power by 1.25 and 0.75 respectively.

For the output cell, the load resistor for the output follower is placed outside the Macrocell Array package. Therefore, the output cell power dissipation does not include the output follower power. When calculating the package power, the power of the output transistor (near bonding pad) needs to be added to the total. For 50 $\Omega$ terminations to -2.0 volts, the average power dissipation for the output transistor is 15 mW . For driver macros that are cutoff in the low voltage state, the average power dissipation of the output transistor is 20 mW for a $25 \Omega$ load or 10 mW for a $50 \Omega$ load.

For major cell macros, the typical power dissipation, $P_{D}$, is given for each macro for the whole cell. If only a half cell is used (for half cell macros), divide the indicated power by 2.

## F. Fan-in

The input fan-in is shown in parenthesis, ( ), at the logic input of each macrocell in the Library when the fan-in is not equal to 1 . When the input fan-in is equal to 1 , the (1) is not shown.

## G. Wire OR

The number of internal wire OR connections is indicated in parentheses at the macro outputs. This number is needed only when calculating the wire OR delay due to a wire OR connection between macrocell outputs. See section on Wire ORing for more details.

## H. Output Current

Each cell location contains a number of resistors designated to provide a variety of output-current options for the designer. These resistors are appropriately connected by the CAD-derived Macro metallization pattern in accordance with the designer's specifications.

## For Major Cell Macros:

If a half-cell utilizes either one or two outputs, $0,0.5$, 1.0 , or 2.0 mA can be specified for each output unless specified otherwise. For wholecell Macros utilizing up to four outputs, each output may be specified for $0,0.5$, 1.0 or 2.0 mA unless specified otherwise.

Each Major cell quadrant has three resistors, two providing a 0.5 mA load each and one with 1.0 mA load. The resistors are connected in parallel to select the desired output current levels. For half cells containing four outputs, two of the outputs are normally the complement of the other two (for instance, $\mathrm{Y}, \mathrm{Z}$ and $\overline{\mathrm{Y}}$, $\bar{Z})$. The Y and $\overline{\mathrm{Y}}$ outputs are in one quadrant sharing the three resistors, while the Z and $\overline{\mathrm{Z}}$ are in the other quadrant. The possible current options for outputs sharing the same quadrant are $(0,0),(0,0.5),(0,1.0),(0,2.0)$, $(0.5,0.5)$, and $(1.0,1.0) \mathrm{mA}$.

## For Interface Cell Macros:

An output follower current of $0,0.5,1.0$, or 1.5 mA can be selected for each output even if both outputs are used unless specified otherwise. For I13 and I14, the $Q$ output can be selected for $0,0.8,1.0$, or 1.8 mA while the $\bar{Q}$ output can be selected for $0,0.5,1.0$, or 1.5 mA .

## For Output Cell Macros:

The Y1 output may be specified for $0,1.0$, or 2.0 mA . For Transceiver Macros 016 and 017, the receiver output can be specified as $0,1.0$, or 2.0 mA .

## I. Lower Level Inputs

Inputs that are connected to an input follower are marked with an asterisk, *, and are connected to the lower level of a series gated structure. Unmarked inputs go directly to base of a transistor connected in the upper level of a series gated structure. These two different types of inputs are differentiated in order to specify different propagation delays, and different rules for
connecting to input compensation networks and to input package pins.

All inputs of Interface and Output cell macros are allowed to be connected to package pins or to the Y1 output of an Output cell macro. An extra diode drop is used in these cells on lower level inputs to eliminate potential saturation problems.

For Major cell macros, upper level inputs and lower level inputs marked with a circle around the asterisk, ${ }_{\star}($, are allowed to be connected to package pins or to the Y1 output of an Output cell macro. Stated differently, Major cell macros with inputs marked with an asterisk (with no circle around it) are not allowed to be connected to package pins or to the Y1 output of an Output cell macro due to potential saturation problems.

## J. Major Cell Macros

The macros in the Major Cell Library are labeled with an " H " or " M " followed by two numbers. The " H " represents a macro using only half (or less) the components of a Major cell and is called a half cell macro. The half cell macro can be placed in either the top or bottom half of a major cell. As an example, H31 (a D flip-flop) could be placed in the top half of a major cell and an H52 (a full adder) could be placed in the bottom half. The " $M$ " represents a macro requiring more than half the components in the major cell and therefore requires the use of both the top and bottom half of the cell.
H01 through M30 include various combinations of gating functions that can be used in clock driving, parity checking, data transfer, carry lookahead generation. H31 and M32 are edge triggered D flip-flops that can be used for registers and counters. An asynchronous reset can be formed with these flip-flops by tying the reset and one of the clock inputs together. However, a narrow pulse can occur at the flip-flop output when it is reset as indicated in the truth table.

H33 through H54 produce useful logic functions such as latches, multiplexers, decoders and full adders. M53 contains a full adder plus a half adder with 2-bit propagate and generate functions. This is very useful in generating fast adders.
H59 through H62 are similar to H01 through H04 but contain an extra gating input. H63 through H69 are similar to other macros except they contain less logic and therefore less power.

H71 through M80 are similar to other macros except all the inputs are allowed to be connected to package pins or to the Y1 output of an output cell. All lower level inputs have a diode placed in series with the input follower, similar to an interface cell.

H81 is an edge triggered D flip-flop with a differential receiver on the clock and data inputs. Also, internally the master drives the slave differentially. The reason
for the differential drive is to minimize the skew or difference between the logic " 1 " and logic " 0 " setup and hold times. Separate reset inputs control the resetting of the master and slave portions of the flip-flop.

## K. Interface Cell Macros

Most of the macros in the Interface Cell Library are labeled with an " l " followed by two numbers and a " T " followed by the same two numbers. When using CAD, the " l " designation is used to place the macro in a side interface cell (left side) and the " T " designation is used to place the macro in the top or bottom row of interface cells. Although the " $l$ " and " $T$ " cells are logically equivalent, a different internal cell metal pattern is required which results in different I/O port channel assignments.

All inputs of Interface Cell macros can be connected to input package pins or to the Y1 output of Output Cell macros. These cells can be utilized for input interfacing and to provide extra logic power within the array.
Dual gate functions are also available in the library in numerous combinations. Very useful macros like 105, 106, 107, and 110 (where one input is inverted) are not available in standard logic families. Macros 106 and 107, together, can be used to form a 1 -of- 4 decoder similar to M45, except that an enable line is not present. Macros 113 and I14, together, can be used to form a D flip-flop similar to H31.
I20 is a dual differential line receiver that can be used to receive logic information using twisted pair lines. The differential receiver is used to provide maximum system noise immunity. The common mode noise rejection is approximately $\pm 1$ volt.

## L. Output Cell MACROS

Most of the macros in the output cell are labeled with an " $O$ " followed by two numbers and a " $G$ " followed by the same two numbers. When using CAD, the "O" designation is used to place the macro in a side output cell (right side) and the " G " designation is used to place the macro in the top or bottom row of output cells. Although the " $O$ " and " $G$ " cells are logically equivalent, a different internal metal pattern is required which results in different I/O port channel assignments.

All inputs of Output Cell macros can be connected to input package pins or to the Y 1 output of Output Cell macros. The output cells are primarily used to provide the interface between the internal logic and the logic outside the package providing 50 ohm and 25 ohm drive capability. Output Cell macros containing a Y1 output can be used as an Interface Cell macro since the Y1 output can drive inputs of Major Cell macros not marked with an asterisk ( ${ }^{*}$ ). The Y1 output can also drive any input of an Interface Cell macro or an Output Cell macro.

Although the Output Cell macros are primarily used for interfacing, they also provide extra logic capability with logic functions such as OR-AND, exclusive OR with enable, 2 to 1 multiplexer with enable, and latches. There are several drivers that are capable of driving 50 ohm or 25 ohm loads with the $\mathrm{V}_{\mathrm{OL}}$ state in the cutoff mode ( $\mathrm{V}_{\mathrm{OL}}(\mathrm{Max})=-1.95$ volts). The driver output of $016,017,018$, and 019 are capable of driving 50 ohms to -2.0 volts while 024 and 025 are capable of driving 25 ohms to -2.0 volts.

The $Y$ output of Output Cell macros 016, 017, 018, and 019 can be routed to pins with one output emitter follower transistor. However, the Y output of the 25 ohm driver macros must be routed to pins that have two transistors.

Table 8 lists the package pins that have two transistors as well as cell locations restrictions for placing a transceiver macro (016 or 017) or the driver macros ( $018,019,024$, and 025). See Figure 3a and 3b for cell location assignments.

In addition, no more than 10 total 25 ohm drivers (024 and 025) or transceiver macros (016 and 017) may be placed in the array ( 5 max. in the upper half and 5 max. in the lower half). The maximum number of 50 ohm driver macros with $\mathrm{V}_{\mathrm{OL}}$ in the cut-off mode (018 and 019) allowed per design option is 18 (9 maximum in the upper half of the array and 9 maximum in the lower half). Refer to Section IV-B, page 14, for more details on the maximum number of drivers allowed.

TABLE 8 - Package Pins Having Two Transistors and Driver Placement Restrictions

| $\begin{aligned} & \text { MCA } \\ & \text { TYPE } \end{aligned}$ | PACKAGETYPE | PINS HAVING TWO TRANSISTORS | CELL LOCATIONS NOT ALLOWED FOR DRIVER PLACEMENT |  |
| :---: | :---: | :---: | :---: | :---: |
|  |  |  | FOR MACROS 016, 017, 024, 025 | $\begin{aligned} & \text { FOR MACROS } \\ & 018,019 \end{aligned}$ |
| MCA1200 | 68 PIN LCC | 1, 2, 16, 17, 18, 19, 67, 68 | 27, 37, 47, 57, 67, 77 | 37, 47, 57, 67 |
| MCA600 | 68 PIN LCC | $4,5,13,14,18,19,67,68$ | 25, 35, 45, 55 | - |
|  | 40 PIN DIL | 14, 15, 17, 18, 23, 24, 26, 27 |  |  |
|  | 28 PIN DIL | 2, 3, 5, 6, 23, 24, 26, 27 |  |  |
|  | 72 PGA | C2, D1, H1, H2, L2, K2, B3, A2 |  |  |
| MCA1200 | 72 PGA | B1, B2, J2, K1, L2, K2, B3, A2 | 27, 37, 47, 57, 67, 77 | 37, 47, 57, 67 |

M. MCA ECL DC Parameters

| Input <br> Forcing Voltages | Parameter | Spec Limits 1 |  |  | Unit | Comments |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | Ambient Temperature |  |  |  |  |
|  |  | $0^{\circ} \mathrm{C}$ | $25^{\circ} \mathrm{C}$ | $70^{\circ} \mathrm{C}$ |  |  |
| $\begin{aligned} & \mathrm{V}_{\mathrm{IH}} \mathrm{MAX} \\ & \text { and } \\ & \mathrm{V}_{\mathrm{IL}} \text { MIN } \end{aligned}$ | $\mathrm{V}_{\mathrm{OH}}$ MAX ${ }^{4}$ | -0.840 | -0.810 | -0.730 | Vdc | For all outputs |
|  | $\mathrm{VOH}_{\text {OHIN }}$ | -1.000 | -0.96 | -0.905 | Vdc | For all outputs |
|  | VOL MAX | -1.665 | -1.650 | -1.625 | Vdc | For all outputs, excluding drivers |
|  | $\mathrm{V}_{\text {OL }}$ MAX 2 | -1.950 | -1.950 | -1.950 |  | Drivers only |
|  | $\mathrm{V}_{\text {OL }} \mathrm{MIN}$ | -1.950 | -1.950 | -1.950 | Vdc | For all outputs, excluding drivers |
|  | $V_{\text {OL }}$ MIN 2 | -2.020 | -2.020 | -2.020 |  | Drivers only |
| $\mathrm{V}_{\mathrm{IHA}}$ MIN and VILA MAX | VOHA MIN | -1.020 | -0.980 | -0.925 | Vdc | For all outputs |
|  | VOLA MAX | -1.645 | -1.630 | -1.605 | Vdc | For all outputs, excluding drivers |
|  | VOLA MAX 2 | -1.950 | -1.950 | -1.950 | Vdc | Drivers only |
| $\mathrm{V}_{\mathrm{IH}} \mathrm{MAX}$ | IINH MAX | 50 | 50 | 50 | $\mu \mathrm{A}$ | For each fan-in |
|  |  | 150 | 150 | 150 |  | For input pulldown ( $\approx 50 \mathrm{k} \Omega$ ) |
| VIL MIN | IINL MIN 3 | 0.5 | 0.5 | 0.5 | $\mu \mathrm{A}$ | Measured only if input pulldown is used |
|  | $\mathrm{V}_{\mathrm{IH}}$ MAX | -0.840 | -0.810 | -0.730 | Vdc | Input forcing voltages |
|  | $V_{\text {IL }}$ MIN | -1.950 | -1.950 | -1.950 | Vdc |  |
|  | VIHA MIN | -1.145 | -1.105 | -1.050 | Vdc |  |
|  | VILA MAX | -1.490 | -1.475 | -1.450 | Vdc |  |

(1) DC test limits are specified after thermal equilibrium has been established with the MCA device having an attached heat sink and a transverse air flow of 1000 LFPM for the MCA1200 and 500 LfPM and no heat sink for the MCA600. $\mathrm{V}_{\mathrm{EE}}=-5.2 \mathrm{v} \pm 0.010 \mathrm{v}$. All outputs are loaded with $50 \Omega$ to -2.0 volts except the $25 \Omega$ drivers $(024,025)$ which are loaded with $25 \Omega$ to -2.0 volts.
(2) These voltage limits are for the driver output of macros with $V_{\mathrm{OL}}$ in the cutoff mode (driver macros include 016, 017, 018, 019, 024, 025).
(3) In Final Test, this measurement insures that the input pulldown resistor is connected. There is no test for minimum input current if the input pulldown resistor is not used.
(4) For an output pin having a wire OR of two output cell macros, +60 mV must be added to the $\mathrm{V}_{\mathrm{OH}} \mathrm{MAX}$ specification limit.

It is not necessary to measure all points on the transfer curves. To guarantee correct operation it is sufficient to measure two sets of $\mathrm{min} / \mathrm{max}$ logic level parameters.

The first set is obtained by applying test voltages,
$V_{\text {IL min }}$ and $V_{\text {IH max }}$ (sequentially) to the gate inputs, and measuring the output levels to make sure they are between $V_{O L}$ max and $V_{O L}$ min, and $V_{O H}$ max and $\mathrm{V}_{\mathrm{OH}}$ min specifications.


FIGURE 39. MECL TRANSFER CURVES (MCA ECL EXAMPLE) and SPECIFICATION TEST POINTS

The second set of logic level parameters relates to the switching thresholds. This set of data is distinguished by an " $A$ " in symbol subscripts. A test voltage, $V_{\text {ILA max }}$, is applied to the inputs and the outputs are measured to see that they are above the VOHA min and below the VOLA max levels, respectively. Similar checks are made using the test input voltage $\mathrm{V}_{\mathrm{IH}}$ min.

The result of these specifications insures that:
a) The switching threshold ( $\approx \mathrm{V}_{\mathrm{BB}}$ ) falls within the darkest rectangle; i.e., switching does not begin outside this rectangle;
b) Quiescent logic levels fall in the lightest shaded ranges;
c) Noise immunity guideline is met.
N. Limits Beyond Which Device Life May Be Impaired

| Characteristic | Symbol | Unit | Value |
| :---: | :---: | :---: | :---: |
| Supply Voltage ( $\mathrm{V}_{\mathrm{CC}}=0$ ) <br> Input Voltage $\left(\mathrm{V}_{\mathrm{CC}}=0\right)$ <br> Input Voltage Bus (VCC $=0$ ) <br> Output Source Current Continuous ( $50 \Omega$ drive) <br> Output Source Current Surge ( $50 \Omega$ drive) (3) <br> Output Source Current Continuous ( $25 \Omega$ drive) <br> Output Source Current Surge ( $25 \Omega$ drive) (3) <br> Storage Temperature <br> Junction Temperature (2) | $V_{E E}$ <br> $V_{\text {in }}$ <br> $v_{\text {in }}$ <br> lout <br> lout <br> lout <br> lout <br> $T_{\text {stg }}$ <br> $T_{J}$ | Vdc <br> Vdc <br> Vdc <br> mAdc <br> mAdc <br> mAdc <br> mAdc <br> ${ }^{\circ} \mathrm{C}$ <br> ${ }^{\circ} \mathrm{C}$ | $\begin{gathered} -7.0 \text { to } 0 \\ 0 \text { to } V_{\mathrm{EE}}(-5.2 \mathrm{v}) \\ 0 \text { to }-2.0 \quad(1) \\ 30 \\ 100 \\ 60 \\ 200 \\ -55 \text { to }+150 \\ 165 \end{gathered}$ |

(1) Input voltage limit is $V_{C C}$ to $\mathbf{- 2 . 0}$ volts when bus is used as an input and the output drivers are disabled.
(2) Maximum $T_{J}$ may be exceeded $\left(\leqslant 250^{\circ} \mathrm{C}\right.$ ) for short periods of time ( $\leqslant 240$ hours) without significant reduction in device life.
(3) The surge current is defined as an output current between 30 mA and 100 mA for $50 \Omega$ drive and 60 mA and 200 mA for $25 \Omega$ drive lasting for $\leqslant 10 \mu \mathrm{~s}$ and having a duty cycle of not more than $1 \%$.
O. Recommended Operating Conditions

| Characteristic | Symbol | Unit | Value |
| :--- | :---: | :---: | :---: |
| Supply Voltage (VCC $=0$ ) | $\mathrm{V}_{\mathrm{EE}}$ | Vdc | -4.68 to -5.72 |
| Operating Temperature With Heat Sink and 1000LFM for MCA1200, <br> No Heat Sink and 500LFM for MCA600 (DC \& Functional) | $\mathrm{T}_{\mathrm{A}}$ | ${ }^{\circ} \mathrm{C}$ | 0 to +70 |
| Maximum Junction Temperature (Functional) | $\mathrm{T}_{\mathrm{J}}$ | ${ }^{\circ} \mathrm{C}$ |  |
| Maximum Junction Temperature <br> (For AC Specifications) | $\mathrm{T}_{\mathrm{J}}$ | ${ }^{\circ} \mathrm{C}$ | 130 |
| Maximum Clock Input Rise \& Fall Times (20 to 80\%) | $\mathrm{t}_{\mathrm{C}}, \mathrm{t}_{\mathrm{f}}$ | ns | 115 |

## Major Cell Library

NOTES: Values given for prop. delay, tpd, are max. for 1 mA or 2 mA output follower current driving a fan-out of 1. Values given for power dissipation, PD, are typical with unloaded outputs. Output follower current can be selected for $0,0.5,1$, or 2 mA . Number in () at the inputs indicate fan-in other than 1. *Inputs are connected to an input follower. Number in () at the outputs indicate the total number of internal wire OR's. Unmarked upper level inputs and ${ }^{\oplus}$ Inputs can be connected to input package pins while *inputs cannot.





tpw $+(R$ and $E 1 / E 2$ tied together) $=2.5 \mathrm{~ns} \min$

[^1]LOGIC EQUIVALENT


TRUTH TABLE
tpw $+(R)=2.5 \mathrm{~ns}$ min for $\mathrm{C} 1+\mathrm{C} 2=$ " H " tpw + ( R and $\mathrm{C} 1 / \mathrm{C} 2$ tied together) $=4.0 \mathrm{~ns}$ min

| $R$ | $D$ | $C$ | $Q$ |
| :---: | :---: | :---: | :---: |
| $L$ | $X$ | $H$ | - |
| $L$ | $X$ | $L$ | - |
| $L$ | $L$ | $L \rightarrow H$ | $L$ |
| $L$ | $H$ | $L \rightarrow H$ | $H$ |
| $H$ | $X$ | $H$ | $L$ |
| $H$ | $X$ | $L$ | - |
| $H$ | $L$ | $L \rightarrow H$ | $L$ |
| $H$ | $H$ | $L \rightarrow H$ | $T$ |

tpd $^{*}=1.5 \mathrm{~ns}$
tpd $(R \rightarrow Q, \bar{Q})=3.5 \mathrm{~ns}$
tSETUP(D) $=1.5 \mathrm{~ns}$
$\mathrm{tHOLD}(\mathrm{D})=0 \mathrm{~ns}$
$P D=46.8 \mathrm{~mW}$ tpw $(\mathrm{C} 1, \mathrm{C} 2)=2.0 \mathrm{~ns}$ min
H33 - DUAL 2 BIT LATCH

TRUTH TABLE

| $R$ | $D i$ | $E 1$ | $E 2$ | $Q i$ |
| :---: | :---: | :---: | :---: | :---: |
| $L$ | $X$ | $H$ | $X$ | - |
| $L$ | $X$ | $X$ | $H$ | - |
| $H$ | $X$ | $H$ | $X$ | $L$ |
| $H$ | $X$ | $X$ | $H$ | $L$ |
| $X$ | $L$ | $L$ | $L$ | $L$ |
| $X$ | $H$ | $L$ | $L$ | $H$ |

$\mathrm{tpd}^{*}=1.7 \mathrm{~ns}$
$\operatorname{tpd}(R \rightarrow Q, \bar{Q})=2.0 \mathrm{~ns}$
$\operatorname{tSETUP}(\mathrm{D})=1.5 \mathrm{~ns}$
tHOLD(D) $=0 \mathrm{~ns}$
$P D=46.3 \mathrm{~mW}$

LOGIC EQUIVALENT


| $R$ | $D$ | $C$ | $Q$ |
| :---: | :---: | :---: | :---: |
| $L$ | $X$ | $H$ | - |
| $L$ | $X$ | $L$ | - |
| $L$ | $L$ | $L \rightarrow H$ | $L$ |
| $L$ | $H$ | $L \rightarrow H$ | $H$ |
| $H$ | $X$ | $H$ | $L$ |
| $H$ | $X$ | $L$ | - |
| $H$ | $L$ | $L \rightarrow H$ | $L$ |
| $H$ | $H$ | $L \rightarrow H$ | $-\quad$ |

$$
\begin{array}{ll}
C=C 1+C 2 & \operatorname{tSETUP}(D 0, S)=2 \mathrm{~ns} \\
D=D 0 \cdot \bar{S}+D 1 \cdot S & t(S E T U P(D 1)=2.5 \mathrm{~ns} \\
\text { tpd }(C 1, C 2 \rightarrow Q, \bar{Q})=1.6 \mathrm{~ns} & \text { tHOLD(D0, D1,S)}=0 \mathrm{~ns} \\
\text { tpd }(R \rightarrow Q, \bar{Q})=4.2 \mathrm{~ns} & P D=31.2 \mathrm{~mW} \\
\text { tpw }-(C 1, C 2)=3 \mathrm{~ns} \text { min } & \text { tpw }+(C 1, C 2)=2 \mathrm{~ns} \mathrm{~min}
\end{array}
$$

H34 — DUAL LATCH W/MUX


tpw $+(R)=3.5$ ns min tpw $+(\mathrm{R}$ and E1/E2 tied together) $=3.5 \mathrm{~ns}$ min

| TRUTH TABLE |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| R | Di | E1 | E2 | Qi |  |
| $L$ | $X$ | $H$ | $X$ | - |  |
| $L$ | $X$ | $X$ | $H$ | - |  |
| $H$ | $X$ | $H$ | $X$ | $L$ |  |
| $H$ | $X$ | $X$ | $H$ | $L$ |  |
| $X$ | $L$ | $L$ | $L$ | $L$ |  |
| $X$ | $H$ | $L$ | $L$ | $H$ |  |

$E=\overline{E 1} \bullet \overline{E 2}$
$D=D 0 \bullet \bar{S}+D 1 \bullet S$
tpd $+=1.4 \mathrm{~ns}$
tpd $+^{*}=1.65 \mathrm{~ns}$
tpd $-=1.95 \mathrm{~ns}$
tpd $-^{*}=2.45 \mathrm{~ns}$
tpw $(E 1, E 2)=3 \mathrm{~ns}$ min
tpd $(R \rightarrow Q)=2.75 \mathrm{~ns}$
tSETUP(D $\varnothing, S)=2 \mathrm{~ns}$
tSETUP(D1) $=2.5 \mathrm{~ns}$
tHOLD (D $\varnothing, D 1, S)=0 \mathrm{~ns}$
$P D=41.6 \mathrm{~mW}$
tpd - * $=2.45 \mathrm{~ns}$
tpw (E1, E2) $=3 \mathrm{~ns}$ min

TRUTH TABLE

| Di | Ei | Qi |
| :---: | :---: | :---: |
| X | H | - |
| L | L | L |
| H | L | H |

$\overline{\bar{x}}=$ NO CHANGE

$$
X=\text { DON'T CARE }
$$



$$
i=0 \text { or } 1
$$

$$
\mathrm{tpd}=1.2 \mathrm{~ns}
$$

$$
\mathrm{tpd}^{*}=1.5 \mathrm{~ns}
$$

$$
\text { tSETUP(D0, D1) }=1.5 \mathrm{~ns}
$$

$$
\operatorname{tHOLD}(D 0, D 1)=0 \mathrm{~ns}
$$

$$
\mathrm{PD}=52 \mathrm{~mW}
$$

$$
\mathrm{tpw}=2.0 \mathrm{~ns} \text { min }
$$

M37 - 4 TO 1 MUX WIE
M38-4 TO 1 MUX WIE

[^2]$\mathrm{PD}=26 \mathrm{~mW}$
tpd $=1.4 \mathrm{~ns}$
$\mathrm{tpd}^{*}(\mathrm{E})=1.4 \mathrm{~ns}$
tpd ${ }^{*}(S \varnothing)=1.7 \mathrm{~ns}$
$P D=26 \mathrm{~mW}$

TRUTH TABLE

| E | S1 | S $\varnothing$ | Y |
| :---: | :---: | :---: | :---: |
| H | X | X | L |
| L | L | L | A $\varnothing$ |
| L | L | H | A1 |
| L | H | L | A2 |
| L | H | H | A3 |



TRUTH TABLE

| $E$ | $S 1$ | $S \varnothing$ | $Y$ |
| :---: | :---: | :---: | :---: |
| $H$ | $X$ | $X$ | $L$ |
| $L$ | $L$ | $L$ | $\overline{A \varnothing}$ |
| $L$ | $L$ | $H$ | $\overline{A 1}$ |
| $L$ | $H$ | $L$ | $\overline{A 2}$ |
| $L$ | $H$ | $H$ | $\overline{A 3}$ |

tpd $=1.5 \mathrm{~ns}$
tpd ${ }^{*}(E)=1.6 n s$
$t \mathrm{pd} *(\$ \varnothing)=1.95 \mathrm{~ns}$
$P D=26 \mathrm{~mW}$


TRUTH TABLES

| $S 1$ | $S \emptyset$ | $Y$ |
| :---: | :---: | :---: |
| $L$ | $L$ | $A \emptyset$ |
| $L$ | $H$ | $A 1$ |
| $H$ | $L$ | $A 2$ |
| $H$ | $H$ | $A 3$ |

$$
\begin{aligned}
& \operatorname{tpd}(Y)=1.4 \mathrm{~ns} \\
& \text { tpd }-*(Y)=1.95 \mathrm{~ns} \\
& \text { tpd }+^{*}(Y)=2.1 \mathrm{~ns}
\end{aligned}
$$

| $S$ | $Z$ |
| :---: | :---: |
| $L$ | $B \emptyset$ |
| $H$ | $B 1$ |



LOGIC EQUIVALENT

TRUTH TABLE

| $S$ | $Y$ | $Z$ |
| :---: | :---: | :---: |
| $L$ | $A \emptyset$ | $B \emptyset$ |
| $H$ | $A 1$ | $B 1$ |

$\mathrm{S}=\mathrm{S} 1+\mathrm{S} 2$
$\mathrm{tpd}=1.05 \mathrm{~ns}$
tpd* $=1.4 \mathrm{~ns}$
$P D=26 \mathrm{~mW}$

## H41 - QUAD 2 TO 1 MUX

H42 - QUAD TO 1 MUX W/E.

TRUTH TABLES

| $E$ | $S$ | $Y$ | $Z$ |
| :---: | :---: | :---: | :---: |
| $H$ | $X$ | $L$ | $L$ |
| $L$ | $L$ | $\overline{A \emptyset}$ | $\overline{B \emptyset}$ |
| $L$ | $H$ | $\overline{A 1}$ | $\overline{B 1}$ |

[^3]

TRUTH TABLES

| $S A$ | $Y$ | $S B$ | $Z$ |
| :---: | :---: | :---: | :---: |
| $L$ | $A \emptyset$ | $L$ | $B \emptyset$ |
| $H$ | $A 1$ | $H$ | $B 1$ |

[^4]

LOGIC EQUIVALENT




LOGIC EQUIVALENT


TRUTH TABLE

| $S$ | $Y$ |
| :---: | :--- |
| $L$ | $A 0+B 0$ |
| $H$ | $A 1+B 1$ |

$\mathrm{tpd}=1.3 \mathrm{~ns}$
tpd ${ }^{*}=1.6 \mathrm{~ns}$
$\mathrm{PD}=15.6 \mathrm{~mW}$

| TRUTH TABLE |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| E | A1 | A | Y | Y1 | Y2 | Y3 |
| L | X | X | L | L | L | L |
| H | L | L | H | L | L | L |
| $H$ | L | H | L | H | L | L |
| $H$ | $H$ | L | L | L | $H$ | L |
| $H$ | $H$ | $H$ | L | L | L | $H$ |

tpd $=1.2 \mathrm{~ns}$
tpd* $=1.4 \mathrm{~ns}$
$P D=26 \mathrm{~mW}$

M45-1/4 DECODER (LOW)


LOGIC EQUIVALENT


| TRUTH TABLE |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| E A1 A Y Y1 <br> Y2 Y3    <br> L X X H H <br> H H    <br> H L L L H <br> H H    <br> H L H H L <br> H H    <br> H H L H H <br> H L H    <br> H H H H H <br> H L    |  |  |  |  |  |  |

$\operatorname{tpd}=1.3 \mathrm{~ns}$
$\operatorname{tpd}+^{*}=1.7 \mathrm{~ns}$
$\operatorname{tpd}-^{*}=1.9 \mathrm{~ns}$ $P D=13 \mathrm{~mW}$

LOGIC EQUIVALENT


TRUTH TABLE

| E | A1 | A | Y | Y1 | Y2 | Y3 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| H | X | X | L | L | L | L |
| L | L | L | H | L | L | L |
| L | L | H | L | H | L | L |
| L | H | L | L | L | H | L |
| L | H | H | L | L | L | H |

$\mathrm{tpd}=1.2 \mathrm{~ns}$
tpd ${ }^{*}=1.4 \mathrm{~ns}$
$P D=26 \mathrm{~mW}$

M47 - 1/4 DECODE (LOW)


Logic equivalent


TRUTH TABLE

| E | A1 | AØ | Yø | Y1 | Y2 | Y3 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $H$ | X | X | $H$ | $H$ | $H$ | $H$ |
| L | L | L | L | $H$ | $H$ | $H$ |
| L | L | $H$ | $H$ | L | $H$ | $H$ |
| L | $H$ | L | $H$ | $H$ | L | $H$ |
| L | $H$ | $H$ | $H$ | $H$ | $H$ | L |

tpd $=1.3 \mathrm{~ns}$
$\mathrm{tpd}+{ }^{*}=1.7 \mathrm{~ns}$
tpd -* $=1.9$ ns
$P D=13 \mathrm{~mW}$

TRUTH TABLE

| H2 | H1 | H $\varnothing$ | L2 | L1 | L $\varnothing$ | Y3 | Y2 | Y1 | Y |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | L | L | L | L | L | L | L | L |
| H | L | L | X | X | X | H | L | L | L |
| H | L | H | X | X | X | H | L | L | H |
| H | H | L | X | X | X | H | L | H | L |
| H | H | H | X | X | X | H | L | H | H |
| L | L | L | H | L | L | H | H | L | L |
| L | L | L | H | L | H | H | H | L | H |
| L | L | L | H | H | L | H | H | H | L |
| L | L | L | H | H | H | H | H | H | H |

[^5]M49 - PRIORITY EXPANDER


LOGIC EQUIVALENT


M48 - PRIORITY ENCODER


LOGIC EQUIVALENT


TRUTH TABLE (4)

| $D \varnothing$ | D1 | D2 | D3 | Y2 | Y1 | Y $\varnothing$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | L | L | L | L | L |
| H | X | X | X | H | L | L |
| L | H | X | X | H | L | H |
| L | L | H | X | H | H | L |
| L | L | L | H | $H$ | H | H |

tpd $=1.2 \mathrm{~ns}$
tpd - ${ }^{*}=1.35 \mathrm{~ns}$
tpd $+^{*}=1.65 n s$
$\mathrm{PD}=28.6 \mathrm{~mW}$

M51 - FULL ADDER


NOTE: CIRCLE AT INPUT OR OUTPUT INDICATE AN ACTIVE "LOW" SIGNAL

LOGIC EQUIVALENT


TRUTH TABLE

| A | B1 | B2 | Cl | S | CO |
| :---: | :---: | :---: | :---: | :---: | :---: |
| H | L | L | L | L | L |
| H | L | L | H | H | L |
| H | H | X | L | H | L |
| H | X | H | L | H | L |
| H | H | X | H | L | H |
| H | X | H | H | L | H |
| L | L | L | L | H | L |
| L | L | L | H | L | H |
| L | H | X | L | L | H |
| L | X | H | L | L | H |
| L | H | X | H | H | H |
| L | X | H | H | H | H |

tpd $(\mathrm{A}, \mathrm{Cl} \rightarrow \mathrm{S})=1.35 \mathrm{~ns}$
$t p d(B 1, B 2 \rightarrow S)=1.7 \mathrm{~ns}$
tpd $(B 1, B 2 \rightarrow C O)=1.2 \mathrm{~ns}$
$t \mathrm{pd}(\mathrm{A}, \mathrm{Cl} \rightarrow \mathrm{CO})=1.4 \mathrm{~ns}$
$\mathrm{PD}=28.6 \mathrm{~mW}$


LOGIC EQUIVALENT


TRUTH TABLE

| A | B1 | B2 | Cl | S | CO |
| :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | L | L | L | L |
| L | L | L | H | H | L |
| L | H | X | L | H | L |
| L | X | H | L | H | L |
| L | H | X | H | L | H |
| L | X | H | H | L | H |
| H | L | L | L | H | L |
| H | L | L | H | L | H |
| H | H | X | L | L | H |
| H | X | H | L | L | H |
| H | H | X | H | H | H |
| H | X | H | H | H | H |

tpd $(\mathrm{Cl} \rightarrow \mathrm{S}, \mathrm{CO})=1.6 \mathrm{~ns}$ tpd $(A \rightarrow S, C O)=2.2 \mathrm{~ns}$ tpd $(B 1, B 2 \rightarrow S, C O)=2.8 \mathrm{~ns}$ $P D=36.4 \mathrm{~mW}$



NOTE: If P and H 1 outputs are both loaded, output current is limited to 0.5 or 1.0 mA .
(2)

TRUTH TABLES

| A1 | B1 | AØ | B $\varnothing$ | G | P | Hø | H1 | A $\varnothing$ | $B \emptyset$ | Cl | CO |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | L | L | L | H | H | H | L | L | L | H |
| L | L | L | H | L | H | L | H | L | L | H | H |
| L | L | H | L | L | H | L | H | L | H | L | H |
| L | L | H | H | L | H | H | H | L | H | H | L |
| L | H | L | L | L | H | H | L | H | L | L | H |
| L | H | L | H | H | L | L | L | H | L | H | L |
| L | H | H | L | H | L | L | L | H | H | L | L |
| L | H | H | H | H | H | H | L | H | H | H | L |


| $H$ | L | L | $H$ | $H$ | L | L |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $H$ | L | $H$ | L | $H$ | L | L |
| $H$ | L | $H$ | $H$ | $H$ | $H$ | $H$ |
| L |  |  |  |  |  |  |
| $H$ | $H$ | L | L | $H$ | $H$ | $H$ |
| $H$ | $H$ | L | $H$ | $H$ | $H$ | L |
| $H$ | $H$ | $H$ | L | $H$ | $H$ | L |
| $H$ | $H$ |  |  |  |  |  |
| $H$ | $H$ | $H$ | $H$ | $H$ | $H$ | $H$ |

$\mathrm{tpd}=1.35 \mathrm{~ns}$
$\mathrm{tpd}-(\mathrm{B} 0, \mathrm{~B} 1 \rightarrow \mathrm{P}, \mathrm{G}, \mathrm{H} 0, \mathrm{H} 1)=1.8 \mathrm{~ns}$
$\mathrm{tpd}+(\mathrm{B} 0, \mathrm{~B} 1 \rightarrow \mathrm{P}, \mathrm{G}, \mathrm{H} 0, \mathrm{H} 1)=2.0 \mathrm{~ns}$
$t p d(B 0, C 1 \rightarrow C O)=1.55 \mathrm{~ns}$
$P D=28.6 \mathrm{~mW}$

H54 - DUAL HALF ADDER


LOGIC EQUIVALENT


TRUTH TABLE

| A1 | A2 | B1 | B2 | S | CO |
| :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | L | L | H | L |
| L | L | H | X | L | H |
| L | L | X | H | L | H |
| H | X | L | L | L | H |
| X | H | L | L | L | H |
| X | H | X | H | H | H |
| X | H | H | X | H | H |
| H | X | X | H | H | H |
| H | X | H | X | H | H |

$\mathrm{tpd}=1.2 \mathrm{~ns}$
tpd ${ }^{*}=1.5 \mathrm{~ns}$
$P D=15.6 \mathrm{~mW}$

$Y=(A \oplus B \oplus C \oplus D) \cdot \bar{S}+[\bar{E} \oplus(F+G)] \cdot S$
$Y=\bar{A} \cdot \bar{B} \cdot \bar{S}+\bar{C} \cdot \bar{D} \cdot \bar{E} \cdot \bar{F} \cdot \bar{S}$
$\mathrm{tpd}=1.45 \mathrm{~ns}$
$+[\bar{G} \oplus(H+I)] \cdot S$
$\operatorname{tpd}^{*}(F, G)=1.75 \mathrm{~ns}$
tpd $=1.45 \mathrm{~ns}$
tpd ${ }^{*}(B, D)=1.95 \mathrm{~ns}$
$\operatorname{tpd}^{*}(F)=1.6 \mathrm{~ns}$
$t p d^{*}(S)=2.15 \mathrm{~ns}$
$\operatorname{tpd}^{*}(\mathrm{H}, \mathrm{I}, \mathrm{S})=1.75 \mathrm{~ns}$
$P D=28.6 \mathrm{~mW}$
$Y=(\bar{A}+B) \oplus C \oplus D$
tpd $=1.4 \mathrm{~ns}$
tpd* $^{*}(B \rightarrow Y)=1.6 \mathrm{~ns}$
tpd* $(D \rightarrow Y)=1.8 \mathrm{~ns}$
PD $=31.2 \mathrm{~mW}$

$Y=(\bar{A} \cdot \bar{B}+C) \bar{\oplus} D$
$\mathrm{tpd}=1.25 \mathrm{~ns}$
tpd ${ }^{*}=1.6 \mathrm{~ns}$
$P D=26 \mathrm{~mW}$



$Y=A \oplus B \oplus C \oplus D$
tpd $=1.2 \mathrm{~ns}$
tpd $+^{*}=1.7 \mathrm{~ns}$
tpd - $^{*}=1.8 \mathrm{~ns}$
PD: $=34.4 \mathrm{~mW}$

H72 - DUAL FULL ADDER


LOGIC EQUIVALENT

$\operatorname{tpd}(\mathrm{Cl} \rightarrow \mathrm{S}, \mathrm{CO})=1.75 \mathrm{~ns} \quad \operatorname{tpd}(\mathrm{~A} \rightarrow \mathrm{~S}, \mathrm{CO})=2.2 \mathrm{~ns}$
tpd $(\mathrm{B} 1, \mathrm{~B} 2 \rightarrow \mathrm{~S}, \mathrm{CO})=2.95 \mathrm{~ns}$
$P D=39.6 \mathrm{~mW}$
NOTE: outputs can be selected for $0, .5$, or 1 mA only.

TRUTH TABLE

| A | B1 | B2 | Cl | S | CO |
| :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | L | L | L | L |
| L | L | L | H | H | L |
| L | H | X | L | H | L |
| L | X | H | L | H | L |
| L | H | X | H | L | H |
| L | X | H | H | L | H |
| H | L | L | L | H | L |
| H | L | L | H | L | H |
| H | H | X | L | L | H |
| H | X | H | L | L | H |
| H | H | X | H | H | H |
| H | X | H | H | H | H |



TRUTH TABLE

| A1 | A2 | B1 | B2 | S | CO |
| :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | L | L | H | L |
| L | L | H | X | L | H |
| L | L | X | H | L | H |
| H | X | L | L | L | H |
| X | H | L | L | L | H |
| X | H | X | H | H | H |
| X | H | H | X | H | H |
| H | X | X | H | H | H |
| H | X | H | X | H | H |

M74 - FULL ADDER


NOTE: CIRCLE AT INPUT OR OUTPUT indicate an active "LOW" SIGNAL

TRUTH TABLE

| A | B1 | B2 | Cl | S | CO |
| :---: | :---: | :---: | :---: | :---: | :---: |
| L | L | L | L | L | L. |
| L | L | L | H | H | L |
| L | H | X | L | H | L |
| L | X | H | L | H | L |
| L | H | X | H | L | H |
| L | X | H | H | L | H |
| H | L | L | L | H | L |
| H | L | L | H | L | H |
| H | H | X | L | L | H |
| H | X | H | L | L | H |
| H | H | X | H | H | H |
| H | $\times$ | H | H | H | H |

$$
\operatorname{tpd}(\mathrm{A}, \dot{\mathrm{Cl}} \rightarrow \mathrm{~S})=1.35 \mathrm{~ns}
$$

$$
\operatorname{tpd}(A \rightarrow C O)=1.2 \mathrm{~ns}
$$

$$
\mathrm{PD}=28.5 \mathrm{~mW}
$$

$$
\operatorname{tpd}(\mathrm{B} 1, \mathrm{~B} 2 \rightarrow \mathrm{~S})=1.85 \mathrm{~ns}
$$

$$
\operatorname{tpd}(\mathrm{B} 1, \mathrm{~B} 2, \mathrm{Cl} \rightarrow \mathrm{CO})=1.5 \mathrm{~ns}
$$



H78 - DUAL D F/F


$$
\begin{aligned}
& \operatorname{tSETUP}(D)=1.5 \mathrm{~ns} \\
& \text { tHOLD(D) }=0 \mathrm{~ns} \\
& \text { tpw }(C 1, C 2)=2.0 \mathrm{~ns} \mathrm{~min}
\end{aligned}
$$

TRUTH TABLE
tpw $+(R)=2.5 \mathrm{~ns}$ min for $\mathrm{C} 1+\mathrm{C} 2=$ " H " tpw + ( R and $\mathrm{C} 1 / \mathrm{C} 2$ tied together) $=3.85 \mathrm{~ns}$ min

| $R$ | $D$ | $C$ | $Q$ |
| :---: | :---: | :---: | :---: |
| $L$ | $X$ | $H$ | - |
| $L$ | $X$ | $L$ | - |
| $L$ | $L$ | $L \rightarrow H$ | $L$ |
| $L$ | $H$ | $L \rightarrow H$ | $H$ |
| $H$ | $X$ | $H$ | $L$ |
| $H$ | $X$ | $L$ | - |
| $H$ | $L$ | $L \rightarrow H$ | $L$ |
| $H$ | $H$ | $L \rightarrow H$ | - |

$$
\begin{aligned}
& \bar{Q} \text { output cannot be selected for } 2 \mathrm{~mA} \\
& -=\text { No Change } \quad X=\text { Don't Care } \\
& L=\text { "Low", } H=\text { "High" } \\
& L \rightarrow H=L o w \text { to High Transition } \\
& C=C 1+C 2 \quad \text { tpd* }=1.65 \mathrm{~ns} \\
& \text { tpd }(R \rightarrow Q, \bar{Q})=3.5 \mathrm{~ns} \quad P D=52.8 \mathrm{~mW}
\end{aligned}
$$

M79 - 1/4 DECODER (LOW)


| TRUTH TABLE |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| E | A1 | A | Y | Y1 | Y2 | Y3 |
| L | X | X | H | H | H | H |
| H | L | L | L | H | H | H |
| H | L | H | H | L | H | H |
| H | H | L | H | H | L | H |
| H | H | H | H | H | H | L |

tpd $=1.3 \mathrm{~ns}$
tpd $+^{*}=1.85 \mathrm{~ns}$
tpd - * $=2.05 \mathrm{~ns}$
$P D=15.5 \mathrm{~mW}$


TRUTH TABLE

| $E$ | $S 1$ | $S \emptyset$ | $Y$ |
| :---: | :---: | :---: | :---: |
| $H$ | $X$ | $X$ | $L$ |
| $L$ | $L$ | $L$ | $\bar{A} \varnothing$ |
| $L$ | $L$ | $H$ | $\overline{A 1}$ |
| $L$ | $H$ | $L$ | $\overline{A 2}$ |
| $L$ | $H$ | $H$ | $\overline{A 3}$ |

tpd $=1.5 \mathrm{~ns}$
tpd* ${ }^{*}(E)=1.75 \mathrm{~ns}$
$\operatorname{tpd}^{*}(\mathrm{~S} 0)=2.1 \mathrm{~ns}$
$P D=28.5 \mathrm{~mW}$

H81 — DUAL D F/F WITH DIFF, CLOCK AND DATA

LOGIC EQUIVALENT

tpw (C) $=2.0 \mathrm{~ns}$ min $\mathrm{tpd}^{*}=1.5 \mathrm{~ns}$
$\operatorname{tSETUP}(\mathrm{D})=1.5 \mathrm{~ns} \quad \operatorname{tHOLD}(\mathrm{D})=0 \mathrm{~ns}$
$\mathrm{PD}=52 \mathrm{~mW} \quad$ (for $2-\mathrm{H} 81 \mathrm{~s}$ )
$\operatorname{tpd}(\mathrm{R} 1 \rightarrow \mathrm{Q}, \overline{\mathrm{Q}})=3.5 \mathrm{~ns} \operatorname{tpd}(\mathrm{R} 2 \rightarrow \mathrm{Q}, \overline{\mathrm{Q}})=2.0 \mathrm{~ns}$
$\mathrm{D}=$ " H " means $\mathrm{D}+=\mathrm{H}$ and $\mathrm{D}-=\mathrm{L}$
$\mathrm{D}=$ " L " means $\mathrm{D}+=\mathrm{L}$ and $\mathrm{D}-=\mathrm{H}$
$\mathrm{C}=$ " H " means $\mathrm{C}+=\mathrm{H}$ and $\mathrm{C}-=\mathrm{L}$
$\mathrm{C}=$ " L " means $\mathrm{C}+=\mathrm{L}$ and $\mathrm{C}-=\mathrm{H}$
tpw $+($ R1 or R2 $)=2.5 \mathrm{~ns} \min$


TRUTH TABLE

| R1 | R2 | D | C | Q ${ }^{\text {+1 }}$ |
| :---: | :---: | :---: | :---: | :---: |
| L | L | X | H | - |
| L | L | X | L | - |
| L | L | L | $\mathrm{L} \rightarrow \mathrm{H}$ | L |
| L | L | H | $\mathrm{L} \rightarrow \mathrm{H}$ | H |
| H | X | X | H | L |
| H | L | x | L | - |
| x | H | X | L | L |
| L | H | X | H | - |
| H | H | H | $\mathrm{L} \rightarrow \mathrm{H}$ | $\cdots$ |
| X | x | L | $\mathrm{L} \rightarrow \mathrm{H}$ | L |
| H | L | H | $\mathrm{L} \rightarrow \mathrm{H}$ | $\cdots$ |
| L | H | H | $\mathrm{L} \rightarrow \mathrm{H}$ | 5 |

- = NO CHANGE

X = DON'T CARE
L = LOW
$\mathrm{H}=\mathrm{HIGH}$
$\mathrm{L} \rightarrow \mathrm{H}=$ LOW TO HIGH TRANSITION

H82 - DUAL D F/F WITH ASYNCHRONOUS SET AND RESET

$\operatorname{tpd}^{*}=1.7 \mathrm{~ns}$
$\operatorname{tpd}(R, S \rightarrow Q, \bar{Q})=3.7 \mathrm{~ns}, 2.2 \mathrm{~ns}$ for $\mathrm{C}=$ " L "
$\operatorname{tSETUP}(\mathrm{D})=1.5 \mathrm{~ns}$
$\mathrm{tHOLD}(\mathrm{D})=0 \mathrm{~ns}$
$\mathrm{PD}=46.8 \mathrm{~mW}$
tpw ( $\mathrm{C} 1, \mathrm{C} 2$ ) $=2.0 \mathrm{~ns}$ min
tpw ( $\mathrm{R}, \mathrm{S}$ ) $=2.5 \mathrm{~ns}$ min
tpw $+(\mathrm{R} / \mathrm{S}$ and $\mathrm{C} 1 / \mathrm{C} 2$ tied together $)=4 \mathrm{~ns} \mathrm{~min}$
NOTE: Outputs can be selected for 0.5 or 1.0 mA only; however,
$\bar{Q}$ can be selected for 2.0 mA if Q is 0 mA .


| TRUTH TABLE |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| R | S | D | C | $Q^{\text {n+1 }}$ |
| L | L | X | H | - |
| L | L | X | L | - |
| L | L | L | L-H | L |
| L | L | H | L-H | H |
| H | L | X | X | L |
| L | H | X | X | H |
| H | H | X | X | N.D. |
| H | L | H | L $\rightarrow$ H | I- |
| H | L | L | $\mathrm{L} \rightarrow \mathrm{H}$ | L |
| L | H | L | $\mathrm{L}-\mathrm{H}$ | $\square$ |
| L | H | H. | $\mathrm{L} \rightarrow \mathrm{H}$ | H |

- = No Change

X = DON'T CARE
L = LOW
$\mathrm{H}=\mathrm{HIGH}$
L $-\mathrm{H}=$ LOW TO HIGH TRANSITION
N.D. = NOT DEFINED (INDETERMINATE) $\mathrm{C}=\mathrm{C} 1+\mathrm{C} 2$

## Interface Cells

NOTES: Values given for prop. delay tpd, are max. for 1 mA or 1.5 mA output follower current driving a fan-out of 1. Values given for power dissipation, PD, are typical for unloaded outputs. Output follower current can be selected for $0,0.5,1$ or 1.5 mA (except the Q output of I 13 and I 14 where $0,0.8$, 1 , or 1.8 mA can be selected). All inputs including *Inputs can be connected to input package pins.



## Output Cells

NOTES: Values given for power dissipation, PD, are typical with unloaded outputs. Propagation delay for the $Y$ output is specified when driving $50 \Omega(25 \Omega$ for macro O 24 or O 25 ) to -2 volts. The Y 1 output can only drive internal loads selected with an output follower current of 0,1 , or 2 mA . Number in ( ) indicate fan-in other than 1 . All inputs including *Inputs can be connected to input package pins. The $Y$ output in the cell is a collector output that connects to an output emitter follower near the bonding pad. The output rise and fall times are specified at 1 ns minimum and 4 ns maximum ( 20 to $80 \%$ ) for all output cell macros when driving 50 ohms ( 25 ohms for 024 and 025 ) to -2 volts.



## Application Notes

## AN-417B IC Crystal Controlled Oscillators

Crystal controlled squarewave oscillators can be used as clock drivers, harmonic sources for frequency markers, in frequency synthesizers, frequency comparators, etc. It is difficult to obtain high frequency squarewaves due to the long propagation delays of the most integrated circuits. The MECL 10,000 circuits with 2 ns propagation delays eliminate this problem. This note describes squarewave oscillator circuits with crystal control that are capable of output frequencies, inverted and noninverted, up to 200 MHz .
AN-556 Interconnection Techniques for Motorola's MECL 10,000 Series Emitter Coupled Logic
This application note describes some of the characteristics of highspeed digital signal lines and gives wiring rules for MECL 10,000 emitter coupled logic. The note includes discussions of printed circuit board interconnects, board-to-board interconnects, and wirewrapping techniques.
AN-567 MECL Positive and Negative Logic
Eight positive or negative logic assignments may prove convenient to the MECL system designer. This note describes the equivalences between the two approaches and provides guides for converting between them.

## AN-579 Testing MECL 10,000 Integrated Logic Circuits

Circuit testing techniques become increasingly important as circuit speeds approach and exceed the 2ns range. With MECL 10,000 and MECL III circuits, it is possible to exploit their 50 -ohm output drive capability to obtain highly accurate test data. This application note describes techniques for testing MECL 10,000 circuits for laboratory evaluation, and discusses key parameters which should be measured during incoming inspection rapid testing.
AN-592 AC Noise Immunity of MECL 10,000 Integrated Circuits This application note discusses AC noise immunity as it relates to MECL systems. Test circuits for measuring AC noise immunity are shown, and results to be expected for typical MECL 10,000 circuits are presented
AN-700 Simulate MECL System Interconnections With A Computer Program
Circuit interconnections are an important part of system design when using high-speed logic circuits. The design of interconnecting paths affects both system speed and system accuracy. This application note describes the use of a computer program to simulate interconnections for high-speed digital systems.

## AN-701 Understanding MECL 10,000 DC and AC Data Sheet

 SpecificationsThe DC and AC specifications for emitter-coupled logic are somewhat different than those for saturated logic. This application note describes the specifications found on a MECL 10,000 data sheet and provides information for understanding these specifications for persons unfamiliar with emitter-coupled logic.

AN-720 Interfacing with MECL $\mathbf{1 0 , 0 0 0}$
This article describes some of the MECL circuits used to interface with signals not meeting MECL input or output requirements. The characteristics of these circuits, such as: input impedance, output drive, gain, and bandwidth allow the system designer to use these parts to optimize his system. MECL interface circuits overcome a problem area of many system designs, which is the efficient coupling on noncompatible signals.
AN-726 Bussing with MECL 10,000 Integrated Circuits
High-speed data bus lines are an important part of modern computer systems. Features of the MECL 10,000 family allow construction of data busses in a transmission line environment. This application note describes some of the guidelines to consider when designing highspeed bus lines and shows how the MC10123 can be used for maximum bus performance.
AN-730 A High Speed FIFO Memory Using the MECL MC10143 Register File
First in/first out memories are commonly used to store information in digital processing systems. However, these memories can also be designed to interface subsystems operating asynchronously or at different data rates. This application note describes a high-speed first in/first out memory design based on the MECL MC10143 $8 \times 2$ Multiport Register File.

AN-774 A Simple High-Speed Bipolar Microprocessor
AN-776 The M10800 MECL LSI Processor Family
AN-792 M10800 MECL LSI Circuits are Designed for HighPerformance Microprogrammed Processors.

AN-874 Macrocell Arrays: Concept - Features - Cad Interface
High technology array-based products offer the advantages of custom LSI circuits, yet overcome the problems of high costs and long design cycles. Recent developments in Array technology make use of Macrocell building blocks rather than primitive gates for easier design and higher performance. Additional developments in com-puter-aided-design customer interface systems simplify the job of developing Array circuit options. This note examines Motorola's Macrocell Array concept with special emphasis on the CAD user interface.

AR108 Macrocell Arrays - An Alternative To Custom LSI
AR-110 Remote CAD System Helps Designeers Develop CUstom VLSI Chips

## The MECL System Design Handbook, Revised Edition

This handbook contains over 200 illustrations providing circuit and waveform diagrams, as well as numerical data. An appendix lists examples of hardware available for use with MECL systems.

This fourth edition is the compilation of a decade of knowledge gained through designing high-speed circuitry and assisting design-
ers with its application. Wiring rules and system techniques are covered for MECL III, and the popular, low-power, high-speed MECL 10,000 and 10 KH families.

Comprised of eight chapters, the handbook has 253 pages.
HB205R1

## NEW MECL Device Data Book - MECL High-Speed Integrated Circuits

This Data Book provides family and systems characteristics for the MECL family of digital integrated circuits, as well as comprehensive specifications for the MECL $10,000,10 \mathrm{KH}$, and MECL III

Series devices. Overviews of the phase-locked loop functions, MECL memories, and arrays are included in this 458 page book.


[^0]:    For an ambient temperature differential of $10^{\circ} \mathrm{C}$ between packages.
    $\left(0^{\circ} \mathrm{C} \leqslant\right.$ ambient temperature $\leqslant 70^{\circ} \mathrm{C}$ )

[^1]:    - = NO CHANGE

    X = DON'T CARE
    $i=0$ or 1
    $\mathrm{E}=\overline{\mathrm{E}} 1 \bullet \overline{\mathrm{E} 2}$
    $\mathrm{tpd}=(\mathrm{Di} \rightarrow \mathrm{Q}, \overline{\mathrm{Q}})=1.2 \mathrm{~ns}$
    tpw (E1, E2) $=2.0 \mathrm{~ns}$ min

[^2]:    tpd $=1.4 \mathrm{~ns}$
    tpd* $\left.{ }^{*} \mathrm{E}\right)=1.4 \mathrm{~ns}$
    $\operatorname{tpd}^{*}(S \varnothing)=1.7 \mathrm{~ns}$

[^3]:    $\mathrm{tpd}=1.15 \mathrm{~ns}$ tpd $-^{*}(\mathrm{~S})=1.55 \mathrm{~ns}$ tpd $+^{*}(S)=1.9 \mathrm{~ns}$ tpd $-{ }^{*}(E)=1.65 \mathrm{~ns}$ tpd $+^{*}(\mathrm{E})=2.0 \mathrm{~ns}$ $P D=26 \mathrm{~mW}$

[^4]:    $\mathrm{tpd}=1.05 \mathrm{~ns}$
    $\mathrm{tpd}^{*}=1.4 \mathrm{~ns}$
    $P D=31.2 \mathrm{~mW}$

[^5]:    $\mathrm{tpd}=1.1 \mathrm{~ns}$
    tpd* $=1.4 \mathrm{~ns}$
    $P D=26 \mathrm{~mW}$

