





#### INTRODUCTION

Micro Linear Corporation, headquartered in San Jose, California, was founded in 1983 as an Analog USIC (user specified) integrated circuit manufacturer. The Corporation occupies 100,000 square feet of office and manufacturing space on six acres of land. The greater part of this space is used for state of the art engineering, test and wafer metallization facilities.

Micro Linear, a pioneer in analog semi-custom integrated circuits, continues to expand its catalog with a unique tile array design methodology. This advanced proprietary tile array approach allows custom designs, and standard products that can be quickly modified with minimum expense and risk to the end customer. The analog design skills and tile array methodology are strengths that separate Micro Linear from its competitors.

This standard product catalog has grown through the years to include more than 120 products and 25 arrays serving the following markets

**Data Communications** 

**Telecommunications** 

Hard Disk Drive

Motor Control

Switch Mode Power Supply

Data Acquisition

**Bus Products** 

Mixed Signal USIC

Micro Linear is committed to supplying complex mixed signal integrated circuit solutions with the highest quality and best service possible.



#### SEMI-STANDARD INTEGRATED CIRCUITS

The ability to modify standard integrated circuit products offers a new dimension and power to users of integrated circuits. By modifying a standard product the customer gains a level of product optimization that otherwise would not exist. At the foundation of Micro Linear's business is this ability, along with the eagerness, to provide optimized integrated circuits to its customers. This is "Semi-Standard Integrated Circuits."

Semi-Standard can mean a change in the functionality of a device, an adjustment to a performance parameter, or even something as simple as a variation in the physical marking on the IC. The customer can define a change to one of Micro Linear's standard catalog products to gain a performance edge, power savings, or lower system cost. Micro Linear's goal is to provide the maximum amount of flexibility such that the customer can reap these benefits and be able to offer an improved end product for today's competitive environment.

Semi-Standard ICs offer a superior alternative over custom, and even semi-custom solutions. The level of technical risk is significantly reduced because only an incremental change is made to an already proven product. And faster time-to-market is enjoyed due to a combination of a shorter development time and the added benefit of being able to debug many of the system related issues by using the standard product.

Micro Linear offers this unique capability to enact functional changes to its standard products because of its Tile Array methodology. Tile Arrays are collections of uncommitted active and passive components arranged in patterns on an integrated circuit wafer. Circuits are implemented by designing the metal interconnect layers which are used in the final step of the wafer manufacturing process. The effectiveness of the Semi-Standard methodology is demonstrated in the fact that Micro Linear has been supplying very high volume standard products in fast moving dynamic markets since its inception.

Semi-Standard is a product. But it is also a way of doing business. The wherewithal to perform the customer changes is not enough. A successful supplier of Semi-Standard integrated circuits must also have the design methodology, mind set, and culture of Semi-Standard. Since Micro Linear was founded and structured as a supplier of semi-custom analog and analog/digital integrated solutions these traits are firmly rooted in the company.

## Micro Linear Corporation Data Book 1993

Copyright © 1992



#### LIFE SUPPORT POLICY

MICRO LINEAR'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF MICRO LINEAR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform, when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

Micro Linear reserves the right to make changes at any time, without notice, to any of its products, specifications, processes, and suppliers. The application notes, schematic diagrams, printed circuit layouts and other information contained herein is provided as application aids only and are therefore provided "AS IS." MICRO LINEAR MAKES NO WARRANTIES WITH RESPECT TO THE INFORMATION CONTAINED HEREIN, EXPRESS, IMPLIED, STATUTORY OR OTHERWISE, AND MICRO LINEAR EXPRESSLY DISCLAIMS ANY IMPLIED WARRANTIES OF MERCHANTABILITY, NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS AND FITNESS FOR A PARTICULAR PURPOSE.



## 1993 Product Data Book

| GENERAL INFORMATION            |  |
|--------------------------------|--|
| A/D CONVERTERS, D/A CONVERTERS |  |
| TELECOM ICs                    |  |
| DATA COMMUNICATION ICs         |  |
| DISK DRIVE ICs                 |  |
| POWER SUPPLY ICs               |  |
| USICs AND SEMI-STANDARD        |  |
| QUALITY AND RELIABILITY        |  |
| /M8 MILITARY PRODUCT FLOW      |  |
| APPLICATION NOTES              |  |
| PACKAGING INFORMATION          |  |

10





|             |                                                                                        | PAGE  |
|-------------|----------------------------------------------------------------------------------------|-------|
| SECTION 1 — | GENERAL INFORMATION                                                                    |       |
|             | General Ordering Information                                                           | 1-1   |
|             | Alternate Source Cross Reference                                                       | 1-2   |
|             | Alpha Numeric Inderx                                                                   | 1-5   |
| SECTION 2 — | A/D CONVERTERS, D/A CONVERTERS                                                         |       |
|             | Selection Guide                                                                        | 2-1   |
|             | ML2200 12-Bit + Sign Data Acquisition Peripheral                                       | 2-5   |
|             | ML2208 12-Bit + Sign Data Acquisition Peripheral                                       | 2-5   |
|             | ML2221 Serial Peripheral Interface 12-Bit Plus Sign A/D Converter with Sample & Hold   | 2-33  |
|             | ML2222 Serial CODEC/DSP Interface 12-Bit Plus Sign A/D Converter with Sample & Hold    | 2-47  |
|             | ML2223 Serial Asynchronous Interface 12-Bit Plus Sign A/D Converter with Sample & Hold | 2-48  |
|             | ML2230 μP Compatible 12-Bit Plus Sign A/D Converter with Sample and Hold               | 2-56  |
|             | ML2233 μP Compatible 12-Bit Plus Sign A/D Converter with Sample and Hold               | 2-72  |
|             | ML2252 μP Compatible 8-Bit A/D Converter with 2-Channel Multiplexer                    | 2-88  |
|             | ML2258 μP Compatible 8-Bit A/D Converter with 8-Channel Multiplexer                    | 2-99  |
|             | ML2259 μP Compatible 8-Bit A/D Converter with 8-Channel Multiplexer                    | 2-88  |
|             | ML2261 μP Compatible High Speed 8-Bit A/D Converter with T/H (S/H)                     | 2-110 |
|             | ML2264 4-Channel High Speed 8-Bit A/D Converter with T/H (S/H)                         | 2-125 |
|             | ML2271 $\mu P$ Compatible High Speed 10-Bit A/D Converter with S/H                     | 2-140 |
|             | ML2280 8-Bit Serial A/D Converter                                                      | 2-153 |
|             | ML2281 8-Bit Serial A/D Converter                                                      | 2-171 |
|             | ML2282 8-Bit Serial A/D Converter with 2-Channel Multiplexer                           | 2-171 |
|             | ML2283 8-Bit Serial A/D Converter with 4-Channel Multiplexer                           | 2-153 |
|             | ML2284 8-Bit Serial A/D Converter with 4-Channel Multiplexer                           | 2-171 |
|             | ML2288 8-Bit Serial A/D Converter with 8-Channel Multiplexer                           | 2-171 |
|             | ML2340 Single Supply Programmable 8-Bit D/A Converter                                  | 2-191 |
|             | ML2341 Single Supply Programmable 8-Bit D/A Converter                                  | 2-202 |
|             | ML2350 Single Supply Programmable 8-Bit D/A Converter                                  | 2-191 |
|             | ML2351 Single Supply Programmable 8-Bit D/A Converter                                  | 2-202 |
|             | ML2375 DSP Analog I/O Peripheral                                                       | 2-214 |
|             | MI 2377 DSP Analog I/O Perinheral                                                      | 2-214 |

|              | TELECOM COMMUNICATIONS                           |       |
|--------------|--------------------------------------------------|-------|
| 4.000        | Selection Guide                                  | 3-1   |
| Section Ship | ML2003 Logarithmic Gain/Attenuator               | 3-2   |
| ***;         | ML2004 Logarithmic Gain/Attenuator               | 3-2   |
|              | ML2008 µP Compatible Logarithmic Gain/Attenuator | 3-13  |
|              | ML2009 µP Compatible Logarithmic Gain/Attenuator | 3-13  |
|              | ML2020 Telephone Line Equalizer                  | 3-22  |
| · ·          | ML2021 Telephone Line Equalizer                  | 3-33  |
|              | ML2031 Tone Detector                             | 3-44  |
|              | ML2032 Tone Detector                             | 3-44  |
|              | ML2035 Programmable Sinewave Generator           | 3-52  |
|              | ML2036 Programmable Sinewave Generator           | 3-52  |
|              | ML2110 Universal Dual Filter                     | 3-64  |
|              | ML2111 Universal Hi-Frequency Dual Filter        | 3-83  |
|              |                                                  |       |
| SECTION 4 —  | DATA COMMUNICATIONS                              |       |
|              | Selection Guide                                  | 4-1   |
|              | ML2652 10 BASE-T Physical Interface Chip         | 4-3   |
|              | ML4621 Fiber Optic Data Quantizer                |       |
|              | ML4622 Fiber Optic Data Quantizer                |       |
|              | ML4624 Fiber Optic Data Quantizer                | 4-27  |
|              | ML4632 Fiber Optic LED Driver                    |       |
|              | ML4642 AUI Multiplexer                           | 4-41  |
|              | ML4652 10BASE-T Transceiver                      | 4-55  |
|              | ML4654 10BASE-T Transceiver for Hubs             | 4-71  |
|              | ML4658 10BASE-T Transceiver with Autopolarity    |       |
|              | ML4661 FOIRL Transceiver                         |       |
|              | ML4661EVAL FOIRL Evaluation Kit                  |       |
|              | ML4662 10BASE-FL Transceiver                     |       |
|              | ML4662EVAL 10BASE-FL Evaluation Kit              |       |
|              | ML4663 Single Chip 10BASE-FL Tranceiver          | 4-105 |
|              | ML4663EVAL 10BASE-FL Evaluation Kit              |       |
|              | ML6622 High-Speed Data Quantizer                 | 4-120 |
|              | ML6632 High-Speed Fiber Optic LED Driver         |       |
|              | ML6671 TP-PMD MLT-3 Transceiver                  |       |
|              | ML6682 Token Ring Physical Interface Chip        | 4-130 |

|                                         |                                                                  | IAGL  |
|-----------------------------------------|------------------------------------------------------------------|-------|
| SECTION 5 —                             | DISK DRIVE ICs                                                   |       |
| ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | Selection Guide                                                  | 5-1   |
|                                         | ML117 2, 4, or 6-Channel Read/Write Circuits                     |       |
|                                         | ML117R 2, 4, or 6-Channel Read/Write Circuits                    |       |
|                                         | ML501 6, 7, or 8-Channel Read/Write Circuits                     |       |
|                                         | ML501R 6, 7, or 8- Channel Read/Write Circuits                   | 5-13  |
|                                         | ML502 6, 7, or 8-Channel Read/Write Circuits                     |       |
|                                         | ML502R 6, 7, or 8-Channel Read/Write Circuits                    |       |
|                                         | ML502S 6, 7, or 8-Channel Read/Write Circuits                    |       |
|                                         | ML511 4, 6, 7, or 8-Channel Read /Write Circuits                 | 5-21  |
|                                         | ML511R 4, 6, 7, or 8-Channel Read/Write Circuits                 |       |
|                                         | ML541 Read Data Processor                                        |       |
|                                         | ML4041 Read Data Processor                                       | 5-39  |
|                                         | ML4042 Read Data Processor                                       | 5-39  |
|                                         | ML4401 Servo Demodulator                                         | 5-50  |
|                                         | ML4402 Servo Driver                                              | 5-56  |
|                                         | ML4403 Servo Controller                                          | 5-61  |
|                                         | ML4404 Trajectory Generator                                      | 5-71  |
|                                         | ML4406 Disk Voice Coil Servo Driver                              | 5-82  |
|                                         | ML4407 Disk Voice Coil Servo Driver                              | 5-82  |
|                                         | ML4408 Low Voltage Voice Coil Servo Driver                       | 5-88  |
|                                         | ML4410 Sensorless Spindle Motor Controller                       | 5-95  |
|                                         | ML4411 Sensorless Spindle Motor Controller                       | 5-106 |
|                                         | ML4413 Servo Controller                                          | 5-61  |
|                                         | ML4415 15-Channel Read/Write Circuit                             | 5-118 |
|                                         | ML4415R 15-Channel Read/Write Circuit                            | 5-118 |
|                                         | ML4416 14-Channel Read/Write Circuit with $\overline{\text{CS}}$ | 5-118 |
|                                         | ML4416R 14-Channel Read/Write Circuit with CS                    | 5-118 |
|                                         | ML4417 Zoned Bit Recording Circuit                               | 5-126 |
|                                         | ML4418 Low Saturation Voice Coil Servo Driver                    | 5-136 |
|                                         | ML4427 Zoned Bit Recording Circuit                               | 5-126 |
|                                         | ML4431 Servo Demodulator                                         | 5-143 |
|                                         | ML4506 5V Disk Voice Coil Servo Driver                           | 5-151 |
|                                         | ML4508 Low Saturation 5V Voice Coil Servo Driver                 | 5-158 |
|                                         | ML4510 5V Sensorless Spindle Motor Controller                    | 5-159 |
|                                         | ML4532 Servo Burst Area Detector with PWM                        | 5-168 |
|                                         | ML4533 Servo Burst Area Detector without PWM                     | 5-168 |
|                                         | ML4534 Area Detector Based Embedded Servo Demodulator            | 5-179 |
|                                         | ML4535 Area Detector Based Hybrid Servo Demodulator              | 5-186 |

|           | i de la caracteria de la composición d<br>La caractería de la carac | PAGE   |
|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
|           | ML4536 Servo Burst Area Detector without PWM DAC                                                                                                                                                                                 | 5.168  |
|           | ML4568 Disk Pulse Detector + Embedded Servo Detector                                                                                                                                                                             |        |
|           | ML4610R 5V, 2-, 4-Channel Thin-Film Read/Write Circuit                                                                                                                                                                           |        |
|           | ML4611R 5V, 2-, 4-Channel Thin-Film Read/Write Circuit                                                                                                                                                                           |        |
|           | ML6005 24 Mbps Read Channel Filter/Equalizer                                                                                                                                                                                     |        |
|           | ML6006 36 Mbps Read Channel Filter/Equalizer                                                                                                                                                                                     |        |
|           | ML6007 48 Mbps Read Channel Filter/Equalizer                                                                                                                                                                                     |        |
|           | ML600X Read Channel Filter/Equalizer Users Guide                                                                                                                                                                                 |        |
|           | ML6010 Integrated Read Channel Processor                                                                                                                                                                                         |        |
|           | ML8464B Pulse Detector                                                                                                                                                                                                           |        |
|           | ML8464C Pulse Detector                                                                                                                                                                                                           |        |
|           |                                                                                                                                                                                                                                  | 3 2 17 |
| SECTION 6 | POWER SUPPLY ICs                                                                                                                                                                                                                 |        |
|           | Selection Guide                                                                                                                                                                                                                  | 6-1    |
|           | ML1825 High Frequency Power Supply Controller                                                                                                                                                                                    |        |
|           | ML4809 High Frequency Current Mode PWM Controller                                                                                                                                                                                |        |
|           | ML4810 High Frequency Current Mode PWM Controller                                                                                                                                                                                |        |
|           | ML4811 High Frequency Current Mode PWM Controller                                                                                                                                                                                |        |
|           | ML4812 Power Factor Controller Evaluation Kit                                                                                                                                                                                    |        |
|           | ML4812EVAL Power Factor Controller                                                                                                                                                                                               |        |
|           | ML4813 Flyback Power Factor Controller                                                                                                                                                                                           |        |
|           | ML4815 Zero Voltage Switching Resonant Controller                                                                                                                                                                                |        |
|           | ML4816 High Frequency Multi-Mode Resonant Controller                                                                                                                                                                             |        |
|           | ML4817 High Frequency Single Ended PWM Controller                                                                                                                                                                                |        |
|           | ML4818 Phase Modulation/Soft Switching Controller                                                                                                                                                                                |        |
| Ţ.        | ML4818EVAL Phase Modulation Controller Evaluation Kit                                                                                                                                                                            |        |
|           | ML4819 Power Factor and PWM Controller "Combo"                                                                                                                                                                                   |        |
|           | ML4821 Power Factor Controller                                                                                                                                                                                                   |        |
|           | ML4821EVAL Average Current PFC Controller Evaluation Kit                                                                                                                                                                         | 6-127  |
|           | ML4823 High Frequency Current Mode PWM Controller                                                                                                                                                                                |        |
|           | ML4825 High Frequency Current Mode PWM Controller                                                                                                                                                                                |        |
|           | ML4830 Electronic Ballast Controller                                                                                                                                                                                             |        |
|           | ML4861 Low Voltage Boost Regulator                                                                                                                                                                                               |        |
|           | ML4861EVAL Low Voltage Boost Regulator Evaluation Kit                                                                                                                                                                            |        |
|           | ML4862 Battery Power Controller IC                                                                                                                                                                                               |        |
|           | MI 4862EVAL Rattory Power Controller Evaluation Kit                                                                                                                                                                              | 6.162  |

|              |                                                       | PAGE |
|--------------|-------------------------------------------------------|------|
| SECTTION 7 — | - USICs AND SEMI-STANDARD                             |      |
|              | Analog and Mixed Analog/Digital Tile Arrays           | 7-1  |
|              | Semi-Standard Products                                |      |
|              | Tile Array Process Technology & Component Performance | 7-5  |
|              | FC3510 General Purpose BiCMOS Tile Array              |      |
|              | GENERAL PURPOSE TILE ARRAYS                           |      |
|              | FB3600 Tile Array Selection Guide                     | 7-7  |
|              | FB3600 Mini Tile Description                          |      |
|              | FB3605 Small High Frequency Tile Array                | 7-12 |
|              | FB3610 General Purpose Tile Array                     |      |
|              | FB3620 General Purpose Tile Array                     |      |
| ٠.           | FB3630 General Purpose Tile Array                     | 7-13 |
|              | FB3621 Medium High Frequency Tile Array               | 7-14 |
|              | FB3622 Power Schottky Tile Array                      |      |
|              | FB3623 Medium High Power Tile Array                   | 7-16 |
|              | FB3631 Large Mixed Analog/Digital Tile Array          | 7-17 |
|              | FB3635 Large Mixed Analog/Digital Tile Array          | 7-18 |
|              | FB3400 Tile Array Selection Guide                     | 7-19 |
|              | FB3400 Mini Tile Array Description                    | 7-20 |
|              | FB3410 Small General Purpose Tile Array               | 7-21 |
|              | FB3420 Medium General Purpose Tile Array              | 7-21 |
|              | FB3430 Large General Purpose Tile Array               | 7-21 |
|              | APPLICATION FOCUSED TILE ARRAYS                       |      |
|              | FC3560 Read Channel Tile Array                        | 7-22 |
|              | FB3651 LAN Transceiver Tile Array                     | 7-23 |
|              | FC3580 Micro Power Controller Tile Array              | 7-24 |
|              | FB3680 Electronic Ballast & Power Factor Tile Array   | 7-25 |
|              | FB3480 Power Supply Controller Array                  | 7-26 |
|              | FB3490 General Purpose PWM Controller Array           | 7-37 |
|              | FB3491 Resonant Mode Controller Array                 | 7-38 |
|              | FB3492 Phase Modulation Controller Array              | 7-39 |
|              | USIC Package Selection Guide                          | 7-40 |
| SECTION 8 —  | QUALITY AND RELIABILITY                               | 8-1  |
| ECTION 0     | /AAO AAH ITA DV DDODI ICT ELOM/                       | 0.1  |

|              |                         |                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | PAGE  |
|--------------|-------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|
| SECTION 10 - | — APPLICATION NOTES     |                                         | and the second s |       |
|              |                         | FB3600 Digital Logic Design             | <u> </u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 10-1  |
|              | Application Note 2 — 7  | Trimming Analog Bipolar Arrays          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10-8  |
|              |                         |                                         | t Bias Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |       |
|              | Application Note 4 — I  | High Frequency Filter Design U          | sing the ML2111                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10-13 |
|              | Application Note 5 — N  | ML2200, ML2208 Software Driv            | /er                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 10-33 |
|              | Application Note 6 — F  | Fiberoptics                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10-37 |
|              | Application Note 7 — E  | Expanding the ML2200 Input M            | ultiplexer                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 10-47 |
|              | Application Note 8 — A  | Micro Linear's One Pin Crystal (        | Ocillators                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 10-52 |
|              | Application Note 10 —   | An Improved Method of Load              | Fault Detection                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10-75 |
|              | Application Note 11 —   | Power Factor Enhancement Cir            | cuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 10-77 |
|              | Application Note 12 —   | Generating Phase Controlled S           | inewaves with ML2036                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 10-79 |
| 1            | Application Note 13 —   | Designing with 10BASE-T Tran            | sceivers                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 10-81 |
|              | Application Note 14 —   | Generating Fixed Frequency Si           | newaves with ML2035                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 10-84 |
|              | Application Note 15 —   | Designing an IEEE 802.3 FOIR            | Transceiver                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 10-86 |
|              | Application Note 16 —   | Theory & Application of the M           | L4821                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 10-10 |
|              | Application Note 19 —   | Phase Modulated PWM Topolo              | ogy with the ML4818                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 10-12 |
|              | Application Brief 1 — F | How to Set the Sensitivity of the       | ML4621, ML4622, ML4624                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 10-13 |
|              | Application Brief 2 — N | ML4632 Verses a Voltage Driver          | Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 10-13 |
|              |                         | and the second second                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |
| SECTION 11   | PACKAGING INFORMA       | ATION                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |
|              | Package Dimensions      | *************************************** |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 11-1  |

#### 1

### **General Information**

### Section 1

| General Ordering Information     | 1-1 |
|----------------------------------|-----|
| Alternate Source Cross Reference | 1-2 |
| Alpha Numeric Index              | 1-5 |



# **General** Ordering Information

### Part Number and Package Type Explanation

#### **PART NUMBER**



Micro Linear Prefix or for second source device is the same as original source

#### **PACKAGE TYPE**

| Letter Suffix | Description                         |
|---------------|-------------------------------------|
| D             | Side Brazed Hermetic DIP            |
| F             | Flat Pack                           |
| J             | Ceramic Hermetic DIP (CERDIP)       |
| L             | Ceramic Leadless Chip Carrier (LCC) |
| P             | Plastic DIP                         |
| Q             | Plastic Chip Carrier (PCC)          |
| S .           | Small Outline (SOIC)                |
| G             | (PQPP) Plastic Quad Flat Pack       |
| R .           | Shrink Small Outline Package (SSOP) |
| Н             | Thin Quad Flat Pack (TQFP)          |



### **Cross Reference Guide**

### **Alternate Source Part Number**

#### **Analog Devices**

| Analog Devices<br>Part Number | Micro Linear<br>Direct Replacement <sup>1</sup> |
|-------------------------------|-------------------------------------------------|
| AD7820BQ                      | ML2261CIJ                                       |
| AD7820CQ                      | ML2261BIJ                                       |
| AD7820KN                      | ML2261CCP                                       |
| AD7820KP                      | ML2261CCQ                                       |
| AD7820LN                      | ML2261BCP                                       |
| AD7820LP                      | ML2261BCQ                                       |
| AD7820TQ                      | ML2261CMJ                                       |
| AD7820UQ                      | ML2261BMJ                                       |
| AD7824BQ                      | ML2264CIJ                                       |
| AD7824CQ                      | ML2264BIJ                                       |
| AD7824KN                      | ML2264CCP                                       |
| AD7824LN                      | ML2264BCP                                       |
| AD7824TQ                      | ML2264CMJ                                       |
| AD7824UQ                      | ML2264BMJ                                       |

#### Exar

| Exar<br>Part Number | Micro Linear<br>Direct Replacement <sup>1</sup> |
|---------------------|-------------------------------------------------|
| XR117R-2CP          | ML117R-2CP                                      |
| XR117R-4CP          | ML117R-4CP                                      |
| XR117R-4MD          | ML117R-4CS                                      |
| XR117R-6CJ          | ML117R-6CQ                                      |
| XR117R-6CP          | ML117R-6CP                                      |
| XR117R-6MD          | ML117R-6CS                                      |
| XR117-2CN           | ML117-2CJ                                       |
| XR117-2CP           | ML117-2CP                                       |
| XR117-2MD           | ML117-2CS                                       |
| XR117-4CN           | ML117-4CJ                                       |
| XR117-4CP           | ML117-4CP                                       |
| XR117-4MD           | ML117-4CS                                       |
| XR117-6CJ           | ML117-6CQ                                       |
| XR117-6CN           | ML117-6CJ                                       |
| XR117-6CP           | ML117-6CP                                       |
| XR117-6MD           | ML117-6CS                                       |

#### **Linear Technology**

| LTC<br>Part Number | Micro Linear<br>Direct Replacement <sup>1</sup> |
|--------------------|-------------------------------------------------|
| LTC1060ACJ         | ML2110BIJ <sup>2</sup>                          |
| LTC1060ACN         | ML2110BCP <sup>2</sup>                          |
| LTC1060AMJ         | ML2110BMJ <sup>2</sup>                          |
| LTC1060CJ          | ML2110CIJ <sup>2</sup>                          |
| LTC1060CN          | ML2110CCP <sup>2</sup>                          |
| LTC1060MJ          | ML2110CMJ <sup>2</sup>                          |

#### **National Semiconductor**

| NSC<br>Part Number | Micro Linear<br>Direct Replacement <sup>1</sup> |  |  |  |  |  |
|--------------------|-------------------------------------------------|--|--|--|--|--|
| ADC0808CJ          | ADC0808CJ                                       |  |  |  |  |  |
| 1.79               | ML2258BMJ                                       |  |  |  |  |  |
| ADC0808CCJ         | ADC0808CCJ                                      |  |  |  |  |  |
|                    | ML2258BIJ                                       |  |  |  |  |  |
| ADC0808CCV         | ADC0808CCV                                      |  |  |  |  |  |
|                    | ML2258BIQ                                       |  |  |  |  |  |
| ADC0809CCN         | ADC0808CCN                                      |  |  |  |  |  |
|                    | ML2258CIP                                       |  |  |  |  |  |
| ADC0809CCV         | ADC0809CCV                                      |  |  |  |  |  |
| *                  | ML2258CIQ                                       |  |  |  |  |  |
| ADC0820BCJ         | ML2261BIJ                                       |  |  |  |  |  |
| ADC0820BCN         | ML2261BCP                                       |  |  |  |  |  |
| ADC0820BCV         | ML2261BCQ                                       |  |  |  |  |  |
| ADC0820CCJ         | ML2261CIJ                                       |  |  |  |  |  |
| ADC0820CCN         | ML2261CCP                                       |  |  |  |  |  |
| ADC0820CCV         | ML2261CCQ                                       |  |  |  |  |  |
| ADC0820CJ          | ML2261CMJ                                       |  |  |  |  |  |
| ADC0831BCJ         | ADC0831BCJ                                      |  |  |  |  |  |
|                    | ML2281BIJ                                       |  |  |  |  |  |
| ADC0831BCN         | ADC0831BCN                                      |  |  |  |  |  |
| 1                  | ML2281BCP                                       |  |  |  |  |  |
| ADC0831CCJ         | ADC0831CCJ                                      |  |  |  |  |  |
|                    | ML2281CIJ                                       |  |  |  |  |  |
| ADC0831CCN         | ADC0831CCN                                      |  |  |  |  |  |
|                    | ML2281CCP                                       |  |  |  |  |  |
| ADC0832BCJ         | ADC0832BCJ                                      |  |  |  |  |  |
| A D CORROD CALL    | ML2282BIJ                                       |  |  |  |  |  |
| ADC0832BCN         | ADC0832BCN                                      |  |  |  |  |  |
| ADC0022CCI         | ML2282BCP                                       |  |  |  |  |  |
| ADC0832CCJ         | ADC0832CCJ                                      |  |  |  |  |  |
| ADC0022CCN         | ML2282CIJ                                       |  |  |  |  |  |
| ADC0832CCN         | ADC0832CCN                                      |  |  |  |  |  |
| ADC0022BCI         | ML2282CCP<br>ADC0833BCI                         |  |  |  |  |  |
| ADC0833BCJ         | ML2283BIJ                                       |  |  |  |  |  |
| ADC0833BCN         | ADC0833BCN                                      |  |  |  |  |  |
| ADCOOSSBCIN        | ML2283BCP                                       |  |  |  |  |  |
| ADC0833CCI         | ADC0833CCI                                      |  |  |  |  |  |
| ADCOUSEC           | ML2283CIJ                                       |  |  |  |  |  |
| ADC0833CCN         | ADC0833CCN                                      |  |  |  |  |  |
| ABCOOSCEN          | ML2283CCP                                       |  |  |  |  |  |
| ADC0834BCJ         | ADC0834BCI                                      |  |  |  |  |  |
| 1.0000100          | ML2284BII                                       |  |  |  |  |  |
| ADC0834BCN         | ADC0834BCN                                      |  |  |  |  |  |
| , 12 333 IDCI 1    | ML2284BCP                                       |  |  |  |  |  |
|                    |                                                 |  |  |  |  |  |

Note 1. 100% pin-for-pin compatible with improved electrical specifications.

Note 2. Consult data sheet for electrical specifications that may vary from limit or conditions of alternate source.

Note 3. Alternate source ships -40°C to +85°C product as molded; Micro Linear does this on a customer need basis.

#### National Semiconductor (Continued)

| NSC<br>Part Number | Micro Linear<br>Direct Replacement <sup>1</sup> |  |  |  |  |
|--------------------|-------------------------------------------------|--|--|--|--|
| ADC0924CCI         |                                                 |  |  |  |  |
| ADC0834CCJ         | ADC0834CCJ                                      |  |  |  |  |
| ADC0834CCN         | ML2284CIJ<br>ADC0834CCN                         |  |  |  |  |
| ADC0034CCIV        | ML2284CCP                                       |  |  |  |  |
| ADC0838BCJ         | ADC0838BCI                                      |  |  |  |  |
| ADC0030BCJ         | ML2288BIJ                                       |  |  |  |  |
| ADC0838BCN         | ADC0838BCN                                      |  |  |  |  |
| ADCOOSOBCIN        | ML2288BCP                                       |  |  |  |  |
| ADC0838BCV         | ADC0838BCV                                      |  |  |  |  |
| 7.DC0030DCV        | ML2288BCQ                                       |  |  |  |  |
| ADC0838CCI         | ADC0838CCI                                      |  |  |  |  |
| 7.00000000         | ML2288CIJ                                       |  |  |  |  |
| ADC0838CCN         | ADC0838CCN                                      |  |  |  |  |
| 7.2 00000001       | ML2288CCP                                       |  |  |  |  |
| ADC0838CCV         | ADC0838CCV                                      |  |  |  |  |
| / 12 5555555       | ML2288CCQ                                       |  |  |  |  |
| ADC1061CII         | ML2271CIJ                                       |  |  |  |  |
| ADC1061CIN         | ML2271CCP <sup>3</sup>                          |  |  |  |  |
| ADC1061CIWM        | ML2271CCS <sup>3</sup>                          |  |  |  |  |
| ADC1061CMJ         | ML2271CMI                                       |  |  |  |  |
| DP5016QC           | ML501-6CQ                                       |  |  |  |  |
| DP5016RQC          | ML501R-6CQ                                      |  |  |  |  |
| DP5018QC           | ML501-8CQ                                       |  |  |  |  |
| DP5018RQC          | ML501R-8CQ                                      |  |  |  |  |
| μA5016QC           | ML501-6CQ                                       |  |  |  |  |
| μA5016RQC          | ML501R-6CQ                                      |  |  |  |  |
| μA5018QC           | ML501-8CQ                                       |  |  |  |  |
| μA5018RQC          | ML501R-8CQ                                      |  |  |  |  |
| DP8464BN-3         | ML8464B-3CP <sup>2</sup>                        |  |  |  |  |
| DP8464BV-3         | ML8464B-3CQ <sup>2</sup>                        |  |  |  |  |
| DP8464BN-2         | ML8464B-2CP <sup>2</sup>                        |  |  |  |  |
| DP8464BV-2         | ML8464B-2CQ <sup>2</sup>                        |  |  |  |  |
| DP8464BN-2         | ML8464B-2CP <sup>2</sup>                        |  |  |  |  |
| DP8464BN-3         | ML8464B-3CP <sup>2</sup>                        |  |  |  |  |
| DP8464BV-2         | ML8464B-2CQ <sup>2</sup>                        |  |  |  |  |
| DP8464BV-3         | ML8464B-3CQ <sup>2</sup>                        |  |  |  |  |
| DP8468BTP-3        | ML4568-3CQ <sup>2</sup>                         |  |  |  |  |
| DP8468BTP-2        | ML4568-2CQ <sup>2</sup>                         |  |  |  |  |
| LMF100CCN          | ML2111CCP                                       |  |  |  |  |
| LMF100CCWM         | ML2111CCS                                       |  |  |  |  |
| MF10AJ             | ML2110CMJ <sup>2</sup>                          |  |  |  |  |
| MF10ACN            | ML2110BCP <sup>2</sup>                          |  |  |  |  |
| MF10CCJ            | ML2110CIJ <sup>2</sup>                          |  |  |  |  |
| MF10CCWM           | ML2110CCS <sup>2</sup>                          |  |  |  |  |
| MF10CCN            | ML2110CCP <sup>2</sup>                          |  |  |  |  |

#### Silicon Systems, Inc.

| SSI             | Micro Linear       |
|-----------------|--------------------|
| Part Number     | Direct Replacement |
| SSI 32P541-CH   | ML541CQ            |
| SSI 32P541-P    | ML541CP            |
| SSI 32P541A-CH  | ML4042CQ           |
| SSI 32P541A-P   | ML4042CP           |
| SSI 32P541B-CH  | ML4042CQ           |
| SSI 32P541B-P   | ML4042CP           |
| SSI 32R117R-2P. | ML117R-2CP         |
| SSI 32R117R-4F  | ML117R-4CF         |
| SSI 32R117R-4P  | ML117R-4CP         |
| SSI 32R117R-6F  | ML117R-6CF         |
| SSI 32R117R-6H  | ML117R-6CQ         |
| SSI 32R117R-6P  | ML117R-6CP         |
| SSI 32R117-2P   | ML117-2CP          |
| SSI 32R117-4F   | ML117-4CF          |
| SSI 32R117-4P   | ML117-4CP          |
| SSI 32R117-6F   | ML117-6CF          |
| SSI 32R117-6H   | ML117-6CQ          |
| SSI 32R117-6P   | ML117-6CP          |
| SSI 32R501R-6H  | ML501R-6CQ         |
| SSI 32R501R-8F  | ML501R-8CF         |
| SSI 32R501R-8H  | ML501R-8CO         |
| SSI 32R501R-8P  | ML501R-8CP         |
| SSI 32R501-6H   | ML501-6CQ          |
| SSI 32R501-8F   | ML501-8CF          |
| SSI 32R501-8H   | ML501-8CQ          |
| SSI 32R501-8P   | ML501-8CP          |
| SSI 32R511R-4S  | ML511R-4CS         |
| SSI 32R511R-6H  | ML511R-6CQ         |
| SSI 32R511R-6P  | ML511R-6CP         |
| SSI 32R511R-6S  | ML511R-6CS         |
| SSI 32R511R-8H  | ML511R-8CO         |
| SSI 32R511R-8P  | ML511R-8CP         |
| SSI 32R511R-8S  | ML511R-8CS         |
| SSI 32R511-4S   | ML511-4CS          |
| SSI 32R511-6H   | ML511-6CQ          |
| SSI 32R511-6P   | ML511-6CP          |
| SSI 32R511-6S   | ML511-6CS          |
| SSI 32R511-8H   | ML511-8CQ          |
| SSI 32R511-8P   | ML511-8CP          |
| SSI 32R511-8S   | ML511-8CS          |

Note 1. 100% pin-for-pin compatible with improved electrical specifications.

Note 2. Consult data sheet for electrical specifications that may vary from limit or conditions of alternate source.

Note 3. Alternate source ships -40°C to +85°C product as molded; Micro Linear does this on a customer need basis.

### **Cross Reference Guide**

#### **Texas Instruments**

| NSC<br>Part Number | Micro Linear<br>Direct Replacement <sup>1</sup> |
|--------------------|-------------------------------------------------|
| ADC0808MJ          | ML2258BMJ                                       |
| ADC0808FN          | ML2258BCQ                                       |
| ADC0808N           | ML2258BIP                                       |
| ADC0809FN          | ML2258CCQ                                       |
| ADC0809N           | ML2258CIP                                       |
| TLC0820ACN         | ML2261CCP                                       |
| TLC0820ACFN        | ML2261CCQ                                       |
| TLC0820BCN         | ML2261BCP                                       |
| TLC0820BCFN        | ML2261BCQ                                       |
| ADC0831ACP         | ML2281CCP                                       |
| ADC0831AIP         | ML2281CIJ <sup>3</sup>                          |
| ADC0831BCP         | ML2281BCP                                       |
| ADC0831BIP         | ML2281BIJ <sup>3</sup>                          |
| ADC0832ACP         | ML2282CCP                                       |
| ADC0832AIP         | ML2282CIJ <sup>3</sup>                          |
| ADC0832BCP         | ML2282BCP                                       |
| ADC0832BIP         | ML2282BIJ <sup>3</sup>                          |
| ADC0834ACN         | ML2284CCP                                       |
| ADC0834AIN         | ML2284CIJ <sup>3</sup>                          |
| ADC0834BCN         | ML2284BCP                                       |
| ADC0834BIN         | ML2284BIJ <sup>3</sup>                          |
| ADC0838ACN         | ML2288CCP                                       |
| ADC0838AIN         | ML2288CIJ <sup>3</sup>                          |
| ADC0838CCN         | ML2288BCP                                       |
| ADC0838BIN         | ML2288BIJ <sup>3</sup>                          |

#### VTC

| VTC<br>Part Number | Micro Linear<br>Direct Replacement <sup>1</sup> |
|--------------------|-------------------------------------------------|
| VM117-2DK          | ML117-2CJ                                       |
| VM117-2PK          | ML117-2CP                                       |
| VM117-4FK          | ML117-4CF                                       |
| VM117-4PK          | ML117-4CP                                       |
| VM117-4DK          | ML117-4CJ                                       |
| VM117-6PK          | ML117-6CP                                       |
| VM117-6DK          | ML117-6CJ                                       |
| VM117-6PK          | ML117-6CP                                       |
| VM117-6PLK         | ML117-6CQ                                       |
| VM117R-2DK         | ML117R-2CJ                                      |
| VM117R-2PK         | ML117R-2CP                                      |
| VM117R-4FK         | ML117R-4CF                                      |
| VM117R-4PK         | ML117R-4CP                                      |
| VM117R-4DK         | ML117R-4CJ                                      |
| VM117R-6DK         | ML117R-6CJ                                      |
| VM117R-6PK         | ML117R-6CP                                      |
| VM117-6PLK         | ML117R-6CQ                                      |
| VM217-6PK          | ML501-6CP                                       |
| VM217-6PLK         | ML501-6CQ                                       |
| VM217-8PK          | ML501-8CP                                       |
| VM217-8PLK         | ML501-8CQ                                       |

#### Unitrode

| Unitrode<br>Part Number | Micro Linear<br>Direct Replacement <sup>1</sup> |
|-------------------------|-------------------------------------------------|
| UC1823J                 | ML4823MJ                                        |
| UC1825J                 | ML4825MJ                                        |
| UC2823N                 | ML4823IP                                        |
| UC2823Q                 | ML4823IQ                                        |
| UC2825N                 | ML4825IP                                        |
| UC2825Q                 | ML4825IQ                                        |
| UC3823N                 | ML4823IP                                        |
| UC3823Q                 | ML4823CQ                                        |
| UC3825N                 | ML4825IP                                        |
| UC3825Q                 | ML4825CQ                                        |

Note 1. 100% pin-for-pin compatible with improved electrical specifications.

Note 2. Consult data sheet for electrical specifications that may vary from limit or conditions of alternate source.

Note 3. Alternate source ships -40°C to +85°C product as molded; Micro Linear does this on a customer need basis.



### Alpha Numeric Index

|        |                                                                                 | PAGE |
|--------|---------------------------------------------------------------------------------|------|
| FB3410 | Small General Purpose Tile Array                                                | 7-21 |
| FB3420 | Medium General Purpose Tile Array                                               | 7-21 |
| FB3430 | Large General Purpose Tile Array                                                | 7-21 |
| FB3480 | Power Supply Controller Array                                                   | 7-26 |
| FB3490 | General Purpose PWM Controller Array                                            | 7-37 |
| FB3491 | Resonant Mode Controller Array                                                  |      |
| FB3492 | Phase Modulation Controller Array                                               | 7-39 |
| FB3605 | Small High Frequency Tile Array                                                 | 7-12 |
| FB3610 | General Purpose Tile Array                                                      |      |
| FB3620 | General Purpose Tile Array                                                      | 7-13 |
| FB3621 | Medium High Frequency Tile Array                                                | 7-14 |
| FB3622 | Medium Power Schottky Tile Array                                                |      |
| FB3623 | Medium High Power Tile Array                                                    |      |
| FB3630 | General Purpose Tile Array                                                      |      |
| FB3631 | Large Mixed Analog/Digital Tile Array                                           |      |
| FB3635 | Large Mixed Analog/Digital Tile Array                                           |      |
| FB3651 | LAN Transceiver Tile Array                                                      |      |
| FB3680 | Electronic Ballast & Power Factor Tile Array                                    |      |
| FC3510 | General Purpose BiCMOS Tile Array                                               |      |
| FC3560 | Read Channel Tile Array                                                         |      |
| FC3580 | Micro Power Controller Tile Array                                               |      |
| ML117  | 2, 4, or 6-Channel Read/Write Circuits                                          |      |
| ML117R | 2, 4, or 6-Channel Read/Write Circuits                                          |      |
| ML501  | 6, 7, or 8-Channel Read/Write Circuits                                          |      |
| ML501R | 6, 7, or 8- Channel Read/Write Circuits                                         |      |
| ML502  | 6, 7, or 8-Channel Read/Write Circuits                                          |      |
| ML502R | 6, 7, or 8-Channel Read/Write Circuits                                          |      |
| ML502S | 6, 7, or 8-Channel Read/Write Circuits                                          |      |
| ML511  | 4, 6, 7, or 8-Channel Read /Write Circuits                                      |      |
| ML511R | 4, 6, 7, or 8-Channel Read/Write Circuits                                       |      |
| ML541  | Read Data Processor                                                             |      |
| ML1825 | High Frequency Power Supply Controller                                          |      |
| ML2003 | Logarithmic Gain/Attenuator                                                     |      |
| ML2004 | Logarithmic Gain/Attenuator                                                     |      |
| ML2008 | μP Compatible Logarithmic Gain/Attenuator                                       |      |
| ML2009 | μP Compatible Logarithmic Gain/Attenuator                                       |      |
| ML2020 | Telephone Line Equalizer                                                        |      |
| ML2021 | Telephone Line Equalizer                                                        |      |
| ML2031 | Tone Detector                                                                   |      |
| ML2032 | Tone Detector                                                                   |      |
| ML2035 | Programmable Sinewave Generator                                                 |      |
| ML2036 | Programmable Sinewave Generator                                                 |      |
| ML2110 | Universal Dual Filter                                                           |      |
| ML2111 | Universal Hi-Frequency Dual Filter                                              |      |
| ML2200 | 12-Bit + Sign Data Acquisition Peripheral                                       |      |
| ML2208 | 12-Bit + Sign Data Acquisition Peripheral                                       |      |
| ML2221 | Serial Peripheral Interface 12-Bit Plus Sign A/D Converter with Sample & Hold   |      |
| ML2222 | Serial CODEC/DSP Interface 12-Bit Plus Sign A/D Converter with Sample & Hold    |      |
| ML2223 | Serial Asynchronous Interface 12-Bit Plus Sign A/D Converter with Sample & Hold |      |
| ML2230 | μP Compatible 12-Bit Plus Sign A/D Converter with Sample and Hold               |      |
| ML2233 | μP Compatible 12-Bit Plus Sign A/D Converter with Sample and Hold               |      |

### Alpha Numeric Index

| ML2252            | μP Compatible 8-Bit A/D Converter with 2-Channel Multiplexer  |
|-------------------|---------------------------------------------------------------|
| ML2258            | μP Compatible 8-Bit A/D Converter with 8-Channel Multiplexer  |
| ML2259            | μP Compatible 8-Bit A/D Converter with 8-Channel Multiplexer  |
| ML2261            | μP Compatible High Speed 8-Bit A/D Converter with T/H (S/H)   |
| ML2264            | 4-Channel High Speed 8-Bit A/D-Converter with T/H (S/H)       |
| ML2271            | μP Compatible High Speed 10-Bit A/D Converter with S/H        |
| ML2280            | 8-Bit Serial A/D Converter                                    |
| ML2281            | 8-Bit Serial A/D Converter                                    |
| ML2281            | 8-Bit Serial A/D Converter with 2-Channel Multiplexer         |
|                   | · · · · · · · · · · · · · · · · · · ·                         |
| ML2283            | 8-Bit Serial A/D Converter with 4-Channel Multiplexer         |
| ML2284            | 8-Bit Serial A/D Converter with 4-Channel Multiplexer         |
| ML2288            | 8-Bit Serial A/D Converter with 8-Channel Multiplexer         |
| ML2340            | Single Supply Programmable 8-Bit D/A Converter                |
| ML2341            | Single Supply Programmable 8-Bit D/A Converter                |
| ML2350            | Single Supply Programmable 8-Bit D/A Converter                |
| ML2351            | Single Supply Programmable 8-Bit D/A Converter                |
| ML2375            | DSP Analog I/O Peripheral                                     |
| ML2377            | DSP Analog I/O Peripheral                                     |
| ML2652            | 10 BASE-T Physical Interface Chip                             |
| ML4041            | Read Data Processor                                           |
| ML4042            | Read Data Processor                                           |
| ML4401            | Servo Demodulator                                             |
| ML4402            | Servo Driver                                                  |
| ML4403            | Servo Controller                                              |
| ML4404            | Trajectory Generator                                          |
| ML4406            | Disk Voice Coil Servo Driver                                  |
| ML4407            | Disk Voice Coil Servo Driver                                  |
| ML4408            | Low Voltage Voice Coil Servo Driver                           |
| ML4410            | Sensorless Spindle Motor Controller                           |
| ML4411            | Sensorless Spindle Motor Controller                           |
| ML4413            | Servo Controller                                              |
| ML4415            | 15-Channel Read/Write Circuit                                 |
| ML4415R           | 15-Channel Read/Write Circuit                                 |
| ML4416            | 14-Channel Read/Write Circuit with $\overline{\overline{CS}}$ |
| ML4416<br>ML4416R | 14-Channel Read/Write Circuit with CS                         |
| ML4410K<br>ML4417 | Zoned Bit Recording Circuit                                   |
|                   |                                                               |
| ML4418            | Low Saturation Voice Coil Servo Driver                        |
| ML4427            | Zoned Bit Recording Circuit                                   |
| ML4431            | Servo Demodulator                                             |
| ML4506            | 5V Disk Voice Coil Servo Driver                               |
| ML4508            | Low Saturation 5V Voice Coil Servo Driver                     |
| ML4510            | 5V Sensorless Spindle Motor Controller                        |
| ML4532            | Servo Burst Area Detector with PWM                            |
| ML4533            | Servo Burst Area Detector without PWM                         |
| ML4534            | Area Detector Based Embedded Servo Demodulator                |
| ML4535            | Area Detector Based Hybrid Servo Demodulator                  |
| ML4536            | Servo Burst Area Detector without PWM DAC                     |
| ML4568            | Disk Pulse Detector + Embedded Servo Detector                 |
| ML4610R           | 5V, 2-, 4-Channel Thin-Film Read/Write Circuit                |
| ML4611R           | 5V, 2-, 4-Channel Thin-Film Read/Write Circuit                |
| ML4621            | Fiber Optic Data Quantizer                                    |
| ML4622            | Fiber Optic Data Quantizer                                    |
| ML4624            | Fiber Optic Data Quantizer                                    |
| ML4632            | Fiber Optic LED Driver                                        |
| ML4642            | AUI Multiplexer                                               |
| ML4652            | 10BASE-T Transceiver                                          |
| ML4654            | 10BASE-T Transceiver for Hubs                                 |
| ML4054<br>MI 4658 | 10RASE-T Transceiver with Autopolarity                        |
|                   |                                                               |

### Alpha Numeric Index

|            |                                               | PAGE  |
|------------|-----------------------------------------------|-------|
| ML4661     | FOIRL Transceiver                             | 4-81  |
| ML4661EVAL | FOIRL Evaluation Kit                          | 4-91  |
| ML4662     | 10BASE-FL Transceiver                         | 4-92  |
| ML4662EVAL | 10BASE-FL Evaluation Kit                      | 4-104 |
| ML4663     | Single Chip 10BASE-FL Tranceiver              | 4-105 |
| ML4663EVAL | 10BASE-FL Evaluation Kit                      | 4-119 |
| ML4809     | High Frequency Current Mode PWM Controller    | 6-12  |
| ML4810     | High Frequency Current Mode PWM Controller    | 6-23  |
| ML4811     | High Frequency Current Mode PWM Controller    | 6-23  |
| ML4812     | Power Factor Controller Evaluation Kit        | 6-31  |
| ML4812EVAL | Power Factor Controller                       | 6-45  |
| ML4813     | Flyback Power Factor Controller               | 6-46  |
| ML4815     | Zero Voltage Switching Resonant Controller    | 6-58  |
| ML4816     | High Frequency Multi-Mode Resonant Controller | 6-71  |
| ML4817     | High Frequency Single Ended PWM Controller    | 6-85  |
| ML4818     | Phase Modulation/Soft Switching Controller    | 6-93  |
| ML4818EVAL | Phase Modulation Controller Evaluation Kit    | 6-104 |
| ML4819     | Power Factor and PWM Controller "Combo"       | 6-105 |
| ML4821     | Power Factor Controller                       | 6-119 |
| ML4821EVAL | Average Current PFC Controller Evaluation Kit | 6-127 |
| ML4823     | High Frequency Current Mode PWM Controller    | 6-128 |
| ML4825     | High Frequency Current Mode PWM Controller    | 6-135 |
| ML4830     | Electronic Ballast Controller                 | 6-142 |
| ML4861     | Low Voltage Boost Regulator                   | 6-146 |
| ML4861EVAL | Low Voltage Boost Regulator Evaluation Kit    | 6-151 |
| ML4862     | Battery Power Controller IC                   | 6-152 |
| ML4862EVAL | Battery Power Controller Evaluation Kit       | 6-162 |
| ML600X     | Read Channel Filter/Equalizer Users Guide     | 5-233 |
| ML6005     | 24 Mbps Read Channel Filter/Equalizer         | 5-211 |
| ML6006     | 36 Mbps Read Channel Filter/Equalizer         | 5-221 |
| ML6007     | 48 Mbps Read Channel Filter/Equalizer         | 5-231 |
| ML6010     | Integrated Read Channel Processor             | 5-239 |
| ML6622     | High-Speed Data Quantizer                     | 4-120 |
| ML6632     | High-Speed Fiber Optic LED Driver             | 4-125 |
| ML6671     | TP-PMD MLT-3 Transceiver                      | 4-129 |
| ML6682     | Token Ring Physical Interface Chip            | 4-130 |
| ML8464B    | Pulse Detector                                | 5-247 |
| ML8464C    | Pulse Detector                                | 5-247 |

### 2

### A/D Converters, D/A Converters

### Section 2

| Selection Guide                                                                        | 2-1   |
|----------------------------------------------------------------------------------------|-------|
| ML2200 12-Bit + Sign Data Acquisition Peripheral                                       | 2-5   |
| ML2208 12-Bit + Sign Data Acquisition Peripheral                                       | 2-5   |
| ML2221 Serial Peripheral Interface 12-Bit Plus Sign A/D Converter                      |       |
| with Sample & Hold                                                                     | 2-33  |
| ML2222 Serial CODEC/DSP Interface 12-Bit Plus Sign A/D Converter with Sample & Hold    | 2-47  |
| ML2223 Serial Asynchronous Interface 12-Bit Plus Sign A/D Converter with Sample & Hold | 2-48  |
| ML2230 μP Compatible 12-Bit Plus Sign A/D Converter with Sample and Hold               | 2-56  |
| ML2233 μP Compatible 12-Bit Plus Sign A/D Converter with Sample and Hold               | 2-72  |
| ML2252 µP Compatible 8-Bit A/D Converter with 2-Channel Multiplexer                    | 2-88  |
| ML2258 µP Compatible 8-Bit A/D Converter with 8-Channel Multiplexer                    | 2-99  |
| ML2259 µP Compatible 8-Bit A/D Converter with 8-Channel Multiplexer                    | 2-88  |
| ML2261 μP Compatible High Speed 8-Bit A/D Converter with T/H (S/H)                     | 2-110 |
| ML2264 4-Channel High Speed 8-Bit A/D Converter with T/H (S/H)                         | 2-125 |
| ML2271 $\mu P$ Compatible High Speed 10-Bit A/D Converter with S/H                     | 2-140 |
| ML2280 8-Bit Serial A/D Converter                                                      | 2-153 |
| ML2281 8-Bit Serial A/D Converter                                                      | 2-171 |
| ML2282 8-Bit Serial A/D Converter with 2-Channel Multiplexer                           | 2-171 |
| ML2283 8-Bit Serial A/D Converter with 4-Channel Multiplexer                           | 2-153 |
| ML2284 8-Bit Serial A/D Converter with 4-Channel Multiplexer                           | 2-171 |
| ML2288 8-Bit Serial A/D Converter with 8-Channel Multiplexer                           | 2-171 |
| ML2340 Single Supply Programmable 8-Bit D/A Converter                                  | 2-191 |
| ML2341 Single Supply Programmable 8-Bit D/A Converter                                  | 2-202 |
| ML2350 Single Supply Programmable 8-Bit D/A Converter                                  | 2-191 |
| ML2351 Single Supply Programmable 8-Bit D/A Converter                                  | 2-202 |
| ML2375 DSP Analog I/O Peripheral                                                       | 2-214 |
| ML2377 DSP Analog I/O Peripheral                                                       | 2-214 |



### A/D Converters

### **Selection Guide**

|                |                      |                               |                                              |                            |                          |          |                        | _                                       |                           |                             |
|----------------|----------------------|-------------------------------|----------------------------------------------|----------------------------|--------------------------|----------|------------------------|-----------------------------------------|---------------------------|-----------------------------|
| Part<br>Number | Resolution<br>(Bits) | Non<br>Linearity<br>(Max LSB) | Dynamic Performance<br>Signal to Noise Ratio | Conversion<br>Time<br>(µs) | Power<br>Supplies<br>(V) | Tei<br>C | nperatu<br>Range¹<br>I | re<br>M                                 | Package                   | Comments                    |
| ADC0808        | 8                    | ±1/2                          | Signal to Proise Ratio                       | 6.6                        | 5 (±10%)                 | X        | X                      | X                                       | 28-Pin DIP,<br>28-Pin PCC | μP Comp,<br>8-CH            |
| ADC0809        | 8                    | ±1                            |                                              | 6.6                        | 5 (±10%)                 | Х        | X                      | Х                                       | 28-Pin DIP,<br>28-Pin PCC | μP Comp,<br>8-CH            |
| ADC0831B       | 8                    | ±1/2                          |                                              | 6.0                        | 5 (±10%)                 | Х        | X                      | Х                                       | 8-Pin DIP                 | Serial I/O,<br>Single CH    |
| ADC0831C       | 8                    | ±1                            |                                              | 6.0                        | 5 (±10%)                 | Х        | Х                      | Х                                       | 8-Pin DIP                 | Serial I/O,<br>Single CH    |
| ADC0832B       | 8                    | ±1/2                          |                                              | 6.0                        | 5 (±10%)                 | Х        | X                      | Х                                       | 8-Pin DIP                 | Serial I/O,<br>2-CH         |
| ADC0832C       | 8                    | ±1                            |                                              | 6.0                        | 5 (±10%)                 | Х        | Х                      | Х                                       | 8-Pin DIP                 | Serial I/O,<br>2-CH         |
| ADC0833B       | 8                    | ±1/2                          |                                              | 6.0                        | 5 (±10%)                 | Х        | Х                      | Х                                       | 14-Pin DIP                | Serial I/O,<br>4-CH         |
| ADC0833C       | 8                    | ±1                            |                                              | 6.0                        | 5 (±10%)                 | Х        | Х                      | Х                                       | 14-Pin DIP                | Serial I/O,<br>4-CH         |
| ADC0834B       | 8                    | ±1/2                          |                                              | 6.0                        | 5 (±10%)                 | Х        | Х                      | Х                                       | 14-Pin DIP                | Serial I/O,<br>4-CH         |
| ADC0834C       | 8                    | ±1                            |                                              | 6.0                        | 5 (±10%)                 | Х        | Х                      | X                                       | 14-Pin DIP                | Serial I/O,<br>4-CH         |
| ADC0838B       | 8                    | ±1/2                          |                                              | 6.0                        | 5 (±10%)                 | Х        | Х                      | Х                                       | 20-Pin DIP,<br>20-Pin PCC | Serial I/O,<br>8-CH         |
| ADC0838C       | 8                    | ±1                            |                                              | 6.0                        | 5 (±10%)                 | Х        | Х                      | Х                                       | 20-Pin DIP,<br>20-Pin PCC | Serial I/O,<br>8-CH         |
| ML2200B        | 12 + Sign            | ±3/4                          | 12kHz, ±2.5V SINE,<br>S/N 72dB               | 31.5                       | ±5 (±5%)                 | Х        |                        |                                         | 40-Pin DIP                | 4-CH Data Acq<br>Peripheral |
| ML2200C        | 12 + Sign            | ±1                            | 12kHz, ±2.5V SINE,<br>S/N 72dB               | 31.5                       | ±5 (±5%)                 | Х        |                        |                                         | 40-Pin DIP                | 4-CH Data Acq<br>Peripheral |
| ML2200D        | 12 + Sign            | ±1                            | 8.5kHz, ±2.5V SINE,<br>S/N 72dB              | 44                         | ±5 (±5%)                 | Х        |                        |                                         | 40-Pin DIP                | 4-CH Data Acq<br>Peripheral |
| ML2208B        | 12 + Sign            | ±3/4                          | 12kHz, ±2.5V SINE,<br>S/N 72dB               | 31.5                       | ±5 (±5%)                 | Х        |                        |                                         | 40-Pin DIP                | 8-CH Data Acq<br>Peripheral |
| ML2208C        | 12 + Sign            | ±1                            | 12kHz, ±2.5V SINE,<br>S/N 72dB               | 31.5                       | ±5 (±5%)                 | X        |                        |                                         | 40-Pin DIP                | 8-CH Data Acq<br>Peripheral |
| ML2208D        | 12 + Sign            | ±1                            | 8.5kHz, ±2.5V SINE,<br>S/N 72dB              | 44                         | ±5 (±5%)                 | Х        |                        |                                         | 40-Pin DIP                | 8-CH Data Acq<br>Peripheral |
| ML2221B*       | 12 + Sign            | ±3/4                          | 8.5kHz, ±5.0V SINE,<br>S/N 72dB              | 44                         | ±5 (±5%)                 | Х        | Х                      |                                         | 16-Pin DIP,<br>20-Pin PCC | Serial, S.P.I.              |
| ML2221C*       | 12 + Sign            | ±1                            | 8.5kHz, ±5.0V SINE,<br>S/N 72dB              | 44                         | ±5 (±5%)                 | Х        | Х                      |                                         | 16-Pin DIP,<br>20-Pin PCC | Serial, S.P.I.              |
| ML2222B*       | 12 + Sign            | ±3/4                          | 12kHz, ±2.5V SINE,<br>S/N 72dB               | 35                         | ±5 (±5%)                 | Х        | Х                      | *************************************** | 16-Pin DIP,<br>20-Pin PCC | Serial, CODEC               |
| ML2222C*       | 12 + Sign            | ±1                            | 12kHz, ±2.5V SINE,<br>S/N 72dB               | 35                         | ±5 (±5%)                 | Х        | Х                      |                                         | 16-Pin DIP,<br>20-Pin PCC | Serial, CODEC               |

**Future Products** 

Note 1. Temperature Range:  $C = 0^{\circ}C$  to  $+70^{\circ}C$ ,  $I = -40^{\circ}C$  to  $+85^{\circ}C$ ,  $M = -55^{\circ}C$  to  $+125^{\circ}C$ 

| Part<br>Number | Resolution<br>(Bits) | Non<br>Linearity<br>(Max LSB) | Dynamic Performance<br>Signal to Noise Ratio | Conversion<br>Time<br>(µs) | Power<br>Supplies<br>(V) | Temperatu<br>Range <sup>1</sup><br>C I | re<br>M | Package                    | Comments                   |
|----------------|----------------------|-------------------------------|----------------------------------------------|----------------------------|--------------------------|----------------------------------------|---------|----------------------------|----------------------------|
| ML2223B*       | 12 + Sign            | ±3/4                          | 8.5kHz, ±5.0V SINE,<br>S/N 72dB              | 44                         | ±5 (±5%)                 | X X                                    |         | 16-Pin DIP,<br>20-Pin PCC  | Serial, ASYNC              |
| ML2223C*       | 12 + Sign            | ±1                            | 8.5kHz, ±5.0V SINE,<br>S/N 72dB              | 44                         | ±5 (±5%)                 | x x                                    |         | 16-Pin DIP,<br>20-Pin PCC  | Serial, ASYNC              |
| ML2230B        | 12 + Sign            | ±3/4                          | 12kHz, ±2.5V SINE,<br>S/N 72dB               | 31.5                       | ±5 (±5%)                 | <b>X</b> ,                             |         | 24-Pin DIP,                | μP Comp,<br>8-Bit Bus      |
| ML2230C        | 12 + Sign            | ±1                            | 12kHz, ±2.5V SINE,<br>S/N 72dB               | 31.5                       | ±5 (±5%)                 | X                                      |         | 24-Pin DIP,                | μP Comp,<br>8-Bit Bus      |
| ML2230D        | 12 + Sign            | ±1                            | 8.5kHz, ±2.5V SINE,<br>S/N 72dB              | 44                         | ±5 (±5%)                 | X                                      |         | 24-Pin DIP,                | μP Comp,<br>8-Bit Bus      |
| ML2233B        | 12 + Sign            | ±3/4                          | 12kHz, ±2.5V SINE,<br>S/N 72dB               | 31.5                       | ±5 (±5%)                 | Х                                      |         | 28-Pin DIP,                | μP Comp,<br>16-Bit Bus     |
| ML2233C        | 12 + Sign            | ±1                            | 12kHz, ±2.5V SINE,<br>S/N 72dB               | 31.5                       | ±5 (±5%)                 | X                                      |         | 28-Pin DIP,                | μP Comp,<br>16-Bit Bus     |
| ML2233D        | 12 + Sign            | ±1                            | 8.5kHz, ±2.5V SINE,<br>S/N 72dB              | 44                         | ±5 (±5%)                 | X                                      |         | 28-Pin DIP,                | μP Comp,<br>16-Bit Bus     |
| ML2252B        | 8                    | ±1/2                          | 51kHz, 5V SINE,<br>S/N 47dB                  | 6.6                        | 5 (±10%)                 | X X                                    | Х       | 20-Pin DIP,<br>20-Pin PCC  | μP Comp,<br>2-CH           |
| ML2252C        | 8                    | ±1                            | 51kHz, 5V SINE,<br>S/N 47dB                  | 6.6                        | 5 (±10%)                 | X X                                    | Х       | 20-Pin DIP,<br>20-Pin PCC  | μP Comp,<br>2-CH           |
| ML2258B        | 8                    | ±1/2                          | 51kHz, 5V SINE,<br>S/N 47dB                  | 6.6                        | 5 (±10%)                 | X X                                    | Х       | 20-Pin DIP,<br>20-Pin PCC  | μP Comp,<br>8-CH           |
| ML2258C        | 8                    | ±1                            | 51kHz, 5V SINE,<br>S/N 47dB                  | 6.6                        | 5 (±10%)                 | х х                                    | Х       | 20-Pin DIP,<br>20-Pin PCC  | μP Comp,<br>8-CH           |
| ML2259B        | 8                    | ±1/2                          | 51kHz, 5V SINE,<br>S/N 47dB                  | 6.6                        | 5 (±10%)                 | X X                                    | Х       | 28-Pin DIP,<br>28-Pin PCC  | μP Comp,<br>8-CH           |
| ML2259C        | 8                    | ±1                            | 51kHz, 5V SINE,<br>S/N 47dB                  | 6.6                        | 5 (±10%)                 | X X                                    | Х       | 28-Pin DIP,<br>28-Pin PCC  | μP Comp,<br>8-CH           |
| ML2261B        | 8                    | ±1/2                          | 250kHz, 5V SINE,<br>S/N 48dB                 | .67                        | 5 (±5%)                  | X X                                    |         | 20-Pin DIP,<br>20-Pin PCC  | μP Comp,<br>RD/WR          |
| ML2261C        | 8                    | ±1                            | 250kHz, 5V SINE,<br>S/N 48dB                 | .67                        | 5 (±5%)                  | X X                                    |         | 20-Pin DIP,<br>20-Pin PCC  | μP Comp,<br>RD/WR          |
| ML2264B        | 8                    | ±1/2                          | 250kHz, 5V SINE,<br>S/N 48dB                 | .68                        | 5 (±5%)                  | x x                                    | Х       | 24-Pin DIP,<br>24-Pin SOIC | μP Comp, RD/WF<br>4-CH Mux |
| ML2264C        | 8                    | . ±1                          | 250kHz, 5V SINE,<br>S/N 48dB                 | .68                        | 5 (±5%)                  | х х                                    | Х       | 24-Pin DIP,<br>24-Pin SOIC | μP Comp, RD/WF<br>4-CH Mux |
| ML2271B*       | 10                   | ±1/2                          | 150kHz, 5V SINE,<br>S/N 60dB                 | 1.5                        | 5 (±5%)                  | х х                                    | Х       | 20-Pin DIP,<br>20-Pin SOIC | μP Comp,<br>RD/WR          |
| ML2271C*       | 10                   | ±1                            | 150kHz, 5V SINE,<br>S/N 60dB                 | 1.5                        | 5 (土5%)                  | X X                                    | Х       | 20-Pin DIP,<br>20-Pin SOIC | μP Comp,<br>RD/WR          |
| ML2280B        | 8                    | ±1/2                          | 51kHz, 5V SINE,<br>S/N 47dB                  | 6.6                        | 5 (土10%)                 | X X                                    | Х       | 8-Pin DIP                  | Serial I/O,<br>Single CH   |
| ML2280C        | 8                    | ±1                            | 51kHz, 5V SINE,<br>S/N 47dB                  | 6.6                        | 5 (±10%)                 | х х                                    | X       | 8-Pin DIP                  | Serial I/O,<br>Single CH   |
| ML2281B        | 8                    | ±1/2                          | 51kHz, 5V SINE,<br>S/N 47dB                  | 6.6                        | 5 (±10%)                 | х х                                    | Х       | 8-Pin DIP                  | Serial I/O,<br>Single CH   |
| ML2281C        | 8                    | ±1                            | 51kHz, 5V SINE,<br>S/N 47dB                  | 6.6                        | 5 (±10%)                 | х х                                    | Х       | 8-Pin DIP                  | Serial I/O,<br>Single CH   |
| ML2282B        | 8                    | ±1/2                          | 47.5kHz, 5V SINE,<br>S/N 47dB                | 6.6                        | 5 (土10%)                 | х х                                    | Х       | 8-Pin DIP                  | Serial I/O,<br>2-CH        |
| ML2282C        | 8                    | ±1                            | 47.5kHz, 5V SINE,<br>S/N 47dB                | 6.6                        | 5 (土10%)                 | X X                                    | Х       | 8-Pin DIP                  | Serial I/O,<br>2-CH        |

<sup>\*</sup> Future Products

Note 1. Temperature Range: C = 0°C to +70°C, I = -40°C to +85°C, M = -55°C to +125°C

| Part<br>Number | Resolution<br>(Bits) | Non<br>Linearity<br>(Max LSB) | Dynamic Performance<br>Signal to Noise Ratio | Conversion<br>Time<br>(µs) | Power<br>Supplies<br>(V) | Te<br>C | mperatu<br>Range <sup>1</sup><br>I |   | Package                   | Comments            |
|----------------|----------------------|-------------------------------|----------------------------------------------|----------------------------|--------------------------|---------|------------------------------------|---|---------------------------|---------------------|
| ML2283B        | 8                    | ±1/2                          | 36.5kHz, 5V SINE,<br>S/N 47dB                | 6.6                        | 5 (±10%)                 | Х       | X                                  | Х | 14-Pin DIP                | Serial I/O,<br>4-CH |
| ML2283C        | 8                    | ±1                            | 36.5kHz, 5V SINE,<br>S/N 47dB                | 6.6                        | 5 (±10%)                 | X       | Х                                  | Х | 14-Pin DIP                | Serial I/O,<br>4-CH |
| ML2284B        | 8                    | ±1/2                          | 39kHz, 5V SINE,<br>S/N 47dB                  | 6.6                        | 5 (±10%)                 | Х       | Х                                  | Х | 14-Pin DIP                | Serial I/O,<br>4-CH |
| ML2284C        | 8                    | ±1                            | 39kHz, 5V.SINE,<br>S/N 47dB                  | 6.6                        | 5 (±10%)                 | Х       | Х                                  | Х | 14-Pin DIP                | Serial I/O,<br>4-CH |
| ML2288B        | 8                    | ±1/2                          | 36.5kHz, 5V SINE,<br>S/N 47dB                | 6.6                        | 5 (±10%)                 | Х       | Х                                  | Х | 20-Pin DIP,<br>20-Pin PCC | Serial I/O,<br>8-CH |
| ML2288C        | 8                    | ±1                            | 36.5kHz, 5V SINE,<br>S/N 47dB                | 6.6                        | 5 (±10%)                 | Х       | Х                                  | Х | 20-Pin DIP,<br>20-Pin PCC | Serial I/O,<br>8-CH |

<sup>\*</sup> Future Products

Note 1. Temperature Range:  $C = 0^{\circ}\text{C} \text{ to } +70^{\circ}\text{C}, I = -40^{\circ}\text{C} \text{ to } +85^{\circ}\text{C}, M = -55^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}$ 



### **D/A Converters**

### **Selection Guide**

| Part<br>Number | Resolution<br>(Bits)                | Non<br>Linearity<br>(Max LSB) | Settling<br>Time<br>(µs Max) | Power<br>Supplies<br>(V)   | Reference<br>(V) | Output<br>Voltage<br>(V)              | Tempera<br>Rang<br>C I |   | Package                   | Comments                                    |  |
|----------------|-------------------------------------|-------------------------------|------------------------------|----------------------------|------------------|---------------------------------------|------------------------|---|---------------------------|---------------------------------------------|--|
| ML2340B        | 8<br>(11-bits with<br>gain ranging) | ±1/4                          | 5                            | Single 5 or 12,<br>dual ±5 | 2.25 or 4.50     | Rail-to-rail,<br>bipolar,<br>unipolar | X X                    | Х | 18-pin DIP<br>18-pin SOIC | Flow through,<br>or single<br>buffered data |  |
| ML2340C        | 8<br>(11-bits with<br>gain ranging) | ±½ ·                          | 5                            | Single 5 or 12,<br>dual ±5 | 2.25 or 4.50     | Rail-to-rail,<br>bipolar,<br>unipolar | X . X                  | Х | 18-pin DIP<br>18-pin SOIC | Flow through,<br>or single<br>buffered data |  |
| ML2341B        | 8<br>(11-bits with<br>gain ranging) | ±1/4                          | 5                            | Single 5 or 12,<br>dual ±5 | 2.25 or 4.50     | Rail-to-rail,<br>bipolar,<br>unipolar | х х                    | Х | 20-pin DIP<br>20-pin PCC  | Double or single<br>buffered data           |  |
| ML2341C        | 8<br>(11-bits with<br>gain ranging) | ±1/2                          | 5                            | Single 5 or 12,<br>dual ±5 | 2.25 or 4.50     | Rail-to-rail,<br>bipolar,<br>unipolar | X X                    | Х | 20-pin DIP<br>20-pin PCC  | Double or single<br>buffered data           |  |
| ML2350B        | 8<br>(11-bits with<br>gain ranging) | ±1/4                          | 5                            | Single 5 or 12,<br>dual ±5 | 2.50 or 5.00     | Rail-to-rail,<br>bipolar,<br>unipolar | х х                    | Х | 18-pin DIP<br>18-pin SOIC | Flow through,<br>or single<br>buffered data |  |
| ML2350C        | 8<br>(11-bits with<br>gain ranging) | ±1/2                          | 5                            | Single 5 or 12,<br>dual ±5 | 2.50 or 5.00     | Rail-to-rail,<br>bipolar,<br>unipolar | х х                    | Х | 18-pin DIP<br>18-pin SOIC | Flow through,<br>or single<br>buffered data |  |
| ML2351B        | 8<br>(11-bits with<br>gain ranging) | ±1/4                          | 5                            | Single 5 or 12,<br>dual ±5 | 2.50 or 5.00     | Rail-to-rail,<br>bipolar,<br>unipolar | X . X                  | Х | 20-pin DIP<br>20-pin PCC  | Double or single buffered data              |  |
| ML2351C        | 8<br>(11-bits with<br>gain ranging) | ±1/2                          | 5                            | Single 5 or 12,<br>dual ±5 | 2.50 or 5.00     | Rail-to-rail,<br>bipolar,<br>unipolar | х х                    | Х | 20-pin DIP<br>20-pin PCC  | Double or single<br>buffered data           |  |

<sup>\*</sup> Future Products

Note 1. Temperature Range: C = 0°C to +70°C, I = -40°C to +85°C, M = -55°C to +125°C



### ML2200, ML2208

### 12-Bit Plus Sign Data Acquisition Peripheral

#### **GENERAL DESCRIPTION**

The ML2200 and ML2208 Data Acquisition Peripherals (DAP) are monolithic CMOS data acquisition subsystems. These data acquisition peripherals feature an input multiplexer, a programmable gain instrumentation amplifier, a 2.5 V bandgap reference, and a 12-bit plus sign A/D converter with built-in sample-and-hold. In addition to a general purpose 8-bit microprocessor interface, the ML2200 and ML2208 include a programmable processor, data buffering, a 16-bit timer, and limit alarms.

The ML2200B and ML2208B self-calibrating algorithmic A/D converters have a maximum non-linearity error over temperature of 0.018% of full-scale, while the ML2200C, ML2200D, ML2208C, and ML2208D have a maximum non-linearity error over temperature of 0.024%.

The ML2200 has a four channel differential input multiplexer and the ML2208 has an eight channel single ended input multiplexer.

The digital interface, with software-alterable configurations, is designed to off-load the microprocessor. Control of the DAP is autonomously handled through the control sequencer which receives its instructions from the instruction RAM.

#### **FEATURES**

■ Resolution

12 bits + sign

■ Conversion time (including S/H acquisition)

31.5µs max 2.3µs max

Sample-and-hold acquisitionNon-linearity error

±34LSB and ±1LSB max

Low harmonic distortion

0.01%

No missing codes

 Self-calibrating — maintains accuracy over time and temperature

■ Inputs withstand |7V| beyond supplies

■ Internal voltage reference

 $2.5V \pm 2\%$ 

- Four differential or eight single-ended input channels
- Data buffering (8 word data RAM)
- Programmable limit alarm
- 8-Bit microprocessor interface interrupt, DMA, or polling
- 16-Bit timer for programmable conversion rates
- Standard hermetic 40-pin DIP

#### **ML2208 BLOCK DIAGRAM**



#### **ML2200 BLOCK DIAGRAM**



#### **BLOCK SCHEMATIC DIAGRAM**



Figure 1. Block Schematic Diagram

### PIN DESCRIPTIONS

| PIN NO | D. NAME             | FUNCTION                                                     | PIN NO. | NAME              | FUNCTION                                                                                       |
|--------|---------------------|--------------------------------------------------------------|---------|-------------------|------------------------------------------------------------------------------------------------|
| 1      | AGND                | Analog Ground.                                               | 28      | DBR               | Data Buffer Ready output active                                                                |
| 2      | $V_{TEMP}$          | Voltage output proportional to the die temperature.          |         |                   | high indicates that a sequence of operations has completed and                                 |
| 3      | $V_{REF}$           | Internal voltage reference output                            |         |                   | data is ready to transfer. DBR is not                                                          |
| 4-11   | ĊĤ                  | Analog Inputs.                                               |         |                   | maskable. It can be used to gener-                                                             |
|        |                     | ML2200 — Positive or negative                                |         |                   | ate an interrupt in addition to the                                                            |
|        |                     | input of four differential inputs                            |         |                   | INT pin when the DBRIE bit in the                                                              |
|        |                     | ML2208 — Eight single ended in-                              |         |                   | interrupt mask register has not                                                                |
|        |                     | puts referenced to common pin.                               |         |                   | been enabled. DBR is the DMA                                                                   |
|        |                     | Digitally selected by control sequencer.                     |         |                   | request pin when DMA mode is<br>enabled. DBR is not active unless                              |
| 12     | NC                  | ML2200 — No connection.                                      |         |                   | in run mode and at least one se-                                                               |
| 12     | COM                 | ML2208 — Negative common                                     |         |                   | quence of operations has been                                                                  |
|        | 20/11               | input for the eight input channels.                          |         |                   | completed. DBR remains active in                                                               |
|        |                     | Tie to analog ground or $(V_{SS} + 2.5)$                     |         |                   | the halt mode if not acknowl-                                                                  |
|        |                     | to $(AV_{CC} - 2.5V)$                                        |         |                   | edged; low during reset time and                                                               |
| 13     | $V_{SS}$            | Negative power supply; decouple                              |         |                   | power-down.                                                                                    |
|        |                     | to AGND.                                                     | 29      | DGND              | Digital Ground.                                                                                |
| 14     | $\overline{P_{DN}}$ | Power-Down Input. When                                       | 30      | CLK               | Clock input. Drive with an external                                                            |
|        |                     | P <sub>DN</sub> = 0, device in power-down                    |         |                   | clock or crystal reference to                                                                  |
|        |                     | mode with register contents retained if $AV_{CC} > 2.0V$ .   |         |                   | DGND. The crystal must be paral-<br>lel resonant with minimum capaci-                          |
| 15     | NC                  | No Connection.                                               |         |                   | tive loading (i.e., No bypass caps                                                             |
| 16-19  | D7, D6, D5, D4      | Bidirectional data bits.                                     |         |                   | should be used and leads should                                                                |
| 20     | DGND                | Digital Ground.                                              |         |                   | be kept short).                                                                                |
| 21     | $DV_CC$             | Digital power supply. Tie to $AV_{CC}$                       | 31      | RESET             | Active low hardware reset with                                                                 |
|        |                     | from same power supply.                                      |         |                   | internal pull up resistor of 200 K.                                                            |
| 22-25  | D3, D2, D1, D0      | Bidirectional data bits.                                     |         |                   | Tie to system reset line or to                                                                 |
| 26     | SYNC                | In the slave mode, SYNC is a                                 |         |                   | grounded capacitor. The capacitor                                                              |
|        |                     | positive edge triggered input used                           |         |                   | size (usually $>6\mu$ F) is based on the                                                       |
|        |                     | to start a conversion. In master mode, SYNC is an output and |         |                   | time the power supplies stabilize,<br>to the time reset voltage reaches                        |
|        |                     | indicates a conversion has                                   |         |                   | 1.4V (>400 ms).                                                                                |
|        |                     | occurred.                                                    | 32      | T <sub>CLK</sub>  | External timer, T <sub>CLK</sub> is used as                                                    |
| 27     | INT                 | Interrupt output. A maskable inter-                          |         | · · · · .         | external clock input for the 16-bit                                                            |
|        |                     | rupt programmable to be active                               |         | • •               | timer when the T <sub>CLK</sub> bit in the                                                     |
|        |                     | high or low or will default to active                        |         |                   | control register is set to one.                                                                |
|        |                     | high. INT will not clear until ac-                           | 33      | ALE               | Address latch enable, active low                                                               |
|        |                     | knowledged in halt mode; not                                 |         |                   | latches information on A0, A1, A2                                                              |
|        |                     | affected by the run or halt state.                           |         |                   | and CS. Tie to AV <sub>CC</sub> to disable use                                                 |
|        |                     | INT = 0 during reset and inactive                            |         |                   | when separate address and data bus are used.                                                   |
|        |                     | during P <sub>DN</sub> .                                     | 34      | A2                | Address 2                                                                                      |
|        |                     |                                                              | 35      | A1                | Address 1                                                                                      |
|        |                     |                                                              | 36      | A0                | Address 0                                                                                      |
|        |                     |                                                              | 37      | <u> </u>          | Chip select, active low                                                                        |
|        |                     |                                                              | 38      | RD                | Read, active low enables ML2200                                                                |
|        |                     |                                                              | 39      | $\overline{WR}$   | or ML2208 to drive data bus.<br>Write, active low allows writing                               |
|        |                     |                                                              |         |                   | into the registers.                                                                            |
|        |                     |                                                              | 40      | A V <sub>CC</sub> | Positive analog Power supply. Decouple to AGND. Tie to DV <sub>CC</sub> from same power supply |

#### PIN CONNECTIONS





### **ABSOLUTE MAXIMUM RATINGS**

(Note 1)

| Supply Voltages (AV <sub>CC</sub> and DV <sub>CC</sub> ) 6.0          | Oν  |
|-----------------------------------------------------------------------|-----|
| Negative Supply Voltage ( $V_{SS}$ )                                  | Oν  |
| Voltage at Analog Inputs V <sub>SS</sub> – 7V to AV <sub>CC</sub> + 7 | 7 V |
| Voltage at $V_{REF}$ $V_{SS}$ – 7V to AV <sub>CC</sub> + 7            | 7 V |
| Input Current per Digital Pin ±10 n                                   | nΑ  |
| Input Current at Analog Inputs ±20n                                   | nΑ  |
| Storage Temperature Range65°C to +150°                                | °C  |
| Package Dissipation @ 25° C                                           | W   |
| Lead Temperature (Soldering 10 sec.)                                  |     |
| Dual-In-Line Package (Ceramic) 300                                    | °C  |

#### **OPERATING CONDITIONS**

(Note 2)

| Temperature Range $T_{MIN} \le T_A \le T_{MAX}$                                                  |
|--------------------------------------------------------------------------------------------------|
| ML2200BCJ, ML2200CCJ, ML2200DCJ 0°C to 70°C                                                      |
| ML2208BCJ, ML2208CCJ, ML2208DCJ 0°C to 70°C                                                      |
| Supply Voltage (AV <sub>CC</sub> and DV <sub>CC</sub> ) 4.5V <sub>DC</sub> to 6.0V <sub>DC</sub> |
| Negative Supply Voltage (V <sub>SS</sub> )4.5V <sub>DC</sub> to -6.0V <sub>DC</sub>              |

**ELECTRICAL CHARACTERISTICS**The following specifications apply for AV<sub>CC</sub> = DV<sub>CC</sub> = +5V  $\pm$  5%, V<sub>SS</sub> = -5V  $\pm$  5%, AGND = DGND = COM = CHX- = 0V, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub> unless otherwise specified. C<sub>L</sub> = 100pF for D0-D7, C<sub>L</sub> = 50pF for INT, DBR, and SYNC.

| SYMBOL    | PARAMETER                                                                                                                                             | NOTES       | CONDITIONS                                                                                                                          | MIN                   | TYP<br>NOTE 3                | MAX                    | UNITS                                |
|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------------|------------------------|--------------------------------------|
| Converte  | r Characteristics                                                                                                                                     |             |                                                                                                                                     |                       | 1                            |                        |                                      |
|           | Linearity Error<br>ML2200BCJ, ML2208BCJ<br>ML2200CCJ, ML2208CCJ<br>ML2200DCJ, ML2208DCJ                                                               | 4           | $ f_{\text{CCLK}} = 0.1 \leq 7 \text{MHz} $ $ f_{\text{CCLK}} = 0.1 \leq 7 \text{MHz} $ $ f_{\text{CCLK}} = 0.1 \leq 5 \text{MHz} $ |                       |                              | ±3/4<br>±1<br>±1       | LSB<br>LSB<br>LSB                    |
| -         | Unadjusted Zero Error<br>ML2200BCJ, ML2208BCJ<br>ML2200CCJ, ML2208CCJ<br>ML2200DCJ, ML2208DCJ                                                         | 4           |                                                                                                                                     |                       | ,                            | ±3/4<br>±2<br>±2       | LSB<br>LSB<br>LSB                    |
|           | Unadjusted Positive and Negative<br>Full Scale Error                                                                                                  | 5           |                                                                                                                                     |                       |                              | ±4                     | LSB                                  |
|           | Zero Error Temperature Coefficient                                                                                                                    |             |                                                                                                                                     |                       | 0.5                          |                        | ppm/°C                               |
|           | Gain Temperature Coefficient                                                                                                                          |             | External Reference                                                                                                                  |                       | 3                            |                        | ppm/°C                               |
|           | Common-Mode Rejection                                                                                                                                 | 13          |                                                                                                                                     |                       | 80                           |                        | dB                                   |
|           | Analog Input Range                                                                                                                                    | 5           | All Analog Inputs                                                                                                                   | V <sub>SS</sub> -0.05 |                              | AV <sub>CC</sub> +0.05 | V                                    |
|           | External Source Resistance for Analog Inputs                                                                                                          | 5<br>5      | Channel = Analog Input<br>Channel = Voltage Reference                                                                               |                       |                              | 2<br>0.5               | kΩ<br>kΩ                             |
| -         | Differential Analog Input Range                                                                                                                       | 4           | CHX referred to COM<br>for ML2208<br>CHX+ referred to CHX- for<br>ML2200                                                            | -V <sub>REF</sub>     |                              | +V <sub>REF</sub>      | V                                    |
|           | Off Channel Leakage Current                                                                                                                           | 5, 6        | On Chan = 2.5V,<br>Off Chan = -2.5V<br>On Chan = -2.5V<br>Off Chan = 2.5V                                                           | -100                  |                              | +100                   | пA                                   |
|           | On Channel Leakage Current                                                                                                                            | 5, 6        | On Chan = -2.5V,<br>Off Chan = 2.5V<br>On Chan = 2.5V<br>Off Chan = -2.5V                                                           | -100                  |                              | +100                   | nA                                   |
|           | Gain Error                                                                                                                                            |             | Gain = 2, 4, or 8                                                                                                                   |                       | 0.03                         |                        | %                                    |
| Voltage R | eference and V <sub>TEMP</sub> Characteristics                                                                                                        |             |                                                                                                                                     |                       |                              |                        |                                      |
|           | V <sub>REF</sub> Absolute Value                                                                                                                       | 4           | Referred to AGND                                                                                                                    | 2.45                  |                              | 2.55                   | V                                    |
|           | V <sub>REF</sub> Output Pin Output Resistance Minimum Load Resistance Maximum Load Resistance Temperature Coefficient Line Regulation Load Regulation | 5<br>5<br>5 | $4.75 \le AV_{CC} \le 5.25$<br>$-4.75 \ge V_{SS} \ge -5.25$<br>$1\mu$ A − 2.5mA                                                     | 1                     | 50<br>1<br>1<br>1            | 300<br>50              | mΩ<br>kΩ<br>pF<br>ppm/°C<br>mV<br>mV |
|           | Output Noise  V <sub>TEMP</sub> Output Pin Absolute Value @ 25°C Volts per °C                                                                         |             |                                                                                                                                     |                       | 100<br>AV <sub>CC</sub> -1.5 |                        | μV <sub>RMS</sub><br>V<br>mV/°C      |

2-9

**ELECTRICAL CHARACTERISTICS** (Continued) The following specifications apply for AV<sub>CC</sub> = DV<sub>CC</sub> = +5V  $\pm$  5%, V<sub>SS</sub> = -5V  $\pm$  5%, AGND = DGND = COM = CHX- = 0V, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub> unless otherwise specified. C<sub>L</sub> = 100pF for D0-D7, C<sub>L</sub> = 50pF for INT, DBR, and SYNC.

| SYMBOL           | PARAMETER                                                                                                                                                                  | NOTES        | COND                                                                                                  | ITIONS                       | MIN                                   | TYP<br>NOTE 3        | MAX          | UNITS                |
|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|-------------------------------------------------------------------------------------------------------|------------------------------|---------------------------------------|----------------------|--------------|----------------------|
| DC Chara         | acteristics                                                                                                                                                                | 1.           |                                                                                                       |                              |                                       | 1.3                  | 1984 Sec. 1  | We have              |
|                  | Power Supply Current Al <sub>CC</sub> , Analog AV <sub>CC</sub> Dl <sub>CC</sub> , Digital DV <sub>CC</sub> I <sub>SS</sub> , V <sub>SS</sub>                              | 4<br>12<br>4 | $\overline{RD} = \overline{CS} = V_{IH}$                                                              |                              |                                       | 30<br>10<br>18       | 50<br>30     | mA<br>μA<br>mA       |
| I <sub>CC</sub>  | Standby Current AV <sub>CC</sub> + DV <sub>CC</sub><br>Standby Current<br>V <sub>CCPD</sub> Minimum AV <sub>CC</sub> and DV <sub>CC</sub> for<br>power-down data retention | 4, 9         | $\overline{P_{DN}}$ pin = GND<br>$\overline{P_{DN}}$ pin = GND<br>$V_{SS}$ = -5.25 to G               |                              | 2                                     | 10<br>10             | 1000<br>1000 | μΑ<br>μΑ<br>V        |
|                  | Power Supply Rejection<br>AV <sub>CC</sub> /DV <sub>CC</sub><br>V <sub>SS</sub>                                                                                            | 7            | DC<br>DC to 25kHz, 2<br>DC<br>DC to 25kHz, 2                                                          |                              | 4                                     | 80<br>50<br>80<br>50 |              | dB<br>dB<br>dB<br>dB |
| $V_{IL}$         | Input Low Voltage (except CLK, t <sub>CLK</sub> )                                                                                                                          | 4            |                                                                                                       | 2 1                          |                                       |                      | 0.8          | V                    |
| $V_{IL1}$        | Input Low Voltage (CLK, t <sub>CLK</sub> )                                                                                                                                 | 4            |                                                                                                       |                              |                                       |                      | 0.8          | V                    |
| V <sub>IH</sub>  | Input High Voltage (except CLK, t <sub>CLK</sub> )                                                                                                                         | .4           |                                                                                                       |                              | 2.0                                   |                      |              | · V                  |
| $V_{\text{IH1}}$ | Input High Voltage (CLK, t <sub>CLK</sub> )                                                                                                                                | 4            |                                                                                                       |                              | 3.5                                   |                      | , .          | V                    |
| V <sub>OL</sub>  | Output Low Voltage                                                                                                                                                         | 4            | I <sub>OL</sub> = 2.0mA                                                                               |                              |                                       |                      | 0.45         | . V                  |
| V <sub>OH</sub>  | Output High Voltage                                                                                                                                                        | 5            | $I_{OH} = -1mA$                                                                                       |                              | 4.0                                   |                      |              | V                    |
| lį               | Input Leakage Current (except CLK and RESET)                                                                                                                               | 4            | GND < V <sub>IN</sub> < V                                                                             | V <sub>CC</sub>              |                                       |                      | ±10          | μΑ                   |
| I <sub>L1</sub>  | Input Leakage Curent (CLK)                                                                                                                                                 | 4            | GND < V <sub>IN</sub> < V                                                                             | V <sub>CC</sub>              |                                       |                      | ±200         | μΑ                   |
| I <sub>LO</sub>  | Output Leakage Curent (D0-D7)                                                                                                                                              | 4            | $\overline{RD} = \overline{CS} = V_{IH}$                                                              |                              |                                       | 4.5                  | ±10          | μΑ                   |
| I <sub>RST</sub> | RESET Pin Source Current                                                                                                                                                   | 4            | RESET = 0V                                                                                            |                              | 15                                    | 50                   | 100          | μΑ                   |
| Cı               | Input Capacitance (All Digital Inputs)                                                                                                                                     |              | 1 1 1                                                                                                 |                              | · · · · · · · · · · · · · · · · · · · | 10                   |              | pF                   |
| Co               | Output Capacitance (All Outputs and D0-D7)                                                                                                                                 |              |                                                                                                       |                              |                                       | 20                   | · · · :      | pF                   |
| AC Electr        | ical Characteristics (Note 8)                                                                                                                                              |              |                                                                                                       |                              |                                       |                      | ,            | 1 1 1 1 1 1 1 1      |
| t <sub>C</sub>   | Conversion Time                                                                                                                                                            | 4, 9         | CLK Mode = 0                                                                                          | f <sub>CLK</sub> = 7.0MHz    | 31.5                                  |                      |              | μs                   |
|                  |                                                                                                                                                                            |              |                                                                                                       | $f_{CLK} = 5.0MHz$           | 44.0                                  |                      |              | μs                   |
|                  | Sample and Hold Acquisition                                                                                                                                                | 4, 9         | CLK Mode = 0                                                                                          |                              |                                       |                      | 2.3          | μs                   |
|                  |                                                                                                                                                                            |              |                                                                                                       | $f_{CLK} = 5.0MHz$           |                                       |                      | 3.2          | μs                   |
| SNR              | Signal-to-Noise Ratio                                                                                                                                                      |              | V = 10kHz, 2.5 $Vf_{CLK} = 7MHz$                                                                      | Sine.                        |                                       | 73                   |              | dB                   |
|                  |                                                                                                                                                                            |              | (f <sub>SAMPLING</sub> = 31.8<br>sum of all nonf<br>components up<br>f <sub>SAMPLING</sub>            | undamental                   |                                       |                      |              |                      |
| THD              | Total Harmonic Distortion                                                                                                                                                  |              | V = 10kHz, 2.5V<br>$f_{CLK}$ = 7MHz<br>( $f_{SAMPLING}$ = 31.8<br>sum of 2, 3, 4,<br>relative to fund | BkHz). THD is<br>5 harmonics |                                       | -75                  |              | dB                   |

**ELECTRICAL CHARACTERISTICS** (Continued) The following specifications apply for AV<sub>CC</sub> = DV<sub>CC</sub> = +5V  $\pm$  5%, V<sub>SS</sub> = -5V  $\pm$  5%, AGND = DGND = COM = CHX- = 0V, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub> unless otherwise specified. C<sub>L</sub> = 100pF for D0-D7, C<sub>L</sub> = 50pF for INT, DBR, and SYNC.

| SYMBOL             | PARAMETER                                        | NOTES | CONDITIONS                                                                                                                                                                                                                                                                                                             | MIN | TYP<br>NOTE 3 | MAX        | UNITS                                 |
|--------------------|--------------------------------------------------|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------|------------|---------------------------------------|
| AC Electr          | ical Characteristics (Note 8) (Continued)        |       |                                                                                                                                                                                                                                                                                                                        |     |               |            |                                       |
| IMD                | Intermodulation Distortion                       |       | $\begin{array}{l} V_{1N} = f_A + f_B, \; f_A = 9kHz, \; 1.25V \\ sine. \; f_B = 10kHz, \; 1.25V \; sine. \\ f_{CLK} = 7MHz \\ (f_{SAMPLING} = 31.8kHz). \\ IMD \; is \; (f_A + f_B), \\ (f_A - f_B), \; (2f_A - f_B), \; (2f_A - f_B), \\ (f_A + 2f_B), \; (f_A - 2f_B) \; relative \\ to \; fundamental. \end{array}$ |     | -75           |            | dB                                    |
| FR                 | Frequency Response                               |       | V <sub>IN</sub> = 0 to 10kHz, 2.5V sine relative to 1kHz                                                                                                                                                                                                                                                               |     | 0.01          |            | dB                                    |
| f <sub>CLK</sub>   | CLK Frequency                                    | 4     | (no crystal)                                                                                                                                                                                                                                                                                                           | 0.1 |               | 7          | MHz                                   |
| $f_{CLKX}$         | CLK Frequency                                    | 4     | (crystal)                                                                                                                                                                                                                                                                                                              | 3   |               | 7          | MHz                                   |
| f <sub>CLKI</sub>  | Internal CLK Frequency                           |       | .*                                                                                                                                                                                                                                                                                                                     |     | 1/2           |            | f <sub>CLK</sub> or f <sub>CLKX</sub> |
| f <sub>CLKT</sub>  | CLK Frequency (t <sub>CLK</sub> only)            | 4     |                                                                                                                                                                                                                                                                                                                        |     |               | $f_{CLKI}$ | MHz                                   |
| t <sub>CLKW</sub>  | Minimum Clock High/Low Width (CLK)               | 5     |                                                                                                                                                                                                                                                                                                                        | 50  |               |            | ns                                    |
| t <sub>CLKWT</sub> | Minimum Clock High/Low Width (t <sub>CLK</sub> ) | 5     |                                                                                                                                                                                                                                                                                                                        | 75  |               |            | ns                                    |
| t <sub>RF</sub>    | Maximum Rise/Fall Times, All Inputs              | 5     |                                                                                                                                                                                                                                                                                                                        |     |               | 25         | ns                                    |
| t <sub>RESET</sub> | Minimum Reset Active Time                        | 4, 10 |                                                                                                                                                                                                                                                                                                                        | 10  |               |            | f <sub>CLKI</sub><br>Periods          |
| t <sub>PDN</sub>   | Power-Up Time                                    |       | Time After P <sub>DN</sub> = V <sub>IH</sub>                                                                                                                                                                                                                                                                           |     | 1             |            | ms                                    |
| Multiplex          | ed Data Bus Timing                               |       | 1                                                                                                                                                                                                                                                                                                                      |     |               |            |                                       |
| t <sub>AL</sub>    | Address to ALE Setup Time                        | 4     |                                                                                                                                                                                                                                                                                                                        | 20  |               |            | ns                                    |
| t <sub>LA</sub>    | Address Hold Time After ALE                      | 4     |                                                                                                                                                                                                                                                                                                                        | 20  |               |            | ns                                    |
| t <sub>LC</sub>    | Latch to RD or WR Control                        | 4     | 4.                                                                                                                                                                                                                                                                                                                     | 20  |               |            | ns                                    |
| t <sub>RD</sub>    | Valid Data Delay from Read                       | 4     |                                                                                                                                                                                                                                                                                                                        |     |               | 150        | ns                                    |
| t <sub>AD</sub>    | Address Stable to Valid Data                     | 5     |                                                                                                                                                                                                                                                                                                                        | 150 |               |            | ns                                    |
| t <sub>LL</sub>    | ALE Width                                        | 4     |                                                                                                                                                                                                                                                                                                                        | 80  |               |            | ns                                    |
| t <sub>DF</sub>    | Data Bus Float After Read                        | 4     |                                                                                                                                                                                                                                                                                                                        | 10  |               | 50         | ns                                    |
| t <sub>CL</sub>    | Read or Write Control to ALE                     | 4     |                                                                                                                                                                                                                                                                                                                        | 20  |               |            | ns                                    |
| t <sub>CC</sub>    | Read or Write Control Width                      | 4     |                                                                                                                                                                                                                                                                                                                        | 150 |               |            | ns                                    |
| t <sub>DW</sub>    | Data Setup Time for Write                        | 4     |                                                                                                                                                                                                                                                                                                                        | 100 |               |            | ns                                    |
| t <sub>WD</sub>    | Data Hold Time for Write                         | 4     |                                                                                                                                                                                                                                                                                                                        | 0   |               |            | ns                                    |
| t <sub>RV</sub>    | Recovery Time Between Two Reads or Writes        | 4     |                                                                                                                                                                                                                                                                                                                        | 250 |               |            | ns                                    |
| Non-Mult           | tiplexed Data Bus Timing                         |       |                                                                                                                                                                                                                                                                                                                        |     |               |            |                                       |
| t <sub>AD</sub>    | Address Stable to Valid Data                     | 5     |                                                                                                                                                                                                                                                                                                                        | 150 |               |            | ns                                    |
| t <sub>AR</sub>    | Address Stable Before Read                       | 4     |                                                                                                                                                                                                                                                                                                                        | 0   |               |            | ns                                    |
| t <sub>RA</sub>    | Address Hold Time for Read                       | 4     |                                                                                                                                                                                                                                                                                                                        | 0   |               |            | ns                                    |
| t <sub>RR</sub>    | Read Pulse Width                                 | 4     |                                                                                                                                                                                                                                                                                                                        | 150 |               |            | ns                                    |
| t <sub>RD</sub>    | Data Delay from Read                             | 4     |                                                                                                                                                                                                                                                                                                                        |     |               | 150        | ns                                    |
| t <sub>DF</sub>    | Read to Data Float                               | 4     |                                                                                                                                                                                                                                                                                                                        | 10  |               | 50         | ns                                    |

### **ELECTRICAL CHARACTERISTICS** (Continued)

The following specifications apply for AV<sub>CC</sub> = DV<sub>CC</sub> = +5V  $\pm$  5%, V<sub>SS</sub> = -5V  $\pm$  5%, AGND = DGND = COM = CHX- = 0V, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub> unless otherwise specified. C<sub>L</sub> = 100pF for D0-D7, C<sub>L</sub> = 50pF for INT, DBR, and SYNC.

| SYMBOL              | PARAMETER                                       | NOTES | CONDITIONS                                                                                                     | MIN | TYP<br>NOTE 3 | MAX         | UNITS             |
|---------------------|-------------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------|-----|---------------|-------------|-------------------|
| Non-Mult            | tiplexed Data Bus Timing                        | ,     | *.                                                                                                             |     | 1.00          | 1 1 1 1 1 1 | . ,               |
| t <sub>RV</sub>     | Recovery Time Between Two Reads or Writes       | 4     |                                                                                                                | 250 | Section 1     |             | ns                |
| t <sub>AW</sub>     | Address Stable Before Write                     | 4     |                                                                                                                | 0   |               |             | ns                |
| t <sub>WA</sub>     | Address Hold Time for Write                     | 4     |                                                                                                                | 0   |               |             | ns                |
| t <sub>WW</sub>     | Write Pulse Width                               | 4     |                                                                                                                | 150 |               |             | ns                |
| t <sub>DW</sub>     | Data Setup Time for Write                       | 4     | no en la companya de | 100 |               |             | ns                |
| t <sub>WD</sub>     | Data Hold Time for Write                        | 4     | V                                                                                                              | 0   |               |             | ns                |
| DMA Inte            | errupt and SYNC Timings                         |       | ,                                                                                                              |     |               |             |                   |
| t <sub>CKDBR</sub>  | Clock to DBR Assert                             | 11, 4 | DMA                                                                                                            |     | 120           | 180         | ns                |
| t <sub>RDD</sub>    | Read to DBR Negation on Last Byte               | 4     |                                                                                                                |     | 110           | 160         | ns                |
| t <sub>CKDBR</sub>  | Clock to DBR or t <sub>CKINT</sub> , INT Assert | 11, 4 | Non-DMA                                                                                                        |     | 100           | 180         | ns                |
| t <sub>WRDBR</sub>  | Write to DBR or tWRINT INT Negation             | 11, 4 |                                                                                                                |     | 70            | 120         | ns                |
| t <sub>CKSYNC</sub> | Clock to SYNC Delay                             | 11, 4 | Master Mode                                                                                                    |     | 150           | 200         | ns                |
| t <sub>SYNCN</sub>  | SYNC Input Width                                | 5     |                                                                                                                | 3   |               |             | f <sub>CLKI</sub> |
| t <sub>SYNCCK</sub> | SYNC to Clock Setup                             | 4     | Slave: Mode 4 Only                                                                                             | 50  |               |             | ns                |
| t <sub>SYNCO</sub>  | Minimum SYNC Output Width                       | 4     |                                                                                                                | 4   |               | 4           | f <sub>CLKI</sub> |

- Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.
- Note 2: 0°C to +70°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.
- Note 3: Typicals are parametric norm at 25°C.
- Note 4: Parameter guaranteed and 100% production tested.
- Note 5: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.
- Note 6: Leakage current is measured with the clock not switching.
- Note 7: Power supply rejection is the ratio of the change in zero error to the change in power supply voltage.
- Note 8: All parameters measured from 0.8V to 2.0V.
- Note 9: Power-down current is with power-down pin at GND potential only. Any other level will dissipate more power. Other digital input pins may float but cannot be above V<sub>DD</sub> or below GND.
- Note 10: RESET should be held active for at least 10 internal clocks after power supplies have stabilized to within 5% of 5V.
- Note 11: Since the internal master clock is the input clock divided by 2, this number can be either the maximum listed or the maximum listed plus ½ the input clock period.
- Note 12: When RD = CS =  $V_{IL}$  the current into the DV<sub>CC</sub> pin depends on the load on the data bus pins D0-D7.
- Note 13: Common-Mode rejection is the ratio of the change in zero error to the change in common-mode input voltage.

### **TIMING DIAGRAMS**





Figure 2. Multiplexed Bus



Figure 3. Non-Multiplexed Bus

#### TIMING DIAGRAMS (Continued)



THERE ARE 2\*n READ OPERATIONS WHERE n IS THE NUMBER OF WORDS TO BE TRANSFERRED. DBR IS SET AND CLEARED BY INTERNAL CIRCUITRY.

NOTE: DMA BIT IN THE CONTROL REGISTER MUST BE SET FOR THIS OPERATION.



Figure 4. DMA Mode

Figure 5. DBR and INT (Non-DMA Mode)





Figure 6. SYNC

#### 1.0 **FUNCTIONAL DESCRIPTION**

#### 1.1 Algorithmic A/D Converter

Micro Linear's algorithmic converter uses a successive approximation technique. Most of today's successive approximation converters use a DAC to feed back the approximated signal, however this technique requires more circuitry than algorithmic converters. In addition the values of all of the resistors or capacitors in the DAC must be matched to within the accuracy of the converter. This is difficult to do in silicon beyond 10 bits unless trimming is used. An algorithmic converter uses less circuitry and is more easily trimmed. Micro Linear's algorithmic converter is implemented using a 2× amplifier, a sample/hold amp, and a comparator as shown in Figure 7.



Figure 7. Self Calibrating A/D Converter

The input sample is first multiplied by two then compared to the reference voltage. If the  $2\times$  input voltage is greater than the reference, the MSB is a 1 and the reference voltage is subtracted from the  $2 \times$  input voltage. The remainder is stored in the sample-and-hold. If the  $2 \times$  input voltage is less than the reference, the MSB is a 0 and the  $2 \times$  input voltage is stored in the sample-and-hold. This process repeats again, however now the sample-and-hold voltage is multiplied by 2.

#### Self-Calibration

In order to maintain integral and differential linearity to the 1/2 LSB level in an algorithmic converter, two critical parameters need to be controlled, loop offsets and the gain of the loop. Loop offsets are automatically nulled before each conversion using auto-zeroing circuitry on both the sampling amp and the  $2 \times$  amp. The gain of the loop is adjusted using self-calibration.

Self-calibrating the algorithmic converter, once the offsets have been nulled, is performed by measuring the  $2\times$  gain of the loop and adjusting it. The gain can be measured by converting the reference voltage as the input as well as the reference  $(V_{RFF}/V_{RFF})$ , and examining the output code. Converting V<sub>REF</sub> should yield plus full-scale, since V<sub>REF</sub>/V<sub>REF</sub> should equal 1. If the gain of the loop is slightly less than 2, the resulting LSB of the conversion will be "0". If the magnitude bits of the resulting conversion are all "1s", the gain may be too great, therefore the gain is reduced to the point where the threshold of the LSB is reached.

Adjustment of the  $2\times$  gain is done with the binary weighted trim capacitor arrays connected to each of the 2C input capacitors. A small value of capacitance is either added to or subtracted from the 2C input caps until the gain of the loop is within 13-bit accuracy of 2.

#### 1.2 Multiplexer Input

The input voltage is  $\pm 2.5$ V relative to COM of the ML2208 or a CH – of the ML2200. The input voltages under normal operation must not exceed supply voltages by 0.05V. Each channel is selected by the programmable sequencer.

#### 1.3 Internal Voltage Reference and V<sub>TEMP</sub>

The internal bandgap voltage reference with a temperature coefficient of 50 ppm/°C has an external use current of 2.5 mA.

The voltage reference  $V_{\text{TEMP}}$  output is directly proportional to the chip temperature.

#### 1.4 Conversion Times

The following table lists the conversion times which include the sample-and-hold acquisition time. For a CALRD and CALWR no A/D conversion actually takes place.

| Operation  | Number of<br>Internal Clocks* |
|------------|-------------------------------|
| 8-bit A/D  | 80                            |
| 13-bit A/D | 110                           |
| CALWR      | 52                            |
| CALRD      | 80                            |

<sup>\*</sup>Internal clock is the external clock divided by two.

#### 1.5 Sample-and-Hold Timing

Figure 8 shows the internal timing for the sample-and-hold circuitry. The relationship between the "Start of Conversion" and the input channel going into sample mode is fixed at 6

internal clocks, regardless of the Start Mode. Six internal clocks after the Start of Conversion, the Sample-and-Hold is switched into the sample mode, placing two 9 pF capacitors in parallel with the input pins; one on CH + and one on CH – for the ML2200, and CH and COM for the ML2208. The sample switch is kept in the sample mode for 8 internal clocks (2.3  $\mu$ s at a 7 MHz external clock), then placed in the hold mode. During the next 2 internal clocks the charge on the sample-and-hold is transferred into the A/D, after which the  $V_{REF}$  pin is sampled for 8 internal clocks.

Figure 8 also illustrates the timing of the SYNC pin in Master Mode during a conversion. SYNC is activated one internal clock cycle before the Start of Conversion and lasts for four internal clocks.

#### 1.6 Analog Inputs

#### Differential Inputs and Common-Mode Rejection

The differential inputs of the ML2200 eliminate the effects of common-mode input noise (60 Hz, for example), as CH + and CH – are sampled at the same time.

#### Noise

The leads to the analog inputs should be kept as short as possible to minimize output noise. Noise as well as digital clocks can couple into the inputs and cause errors. Input filters can be used to reduce the effects of these sources.

#### **Power Supply Decoupling**

Low inductance tantalum capacitors of  $1\mu F$  or greater and  $0.01\mu F$  disc ceramic capacitors are recommended for bypassing AV $_{CC}$  as well as V $_{SS}$  to AGND. These capacitors should be placed close to the AV $_{CC}$  and V $_{SS}$  pins.

### 2.0 µP HARDWARE INTERFACE

The microprocessor interface is a byte-oriented structure which occupies eight memory or I/O locations in the microprocessor's address space. Each register is readable and writable via the chip select, read and write pins, three address lines, and 8-bit data bus.



TE:

EXTERNAL CLOCK IN PHASE WITH INTERNAL CLOCK USING RESET.
 IMMEDIATE EXECUTE MODE WHERE START OF CONVERSION AND START OF OPERATION OCCUR AT THE SAME TIME.

Figure 8. Sample-and-Hold Timing

Interfaces are shown for multiplexed address data bus in Figure 9 and Figure 10. When non-multiplexed interfaces are



Figure 9. 8-Bit Multiplexed Bus Interface

#### 2.1 Interrupts

The ML2200 and ML2208 provide two interrupt pins, one for control/status interrupts (INT), and one for data interrupts (DBR). The standard INT pin is maskable via an interrupt mask register while the DBR pin is always enabled to signify that data is available. DBR can be mapped into the INT pin if only one interrupt pin is desired.

The interrupt pin (INT) can be programmed, via the Interrupt Bit Mask register, to be active high, or active low. When programmed for active high, it is driven in both directions. When INT is programmed for active low, it is an open drain output, therefore an external pull-up resistor of  $2.5\,\mathrm{k}\Omega$  or more should be used. The DAP's Status register can be read to determine whether its interrupt is active or not.

used, ALE can be tied high. All internal address and chip select latches are transparent.



Figure 10. 16-Bit Multiplexed Bus Interface

#### 2.2 DMA

The separate DBR pin can also serve as a DMA request signal when DMA operation is enabled in the Control register. DBR goes active high when the data buffer is full and ready to be read. DBR remains high until the last byte in the data buffer has been read. This allows back-to-back DMA cycles or single cycle transfers depending on how the DMA controller is programmed. The data for the DMA cycle is transferred over the 8-bit data bus at address 0 (A0-A2 = 0). The ML2200 or ML2208 automatically places both high and low bytes of the 16-bit wide data buffer at address 0 or 1 for the DMA controller to read. The LOBYT bit in the Control register specifies whether the high or low byte is placed on the bus first. Figure 11 shows a block diagram interfacing to the 8237 DMA controller.



Figure 11. DMA Interface

#### 3.0 REGISTER DEFINITIONS

These data acquisition peripherals contain six directly addressable 8-bit registers, and twenty indirectly addressable 16-bit registers. Figure 12 illustrates the register architecture while Figures 13, 14 & 15 illustrate the bit maps and addresses. The

first three primary registers (Window Low, Window High, and Index) are used to access the 20 secondary registers. Window Low and Window High provide read/write access to the low and high bytes of the secondary register pointed to by Index.



Figure 13. ML2200 Bit Map of Instruction RAM



Figure 14. ML2208 Bit Map of Instruction RAM



Figure 15. Interrupt Enable and Alarm Criteria Registers



#### Window High Register

#### Window Registers - Registers 0 and 1

These registers form a two-byte window into the secondary registers. Window Low is the low byte of the secondary 16-bit word, and Window High is the high byte. Any one of the 20 words in the secondary register set can be accessed by first setting a 5-bit address in the Index register, then reading from or writing to the Window registers. Sequential access of the secondary registers is also available without writing to the Index register via the AUTOI bit in the Index register.

| Index Registe | er — Kegisto | er 2 |     |     | 1   | READ/<br>WRITE |
|---------------|--------------|------|-----|-----|-----|----------------|
| AUTOI         |              | RS4  | RS3 | RS2 | RS1 | RS0            |

#### **Index Register**

**RSX = Secondary Register Address (Bits 0 to 4):** The lower five bits of this register (RSO–RS4) define the location within the secondary register set that the window registers are positioned at.

**Bits 5 and 6:** Undefined. Writing to these bits have no effect, however a zero should be written; always read as ones.

**AUTOI = autoincrement (Bit 7):** Setting AUTOI signifies that the lower five addressing bits in the Index register are automatically incremented after either the Window Low or Window High register is accessed. Whether the auto-increment occurs when accessing Window Low or Window High register, is based on the LOBYT bit in the Control register.

Interrupt Operation Caution!!! - Using the auto-increment feature with interrupt driven software deserves special attention. A problem can arise when an interrupt service routine accessing the secondary registers, interrupts another routine accessing secondary registers. This problem can be avoided one of two ways: disable the interrupt in the main routine while accessing secondary registers, or reload the index register to its entry value when exiting the interrupt routine.

Note: The Index register is automatically cleared only under two conditions, one is a RESET, the other is when DMA mode is used. This register is reset to 0 in DMA mode just prior to the DMA request (DBR going active). DMA mode uses the index register for operation, so the index register should never be written to when RUN and DMA are set.

| Control Register — Register 3 |       |        | ster 3           |     |       |      | READ/<br>WRITE |
|-------------------------------|-------|--------|------------------|-----|-------|------|----------------|
| CAL                           | RESET | SLFTST | t <sub>CLK</sub> | DMA | LOBYT | MSTR | RUN            |

#### **Control Register**

**RUN (Bit 0):** Setting this bit to a one will cause the chip to start executing the operations defined in the Instruction RAM, beginning with location 0. This is referred to as the Run mode. Clearing this bit will place the ML2200 in the Halt mode. The run bit is initially cleared on power up or after a hardware or software reset. In order to properly start the chip operation, the RUN bit should be set after setting all other applicable bits in the control register. The act of halting the chip will always reset the sequence pointer to operation 0. Thus, the next time RUN is asserted, the chip starts from operation 0 again. Placing the chip in the Run or Halt mode has no effect on the Interrupt pins (INT and DBR), nor the status bits in the status register. It is recommended that secondary registers only be written to in the Halt mode. Writing to secondary registers in the Run mode will cause the RNER status bit to be set, indicating a run error. All of the status bits in the Status register should be acknowledged (cleared) before entering the Run mode.

MSTR = master (Bit 1): Indicates whether the SYNC pin will be an input or an output. If set the chip will enter the master mode of operation and the SYNC pin will become an output pin which puts out a sync pulse at the beginning of each operation. This serves as a signal for other slave chips that are used in a synchronous operating method. While in master mode, any operation requiring a sync input will not proceed, and the chip will "hang", waiting for a sync that will never come. The chip default is slave mode with the SYNC pin as an input.

**LOBYT = low byte first (Bit 2):** This bit is used to indicate which byte is accessed first in AUTOI or DMA operation. When this bit is set, the index register is incremented on the read or write of the Window High register. When this bit is clear, the index register is incremented on the read or write of the Window Low register. If DMA operation is specified, then setting this bit will make the low byte be output first, then the high byte, after which the index register is incremented. Conversely, clearing this bit will output the high byte first, then the low byte, then increment the index register. The default is low.

**DMA = DMA Mode (Bit 3):** When set enables DMA operation. DMA operation proceeds as follows:

 The DMA bit must be set after defining all other registers (Instruction RAM, Alarm etc.) but prior to setting the RUN bit. The RUN bit is then set.

- 2) The sequence of operations in the Instruction RAM is executed.
- At the end of the sequence, the DBR pin goes true, requesting DMA service, and the Index register is automatically cleared, pointing to the first location of the data buffer.
- 4) Each read of either Window Low or Window High register outputs a byte from the data registers. The DMA controller can read Window Low register, or Window High register, or alternate between Window Low and Window High. The same data is placed in both Window Low and Window High registers, and updated in both of them when either one is read. The data is placed in the Window registers beginning with data word 0 and incrementing on up. The placement of the low byte/high byte order is based on the LOBYT bit in the Control register. The number of bytes transmitted equals twice the number of operations defined, since the words are 16 bits going over an 8-bit bus. DBR remains asserted until all of the bytes have been transmitted. It is negated on the leading edge of the last byte read pulse. DBR acknowledge (setting the DBRAK bit in the Status register) is not required when transferring bytes via DMA.

The AUTOI bit does not have to be set when in the DMA mode. Setting the DMA bit forces the Index register to be auto-incremented in the Run mode. However if AUTOI is not set, then when in Halt mode auto-increment will not be enabled. If the AUTOI bit and DMA bit are both set, the auto-increment will occur in both the Run mode and the Halt mode.

 $t_{CLK}$  = enable external timer clock (Bit 4): When set, will divert the clock input for the internal sixteen bit timer to the  $t_{CLK}$  pin. When reset to 0, the timer runs at the internal chip clock frequency, which is 1/2 of that generated at the CLK pin.

**SLFTST** = **self test (Bit 5):** When set, the function of the input multiplexer is modified to enable self test operations. This bit

also redefines the Instruction Word, specifically the CHAN field of the instruction word (See Figure 16 for the redefinition of the Instruction Word when SLFTST = 1). With SLFTST set the CHAN bits now specify which of four self tests is to be performed as shown below.

| Instruction<br>Word<br>CHAN Field | Function                    | Description                                                                                        |
|-----------------------------------|-----------------------------|----------------------------------------------------------------------------------------------------|
| 000                               | System Offset               | Inputs shorted together and shorted to ground                                                      |
| 001                               | Internal<br>Reference       | Convert internal V <sub>REF</sub> plus side tied to V <sub>REF</sub> minus side tied to AGND       |
| 010                               | Minus Internal<br>Reference | Convert internal V <sub>REF</sub><br>minus side tied to V <sub>REF</sub><br>plus side tied to AGND |
| 011                               | Common Mode                 | Both inputs of the converter are tied to VREF                                                      |
| 100-111                           | Illegal                     |                                                                                                    |

These self-test results are useful for user confidence at poweron. The default on reset is 0, normal mode of operation.

RESET = soft reset (Bit 6): Is a software reset of the chip. This bit does not have to be cleared once set. The microprocessor should read this bit back to determine if the reset operation has completed, especially if a slow clock rate is being used. It takes at least 4 internal clocks for the reset bit to clear. Microprocessor communication with the chip should be held off until this bit is read back as cleared. When issuing a hardware reset, communication with the chip should be held off until the RESET pin goes inactive. The chip will be in the Halt mode (RUN bit cleared) after a reset. See RESET/Power-On Conditions (Section 4.2) for chip register conditions after a reset.



Figure 16. Bit Map of Instruction Word When SLFTST = 1

CAL = calibration start (Bit 7): When set, a self-calibration of the A/D converter will begin. Reading the CAL bit indicates whether the chip has been calibrated since the last reset or power-on condition. If CAL is a 1, then a calibration of the A/D converter has been performed since the last reset or power-up. When setting CAL, the user should not write a 0 back to clear it. Writing a 0 to the CAL bit has no effect; this will not clear it if it was previously set. Attempting to set the RUN bit without this bit being set will result in a run error condition, in which the RNER status bit will be set, and an interrupt being generated if it was enabled in the mask register. The amount of time required for calibration is 8,260 internal clocks, or 16,520 external clocks. To determine when a calibration is complete, the microprocessor should enable the calibration complete interrupt (CLCPIE) in the interrupt mask register, and wait for the interrupt to occur. Interrupt servicing of the calibration complete interrupt is done in a normal manner, in which the interrupt is acknowledged by setting the CLCPAK bit in the interrupt acknowledge register. All I/O to the ML2200 should be avoided during calibration (i.e., 16,520 external clocks after the CAL bit is set), because accessing the chip during calibration could adversely affect the calibration. If an interrupt is not desired, the microprocessor can read the Status register to verify completion 16,520 external clocks after the CAL bit is set. When the CAL bit is set, all other bits in the Control register should be cleared. DO NOT set the CAL and RUN bits simultaneously.

Status Register - Register 4

RNER

CLCP

|      | READ<br>ONLY |
|------|--------------|
| OVRG | DBR          |

#### Status Register

OVRN

ALRM

ISQ

Register 4 serves as the status register of the various conditions that can occur. The bits in the Status register will be updated regardless of the Mask register. The status bits are updated any time within or at the end of a sequence of operations. The bits in the Status register are cleared by setting the corresponding bits in the Interrupt Acknowledge register. The status register can be polled at any time without fear of clearing the status bits. This register is not cleared at HALT time. When entering the Run mode, all of the old status bits should be cleared (acknowledged).

DBR = Data Buffer Ready (Bit 0): Is set when the chip has gone through one complete sequence of operations and has filled the data registers with the converted results. This bit signifies that the microprocessor should read all locations in the data registers that have relevant data. Reading all loaded data locations will clear DBR. If all loaded data locations are not read, DBRAK in the Interrupt Acknowledge register should be set to clear DBR, else OVRN will be set. The DBR pin is logically the same as the DBR status bit. The DBR pin is ALWAYS enabled and cannot be masked out. The DBR status bit is the only condition that can cause the DBR pin to be asserted. The DBR status bit can be enabled to assert the INT pin through the Interrupt Mask register.

**OVRG = overrange interrupt (Bit1):** Is set at the end of an operation when an underflow or overflow of the A/D converter has occurred (underflow and overflow are the most negative and most positive number, respectively, that is representable in the chip according to the specified cycle length). The overflow and underflow conditions apply to ALL incoming A/D converted data.

ALRM = limit alarm (Bit 2): Is the limit alarm status bit. It is set whenever the alarm criteria specified in the alarm registers is satisfied by a conversion from an operation where the ALRMEN bit is enabled. The limit alarm test only applies to an operation in which the ALRMEN bit is set.

Note that OVRG and ALRM can be enabled without enabling the DBR interrupt so that the microprocessor can be left alone until an overflow/underflow or limit alarm occurs. This is done to search for a limit condition first without taking any data into the microprocessor. Doing this, however, will set the OVRN (overrun error) bit in the status register, indicating that the microprocessor has not read any data from previous sequences.

**OVRN = overrun error (Bit 3):** The OVRN bit indicates that the microprocessor has missed from one byte to several blocks of data. Even if an overrun error occurs, the ML2200 or ML2208 continues converting the inputs and updating the data registers with the new conversions.

This bit may intentionally become set as a result of searching for the overflow/underflow or limit alarm criteria without reading the data.

The setting of the OVRN bit also occurs in DMA mode if all data has not been read by the completion of the next sequence. (Note: DBRAK should not be set in DMA mode, since DBR is automatically cleared by the chip.) If OVRN occurs in DMA mode, DBR will not be reactivated once all of the data from the sequence which was overrun is read; OVRN automatically disables DBR re-activation. Acknowledging OVRN (setting OVRNAK in the Interrupt Acknowledge register) will re-enable the DBR pin, however the OVRN bit may immediately be set again before the DMA controller can read the entire buffer. Therefore, it is recommended that in DMA mode if OVRN gets set, put the ML2200 or ML2208 in the Halt state, acknowledge the overrun and the DBR, then place the chip back in the Run mode.

**ISQ** = intra-sequence pause (Bit 4): Indicates that the chip has halted operation within a sequence as a result of choosing the ISQ op code in the mode field of the Instruction word. Setting the ISQAK bit in the interrupt acknowledge register will then re-start the operation within the sequence. This lets the microprocessor achieve timing control of individual operations within a sequence.

**RNER = run error (Bit 5):** Indicates that an error occurred either entering or operating in the Run state. The following operational errors cause the RNER bit to get set

- Entering the Run state without having performed a selfcalibration after the most recent Reset or power-up. The status of whether a calibration was executed or not is indicated by the CAL bit in the control register. If the CAL bit in the Control register is a one, the chip has already been calibrated.
- 2. Writing to any secondary registers other than the data registers during Run mode. All secondary register locations are readable during Run time.

**CLCP = calibration complete (Bit 6):** Is set at the end of a calibration sequence. The purpose of this bit is to notify the microprocessor that a self-calibration has completed.

**INT** = interrupt (Bit 7): Is identical to the state of the INT pin. The INT status bit and pin is an OR of the status bits enabled in the Interrupt Mask register. While the polarity of the INT pin can be defined in the interrupt mask register, this bit is positive true only.

#### Interrupt Acknowledge Register - Register 4

WRITE

| , |        |         |       |         |              |        | 1.0   |
|---|--------|---------|-------|---------|--------------|--------|-------|
|   | CLCDAY | RNERAK  | ICOAL | OVDNIAK | A I DIA/A I/ | OVDCAK | DDDAV |
|   | CLCFAR | KINEKAK | IOQAK | OVENAR  | ALKVVAK      | OVEGAR | DOKAK |
|   |        |         |       |         |              |        |       |

#### Interrupt Acknowledge Register

The status bits in the status register can only be cleared by setting the appropriate bit in this register; writing a zero has no effect. The relative bit positions in the Interrupt Acknowledge register are identical to the Status register except for bit 7, which is valid for reads (see explanation in Status Register) and undefined for writes (user must write a zero to this bit to be software-compatible for possible future redefinitions).

#### Sequence Register — Register 5

READ ONLY

|   |   |   |   |   |     |     | ONLY |
|---|---|---|---|---|-----|-----|------|
| 1 | 1 | 1 | 1 | 1 | SR2 | SR1 | SRO  |

#### Sequence Register

During the RUN mode, this register can be read back to indicate the current operation in progress. This is especially useful for examining interrupts when multiple intra-sequence pauses are specified. Bits 3-7 always reads 1s.

Registers 6 and 7—these registers are reserved for future use.

#### 3.2 Secondary Registers

There are twenty I6-bit wide secondary registers containing the Data RAM, Instruction RAM, Timer, Alarms, Alarm Criteria Register, and Interrupt Mask. Except for the Data RAM, the secondary registers should only be accessed on initialization, or when the chip is placed in the Halt mode.

#### Secondary Registers 0 to 7

Data RAM (read only)
Calibration Holding Register (write only)



The Data RAM consists of eight 16-bit wide registers that hold the output results from the latest conversion sequence. Each word in the Data RAM has a one-for-one correspondence with a word in the Instruction RAM. The Data RAM is also referred to as the data output registers.

The data output registers are double buffered and readable by the microprocessor at any time. The A/D converter fills a "shadow" bank of registers during conversions, while the microprocessor is free to read the output registers. When the sequence is done, the "shadow" bank information is transferred to the output registers for the microprocessor to read, after which time DBR is asserted. Therefore, the microprocessor has essentially one sequence time to drain the data buffer. This time varies according to the number of operations defined, the system clock frequency, the mode field for each operation, and the cycle length (number of bits to be converted). Refer to Conversion Times for more information

#### **Data Format**

All data is returned from the converter in 16-bit two's complement format, right hand justified, with the sign bit extended across the most significant unused bits.

| Cycle | +Max  | – Max | Mid-Range |
|-------|-------|-------|-----------|
| 16    | 7FFF  | 8000  | 0000      |
| 13    | OFFF. | F000  | 0000      |
| 8     | 007F  | FF80  | 0000      |

#### Calibration Holding Register —

This register is for diagnostic purposes only. It is one 16-bit wide register mapped into the write only secondary address space 0 to 7 (i.e., a write to any of the secondary addresses 0–7 will load the Calibration Holding register). This register is write only and cannot be read back directly. It is used when the mode field in the Instruction Word is set to CAL Write, and the Instruction is executed. This command takes the contents of the Calibration Holding register and loads it into the Calibration register of the A/D converter. Note that this will change the calibration of the A/D converter, and a calibration of the A/D converter should be done after a CAL Write command is issued.

#### Instruction RAM — Secondary Registers 8 to 15 (Read/Write)

| OP | 0 | 8  | Yan in Maria     |
|----|---|----|------------------|
| OP | 1 | 9  |                  |
| OP | 2 | 10 |                  |
| OP | 3 | 11 | 8 × 16 OPERATION |
| OP | 4 | 12 | REGISTERS        |
| OP | 5 | 13 |                  |
| OP | 6 | 14 |                  |
| OP | 7 | 15 | •                |

The Instruction RAM, sometimes referred to as the Operation registers, consists of eight 16-bit wide registers broken up into seven different fields (see Figures 10 and 10A). Each Instruction or Operation defines a single conversion, where the converted data result is stored in the corresponding data output register. Note that when the SLFTST bit in the Control register is set, the Instruction Word is redefined for diagnostic mode. Figure 12 illustrates the redefinition when SLFTST is set. The following section defines the seven different fields making up the Instruction word when SLFTST=0.

| D15  | D14    | D13-11 | D10-8 | D7-5  | D4,3 | D2-0 |
|------|--------|--------|-------|-------|------|------|
| LAST | ALRMEN | MODE   | CHAN  | CYCLE | GAIN | REF  |

**REF (Bits 2, 1, 0 — Voltage Reference Selection)** REF specifies the source of the voltage reference used for the A/D conversion.

**GAIN** (Bits 4 and 3 — Gain Settings) GAIN defines the gain of the precision instrumentation amplifier. The gain can be either 1, 2, 4, or 8. Each gain factor of 2 adds an additional 4 internal clock cycles ( $1/f_{CLKI}$ ) to the conversion time. Therefore a gain of 8 adds an additional 12 internal clock cycles to the conversion time.

CYCLE (Bits 7, 6, 5 — Cycle Select) CYCLE defines one of five different cycles: 8-, 13-, or 16-bit conversions, and READ or WRITE CAL CODE. Choosing 8-, 13- or 16-bit cycles determines how many bits the A/D converter will convert. However, even though the converter has a 16-bit cycle, it may not have 16 bits of useful resolution. The useful resolution of the converter can be determined from the linearity specs.

Since the algorithmic converter is a successive approximation type of converter, an 8-bit cycle requires the least amount of time to convert, and the 16-bit cycle requires the most. Refer

to Sampling Rates and Conversion Times for the exact number of clocks each cycle takes.

READ CAL CODE and WRITE CAL CODE cycles are for diagnostic purposes only. READ CAL CODE reads the Calibration register in the A/D converter and loads it into the corresponding data output register. WRITE CAL CODE transfers the contents of the Calibration Holding register into the A/D converter's Calibration register. The transfer is complete after the operation is executed. Refer to Diagnostics for more information on READ and WRITE CAL CODE.

CHAN (Bits 10, 9, 8 — Input Channel Number) defines the input channel to be converted.

**ALRMEN (Bit 14 — Alarm Enable)** When this bit is set the alarm criteria for the operation is enabled, otherwise the alarm is disabled for this operation. If ALRMEN is set and the alarm condition is met, the ALRM bit in the Status register will be set at the end of the operation.

LAST (Bit 15 — Last Operation) signifies that this operation is the last operation of the sequence. The chip will return to and begin the first operation of the sequence after execution of the current operation. If all eight operations are specified, the last one MUST have this bit set.

MODE (Bits 13, 12, 11—Mode Selection) defines the condition that must be met for the operation to proceed. The mode field also has an effect on the Operation Execution Time.

| Immediate Execute                   |
|-------------------------------------|
| Intra-Sequence Pause                |
| Start on Next Time out              |
| Preset Timer/Start on Time out      |
| External Sync Start                 |
| External Sync/Timer Preset/Time out |
| ILLEGAL                             |
| ILLEGAL                             |
|                                     |

#### **Events That Occur Within an Operation**

To better understand six modes of the ML2200 or ML2208 one must first understand the events that occur during an operation. This can be aided by referring to Figure 17.



Figure 17. Events Within an Operation

The first event that occurs in the Operation is the Start of Operation. This may or may not be the beginning of the conversion, depending on the mode selected. The time between the Start of Operation and Start of Conversion is variable. When the conditions of the mode have been met, the Start of Conversion occurs.

The Conversion Execution time includes the input and reference acquisition times, the gain time, and the successive approximation conversion time. Shortly after the Start of Conversion the S/H goes into sample mode acquiring the input channel for eight internal clocks. After the input has been acquired the S/H goes into hold mode, disconnecting the S/H from the input channel, and transferring the charge into the A/D converter. A couple of clocks later the same S/H goes into sample mode on the reference voltage, either the internal  $V_{\rm REF}$  or one of the input channels. The reference acquisition time for all six modes is the same; eight internal clocks. After the S/H goes into hold mode the successive approximation A/D conversion begins. When the conversion is complete the next operation begins.

Immediate Execute (000) — The Start of Conversion begins at the Start of Operation. In other words, the conversion begins the instant the operation begins. There is no gating item delaying the conversion. This mode allows the chip to convert at its maximum rate with no unnecessary delays. As an example of calculating the sequence time, if all eight operations used Immediate Execute with a gain of 1 and a 13-bit conversion, the time to execute one sequence (all eight operations) would be 8 \* 110 = 880 internal clocks.

Intra-Sequence Pause (001) — This mode provides a way for the microprocessor to initiate conversions, rather than the other modes which either initiate conversions from internal timings or an external pulse. At the Start of Operation the ISQ status bit is set. The microprocessor will recognize the setting of the ISQ status bit either by polling the Status register, or having enabled the ISQ interrupt. The Start of Conversion is delayed until the ISQAK bit in the Interrupt Acknowledge register is set.

Start on Next Time out (010) — After the Start of Operation occurs the Start of Conversion is delayed until the internal timer decrements from 1 to 0. When using this mode the timer will be free-running. This means that the timer is initialized in the Halt mode and left alone to decrement and reload automatically when in the Run mode. This mode can be used to establish a specific sampling rate. Note that the timer value must be greater than the conversion time, therefore this mode can only slow the sampling rate down from its maximum rate. In the case where several operations are used, and only one of them uses this mode, the timer value must be greater than all the other Operation Execution times plus the current operation conversion time.

Preset Timer/Start on Time out (011) — At the Start of Operation the timer is loaded with its pre-programmed count. The delay between the Start of Operation and the Start of Conversion is the pre-programmed count. Execution time of the operation is the pre-programmed timer count plus the conversion time. As opposed to mode 2, the timer can be any value between 2 and 216; i.e., there is no restriction on the timer value being greater than the conversion time. One

application of this mode would be when an external analog event is triggered by the SYNC pulse, and the conversion needs to be delayed by a programmable amount of time.

Using the External SYNC Input — The following description applies to modes 4 and 5, since these two modes use the external SYNC input. These modes should only be used when the SYNC pin is programmed as an input (MSTR bit in Control register is 0). If the external SYNC signal arrives before the Start of Operation, it may be latched depending upon the arrival time. If it arrives 22 clocks after the previous operation's Start of Conversion, external SYNC will be latched; any time before will miss the pulse. Therefore the external SYNC pulse rate should not be any faster than the frequency of the operations which use this mode, otherwise there will be more external SYNC pulses than conversions.

**External SYNC Start (100)** — After the Start of Operation, the Start of Conversion is delayed until the rising edge of the SYNC pulse and the next rising edge of the internal clock. Unless the rising edge of the external SYNC is synchronized with the internal clock (See t<sub>SYNCCK</sub> Spec), the aperture uncertainty is one internal clock.

External SYNC/Timer Preset/Time out (101) — For this mode, the external SYNC pulse presets the timer, and when the timer times out the Start of Conversion begins. The timer is preset after the rising edge of the external SYNC and the next rising edge of the internal clock. When the timer transitions from 1 to 0, the Start of Conversion begins. As in the previous mode, unless the rising edge of the external SYNC is synchronized with the internal clock, the aperture uncertainty is one internal clock.

Timer Functions of the Different Modes — The on-chip timer is started when RUN is asserted. It then free-runs, pre-loads and restarts itself at the pre-programmed count unless one of the modes in an operation word specifies a timer preset. If

"Start on Next Timeout" mode is selected for all operations, the timer free-runs and subsequently starts conversions on regular intervals, without the inclusion of any variable overhead timing requirements of any specific operation. The "preset timer" function that can be specified in any operation, functions as a "one-shot" time out feature; however it can upset the regularity of conversions. The use of the external SYNC start allows flexibility with asynchronous conditions outside the chip. In addition, the use of time out with external SYNC allows synchronous operation of multiple Micro Linear chips with interleaved operation. If a different rate is desired other than increments of one master clock cycle (1/2 the CLK pin frequency) or if external events need to be counted before starting an operation, then setting the t<sub>CLK</sub> bit in the control register will divert the timer to the t<sub>CLK</sub> pin for all operations.

Timer Holding Register — Secondary Register 16 — This register holds the pre-programmed value of the timer. The value is in 1 internal clock increments, or the period of  $t_{CLK}$  if this input is used. The timer is a countdown timer, therefore the realized delay will be the number loaded into the Timer Holding register multiplied by the clock period. The value is written as a 16-bit binary word, and either high or low bytes can be written first. These registers are both writable and

readable, with register writes executed only when the chip is in the Halt mode (RUN bit cleared in the control register). Reading the Timer Holding register will return the preprogrammed value for the timer, it will not provide the actual timer value. Timer Holding register values of 1 or 0 are illegal and will "hang up" the timer when placed in Run mode. Therefore the minimum value that can be loaded into the Timer holding register is 2. The timer is decrementing when in Run mode and idle when in Halt mode. When the chip is placed in Run mode, the timer is automatically loaded with the value in the Timer Holding Register, and begins to count down.

#### Alarm Registers - Secondary Registers 17, 18 (Read/Write) -

These registers specify the alarm criteria against which the converted data of a current operation is compared. The comparison occurs only when the ALRMEN bit is set within the operation. Secondary register 17 is Alarm A and secondary register 18 is Alarm B. These values are written in two's complement format, right justified and sign extended (refer to Data Format for more information).

Alarm Criteria Register — Secondary Register 19 lower byte (Read/Write) — Specifies the compare criteria to be used with alarm registers A and B. Bit 0 specifies whether the comparison of alarm word A is to be greater than (setting the bit) or less than equal to (clearing the bit). Similarly, bit 1 specifies the same criteria for alarm word B. The criteria of the two groups can be "ANDed" or "ORed" together by clearing (OR) or setting (AND) bit 2. Bits 3 and 4 enable the alarm comparison for words A and B, respectively. Bits 5, 6, and 7 are unused and be can be any value when written, always read as ones. The following table illustrates all of the possible combinations, X signifies don't care.

|       |      | t Numbe | r   |     |            |
|-------|------|---------|-----|-----|------------|
| 4     | 3    | 2       | 1 . | 0   | -          |
| ENB   | ENA  | AND     | GB  | GA  | Test Done: |
| 0     | 0    | X       | X   | Х   | No Test    |
| 0     | 1    | X       | X   | 0   | ≼A         |
| 0 ,   | 1    | Χ       | X   | 1   | >A         |
| 1     | 0    | X       | 0   | X   | ≼B         |
| 1.,   | 0    | X       | 1   | X   | >B         |
| 1'.   | 1 .  | 0       | 0 : | . 0 | ≤B or ≤A   |
| 1     | 1    | 0       | 0   | 1   | ≤B or >A   |
| 1     | 1    | 0       | . 1 | . 0 | >B or ≤A   |
| . 1 h | 3. 1 | 0       | 1   | 1   | >B or >A   |
| . 1   | 1    | .1      | 0   | 0   | ≤B and ≤A  |
| 1     | . 1  | 1       | 0   | 1   | ≤B and >A  |
| 1 ,   | 1    | 1       | 1   | 0   | >B and ≤A  |
| 1     | . 1  | 1       | 1   | 1   | >B and >A  |

Using the various criteria, the chip can discern whether a certain channel is inside or outside a band, or greater than or less than a value. Notifying the microprocessor can be done through an interrupt or by polling the status register.

## Interrupt Mask — Secondary Register 19 Upper Byte (Read/Write)

| D15  | D14    | D13    | D12   | D11    | D10    | D9     | D8    |   |
|------|--------|--------|-------|--------|--------|--------|-------|---|
| INTL | CLCPIE | RNERIE | ISQIE | OVRNIE | ALRMIE | OVRGIE | DBRIE | l |

This register is used to define which interrupt conditions are capable of setting the hardware interrupt pin and the INT bit of the Status register. The bits in the Interrupt Mask register are interrupt enable bits, meaning when the bits are set they enable the corresponding status bit to activate the hardware interrupt pin as well as the INT bit in the Status register. The INTL bit determines the polarity of the INT pin. If set, the INT pin becomes active low, with an open drain output. If clear, the INT pin becomes active high, with driving capability in both directions.

#### Secondary Registers 20 to 31—Undefined

These registers are undefined and will cause unpredictable results if read or written to.

# 4.0 SAMPLING RATES AND CONVERSION TIMES

To determine the sampling rate, one must first determine the sequence execution time. A sequence is defined as the number of operations or instructions used. Therefore the sequence execution time equals the sum of the individual operation execution times. The simplest case for determining the sampling rate is when only one operation is used in the sequence. Then the sampling period is the operation execution time. If all eight instructions are used in the sequence, the sampling rate would be the sequence rate multiplied by the number of times the channel was sampled in the sequence.

It is possible to sample one channel more frequently than another. For example, if every other operation sampled channel 0, while the remaining operations sampled channels 1, 2, and 3, the sampling rate for channel 0 would be four times the sampling rate of the other channels. If periodic sampling is important, one must be careful when sampling a channel multiple times in a sequence since different operations can have different execution times.

#### **Example: Sampling Four Channels in a Burst Every 10 ms**

Using Mode 2 "Start on Next Time out" for Instruction 0 will establish the 10 ms sampling rate, once the clock is initialized properly. Instructions 1, 2, and 3 can each use Mode 0 "Im-" mediate Execution". For the ML2200, each instruction can sample a different channel, thus covering all four channels in a burst. For the ML2208, the same holds true except all eight channels can be sampled in a burst, periodically.

Assuming the external clock is 7 MHz and each conversion is 13 bits with a gain of 1, the conversion time for each operation will be  $110^*$ .  $286 \, \text{ns} = 31.4 \, \mu \text{s}$ . Therefore four instructions will require  $4^*$   $31.4 \, \mu \text{s} = 125.7 \, \mu \text{s}$ . The execution time is much less than the sampling rate, thus the timer can be used to set the sampling rate. The timer value for a  $10 \, \text{ms}$  sample rate is:  $10 \, \text{ms} / 286 \, \text{ns} = 35,000 \, \text{decimal}$  or  $8888 \, \text{H}$ .

#### **Operation or Instruction Execution Time**

Figure 17 illustrates the Operation Execution Time. The time between the Start of Operation and Start of Conversion is variable and depends on the Mode chosen. For more information on how to determine the time between Start of Operation and Start of Conversion refer to the Secondary registers Mode field description in the Instruction RAM.

The Conversion Execution time depends on the Cycle, the Gain, and the Mode chosen in the instruction word. Modes 0–5 all behave the same way when it comes to Conversion Execution Time. To help determine the Conversion Execution Time the following table gives the number of internal clocks used for Modes 0–5 based on the Cycle chosen.

| Cycle     | Number of Internal System<br>Clocks Needed<br>(1/f <sub>CLKI</sub> ) |
|-----------|----------------------------------------------------------------------|
| 16-Bit    | 128                                                                  |
| 13-Bit    | 110                                                                  |
| 8-Bit     | 80                                                                   |
| Read CAL  | 80                                                                   |
| Write CAL | 52                                                                   |

Add 4 extra clocks to the Cycle time for each gain of 2 (including Read CAL and Write CAL). For a gain of 2 add 4 extra clocks, for gain of 4 add 8 extra clocks, for gain of 8 add 12 extra clocks. Example: Modes 0-5, Cycle = 13-bit conversion with a gain of 8. Conversion Execution time is 122 internal clocks.

# 5.0 MICROPROCESSOR INITIALIZATION PROCEDURE

The following sequence of steps is recommended when initializing the ML2200 from the microprocessor:

- Keep reset active for at least 10 internal clock cycles after power supplies have stabilized. If a software reset is issued, hold off microprocessor communications with the chip until the RESET bit in the control register is read back as cleared, which takes 4 internal clock cycles.
- 2) If desired, check the data register path by performing a write and read of the calibration register for all 8 operations. (This step is optional, but does provide user assurance of the integrity of the on-chip data paths.) The calibration register is a full 16-bit data path.
- 3) Perform a calibration by first enabling the CLCP interrupt in the Interrupt Mask register, then start the calibration by asserting the CAL bit in the Control register. Alternately, if an interrupt driven system is not desired, the interrupt status register can be polled 8260 internal clocks after the CAL bit has been set. The chip should not be polled during calibration.
- 4) Upon receiving the CLCP interrupt, acknowledge it. If desired, read back the calibration code to verify a successful calibration. Other diagnostics may be run at this time, however diagnostics are optional and not required.

- 5) Load the Instruction RAM, alarm criteria, interrupt conditions, and timer. Set the proper data transfer mode up (DMA, interrupt driven or polled mode.) Clear all status bits before setting the RUN bit.
- 6) Start the chip running by setting the RUN bit in the Control register. This may be done by ORing the RUN bit with the other bits already configured in the Control register; however do not set the CAL bit again or another calibration will take place. Writing a 0 to the CAL bit has no effect; it will still read 1.

#### 5.1 Reset/Power-On Conditions

When applying power to the ML2200,  $DV_{CC}$  and  $AV_{CC}$  should never be powered-on at different times.

It is OK to assert both  $\overline{RD}$  and  $\overline{WR}$  during RESET time, but not legal to do so otherwise; this may damage the chip internally.

The following list specifies the affected registers on the chip after a reset is performed. Note that both hardware and software reset of the chip have identical effects.

All registers shown below are cleared (all bits 0):

#### **Primary Registers:**

Index register (register 2) Control register (register 3) Status register (register 4) Sequence status (register 5)

#### **Secondary Registers:**

Interrupt bit mask (upper half, register 19) Alarm criteria register (lower half, register 19)

All other registers will have random data in them after poweron. If a hardware or software reset is performed later, registers which are not listed above will be unchanged.

Re-calibration after a hardware or software reset is not necessary, since the calibration register remains the same after a reset. Only after a power-up is a calibration necessary. However the CAL bit in the Control Register will be cleared after a reset. Setting the RUN bit while the CAL bit is clear will cause the RNER bit to be set. But, if a calibration had been done before the reset, the RNER may be ignored.

#### 5.2 Timer

If any of the operations require a timer function, (either a one-shot or regular conversion interval) then the timer value must be written. This is done by writing the index register value to 10 hexadecimal and writing the proper 16-bit time value to the window registers. The timer value must be greater than 1. If using mode 2 "Start on Next Time out" the timer value must be greater than the conversion time.

#### 5.3 Limit Alarm Operation

The chip may be set up to watch for certain data conditions by enabling the proper interrupt bits in the Interrupt Mask register. These conditions include A/D overrange/ underrange and user-defined alarm criteria. In order to use the alarms, the A and B alarm values must be defined. Note that since alarm registers A and B are 16 bits wide, 13-bit two's complement sign extended values must be loaded. (Refer to Data Format for more information). In order to further qualify alarm registers A and B, the Alarm Criteria register must be initialized.

#### 5.4 Defining Interrupt Conditions

If the chip is used in polled situations, the interrupt mask bits need not be set unless the "OR" of the interrupt conditions, bit 7 in the Status register is used.

If the chip is used in interrupt mode rather than polled mode, the desired interrupt conditions should be considered. In addition to the interrupts specified for data comparison operations, several other interrupts can be defined in the Interrupt Mask register. The DBR bit can be set if the DBR pin is not used. This enables interrupts at the end of sequences for data transfer via the INT pin. The intra-sequence interrupt bit should be enabled if intra-sequence pauses are desired in any of the operations. Overrun error and run-time error bits should be enabled if trapping of these errors is desired.

Note that alarm A and B and overrange interrupts occur at any time within the sequence of operations. Due to the interrupt latency time of the microprocessor, multiple interrupts of this type within a sequence may be indistinguishable from each other. The A and B alarms should generally be used on only one operation so that its source can be determined with no ambiguity. Overrange interrupts can be handled by examining the data in the chip at the end of the sequence.

The INT pin polarity can be defined to be active high (bit 15 cleared in the Interrupt Mask register) or active low (bit 15 set). When active low is chosen, the INT pin is open drain without a pull-up. When active high, the INT pin is driven actively in both directions. The default condition is active high, and the INT pin is actively driven low during reset time.

# 6.0 METHODS OF DATA TRANSFER TO THE MICROPROCESSOR

There are several ways to handle the data output; polling, interrupt, or DMA. If interrupts are the method chosen, method 5) may be preferable. Method 5) DMA/Interrupt mode, does not require a DMA controller. It simply uses the DMA mode of the ML2200 or ML2208 which can be interfaced to an interrupt controller.

 Intra-Sequence pause instruction is used when the microprocessor is not going to periodically/continuously read the data, but it will read the data at arbitrary times. The Table 1 below shows the op codes to sample all eight channels.

Table 1. Channels in an ML2208 at Arbitrary Times

|      |      | Last    | ALRMEN | Mode           | CHAN            | Cycle | Gain | REF      |
|------|------|---------|--------|----------------|-----------------|-------|------|----------|
| SEQ0 |      | 0       | . 0    | Intra Sequence | CH0             | 13    | . 1, | Internal |
|      |      |         |        | Pause          | Commence of the |       |      |          |
| SEQ1 |      | 0       | 0      | Immed Execute  | CH1             | 13    | 1    | Internal |
| SEQ2 | y V  | <br>0   | 0      | Immed Execute  | CH2             | 13    | 1    | Internal |
| SEQ3 |      | 0       | 0      | Immed Execute  | CH3             | 13    | 1 3  | Internal |
| SEQ4 | 14 L | 0       | . 0    | Immed Execute  | CH4             | 13    | 1    | Internal |
| SEQ5 | 1.7  | <br>0 . | 0      | Immed Execute  | CH5             | 13    | 1    | Internal |
| SEQ6 |      | 0       | 0      | Immed Execute  | CH6             | 13    | 1    | Internal |
| SEQ7 |      | 1       | 0      | Immed Execute  | CH7             | 13    | 1    | Internal |

Using these instructions the program begins when the RUN bit is set in the control register. Immediately after RUN is set, before the first conversion takes place, the ISQ bit in the status register is set. This indicates that the sequencer has paused. When the microprocessor wants to read a value on one or more of the channels it sets the ISQAK bit in the Interrupt Acknowledge register. The ML2208 then performs eight conversions back-to-back, jumps back to sequence 0, and sets the ISQ and DBR bits in the status register. The data from all eight channels is now available in the Data RAM. The next time a conversion is desired, once again the microprocessor sets ISQAK in the interrupt acknowledge register.

- 2) Polled mode transfer is done simply by polling the status register and examining the DBR bit to see if a sequence has been completed. The DBRIE interrupt mask bit need not be set, but an acknowledge should be done by setting DBRAK in the Interrupt Acknowledge register, otherwise an overrun error will occur. The CPU can just poll the INT bit in the Status register. Only the bits which are enabled in the Interrupt Mask register will set the INT status bit. When the INT bit is set, the CPU can examine the other status bits to determine which requests are active.
- 3) Interrupt mode can be implemented using the INT pin and enabling the desired interrupt conditions in the Interrupt Mask register. The polarity of the INT pin can be selected at the same time. If desired, DBR can be used as a second interrupt pin to signify the transfer of data only. This may be useful in systems with multiple and prioritized interrupt structures. If DBR is used, the DBR mask bit in the interrupt mask register should be disabled or cleared.
- 4) DMA mode can be implemented by setting the DMA enable bit in the control register and selecting high byte or low byte first by setting or clearing the LOBYT bit. The DBR pin is utilized as the DMA request, and will remain asserted until all data from the sequence is read.
- 5) DMA/Interrupt mode. DMA mode can also be used in non-DMA applications. Although this appears to be unconventional, it may actually be preferred over the interrupt mode because of its convenience and speed. One way to do this would be to use the DBR pin as an interrupt request but enable DMA mode in the DAP. When data is ready DBR interrupts the microprocessor. The

microprocessor then reads either window register the required number of times to drain the Data RAM. Using the DMA mode interrupt method over non-DMA mode interrupt method saves a lot of overhead. For example in non-DMA mode interrupt method (assuming AUTOI is set), the index register would have to be set on entry, and the DBRAK bit would have to be set each service routine. In DMA interrupt mode, neither the Index register nor the DBRAK bit would have to be set. These are handled automatically in DMA mode.

#### 7.0 POWER-DOWN MODE

The chip can be powered-down by asserting the  $P_{DN}$  pin. It is advisable to place the chip in HALT mode first by clearing the RUN bit in the control register, however the chip will automatically go into Halt mode when powered-down. All analog circuits are powered-off; digital circuits are left in an idle state. All registers within the chip will retain their values down to a level of 2V between  $V_{CC}$  and GND.

Powering-up the chip is done by bringing  $P_{DN}$  high. The chip will be in Halt mode upon power-up. Note, however, that the

first 10 ms of chip operation after a power-up will not be valid due to the settling of quiescent bias conditions within the on-chip's analog circuits. Any data that is returned for this period after power-up should be considered invalid. The user has the choice of either throwing away the first 10 ms of data or waiting for 10 ms and then setting the chip in RUN mode. The on-chip timer can be used for this purpose, if desired, by defining a sequence of dummy operations that last for the required delay, then re-writing the required operations for normal use.

Acknowledge register.  $D_{BRAK}$  should also be set sometime before the next sequence to prevent the OVRN bit from being set, however this is not necessary.

Note that the microprocessor cannot let the ML2200 sequencer run continuously, i.e., SEQ 0 would be changed to Immediate Execute and asynchronously read the Data RAM. The problem in this case would be that the microprocessor may read the data at the same time that the chip is updating it. That is why either polling, interrupt, or DMA transfer is required in a continuous run mode of operation.

#### **APPENDIX A**

#### Diagnostics

The ML2200 and ML2208 may be run through a diagnostic routine after power-up. The DAP provides software programmable diagnostics so that no external hardware is necessary. Diagnostics are not necessary. They are provided as an option to the user.

#### Self-Test Mode

Setting the SLFTST bit in the Control register redefines the CHAN field in the Instruction Word. This in effect changes the input to the Sample-and-Hold from the multiplexer input channels to internal points within the chip; such as  $V_{REF}$  and AGND. Conversions in the Self-Test Mode allow the user to determine how the Sample-and-Hold and A/D converter behave with known input signals. This can be useful as a diagnostic routine for a product in the field, or as a debugging feature during product development. Figure 16 illustrates the re-definition of the instruction word when SLFTST = 1.

 System Offset - The positive and negative inputs to the Sample-and-Hold are tied to analog ground. With this setting, converted data will give the offset of the A/D converter and Sample-and-Hold combination.

- Internal Reference Connects the positive input of the Sample-and-Hold to V<sub>REF</sub> and the negative input of the Sample-and-Hold to analog ground. The result of converting in this test mode is a value near positive full scale.
- Invert Internal Reference Connects the negative input of the Sample-and-Hold to V<sub>REF</sub> and the positive input of the Sample-and-Hold to analog ground. The result of converting in this test mode is a value near negative full scale.
- Common Mode Both the positive and negative inputs of the Sample-and-Hold are tied to the internal V<sub>REF</sub>. The result of a conversion in this test mode indicates how well the converter is rejecting a common mode signal.

Since setting the SLFTST bit merely changes the input to the Sample-and-Hold, conversions must be executed in order to read the results. This means placing the chip in the RUN mode and reading the results from the Data RAM. It is possible to run one sequence then halt the sequencer and read the results. The sequencer can be put in a "pause" via the Intra Sequence Pause Mode instruction. The following instructions accomplish this:

|       | LAST | ALRMEN | MODE            | CHAN          | CYCLE | GAIN | REF |
|-------|------|--------|-----------------|---------------|-------|------|-----|
| SEQ 0 | 0    | 0      | INTRA SEQ PAUSE | SYSTEM OFFSET | 13    | 1    | 0   |
| SEQ 1 | 0    | 0      | IMMED EXECUTE   | INT REF       | 13    | 1    | 0   |
| SEQ 2 | 0    | 0      | IMMED EXECUTE   | MINUS INT REF | 13    | 1    | 0   |
| SEQ 3 | 1    | 0      | IMMED EXECUTE   | COMMON MODE   | 13    | 1    | 0   |

After the RUN bit is set, the ISQ bit in the status register is immediately set. Setting the ISQAK bit in the Interrupt Acknowledge register will allow the sequencer to continue. The next time the ISQ bit is set, the results may be read from the Data RAM.

#### Reading and Writing to the Calibration Register

The ML2200 and ML2208 architecture provides a way for the microprocessor to indirectly read and write to the A/D converter; specifically the Calibration register and the A/D's Data

register. Figure 18 illustrates this architecture.

The instructions that cause these transfers are READ CAL CODE and WRITE CAL CODE; selected in the Cycle field of the instruction word when SLFTST = 0. WRITE CAL CODE transfers the contents of the Calibration Holding register into the A/D converter's Calibration register. READ CAL CODE transfers the contents of the Calibration Holding register through the A/D's Data register, into the Data Output register with the same location as the operation.

As a result of providing READ and WRITE CAL, it is possible to execute digital loopbacks through the Calibration register, A/D registers, and all 8 Data Output registers. These loopbacks provides user assurance that all of the paths are clear and there are no stuck bits.

Writing to the Calibration register changes the calibration of the A/D converter. Therefore a self calibration should be performed after executing a WRITE CAL CODE to ensure the A/D is properly calibrated.



Figure 18. Digital Loopback Architecture

#### DIGITAL LOOPBACK ARCHITECTURE

Reading the calibration register provides a way for the microprocessor to determine that the self calibration was successful. The microprocessor configures the DAP to execute a READ CAL CODE after a self calibration has been performed. If the lower byte of data from the READ CAL CODE is anything other than all 1s, then the calibration was successful.

Even though the calibration register itself is a 16-bit register, and is capable of holding a 16-bit result, only the lower 9 bits are significant in determining the calibration code. These 9 bits have a sign magnitude format; in other words the 9th bit (MSB of the 9-bit word) is the sign bit, and the other eight bits are magnitude bits. An easy way to determine whether the calibration has passed or failed is to read the lower data byte after a READ CAL is executed. If it's not all 1s then the calibration was a success.

#### **APPLICATIONS**

Utilizing instruction RAM bits 0, 1, and 2, any of the differential input channels of the ML2200 can be programmed to sense the external reference (See Figure 13.) Only single ended channels 0 thru 5 can be used on the ML2208 (See Figure 14.)





Figure 19. Using a 2.5 V External Reference

The system gain errors can be nulled by applying 2.4991V (the full-scale voltage minus 1.5LSB) to one of the input channels and adjusting R1 until the digital output toggles between 0 1111 1111 1110 and 0 1111 1111 1111. If offset is not adjusted the full-scale voltage will be shifted by the amount of this unadjusted offset voltage.





Figure 20. Adjusting Full-Scale Error

### **APPLICATIONS** (Continued)





Figure 21. Adjusting Zero Error

An op amp with an offset adjustment with a range of at least  $\pm 1.3\,\text{mV}$  is required, like an OP – 27. The Zero Error can be nulled by first applying  $305\,\mu\text{V}$  to one of the input channels (referenced to AGND.)  $305\,\mu\text{V}$  is equivalent to  $1/2\,\text{LSB}$  which is the ideal input voltage which should cause the digital output to toggle from 0 0000 0000 0000 to 0 0000 0000 0001. Adjust R3 until this occurs.

If an external reference is also being used, it should be referenced to AGND, while the COM or negative inputs are tied to the offset op amp as shown above. In this configuration, the offset adjustment will effect the gain setting and so should be set first.

The Channel to Channel Zero Error and Full-Scale Error are very low and do not need to be adjusted seperately. If, however, the input signal sources have their own different offsets, a separate op amp, with an offset adjustment, can be placed at each channel input.

### **APPLICATIONS** (Continued)



Figure 22. Interfacing ML2200 to 6800 Type Microprocessors



Figure 23. Pressure Sensor Application

## ML2200, ML2208

## ORDERING INFORMATION

| PART NUMBER                         | LINEARITY<br>ERROR          | MINIMUM<br>CONVERSION      | PACKAGE            | TEMPERATURE<br>RANGE |
|-------------------------------------|-----------------------------|----------------------------|--------------------|----------------------|
| Four Differential Analog Inputs     |                             |                            |                    |                      |
| ML2200BCJ<br>ML2200CCJ<br>ML2200DCJ | ±3¼ LSB<br>±1 LSB<br>±1 LSB | 31.5µs<br>31.5µs<br>44.0µs | Hermetic DIP (J40) | 0°C to +70°C         |
| Eight Single Ended Analog Inputs    |                             |                            |                    |                      |
| ML2208BCJ<br>ML2208CCJ<br>ML2208DCJ | ±3¼ LSB<br>±1 LSB<br>±1 LSB | 31.5µs<br>31.5µs<br>44.0µs | Hermetic DIP (J40) | 0°C to +70°C         |



# Serial Peripheral Interface (SPI) 12-Bit Plus Sign A/D Converter with S/H

#### GENERAL DESCRIPTION

The ML2221 is a member of Micro Linear's 12-bit plus sign CMOS A/D converter family utilizing a self calibrating algorithmic SAR technique. All errors of the sample-and-hold are accounted for in the analog-to-digital converter's accuracy specification.

These A/D converters have a maximum nonlinearity error over temperature of  $\pm 0.009\%$  or  $\pm 0.012\%$  of minus full scale to plus full scale.

The serial interface is compatible with industry standard serial interfaces. The ML2221 has 4 modes of operation: gated serial data clock, gated chip select, chip select to initiate conversion with serial out data controlled by ML2221, and free run mode.

The serial interface allows either MSB or LSB first data with 2's complement output coding. For easy interface to microprocessors and shift registers the output data word is 16 bits.

#### **FEATURES**

- Nonlinearity error ±3/4 LSB and ±1 LSB max
- Conversion time (including S/H acquisition)

44µs max 0.01%

- Harmonic distortionNo missing codes
- Inputs withstand |7V| beyond supplies
- Bipolar -5V to +5V analog input range
- Controlled or free run operation
- Direct 4-wire interface to  $\mu$ P (MPU) with synchronous serial formats
- 0°C to +70°C, -40°C to +85°C temperature range
- 16-pin DIP

### **BLOCK DIAGRAM**

### PIN CONNECTION





2-33

## PIN DESCRIPTION

| PIN<br>NO. | ** NAME                | FUNCTION                                                                                                                         | PIN<br>NO. | NAME              | FUNCTION                                                                                                                                      |
|------------|------------------------|----------------------------------------------------------------------------------------------------------------------------------|------------|-------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | V <sub>IN</sub> +      | Positive Differential Analog Input; range = $V_{SS} \le V_{IN} + \le V_{CC}$<br>$ (V_{IN} +) - (V_{IN} -)  \le V_{REF}$ .        | 11         | MSB               | Most Significant Bit is transmitted first if MSB is tied to V <sub>CC</sub> ; Least Significant Bit transmitted first if MSB is tied to DGND. |
| 2          | V <sub>IN</sub> -      | Negative Differential Analog Input;<br>range = $V_{SS} \le V_{IN} - \le V_{CC}$ ,<br>$ (V_{IN}^+) - (V_{IN}^-)  \le V_{REF}$ .   | 12         | RESET             | Active Low Reset. The RESET period is set by the time constant of the internal 50K pull up resistor                                           |
| 3          | $V_{REF}$              | Voltage Reference Input; referenced to analog ground.                                                                            |            |                   | and an external capacitor. After<br>the RESET period the converter                                                                            |
| 4          | $V_{SS}$               | Negative Supply –5V $\pm$ 5%; decouple to AGND.                                                                                  |            |                   | will be ready for accepting requests or will automatically start                                                                              |
| 5          | SCLK <sub>IN/OUT</sub> | SCLK mode select<br>SCLK <sub>IN/OUT</sub> = 5V; SCLK is an input                                                                |            |                   | conversions/transmissions based upon the mode.                                                                                                |
|            |                        | serial CLK. SCLK <sub>IN/OUT</sub> = 0V; SCLK is an output serial CLK.                                                           | 13         | CCLK÷             | Sets CCLK equal to internal clock if tied to 5V. If tied to 0V the internal clock equals CCLK/2.                                              |
| 6          | DGND                   | Digital Ground.                                                                                                                  |            |                   | With CCLK equal to the internal                                                                                                               |
| 7          | SCLK                   | Bi-Directional Serial Data Clock.<br>Serial data is transmitted by the<br>clock present at SCLK.                                 |            |                   | CLK the user can synchronize to<br>all internal timing events, although<br>CCLK duty cycle must be                                            |
| 8          | DO                     | Data Out. Digital output which contains result of A/D conversion.                                                                |            |                   | controlled to meet the minimum clock high and low times specified.                                                                            |
|            |                        | The serial data is clocked out on falling edges of SCLK.                                                                         | 14         | CCLK              | Clock Input. Internal clock can be generated by tying a crystal from                                                                          |
| 9          | BUSY                   | Three-state active high BUSY status output. Normally low. Goes                                                                   |            |                   | this pin to DGND or applying a clock directly to the pin.                                                                                     |
|            |                        | high to indicate that a conversion is in progress; de-asserted when                                                              | 15         | V V <sub>CC</sub> | Positive Supply. +5V $\pm$ 5% decouple to AGND.                                                                                               |
|            |                        | conversion is complete and data is available from the conversion just completed. A pulldown resistor is recommended on this pin. | 16         | AGND              | Analog Ground 0 Volts. Common mode reference point of the internal differential circuitry.                                                    |
| 10         | CS                     | Active Low Chip Select, starts a conversion and brings the BUSY                                                                  |            |                   |                                                                                                                                               |
|            |                        | and DO out of the three-state mode. CS is used in modes where                                                                    |            |                   |                                                                                                                                               |
|            |                        | conversion or transmission timing is controlled; held low in gated                                                               |            |                   |                                                                                                                                               |
|            |                        | SCLK and FREERUN modes.                                                                                                          | er.        |                   |                                                                                                                                               |
|            |                        |                                                                                                                                  |            |                   |                                                                                                                                               |

# ABSOLUTE MAXIMUM RATINGS (Note 1)

| Supply Voltage (V <sub>CC</sub> )                   |
|-----------------------------------------------------|
| Negative Supply Voltage (V <sub>SS</sub> ) –6.0V    |
| Voltage at Analog                                   |
| Inputs $V_{SS}$ – 7V to $V_{CC}$ + 7V               |
| Voltage at $V_{REF}$ $V_{SS}$ – 7V to $V_{CC}$ + 7V |
| Input Current per Digital Pin ±10mA                 |
| Input Current at Analog Inputs ±20mA                |
| Storage Temperature Range65°C to +150°C             |
| Package Dissipation at 25°C (Board Mount) 875mW     |
| Lead Temperature (soldering 10 seconds)             |
| Dual-In-Line Package (Molded) 260°C                 |
| Dual-In-Line Package (Ceramic)                      |

# **OPERATING CONDITIONS** (Note 2)

| Temperature Range                          | $T_{MIN} \leq T_A \leq T_{MAX}$            |
|--------------------------------------------|--------------------------------------------|
| ML2221BIJ, ML2221CIJ                       |                                            |
| ML2221BCP, ML2221CCP                       | 0°C to +70°C                               |
| Supply Voltage (V <sub>CC</sub> )          | . 4.5V <sub>DC</sub> to 6.0V <sub>DC</sub> |
| Negative Supply Voltage (V <sub>SS</sub> ) | $-4.5V_{DC}$ to $-6.0V_{DC}$               |
| Reference Voltage (V <sub>REF</sub> )      | V <sub>CC</sub>                            |
|                                            |                                            |

**ELECTRICAL CHARACTERISTICS**The following specifications apply for  $V_{CC}$  = +5V  $\pm$  5%,  $V_{SS}$  = -5V  $\pm$  5%,  $V_{REF}$  = +4.75V,  $V_{IN^-}$  = AGND,  $V_{IN^+}$  = -4.75V to +4.75V,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$  unless otherwise specified.

|                                                              |       |                                                 | ML2221BIJ, ML2221CIJ |                      |                   | ML2221BCP, ML2221CCP |                      |                                         |                      |
|--------------------------------------------------------------|-------|-------------------------------------------------|----------------------|----------------------|-------------------|----------------------|----------------------|-----------------------------------------|----------------------|
| PARAMETER                                                    | NOTES | CONDITIONS                                      | MIN                  | TYP<br>(Note 3)      | MAX               | MIN                  | TYP<br>(Note 3)      | MAX                                     | UNITS                |
| Converter Characteristics                                    |       | ***************************************         |                      |                      |                   |                      |                      |                                         |                      |
| Linearity Error<br>ML2221BXX<br>ML2221CXX                    | 4     | f <sub>CCLK</sub> = 0.1 to 5MHz                 |                      |                      | ±3/4<br>±1        |                      |                      | ±¾<br>±1                                | LSB<br>LSB           |
| Unadjusted Zero Error<br>ML2221BXX<br>ML2221CXX              | 4     |                                                 |                      |                      | ±3/4<br>±2        |                      |                      | ±¾<br>±2                                | LSB<br>LSB           |
| Unadjusted Positive and Negative<br>Full-Scale Error         | 4     |                                                 |                      |                      | ±5                | ì                    |                      | ±4                                      | LSB                  |
| Zero Error Temperature Coefficient                           |       |                                                 |                      | 0.5                  |                   |                      | 0.5                  |                                         | ppmFS/<br>°C         |
| Gain Temperature Coefficient                                 |       |                                                 |                      | 10                   |                   |                      | 10                   |                                         | ppmFS/               |
| Common Mode Rejection                                        | 5, 6  | ,                                               | 80                   |                      |                   | 80                   |                      |                                         | dB                   |
| Analog Input Source Resistance                               | 4     |                                                 |                      |                      | 2                 |                      |                      | 2                                       | kΩ                   |
| Analog Input Range                                           | 4     | V <sub>IN</sub> + Referred to V <sub>IN</sub> - | -V <sub>REF</sub>    | 1                    | +V <sub>REF</sub> | -V <sub>REF</sub>    |                      | +V <sub>REF</sub>                       | V                    |
| Analog Input Leakage Current                                 | 4     |                                                 |                      |                      | 100               |                      |                      | 100                                     | nA                   |
| Voltage Reference Input Source Impedance                     | 4     |                                                 |                      |                      | 0.5               |                      |                      | 0.5                                     | kΩ                   |
| Reference Input Leakage Current                              | 4     |                                                 |                      |                      | - 100             |                      |                      | 100                                     | nA                   |
| Digital and DC Characteristics                               |       |                                                 |                      |                      |                   |                      |                      |                                         |                      |
| Power Supply Current $I_{CC}$ , $V_{CC}$ $I_{SS}$ , $V_{SS}$ | 4     |                                                 |                      | 30<br>18             | 50<br>30          |                      | 30<br>18             | 50<br>30                                | mA<br>mA             |
| Power Supply Rejection $V_{CC}$ $V_{SS}$                     | 7     | DC<br>DC to 25kHz<br>DC<br>DC to 25kHz          |                      | 80<br>50<br>80<br>50 |                   |                      | 80<br>50<br>80<br>50 |                                         | dB<br>dB<br>dB<br>dB |
| V <sub>ILCLK</sub> , Clock Input Low Voltage                 | 4     |                                                 |                      |                      | 0.8               |                      |                      | 0.8                                     | V                    |
| V <sub>IHCLK</sub> , Clock Input High Voltage                | 4     |                                                 | 3.5                  |                      | V <sub>CC</sub>   | 3.5                  |                      | V <sub>CC</sub>                         | V                    |
| I <sub>L1</sub> , Input Leakage Current (CCLK)               | 4     | $AGND \le V_{IN} \le V_{CC}$                    |                      |                      | ±200              |                      |                      | ±200                                    | μΑ                   |
| V <sub>IL</sub> , Input Low Voltage                          | 4     |                                                 |                      |                      | 0.8               |                      |                      | 0.8                                     | V                    |
| V <sub>IH</sub> , Input High Voltage                         | 4     |                                                 | 2.0                  |                      | V <sub>CC</sub>   | 2.0                  |                      | V <sub>CC</sub>                         | V                    |
| V <sub>OL</sub> , Output Low Voltage                         | 4     | I <sub>OL</sub> = 2.0mA                         |                      |                      | 0.45              |                      |                      | 0.45                                    | V                    |
| V <sub>OH</sub> , Output High Voltage                        | 4     | $I_{OH} = -400 \mu A$                           | 2.4                  |                      |                   | 2.4                  |                      | *************************************** | V                    |
| I <sub>L</sub> , Input Leakage Current (except CCLK)         | 4     | $DGND \leq V_{IN} \leq V_{CC}$                  |                      |                      | ±10               |                      |                      | ±10                                     | μΑ                   |
| I <sub>HI-Z</sub> , Output Leakage Current                   | 4     | $\overline{CS} \ge V_{IH}$                      |                      |                      | ±10               |                      |                      | ±10                                     | μΑ                   |
| C <sub>I</sub> , Input Capacitance (all digital inputs)      | 5     |                                                 |                      | 10                   |                   |                      | 10                   |                                         | pF                   |
| C <sub>O</sub> , Output Capacitance (all digital outputs)    | 5     |                                                 |                      | 10                   |                   |                      | 10                   |                                         | pF                   |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL                   | PARAMETER                                           | NOTES | CONDITION                                   | IS    | MIN  | TYP<br>(Note 3) | MAX | UNITS |
|--------------------------|-----------------------------------------------------|-------|---------------------------------------------|-------|------|-----------------|-----|-------|
| AC Electrical            | Characteristics (Note 8)                            | Š.    |                                             |       |      |                 |     |       |
| t <sub>C</sub>           | Conversion Time                                     | 4, 9  | $f_{CCLK} = 5MHz (CCLK \div = "0")$         |       | 44   |                 |     | μs    |
|                          | Sample and Hold Acquisition                         | 4, 9  | f <sub>CCLK</sub> = 5MHz (CCLK÷ = "0")      |       | 3.2  |                 |     | μs    |
| f <sub>CCLK0</sub>       | Clock Frequency                                     | 5, 9  | Crystal (CCLK÷ = "0")  Driven (CCLK÷ = "0") |       | 3    |                 | 5   | MHz   |
|                          |                                                     |       |                                             |       | 0.1  |                 | 5.  | MHz   |
| f <sub>CCLK</sub>        | Clock Duty Cycle                                    | 5, 9  | Driven                                      |       | 40   |                 | 60  | %     |
| f <sub>CCLK0</sub>       | Clock Width                                         | 5, 9  | Driven (CCLK÷ = "0")                        | High  | 50   |                 | :   | ns    |
| ji.                      |                                                     |       |                                             | Low   | 50   |                 |     | ns    |
| f <sub>CCLK1</sub>       | Clock Frequency                                     | 5,9   | Driven (CCLK÷ = "1")                        |       | 0.05 | .5              | 2.5 | MHz   |
| f <sub>CCLK1</sub>       | Clock Width                                         | 5     | Driven (CCLK÷ = "1")                        | High  | 150  |                 |     | ns    |
|                          |                                                     |       |                                             | Low   | 150  |                 |     | ns    |
| t <sub>CSB</sub>         | CS Low to BUSY Driven                               | 4     |                                             |       |      |                 | 85  | ns    |
| t <sub>CSB</sub> HZ      | CS High to BUSY, Hi-Z                               | 4     |                                             |       |      |                 | 85  | ns    |
| t <sub>SCLKB</sub> A     | SCLK High to BUSY                                   | 5     | Gated SCLK                                  |       |      |                 | 270 | ns    |
| t <sub>CCLKB</sub> D     | CCLK Low to BUSY, Deassert                          | . 5   |                                             |       |      |                 | 160 | ns    |
| t <sub>SCLK</sub> , DO   | Serial Clock Low to DO Valid/Hold                   | 4     |                                             |       |      |                 | 190 | ns    |
| t <sub>CS, DO</sub>      | CS Low to DO Driven                                 | 4     |                                             |       |      |                 | 85  | ns    |
| t <sub>CS, DO</sub> HZ   | CS High to DO Hi-Z                                  | 4     |                                             |       |      |                 | 85  | ns    |
| t <sub>CS</sub> , CCLK   | CS Low Setup Time to CCLK                           | 4     | Immediate Conversion                        | Start | 0    |                 |     | ns    |
| t <sub>CS</sub> , sclk   | CS Low Setup to SCLK Low for No-Delay Data Transmit | 5     |                                             |       |      |                 | 75  | ns    |
| t <sub>CCLK</sub> , SCLK | CCLK to SCLK Output Delay                           | 5     | SCLK <sub>IN/OUT</sub> = "0"                |       |      |                 | 225 | ns    |

- **Note 1:** Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.
- Note 2: 0°C to +70°C and -40°C to +85°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.
- Note 3: Typicals are parametric norm at 25°C.
- Note 4: Parameter guaranteed and 100% production tested.
- Note 5: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.
- Note 6: Common mode rejection is the ratio of the change in zero error to the change in common mode input voltage.
- Note 7: Power supply rejection is the ratio of the change in zero error to the change in power supply voltage.
- Note 8: All parameters measured from 0.8V to 2.0V,  $C_1 = 50$ pF.
- Note 9: Maximum frequency is  $1/t_{CLK1}$  (high) +  $t_{CLK1}$  (low) + rise + fall times, which must be  $\leq 2.5$  MHz.



Figure 1. High Impedance Test Circuits and Waveforms



Figure 2. CS, SCLK Sourced Mode



Figure 3. CS, SCLK External Mode



Figure 4. FREERUN Mode



Figure 5. Gated SCLK Mode

### 1.0 FUNCTIONAL DESCRIPTION

#### 1.1 ALGORITHMIC A/D CONVERTER

Micro Linear's algorithmic converter uses a successive approximation technique. Most of today's successive approximation converters use a DAC to feedback the approximated signal, however this technique requires more circuitry than algorithmic converters. In addition the values of all of the resistors or capacitors in the DAC must be matched to within the accuracy of the converter. This is difficult beyond 10 bits unless trimming is used. An algorithmic converter uses less circuitry and is more easily trimmed. Micro Linear's algorithmic converter is implemented using a 2x amplifier, a sample/hold amplifier and a comparator as shown in Figure 6.

The input sample is first multiplied by two then compared to the reference voltage. If the 2x input voltage is greater than the reference, the MSB is a 1 and the reference voltage is subtracted from the 2x input voltage. The remainder is stored in the sample and hold. If the 2x input voltage is less than the reference, the MSB is a 0 and the 2x input voltage is stored in the sample and hold. This process repeats again, however now the sample and hold voltage is multiplied by 2.

The algorithm involves multiplication by 2, comparison, and possibly subtraction. Referring to Figure 6, the algorithm for the circuit can be described as follows:

$$\begin{array}{ll} \text{Step 1} & \quad \text{If } (2 \times V_{\text{IN}}) - V_{\text{REF}} \geq 0 \\ & \quad \text{then MSB = 1} \\ & \quad (2 \times V_{\text{IN}}) - V_{\text{REF}} \rightarrow \text{S/H} \\ & \quad \text{else } \quad \text{MSB = 0} \\ & \quad (2 \times V_{\text{IN}}) \rightarrow \text{S/H} \end{array}$$

Step 2 If 
$$(2 \times S/H) - V_{REF} \ge 0$$
  
then next bit = 1  
 $(2 \times S/H) - V_{REF} \rightarrow S/H$   
else next bit = 0  
 $(2 \times S/H) \rightarrow S/H$ 

Step 3 Repeat Step 2 until conversion complete.

Since the A/D converter handles bipolar inputs, negative inputs are handled slightly differently using the same principle.

#### 1.1.1 Self Calibration

In order to maintain integral and differential linearity in an algorithmic converter, two critical parameters need to be controlled, loop offsets and the gain of the loop. Loop offsets are automatically nulled before each conversion using auto-zeroing circuitry on both the sampling amplifier and the 2x amplifier. The gain of the loop is adjusted using self calibration.

Self calibrating the algorithmic converter, once the offsets have been nulled, is performed by measuring the 2x gain of the loop and adjusting it. The gain can be measured by converting the reference voltage at the input as well as the reference ( $V_{\rm REF}/V_{\rm REF}$ ), and examining the output code. Converting  $V_{\rm REF}$  should yield plus full scale, since  $V_{\rm REF}/V_{\rm REF}$  should equal 1. If the gain of the loop is slightly less than 2, the resulting LSB of the conversion will be "0". If the magnitude bits of the resulting conversion are all "1s", the gain may be too great, therefore the gain is reduced to the point where the threshold of the LSB is reached.

Adjustment of the 2x gain is done with the binary weighted trim capacitor arrays connected to each of the 2C input capacitors. A small value of capacitance is either added to or subtracted from the 2C input caps until the gain of the loop is within 13-bit accuracy.

Self calibration is done at the factory. The calibration process is not available at the finished product level.



Figure 6. Self Calibrating A/D Converter

#### 1.1.2 Conversion Times

The following table lists the conversion times which include the sample and hold acquisition time.

| OPERATION MODE    | INTERNAL CLOCKS* |  |  |
|-------------------|------------------|--|--|
| CS, SCLK External | 124              |  |  |
| CS, SCLK Sourced  | 124              |  |  |
| FREERUN           | 110              |  |  |
| Gated SCLK        | 124              |  |  |

#### 1.1.3 Sample and Hold Timing

Figure 7 shows the internal timing for the sample and hold circuitry. The relationship between the start of conversion and the input channel going into sample mode is fixed at 6 internal clocks\*, regardless of the start mode. Six internal clocks after the start of conversion the sample and hold is switched into the sample mode, placing two 9pF capacitors in parallel with the input pins; one on V<sub>IN</sub>+ and one on V<sub>IN</sub>-. The sample switch is kept in the sample mode for 8 internal clocks (3.2µs at a 5MHz external clock, if CLK÷ = 0), then placed in the hold mode. During the next 2 internal clocks the charge on the sample and hold is transferred into the A/D, after which the V<sub>REF</sub> pin is sampled for 8 internal clocks.

#### 1.2 ANALOG INPUTS

#### 1.2.1 Differential Inputs and Common Mode Rejection

The differential inputs of the ML2221 eliminate the effects of common mode input noise (60Hz for example), as  $V_{IN}$ + and  $V_{IN}$ - are sampled at the same time

#### 1.2.2 Noise

The leads to the analog inputs should be kept as short as possible to minimize input noise. Noise as well as digital clocks can couple into the inputs and cause errors. Input filters can be used to reduce the effects of these sources.

#### 1.2.3 Power Supply Decoupling

Low inductance tantalum capacitors of  $1\mu F$  or greater and  $0.01\mu F$  disc ceramic capacitors are recommended for bypassing  $V_{CC}$  as well as  $V_{SS}$  to AGND. These capacitors should be placed close to the  $V_{CC}$  and  $V_{SS}$  pins.

#### 1.3 CONVERTER CLOCK

The CCLK input can be driven with an external clock or a crystal referenced to DGND. The crystal must be parallel resonant with minimum capacitive loading. (i.e., no bypass caps should be used and leads should be kept short)

If driven with external clock and if the CCLK÷ pin is tied to  $V_{CC}$  the frequency must be between 50KHz to 2.5MHz with the requirement that clock LOW ( $t_{CCLKL}$ ) and clock HIGH ( $t_{CCLKH}$ ) durations must be more than 150ns. If the CCLK÷ pin is tied to ground then the frequency can be from 100KHz to 5.0MHz.

For crystal operation with the divide by two flip flop bypassed, and there is a 30 to 70% variation in duty cycle of the oscillator, the maximum crystal frequency is 2.0MHz to insure that the minimum clock high and low times are greater than 150 nsec.



Figure 7. Sample and Hold Timing

<sup>\*</sup> For a description of internal clocks see Clock section.

#### 1.4 RESET

The RESET pin has an internal 100K pullup resistor. Power supplies must be stable to within a  $\pm 5\%$  tolerance before the reset condition is removed.

The active low hardware reset can be performed by a capacitor value (usually  $>6\mu$ F) tied to the RESET pin or by driving it with the system reset signal.

#### 1.5 DIGITAL INTERFACE

All four synchronous interface modes of operation are determined by CS during reset period as follows:

| Logic Level of CS During Reset | SCLK<br>Mode Select<br>(SCLK <sub>IN/OUT</sub> ) | Serial Interfac]e Mode |  |  |
|--------------------------------|--------------------------------------------------|------------------------|--|--|
| 0                              | 0                                                | FREERUN                |  |  |
| 0                              | 1                                                | Gated SCLK             |  |  |
| 1 .                            | 0                                                | CS, SCLK Sourced       |  |  |
| 1                              | 1                                                | CS, SCLK External      |  |  |

After the reset time, the SCLK<sub>IN/OUT</sub> pin can be changed to switch between either (FREERUN and Gated SCLK) or (CS, SCLK Sourced and CS, SCLK External).

The logic level of  $\overline{\text{CS}}$  will not change the mode of operation of the ML2221 once the mode of operation is programmed during the RESET period.

#### 1.5.1 CS, SCLK External Mode

CS starts a conversion. The SCLK is continuously driven into the ML2221 and data from the previous conversion is shifted out at the SCLK rate starting at the first SCLK falling edge from the CS assertion. CS is normally kept low for all 16 bits of data, but can be brought back high\_after the desired number of bits have been shifted out. CS should be held low for a minimum of 124 internal clocks (see Figure 8) for the conversion to complete.

It takes 110 internal clocks to convert an analog signal into 13 bits of data plus 13 more clock periods to make data available. At a 5.0MHz clock and CCLK÷ = 0V, the maximum conversion rate is 49.6 microseconds or 124 internal converter clocks.

When  $\overline{\text{CS}}$  is asserted (LOW) a conversion begins and the DO output becomes active. The ML2221 is ready to shift out the data serially.

The BUSY output is in the high impedance state when the ML2221 is not selected. When CS input goes low, the BUSY output is driven high or low depending on if a conversion is in progress. Once a conversion begins, BUSY is held active for 123 internal converter clocks.

The DO output is high impedance when the ML2221 is not selected. When CS input goes low, it is driven with the first bit of data initially, and then begins to put out all subsequent data bits on each FALLING edges of the serial clock (SCLK). Data is always output in 16 bit format: if the LSB is output first, the data is sign extended after 13 bits; if the MSB is output first, the data is zero-filled after 13 bits. DO remains driven as long as CS remains low.

#### a. Serial Transmission < Conversion Time



NOTE: CONVERSION TIME EQUALS 124 INTERNAL CLOCK OR CCLK'S IF CCLK÷ = "1"

#### Notes:

1. Use 10k pulldown resistor on BUSY pin to get "true" convert busy.

2. If  $\overline{CS}$  is brought high in the middle of a serial data transmission, the data transmission is aborted and the data is reloaded into the output shifter.

Figure 8. CS, SCLK External Mode



#### 1.5.2 CS. SCLK Sourced Mode

Conversion is initiated by CS. In this mode, SCLK is sourced by the ML2221. At the end of the conversion, the device will provide a packet of 16 SCLKs to transmit the 16 bits data stream (see Figure 9). The data rate at which the data is being transmitted is (internal clock)/4. For example, when CCLK = 1, CCLK = 256kHz, the data rate is 64Kbps.

CS should be held low during the entire conversion and the transmission sequence. The time required to convert an analog signal is 110 clocks, with additional 13 clocks to shift out the data. The total conversion time is therefore 123 clocks plus one bit delay. Data transmission will need 64 (16-bit x 4) internal clocks. Hence, the total clock cycles to complete one operation in this mode is 188 clocks. CS therefore should be held low for a minimum of 188 clocks.

**Example:** If CCLK = 5 Mhz, CCLK $\div$  = 0, the maximum conversion time will be 75.2 us. Therefore, the maximum frequency for CS is 13.3kHz.

In this mode, the data transmitted is always the current data.

#### b. Serial Transmission > Conversion Time



#### Notes:

- Use 10K pulldown resistor on BUSY pin to get "TRUE" convert BUSY status.
- 2. If CS is brought HIGH in the middle of a serial data transmission, the data transmission is aborted and the data is reloaded into the output shifter.



Figure 8. CS, SCLK External Mode

\*NUMBER OF INTERNAL CONVERTER CLOCKS OR C CLKS WITH C CLK+ = "1"

- Use 10K pulldown resistor on BUSY pin to get "TRUE" convert BUSY status.
- If CS is brought HIGH in the middle of a serial data transmission, the data transmission is aborted and the data is reloaded into the output shifter.

Figure 9. CS. SCLK Sourced Mode



#### 1.5.3 FREERUN Mode

The FREERUN mode executes continuous back-to-back conversions at the rate of 110 internal converter clocks per conversion, and outputs 16 bits of data and 16 corresponding SCLKS at the rate of 4 internal converter clocks per bit (see Figure 10). The ML2221 immediately begins converting after reset and starts outputting data after the first conversion. A conversion rate of 44 microseconds can be achieved by using the maximum CCLK frequency.

In the FREERUN mode, SCLK can not be sourced externally. The SCLK provided internally by the device is equal to (internal clock)/4. Since the converter is performing continuous conversion, BUSY is therefore always asserted.

#### 1.5.4 Gated SCLK Mode

In this mode of operation, an external SCLK source must be used. This external SCLK should be a 16 clock

packet which will be used by the converter to send out the data and initiate the conversion simultaneously (see Figure 11).

The data transmitted by ML2221 is the data from the previous conversion (see Figure 11). Therefore, in order to ensure integrity of the first data byte, the first SCLK signal should be initiated after a minimum of 124 internal clocks after reset. After the reception of the first SCLK signal, the converter will start the conversion process which is 124 clock as mentioned. Therefore the minimum time required between initiation of conversion by the SCLK should be no less than 124 clocks. In the case of maximum CCLK at 5MHz, the minimum time interval between two packets of SCLK should be 49.6 $\mu$ s.

The BUSY output never floats and is asserted at the first SCLK and deasserted after 123 internal converter clocks. DO is always driven.



\*NUMBER OF INTERNAL CONVERTER CLOCKS OR CCLKS WITH CCLK÷ = "1"

Note: DO is always driven.

Figure 10. FREERUN Mode



\*NUMBER OF INTERNAL CONVERTER CLOCKS OR CCLKS WITH CCLK÷ = "1"

Note: Time from first SCLK1 to seventeenth SCLK1 must be greater than 124 internal converter clocks.

Figure 11. Gated SCLK Mode



#### 1.6 DATA FORMAT

The MSB pin determines if the MSB or LSB data is transmitted first and in the following format. If more than 13 SCLK's occur.



#### b. Serial Data Transmission > Conversion Time



Note: Time from first SCLK1 to seventeenth SCLK1 must be greater than 124 internal converter clocks.

Figure 11. Gated SCLK Mode

### **APPLICATIONS**



| START | MNEMONIC | INSTRUCTION                                                          |  |  |  |
|-------|----------|----------------------------------------------------------------------|--|--|--|
| START | BCLRn    | Bit 0 Port C goes low (CS goes low)                                  |  |  |  |
|       | LDA      | Load contents of SPI data register into Acc. (D <sub>OUT</sub> MSBs) |  |  |  |
|       | STA      | Start next SPI cycle                                                 |  |  |  |
|       | AND      | Clear 3 MSBs of first D <sub>OUT</sub> word                          |  |  |  |
|       | STA      | Store in memory location A (MSBs)                                    |  |  |  |
|       | TST      | Test status of SPIF                                                  |  |  |  |
|       | BPL      | Loop to previous instruction if not done with transfer               |  |  |  |
|       | BSETn    | Set B0 of Port C (CS goes high)                                      |  |  |  |
|       | LDA      | Load contents of SPI data register into Acc. (D <sub>OUT</sub> LSBs) |  |  |  |
|       | STA      | Store in memory location A + 1 (LSBs)                                |  |  |  |



Figure 12. Interfacing to 68HC05C4 with a Dedicated Serial Port



Figure 13. Adjusting Zero Error



Figure 14. 1 Mbps 8051 Interface



Figure 15. Optical Isolated 8088 Interface

# **ORDERING INFORMATION**

| PART NUMBER            | LINEARITY<br>ERROR | TOTAL<br>UNADJUSTED ERROR | TEMPERATURE<br>RANGE           | PACKAGE                                |
|------------------------|--------------------|---------------------------|--------------------------------|----------------------------------------|
| ML2221BCP<br>ML2221BII | ±³/₄ LSB           | ±1½                       | 0°C to +70°C<br>-40°C to +85°C | MOLDED DIP (P16)<br>HERMETIC DIP (I16) |
| ML2221CCP<br>ML2221CIJ | ±1 LSB             | ±2½                       | 0°C to +70°C<br>-40°C to +85°C | MOLDED DIP (P16)<br>HERMETIC DIP (J16) |



# Serial, CODEC/DSP Interface 12-Bit Plus Sign A/D Converter with S/H

# GENERAL DESCRIPTION

The ML2222 is a member of Micro Linear's 12-bit plus sign CMOS A/D converter family utilizing a self calibrating algorithmic SAR technique. All errors of the sample-and-hold are accounted for in the analog-to-digital converter's accuracy specification.

These A/D converters have a maximum nonlinearity error over temperature of  $\pm 0.012\%$  or  $\pm 0.024\%$  of full scale.

The CODEC serial interface is compatible with the communication industry standard protocol of PCM (Pulse Code Modulation). The ML2222 upon receiving the transmit frame synchronization pulse (FSX), shifts 16 bits of data.

The transmit clock may vary from 64 KHz to 2.048 MHz.

The serial interface allows either MSB or LSB first data with 2's complement output coding. For easy interface to microprocessors and shift registers the output data word is 16 bits.

# **FEATURES**

- Standard communication industry protocol for timing and frame sync
- Transmit clock from 64 KHz to 2.048 MHz
- Nonlinearity error

±1/2 LSB and ±1 LSB max

■ Conversion time (including S/H acquisition)

31.5µs max

0.01%

Harmonic distortionNo missing codes

- Self calibrating maintains accuracy over time and temperature
- Inputs withstand I7VI beyond supplies
- Bipolar –2.5V to +2.5V analog input range
- $\blacksquare$  0°C to +70°C, -40°C to +85°C temperature range
- 16-pin DIP

#### **BLOCK DIAGRAM**

## **BYPASS** Vcc $v_{cc}$ O BCKL VIN+O CONTROL SELF-CALIBRATING O TSX 12-BIT + SIGN A/D TIMING AND SAMPLE AND HOLD FUNCTION VIN-O O MSB SHIFT O DX REGISTER AGND RESET DGND

## PIN CONNECTION





# Asynchronous Serial Interface 12-Bit Plus Sign A/D Converter with S/H

# GENERAL DESCRIPTION

The ML2223 is a member of Micro Linear's 12-bit plus sign CMOS A/D converter family utilizing a self calibrating algorithmic SAR technique. All errors of the sample-and-hold are accounted for in the analog-to-digital converter's accuracy specification.

These A/D converters have a maximum nonlinearity error over temperature of  $\pm 0.009\%$  or  $\pm 0.012\%$  of full scale

For easy interface to microprocessors, the ML2223 is designed to transmit data into RS-232 type ports.

The ML2223 operates in an asynchronous mode of operation. In this mode, the A/D continuously transmits 2 bytes in a 24-bit stream, inserting 8 idle bits between transmissions. When CURR input pin is tied high, transmission of the previous data begins immediately upon receiving a conversion start request. When CURR is low, transmission is started after a new conversion is completed.

The serial data clock can be generated by the ML2223 or it can be provided by an external source.

The serial interface provides LSB first data with 2's complement output coding.

# **FEATURES**

- RS-232 compatible asynchronous interface
- One-wire data transmission
- Continuous conversions
- Nonlinearity error  $\pm \frac{3}{4}$  LSB and  $\pm 1$  LSB max
- Conversion time (including S/H acquisition)

45.6µs max

- Bipolar –5V to +5V analog input range with ±5V power supplies
- Harmonic distortion

0.01%

- No missing codes
- Self calibrating maintains accuracy over time and temperature
- Inputs withstand |7V| beyond supplies
- 0°C to +70°C, -40°C to +85°C temperature range
- Standard .3" 16-pin DIP

# **BLOCK DIAGRAM**

# PIN CONNECTION

16-Pin DIP





# PIN DESCRIPTION

| PIN<br>NO. | NAME              | FUNCTION                                                                                                                                                                                   | PIN<br>NO. | NAME             | FUNCTION                                                                                                                                                                      |
|------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | V <sub>IN</sub> + | $\begin{array}{l} \text{Positive Differential Analog Input;} \\ \text{range} = V_{SS} \leq V_{IN} + \leq V_{CC}, \\  (V_{IN}\text{+}) - (V_{IN}\text{-})  \leq V_{REF}. \end{array}$       | 9          | BUSY             | Three-state active high BUSY status output. Normally low. Goes high to indicate that a conversion                                                                             |
| 2          | V <sub>IN</sub> - | $\begin{array}{l} \text{Negative Differential Analog Input;} \\ \text{range = $V_{SS} \leq V_{IN} - \leq V_{CC}$} \\  (V_{IN}\text{+}) - (V_{IN}\text{-})  \leq V_{REF}. \end{array}$      |            |                  | is in progress; de-asserted when<br>conversion is complete and data is<br>available from the conversion just<br>completed. A pulldown resistor is                             |
| 3          | $V_{REF}$         | Voltage Reference Input; referenced to analog ground.                                                                                                                                      | 10         | DECEDVED         | recommended on this pin.                                                                                                                                                      |
| 4          | $V_{SS}$          | Negative Supply –5V $\pm$ 5%; decouple to AGND.                                                                                                                                            | 10<br>11   | RESERVED<br>Curr | This pin should be tied to ground.  Current or Previous Data Mode pin. When this pin is tied high,                                                                            |
| 5          | INSCLK            | SCLK Mode Select This pin is used to select SCLK pin as an input or an output. When INSCLK is high, SCLK is an input. When INSCLK is low, SCLK becomes an output pin. SCLK will            |            |                  | the data will be transmitted at the start of a conversion (previous data mode). When CURR is tied low, the data will then be transmitted at the completion of the conversion. |
|            |                   | then provide a clock at 1/128 or 1/256 depending on how the CLKMODE pin is set-up.                                                                                                         | 12         | RESET            | Active Low Reset. The RESET period is set by the time constant of the internal 100K pull up resistor                                                                          |
| 6          | DGND              | Digital Ground.                                                                                                                                                                            |            |                  | and an external capacitor. After                                                                                                                                              |
| 7          | SCLK              | Serial Data Transmit Clock. The serial data will always be transmitted at the frequency of the clock present at this pin. The SCLK pin can be programmed as                                |            | i                | the RESET period the converter will be ready for accepting requests or will automatically start conversions/transmissions based upon the mode.                                |
|            |                   | an input or an output by using the INSCLK pin (pin 5). When the SCLK is used as an output pin. The data rate will be the internal converter clock divided by 128. When CLKMODE = 1, SCLK = | 13         | CCLKMODE         | Clock mode pin. When CLKMODE pin = 1, the internal converter clock = CCLK. When CLKMODE pin is tied low, the internal converter clock = CCLK/2.                               |
|            | D.O.              | CCLK/128. When CLKMODE = 0,<br>SCLK = CCLK/256                                                                                                                                             | 14         | CCLK             | Clock Input. Internal clock can be generated by tying a crystal from this pin to DGND or applying a                                                                           |
| 8          | DO                | Data Out. Digital output which contains result of A/D conversion.                                                                                                                          | 45         |                  | clock directly to the pin.                                                                                                                                                    |
|            |                   | The serial data is clocked out on falling edges of SCLK.                                                                                                                                   | 15         | $V_{CC}$         | Positive Supply. +5V $\pm$ 5% decouple to AGND.                                                                                                                               |
|            |                   |                                                                                                                                                                                            | 16         | AGND             | Analog Ground 0 Volts. Common mode reference point of the internal differential circuitry.                                                                                    |

# ABSOLUTE MAXIMUM RATINGS (Note 1)

| $ \begin{array}{llllllllllllllllllllllllllllllllllll$ |
|-------------------------------------------------------|
| Voltage at Analog                                     |
| Inputs $V_{SS}$ – 7V to $V_{CC}$ + 7V                 |
| Voltage at $V_{REF}$ $V_{SS}$ – 7V to $V_{CC}$ + 7V   |
| Input Current per Digital Pin ±10mA                   |
| Input Current at Analog Inputs ±20mA                  |
| Storage Temperature Range65°C to +150°C               |
| Package Dissipation at 25°C (Board Mount) 875mW       |
| Lead Temperature (soldering 10 seconds)               |
| Dual-In-Line Package (Molded) 260°C                   |
| Dual-In-Line Package (Ceramic) 300°C                  |

# **OPERATING CONDITIONS** (Note 2)

| Temperature Range                          |                              |
|--------------------------------------------|------------------------------|
| ML2223BIJ, ML2223CIJ                       | 40°C to +85°C                |
| ML2223BCP, ML2223CCP                       | 0°C to +70°C                 |
| Supply Voltage (V <sub>CC</sub> )          |                              |
| Negative Supply Voltage (V <sub>SS</sub> ) | $-4.5V_{DC}$ to $-6.0V_{DC}$ |
| Reference Voltage (V <sub>REF</sub> )      | V <sub>CC</sub>              |

# **ELECTRICAL CHARACTERISTICS**

The following specifications apply for  $V_{CC}$  = +5V  $\pm$  5%,  $V_{SS}$  = -5V  $\pm$  5%,  $V_{REF}$  = +4.75V,  $V_{IN-}$  = AGND,  $V_{IN+}$  = -4.75V,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$  unless otherwise specified.

|                                                           | 1     |                                                 | ML2223BIJ, ML2223CIJ |                      |                   | IJ ML2223BCP, ML2223CCP |                      |                   | "                    |
|-----------------------------------------------------------|-------|-------------------------------------------------|----------------------|----------------------|-------------------|-------------------------|----------------------|-------------------|----------------------|
| PARAMETER                                                 | NOTES | CONDITIONS                                      | MIN                  | TYP<br>(Note 3)      | MAX               | MIN                     | TYP<br>(Note 3)      | MAX               | UNITS                |
| Converter Characteristics                                 |       |                                                 |                      |                      |                   |                         |                      |                   |                      |
| Linearity Error<br>ML2223BXX<br>ML2223CXX                 | 4     | $f_{CCLK} = 0.1 \le 5MHz$                       |                      |                      | ±³/4<br>±1        |                         |                      | ±³/4<br>±1        | LSB<br>LSB           |
| Unadjusted Zero Error<br>ML2223BXX<br>ML2223CXX           | 4     |                                                 |                      |                      | ±³⁄4<br>±2        |                         |                      | ±3/4<br>±2        | LSB<br>LSB           |
| Unadjusted Positive and Negative Full-Scale Error         | 4     |                                                 |                      |                      | ±5                |                         |                      | ±4                | LSB                  |
| Zero Error Temperature Coefficient                        |       |                                                 |                      | 0.5                  |                   |                         | 0.5                  |                   | ppmFS/<br>°C         |
| Gain Temperature Coefficient                              |       |                                                 |                      | 10                   |                   | , 1                     | 10                   | ,                 | ppmFS/               |
| Common Mode Rejection                                     | 5, 6  |                                                 | 80                   |                      |                   | 80                      |                      |                   | dB                   |
| Analog Input Source Resistance                            | 4     |                                                 |                      |                      | 2                 |                         |                      | 2 .               | kΩ                   |
| Analog Input Range                                        | 4     | V <sub>IN</sub> + Referred to V <sub>IN</sub> - | -V <sub>REF</sub>    |                      | +V <sub>REF</sub> | -V <sub>REF</sub>       |                      | +V <sub>REF</sub> | V                    |
| Analog Input Leakage Current                              | 4     |                                                 |                      |                      | 100               |                         |                      | 100               | nA                   |
| Voltage Reference Input Source Impedance                  | 4     |                                                 |                      |                      | 0.5               |                         |                      | 0.5               | kΩ                   |
| Reference Input Leakage Current                           | 4     |                                                 |                      |                      | 100               |                         |                      | 100               | nA                   |
| Digital and DC Characteristics                            |       |                                                 |                      |                      |                   |                         |                      |                   |                      |
| Power Supply Current ICC, VCC ISS, VSS                    | 4     |                                                 |                      | 30<br>18             | 50<br>30          |                         | 30<br>18             | 50<br>30          | mA<br>mA             |
| Power Supply Rejection V <sub>CC</sub>                    | 7     | DC<br>DC to 25kHz<br>DC<br>DC to 25kHz          |                      | 80<br>50<br>80<br>50 |                   |                         | 80<br>50<br>80<br>50 |                   | dB<br>dB<br>dB<br>dB |
| V <sub>II.CLK</sub> , Clock Input Low Voltage             | 4     | DC to 25kHz                                     |                      | 30                   | 0.8               |                         | 30                   | 0.8               | V                    |
| V <sub>IHCLK</sub> , Clock Input High Voltage             | 4     |                                                 | 3.5                  | -                    | V <sub>CC</sub>   | 3.5                     |                      | V <sub>CC</sub>   | V                    |
| I <sub>L1</sub> , Input Leakage Current (CCLK)            | 4     | $DGND \le V_{IN} \le V_{CC}$                    | 3.3                  |                      | ±200              | 5.5                     |                      | ±200              | μA                   |
| V <sub>II</sub> , Input Low Voltage                       | 4     | DOING = VIN = VCC                               | - 1                  | 1.5                  | 0.8               |                         |                      | 0.8               | V                    |
| V <sub>IH</sub> , Input High Voltage                      | 4     |                                                 | 2.0                  |                      | V <sub>CC</sub>   | 2.0                     |                      | V <sub>CC</sub>   | V                    |
| V <sub>OL</sub> Output Low Voltage                        | 4     | I <sub>OL</sub> = 2.0mA                         |                      |                      | 0.45              |                         |                      | 0.45              | V                    |
| V <sub>OH</sub> , Output High Voltage                     | 4     | $I_{OH} = -400\mu A$                            | 2.4                  |                      |                   | 2.4                     |                      |                   | V                    |
| I <sub>L</sub> Input Leakage Current (except CLK)         | 4     | $ DGND  \leq V_{IN} \leq V_{CC}$                |                      |                      | ±10               |                         |                      | ±10               | μΑ                   |
| I <sub>HI-Z</sub> , Output Leakage Current                | 4     | $\overline{CS} \ge V_{IH}$                      |                      |                      | ±10               |                         |                      | ±10               | μΑ                   |
| C <sub>I</sub> , Input Capacitance (all digital inputs)   | 5     |                                                 |                      | 10                   |                   | . :                     | 10                   | 1                 | pF                   |
| C <sub>O</sub> , Output Capacitance (all digital outputs) | 5     |                                                 |                      | 10                   |                   |                         | 10                   | 7.1<br>2.2        | pF                   |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL                 | PARAMETER                         | NOTES | CONDITIONS                         | MIN    | TYP<br>(Note 3) | MAX | UNITS |     |
|------------------------|-----------------------------------|-------|------------------------------------|--------|-----------------|-----|-------|-----|
| AC Electrica           | Characteristics (Note 8)          |       |                                    |        |                 |     |       |     |
| t <sub>C</sub>         | Conversion Time                   | 4, 9  | f <sub>CCLK</sub> = 5MHz (CCLKMODE | = "0") | 45.6            |     |       | μs  |
| f <sub>CCLK0</sub>     | Clock Frequency                   | 5, 9  | Crystal (CCLKMODE = "0")           |        | .3              |     | 5     | MHz |
|                        |                                   |       | Driven (CCLKMODE = "0")            |        | .1              |     | 5     | MHz |
| f <sub>CCLK0</sub>     | Clock Width                       | 5, 9  | Driven (CCLKMODE = "0")            | High   | 50              |     |       | ns  |
|                        |                                   |       |                                    | Low    | 50              |     |       | ns  |
| f <sub>CCLK1</sub>     | Clock Frequency                   | 5     | Driven (CCLKMODE = "1")            |        | .05             |     | 2.5   | MHz |
| f <sub>CCLK1</sub>     | Clock Width                       | 5     | Driven (CCLKMODE = "1")            | High   | 150             |     |       | ns  |
|                        |                                   |       |                                    | Low    | 150             |     |       | ns  |
| t <sub>SCLK</sub> , DO | Serial Clock Low to DO Valid/Hold | 4     |                                    |        |                 |     | 190   | ns  |

- Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.
- Note 2: 0°C to +70°C and -40°C to +85°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.
- Note 3: Typicals are parametric norm at 25°C.
- Note 4: Parameter guaranteed and 100% production tested.
- Note 5: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.
- Note 6: Common mode rejection is the ratio of the change in zero error to the change in common mode input range.
- Note 7: Power supply rejection is the ratio of the change in zero error to the change in power supply voltage.
- Note 8: All parameters measured from 0.8V to 2.0V,  $C_1 = 50 \text{pF}$ .
- Note 9: Maximum frequency is  $1/t_{CLK1}$  (high) +  $t_{CLK1}$  (low) + rise + fall times, which must be  $\leq 2.5$  MHz.



Serial Clock to Data Out Delay



Figure 1. High Impedance Test Circuits and Waveforms

# 1.0 FUNCTIONAL DESCRIPTION

#### 1.1 ALGORITHMIC A/D CONVERTER

Micro Linear's algorithmic converter uses a successive approximation technique. Most of today's successive approximation converters use a DAC to feedback the approximated signal, however this technique requires more circuitry than algorithmic converters. In addition the values of all of the resistors or capacitors in the DAC must be matched to within the accuracy of the converter. This is difficult beyond 10 bits unless trimming is used. An algorithmic converter uses less circuitry and is more easily trimmed. Micro Linear's algorithmic converter is implemented using a 2x amplifier, a sample/hold amplifier and a comparator as shown in Figure 2.

The input sample is first multiplied by two then compared to the reference voltage. If the 2x input voltage is greater than the reference, the MSB is a 1 and the reference voltage is subtracted from the 2x input voltage. The remainder is stored in the sample and hold. If the 2x input voltage is less than the

reference, the MSB is a 0 and the 2x input voltage is stored in the sample and hold. This process repeats again, however now the sample and hold voltage is multiplied by 2.

The algorithm involves multiplication by 2, comparison, and possibly subtraction. Referring to Figure 2, the algorithm for the circuit can be described as follows:

$$\begin{array}{lll} \text{Step 1} & \text{If } (2 \times V_{\text{IN}}) - V_{\text{REF}} \geq 0 \\ & \text{then } MSB = 1 \\ & (2 \times V_{\text{IN}}) - V_{\text{REF}} \rightarrow S/H \\ & \text{else } MSB = 0 \\ & (2 \times V_{\text{IN}}) \rightarrow S/H \\ \\ \text{Step 2} & \text{If } (2 \times S/H) - V_{\text{REF}} \geq 0 \\ & \text{then next bit = 1} \\ & (2 \times S/H) - V_{\text{REF}} \rightarrow S/H \\ & \text{else } \text{next bit = 0} \\ & (2 \times S/H) \rightarrow S/H \\ \end{array}$$

Step 3 Repeat Step 2 until conversion complete.



Figure 2. Self Calibrating A/D Converter



Since the A/D converter handles bipolar inputs, negative inputs are handled slightly differently using the same principle.

#### 1.1.1 Self Calibration

In order to maintain integral and differential linearity in an algorithmic converter, two critical parameters need to be controlled, loop offsets and the gain of the loop. Loop offsets are automatically nulled before each conversion using auto-zeroing circuitry on both the sampling amplifier and the 2x amplifier. The gain of the loop is adjusted using self calibration.

Self calibrating the algorithmic converter, once the offsets have been nulled, is performed by measuring the 2x gain of the loop and adjusting it. The gain can be measured by converting the reference voltage at the input as well as the reference (V<sub>REF</sub>/V<sub>REF</sub>), and examining the output code. Converting V<sub>REF</sub> should yield plus full scale, since V<sub>REF</sub>/V<sub>REF</sub> should equal 1. If the gain of the loop is slightly less than 2, the resulting LSB of the conversion will be "0". If the magnitude bits of the resulting conversion are all "1s", the gain may be too great, therefore the gain is reduced to the point where the threshold of the LSB is reached.

Adjustment of the 2x gain is done with the binary weighted trim capacitor arrays connected to each of the 2C input capacitors. A small value of capacitance is either added to or subtracted from the 2C input caps until the gain of the loop is within 13-bit accuracy.

The self calibration and trimming is performed in the factory at wafer sort. This procedure is not available as a finished product.

#### 1.1.2 Conversion Times

The following table lists the conversion times which include the sample and hold acquisition time.

| OPERATION MODE | INTERNAL CLOCKS* |
|----------------|------------------|
| FREERUN        | 113              |

#### 1.1.3 Sample and Hold Timing

Figure 3 shows the internal timing for the sample and hold circuitry. The relationship between the start of conversion and the input channel going into sample mode is fixed at 6 internal clocks.\* Six internal clocks after the start of conversion the sample and hold is switched into the sample mode, placing two 9pF capacitors in parallel with the input pins; one on  $V_{\rm IN}^{+}$ 

and one on  $V_{IN^-}$ . The sample switch is kept in the sample mode for 8 internal clocks (3.2 $\mu$ s at a 5MHz external clock), then placed in the hold mode. During the next 2 internal clocks the charge on the sample and hold is transferred into the A/D, after which the  $V_{REF}$  pin is sampled for 8 internal clocks.

\* For a description of internal clocks see Clock section.

#### 1.2 ANALOG INPUTS

## 1.2.1 Differential Inputs and Common Mode Rejection

The differential inputs of the ML2223 eliminate the effects of common mode input noise (60Hz for example), as  $V_{\rm IN}^+$  and  $V_{\rm IN}^-$  are sampled at the same time.

#### 1.2.2 Noise

The leads to the analog inputs should be kept as short as possible to minimize output noise. Noise as well as digital clocks can couple into the inputs and cause errors. Input filters can be used to reduce the effects of these sources.

#### 1.2.3 Power Supply Decoupling

Low inductance tantalum capacitors of  $1\mu F$  or greater and  $0.01\mu F$  disc ceramic capacitors are recommended for bypassing  $V_{CC}$  as well as  $V_{SS}$  to AGND. These capacitors should be placed close to the  $V_{CC}$  and  $V_{SS}$  pins.

#### 1.3 CONVERTER CLOCK

The CCLK input can be driven with an external clock or a crystal referenced to DGND. The crystal must be parallel resonant with minimum capacitive loading. (i.e., no bypass caps should be used and leads should be kept short)

If driven with external clock and if the CLKMODE pin is tied to  $V_{CC}$ , the frequency must be between 50KHz to 2.5MHz with the requirement that clock LOW ( $t_{CCLKL}$ ) and clock HIGH ( $t_{CCLKH}$ ) durations must be more than 150ns. If the CCLKMODE pin is tied to ground then the frequency can be from 100KHz to 5.0MHz.

For crystal operation with the divide by two flip flop bypassed, and there is a 40 to 60% variation in duty cycle of the oscillator, the maximum crystal frequency is 2.5MHz to insure that the minimum clock high and low times are greater than 150 nsec.



Figure 3. Sample and Hold Timing

#### 1.4 RESET

The  $\overline{\text{RESET}}$  pin has an internal 100K pullup resistor. Power supplies must be stable to within a  $\pm 5\%$  tolerance before the reset condition is removed.

The active low hardware reset can be performed by a capacitor value (usually  $>6\mu$ F) tied to the RESET pin or by driving it with the system reset signal.

#### 1.5 SCLK

The SCLK is used to clock out the data to the transmission line via the D<sub>OUT</sub> pin. The SCLK can be supplied either externally or internally through the use of the INSCLK pin. Maximum SCLK frequency is 625kHz.

In applications where the internal SCLK is used, the SCLK is generated by dividing the internal clock by 128. For example, when 2.4576MHz crystal is used to generate CCLK, this will result in a 19.2Kbps data transmission rate (CLKMODE = 1). In the case where CLKMODE = 0, then the transmission rate will be 9.6Kbps.

#### 1.6 CONVERTER OPERATION

There are two basic types of operation. By programming the CURR pin to "1," the device will be operating in the "Previous Data Mode" and when CURR pin = "0," the device is in the "Current Data Mode."

The ML2223 performs continuous conversion. The conversion takes 110 clock periods and an additional 13 clock periods are required for the device to shift out the data. In the Current Data Mode, the data are transmitted after the conversion is completed. 24-bit time of the SCLK (transmit clock) is required to transmit the full data frame and an additional 8-bit time of idle is needed before the next conversion begins. A total of 32-bit time delay of the SCLK is therefore needed between conversions (see Figure 4).

In the Previous Data Mode, the data is transmitted at the start of the conversion (see Figure 5).

#### 1.7 DATA FORMAT

The converter data is output in two data byte frame. Each frame has one start bit and two stop bits and each data byte consists of 8 bits of data and one parity bit. The data is transmitted LSB first (see Figure 6).

The first data byte transmitted is the least significant byte with even parity bit and the second byte is the most significant byte with odd parity. Thus, the UART can identify the lower byte or the upper byte by observing the parity error flag in accordance to the parity check it has set-up.



Figure 4. Current Data Mode.



Figure 5. Previous Data Mode.





Figure 6. Data Format.

# **APPLICATIONS**



Figure 7. Remote Monitor System.

# **ORDERING INFORMATION**

| PART NUMBER            | LINEARITY<br>ERROR | TOTAL<br>UNADJUSTED ERROR | TEMPERATURE<br>RANGE           | PACKAGE                                |
|------------------------|--------------------|---------------------------|--------------------------------|----------------------------------------|
| ML2223BCP<br>ML2223BIJ | ±3/4 LSB           | ±1½                       | 0°C to +70°C<br>-40°C to +85°C | MOLDED DIP (P16)<br>HERMETIC DIP (I16) |
| ML2223CCP<br>ML2223CIJ | ±1 LSB             | ±21/2                     | 0°C to +70°C<br>−40°C to +85°C | MOLDED DIP (P16)<br>HERMETIC DIP (J16) |



# **ML2230**

# $\mu$ P Compatible 12-Bit Plus Sign A/D Converter with Sample and Hold

# GENERAL DESCRIPTION

The ML2230 is a member of Micro Linear's 12-bit plus sign CMOS A/D converter family utilizing a self calibrating algorithmic technique. The sample-and-hold, incorporated on the ML2230, has a differential input for noise immunity and power supply rejection. All errors of the sample-and-hold are accounted for in the analog-to-digital converter's accuracy specification.

The ML2230B has a maximum non-linearity error over temperature of 0.018% of full-scale, and the ML2230C and ML2230D have a maximum non-linearity error over temperature of 0.024% of full scale.

Designed to interface to an 8-bit microprocessor bus without additional components, the ML2230 outputs the 13-bit data result in two 8-bit bytes. Data format is 2's complement. All digital signals are fully TTL and CMOS compatible.

For interfacing to a 16-bit microprocessor bus the ML2233 provides a 13-bit data result.

# **FEATURES**

Resolution

12-bits + sign

Conversion time (including S/H acquisition)

 $31.5\mu s max$ 

Sample and hold acquisition

n 2.3 $\mu$ s max  $\pm 34$ LSB and  $\pm 1$ LSB max

Non-linearity errorLow harmonic distortion

0.01%

No missing codes

- Self calibrating—maintains accuracy over time and temperature
- Inputs withstand |7V| beyond supplies
- Data transfer options—interrupt, DMA, or polling
- Outputs data in two 8-bit bytes
- Standard 24-pin DIP

# **BLOCK DIAGRAM**

#### DVCC DGND -O D1 -O D2 12-BIT + SIGN A/D DATA O D3 I/O LATCH AND SAMPLE AND HOLD FUNCTION -O D4 -O D5 -O D6 O D7 μP CONTROL 4-O A1 **←**o <del>C</del>S AND → O WR -O RD O DAV O CIK AVCC Vss AGND

# PIN CONNECTIONS



# **PIN DESCRIPTION**

| DIP | PCC  | NAME             | FUNCTION                                                                                                 | DIP | PCC    | NAME      | FUNCTION                                                                                     |
|-----|------|------------------|----------------------------------------------------------------------------------------------------------|-----|--------|-----------|----------------------------------------------------------------------------------------------|
| 1   | 1    | AGND             | Analog ground.                                                                                           | 13  | 16     | D4        | Bidirectional data bit.                                                                      |
| 2   | 2    | $V_{IN}$ +       | Positive differential analog input;                                                                      | 14  | 17     | D5        | Bidirectional data bit.                                                                      |
|     |      |                  | $range = V_{SS} \le V_{IN} + \le AV_{CC},$                                                               | 15  | 18, 19 | DGND      | Digital ground.                                                                              |
|     |      |                  | $ (V_{IN}+)-(V_{IN}-)  \le V_{REF}.$                                                                     | 16  | 20     | D6        | Bidirectional data bit.                                                                      |
| 3   | 3    | $V_{IN}$ –       | Negative differential analog input;                                                                      | 17  | 21     | D7        | Bidirectional data bit.                                                                      |
|     |      |                  | range = $V_{SS} \le V_{IN} - \le AV_{CC}$ ,<br>$ (V_{IN} +) - (V_{IN} -)  \le V_{REF}$ .                 | 18  | 22     | A1        | Address for the microprocessor interface to access any one of the                            |
| 4   | 4    | $V_{REF}$        | Voltage reference input; refer-                                                                          |     |        |           | four registers.                                                                              |
| 5   | 5    | $V_{SS}$         | enced to analog ground.<br>Negative power supply; decouple<br>to AGND.                                   | 19  | 23     | A0        | Address for the microprocessor interface to access any one of the four registers.            |
| 6   | 8    | DAV              | Data available; indicates a conversion has completed and data is                                         | 20  | 24     | CS        | Chip select; enables writing to or reading from.                                             |
| -   | 0    | CVALC            | available or calibration completed.                                                                      | 21  | 25     | RD        | Read; enables ML2230 to drive data bus.                                                      |
| 7   | 9    | SYNC             | In the slave mode, SYNC is a posi-<br>tive edge triggered input used to<br>start a conversion. In master | 22  | 26     | WR        | Write; allows writing into the registers.                                                    |
|     |      |                  | mode, SYNC is an output and indicates a conversion has occurred.                                         | 23  | 27     | CLK       | Clock input. Drive with an external clock or crystal referenced to DGND. The crystal must be |
| 8   | 10   | D0               | Bidirectional data bit.                                                                                  |     |        |           | parallel resonant with minimum capacitive loading. (i.e., no                                 |
| 9   | . 11 | D1               | Bidirectional data bit.                                                                                  |     |        |           | bypass caps should be used and                                                               |
| 10  | 13   | D2               | Bidirectional data bit.                                                                                  |     |        |           | leads should be kept short.)                                                                 |
| 11  | 14   | D3               | Bidirectional data bit.                                                                                  | 24  | 28     | $AV_{CC}$ | Positive analog power supply. De-                                                            |
| 12  | 15   | DV <sub>CC</sub> | Digital power supply. Tie to AV <sub>CC</sub> from same power supply.                                    |     |        |           | couple to AGND. Tie to DV <sub>CC</sub> from same power supply.                              |

# **ABSOLUTE MAXIMUM RATINGS**

(Note 1)

| Supply Voltages (AV <sub>CC</sub> and DV <sub>CC</sub> ) 6.0V |
|---------------------------------------------------------------|
| Negative Supply Voltage $(V_{SS})$ 6.0V                       |
| Voltage at Analog                                             |
| Inputs $V_{SS}$ – 7V to AV <sub>CC</sub> + 7V                 |
| Voltage at $V_{REF}$ $V_{SS}$ – 7V to $AV_{CC}$ + 7V          |
| Input Current per Digital Pin ± 10mA                          |
| Input Current at Analog Inputs ± 20mA                         |
| Storage Temperature Range65°C to +150°C                       |
| Package Dissipation @ 25°C875mW                               |
| Lead Temperature soldering,                                   |
| Dual-In-Line Package (Ceramic) 300°C                          |

# **OPERATING CONDITIONS** (Note 2)

| Temperature Range                                       | 0°C to 70°C                |
|---------------------------------------------------------|----------------------------|
| Supply Voltage (AV <sub>CC</sub> and DV <sub>CC</sub> ) | $4.5V_{DC}$ to $6.0V_{DC}$ |
| Negative Supply Voltage (V <sub>SS</sub> ) –            |                            |
| Reference Voltage (Vpff)                                |                            |

**ELECTRICAL CHARACTERISTICS**The following specifications apply for  $V_{CC}$  = +5V  $\pm$  5%,  $V_{SS}$  = -5V  $\pm$  5%,  $V_{REF}$  = +4.75V,  $V_{IN}$ - = AGND,  $V_{IN}$ + = -4.75V to +4.75V,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$  unless otherwise specified.

| PARAMETER                                                                                                                                   | NOTES  | CONDITIONS                                                                                   | MIN               | TYP<br>(Note 3)      | MAX               | UNITS                |
|---------------------------------------------------------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------|-------------------|----------------------|-------------------|----------------------|
| Converter Characteristics                                                                                                                   |        |                                                                                              |                   |                      |                   |                      |
| Linearity Error<br>ML2230BXX<br>ML2230CXX<br>ML2230DXX                                                                                      | 4      | $f_{CCLK}$ = 0.1 $\leq$ 7MHz<br>$f_{CCLK}$ = 0.1 $\leq$ 7MHz<br>$f_{CCLK}$ = 0.1 $\leq$ 5MHz |                   |                      | ±¾<br>±1<br>±1    | LSB<br>LSB<br>LSB    |
| Unadjusted Zero Error<br>ML2230BXX<br>ML2230CXX<br>ML2230DXX                                                                                | 4      |                                                                                              |                   |                      | ±3/4<br>±2<br>±2  | LSB<br>LSB<br>LSB    |
| Unadjusted Positive and Negative Full Scale Error                                                                                           | 5      |                                                                                              |                   |                      | ±4                | LSB                  |
| Zero Error Temperature Coefficient                                                                                                          |        | ·                                                                                            |                   | 0.5                  |                   | ppm/°C               |
| Gain Temperature Coefficient                                                                                                                |        |                                                                                              |                   | 10                   |                   | ppm/°C               |
| Common-Mode Rejection                                                                                                                       | 5, 6   |                                                                                              | 80                |                      |                   | dB                   |
| Analog Input Source Resistance                                                                                                              | 5      |                                                                                              |                   | :                    | 2                 | kΩ                   |
| Analog Input Range                                                                                                                          | 4      | V <sub>IN</sub> + Refer to V <sub>IN</sub> -                                                 | -V <sub>REF</sub> |                      | +V <sub>REF</sub> | · V                  |
| Analog Input Leakage Current                                                                                                                | 4      |                                                                                              |                   |                      | 100               | nA                   |
| Voltage Reference Input<br>Source Impedance                                                                                                 | 5      |                                                                                              |                   |                      | 0.5               | kΩ                   |
| Reference Input Leakage Current                                                                                                             | 4      |                                                                                              |                   |                      | 100               | nA                   |
| Digital and DC Characteristics                                                                                                              | .*     |                                                                                              | *                 |                      |                   | ,,                   |
| Power Supply Current Al <sub>CC</sub> , Analog V <sub>CC</sub> Dl <sub>CC</sub> , Digital V <sub>CC</sub> I <sub>SS</sub> , V <sub>SS</sub> | 4      |                                                                                              |                   | 30<br>10<br>18       | 50<br>.30         | mA<br>μA<br>mA       |
| Power Supply Rejection<br>AV <sub>CC</sub><br>V <sub>SS</sub>                                                                               | 7      | DC<br>DC to 25kHz<br>DC<br>DC to 25kHz                                                       |                   | 80<br>50<br>80<br>50 |                   | dB<br>dB<br>dB<br>dB |
| V <sub>ILCLK</sub> , Clock Input Low Voltage                                                                                                | 4      |                                                                                              |                   |                      | 0.8               | V                    |
| V <sub>IHCLK</sub> , Clock Input High Voltage                                                                                               | 4      |                                                                                              | 3.5               |                      | $AV_{CC}$         | V                    |
| I <sub>L1</sub> , Input Leakage Current (CLK) 4                                                                                             | AGND ≤ | $V_{IN} \le AV_{CC}$                                                                         |                   | ±200                 | μΑ                |                      |
| V <sub>IL</sub> , Input Low Voltage                                                                                                         | 4      |                                                                                              |                   |                      | 0.8               | V                    |
| V <sub>IH</sub> , Input High Voltage                                                                                                        | 4      |                                                                                              | 2.0               |                      | DV <sub>CC</sub>  | V                    |
| V <sub>OL</sub> , Output Low Voltage                                                                                                        | 4      | I <sub>OL</sub> = 2.0mA                                                                      |                   |                      | 0.45              | ν                    |
| V <sub>OH</sub> , Output High Voltage                                                                                                       | 4      | $I_{OH} = -400 \mu A$                                                                        | 2.4               |                      |                   | V                    |
| I <sub>L</sub> , Input Leakage Current (except CLK)                                                                                         | 4      | $AGND \le V_{IN} \le AV_{CC}$                                                                |                   | 1                    | ±10               | μΑ                   |
| I <sub>HI-Z</sub> , Output Leakage Current (D0-D7)                                                                                          | 4      | RD = CS = V <sub>IH</sub>                                                                    |                   |                      | ±10               | μΑ                   |
| C <sub>I</sub> , Input Capacitance (all digital inputs)                                                                                     |        |                                                                                              | **                | 10                   |                   | pF                   |
| C <sub>O</sub> , Output Capacitance<br>(outputs D0 to D7, and DAV)                                                                          |        |                                                                                              |                   | 10                   |                   | pF                   |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| SYMBOL                                 | DL PARAMETER                          |       | CONDIT                                | TIONS                                    | MIN          | TYP<br>(Note 3) | MAX        | UNITS                                      |
|----------------------------------------|---------------------------------------|-------|---------------------------------------|------------------------------------------|--------------|-----------------|------------|--------------------------------------------|
| AC Electrical Characteristics (Note 8) |                                       |       |                                       |                                          |              |                 |            |                                            |
| t <sub>C</sub>                         | Conversion Time                       | 4, 9  | CLK Mode = 0                          | $f_{CLK} = 7.0MHz$<br>$f_{CLK} = 5.0MHz$ | 31.5<br>44.0 |                 |            | μs<br>μs                                   |
|                                        | Sample and Hold Acquisition           | 4, 9  | CLK Mode = 0                          | $f_{CLK} = 7.0MHz$<br>$f_{CLK} = 5.0MHz$ |              |                 | 2.3<br>3.2 | μs<br>μs                                   |
| f <sub>CLK0</sub>                      | Clock Frequency                       | 5, 9  | Crystal (CLK Mode<br>Driven (CLK = Mo |                                          | 3<br>1       |                 | 7 7        | MHz<br>MHz                                 |
| t <sub>CLK0</sub>                      | Clock Width                           | 5, 9  | Driven<br>(CLK Mode = 0)              | High<br>Low                              | 50<br>50     |                 |            | ns<br>ns                                   |
| f <sub>CLK1</sub>                      | Clock Frequency                       | 5, 10 | Driven (CLK Mode                      | : = 1)                                   | 0.5          |                 | (Note 11)  | MHz                                        |
| t <sub>CLK1</sub>                      | Clock Width                           | 5, 10 | Driven<br>(CLK Mode = 1)              | High<br>Low                              | 125<br>125   |                 |            | ns<br>ns                                   |
| t <sub>AD</sub>                        | Address Stable to Valid Data          | 4     |                                       |                                          | 150          |                 |            | ns                                         |
| t <sub>AR</sub>                        | Address Stable Before Read            | 4     |                                       |                                          | 0            |                 |            | ns                                         |
| t <sub>RA</sub>                        | Address Hold After Read               | 4     |                                       |                                          | 0            |                 |            | ns                                         |
| t <sub>RR</sub>                        | Read Pulse Width                      | 5     |                                       |                                          | 150          |                 |            | ns                                         |
| t <sub>RD</sub>                        | Read Access                           | 4     |                                       |                                          |              |                 | 150        | ns                                         |
| t <sub>1Z</sub> , t <sub>0Z</sub>      | Data Read to Hi-Z                     | 4     |                                       |                                          | 0            |                 | 50         | ns                                         |
| t <sub>RV</sub>                        | Recovery Between Two Reads or Writes  | 5     |                                       |                                          | 250          |                 |            | ns                                         |
| t <sub>RDCK</sub>                      | Read to Clock Setup Time              | 5, 12 |                                       |                                          | 40           |                 |            | ns                                         |
| t <sub>AW</sub>                        | Address Stable Before Write           | 4     |                                       |                                          | 0            |                 |            | ns                                         |
| t <sub>WA</sub>                        | Address Hold After Write              | 4     |                                       |                                          | 0            |                 |            | ns                                         |
| t <sub>WW</sub>                        | Write Pulse Width                     | 4     |                                       |                                          | 150          |                 |            | ns                                         |
| t <sub>DW</sub>                        | Data Setup Before Write Trailing Edge | 4     |                                       |                                          | 100          |                 |            | ns                                         |
| t <sub>WD</sub>                        | Data Hold After Write Trailing Edge   | 4     |                                       |                                          | 0            |                 |            | ns                                         |
| t <sub>WRCK</sub>                      | Write to Clock Setup Time             | 5, 12 |                                       |                                          | 40           |                 |            | ns                                         |
| t <sub>CKDAV</sub>                     | Clock to DAV Assert                   | 4, 13 | $C_L = 50pF$                          |                                          |              | 120             | 220        | ns                                         |
| t <sub>SYNCCK</sub>                    | SYNC Input to Clock Setup             | 5, 12 |                                       |                                          | 40           |                 |            | ns                                         |
| t <sub>SYNCN</sub>                     | SYNC Input Width                      | 5     | (CLK Mode = 0)<br>(CLK Mode = 1)      |                                          | 6 3          |                 |            | 1/f <sub>CLK0</sub><br>1/f <sub>CLK1</sub> |
| t <sub>CKSYNC</sub>                    | External Clock to SYNC Output Delay   | 5, 13 | $C_L = 50pF$                          |                                          |              | 150             | 200        | ns                                         |
| t <sub>SYNCO</sub>                     | SYNC Output Pulse Width               | 5, 13 | (CLK Mode = 0)<br>(CLK Mode = 1)      |                                          |              |                 | 8<br>4     | 1/f <sub>CLK0</sub><br>1/f <sub>CLK1</sub> |
| t <sub>WRDAV</sub>                     | Write Reg2 to DAV Rising Edge         | 4, 14 | $C_L = 50pF$                          |                                          |              |                 | 170        | ns                                         |
| t <sub>RDDAV</sub>                     | Read Reg0 to DAV Rising Edge          | 4, 15 | $C_L = 50pF$                          |                                          |              |                 | 170        | ns                                         |
| t <sub>r</sub> , t <sub>f</sub>        | Rise and Fall                         |       | All Inputs                            |                                          |              |                 | 25         | ns                                         |

- Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

  Note 2: Devices are 100% tested with temperature limits guaranteed by 100% testing, sampling or by correlation with worst-case test conditions.

  Note 3: Typicals are parameter corm at 25°C.

  Note 4: Parameter guaranteed and 100% production tested.

  Note 5: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.

  Note 6: Common mode rejection is the ratio of the change in zero error to the change in common mode input range.

  Note 7: Power supply rejection is the ratio of the change in zero error to the change in power supply voltage.

  Note 8: All parameters measured from 0.8V to 2.0V, C<sub>L</sub> = 100pF.

  Note 9: CK1X bit in control register = 0.

  Note 10: Maximum frequency is 1/Crx (high) + toxa (low) + rise + fall times and ≤ 3.5MHz.

- Note 11: Maximum frequency is  $1/t_{CLK1}$  (low) + rise + fall times and  $\leq 3.5$ MHz.

  Note 12: Setup time required for synchronous start of conversion.

  Note 13: In CLK mode = 0 (CK1X bit in control register = 0) start of conversion will occur at specified time; or time plus one  $f_{CLK0}$  period (see Figure 5).

  Note 14: Writing a control register bit 0 with a one will acknowledge the DAV condition and de-assert DAV output.

  Note 15: In start mode = 1, a read from location "0" will start the next conversion and de-assert the DAV output.

# **TIMING DIAGRAMS**



Figure 1. Read Cycle



Figure 2. Write Cycle



DAV IS SET AND CLEARED BY INTERNAL CIRCUITRY.
NOTE: DMA BIT IN THE CONTROL REGISTER MUST BE SET FOR THIS OPERATION.

Figure 3. Data Available

CLK, MODE = 0

SYNC OUT

tcksync

tsynco

Figure 4. SYNC Output

# TIMING DIAGRAMS (Continued)



- 1. CLK IS THE CLOCK DRIVEN AT THE CLOCK PIN.
- 2. IN CLK MODE 1, WILL ALWAYS OCCUR AT TO IF SETUP TIMES ARE MET.
- 3. IN CLOCK MODE 0, WILL OCCUR EITHER AT TO OR T1 IF SETUP TIMES ARE MET.

Figure 5. Start of Conversion (Start Mode 0,1,3)

# **BLOCK DIAGRAM**



Figure 6. Block Schematic Diagram

# **FUNCTIONAL DESCRIPTION**

# ALGORITHMIC A/D CONVERTER

Micro Linear's algorithmic converter uses a successive approximation technique. Most of today's successive approximation converters use a DAC to feedback the approximated signal, however this technique requires more circuitry than algorithmic converters. In addition the values of all of the resistors or capacitors in the DAC must be matched to within the accuracy of the converter. This is difficult to do in silicon beyond 10 bits unless trimming is used. An algorithmic converter uses less circuitry and is more easily trimmed. Micro Linear's algorithmic converter is implemented using a 2x amplifier, a sample/hold amp, and a comparator as shown in Figure 7.

The input sample is first multiplied by two then compared to the reference voltage. If the 2x input voltage is greater than the reference, the MSB is a 1 and the reference voltage is subtracted from the 2x input voltage. The remainder is stored in the sample and hold. If the 2x input voltage is less than the reference, the MSB is a 0 and the 2x input voltage is stored in the sample and hold. This process repeats again, however now the sample and hold voltage is multiplied by 2.

The algorithm involves multiplication by 2, comparison, and possibly subtraction. Referring to Figure 6, the algorithm for the circuit can be described as follows:

$$\begin{array}{ll} \text{Step 1} & \text{If } (2 \times V_{\text{IN}}) - V_{\text{REF}} \geq 0 \\ & \text{then MSB} = 1 \\ & (2 \times V_{\text{IN}}) - V_{\text{REF}} \rightarrow \text{S/H} \\ & \text{else MSB} = 0 \\ & (2 \times V_{\text{IN}}) \rightarrow \text{S/H} \\ \\ \text{Step 2} & \text{If } (2 \times \text{S/H}) - V_{\text{REF}} \geq 0 \end{array}$$

Step 2 If 
$$(2 \times S/H) - V_{REF} \ge 0$$
  
then next bit = 1  
 $(2 \times S/H) - V_{REF} \rightarrow S/H$   
else next bit = 0  
 $(2 \times S/H) \rightarrow S/H$ 

Step 3 Repeat Step 2 until conversion complete.

Since the A/D converter handles bipolar inputs, negative inputs are handled slightly differently using the same principle.



Figure 7. Self Calibrating A/D Converter

## SELF CALIBRATION

In order to maintain integral and differential linearity to the 1/2 LSB level in an algorithmic converter, two critical parameters need to be controlled, loop offsets and the gain of the loop. Loop offsets are automatically nulled before each conversion using auto-zeroing circuitry on both the sampling amp and the 2x amp. The gain of the loop is adjusted using self calibration.

Self calibrating the algorithmic converter, once the offsets have been nulled, is performed by measuring the 2x gain of the loop and adjusting it. The gain can be measured by converting the reference voltage as the input as well as the reference (V\_{REF}/V\_{REF}), and examining the output code. Converting V\_{REF} should yield plus full scale, since V\_{REF}/V\_{REF} should equal 1. If the gain of the loop is slightly less than 2, the resulting LSB of the conversion will be "0". If the magnitude bits of the resulting conversion are all "1s", the gain may be too great, therefore the gain is reduced to the point where the threshold of the LSB is reached.

Adjustment of the 2x gain is done with the binary weighted trim capacitor arrays connected to each of the 2C input capacitors. A small value of capacitance is either added to or subtracted from the 2C input caps until the gain of the loop is within 13 bit accuracy of 2.

#### CONVERSION TIMES

The following table lists the conversion times which include the sample and hold acquisition time. For a CALRD and CALWR no A/D conversion actually takes place.

| OPERATION  | # OF INTERNAL CLOCKS* |
|------------|-----------------------|
| 8 bit A/D  | 80                    |
| 13 bit A/D | 110                   |
| CALWR      | 52                    |
| CALRD      | 80                    |

#### SAMPLE AND HOLD TIMING

Figure 8 shows the internal timing for the sample and hold circuitry. The relationship between the "Start of Conversion" and the input channel going into sample mode is fixed at 6 internal clocks\*, regardless of the Start Mode. Six internal clocks after the Start of Conversion the Sample and Hold is switched into the sample mode, placing two 9pF capacitors in parallel with the inputs pins; one on  $V_{\rm IN}$  + and one on  $V_{\rm IN}$  – . The sample switch is kept in the sample mode for 8 internal clocks (2.3 $\mu$ s at a 7MHz external clock), then placed in the hold mode. During the next 2 internal clocks the charge on the sample and hold is transferred into the A/D, after which the  $V_{\rm REF}$  pin is sampled for 8 internal clocks.

Figure 8 also illustrates the timing of the SYNC pin in Master Mode during a conversion (M/S = 1 Control High Byte register) and Start Mode 0, 1, or 2. SYNC is activated one internal clock cycle after the Start of Conversion and lasts for four internal clocks.

#### ANALOG INPUTS

# DIFFERENTIAL INPUTS AND COMMON MODE REJECTION

The differential inputs of the ML2230 eliminate the effects of common mode input noise (60Hz for example), as  $V_{IN}$  + and  $V_{IN}$  - are sampled at the same time.

#### **NOISE**

The leads to the analog inputs should be kept as short as possible to minimize output noise. Noise as well as digital clocks can couple into the inputs and cause errors. Input filters can be used to reduce the effects of these sources.

# **POWER SUPPLY DECOUPLING**

Low inductance tantalum capacitors of  $1\mu F$  or greater and  $0.01\mu F$  disc ceramic capacitors are recommended for bypassing  $AV_{CC}$  as well as  $V_{SS}$  to AGND. These capacitors should be placed close to the  $AV_{CC}$  and  $V_{SS}$  pins.

# MICROPROCESSOR INTERFACE

There are four 8 bit directly addressable registers; two Data Buffer registers, and two Control registers. The data buffer registers provide the conversion results. The data registers are double buffered, allowing one result to be read while the next sample is being converted. The data registers also allow access to the algorithmic converter's calibration code. Normally the ML2230 is operated without ever accessing these registers. (Refer to Diagnositcs for more information). The two Control registers provide complete control and status information. The four registers are addressed by pins A0 and A1.



Figure 8. Sample and Hold Timing

<sup>\*</sup>For a description of internal clocks see Clock section.

All data is returned from the converter in sixteen bit two's complement format, right hand justified, with the sign bit extended across the most significant bits.

| Cycle | + Max | −Min | Zero |
|-------|-------|------|------|
| 13    | OFFF  | F000 | 0000 |
| 8     | 007F  | FF80 | 0000 |

#### REGISTER DESCRIPTION

#### Register 0—Data Buffer Low Byte:

Register 0 contains the low byte result of the latest conversion when read. Depending on the Start Mode selected, reading or writing to this register may start the next conversion.

#### Register 1—Data Buffer High Byte:

Register 1 contains the high byte result of the latest conversion when read.

## Register 2—CONTROL Register Low Byte:

**Bit 0** (DAV status when READ/DAVACK acknowledge when a ONE is written):

Reading DAV = 1 indicates that new data is available or a calibration is complete. If both data bytes have been read, DAV will be cleared automatically. This bit can be explicitly acknowledged by writing a ONE to it; writing a zero has no effect. The DAV output pin always reflects the DAV status bit.

**Bit 1** (BUSY status when READ/RESET when a ONE is written):

Reading BUSY = 1 indicates that a conversion or calibration is in progress. Writing a ONE will force a chip reset. Writing a zero has no effect.

#### **RESET Default Conditions:**

Both Control registers will automatically be cleared. Both Data Buffer registers will be unchanged. The Calibration register is not cleared after a reset, however the ADRDY bit is cleared. Since the DAV status bit is cleared, the DAVB output is inactivated (high). The SYNC pin is forced to be an input as a result of clearing the M/S bit in the Control High Byte register.

**Bit 2** (ADRDY status when READ/DOCAL request when a ONE is written):

Reading ADRDY = 0 indicates that the converter has not been calibrated since the last reset, and ADRDY = 1 indicates that it has been calibrated since the last reset. Writing a ONE will force the converter to do a calibration; writing a zero has no effect.

**Bit 3** (SC: Short cycle select): Selects 8 or 13 bit conversions.

SC = 0: 13-bit conversion (default) SC = 1: 8-bit conversion (short cycle)



Figure 9. Register Description

Note: For 8-bit conversions in non-DMA mode, only one byte needs to be read. This can be accomplished by setting L/H = 0, DMA = 0 and reading the Data Low Byte register. In DMA mode both bytes need to be read.

**Bits 4,5** (SMDE: Start Mode): Defines Start Conversion mode.

| Bits 5,4 |                                               |
|----------|-----------------------------------------------|
| 00       | Start Conversion upon writing to register 0   |
|          | (default)                                     |
| 01       | Start Conversion upon reading register 0 if   |
|          | L/H=0, or Start Conversion upon reading reg-  |
|          | ister 1 if $L/H = 1$ . In DMA mode both bytes |
|          | need to be read. The second byte read will    |
|          | Start Conversion.                             |
| 10       | Start Continuous Conversions upon writing to  |
|          | register 0.                                   |
| 11       | Start on external SYNC input going high (Re-  |

#### Bits 7.6 (reserved):

These bits are reserved by Micro Linear and must be written as zero.

quires Slave mode: M/S = 0)

Register 3 (Control Register High Byte):

Bits 2,1,0 (TMDE: test mode select bits)

These bits are used for diagnostic purposes only and normally not accessed during operation. The default value of TMDE is 000 which selects a normal A/D conversion. See Diagnostics for more information.

| <b>TMDE</b> | Description                           |
|-------------|---------------------------------------|
| 000         | Normal A/D Conversion                 |
| 001         | Reserved by Micro Linear (Do Not Use) |
| 010         | CALWR Operation                       |
| 011         | CALRD Operation                       |
| 100         | System Offset                         |
| 101         | Common-mode                           |
| 110         | Plus Full Scale                       |
| 111         | Minus Full Scale                      |
|             |                                       |

#### Bit 3 (M/S: Master/Slave bit):

Dictates whether the SYNC pin is an input or an output. Upon RESET, this bit is cleared.

M/S = 0: Slave Mode

SYNC is an input which is used to trigger a conversion if

SMDE = 11.

M/S = 1: Master Mode

SYNC is an output. At the beginning of every conversion, SYNC is high for 4 internal clocks.

Bit 4 (CK1X: clock select bit):

Selects whether the external clock will be divided by two or used directly as the internal clock. See Clock section for a detailed explanation.

CK1X = 0:

the external clock is divided by two and used as the internal clock. This is referred to as CLK Mode = 0. CK1X = 1:

the external clock input is used directly as the internal clock. This is referred to as CLK

Mode = 1.

Bit 5 (L/H: Low Byte/High Byte):

In non-DMA mode the L/H bit defines whether DAVB is deactivated by reading the Data Low Byte or Data High Byte. In DMA mode, the L/H bit defines the order in which the Low/High Data Bytes are presented to the data bus. DMA mode automatically deactivates DAVB after both bytes are read.

\*non-DMA mode: DMA=0

L/H = 0:

reading register 0 (Low Byte) will de-assert DAVB

L/H = 1:

reading register 1 (High Byte)

will de-assert DAVB

\*DMA mode: DMA = 1

L/H = 0:

the first read is the Data High Byte, and the second read is the Data Low Byte, then DAVB out-

put is de-asserted

L/H = 1:

the first read is the Data Low Byte, and the second read is the Data High Byte, then DAVB out-

put is de-asserted

Bit 6 (DMA: DMA mode bit):

This bit allows both high and low bytes from the 13 bit conversion to be read from one address; either Data Buffer Low Byte or Data Buffer High Byte registers.

DMA = 0:

The high byte of the conversion will always be read from the Data Buffer High Byte register and the low byte of the conversion will always be read from the Data Buffer Low Byte

Register.

 $DM\dot{A} = 1$ :

Both high and low bytes of the conversion can be read from either the Data Buffer High or Low Byte Registers. A DMA controller, microprocessor, or other I/O device can use a single I/O address to read both the low and high bytes of the conversion. The order in which the high and low data bytes are presented is defined by the L/H control bit.

Note: This feature is not restricted to DMA controllers. It is an I/O option which may be used by a DMA controller, microprocessor, or any other type of I/O device.

Bit 7 (Reserved by Micro Linear)

This bit is not used. When written use zero.

# GENERAL OPERATING INFORMATION CONVERSION-START PROTOCOL

There are four different ways to start a conversion. They are defined by SMDE bits 4 and 5 in the Control Low Byte Register.

#### SMDE Bits 5.4

- 00: A write to register 0 will start a conversion. During a conversion, if another write is issued to register 0, the "Start Conversion" command will be latched and another conversion will immediately follow the current one. To insure that the second write will be latched, it must occur at least 3 internal clocks after the first write. Only one additional write will be latched; multiple writes within a conversion will only yield one more conversion.
- 01: Reading the data from the previous conversion starts the next conversion. Start Conversion upon reading register 0 if L/H = 0, or Start Conversion upon reading register 1 if L/H = 1. In DMA mode both bytes need to be read. The second byte read will Start the Conversion.
- 10: This mode causes continuous conversions; the next conversion begins immediately after the previous conversion ends. Writing to register 0 will start the first conversion; thereafter the converter runs continuously. This mode yields the maximum conversion rate.
- 11: The Sync input triggers the start of a conversion.
  The M/S bit in the Control High Byte Register must be cleared, placing the chip in the slave mode.

Note: The external activation signals for Start Modes 0, 1, and 3 are synchronized internally to the system clock. If periodic sampling is required using these Start Modes, the SYNC,  $\overline{RD}$ , or  $\overline{WR}$  pulses must be synchronized to the system clock. Start Mode 2 guarantees periodic sampling.

## **DOUBLE-BUFFERED DATA REGISTER**

The A/D conversion result is double-buffered using the Data Buffer registers and the A/D Data register. The actual End-Of-Conversion (EOC) does not correspond with the DAVB output going low. The DAVB output goes low 16 internal clocks after the EOC. From the time DAVB output goes LOW, the user has one full conversion time (80 or 110 internal clocks) minus 16 internal clocks to read two data bytes as shown in Figure 10.

## **SELF CALIBRATION**

Setting the DOCAL bit issues a calibration request to the chip. When calibration is done, the DAV status bit is set and the DAVB output goes low.

A calibration requires 8,260 internal clocks. Using a 7MHz clock (CLK Mode = 0), this is approximately 2 ms. Power supplies and external voltage reference must be stable before issuing a request for calibration.

The ML2230 should be calibrated before any conversions are attempted. Calibrations must not be performed simultaneously with conversions. Before requesting a calibration, the user may want to read the Busy status bit to make sure that the converter is idle. Polling the chip while the calibration is in progress is not recommended.



Figure 10

# **CLOCK**

The ML2230 has the option of dividing the clock at the CLK pin by 2, or using it directly to drive the internal logic. This option is selected through the CK1X bit in the Control register. When CK1X = 0 the clock is divided by 2. This is referred to as CLK Mode = 0. The clock at the CLK pin is referred to as the External clock, and the Internal Clock is the External clock divided by 2. When CK1X = 1, the clock at the CLK pin drives the internal logic directly, therefore this clock is referred to as the Internal clock. This is also known as CLK Mode = 1. All internally clocked logic is positive edge triggered.

#### CLK Mode = 0:

There are two advantages to CLK Mode 0. This is the only Mode that allows an external crystal to be used. CLK Mode 1 cannot operate with an external crystal, the CLK pin must be driven. The second advantage of CLK Mode 0 is that the duty cycle for a driven clock is less stringent than in CLK Mode 1. (Refer to  $t_{CLK0}$  and  $t_{CLK1}$  in AC Electrical Characteristics for CLK Mode 0 and 1 timing requirements, respectively.)

On power up the state of the divide by two flip-flop is indeterminate. Therefore the relationship between the internal clock and the external clock at the CLK pin can have one of two possibilities as shown in Figure 11. As a result the following should be considered.

 $t_{WRCK}$ ,  $t_{RDCK}$ , and  $t_{SYNCCK}$  specs,  $(\overline{RD}, \overline{WR})$ , and SYNC setup times to Start of Conversion), will be as shown in the data sheet, or the data sheet specs plus one external clock period. Since these specifications are with respect to the rising edge of the external clock, it is not known whether this rising edge corresponds to the rising edge or falling edge of the internal clock. Therefore there is an uncertainty of one external clock period.

If periodic sampling is necessary and Start Mode 0,1, or 3 is used, the external start pulse (either  $\overline{\text{RD}}$ ,  $\overline{\text{WR}}$ , or SYNC) must be synchronous to the external clock, meet the setup time, and be an even number of external clock periods. If the start pulse were an odd number of external clock periods, half the pulses would correspond with the rising edge of the internal clock, and the other half would correspond with the falling edge of the internal clock. Therefore the sampling period would change by one external clock period every sample. Start Mode 2 guarantees periodic sampling regardless of the CLK mode.

#### CLK Mode = 1:

This mode eliminates the requirement that external start pulses must be an even number of external clock periods. However periodic sampling still requires that the start pulse be synchronous to the external clock, and the setup time must be met. CLK Mode 1 also eliminates the uncertainty of the  $t_{WRCK}$ ,  $t_{RDCK}$ , and  $t_{SYNCCK}$  requirements.



\*INTERNAL CLOCK MAY BE ONE OF THE TWO ABOVE IN CLK MODE = 0

Figure 11

# DIAGNOSTICS

Diagnostic routines may be run after power up or any other time to ensure proper operation. The diagnostic features, which are software selectable, don't require external hardware. Both the analog and digital sections can be tested.

The ML2230 is placed in the diagnostic mode via the TMDE field in the Control High Byte Register. Once the ML2230 is placed in one of the diagnostic modes, a conversion must be executed before the results can be read. As with all conversions, DAVB will be activated upon completion.

# **ANALOG CONVERSION DIAGNOSTICS**

TMDE = 000: Normal Operation Selects normal A/D conversion. Default condition after a software reset.

TMDE = 001: Reserved by Micro Linear.

TMDE = 010: CALWR operation

The data in Write register 0 and 1 (CALCODE Holding Register), are transferred into the converter's Calibration register when a "Start Conversion" is issued. A dummy conversion occurs and the DAVB output goes LOW to indicate that the operation is complete.

TMDE = 011: CALRD operation

The contents of the Calibration register are transferred through the A/D Data register and loaded into the Data Buffer registers. A dummy 8-bit conversion occurs and DAVB output goes LOW to indicate that the CALRD operation is complete.

TMDE = 100: System Offset

The positive and negative inputs to the Sample and Hold are tied to analog ground. With this setting, converted data will give the offset of the A/D converter and Sample/Hold combination. The  $V_{IN}+$  and  $V_{IN}-$  pins will remain in a high impedance state while in this mode.

TMDE = 101: Common-mode

Both the positive and negative inputs of the Sample and Hold are tied to V<sub>REF</sub>. The results of a conversion in this test mode indicates how well the converter is rejecting a common mode signal.

TMDE = 110: Positive Full Scale

This test mode connects the positive input of the Sample and Hold to  $V_{REF}$  and the negative input of the Sample and Hold to analog ground. The result of converting in this test mode is a value near positive full scale.

TMDE = 111: Negative Full Scale

This test mode connects the positive input of the Sample and Hold to analog ground and the negative input to  $V_{\text{REF}}$ . The result of converting in this test mode is a value near negative full scale.

#### DIGITAL LOOPBACK

The ML2230's architecture provides a way for the microprocessor to indirectly read and write to the A/D converter's calibration register and data register via a CALRD and CALWR. Figure 12 illustrates this architecture. This in effect allows a digital loopback.



Figure 12. Digital Loopback

When the TMDE bits are set to 010 CAL WRITE (CALWR), and a Start Conversion is issued in any one of the four modes, the contents of the CALCODE Holding Low Byte and High Byte registers are transferred into the A/D converter's Calibration register. When the TMDE bits are set to 011 CAL READ (CALRD), and a Start Conversion is issued, the contents of the Calibration register are transferred through the A/D's Data register into the Data Buffer Low Byte and Data Buffer High Byte registers. The result of these two operations is a complete loopback from the CALCODE Holding registers through the A/D converter and back into the Data buffer registers. This loopback provides user assurance that all the paths are clear and there are no stuck bits.

Note: When a CALWR is done, the previous calibration value is lost. The correct calibration value must be restored before the converter is used to convert data.

# **CALIBRATION PASS/FAIL TEST**

The CALRD can be used as a way to verify a successful calibration. After a calibration is completed, the CALRD may be issued in order to read the contents of the Calibration register. If the Low Byte of the data buffer register is allones after executing a CALRD, the calibration failed; otherwise the calibration is successful.



Figure 13. Interfacing to 8048 Microcontroller



Figure 14. Interfacing to 6800 Microprocessor

# ORDERING INFORMATION

| PART NUM |          | ARITY MINIM |             |                          |
|----------|----------|-------------|-------------|--------------------------|
| ML2230B  | 3CJ ±3/4 | LSB 31.5,   | us 0°C to + | -70°C Hermetic DIP (J24) |
| ML2230C  | CCJ ±1   | LSB 31.5    | us 0°C to + | 70°C Hermetic DIP (J24)  |
| ML2230D  | DCJ ±1   | LSB 44.0    | us 0°C to + | -70°C Hermetic DIP (J24) |

# **ML2233**

# **μP Compatible 12-Bit Plus Sign A/D Converter** with Sample and Hold

# GENERAL DESCRIPTION

The ML2233 is a member of Micro Linear's 12-bit plus sign CMOS A/D converter family utilizing a self calibrating algorithmic technique. The sample-and-hold, incorporated on the ML2233, has a differential input for noise immunity and power supply rejection. All errors of the sample-and-hold are accounted for in the analog-to-digital converter's accuracy specification.

The ML2233B has a maximum non-linearity error over temperature of 0.018% of full-scale, and the ML2233C and ML2233D have a maximum non-linearity error over temperature of 0.024% of full scale.

Designed to interface to a 16-bit microprocessor bus without additional components, the ML2233 outputs the 13-bit data result in one word. Data format is 2's complement. All digital signals are fully TTL and CMOS compatible.

For interfacing to an 8-bit microprocessor bus the ML2230 provides a 13-bit data result in two 8-bit bytes.

# **FEATURES**

Resolution

12-bits + sign

 Conversion time (including S/H acquisition)

 $31.5\mu s max$ 

Sample and hold acquisition

 $2.3\mu s \, \text{max}$ 

Non-linearity error

 $\pm$ 3/4LSB and  $\pm$ 1LSB max

Low harmonic distortion

0.01%

No missing codes

- Self calibrating—maintains accuracy over time and temperature
- Inputs withstand |7V| beyond supplies
- Data transfer options—interrupt, DMA, or polling
- 13-bit result for 16-bit bus interface
- Standard 28-pin DIP

# **BLOCK DIAGRAM**



# PIN CONNECTIONS



# **PIN DESCRIPTION**

| PIN NO.     | NAME       | FUNCTION                                              | PIN NO.    | NAME      | FUNCTION                                                              |
|-------------|------------|-------------------------------------------------------|------------|-----------|-----------------------------------------------------------------------|
| . 1         | AGND       | Analog ground.                                        | 16         | D7        | Bidirectional data bit.                                               |
| 2           | $V_{IN} +$ | Positive differential analog input;                   | 1 <i>7</i> | D8        | Bidirectional data bit.                                               |
|             |            | $range = V_{SS} \le V_{IN} + \le AV_{CC},$            | 18         | D9        | Bidirectional data bit.                                               |
|             |            | $\left  (V_{IN} +) - (V_{IN} -) \right  \le V_{REF}.$ | 19         | D10       | Bidirectional data bit.                                               |
| 3           | $V_{IN}-$  | Negative differential analog input;                   | 20         | DGND      | Digital ground.                                                       |
|             |            | $range = V_{SS} \leq V_{IN} - \leq AV_{CC},$          | 21         | D11       | Bidirectional data bit.                                               |
| 4           | V          | $ (V_{IN}+)-(V_{IN}-)  \le V_{REF}$ .                 | 22         | D12       | Bidirectional data bit.                                               |
| 4           | $V_{REF}$  | Voltage reference input; referenced to analog ground. | 23         | A0        | Address for the microprocessor inter-                                 |
| 5           | $V_{SS}$   | Negative power supply; decouple to                    |            |           | face to access registers.                                             |
| 3           | V 55       | AGND.                                                 | 24         | , CS      | Chip select; enables writing to or                                    |
| 6           | DAV        | Data available; indicates a conver-                   |            |           | reading from.                                                         |
| · ·         | <i>D.</i>  | sion has completed and data is avail-                 | 25         | RD        | Read; enables ML2233 to drive data                                    |
|             |            | able or calibration completed.                        |            |           | bus.                                                                  |
| . 7 - 4., 4 | SYNC       | In the slave mode, SYNC is a positive                 | 26         | WR        | Write; allows writing into the                                        |
|             |            | edge triggered input used to start                    |            | G1.14     | registers.                                                            |
| •           |            | aconversion. In master mode, SYNC                     | 27         | CLK       | Clock input. Driven with an exter-                                    |
|             |            | is an output and indicates conversion start.          |            |           | nal clock or crystal referenced to DGND. The crystal must be parallel |
| 8           | D0         | Bidirectional data bit.                               |            |           | resonant with minimum capacitive                                      |
| 9           | D0         | Bidirectional data bit.                               |            |           | loading. (i.e., no bypass caps should                                 |
| 10          | D1<br>D2   | Bidirectional data bit.                               |            | 1.        | be used and leads should be kept                                      |
| 11          | D2<br>D3   | Bidirectional data bit.                               |            |           | short.)                                                               |
| 12          |            | Bidirectional data bit.                               | 28         | $AV_{CC}$ | Positive analog power supply.                                         |
|             | D4         |                                                       |            |           | Decouple to AGND. Tie to                                              |
| 13          | D5         | Bidirectional data bit.                               |            |           | DV <sub>CC</sub> from same                                            |
| 14          | D6         | Bidirectional data bit.                               |            |           | power supply.                                                         |
| 15          | $DV_CC$    | Digital power supply.                                 |            |           |                                                                       |
|             |            |                                                       |            |           |                                                                       |

# **ABSOLUTE MAXIMUM RATINGS**

(Note 1).

| Supply Voltages (AV $_{CC}$ and DV $_{CC}$ )         |
|------------------------------------------------------|
| Inputs $V_{SS}$ – 7V to $AV_{CC}$ + 7V               |
| Voltage at $V_{REF}$ $V_{SS}$ – 7V to $AV_{CC}$ + 7V |
| Input Current per Digital Pin ± 10mA                 |
| Input Current at Analog Inputs ±20mA                 |
| Storage Temperature Range 65°C to +150°C             |
| Package Dissipation @ 25°C 875mW                     |
| Lead Temperature (soldering, 10 seconds)             |
| Dual In Line Backage (Coromic) 2009C                 |

# **OPERATING CONDITIONS** (Note 2)

| Temperature Range                                       | 0°C to 70°C                  |
|---------------------------------------------------------|------------------------------|
| Supply Voltage (AV <sub>CC</sub> and DV <sub>CC</sub> ) |                              |
| Negative Supply Voltage (V <sub>SS</sub> )              | $-4.5V_{DC}$ to $-6.0V_{DC}$ |
| Reference Voltage (V <sub>RFF</sub> )                   | 2.60V                        |

**ELECTRICAL CHARACTERISTICS**The following specifications apply for AV $_{CC}$  = DV $_{CC}$  = 5V  $\pm$  5%, V $_{SS}$  = -5V  $\pm$  5%, V $_{REF}$  = 2.500V, V $_{IN}$ - = AGND, V $_{IN}$ + = -2.5V to +2.5V, T $_{A}$  = T $_{MIN}$  to T $_{MAX}$  unless otherwise specified.

| PARAMETER                                                                                                                                   | NOTES  | CONDITIONS                                                                                                                                  | MIN                                     | TYP<br>(Note 3)                                                              | MAX               | UNITS                |
|---------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|------------------------------------------------------------------------------|-------------------|----------------------|
| Converter Characteristics                                                                                                                   | 4.15.0 |                                                                                                                                             |                                         | 1 1 1 1 1 1 1                                                                |                   | <u> </u>             |
| Linearity Error<br>ML2233BCJ<br>ML2233CCJ<br>ML2233DCJ                                                                                      | 4      | $\begin{aligned} f_{CCLK} &= 0.1 \leq 7 \text{MHz} \\ f_{CCLK} &= 0.1 \leq 7 \text{MHz} \\ f_{CCLK} &= 0.1 \leq 5 \text{MHz} \end{aligned}$ |                                         |                                                                              | ±3/4<br>±1<br>±1  | LSB<br>LSB<br>LSB    |
| Unadjusted Zero Error<br>ML2233BCJ<br>ML2233CCJ<br>ML2233DCJ                                                                                | 4      |                                                                                                                                             |                                         | 64, 6 (1), 6<br>(1), 2, 4, 55<br>(2), 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, | ±3/4<br>±2<br>±2  | LSB<br>LSB<br>LSB    |
| Unadjusted Positive and Negative<br>Full Scale Error                                                                                        | 5      |                                                                                                                                             | \$ 44.50 kg                             | r y Veryer i<br>Major disa                                                   | ±4                | LSB                  |
| Zero Error Temperature Coefficient                                                                                                          |        |                                                                                                                                             |                                         | 0.5                                                                          |                   | ppm/°C               |
| Gain Temperature Coefficient                                                                                                                |        |                                                                                                                                             |                                         | 10                                                                           |                   | ppm/°C               |
| Common-Mode Rejection                                                                                                                       | 5, 6   |                                                                                                                                             | 80                                      | 1, 1, 1                                                                      |                   | dB                   |
| Analog Input Source Resistance                                                                                                              | 5      |                                                                                                                                             |                                         |                                                                              | 2                 | kΩ                   |
| Analog Input Range                                                                                                                          | 4      | V <sub>IN</sub> + Referred to V <sub>IN</sub> -                                                                                             | -V <sub>REF</sub>                       | 1 1 1 1                                                                      | +V <sub>REF</sub> | V                    |
| Analog Input Leakage Current                                                                                                                | 4 :    |                                                                                                                                             |                                         | A                                                                            | 100               | nA                   |
| Voltage Reference Input<br>Source Impedance                                                                                                 | 5      |                                                                                                                                             |                                         |                                                                              | 0.5               | kΩ                   |
| Reference Input Leakage Current                                                                                                             | 4      |                                                                                                                                             |                                         |                                                                              | 100               | nA                   |
| Digital and DC Characteristics                                                                                                              |        | de la companya de la                              |                                         |                                                                              | <del>.</del>      | <u> </u>             |
| Power Supply Current Al <sub>CC</sub> , Analog V <sub>CC</sub> Dl <sub>CC</sub> , Digital V <sub>CC</sub> I <sub>SS</sub> , V <sub>SS</sub> | 4      |                                                                                                                                             | # 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | 30<br>10<br>18                                                               | 50                | mA<br>μA<br>mA       |
| Power Supply Rejection<br>AV <sub>CC</sub><br>V <sub>SS</sub>                                                                               | 7      | DC<br>DC to 25kHz<br>DC<br>DC<br>DC to 25kHz                                                                                                | * **                                    | 80<br>50<br>80<br>50                                                         | A 18              | dB<br>dB<br>dB<br>dB |
| VIICIK, Clock Input Low Voltage                                                                                                             | 4      |                                                                                                                                             |                                         |                                                                              | 0.8               | ν                    |
| V <sub>IHCLK</sub> , Clock Input High Voltage                                                                                               | 4      |                                                                                                                                             | 3.5                                     |                                                                              | AV <sub>CC</sub>  | V                    |
| I <sub>L1</sub> , Input Leakage Current (CLK)                                                                                               | 4      | $AGND \le V_{IN} \le AV_{CC}$                                                                                                               | 1.4                                     |                                                                              | ±200              | μΑ                   |
| V <sub>II</sub> , Input Low Voltage                                                                                                         | 4      |                                                                                                                                             |                                         | 1, 1, 2, 4                                                                   | 0.8               | v                    |
| V <sub>IH</sub> , Input High Voltage                                                                                                        | 4      |                                                                                                                                             | 2.0                                     |                                                                              | DV <sub>CC</sub>  | V                    |
| V <sub>OL</sub> , Output Low Voltage                                                                                                        | 4      | I <sub>OL</sub> = 2.0mA                                                                                                                     |                                         | Jack W.                                                                      | 0.45              | V                    |
| V <sub>OH</sub> , Output High Voltage                                                                                                       | 4      | $I_{OH} = -400\mu A$                                                                                                                        | 2.4                                     |                                                                              |                   | V                    |
| I <sub>U</sub> Input Leakage Current (except CLK)                                                                                           | 4      | $AGND \le V_{IN} \le AV_{CC}$                                                                                                               |                                         |                                                                              | ±10               | μΑ                   |
| I <sub>HI-Z</sub> , Output Leakage Current (D0-D12)                                                                                         | 4      | $\overline{RD} = \overline{CS} = V_{IH}$                                                                                                    |                                         |                                                                              | ±10               | μΑ                   |
| C <sub>I</sub> , Input Capacitance (all digital inputs)                                                                                     |        |                                                                                                                                             |                                         | 10                                                                           | 25                | pF                   |
| $C_{O}$ , Output Capacitance (outputs D0 to D12, SYNC and $\overline{DAV}$ )                                                                |        |                                                                                                                                             |                                         | 10                                                                           |                   | pF                   |

# **ELECTRICAL CHARACTERISTICS** (Continued)

|                                   |                                       |       |                                  |                                            |              | TYP      |            |                                            |
|-----------------------------------|---------------------------------------|-------|----------------------------------|--------------------------------------------|--------------|----------|------------|--------------------------------------------|
| SYMBOL                            | OL PARAMETER                          |       | CONDITIONS                       |                                            | MIN          | (Note 3) | MAX        | UNITS                                      |
| AC Electr                         | ical Characteristics (Note 8)         |       |                                  |                                            |              |          | ,          |                                            |
| t <sub>C</sub>                    | Conversion Time                       | 4, 9  | CLK Mode = 0                     | $f_{CLK} = 7.0MHz$<br>$f_{CLK} = 5.0MHz$   | 31.5<br>44.0 |          |            | μs<br>μs                                   |
|                                   | Sample and Hold Acquisition           | 4, 9  | CLK Mode = 0                     | $f_{CLK} = 7.0 MHz$<br>$f_{CLK} = 5.0 MHz$ |              |          | 2.3<br>3.2 | μs<br>μs                                   |
| f <sub>CLK0</sub>                 | Clock Frequency                       | 5, 9  | CLK Mode = 0                     | Crystal<br>Driven                          | 3<br>1       |          | 7 7        | MHz<br>MHz                                 |
| t <sub>CLK0</sub>                 | Clock Width                           | 5, 9  | Driven<br>(CLK Mode = 0)         | High<br>Low                                | 50<br>50     |          |            | ns<br>ns                                   |
| f <sub>CLK1</sub>                 | Clock Frequency                       | 5, 10 | Driven (CLK Mode                 | e = 1)                                     | 0.5          |          | (Note 11)  | MHz                                        |
| t <sub>CLK1</sub>                 | Clock Width                           | 5, 10 | Driven<br>(CLK Mode = 1)         | High<br>Low                                | 125<br>125   |          |            | ns<br>ns                                   |
| t <sub>AD</sub>                   | Address Stable to Valid Data          | 4     |                                  |                                            | 150          |          |            | ns                                         |
| t <sub>AR</sub>                   | Address Stable Before Read            | 4     |                                  |                                            | 0            |          |            | ns                                         |
| t <sub>RA</sub>                   | Address Hold After Read               | 4     |                                  |                                            | 0            |          |            | ns                                         |
| t <sub>RR</sub>                   | Read Pulse Width                      | 4     |                                  |                                            | 150          |          |            | ns                                         |
| t <sub>RD</sub>                   | Read Access                           | 4     |                                  |                                            |              |          | 150        | ns                                         |
| t <sub>1Z</sub> , t <sub>0Z</sub> | Data Read to Hi-Z                     | 4     |                                  |                                            | 0            |          | 50         | ns                                         |
| t <sub>RV</sub>                   | Recovery Between Two Reads or Writes  | 5     |                                  |                                            | 250          |          |            | ns                                         |
| t <sub>RDCK</sub>                 | Read to Clock Setup Time              | 5, 12 | 2                                |                                            | 40           |          |            | ns                                         |
| t <sub>AW</sub>                   | Address Stable Before Write           | 4     |                                  |                                            | 0            |          |            | ns                                         |
| t <sub>WA</sub>                   | Address Hold After Write              | 4     |                                  |                                            | 0            |          |            | ns                                         |
| t <sub>WW</sub>                   | Write Pulse Width                     | 4     |                                  |                                            | 150          |          |            | ns                                         |
| t <sub>DW</sub>                   | Data Setup Before Write Trailing Edge | 4     |                                  |                                            | 100          |          |            | ns                                         |
| t <sub>WD</sub>                   | Data Hold After Write Trailing Edge   | 4     |                                  |                                            | 0            |          |            | ns                                         |
| t <sub>WRCK</sub>                 | Write to Clock Setup Time             | 5, 12 |                                  |                                            | 40           |          |            | ns                                         |
| t <sub>CKDAV</sub>                | Clock to DAV Assert                   | 4, 13 | $C_L = 50pF$                     |                                            |              | 120      | 220        | ns                                         |
| tsyncck                           | SYNC Input to Clock Setup             | 5, 12 |                                  | 9                                          | 40           |          |            | ns                                         |
| t <sub>SYNCN</sub>                | SYNC Input Width                      | 5     | (CLK Mode = 0)<br>(CLK Mode = 1) | ,                                          | 6<br>3       |          |            | 1/f <sub>CLK0</sub><br>1/f <sub>CLK1</sub> |
| t <sub>CKSYNC</sub>               | External Clock to SYNC Output Delay   | 5, 13 | $C_L = 50pF$                     |                                            |              | 150      | 200        | ns                                         |
| t <sub>SYNCO</sub>                | SYNC Output Pulse Width               | 5, 13 | (CLK Mode = 0)<br>(CLK Mode = 1) |                                            |              |          | 8          | 1/f <sub>CLK0</sub><br>1/f <sub>CLK1</sub> |
| t <sub>WRDAV</sub>                | Write Reg2 to DAV Rising Edge         | 4, 14 | $C_L = 50pF$                     | .'                                         |              |          | 170        | ns                                         |
| t <sub>RDDAV</sub>                | Read Reg0 to DAV Rising Edge          | 4, 15 | C <sub>L</sub> = 50pF            |                                            |              |          | 170        | ns                                         |
| t <sub>r</sub> , t <sub>f</sub>   | Rise and Fall                         |       | All Inputs                       |                                            |              |          | 25         | ns                                         |

- Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

  Devices are 100% tested with temperature limits guaranteed by 100% testing, sampling or by correlation with worst-case test conditions.
- Note 2: Typicals are parametric norm at 25°C.
- Note 3:
- Note 4: Parameter guaranteed and 100% production tested.

- Note 4: Parameter guaranteed and 100% production tested.

  Note 5: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.

  Note 6: Common mode rejection is the ratio of the change in zero error to the change in common mode input range.

  Note 8: All parameters measured from 0.8V to 2.0V, C<sub>L</sub> = 100pF.

  Note 9: CK1X bit in control register = 0.

  Note 10: CK1X bit in control register = 1.

  Note 11: Maximum frequency is 11/c<sub>LK1</sub> (high) + t<sub>CLK1</sub> (low) + rise + fall times and ≤ 3.5MHz.

  Note 12: Setup time required for synchronous start of conversion.

  Note 13: In CLK mode = 0 (CK1X bit in control register = 0) start of conversion will occur at specified time; or time plus one f<sub>CLK0</sub> period (see Figure 5).
- Note 14: Writing a control register bit 0 with a one will acknowledge the DAV condition and de-assert DAV output.

  Note 15: In start mode = 1, a read from location "0" will start the next conversion and de-assert the DAV output.

# **TIMING DIAGRAMS**



DAV IS SET AND CLEARED BY INTERNAL CIRCUITRY.
NOTE: DMA BIT IN THE CONTROL REGISTER MUST BE SET FOR THIS OPERATION.

Figure 3. Data Available



Figure 4. SYNC Output

# TIMING DIAGRAMS (Continued)



- 1. CLK IS THE CLOCK DRIVEN AT THE CLOCK PIN.
  2. IN CLK MODE 1, WILL ALWAYS OCCUR AT TO IF SETUP TIMES ARE MET.
  3. IN CLK MODE 0, WILL OCCUR EITHER AT TO OR TI IF SETUP TIMES ARE MET.

Figure 5. Synchronous Start of Conversion (Start Mode 0,1,3)

# **BLOCK DIAGRAM**



Figure 6. Block Schematic Diagram

# **FUNCTIONAL DESCRIPTION**

# ALGORITHMIC A/D CONVERTER

Micro Linear's algorithmic converter uses a successive approximation technique. Most of today's successive approximation converters use a DAC to feedback the approximated signal, however this technique requires more circuitry than algorithmic converters. In addition the values of all of the resistors or capacitors in the DAC must be matched to within the accuracy of the converter. This is difficult to do in silicon beyond 10 bits unless trimming is used. An algorithmic converter uses less circuitry and is more easily trimmed. Micro Linear's algorithmic converter is implemented using a 2x amplifier, a sample/hold amp, and a comparator as shown in Figure 7.

The input sample is first multiplied by two then compared to the reference voltage. If the 2x input voltage is greater than the reference, the MSB is a 1 and the reference voltage is subtracted from the 2x input voltage. The remainder is stored in the sample and hold. If the 2x input voltage is less than the reference, the MSB is a 0 and the 2x input voltage is stored in the sample and hold. This process repeats again, however now the sample and hold voltage is multiplied by 2.

The algorithm involves multiplication by 2, comparison, and possibly subtraction. Referring to Figure 6, the algorithm for the circuit can be described as follows:

$$\begin{array}{lll} \text{Step 1} & & \text{If } (2 \times V_{\text{IN}}) - V_{\text{REF}} \geq 0 \\ & & \text{then } \text{MSB} = 1 \\ & & (2 \times V_{\text{IN}}) - V_{\text{REF}} \rightarrow \text{S/H} \\ & & \text{else } \text{MSB} = 0 \\ & & (2 \times V_{\text{IN}}) \rightarrow \text{S/H} \end{array}$$
 
$$\text{Step 2} & & \text{If } (2 \times \text{S/H}) - V_{\text{REF}} \geq 0 \\ & & \text{then next bit = 1} \\ & & (2 \times \text{S/H}) - V_{\text{REF}} \rightarrow \text{S/H} \\ & & \text{else next bit = 0} \\ & & (2 \times \text{S/H}) \rightarrow \text{S/H} \end{array}$$

Step 3 Repeat Step 2 until conversion complete.

Since the A/D converter handles bipolar inputs, negative inputs are handled slightly differently using the same principle.



Figure 7. Self Calibrating A/D Converter

#### **SELF CALIBRATION**

In order to maintain integral and differential linearity to the 1/2 LSB level in an algorithmic converter, two critical parameters need to be controlled, loop offsets and the gain of the loop. Loop offsets are automatically nulled before each conversion using auto-zeroing circuitry on both the sampling amp and the 2x amp. The gain of the loop is adjusted using self calibration.

Self calibrating the algorithmic converter, once the offsets have been nulled, is performed by measuring the 2x gain of the loop and adjusting it. The gain can be measured by converting the reference voltage as the input as well as the reference ( $V_{REF}/V_{REF}$ ), and examining the output code. Converting  $V_{REF}$  should yield plus full scale, since  $V_{REF}/V_{REF}$  should equal 1. If the gain of the loop is slightly less than 2, the resulting LSB of the conversion will be "0". If the magnitude bits of the resulting conversion are all "1s", the gain may be too great, therefore the gain is reduced to the point where the threshold of the LSB is reached.

Adjustment of the 2x gain is done with the binary weighted trim capacitor arrays connected to each of the 2C input capacitors. A small value of capacitance is either added to or subtracted from the 2C input caps until the gain of the loop is within 13 bit accuracy of 2.

#### **CONVERSION TIMES**

The following table lists the conversion times which include the sample and hold acquisition time. For a CALRD and CALWR no A/D conversion actually takes place.

| OPERATION  | # OF INTERNAL CLOCKS* |
|------------|-----------------------|
| 8 bit A/D  | 80                    |
| 13 bit A/D | 110                   |
| CALWR      | 52                    |
| CALRD      | 80                    |

#### SAMPLE AND HOLD TIMING

Figure 8 shows the internal timing for the sample and hold circuitry. The relationship between the "Start of Conversion" and the input channel going into sample mode is fixed at 6 internal clocks\*, regardless of the Start Mode. Six internal clocks after the Start of Conversion the Sample and Hold is switched into the sample mode, placing two 9pF capacitors in parallel with the inputs pins; one on  $V_{IN}$  + and one on  $V_{IN}$  – . The sample switch is kept in the sample mode for 8 internal clocks (2.3 $\mu$ s at a 7MHz external clock), then placed in the hold mode. During the next 2 internal clocks the charge on the sample and hold is transferred into the A/D, after which the  $V_{REF}$  pin is sampled for 8 internal clocks.

Figure 8 also illustrates the timing of the SYNC pin in Master Mode during a conversion (M/S = 1 Control register) and Start Mode 0, 1, or 2. SYNC is activated one internal clock cycle after the Start of Conversion and lasts for four internal clocks.

#### ANALOG INPUTS

# DIFFERENTIAL INPUTS AND COMMON MODE REJECTION

The differential inputs of the ML2233 eliminate the effects of common mode input noise (60Hz for example), as  $V_{IN}$  + and  $V_{IN}$  - are sampled at the same time.

#### NOISE

The leads to the analog inputs should be kept as short as possible to minimize output noise. Noise as well as digital clocks can couple into the inputs and cause errors. Input filters can be used to reduce the effects of these sources.

#### **POWER SUPPLY DECOUPLING**

Low inductance tantalum capacitors of  $1\mu F$  or greater and  $0.01\mu F$  disc ceramic capacitors are recommended for bypassing  $AV_{CC}$  as well as  $V_{SS}$  to AGND. These capacitors should be placed close to the  $AV_{CC}$  and  $V_{SS}$  pins.

# MICROPROCESSOR INTERFACE

There are two 13-bit directly addressable registers; a Data Buffer register and a Control register. The data buffer register provides the conversion results. The data register is double buffered, allowing one result to be read while the next sample is being converted. The data register also allows access to the algorithmic converter's calibration code. Normally the ML2233 is operated without ever accessing these registers. (Refer to Diagnostics for more information). The Control register provides complete control and status information. The two registers are addressed by pin A0.



Figure 8. Sample and Hold Timing

<sup>\*</sup>For a description of internal clocks see Clock section.

All data is returned from the converter in two's complement format.

| Cycle | +Max | -Min | Zero |
|-------|------|------|------|
| 13    | OFFF | 1000 | 0000 |
| 8     | 007F | 1F80 | 0000 |

# **REGISTER DESCRIPTION**

#### Register 0-Data Buffer:

Register 0 contains the results of the latest conversion when read. Depending on the Start Mode selected, reading or writing to this register may start the next conversion.

## Register 1—CONTROL Register:

**Bit 0** (DAV status when READ/DAVACK acknowledge when a ONE is written):

Reading DAV = 1 indicates that new data is available or a calibration is complete. DAV will be cleared automatically when the data is read. This bit can be explicitly acknowledged by writing a ONE to it; writing a zero has no effect. The DAV output pin always reflects the DAV status bit.

**Bit 1** (BUSY status when READ/RESET when a ONE is written):

Reading BUSY = 1 indicates that a conversion or calibration is in progress. Writing a ONE will force a chip reset. Writing a zero has no effect.

#### **RESET Default Conditions:**

The Control register will automatically be cleared. The Data Buffer register will be unchanged. The Calibration register is not cleared after a reset, however the ADRDY bit is cleared. Since the DAV status bit is cleared, the DAV output is inactivated (high). The SYNC pin is forced to be an input as a result of clearing the M/S bit in the Control register.

**Bit 2** (ADRDY status when READ/DOCAL request when a ONE is written):

Reading ADRDY = 0 indicates that the converter has not been calibrated since the last reset, and ADRDY = 1 indicates that it has been calibrated since the last reset. Writing a ONE will force the converter to do a calibration; writing a zero has no effect.



Figure 9. Register Description

**Bit 3** (SC: Short cycle select): Selects 8 or 13 bit conversions.

SC = 0: 13-bit conversion (default) SC = 1: 8-bit conversion (short cycle)

**Bits 4,5** (SMDE: Start Mode): Defines Start Conversion mode.

# Bits 5,4 00 Start Conversion upon writing to register 0 (default) 01 Start Conversion upon reading register 0 10 Start Continuous Conversions upon writing to register 0. 11 Start on external SYNC input going high (Requires Slave mode: M/S = 0)

#### Bits 7.6 (reserved):

These bits are reserved by Micro Linear and must be written as zero.

#### Bits 10,9,8 (TMDE: test mode select bits)

These bits are used for diagnostic purposes only and normally not accessed during operation. The default value of TMDE is 000 which selects a normal A/D conversion. See Diagnostics for more information.

| TMDE | Description                           |
|------|---------------------------------------|
| 000  | Normal A/D Conversion                 |
| 001  | Reserved by Micro Linear (Do Not Use) |
| 010  | CALWR Operation                       |
| 011  | CALRD Operation                       |
| 100  | System Offset                         |
| 101  | Ćommon-mode                           |
| 110  | Plus Full Scale                       |
| 111  | Minus Full Scale                      |

Bit 11 (M/S: Master/Slave bit):

Dictates whether the SYNC pin is an input or an output. Upon RESET, this bit is cleared.

M/S = 0: Slave Mode

SYNC is an input which is used

to trigger a conversion if

SMDE = 11.

M/S = 1: Master Mode

SYNC is an output. At the beginning of every conversion, SYNC

is high for 4 internal clocks.

Bit 12 (CK1X: clock select bit):

Selects whether the external clock will be divided by two or used directly as the internal clock. See Clock section for a detailed explanation.

CK1X = 0:

the external clock is divided by two and used as the internal clock. This is referred to as CLK

Mode = 0.

CK1X = 1:

the external clock input is used directly as the internal clock. This is referred to as CLK

Mode = 1.

## GENERAL OPERATING INFORMATION CONVERSION-START PROTOCOL

There are four different ways to start a conversion. They are defined by SMDE bits 4 and 5 in the Control Register.

#### SMDE Bits 5,4

- 00: A write to register 0 will start a conversion. During a conversion, if another write is issued to register 0, the "Start Conversion" command will be latched and another conversion will immediately follow the current one. To insure that the second write will be latched, it must occur at least 3 internal clocks after the first write. Only one additional write will be latched; multiple writes within a conversion will only yield one more conversion.
- 01: Reading the data from the previous conversion starts the next conversion.
- 10: This mode causes continuous conversions; the next conversion begins immediately after the previous conversion ends. Writing to register 0 will start the first conversion; thereafter the converter runs continuously. This mode yields the maximum conversion rate.
- 11: The SYNC input triggers the start of a conversion. The M/S bit in the Control Register must be cleared, placing the chip in the slave mode.

Note: The external activation signals for Start Modes 0, 1, and 3 are synchronized internally to the system clock. If

periodic sampling is required using these Start Modes, the SYNC,  $\overline{\text{RD}}$ , or  $\overline{\text{WR}}$  pulses must be synchronized to the system clock. Start Mode 2 guarantees periodic sampling.

#### **DOUBLE-BUFFERED DATA REGISTER**

The A/D conversion result is double-buffered using the Data Buffer register and the A/D Data register. The actual End-Of-Conversion (EOC) does not correspond with the DAV output going low. The DAV output goes low 16 internal clocks after the EOC. From the time DAV output goes LOW, the user has one full conversion time (80 or 110 internal clocks) minus 16 internal clocks to read the data as shown in Figure 10.

#### SELF CALIBRATION

Setting the DOCAL bit issues a calibration request to the chip. When calibration is done, the DAV status bit is set and the DAV output goes low.

A calibration requires 8,260 internal clocks. Using a 7MHz clock (CLK Mode = 0), this is approximately 2 ms. Power supplies and external voltage reference must be stable before issuing a request for calibration.

The ML2233 should be calibrated before any conversions are attempted. Calibrations must not be performed simultaneously with conversions. Before requesting a calibration, the user may want to read the Busy status bit to make sure that the converter is idle. Polling the chip while the calibration is in progress is not recommended.



Figure 10

#### **CLOCK**

The ML2233 has the option of dividing the clock at the CLK pin by 2, or using it directly to drive the internal logic. This option is selected through the CK1X bit in the Control register. When CK1X=0 the clock is divided by 2. This is referred to as CLK Mode=0. The clock at the CLK pin is referred to as the External clock, and the Internal Clock is the External clock divided by 2. When CK1X=1, the clock at the CLK pin drives the internal logic directly, therefore this clock is referred to as the Internal clock. This is also known as CLK Mode=1. All internally clocked logic is positive edge triggered.

#### CLK Mode = 0:

There are two advantages to CLK Mode 0. This is the only Mode that allows an external crystal to be used. CLK Mode 1 cannot operate with an external crystal, the CLK pin must be driven. The second advantage of CLK Mode 0 is that the duty cycle for a driven clock is less stringent than in CLK Mode 1. (Refer to  $t_{CLK0}$  and  $t_{CLK1}$  in AC Electrical Characteristics for CLK Mode 0 and 1 timing requirements, respectively.)

On power up the state of the divide by two flip-flop is indeterminate. Therefore the relationship between the internal clock and the external clock at the CLK pin can have one of two possibilities as shown in Figure 11. As a result the following should be considered.

 $t_{WRCK}$ ,  $t_{RDCK}$ , and  $t_{SYNCCK}$  specs,  $(\overline{RD}, \overline{WR})$ , and SYNC setup times to Start of Conversion), will be as shown in the data sheet, or the data sheet specs plus one external clock period. Since these specifications are with respect to the rising edge of the external clock, it is not known whether this rising edge corresponds to the rising edge or falling edge of the internal clock. Therefore there is an uncertainty of one external clock period.

If periodic sampling is necessary and Start Mode 0,1, or 3 is used, the external start pulse (either  $\overline{\text{RD}}$ ,  $\overline{\text{WR}}$ , or SYNC) must be synchronous to the external clock, meet the setup time, and be an even number of external clock periods. If the start pulse were an odd number of external clock periods, half the pulses would correspond with the rising edge of the internal clock, and the other half would correspond with the falling edge of the internal clock. Therefore the sampling period would change by one external clock period every sample. Start Mode 2 guarantees periodic sampling regardless of the CLK mode.

#### CLK Mode = 1:

This mode eliminates the requirement that external start pulses must be an even number of external clock periods. However periodic sampling still requires that the start pulse be synchronous to the external clock, and the setup time must be met. CLK Mode 1 also eliminates the uncertainty of the twrck, trdck, and tsyncck requirements.



\*INTERNAL CLOCK MAY BE ONE OF THE TWO ABOVE IN CLK MODE = 0

Figure 11

#### DIAGNOSTICS

Diagnostic routines may be run after power up or any other time to ensure proper operation. The diagnostic features, which are software selectable, don't require external hardware. Both the analog and digital sections can be tested.

The ML2233 is placed in the diagnostic mode via the TMDE field in the Control Register. Once the ML2233 is placed in one of the diagnostic modes, a conversion must be executed before the results can be read. As with all conversions, DAV will be activated upon completion.

#### **ANALOG CONVERSION DIAGNOSTICS**

TMDE = 000: Normal Operation

Selects normal A/D conversion. Default condition after a software reset.

TMDE = 001: Reserved by Micro Linear.

TMDE = 010: CALWR operation

The data in Write register 0 (CALCODE Holding Register), is transferred into the converter's Calibration register when a "Start Conversion" is issued. A dummy conversion occurs and the DAV output goes LOW to indicate that the operation is complete.

TMDE = 011: CALRD operation

The contents of the Calibration register are transferred through the A/D Data register and loaded into the Data Buffer register. A dummy 8-bit conversion occurs and DAV output goes LOW to indicate that the CALRD operation is complete.

TMDE = 100: System Offset

The positive and negative inputs to the Sample and Hold are tied to analog ground. With this setting, converted data will give the offset of the A/D converter and Sample/Hold combination. The  $V_{IN}$ + and  $V_{IN}$ - pins will remain in a high impedance state while in this mode.

TMDE = 101: Common-mode

Both the positive and negative inputs of the Sample and Hold are tied to V<sub>REF</sub>. The results of a conversion in this test mode indicates how well the converter is rejecting a common mode signal.

TMDE = 110: Positive Full Scale

This test mode connects the positive input of the Sample and Hold to  $V_{REF}$  and the negative input of the Sample and Hold to analog ground. The result of converting in this test mode is a value near positive full scale.

TMDE = 111: Negative Full Scale

This test mode connects the positive input of the Sample and Hold to analog ground and the negative input to  $V_{REF}$ . The result of converting in this test mode is a value near negative full scale.

#### **DIGITAL LOOPBACK**

The ML2233's architecture provides a way for the microprocessor to indirectly read and write to the A/D converter's calibration register and data register via a CALRD and CALWR. Figure 12 illustrates this architecture. This in effect allows a digital loopback.



Figure 12. Digital Loopback

When the TMDE bits are set to 010 CAL WRITE (CALWR), and a Start Conversion is issued in any one of the four modes, the contents of the CALCODE Holding register is transferred into the A/D converter's Calibration register. When the TMDE bits are set to 011 CAL READ (CALRD), and a Start Conversion is issued, the contents of the Calibration register are transferred through the A/D's Data register into the Data Buffer register. The result of these two operations is a complete loopback from the CALCODE Holding register through the A/D converter and back into the Data buffer register. This loopback provides user assurance that all the paths are clear and there are no stuck bits.

Note: When a CALWR is done, the previous calibration value is lost. The correct calibration value must be restored before the converter is used to convert data.

#### **CALIBRATION PASS/FAIL TEST**

The CALRD can be used as a way to verify a successful calibration. After a calibration is completed, the CALRD may be issued in order to read the contents of the Calibration register. If the Low Byte (lower 8 bits) of the data buffer register are ones after executing a CALRD, the calibration failed; otherwise the calibration is successful.



Figure 13. Interfacing to 68000 Microprocessor



Figure 14. Interfacing to TMS320C25 Digital Signal Processor

## ORDERING INFORMATION

| PART NUMBER            | MAXIMUM<br>LINEARITY ERROR | MAXIMUM TOTAL<br>UNADJUSTED ERROR | MINIMUM<br>CONVERSION | PACKAGE                                  |
|------------------------|----------------------------|-----------------------------------|-----------------------|------------------------------------------|
| ML2233BCJ<br>ML2233CCI | ±¾ LSB<br>±1 LSB           | ±1½ LSB<br>±2½ LSB                | 31.5µs<br>31.5µs      | Hermetic DIP (J28)<br>Hermetic DIP (J28) |
| ML2233DCJ              | ±1 LSB                     | ±2½ LSB                           | 44.0μs                | Hermetic DIP (J28)                       |



## **μP Compatible 8-Bit A/D Converters** with 2- or 8-Channel Multiplexer

#### GENERAL DESCRIPTION

The ML2252 and ML2259 combine an 8-bit A/D converter, 2- or 8-channel analog multiplexer, and a microprocessor compatible 8-bit parallel interface and control logic in a single monolithic CMOS device.

Easy interface to microprocessors is provided by the latched and decoded multiplexer address inputs and a double buffered three-state data bus. These analog-to-digital converters allow the microprocessor to operate completely asynchronous to the converter clock.

The built in sample and hold function provides the ability to digitize a 5 V, 50 kHz sine wave to 8-bit accuracy. The differential comparator design provides low power supply sensitivity to DC and AC variations. The voltage reference can be externally set to any value between ground and  $V_{CC}$ , thus allowing a full conversion over a relatively small span if desired. All parameters are guaranteed over temperature with a power supply voltage of  $5V \pm 10\%$ .

The device is suitable for a wide range of applications from process and machine control to consumer, automotive, and telecommunication applications.

#### **FEATURES**

■ Conversion time (f<sub>CLK</sub> = 1.46 MHz)

6.6 µs

■ Total unadjusted error

 $\pm 1/2$ LSB or  $\pm 1$ LSB

No missing codes

Sample and hold

390 ns acquisition

■ Capable of digitizing a 5 V, 50 kHz sine wave

■ 2- or 8-channel input multiplexer

■ 0V to 5V analog input range with single 5V power

 Operates ratiometrically or with up to 5V voltage reference

No zero or full scale adjust required

Analog input protection

■ Continuous conversion mode

25 mA (min) per input

Low power dissipation

15mW MAX

TTL and CMOS compatible digital inputs and outputs

Standard 20-pin or 28-pin DIP or PCC

Temperature range

0°C to +70°C.

or -40°C to +85°C. or -55°C to +125°C

## **BLOCK DIAGRAMS**







## PIN DESCRIPTION

PIN#

|     | ML2252    | ML2259     | NAME       | FUNCTION                                                                           |
|-----|-----------|------------|------------|------------------------------------------------------------------------------------|
| -   | are girth | 1          | CH3        | Analog input 3.                                                                    |
|     |           | 2          | CH4        | Analog input 4.                                                                    |
|     |           | 3          | CH5        | Analog input 5.                                                                    |
|     |           | 4          | CH6        | Analog input 6.                                                                    |
|     |           | 5          | CH7        | Analog input 7.                                                                    |
|     | 2         | 6          | START      | Start of conversion. Active high digital input pulse initiates conversion.         |
|     | 3         | 7          | EOC        | End of conversion. This output goes low after a START pulse occurs, stays low for  |
|     |           |            |            | the entire A/D conversion, and goes high after conversion is completed. Data       |
|     |           |            |            | on DB0-DB7 is valid on rising edge of EOC and stays valid until next EOC rising    |
|     |           | . New Year | 100        | edge.                                                                              |
|     | 4         | 8          | DB3        | Data output 3.                                                                     |
|     | 5         | 9          | OE         | Output enable input. When OE = 0, DB0-DB7 are in high impedance state;             |
|     |           |            |            | OE=1, DB0-DB7 are active outputs.                                                  |
|     | 6         | 10         | CLK        | Clock. Clock input provides timing for A/D converter, S/H, and digital interface.  |
|     | 7         | 11         | $V_{CC}$   | Positive supply. $5V \pm 10\%$ .                                                   |
|     | . 8       | 12         | $+V_{REF}$ | Positive reference voltage.                                                        |
|     | 9         | . 13       | GND        | Ground. 0V, all analog and digital inputs or outputs are referenced to this point. |
|     | : 10      | 14         | DB1        | Data output 1.                                                                     |
|     | 11        | 15         | DB2        | Data output 2.                                                                     |
|     | 12        | 16         | $-V_{REF}$ | Negative reference voltage.                                                        |
| , . | 13        | 17         | DB0        | Data output 0.                                                                     |
|     | 14        | . 18       | DB4        | Data output 4.                                                                     |
|     | 15        | 19         | DB5        | Data output 5.                                                                     |
|     | 16        | 20         | DB6        | Data output 6.                                                                     |
|     | 17        | 21         | DB7        | Data output 7.                                                                     |
|     | 18        | 22         | ALE        | Address latch enable. Input to latch in the digital address (ADDR2-0) on the       |
|     |           | #17 Fig. 1 |            | rising edge of the multiplexer.                                                    |
|     |           | 23         | ADDR2      | Address input 2 to multiplexer. Digital input for selecting analog input.          |
|     |           | 24         | ADDR1      | Address input 1 to multiplexer. Digital input for selecting analog input.          |
|     | 19        | 25         | ADDR0      | Address input 0 to multiplexer. Digital input for selecting analog input.          |
|     | 20        | 26         | CH0        | Analog input 0.                                                                    |
|     | 1         | 27         | CH1        | Analog input 1.                                                                    |
| ,   |           | 28         | CH2        | Analog input 2.                                                                    |
|     |           |            |            |                                                                                    |

# ABSOLUTE MAXIMUM RATINGS (Note 1)

| (NOLE I)                              |                                         |
|---------------------------------------|-----------------------------------------|
| Supply Voltage, V <sub>CC</sub>       | 6.5V                                    |
| Voltage                               |                                         |
| Logic Inputs                          | $-0.3 \text{V to V}_{CC} +0.3 \text{V}$ |
| Analog Inputs                         | $-0.3 \text{V to V}_{CC} +0.3 \text{V}$ |
| Input Current per Pin (Note 2)        | ±25mA                                   |
| Storage Temperature                   |                                         |
| Package Dissipation                   |                                         |
| at $T_A = 25^{\circ}$ C (Board Mount) | 875 mW                                  |
| Lead Temperature (Soldering 10 sec.)  |                                         |
| Dual-In-Line Package (Plastic)        | 260°C                                   |
| Dual-In-Line Package (Ceramic)        | 300°C                                   |
| Molded Chip Carrier Package           |                                         |
| Vapor Phase (60 sec.)                 | 215°C                                   |
| Infrared (15 sec.)                    |                                         |
|                                       |                                         |

## **OPERATING CONDITIONS**

| Supply Voltage, V <sub>CC</sub>                    | $3V_{DC}$ |
|----------------------------------------------------|-----------|
| Temperature Range (Note 3) $T_{MIN} \leq T_A \leq$ | TMAX      |
| ML2252BMJ, ML2252CMJ55°C to +1                     | 25° C     |
| ML2259BMJ, ML2259CMJ                               |           |
| ML2252BIJ, ML2252CIJ40° C to +                     | 85° C     |
| ML2259BIJ, ML2259CIJ                               |           |
| ML2252BCP, ML2259BCP 0° C to +                     | 70° C     |
| ML2252BCQ, ML2259BCQ                               |           |
| ML2252CCP, ML2259CCP                               |           |
| ML2252CCQ, ML2259CCQ                               |           |
|                                                    |           |
|                                                    | 14.       |

**ELECTRICAL CHARACTERISTICS** Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = +V_{REF} = 5V \pm 10\%$ ,  $-V_{REF} = GND$  and  $f_{CLK} = 1.46$  MHz.

|                                                   |          |                                                                                                    | ML2               | 252B, ML22    | 259B                 | ML2               | 252C, ML2     | 259C                 |       |
|---------------------------------------------------|----------|----------------------------------------------------------------------------------------------------|-------------------|---------------|----------------------|-------------------|---------------|----------------------|-------|
| PARAMETER                                         | NOTES    | CONDITIONS                                                                                         | MIN               | TYP<br>NOTE 4 | MAX                  | MIN               | TYP<br>NOTE 4 | MAX                  | UNITS |
| CONVERTER AND MU                                  | LTIPLEXE | R CHARACTERISTICS                                                                                  | -                 |               |                      |                   |               |                      |       |
| Total Unadjusted Error                            | 5, 7     | $V_{REF} = V_{CC}$                                                                                 |                   |               | ± 1/2                |                   |               | ±1                   | LSB   |
| +V <sub>REF</sub> Voltage Range                   | 6        |                                                                                                    | -V <sub>REF</sub> | -             | V <sub>CC</sub> +0.1 | -V <sub>REF</sub> |               | V <sub>CC</sub> +0.1 | V     |
| -V <sub>REF</sub> Voltage Range                   | 6        |                                                                                                    | GND-0.1           |               | +V <sub>REF</sub>    | GND-0.1           |               | +V <sub>REF</sub>    | V     |
| Reference Input<br>Resistance                     | 5        | . 0                                                                                                | 14                | 20            | 28                   | 14                | 20            | 28                   | kΩ    |
| Analog Input Range                                | 5, 8     |                                                                                                    | GND-0.1           |               | V <sub>CC</sub> +0.1 | GND-0.1           |               | V <sub>CC</sub> +0.1 | V     |
| Power Supply<br>Sensitivity                       | 6        | DC<br>V <sub>CC</sub> =5V ± 10%                                                                    |                   | ± 1/32        | ± 1/4                |                   | ± 1/32        | ± 1/4                | LSB   |
|                                                   |          | $\begin{array}{c} 100\text{mV}_{P,P} \\ 100\text{kHz Sine on V}_{CC}, \\ V_{IN}\!=\!0 \end{array}$ |                   | ± 1/16        |                      |                   | ± 1/16        |                      | LSB   |
| I <sub>Off</sub> , Off Channel<br>Leakage Current | 5, 9     | On Channel = V <sub>CC</sub><br>Off Channel = 0 V                                                  | -1                |               |                      | -1                | -             |                      | μΑ    |
| (Note 9)                                          |          | On Channel = 0 V<br>Off Channel = V <sub>CC</sub>                                                  |                   |               | 1                    |                   |               | 1                    | μΑ    |
| I <sub>On</sub> , On Channel<br>Leakage Current   | 5, 9     | On Channel = 0 V<br>Off Channel = V <sub>CC</sub>                                                  | -1                |               |                      | -1                |               |                      | μΑ    |
| (Note 9)                                          |          | On Channel = V <sub>CC</sub><br>Off Channel = 0 V                                                  |                   |               | . 1                  |                   |               | . 1 .                | μΑ    |

| SYMBOL              | PARAMETER                  | NOTES  | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | MIN                                               | TYP<br>NOTE 4                           | MAX       | UNITS              |
|---------------------|----------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|-----------------------------------------|-----------|--------------------|
| DIGITAL AN          | ND DC CHARACTERISTICS      |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                   |                                         | -         |                    |
| V <sub>IN(1)</sub>  | Logical "1" Input Voltage  | 5      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.0                                               |                                         |           | V                  |
| V <sub>IN(0)</sub>  | Logical "0" Input Voltage  | 5      | and the second s |                                                   |                                         | 0.8       | V                  |
| I <sub>IN(1)</sub>  | Logical "1" Input Current  | 5      | $V_{IN} = V_{CC}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                   |                                         | 1         | μΑ                 |
| I <sub>IN(0)</sub>  | Logical "0" Input Current  | 5      | $V_{IN} = 0V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -1                                                |                                         |           | μA                 |
| V <sub>OUT(1)</sub> | Logical "1" Output Voltage | 5      | $I_{OUT} = -2mA$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4.0                                               |                                         |           | V                  |
| V <sub>OUT(0)</sub> | Logical "0" Output Voltage | 5      | I <sub>OUT</sub> =2mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                   |                                         | 0.4       | V                  |
| l <sub>OUT</sub>    | Three-State Output         | 5      | V <sub>OUT</sub> =0V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | -1                                                |                                         |           | μΑ                 |
|                     | Current                    |        | $V_{OUT} = V_{CC}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                   |                                         | 1         | μΑ                 |
| Icc                 | Supply Current             | 5      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                   | 1.5                                     | 3         | mA                 |
| AC AND DY           | NAMIC PERFORMANCE CHA      | RACTER | ISTICS (Note 10)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                   | *************************************** |           |                    |
| t <sub>ACQ</sub>    | Sample & Hold Acquistion   |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                   | 1/2                                     |           | 1/f <sub>CLK</sub> |
| f <sub>CLK</sub>    | Clock Frequency            | 5      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10                                                |                                         | 1460      | kHz                |
| t <sub>C</sub>      | Conversion Time            |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | A . 1                                             | 8.5                                     | 8.5+250ns | 1/f <sub>CLK</sub> |
| SNR                 | Signal to Noise Ratio      |        | V <sub>IN</sub> = 51kHz, 5V Sine.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                   | 47                                      |           | dB                 |
|                     |                            |        | f <sub>CLK</sub> =1.46MHz<br>(f <sub>SAMPLING</sub> ≅150kHz). Noise is Sum of<br>All Nonfundamental Components up<br>to ¹/2 of f <sub>SAMPLING</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                   | free                                    |           |                    |
| THD                 | Total Harmonic Distortion  |        | $V_{\rm IN}$ = 51 kHz, 5 V Sine.<br>$f_{\rm CLK}$ = 1.46 MHz<br>( $f_{\rm SAMPLING}$ $\cong$ 150 kHz). THD is Sum of<br>2, 3, 4, 5 Harmonics Relative to<br>Fundamental                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | e est sugger of<br>e Connece of<br>the connece of | -60                                     |           | dB                 |

## **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = +V_{REF} = 5V \pm 10\%$ ,  $-V_{REF} = GND$  and  $f_{CLK} = 1.46$  MHz.

| SYMBOL                            | PARAMETER                           | NOTES  | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | MIN        | TYP<br>NOTE 4 | MAX         | UNITS              |
|-----------------------------------|-------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------|---------------|-------------|--------------------|
| AC AND DY                         | NAMIC PERFORMANCE CHA               | RACTER | ISTICS (Note 10) (Continued)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | . ##\JE    | 100           |             | 4 1 G 1            |
| IMD                               | Intermodulation Distortion          |        | $\begin{array}{l} V_{IN} = f_A + f_B \cdot f_A = 49  \text{kHz}, \ 2.5  \text{V Sine.} \ , \\ f_B = 47.8  \text{kHz}, \ 2.5  \text{V Sine,} \\ f_{CLK} = 1.46  \text{MHz} \\ (f_{SAMPLING} \cong 150  \text{kHz}). \ IMD \ \text{is} \ (f_A + f_B), \\ (f_A - f_B), \ (2f_A + f_B), \ (2f_A - f_B), \ (f_A + 2f_B), \\ (f_A - 2f_B) \ \text{Relative to Fundamental} \end{array}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |            | 60            |             | dB                 |
| FR                                | Frequency Response                  |        | V <sub>IN</sub> = 0 to 50 kHz. 5V Sine Relative to 1kHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |            | 0.1           |             | dB                 |
| t <sub>DC</sub>                   | Clock Duty Cycle                    | 6, 11  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 40         | , .           | 60          | %                  |
| t <sub>EOC</sub>                  | End of Conversion Delay             | 5      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4 1 4 1    | 1/2           | 1/2 +250 ns | 1/f <sub>CLK</sub> |
| t <sub>WS</sub>                   | Start Pulse Width                   | 5      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 50         |               |             | ns                 |
| t <sub>SS</sub>                   | Start Pulse Setup Time              | 6, 12  | Synchronous Only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 40         |               |             | ns                 |
| t <sub>WALE</sub>                 | Address Latch Enable Pulse<br>Width | 5      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 50         | <u>*</u> ∴ .  | <           | ns                 |
| t <sub>S</sub>                    | Address Setup                       | 5      | a said                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 0          |               |             | ns                 |
| t <sub>H</sub>                    | Address Hold                        | 5      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 50         |               |             | ns                 |
| t <sub>H1</sub> , t <sub>H0</sub> | Output Enable for DB0-DB7           | 6      | Figure 1, $C_L = 50  \text{pF}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1          |               | 100         | ns                 |
|                                   |                                     | 6      | Figure 1, $C_L = 10  \text{pF}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1, 5.      |               | 50          | ns                 |
| t <sub>1H</sub> , t <sub>OH</sub> | Output Disable for DB0-DB7          | . 6    | Figure 1, $C_L = 50  \text{pF}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 10.00      |               | 100         | ns                 |
|                                   |                                     | 6      | Figure 1, $C_L = 10  \text{pF}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1 11 11 11 | 3             | 50          | ns 😘 🗀             |
| C <sub>IN</sub>                   | Capacitance of Logic Input          | ,      | Alternative Section 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |            | 5             |             | pF                 |
| C <sub>OUT</sub>                  | Capacitance of Logic Outputs        |        | 40 A ST 1 |            | 10            |             | pF                 |

**Note 1:** Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: When the input voltage  $(V_{IN})$  at any pin exceeds the power supply rails  $(V_{IN} < GND - 0.1V \text{ or } V_{CC} + 0.1V)$  the absolute value of current at that pin should be limited to 25 mA or less.

Note 3: -55°C to +125°C operating temperature range devices are 100% tested at temperature extremes with worst-case test conditions. -40°C to +85°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.

Note 4: Typicals are parametric norm at 25°C.

Note 5: Parameter guaranteed and 100% production tested.

Note 6: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.

Note 7: Total unadjusted error includes offset, full-scale, linearity, multiplexer and sample and hold errors.

**Note 8:** For  $-V_{REF} \ge V_{IN}(+)$  the digital output code will be 0000 0000. Two on-chip diodes are tied to each analog input which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater than the  $V_{CC}$  supply. Be careful, during testing at low  $V_{CC}$  levels (4.5 V), as high level analog inputs (5 V) can cause this input diode to conduct-especially at elevated temperatures, and cause errors for analog inputs near full-scale. The spec allows 100 mV forward bias of either diode. This means that as long as the analog  $V_{IN}$  or  $V_{REF}$  does not exceed the supply voltage by more than 100 mV, the output code will be correct. To achieve an absolute  $0V_{DC}$  to  $5V_{DC}$  input voltage range will therefore require a minimum supply voltage of 4.900  $V_{DC}$  over temperature variations, initial tolerance and loading.

Note 9: Leakage current is measured with the clock not switching.

**Note 10:**  $C_1 = 50 \, \text{pF}$ , timing measured at 50% point.

Note 11: A 40% to 60% clock duty cycle range insures proper operation at all clock frequencies. In the case that an available clock has a duty cycle outside of these limits, the minimum time the clock is high or the minimum time the clock is low must be at least 40 ns. The maximum time the clock can be high or low is  $60\mu$ s.

**Note 12:** The conversion start setup time requirement only needs to be satisfied if a conversion must be synchronized to a given clock rising edge. If the setup time is not met, start conversion will have an uncertainty of one clock pulse.



Figure 1. High Impedance Test Circuits and Waveforms

## **TYPICAL PERFORMANCE CURVES**



Figure 2. Linearity Error vs f<sub>CLK</sub>

#### TYPICAL PERFORMANCE CURVES (Continued)



Figure 3. Linearity Error vs V<sub>RFF</sub> Voltage



Figure 4. Unadjusted Offset Error vs V<sub>REF</sub> Voltage

#### 1.0 FUNCTIONAL DESCRIPTION

#### 1.1 Multiplexer Addressing

The ML2252 and ML2259 contain a single ended analog multiplexer. A particular input channel is selected by using the address decoder. The relationship between the address inputs, ADDR0-ADDR2, and the analog input selected is shown in Table 1. The address inputs are latched into the decoder on the rising edge of the address latch signal ALE.

Table 1. Multiplexer Address Decoding

ML2252

| Selected<br>Analog Channel | 1.1 | Address<br>Input |  |
|----------------------------|-----|------------------|--|
| CH0<br>CH1                 |     | 0                |  |

#### ML2259

| Selected<br>Analog Channel | ADDR2 | Address Input<br>ADDR1 | ADDR0 |
|----------------------------|-------|------------------------|-------|
| CH0                        | 0     | .0                     | 0     |
| CH1                        | 0     | 0                      | 1     |
| CH2                        | 0     | 1                      | 0     |
| CH3                        | 0     | 1 .                    | . 1   |
| CH4                        | 1     | 0                      | 0     |
| CH5                        | 1 -   | 0                      | 1     |
| CH6                        | 1     | 1                      | 0     |
| CH7                        | 1     | 1 .                    | 1     |

#### 1.2 A/D Converter

The A/D converter uses successive approximation to perform the conversion. The converter is composed of the successive approximation register, the DAC and the comparator.

The DAC generates the precise levels that determine the linearity and accuracy of the conversion. The DAC is composed of a capacitor upper array and a resistor lower array. The capacitor upper array generates the 4 MSB decision levels while the series resistor lower array generates the 4 LSB decision levels. A switch decoder tree is used to decode the proper level from both arrays.

The capacitor/resistor array offers fast conversion, superior linearity and accuracy since matching is only required between  $2^4$  = 16 elements (as opposed to  $2^8$  = 256 elements in conventional designs). And since the levels are based on the ratio of capacitors to capacitors and resistors to resistors, the accuracy and long term stability of the converter is improved. This also guarantees monotonicity and no missing codes, as well as eliminating any linearity temperature or power supply dependence.

The successive approximation register is a digital block used to store the bit decisions from the conversion.

The comparator design is unique in that it is fully differential and auto zeroed. The fully differential architecture provides excellent noise immunity, excellent power supply rejection, and wide common mode range. The comparator is auto zeroed at the start of each conversion in order to remove any DC offset and full-scale gain error, thus improving accuracy and linearity.

Another advantage of the capacitor array approach used in the ML2252 and ML2259 is the inherent sample-and-hold function. This true S/H allows an accurate conversion to be done on the input even if the analog signal is not stable.

Linearity and accuracy are maintained for analog signals up to 1/2 the sampling frequency. As a result, input signals up to 50 kHz can be converted without degradation in linearity or accuracy.

The sequence of events during a conversion is shown in Figure 5. The rising edge of a START pulse resets the internal registers and initiates a conversion on the next rising edge of CLK providing that (tss) start pulse setup time is satisfied. If this setup time is not met, start conversion will have an uncertainty of one clock pulse. The input is then sampled for the next half CLK period until EOC goes low. EOC goes low on the falling edge of the next CLK pulse indicating that the conversion is now beginning. The actual conversion now takes place for the next eight CLK pulses, one bit for each CLK pulse. After the conversion is done, the data is updated on DB0-DB7 and EOC goes high on the rising edge of the 9th CLK pulse, indicating that the conversion has been completed and data is valid on DB0-DB7. The data will stay valid on DB0-DB7 until the next conversion updates the data word on the next rising edge of EOC.

A conversion can be interrupted and restarted at any time by a new START pulse.

#### 1.3 Analog Inputs and Sample/Hold

The ML2252 and ML2259 have a true sample-and-hold circuit which samples both the selected input and ground simultaneously. These analog to digital converters can reject AC common mode signals from DC–50 kHz as well as maintain linearity for signals from DC–50 kHz.

The plot below (Figure 6) shows a 2048 point FFT of the ML2259 converting a 50kHz, 0 to 5 V, low distortion sine wave input. The ML2252 and ML2259 sample and digitize at their specified accuracy, dynamic input signals with frequency components up to the Nyquist frequency (one-half the sampling rate). The output spectra yields precise measurements of input signal level, harmonic components, and signal to noise ratio up to the 8-bit level. The near ideal signal to noise ratio is maintained independent of increasing analog input frequencies to 50kHz.



Figure 5. Timing Diagram



Figure 6. Output Spectrum

The signal at the analog input is sampled during the interval when the sampling switch is open prior to conversion start. The sampling window (S/H acquisition time) is one half CLK period long and occurs one half CLK period after START goes low. When the sampling switch closes at the start of the S/H acquisition time, 8 pF of capacitance is thrown onto the analog input. One half CLK period later, the sampling switch opens, the signal present at analog input is stored and conversion starts. Since any error on the analog input at the end of the S/H acquisition time will cause additional conversion error, care should be taken to insure adequate settling and charging time from the source. If more charging or settling time is needed to reduce these analog input errors, a longer CLK period can be used.

Each analog input has dual diodes to the supply rails, and a minimum of  $\pm 25\,\text{mA}$  ( $\pm 100\,\text{mA}$  typically) can be injected into each analog input without causing latchup.

#### 1.4 Reference

The voltage applied to the  $+V_{REF}$  and  $-V_{REF}$  inputs defines the voltage span of the analog input (the difference between  $V_{INMAX}$  and  $V_{INMIN}$ ) over which the 256 possible output codes apply. The devices can be used in either ratiometric applications or in systems requiring absolute accuracy. The reference pins must be connected to a voltage source capable of driving the reference input resistance, typically 20k.

In a ratiometric system, the analog input voltage is proportional to the voltage used for the A/D reference. This voltage is typically the system power supply, so the  $+V_{REF}$  pin can be tied to  $V_{CC}$  and  $-V_{REF}$  tied to GND. This technique relaxes the stability requirements of the system reference as the analog input and A/D reference move together maintaining the same output code for a given input condition.

For absolute accuracy, where the analog input varies between specific voltage limits, the reference pins can be biased with a time and temperature stable voltage source.

 $+V_{REF}$  and  $-V_{REF}$  can be at any voltage between  $V_{CC}$  and GND. In addition, the difference between  $+V_{REF}$  and  $-V_{REF}$  can be set to small values for conversions over smaller voltage ranges. Particular care must be taken with regard to noise pickup, circuit layout and system error voltage sources when operating with a reduced span due to the increased sensitivity of the converter.

#### 1.5 Power Supply and Reference Decoupling

A 10 $\mu$ F electrolytic capacitor is recommended to bypass V<sub>CC</sub> to GND, using as short a lead length as possible. In addition, with clock frequencies above 1MHz, a 0.1 $\mu$ F ceramic disc capacitor should be used to bypass V<sub>CC</sub> to GND.

If REF + and REF - inputs are driven by long lines, they should be bypassed by  $0.1\mu$ F ceramic disc capacitors at the reference input pins (pins 12, 16).

#### 1.6 Dynamic Performance Signal-to-Noise Ratio

Signal-to-noise ratio (SNR) is the measured signal to noise at the output of the converter. The signal is the rms magnitude of the fundamental. Noise is the rms sum of all the nonfundamental signals up to half the sampling frequency. SNR is dependent on the number of quantization levels used in the digitization process; the more the levels, the smaller the quantization noise. The theoretical SNR for a sine wave is given by

$$SNR = (6.02 N + 1.76) dB$$

where N is the number of bits. Thus for ideal 8-bit converter, SNR = 49.92 dB.

#### **Harmonic Distortion**

Harmonic distortion is the ratio of the rms sum of harmonics to the fundamental. Total harmonic distortion (THD) of the ML2252 or ML2259 are defined as

$$20 \log = \frac{(V_2^2 + V_3^2 + V_4^2 + V_5^2)^{1/2}}{V_1}$$

where  $V_1$  is the rms amplitude of the fundamental and  $V_2$ ,  $V_3$ ,  $V_4$ ,  $V_5$  are the rms amplitudes of the individual harmonics.

#### **Intermodulation Distortion**

With inputs consisting of sine waves at two frequencies,  $f_A$  and  $f_B$ , any active device with nonlinearities will create distortion products, of order (m+n), at sum and difference frequencies of  $mf_A+nf_B$ , where m,n=0,1,2,3... Intermodulation terms are those for which m or n is not equal to zero. The (IMD) intermodulation distortion specification includes the second order terms  $(f_A+f_B)$  and  $(f_A-f_B)$  and the third order terms  $(2f_A+f_B)$ ,  $(2f_A-f_B)$ ,  $(f_A+2f_B)$ , and  $(f_A-2f_B)$  only.

#### 1.7 Digital Interface

The analog inputs are selected by the digital addresses, ADDR0-ADDR2, and latched on the rising edge of ALE. This is described in the Multiplexer Addressing section.

A conversion is initiated by the rising edge of a START pulse. As long as this pulse is high, the internal logic is reset.

The sampling interval starts with the following CLK rising edge after a START falling edge and ends on the falling edge of CLK. The conversion starts and EOC goes low. The sampling clock is at least one half CLK period wide. Each bit conversion in the successive approximation process takes 1 CLK period. On the rising edge of the ninth CLK pulse, the digital output of the conversion is updated on the outputs DBO-DB7 and EOC goes high indicating the conversion is done and data on DBO-DB7 is valid.

One feature of the ML2252 and ML2259 is that the data is double buffered. This means that the outputs DB0-DB7 will stay valid until updated at the end of the next conversion and will not become invalid when the next conversion starts. This facilitates interfacing with external logic of  $\mu$ P.

The signal OE drives the data bus, DB0-DB7, into the high impedance state when held low. This allows the ML2252 and ML2259 to be tied directly to a  $\mu$ P system bus without any latches or buffers.

#### 1.7.1 Restart During Conversion

If the A/D is restarted (start goes low and returns high) during a conversion, the converter is reset and a new conversion is started. The output data latch is not updated if the conversion in process is not allowed to be completed. EOC will remain low and the output data latch is not updated.

#### 1.7.2 Continuous Conversions

In the free-running, continuous conversion mode, the start input is tied to the (Figure 7) EOC output. An initialization pulse, following power-up, of momentarily forcing a logic high level is required to guarantee operation.



Figure 7. Continuous Conversion Mode

#### 2.0 TYPICAL APPLICATIONS



Figure 8. Protecting the Input

Figure 9. Operating with Ratiometric Transducers 15% of  $V_{CC} \le V_{XDR} \le 85\%$  of  $V_{CC}$ 

## **ORDERING INFORMATION**

| PART NUMBER                                                                                          | TOTAL<br>UNADJUSTED ERROR | TEMPERATURE<br>RANGE                                                                                                | PACKAGE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|------------------------------------------------------------------------------------------------------|---------------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| TWO ANALOG INPUTS, 20-PIN                                                                            | PACKAGE                   |                                                                                                                     | The Marin Hall Service of the Servic |
| ML2252BMJ<br>ML2252BIJ<br>ML2252BCP<br>ML2252BCQ<br>ML2252CIJ<br>ML2252CIJ<br>ML2252CCP<br>ML2252CCQ | ±½LSB<br>±1LSB            | -55°C to +125°C<br>-40°C to +85°C<br>0°C to +70°C<br>0°C to +70°C<br>-40°C to +85°C<br>0°C to +70°C<br>0°C to +70°C | HERMETIC DIP (J20) HERMETIC DIP (J20) MOLDED DIP (P20) MOLDED PCC (Q20) HERMETIC DIP (J20) MOLDED DIP (P20) MOLDED DIP (P20) MOLDED PCC (Q20)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| EIGHT ANALOG INPUTS, 28-PIN                                                                          | N PACKAGE                 |                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| ML2259BMJ<br>ML2259BIJ<br>ML2259BCP<br>ML2259BCO                                                     | ± 1/2 LSB                 | -55°C to +125°C<br>-40°C to +85°C<br>0°C to +70°C<br>0°C to +70°C                                                   | HERMETIC DIP (J28)<br>HERMETIC DIP (J28)<br>MOLDED DIP (P28)<br>MOLDED PCC (Q28)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| ML2259CIJ<br>ML2259CCP<br>ML2259CCQ                                                                  | ±1LSB                     | - 40°C to +85°C<br>0°C to +70°C<br>0°C to +70°C                                                                     | HERMETIC DIP (J28)<br>MOLDED DIP (P28)<br>MOLDED PCC (Q28)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |



# **μP Compatible 8-Bit A/D Converter** with 8-Channel Multiplexer

#### GENERAL DESCRIPTION

The ML2258 combines an 8-bit A/D converter, 8-channel analog multiplexer, and a microprocessor compatible 8-bit parallel interface and control logic in a single monolithic CMOS device.

Easy interface to microprocessors is provided by the latched and decoded multiplexer address inputs and latched three-state outputs.

The device is suitable for a wide range of applications from process and machine control to consumer, automotive, and telecommunication applications.

The ML2258 is an enhanced pin compatible second source for the industry standard ADC0808/ADC0809. The ML2258 enhancements are faster conversion time, true sample and hold function, superior power supply rejection, wider reference range, and a double buffered data bus as well as faster digital timing. All parameters are guaranteed over temperature with a power supply voltage of 5V ± 10%.

#### **FEATURES**

Conversion time

6.6µs

Total unadjusted error

± 1/2LSB or ± 1LSB

No missing codes

Sample and hold

390ns acquisition

Capable of digitizing a 5V, 50kHz sine wave

8-input multiplexer

OV to 5V analog input range with single 5V power supply

Operates ratiometrically or with up to 5V voltage reference

No zero or full scale adjust required

Analog input protectionLow power dissipation

25mA per input min

3mA max

TTL and CMOS compatible digital inputs and outputs

Standard 28-pin DIP or surface mount PCC

 Superior pin compatible replacement for ADC0808 and ADC0809

## **BLOCK DIAGRAM**



## PIN CONNECTIONS



ML2258 28-PIN PCC



TOP VIEW

## **PIN DESCRIPTION**

| PIN NO. | NAME              | FUNCTION                                                             | PIN NO. | NAME       | FUNCTION                                                            |
|---------|-------------------|----------------------------------------------------------------------|---------|------------|---------------------------------------------------------------------|
| 1       | IN3               | Analog input 3.                                                      | .13     | GND        | Ground. 0V, all analog and digital in-                              |
| 2 .     | IN4               | Analog input 4.                                                      |         |            | puts or outputs are reference to this                               |
| 3       | IN5               | Analog input 5.                                                      |         |            | point.                                                              |
| 4       | IN6               | Analog input 6.                                                      | 14      | DB1        | Data output 1.                                                      |
| 5       | IN7               | Analog input 7.                                                      | 15      | DB2        | Data output 2.                                                      |
| 6       | START             | Start of conversion. Active high                                     | . 16    | $-V_{REF}$ | Negative reference voltage.                                         |
|         |                   | digital input pulse initiates                                        | 17      | DB0        | Data output 0.                                                      |
|         | 100               | conversion.                                                          | 18      | DB4        | Data output 4.                                                      |
| 7       | EOC               | End of conversion. This output goes                                  | 19      | DB5        | Data output 5.                                                      |
|         |                   | low after a START pulse occurs, stays                                | 20      | DB6        | Data output 6.                                                      |
|         |                   | low for the entire A/D conversion, and goes high after conversion is | 21      | DB7        | Data output 7.                                                      |
|         |                   | completed. Data on DB0–DB7 is                                        | 22      | ALE        | Address latch enable. Input to latch                                |
|         |                   | valid on rising edge of EOC and stays                                | e e     |            | in the digital address (ADDR2-0) on                                 |
|         |                   | valid until next EOC rising edge.                                    |         | and the    | the rising edge of the multiplexer.                                 |
| 8       | DB3               | Data output 3.                                                       | 23      | ADDR0      | Address input 0 to multiplexer.                                     |
| 9       | OE                | Output enable input. When $OE = 0$ ,                                 |         |            | Digital input for selecting analog                                  |
|         |                   | DB0-DB7 are in high impedance                                        | 24      | A DDB1     | input.                                                              |
|         |                   | state; $OE = 1$ , DB0-DB7 are active                                 | 24      | ADDR1      | Address input 1 to multiplexer.  Digital input for selecting analog |
|         |                   | outputs.                                                             |         | 1.7        | input.                                                              |
| 10      | CLK               | Clock. Clock input provides timing                                   | 25      | ADDR2      | Address input 2 to multiplexer.                                     |
|         |                   | for A/D converter, S/H, and digital                                  |         | / IDDINZ   | Digital input for selecting analog                                  |
| . 11    | V                 | interface.                                                           |         |            | input.                                                              |
| 11      | $V_{CC}$          | Positive supply. $5V \pm 10\%$ .                                     | 26      | IN0        | Analog input 0.                                                     |
| 12      | +V <sub>REF</sub> | Positive reference voltage.                                          | 27      | IN1        | Analog input 1.                                                     |
|         |                   | (a) (b) (b) (c) (c) (c) (d) (d) (d) (d) (d) (d) (d) (d) (d) (d       | 28      | IN2        | Analog input 2.                                                     |

## **ABSOLUTE MAXIMUM RATINGS**

#### (Note 1)

| Supply Voltage, V <sub>CC</sub>           |
|-------------------------------------------|
| Voltage                                   |
| Logic Inputs0.3V to V <sub>CC</sub> +0.3V |
| Analog Inputs $-0.3V$ to $V_{CC} + 0.3V$  |
| Input Current per Pin (Note 2)±25mA       |
| Storage Temperature $-65$ °C to $+150$ °C |
| Package Dissipation                       |
| at $T_A = 25$ °C (Board Mount)            |
| Lead Temperature (Soldering 10 sec.)      |
| Dual-In-Line Package (Plastic)260°C       |
| Dual-In-Line Package (Ceramic)            |
| Molded Chip Carrier Package               |
| Vapor Phase (60 sec.)                     |
| Infrared (15 sec.)                        |

## **OPERATING CONDITIONS**

| Supply Voltage, V <sub>CC</sub> | 4.5V <sub>DC</sub> to 6.3V <sub>DC</sub> |
|---------------------------------|------------------------------------------|
| Temperature Range (Note 3)      | $T_{MIN} \leq T_A \leq T_{MAX}$          |
| ML2258BMJ, ML2258CMJ            | 55°C to +125°C                           |
| ML2258BIJ, ML2258BIP            |                                          |
| ML2258BIQ, ML2258CIJ            |                                          |
| ML2258CIP, ML2258CIQ            | 40 °C to $+85$ °C                        |

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = +V_{REF} = 5V \pm 10\%$ ,  $-V_{REF} = GND$  and  $f_{CLK} = 10.24MHz$ 

|                                                       |       |                                                  |                    | ML2258B  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   |          |                   |          |
|-------------------------------------------------------|-------|--------------------------------------------------|--------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|----------|-------------------|----------|
|                                                       |       |                                                  |                    | TYP      |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   | TYP      |                   | 1        |
| PARAMETER                                             | NOTES | CONDITIONS                                       | MIN                | (NOTE 4) | MAX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | MIN               | (NOTE 4) | MAX               | UNITS    |
| Converter and Multiplexer                             |       |                                                  |                    |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   |          |                   |          |
| Total Unadjusted Error                                | 5,7   | $V_{REF} = V_{CC}$                               |                    |          | ± 1/2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                   |          | ±1                | LSB      |
| + V <sub>REF</sub> Voltage Range                      | 6     |                                                  | - V <sub>REF</sub> |          | $V_{CC} + 0.1$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | -V <sub>REF</sub> |          | $V_{CC} + 0.1$    | V        |
| – V <sub>REF</sub> Voltage Range                      | 6     |                                                  | GND-0.1            |          | +V <sub>REF</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | GND-0.1           |          | +V <sub>REF</sub> | V        |
| Reference Input Resistance                            | 5     |                                                  | 14                 | 20       | . 35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 14                | 20       | 28                | kΩ       |
| Analog Input Range                                    | 5,8   |                                                  | GND-0.1            |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | GND-0.1           |          | $V_{CC} + 0.1$    | V        |
| Power Supply Sensitivity                              | 6     | DC                                               |                    | ± 1/32   | ± 1/4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                   | ± 1/32   | ± 1/4             | LSB      |
|                                                       |       | $V_{CC} = 5V \pm 10\%$                           | ļ                  | 1 444    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   | 1 4/4 6  |                   |          |
|                                                       |       | 100mVp-p<br>100kHz Sine on V <sub>CC</sub> ,     |                    | ± 1/16   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   | ± 1/16   |                   | LSB      |
|                                                       |       | $V_{IN} = 0$                                     |                    |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   |          |                   |          |
| I <sub>OFF</sub> , Off Channel Leakage                | 5,9   | On Channel = VCC                                 | -1                 |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -1                |          |                   | μΑ       |
| Current (Note 9)                                      | · ·   | Off Channel = 0V                                 |                    |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   |          |                   | '        |
|                                                       |       | On Channel = 0V                                  |                    |          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                   |          | 1                 | μΑ       |
|                                                       |       | Off Channel = V <sub>CC</sub>                    |                    |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   |          |                   | <u> </u> |
| I <sub>ON</sub> , On Channel Leakage                  | 5,9   | On Channel = 0V                                  | -1                 |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -1                |          |                   | μΑ       |
| Current (Note 9)                                      |       | Off Channel = V <sub>CC</sub>                    |                    |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   |          |                   |          |
|                                                       |       | On Channel = V <sub>CC</sub><br>Off Channel = 0V |                    |          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                   |          | 1                 | μA       |
| Digital and DC                                        |       | :                                                | 1,                 |          | THE STATE OF THE S |                   |          | 1.                |          |
| V <sub>IN(1)</sub> , Logical "1" Input                | , 5   |                                                  | 2.0                |          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 2.0               |          |                   | · V      |
| Voltage                                               |       |                                                  |                    |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   | '        |                   |          |
| V <sub>IN(0)</sub> , Logical ''0'' Input<br>Voltage   | 5 .   |                                                  |                    |          | 0.8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                   |          | 0.8               | V        |
|                                                       | 5     | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \            |                    |          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                   |          | 1                 |          |
| I <sub>IN(1)</sub> , Logical "1" Input<br>Current     | 3     | $V_{IN} = V_{CC}$                                |                    |          | . 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                   |          | <b>'</b>          | μΑ       |
| I <sub>IN(0)</sub> , Logical "0" Input                | 5     | $V_{INI} = 0V$                                   | -1                 | -        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -1                |          |                   | μΑ       |
| Current                                               |       |                                                  |                    |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   |          |                   |          |
| V <sub>OUT(1)</sub> , Logical "1"                     | 5     | $I_{OUT} = -2mA$                                 | 4.0                |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 4.0               |          |                   | V        |
| Output Voltage                                        |       |                                                  |                    | 7        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                   | ٠,       |                   |          |
| V <sub>OUT(0)</sub> , Logical ''0''<br>Output Voltage | 5     | I <sub>OUT</sub> = 2mA                           |                    | ,        | 0.4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                   |          | 0.4               | V        |
| I <sub>OUT</sub> , Three-State Output                 | 5     | $V_{OUT} = 0V$                                   | -1                 |          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -1                |          |                   | μΑ       |
| Current                                               |       | V <sub>OUT</sub> =V <sub>CC</sub>                |                    |          | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                   |          | 1                 | μA       |
| I <sub>CC</sub> , Supply Current                      | 5     |                                                  | <u> </u>           | 1.5      | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                   | 1.5      | 3                 | mA       |

#### **ELECTRICAL CHARACTERISTICS (Continued)**

| SYMBOL              |                                    |            | CONDITIONS                                                                                                                                                                                                                                                                                                                    | MIN   | TYP<br>(NOTE 4) | MAX        | UNITS              |
|---------------------|------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------|------------|--------------------|
| AC and D            | Dynamic Performance Characteristic | s (Note 10 | 0)                                                                                                                                                                                                                                                                                                                            |       |                 |            | 1 18 17            |
| t <sub>ACQ</sub>    | Sample and Hold Acquisition        | 1 1 1      |                                                                                                                                                                                                                                                                                                                               |       | 4               |            | 1/f <sub>CLK</sub> |
| $f_{CLK}$           | Clock Frequency                    | 5          |                                                                                                                                                                                                                                                                                                                               | 100   |                 | 10240      | kHz                |
| $t_C$               | Conversion Time                    | 5          |                                                                                                                                                                                                                                                                                                                               |       | 67              | 67 + 250ns | 1/f <sub>CLK</sub> |
| SNR                 | Signal to Noise Ratio              |            | V <sub>IN</sub> = 51kHz, 5V Sine.<br>f <sub>CLK</sub> = 10.24MHz<br>(f <sub>SAMPLING</sub> ≅ 150kHz). Noise is Sum of<br>All Nonfundamental Components up<br>to 1/2 of f <sub>SAMPLING</sub>                                                                                                                                  |       | 47              |            | dB                 |
| THD                 | Total Harmonic Distortion          |            | $V_{IN}$ = 51kHz, 5V Sine.<br>$f_{CLK}$ = 10.24MHz<br>( $f_{SAMPLING}$ $\cong$ 150kHz). THD is Sum of<br>2, 3, 4, 5 Harmonics Relative to<br>Fundamental                                                                                                                                                                      |       | -60             |            | dB                 |
| IMD                 | Intermodulation Distortion         |            | $\begin{array}{l} V_{IN} = f_A + f_B. \; f_A = 49 kHz, \; 2.5 V \; Sine. \\ f_B = 47.8 kHz, \; 2.5 V \; Sine, \\ f_{CLK} = 10.24 MHz \\ (f_{SAMPLING} \cong 150 kHz). \; IMD \; is \; (f_A + f_B), \\ (f_A - f_B), \; (2f_A + f_B), \; (2f_A - f_B), \; (f_A + 2f_B), \\ (f_A - 2f_B) \; Relative to Fundamental \end{array}$ | . And | -60             |            | dB                 |
| FR                  | Frequency Response                 |            | V <sub>IN</sub> = 0 to 50kHz. 5V Sine Relative to 1kHz                                                                                                                                                                                                                                                                        |       | 0.1             |            | dB                 |
| t <sub>DC</sub>     | Clock Duty Cycle                   | 6,11       |                                                                                                                                                                                                                                                                                                                               | 40    |                 | 60         | %.                 |
| t <sub>EOC</sub>    | End of Conversion Delay            | 5          |                                                                                                                                                                                                                                                                                                                               |       | 8               | 8 + 250ns  | 1/f <sub>CLK</sub> |
| t <sub>WS</sub>     | Start Pulse Width                  | 5          | , .                                                                                                                                                                                                                                                                                                                           | 50    |                 |            | ns                 |
| t <sub>SS</sub>     | Start Pulse Setup Time             | 6, 12      | Synchronous Only                                                                                                                                                                                                                                                                                                              | 40    |                 |            | ns                 |
| t <sub>WALE</sub>   | Address Latch Enable Pulse Width   | 5          |                                                                                                                                                                                                                                                                                                                               | 50    |                 |            | ns                 |
| ts                  | Address Setup                      | 5          |                                                                                                                                                                                                                                                                                                                               | 0     |                 |            | ns                 |
| t <sub>H</sub>      | Address Hold                       | 5          |                                                                                                                                                                                                                                                                                                                               | 50    |                 | 1 1 1 19   | ns                 |
| t <sub>H1, H0</sub> | Output Enable for DB0-DB7          | 6          | Figure 1, C <sub>L</sub> = 50pF                                                                                                                                                                                                                                                                                               |       |                 | 100        | ns                 |
| 1,1                 |                                    | 6          | Figure 1, $C_L = 10pF$                                                                                                                                                                                                                                                                                                        |       |                 | 50         | ns                 |
| t <sub>1H, 0H</sub> | Output Disable for DB0-DB7         | 6          | Figure 1, C <sub>L</sub> = 50pF                                                                                                                                                                                                                                                                                               |       |                 | 200        | ns                 |
|                     |                                    | 6          | Figure 1, C <sub>L</sub> = 10pF                                                                                                                                                                                                                                                                                               |       |                 | 100        | ns                 |
| C <sub>IN</sub>     | Capacitance of Logic Input         |            |                                                                                                                                                                                                                                                                                                                               |       | 5               | 1 1        | pF                 |
| C <sub>OUT</sub>    | Capacitance of Logic Outputs       |            |                                                                                                                                                                                                                                                                                                                               |       | 10              |            | pF                 |

**Note 1:** Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: When the input voltage  $(V_{IN})$  at any pin exceeds the power supply rails  $(V_{IN} < V^- \text{ or } V_{IN} > V^+)$  the absolute value of current at that pin should be limited to 25mA or less.

**Note 3:** –55°C to +125°C operating temperature range devices are 100% tested at temperature extremes with worst-case test conditions. –40°C to +85°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.

Note 4: Typicals are parametric norm at 25°C.

Note 5: Parameter guaranteed and 100% production tested.

Note 6: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.

Note 7: Total unadjusted error includes offset, full scale, linearity, multiplexer and sample and hold errors.

Note 8: For  $-V_{REF} \ge V_{IN}(+)$  the digital output code will be 0000 0000. Two on-chip diodes are tied to each analog input which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater than the  $V_{CC}$  supply. Be careful, during testing at low  $V_{CC}$  levels (4.5V), as high level analog inputs (5V) can cause this input diode to conduct—especially at elevated temperatures, and cause errors for analog inputs near full scale. The spec allows 100mV forward bias of either diode. This means that as long as the analog  $V_{IN}$  or  $V_{REF}$  does not exceed the supply voltage by more than 100mV, the output code will be correct. To achieve an absolute  $0V_{DC}$  to  $5V_{DC}$  input voltage range will therefore require a minimum supply voltage of 4.900 $V_{DC}$  over temperature variations, initial tolerance and loading.

Note 9: Leakage current is measured with the clock not switching.

**Note 10:**  $C_L = 50 pF$ , timing measured at 50% point.

Note 11: A 40% to 60% clock duty cycle range insures proper operation at all clock frequencies. In the case that an available clock has a duty cycle outside of these limits, the minimum time the clock is high or the minimum time the clock is low must be at least 40ns. The maximum time the clock can be high or low is  $60\mu$ s.

Note 12: The conversion start setup time requirement only needs to be satisfied if a conversion must be synchronized to a given clock rising edge. If the setup time is not met, start conversion will have an uncertainty of one clock pulse.



Figure 1. High Impedance Test Circuits and Waveforms

## **TYPICAL PERFORMANCE CURVES**



Figure 2. Linearity Error vs f<sub>CLK</sub>

## TYPICAL PERFORMANCE CURVES (Continued)



Figure 3. Linearity Error vs V<sub>REF</sub> Voltage



Figure 4. Unadjusted Offset Error vs V<sub>REF</sub> Voltage

#### 1.0 FUNCTIONAL DESCRIPTION

#### 1.1 MULTIPLEXER ADDRESSING

The ML2258 contains an 8-channel single ended analog multiplexer. A particular input channel is selected by using the address decoder. The relationship between the address inputs, ADDR0-ADDR2, and the analog input selected is shown in Table 1. The address inputs are latched into the decoder on the rising edge of the address latch signal ALE.

**Table 1. Multiplexer Address Decoding** 

| SELECTED       | AD    | ADDRESS INPUT |       |  |  |  |  |
|----------------|-------|---------------|-------|--|--|--|--|
| ANALOG CHANNEL | ADDR2 | ADDR1         | ADDR0 |  |  |  |  |
| IN0            | 0     | 0             | 0     |  |  |  |  |
| IN1            | 0     | 0             | 1     |  |  |  |  |
| IN2            | 0     | 1             | 0     |  |  |  |  |
| IN3            | 0     | 1             | 1     |  |  |  |  |
| IN4            | 1     | 0             | 0     |  |  |  |  |
| IN5            | 1     | 0             | . 1   |  |  |  |  |
| IN6            | 1     | 1             | 0     |  |  |  |  |
| IN7            | 1     | 1             | 1     |  |  |  |  |

#### 1.2 A/D CONVERTER

The A/D converter uses successive approximation to perform the conversion. The converter is composed of the successive approximation register, the DAC and the comparator.

The DAC generates the precise levels that determine the linearity and accuracy of the conversion. The DAC is composed of a capacitor upper array and a resistor lower array. The capacitor upper array generates the 4 MSB decision levels while the series resistor lower array generates the 4 LSB decision levels. A switch decoder tree is used to decode the proper level from both arrays.

The capacitor/resistor array offers fast conversion, superior linearity and accuracy since matching is only required between  $2^4 = 16$  elements (as opposed to  $2^8 = 256$  elements in conventional designs). And since the levels are based on the ratio of capacitors to capacitors and resistors to resistors, the accuracy and long term stability of the converter

is improved. This also guarantees monotonicity and no missing codes, as well as eliminating any linearity temperature or power supply dependence.

The successive approximation register is a digital block used to store the bit decisions from the conversion.

The comparator design is unique in that it is fully differential and auto zeroed. The fully differential architecture provides excellent noise immunity, excellent power supply rejection, and wide common mode range. The comparator is auto zeroed at the start of each conversion in order to remove any DC offset and full scale gain error, thus improving accuracy and linearity.

Another advantage of the capacitor array approach used in the ML2258 over conventional designs is the inherent sample and hold function. This true S/H allows an accurate conversion to be done on the input even if the analog signal is not stable. Linearity and accuracy are maintained for analog signals up to 1/2 the sampling frequency. As a result, input signals up to 75kHz can be converted without degradation in linearity or accuracy.

The sequence of events during a conversion is shown in Figure 5. The rising edge of a START pulse resets the internal registers and the falling edge initiates a conversion on the next rising edge of CLK. Four CLK pulses later, sampling of the analog input begins. The input is then sampled for the next four CLK periods until EOC goes low. EOC goes low on the rising edge of the 8th CLK pulse indicating that the conversion is now beginning. The actual conversion now takes place for the next 56 CLK pulses, one bit for each 7 CLK pulses. After the conversion is done, the data is updated on DB0-DB7 and EOC goes high on the rising edge of the 67th CLK pulse, indicating that the conversion has been completed and data is valid on DB0-DB7. The data will stay valid on DB0-DB7 until the next conversion updates the data word on the next rising edge of EOC.

A conversion can be interrupted and restarted at any time by a new START pulse.



Figure 5. Timing Diagram

#### 1.3 ANALOG INPUTS AND SAMPLE/HOLD

The ML2258 has a true sample and hold circuit which samples both the selected input and ground simultaneously. This simultaneous sampling with a true S/H will give common mode rejection and AC linearity performance that is superior to devices where the two input terminals are not sampled at the same instant and where true sample and hold capability does not exist. Thus, the ML2258 can reject AC common mode signals from DC–50kHz as well as maintain linearity for signals from DC–50kHz.

The plot below (Figure 6) shows a 2048 point FFT of the ML2258 converting a 50kHz, 0 to 5V, low distortion sine wave input. The ML2258 samples and digitizes, at its specified accuracy, dynamic input signals with frequency components up to the Nyquist frequency (one-half the sampling rate). The output spectra yields precise measurements of input signal level, harmonic components, and signal to noise ratio up to the 8-bit level. The near ideal signal to noise ratio is maintained independent of increasing analog input frequencies to 50kHz.

The signal at the analog input is sampled during the interval when the sampling switch is open prior to conversion start. The sampling window (S/H acquisition time) is 4 CLK periods long and occurs 4 CLK periods after START goes low. When the sampling switch closes at the start of the S/H acquisition time, 8pF of capacitance is thrown onto the analog input. 4 CLK periods later, the sampling switch opens, the signal present at analog input is stored and conversion starts. Since any error on the analog input at the end of the S/H acquisition time will cause additional conversion error, care should be taken to insure adequate settling and charging time from the source. If more charging or settling time is needed to reduce these analog input errors, a longer CLK period can be used.

The ML2258 has improved latchup immunity. Each analog input has dual diodes to the supply rails, and a minimum of  $\pm 25$ mA ( $\pm 100$ mA typically) can be injected into each analog input without causing latchup.

#### 1.4 REFERENCE

The voltage applied to the  $+V_{REF}$  and  $-V_{REF}$  inputs defines the voltage span of the analog input (the difference between  $V_{INMAX}$  and  $V_{INMIN}$ ) over which the 256 possible output codes apply. The devices can be used in either ratiometric applications or in systems requiring absolute accuracy. The reference pins must be connected to a voltage source capable of driving the reference input resistance, typically 20k.

In a ratiometric system, the analog input voltage is proportional to the voltage used for the A/D reference. This voltage is typically the system power supply, so the  $+\mbox{$V_{\rm REF}$}$  pin can be tied to  $\mbox{$V_{\rm CC}$}$  and  $-\mbox{$V_{\rm REF}$}$  tied to GND. This technique relaxes the stability requirements of the system reference as the analog input and A/D reference move together maintaining the same output code for a given input condition.

For absolute accuracy, where the analog input varies between specific voltage limits, the reference pins can be biased with a time and temperature stable voltage source.

In contrast to the ADC0808 and ADC0809, the ML2258 -  $V_{REF}$  and +  $V_{REF}$  reference values do not have to be symmetric around one half of the supply. +  $V_{REF}$  and -  $V_{REF}$  can be at any voltage between  $V_{CC}$  and GND. In addition, the difference between +  $V_{REF}$  and -  $V_{REF}$  can be set to small values for conversions over smaller voltage ranges. Particular care must be taken with regard to noise pickup, circuit layout and system error voltage sources when operating with a reduced span due to the increased sensitivity of the converter.



Figure 6. Output Spectrum

#### 1.5 POWER SUPPLY AND REFERENCE DECOUPLING

A  $10\mu F$  electrolytic capacitor is recommended to bypass  $V_{CC}$  to GND, using as short a lead length as possible. In addition, with clock frequencies above 1MHz, a  $0.1\mu F$  ceramic disc capacitor should be used to bypass  $V_{CC}$  to GND.

If REF + and REF - inputs are driven by long lines, they should be bypassed by  $0.1\mu$ F ceramic disc capacitors at the reference input pins (pins 12, 16).

## 1.6 DYNAMIC PERFORMANCE Signal-to-Noise Ratio

Signal-to-noise ratio (SNR) is the measured signal to noise at the output of the converter. The signal is the rms magnitude of the fundamental. Noise is the rms sum of all the nonfundamental signals up to half the sampling frequency. SNR is dependent on the number of quantization levels used in the digitization process; the more levels, the smaller the quantization noise. The theoretical SNR for a sine wave is given by

$$SNR = (6.02N + 1.76)dB$$

where N is the number of bits. Thus for ideal 8-bit converter, SNR = 49.92dB.

#### **Harmonic Distortion**

Harmonic distortion is the ratio of the rms sum of harmonics to the fundamental. Total harmonic distortion (THD) of the ML2258 is defined as

$$20 \log \frac{(V_2^2 + V_3^2 + V_4^2 + V_5^2)^{1/2}}{V_1}$$

where  $V_1$  is the rms amplitude of the fundamental and  $V_2$ ,  $V_3$ ,  $V_4$ ,  $V_5$  are the rms amplitudes of the individual harmonics.

#### Intermodulation Distortion

With inputs consisting of sine waves at two frequencies,  $f_A$  and  $f_B$ , any active device with nonlinearities will create distortion products, of order (m+n), at sum and difference frequencies of  $mf_A+nf_B$ , where  $m,n=0,\ 1,\ 2,\ 3,\dots$ . Intermodulation terms are those for which m or n is not equal to zero. The ML2258 (IMD) intermodulation distortion specification includes the second order terms  $(f_A+f_B)$  and  $(f_A-f_B)$  and the third order terms  $(2f_A+f_B)$ ,  $(2f_A-f_B)$ ,  $(f_A+2f_B)$  and  $(f_A-2f_B)$  only.

#### 1.7 DIGITAL INTERFACE

The analog inputs are selected by the digital addresses, ADDR0-ADDR2, and latched on the rising edge of ALE. This is described in the Multiplexer Addressing section.

A conversion is initiated by the rising edge of a START pulse. As long as this pulse is high, the internal logic is reset.

The sampling interval starts with the 4th CLK rising edge after a START falling edge and ends on the 8th rising edge of CLK, 4 CLK periods later. On the rising edge of the 8th CLK pulse, the conversion starts and EOC goes low.

Each bit conversion in the successive approximation process takes 7 CLK periods. On the rising edge of the 64 CLK pulse, the digital output of the conversion is updated on the outputs DB0–DB7. On the rising edge of the 65th CLK pulse, EOC goes high indicating the conversion is done and data on DB0–DB7 is valid.

One feature of the ML2258 over conventional devices is that the data is double buffered. This means that the outputs DB0–DB7 will stay valid until updated at the end of the next conversion and will not become invalid when the next conversion starts. This facilitates interfacing with external logic of  $\mu P$ .

The signal OE drives the data bus, DB0-DB7, into the high impedance state when held low. This allows the ML2258 to be tied directly to a  $\mu$ P system bus without any latches or buffers.

## 2.0 TYPICAL APPLICATIONS



 $V_{CC}(5V_{DC})$   $V_{XDR}$   $V_{XDR$ 

Figure 7. Protecting the Input

Figure 8. Operating with Ratiometric Transducers 15% of  $V_{CC} \le V_{XDR} \le 85\%$  of  $V_{CC}$ 



Figure 9. Continuous Conversion Mode

## **ORDERING INFORMATION**

| PART NUMBER                                      | ALTERNATE<br>PART NUMBER                            | TOTAL<br>UNADJUSTED ERROR | TEMPERATURE<br>RANGE                                                  | PACKAGE                                                                          |
|--------------------------------------------------|-----------------------------------------------------|---------------------------|-----------------------------------------------------------------------|----------------------------------------------------------------------------------|
| ML2258BMJ<br>ML2258BIJ<br>ML2258BIP<br>ML2258BIQ | ADC0808CJ<br>ADC0808CCJ<br>ADC0808CCN<br>ADC0808CCV | ±1/2LSB                   | -55°C to +125°C<br>-40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C | Hermetic DIP (J20)<br>Hermetic DIP (J20)<br>Molded DIP (P20)<br>Molded PCC (Q20) |
| ML2258CIJ<br>ML2258CIP<br>ML2258CIQ              | ADC0809CCN<br>ADC0809CCV                            | ±1LSB                     | -40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C                    | Hermetic DIP (J20)<br>Molded DIP (P20)<br>Molded PCC (Q20)                       |





# $\mu$ P Compatible High-Speed 8-Bit A/D Converter with T/H (S/H)

#### GENERAL DESCRIPTION

The ML2261 is a high-speed,  $\mu$ P compatible 8-bit A/D converter with a conversion time of 670ns over the operating temperature range and supply voltage tolerance. The ML2261 operates from a single 5V supply and has an analog input range from GND to V<sub>CC</sub>.

The ML2261 has two different pin selectable modes. The T/H mode has an internal track and hold. The S/H mode has a true internal sample and hold and can digitize 0 to 5V sinusoidal signals as high as 500kHz. Timing is compatible with the AD7821.

The ML2261 digital interface has been designed so that the device appears as a memory location or I/O port to a  $\mu$ P.

The ML2261 is an enhanced, pin compatible second source for the industry standard ADC0820 and AD7820. The ML2261 enhancements are faster conversion time, parameters guaranteed over the supply tolerance and temperature range, improved digital interface timing, superior power supply rejection, and better latchup immunity on analog inputs.

#### **FEATURES**

- Digitizes a 5V, 250kHz sine wave to 8-bit accuracy
- No missing codes
- 0V to 5V analog input range with single 5V power supply
- No zero or full scale adjust required
- Analog input protection ...... 25mA min
- Operates ratiometrically or with up to 5V voltage reference
- No external clock required
- Easy interface to µP, or operates stand alone
- Power-on reset circuitry
- Low power ...... 75mW
- Standard 20-pin DIP or surface mount PCC
- Superior pin compatible replacement for ADC0820 and AD7820

### **BLOCK DIAGRAM**

#### GND SH/TH FLASH O OFL (MSB) -VREF DECODE LOGIC. -O DB7 -O DB6 LATCH -O DB5 4-BIT THREE -O DR4 STATE -O DB3 -O DB2 BUFFFR -O DB1 O DB0 FLASH -V<sub>REF</sub> TIMING CONTROL SH/TH MODE CS WR/RDY RD

#### PIN CONNECTIONS



#### PIN DESCRIPTION

| PIN NO. | IN NO. NAME FUNCTION |                                                                                                | PIN NO. | NAME              | FUNCTION                                                                                            |
|---------|----------------------|------------------------------------------------------------------------------------------------|---------|-------------------|-----------------------------------------------------------------------------------------------------|
| 1       | V <sub>IN</sub>      | Analog input.                                                                                  | 10      | GND               | Ground.                                                                                             |
| 2       | DB0                  | Data output — bit 0 (LSB).                                                                     | 11      | $-V_{REF}$        | Negative reference voltage for                                                                      |
| 3       | DB1                  | Data output — bit 1.                                                                           |         |                   | A/D converter.                                                                                      |
| 4       | DB2                  | Data output — bit 2.                                                                           | 12      | +V <sub>REF</sub> | Positive reference voltage for A/D converter.                                                       |
| 5<br>6  | DB3<br>WR/RDY        | Data output — bit 3.  Write input or ready out <u>put.</u> In                                  | 13      | CS                | Chip select input. This pin must                                                                    |
| Ü       | WICKET               | WR-RD mode, this pin is WR input. In RD mode, this pin is                                      |         |                   | be held low for the device to perform a conversion.                                                 |
|         |                      | RDY open drain output. See                                                                     | 14      | DB4               | Data output — bit 4.                                                                                |
|         |                      | Digital Interface section.                                                                     | 15      | DB5               | Data output — bit 5.                                                                                |
| 7       | MODE                 | Mode select input.                                                                             | 16      | DB6               | Data output — bit 6.                                                                                |
|         |                      | MODE = GND: RD mode                                                                            | 17      | DB7               | Data output — bit 7 (MSB).                                                                          |
|         |                      | MODE = V <sub>CC</sub> : WR-RD mode<br>Pin has internal current source                         | 18      | OFL               | Overflow output. This output                                                                        |
|         |                      | pulldown to GND.                                                                               |         |                   | goes low at end of conversion                                                                       |
| 8       | RD                   | Read input. In RD mode, this pin initiates a conversion. In                                    | 4       |                   | if V <sub>IN</sub> is greater than<br>+V <sub>REF</sub> – ½LSB.                                     |
|         |                      | WR-RD mode, this pin latches data into output latches. See Digital Interface section.          | 19      | SH/TH             | S/H, $T/H$ mode select. When SH/TH = $V_{CC}$ the device is in sample and hold mode. When           |
| 9       | ĪNT                  | Interrupt output. This output signals the end of a conversion and indicates that data is valid |         |                   | SH/TH = GND, the device is in track and hold mode. Pin has internal pulldown current source to GND. |
|         |                      | on the data outputs. See Digital Interface section.                                            | 20      | $V_{CC}$          | Positive supply. +5 volts $\pm$ 5%.                                                                 |

# ABSOLUTE MAXIMUM RATINGS (Note 1)

## **OPERATING CONDITIONS**

| Supply Voltage, V <sub>CC</sub> | . 4.5V <sub>DC</sub> to 6.0V <sub>DC</sub> |
|---------------------------------|--------------------------------------------|
| Temperature Range (Note 3)      | $T_{MIN} \le T_A \le T_{MAX}$              |
| ML2261BIJ, ML2261CIJ            | 40°C to +85°C                              |
| ML2261BCQ, ML2261CCQ            |                                            |
| ML2261BCP, ML2261CCP            | 0°C to +70°C                               |

**ELECTRICAL CHARACTERISTICS** Unless otherwise specified,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC}$  = + $V_{REF}$  = 5V  $\pm$  5%, and - $V_{REF}$  = GND

|                                                     |      |                                                |                              | ML2261XCX            |               |                      |                      |                 |                      |            |
|-----------------------------------------------------|------|------------------------------------------------|------------------------------|----------------------|---------------|----------------------|----------------------|-----------------|----------------------|------------|
| PARAMETER NO                                        |      | ES CONDITIONS                                  |                              | MIN                  | TYP (Note 4). | MAX                  | MIN                  | TYP<br>(Note 4) | MAX                  | UNITS      |
| Converter                                           |      |                                                |                              |                      |               |                      |                      |                 |                      | . A 1      |
| Total Unadjusted Error<br>ML2261BXX<br>ML2261CXX    | 5, 7 | V <sub>REF</sub> = V <sub>CC</sub>             |                              |                      |               | ±1/2<br>±1           |                      |                 | ±1/2<br>±1           | LSB<br>LSB |
| +V <sub>REF</sub> Voltage Range                     | 6    | M.                                             |                              | -V <sub>REF</sub>    | 1             | V <sub>CC</sub> +0.1 | -V <sub>REF</sub>    |                 | V <sub>CC</sub> +0.1 | V          |
| -V <sub>REF</sub> Voltage Range                     | 6    | 2                                              |                              | GND-0.1              | 1 //          | +V <sub>REF</sub>    | GND-0.1              |                 | +V <sub>REF</sub>    | V          |
| Reference Input<br>Resistance                       | 5    |                                                |                              | 1                    | 2             | 3                    | 1                    | 2               | 3                    | kΩ         |
| Analog Input Range                                  | 5, 8 |                                                |                              | GND-0.1              |               | V <sub>CC</sub> +0.1 | GND-0.1              |                 | V <sub>CC</sub> +0.1 | V          |
| Power Supply Sensitivity                            | 5    | DC<br>V <sub>CC</sub> = 5V ±                   | 5%, V <sub>REF</sub> = 4.75V |                      | ±1/32         | ±1/4                 |                      | ±1/32           | ±1/4                 | LSB        |
|                                                     |      | 100mVp-p<br>100kHz sine<br>V <sub>IN</sub> = 0 | on V <sub>CC</sub>           |                      | ±1/16         |                      |                      | ±1/16           | ]                    | LSB        |
| Analog Input Leakage<br>Current                     | 5, 9 | Converter Idle                                 |                              | -1                   |               | +1                   | -1                   |                 | +1                   | μΑ         |
| Analog Input Capacitance                            |      | During Acquisition Period                      |                              |                      | 45            |                      |                      | 45              |                      | pF         |
| Digital and DC                                      |      |                                                |                              | 4                    |               |                      |                      |                 |                      |            |
| V <sub>IN(1)</sub> , Logical "1" Input              | 5    | WR, RD, C                                      | ş                            | 2.0                  |               |                      | 2.0                  |                 |                      | V          |
| Voltage                                             |      | MODE, SH                                       | TH                           | V <sub>CC</sub> -0.5 |               |                      | V <sub>CC</sub> -0.5 |                 |                      | V          |
| V <sub>IN(0)</sub> , Logical "0" Input              | 5    | WR, RD, C                                      | 5                            |                      |               | 0.8                  |                      | 4               | 0.8                  | V          |
| Voltage                                             |      | MODE, SH                                       | TH                           |                      |               | 20.5                 |                      |                 | 0.5                  | <b>V</b>   |
| I <sub>IN(1)</sub> , Logical "1"                    | 5    | V <sub>IH</sub> = V <sub>CC</sub>              | WR, RD, CS                   |                      |               | 1                    |                      |                 | 1                    | μΑ         |
| Input Current                                       |      | VIH VCC                                        | MODE, SH/TH                  | 15                   | 50            | 150                  | 15                   | 50              | 150                  | μΑ         |
| I <sub>IN(0)</sub> , Logical "0"                    | 5    | V <sub>IL</sub> = GND                          | WR, RD, CS                   | -1                   |               |                      | -1                   |                 |                      | μA         |
| Input Current                                       |      | TIL CITE                                       | MODE, SH/TH                  | -20                  |               |                      | -20                  |                 | 78 A. A.             | μΑ         |
| V <sub>OUT(1)</sub> , Logical "1"<br>Output Voltage | 5    | l <sub>OUT</sub> = -2m                         | <b>A</b>                     | 4.0                  | 7             |                      | 4.0                  |                 |                      | V          |
| V <sub>OUT(0)</sub> , Logical "0"<br>Output Voltage | 5    | I <sub>OUT</sub> = 2mA                         |                              |                      |               | 0.4                  |                      |                 | 0.4                  | V          |
| I <sub>OUT</sub> , Three-State Output               | 5    | $V_{OUT} = 0V$                                 |                              | -1                   |               |                      | -1                   |                 |                      | μA         |
| Current                                             | ,    | V <sub>OUT</sub> = V <sub>CC</sub>             |                              |                      |               | 1                    |                      |                 | 1                    | μA         |
| C <sub>OUT</sub> , Logic Output<br>Capacitance      |      |                                                |                              | 1.5                  | 5             |                      |                      | 5               |                      | pF         |
| C <sub>IN</sub> , Logic Input<br>Capacitance        |      | ·                                              |                              |                      | 5             |                      |                      | 5               |                      | pF         |
| I <sub>CC</sub> Supply Current                      | 5.   | CS = WR =                                      |                              | . 4                  | 8             | 14                   |                      | 8               | 15.5                 | mA         |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC}$  =  $\pm V_{REF}$  = 5V  $\pm$  5%,  $-V_{REF}$  = GND, and timing measured at 1.4V,  $C_L$  = 100pF.

|                                                                                      | 1        |                                                                                                                                              |                                                                                                                                            | ML2261XCX |                 |      | ML2261XIX |                 |         |          |
|--------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------|-----------------|------|-----------|-----------------|---------|----------|
| PARAMETER                                                                            | NOTES    | CONDI                                                                                                                                        | ITIONS                                                                                                                                     | MIN       | TYP<br>(Note 4) | MAX  | MIN       | TYP<br>(Note 4) | MAX     | UNITS    |
| AC and Dynamic Performan                                                             | ce (Note | 9)                                                                                                                                           |                                                                                                                                            |           |                 |      |           |                 |         | :. ·     |
| t <sub>CRD</sub> , Conversion Time,<br>Read Mode                                     | 5        | RD to INT, MO                                                                                                                                | ODE = 0V                                                                                                                                   | ٠         |                 | 1060 |           |                 | .1100   | ns       |
| t <sub>CWR-RD</sub> , Conversion Time,<br>Write-Read Mode                            | 5, 9     | WR Falling<br>Edge to INT,                                                                                                                   | SH/TH=V <sub>CC</sub>                                                                                                                      |           | 650             | 700  |           | 690             | 740     | ns       |
|                                                                                      |          | $t_{RD} < t_{INT},$<br>MODE = $V_{CC}$                                                                                                       | SH/TH=GND                                                                                                                                  |           |                 | 850  | : -       |                 | 920     | ns       |
| SNR, Signal to Noise Ratio                                                           | * .      | V <sub>IN</sub> = 5V, 250kHz<br>Noise is sum of all<br>nonfundamental<br>components<br>from 0–500kHz.                                        |                                                                                                                                            | :<br>:    | 48              |      |           | 48              |         | dB       |
|                                                                                      |          | $SH/TH = V_{CC}$<br>$f_{SAMPLING} = 1 I$                                                                                                     | MODE = V <sub>CC</sub><br>MHz                                                                                                              |           |                 |      |           |                 |         |          |
| HD, Harmonic Distortion                                                              |          |                                                                                                                                              | V <sub>IN</sub> = 5V, 250kHz<br>THD is sum of 2–5th                                                                                        |           | -63             |      | 724       | -63             | ~<br>   | dB       |
|                                                                                      |          | fundamental.<br>SH/TH = V <sub>CC</sub><br>f <sub>SAMPLING</sub> = 1 /                                                                       | MODE = V <sub>CC</sub>                                                                                                                     | :         |                 |      |           |                 |         |          |
| IMD, Intermodulation<br>Distortion                                                   |          | fa = 2.5V, 250k<br>fb = 2.5V, 248k<br>IMB is (fa + fb)<br>(2fa + fb), (2fa                                                                   | Hz<br>), (fa – fb),<br>– fb),                                                                                                              |           | -60             |      |           | -60             |         | dB       |
|                                                                                      |          | relative to fund<br>SH/TH = V <sub>CC</sub>                                                                                                  | (fa + 2fb), or (fa - 2fb)<br>relative to fundamental.<br>SH/TH = V <sub>CC</sub> , MODE = V <sub>CC</sub><br>f <sub>SAMPLING</sub> = 1 MHz |           |                 |      |           |                 | *<br>*- |          |
| FR, Frequency Response                                                               |          | $V_{\rm IN} = 5V$ , 0–250kHz<br>Relative to 1kHz<br>SH/ $\overline{\rm TH} = V_{\rm CC}$ , MODE = $V_{\rm CC}$<br>$f_{\rm SAMPLING} = 1$ MHz |                                                                                                                                            |           | ±0.1            |      |           | ±0.1            |         | dB       |
| SR, Slew Rate Tracking                                                               | 6        | SH/TH = V <sub>CC</sub>                                                                                                                      |                                                                                                                                            | L         |                 | 4.0  |           |                 | 4.0     | V/µs     |
| 4C D                                                                                 | /D:- 7   | SH/TH = GND                                                                                                                                  |                                                                                                                                            |           | L               | .25  | <u> </u>  |                 | .25     | V/µs     |
| AC Performance Read Mode                                                             | (Pin /   | = uv), rigure 2                                                                                                                              |                                                                                                                                            | 0         | T .             | 65   | 0         | T .             | 70      | T        |
| t <sub>RDV</sub> , CS to RDY Delay  t <sub>RDD</sub> , RD Low to  RDY Delay          | 5, 10    | Figure 1                                                                                                                                     |                                                                                                                                            | U         |                 | 1060 | U         |                 | 1100    | ns<br>ns |
| t <sub>CSS</sub> , CS to RD, WR<br>Setup Time                                        | 5        | Ä                                                                                                                                            | · · · · · · · · · · · · · · · · · · ·                                                                                                      | 0         |                 |      | 0         |                 |         | ns       |
| t <sub>CSH</sub> , $\overline{CS}$ to $\overline{RD}$ , $\overline{WR}$<br>Hold Time | 5        |                                                                                                                                              | :                                                                                                                                          | 0         |                 |      | 0         | 1               |         | ns       |
| t <sub>CRD</sub> , Conversion Time —<br>RD Low to INT Low                            | 5, 10    |                                                                                                                                              |                                                                                                                                            |           |                 | 1060 |           |                 | 1100    | ns       |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC}$  = + $V_{REF}$  = 5V  $\pm$  5%, - $V_{REF}$  = GND, and timing measured at 1.4V,  $C_L$  = 100pF

|                                                                                      |        |                                                |                      | ML2261XC        | X                    |                      | ML2261XIX       | (                    |       |
|--------------------------------------------------------------------------------------|--------|------------------------------------------------|----------------------|-----------------|----------------------|----------------------|-----------------|----------------------|-------|
| PARAMETER                                                                            | NOTES  | CONDITIONS                                     | MIN                  | TYP<br>(Note 4) | MAX                  | MIN                  | TYP<br>(Note 4) | MAX                  | UNITS |
| AC Performance Read Mode                                                             | (Pin 7 | = 0V), Figure 2 (Continued)                    |                      |                 |                      | 100                  | 1446            | Participat           | 11.13 |
| t <sub>ACC0</sub> , Data Access Time<br>RD to Data Valid                             | . 5    |                                                | t <sub>CRD</sub>     |                 | t <sub>CRD</sub> +30 | t <sub>CRD</sub>     |                 | t <sub>CRD</sub> +30 | ns    |
| t <sub>RDPW</sub> , RD Pulse Width                                                   | 5      |                                                | t <sub>CRD</sub> +30 |                 | 14.1                 | t <sub>CRD</sub> +30 |                 | egit e a             | ns    |
| t <sub>INTH</sub> , RD to INT Delay                                                  | 5, 10  |                                                | 0                    |                 | 65                   | 0                    |                 | 70                   | ns    |
| t <sub>DH</sub> , Data Hold Time —<br>RD Rising Edge to Data<br>High Impedance State | 6, 10  | Figure 1                                       | 0                    |                 | 50                   | 0                    |                 | 60                   | ns    |
| t <sub>P</sub> , Delay Time <u>Between</u><br>Conversions — <u>INT</u> Low           | 5, 10  | Sample & Hold Mode,<br>SH/TH = V <sub>CC</sub> | 300                  |                 |                      | 325                  |                 |                      | ns    |
| to RD Low                                                                            |        | Track & Hold Mode,<br>SH/TH = GND              | 240                  |                 |                      | 260                  |                 | 2:                   | ns    |
| AC Performance Write-Read                                                            | Mode ( | Pin 7 = 5V), Figures 3 and 4                   |                      |                 |                      |                      | 7               | garage and a second  |       |
| $t_{CSS}$ , $\overline{CS}$ to $\overline{RD}$ , $\overline{WR}$<br>Setup Time       | 5      |                                                | 0                    |                 |                      | 0                    |                 |                      | ns    |
| $t_{CSH}$ , $\overline{CS}$ to $\overline{RD}$ , $\overline{WR}$ Hold Time           | 5      |                                                | 0                    |                 | in the second        | 0                    |                 |                      | ns    |
| t <sub>WR</sub> WR Pulse Width                                                       | 5      | SH/TH = V <sub>CC</sub>                        | 170                  |                 | 50K                  | 180                  |                 | 50K                  | ns    |
| twe, we ruise width                                                                  | 6      | SH/TH = GND                                    | 320                  |                 | 50K                  | 360                  |                 | 50K                  | ns    |
| t <sub>RD</sub> , Read Time — WR<br>High to RD Low Delay                             | 5      | $t_{RD} < t_{INTL}$                            | 275                  | ra y<br>Life    |                      | 290                  |                 |                      | ns    |
| t <sub>RI</sub> , RD to INT Delay                                                    | 5, 10  | $t_{RD} < t_{INTL}$                            | 0                    |                 | 255                  | 0                    |                 | 270                  | ns    |
| t <sub>ACC1</sub> , Data Access Time<br>— RD Low to Data Valid                       | 5      | $t_{RD} < t_{INTL}$                            | 0.87                 | \$              | 260                  | 0                    |                 | 280                  | ns    |
| t <sub>CWR-RD</sub> , Conversion Time                                                | 5,9,10 | $t_{RD} < t_{INTL} SH/\overline{TH} = V_{CC}$  | -                    | 650             | 700                  |                      | 690             | 740                  | ns    |
| — WR Falling Edge to INT Low                                                         | 6,9,10 | $t_{RD} < t_{INTL} SH/\overline{TH} = GND$     |                      |                 | 850                  |                      |                 | 920                  | ns    |
| t <sub>INTL</sub> , Internal Comparison<br>Time — WR Rising Edge<br>to INT Low       | 5, 10  | $t_{RD} > t_{INTL}$                            |                      |                 | 650                  |                      | 41.75           | 670                  | ns    |
| t <sub>ACC2</sub> , Data Access Time<br>— RD to Data Valid                           | 5      | $t_{RD} > t_{INTL}$                            | 0                    |                 | 50                   | 0                    |                 | 60                   | ns    |
| t <sub>DH</sub> , Data Hold Time —<br>RD Rising Edge to Data<br>High Impedance State | 6, 10  | Figure 1                                       | 0                    |                 | 50                   | 0                    | 3-              | 60                   | ns    |
| t <sub>INTH</sub> , RDt to INTt Delay                                                | 5, 10  |                                                | 0                    | 5.              | 65                   | 0                    | 4               | 70                   | ns    |
| t <sub>P</sub> , Delay Time Between<br>Conversions — INT Low                         | 5, 10  | Sample & Hold Mode,<br>SH/TH = V <sub>CC</sub> | 300                  |                 |                      | 325                  |                 |                      | ns    |
| to WR Low                                                                            |        | Track & Hold Mode,<br>SH/TH = GND              | 240                  |                 |                      | 260                  |                 |                      | ns    |
| t <sub>IHWR</sub> WR1 to INT1 Delay                                                  | 5, 10  | Standalone Mode                                | .0                   |                 | 100                  | 0                    |                 | 110                  | ns    |
| t <sub>ID</sub> , INTI to Data<br>Valid Delay                                        | 5, 10  | Standalone Mode                                | 0                    |                 | 20                   | 0                    |                 | 30                   | ns    |

- Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.
- Note 2: When the voltage at any pin exceeds the power supply rails ( $V_{IN} < GND$  or  $V_{IN} > V_{CC}$ ) the absolute value of current at that pin should be limited to 25mA or less.
- Note 3: 0°C to +70°C and -40°C to +85°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.
- Note 4: Typicals are parametric norm at 25°C.
- Note 5: Parameter guaranteed and 100% production tested.
- Note 6: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.
- Note 7: Total unadjusted error includes offset, full scale, linearity, and sample and hold errors. Total unadjusted error is tested at the minimum specified times for WR, RD, t<sub>RI</sub>, and t<sub>P</sub>. For example, for the ML2261XCX in the sample and hold mode, WR/RD mode: t<sub>WR</sub> = 170ns, t<sub>RD</sub> = 275ns with a frequency of 1.00MHz (cycle time of 1000ns).
- Note 8: For  $-V_{REF} \ge V_{IN}$  the digital output code will be 0000 0000. Two on-chip diodes are tied to the analog input which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater than the  $V_{CC}$  supply. Be careful, during testing at low  $V_{CC}$  levels (4.5V), as high level analog inputs (5V) can cause this input diode to conduct especially at elevated temperatures, and cause errors for analog inputs near full scale. The spec allows 100mV forward bias of either diode. This means that as long as the analog  $V_{IN}$  or  $V_{REF}$  does not exceed the supply voltage by more than 100mV, the output code will be correct. To achieve an absolute  $0V_{DC}$  to  $5V_{DC}$  input voltage range will therefore require a minimum supply voltage of 4.900 $V_{DC}$  over temperature variations, initial tolerance and loading.
- Note 9: Conversion time, write-read mode =  $t_{WR} + t_{RD} + t_{RI}$ .
- Note 10: Defined from the time an output crosses 0.8V or 2.4V.



Figure 1. High Impedance Test Circuits and Waveforms



\* IN SAMPLE & HOLD MODE A PULL UP RESISTOR ON RDY SHOULD NOT BE USED UNLESS CSI IS  $\geq 20 \text{ns}$  Before RDI.

Figure 2. RD Mode Timing



Figure 3. WR-RD Mode Timing  $(t_{\text{RD}} > t_{\text{INTL}})$ 



Figure 4. WR-RD Mode Timing  $(t_{RD} < t_{INTL})$ 



Figure 5. WR-RD Mode Stand-Alone Timing  $\overline{CS} = \overline{RD} = 0$ 

#### 1.0 FUNCTIONAL DESCRIPTION

The ML2261 uses a two stage flash technique for A/D conversion. This technique first performs a 4 bit flash conversion on  $V_{\rm IN}$  to determine the 4 MSB's. These 4 MSB's are then cycled through an internal DAC to recreate the analog input. This reconstructed analog input signal from the DAC is then subtracted from the input, and the difference voltage is converted by a second 4 bit flash conversion, providing the 4 LSB's of the output data word. An additional overrange function detects if  $V_{\rm IN}$  is greater than  $+V_{\rm RFF}-V_{\rm LSB}$ .

#### 1.1 ANALOG INPUT

The analog input on the ML2261 behaves differently than inputs on conventional converters. The analog input current requirements change while the conversion is in progress, and the amount of input current depends on what cycle the converter is in.

The equivalent input circuit for the converter is shown in Figure 6. When the conversion starts in the T/H mode (WR1 in the WR-RD mode or RD1 in the RD mode) S1, S4 and S6 close and S3 opens. This period is known as the acquisition period where the MSB flash converter tracks the input signal and the LSB flash converter samples it. During this period, VIN is connected to the 16 MSB and 15 LSB comparators. Thus 38 pF of input capacitance must be charged up through the combined RON resistance of the internal analog switches plus any external source resistance, Rs. In addition, there is a stray capacitance of approximately 11 pF that needs to be charged through the external source resistance Rs. This period ends in the WR-RD mode when WR1 or by an internal timer in the RD mode. At this point S1 and S4 open and the analog input at V<sub>IN</sub> is no longer being sampled; thus during this time the analog voltage on VIN does not affect converter performance.



Figure 6. Converter Equivalent Input Circuit

As shown above, the critical period for charging up the analog input occurs when the MSB and LSB comparators are sampling the input, known as the acquisition period. The source of the external signal on  $V_{\rm IN}$  must adequately charge up the analog voltage during the acquisition period. To do this, the input must settle within the required analog accuracy tolerance at least 50ns before the end of the acquisition period so that the MSB comparators have adequate time to make the correct decision. If more time is needed due to finite charging or settling time of the external source, the  $\overline{\rm WR}$  low period can be extended in WR-RD mode. In RD mode, since the acquisition time is fixed by internal delays, the burden is on the external source to charge up and settle the input adequately.

When the ML2261 operates in the S/H mode (pin 19 =  $V_{CC}$ ) both the MSB and the LSB flash converter perform a true sample and hold operation during the acquisition or sampling period. This period starts after the falling edge of  $\overline{INT}$  and ends with the falling edge of  $\overline{WR}$  in the WR-RD mode or the falling edge of RD in the RD mode. The duration of this period is user controlled and must satisfy a minimum of  $t_P$ .

During this period S1, S3, S4 and S6 close, therefore 46 pF of input capacitance must be charged up in addition to the 11 pF of stray capacitance.

#### 1.2 TRACK AND HOLD vs. SAMPLE AND HOLD

The MSB Flash Converter of the ML2261 in T/H mode has a track and hold mechanism for sampling the input. The input is attached to the MSB comparators directly in the MSB compare cycle, or acquisition period. When the MSB compare cycle ends, the state of the MSB comparators is latched. The LSB Flash Converter always performs a S/H operation. Thus, the analog input signal can be changing during the MSB comparators will be tracking it as long as the slew rate of the analog input is slow enough so that the MSB comparators can respond. The ML2261 can track and hold signals with slew rates as high as .25V/µs (16kHz @ 5 volts) without sacrificing conversion accuracy.

The ML2261 in S/H mode does not have the slew rate limitation of the T/H mode since an internal sample and hold acquires the analog signal, holds it internally, and then performs a conversion. Since this is a true sample and hold function, the S/H mode can theoretically digitize signals of frequencies much higher than the T/H mode. The ML2261 in S/H mode can digitize signals of frequencies as high as 250kHz @ 5V (slew rates as high as  $4V/\mu$ s) without sacrificing conversion accuracy. In most applications, the S/H mode is more desirable than T/H mode because of the better dynamic performance.

#### 1.2.1 CONVERTER — T/H MODE

The operating sequence for the WR-RD mode is illustrated in Figure 7a. Initially, the internal comparators are auto-zeroed while WR is high. A conversion is initiated by the falling edge of WR. While WR is low, the MSB comparators are tracking the analog input and comparing this voltage against voltages from the internal resistor ladder. At the same time, the input is being acquired or sampled by LSB comparators. On the rising edge of WR, the MSB comparator results are latched, and the LSB acquisition time is ended by closing the sampling switch to the LSB comparators. While WR is high, the LSB comparators then compare the residual input voltage against internal voltages from the resistor ladder to determine the 4 LSB's. When the LSB comparison or conversion is complete, INT goes low and latches the conversion result into the output latches. Then, the comparators are auto-zeroed while WR is high before another conversion can start.

The operating sequence for RD mode, is similar to that described above for the WR-RD mode, except the conversion is initiated by the falling edge of RD, and the MSB and LSB conversions are generated by internal clock edges that are generated while RD is low.

#### 1.2.2 CONVERTER — S/H MODE

The operating sequence for S/H mode is illustrated in Figure 7b. Notice that it is similar to T/H mode described above except this mode has a true sample and hold function. The falling edge of INT closes the sampling switch and starts the acquisition period where the analog input is sampled at the same time all comparators are auto-zeroed. The falling edge of WR opens the internal sampling switch, ends the acquisition period, and starts the conversion on the internally sample and held signal. The MSB comparators make their decisions while WR is low. On the rising edge of WR, the MSB comparator results are latched. The LSB comparators make their decision when WR is high. When the LSB comparison or conversion is complete, INT goes low and latches the conversion result into the output buffers. Then, the acquisition period begins again and the converter is ready for the next conversion.

The operating sequence for the RD mode is the same as the WR-RD mode, except the conversion is initiated by the falling edge of RD, and the MSB and LSB conversions are generated by internal clock edges that are generated while RD is low.

#### a). T/H Mode



#### b), S/H Mode



Figure 7. Operating Sequence (WR-RD Mode)

#### 1.3 REFERENCE

The  $+V_{REF}$  and  $-V_{REF}$  inputs are the reference voltages that determine the full scale and zero input voltages, respectively, for the A/D converter. Thus,  $+V_{REF}$  defines the analog input which produces a full scale output and  $-V_{REF}$  defines the analog input which produces an output code of all zeroes. The transfer function for the A/D converter is shown in Figure 8.

+V<sub>REF</sub> and -V<sub>REF</sub> can be set to any voltage between GND and V<sub>CC</sub>. This means that the reference voltages can be offset from GND and the difference between +V<sub>REF</sub>+ and -V<sub>REF</sub>- can be made small to increase the resolution of the conversion. Note that the total unadjusted error increases when [+V<sub>REF</sub> - (-V<sub>REF</sub>)] decreases.



Figure 8. A/D Transfer Characteristic

#### 1.4 POWER SUPPLY AND REFERENCE DECOUPLING

A 0.1  $\mu F$  ceramic disc capacitor is recommended to bypass  $V_{CC}$  to GND, using as short a lead length as possible.

If REF+ and REF- inputs are driven by long lines, they should be bypassed by  $0.1\mu\text{F}$  ceramic disc capacitors at the reference input pins.

#### 1.5 DYNAMIC PERFORMANCE

#### 1.5.1 SINUSOIDAL INPUTS

Since the ML2261 has an internal sample and hold, the device can digitize high frequency sinusoids with little or no signal degradations. Using the Nyquist criteria, the highest frequency input to the converter could theoretically be 1/2 the sampling rate (f<sub>s</sub>). Any frequency components above f<sub>s</sub>/2 will be aliased below f<sub>s</sub>/2. In most applications, these aliased components cause unacceptable distortion and must be filtered out of the input. If the input frequency is too close to f<sub>s</sub>/2, then the requirements on the anti-alias filter become difficult

to impossible to realize with standard component and tolerances. In most practical applications, the highest input frequency has to be limited to 1/3 to 1/4 of  $f_{max}$  in order to relax the filtering requirements enough to make a realizable anti-alias filter.

The maximum sampling rate ( $f_{max}$ ) for the ML2261 in the WR-RD mode, ( $t_{RD} < t_{INTL}$ ) can be calculated as follows:

$$f_{max} = \frac{1}{t_{WR} + t_{RD} + t_{RI} + t_P}$$

$$f_{max} = \frac{1}{170\text{ns} + 275\text{ns} + 255\text{ns} + 300\text{ns}}$$

 $f_{max} = 1.00 \text{ MHz}$ 

tWR = Write Pulse Width

 $t_{RD}$  = Delay Time between  $\overline{WR}$  and  $\overline{RD}$  Pulses

 $t_{RI} = \overline{RD}$  to  $\overline{INT}$  Delay

t<sub>P</sub> = Delay Time between Conversions

This permits a maximum sampling rate of 1MHz for the ML2261. The dynamic performance specifications (SNR, HD, IMD, and FR) for the ML2261 are all specified at 250kHz, which is approximately 1/4 of the sampling rate, f<sub>c</sub>.

In applications where aliased frequency components are acceptable and filtering of the input signal is not needed or where a filter with a steep amplitude response is available, the user can apply an input sinusoid higher than 250kHz to the device. Note, however, that as the input frequency increases above 500kHz, dynamic performance degradation will occur due to the finite bandwidth of the internal sample and hold.

The Figure 9 plots are 4096 point FFT's of the ML2261 converting a 257kHz and a 491kHz, 0 to 4.5V, low distortion sine wave input. The ML2261 samples and digitizes at its specified accuracy, dynamic input signals with frequency components up to the Nyquist frequency (one-half the sampling rate). The output spectra yields precise measurements of the input signal level, harmonic components, and signal to noise ratio up to the 8-bit level. The near ideal signal to noise ratio is maintained independent of increasing analog input frequencies to 500kHz.

#### 1.5.2 SIGNAL-TO-NOISE RATIO

Signal-to-noise ratio (SNR) is the measured signal to noise at the output of the converter. The signal is the rms magnitude of the fundamental. Noise is the rms sum of all the nonfundamental signals up to half the sampling frequency. SNR is dependent on the number of quantization levels used in the digitization process; the more the levels, the smaller the quantization noise. The theoretical SNR for a sine wave is given by

$$SNR = (6.02N + 1.76) dB$$

where N is the number of bits. Thus for ideal 8-bit converter, SNR = 49.92 dB.







a) Ouput Spectrum with  $f_{IN} = 257kHz$ ,  $f_S = 1MHz$ 

b) Output Spectrum with  $f_{IN} = 491 \text{kHz}$ ,  $f_S = 1 \text{MHz}$ 

Figure 9. Dynamic Performance, Sample and Hold Mode

#### 1.5.3 HARMONIC DISTORTION

Harmonic distortion is the ratio of the rms sum of harmonics to the fundamental. Total harmonic distortion (THD) of the ML2261 is defined as

20 log = 
$$\frac{(V_2^2 + V_3^2 + V_4^2 + V_5^2)^{1/2}}{V_1}$$

where  $V_1$  is the rms amplitude of the fundamental and  $V_2$ ,  $V_3$ ,  $V_4$ ,  $V_5$  are the rms amplitudes of the individual harmonics.

#### 1.5.4 INTERMODULATION DISTORTION

With inputs consisting of sine waves at two frequencies,  $f_A$  and  $f_B$ , any active device with nonlinearities will create distortion products, of order (m + n), at sum and difference frequencies of  $mf_A + nf_B$ , where m, n = 0, 1, 2, 3 . . . Intermodulation terms are those for which m or n is not equal to zero. The (IMD) intermodulation distortion specification includes the second order terms  $(f_A + f_B)$  and  $(f_A - f_B)$  and the third order terms  $(2f_A + f_B)$ ,  $(2f_A - f_B)$ ,  $(f_A + 2f_B)$ , and  $(f_A - 2f_B)$  only.

#### 1.6 DIGITAL INTERFACE

The ML2261 has two basic interface modes, RD and WR-RD, which are selected by the MODE input pin.

#### 1.6.1 RD MODE

In the RD mode, the  $\overline{\text{WR}}/\text{RDY}$  pin is configured as the RDY output. The read mode performs a conversion with a single RD pulse. This allows the  $\mu\text{P}$  to start a conversion, wait, and then read data with a single read instruction.

The timing for the RD mode is shown in Figure 2. To do a conversion, CS must be low to select the device. After CS goes low, the RDY output goes low indicating that the device is ready to do a conversion. The conversion starts on the falling edge of RD. While RD is low, the MSB and LSB decisions are made with internally generated clock edges. When the conversion is complete, RDY goes high and INT goes low signaling the end of the conversion. After INT goes low, the data outputs go from high impedance to active state with valid output data. Data stays valid until either RD or CS goes high. When either signal goes high, the output data lines return to the high impedance state and INT returns high. A pull up resistor on RDY in the sample and hold mode will cause clock injection, degrading the total unadjusted error, unless CS $\downarrow$  is  $\geq 20$ ns before RDI.

#### 1.6.2 WR-RD MODE

In the WR-RD mode, the WR/RDY pin is configured as the WR input. In this mode, WR initiates the conversion and RD controls reading the output data. This can be done in several ways, described below.

# 1.6.3 WR-RD MODE — USING INTERNAL DELAY $(t_{RD} > t_{INTL})$

The timing is shown in Figure 3. To do a conversion, CS must be low to select the device. Then, WR falling edge triggers the conversion. While WR is low, the MSB comparison is made. When WR returns high the LSB decision is made. After some internal delay, INT goes low indicating end of conversion. Valid data will appear on DB0-7 when RD is pulled low. INT is then reset by the rising edge of either CS or RD.

## 1.6.4 WR-RD MODE — READING BEFORE DELAY $(t_{RD} < t_{INTI})$

The internally generated delay for the LSB decision when  $t_{RD} > t_{INTL}$  is longer than necessary due to circuit design tolerances of  $t_{INTL}$  delay. If desired, a faster conversion will result without loss of accuracy by bringing  $\overline{RD}$  low within the minimum time specified for  $t_{RD}$ . The  $\underline{timing}$  diagram for this mode is shown in Figure 4.  $\underline{WR}$  is the same as when  $t_{RD} > t_{INTL}$ . But in this case, RD is  $\underline{brought}$  low  $t_{RD}$  ns after  $\underline{WR}$  rising edge and before  $\underline{INT}$ .  $\underline{INT}$  goes low indicating an end of conversion after the  $\underline{falling}$  edge of  $\underline{RD}$  and is reset on the rising edge of  $\underline{RD}$  or  $\underline{CS}$ . When  $\underline{RD}$  is  $\underline{brought}$  low before  $\underline{INT}$  goes low the data  $\underline{bus}$  always remains in the high-impedance state until  $\underline{INTL}$ .

#### 1.6.5 WR-RD MODE — STAND ALONE OPERATION

Stand alone operation can be implemented by tying CS and RD low as shown in Figure 5. WR initiates a conversion as before. When WR is low, the MSB comparison is made. When WR goes high, the LSB comparison is made. Since RD is already low, the output data will appear automatically at end of conversion. Since RD is always low, INT is reset on rising edge of WR and goes low at end of conversion.

#### 1.6.6 POWER-ON RESET

When power is first applied, <u>an internal power-on reset</u> and timer circuit inhibits the  $\overline{\text{CS}}$  input and resets the internal circuitry to prevent the ML2261 from starting in an <u>unknown state</u>. During this period of approximately  $3\mu s$ ,  $\overline{\text{INT}}$  remains high and the data bus is in the high-impedance state.

## 2.0 TYPICAL APPLICATIONS



\* NO PROTECTION IS REQUIRED IF INPUT CURRENT < 25 mA

Figure 10. Protecting the Input



Figure 11. Using  $V_{CC}$  as Reference for Ratiometric Operation



Figure 12. Using External Reference of D/A



Figure 13. 68000 Type Interface to ML2261



Figure 14. 9-Bit Resolution

## 2.0 TYPICAL APPLICATIONS (Continued)





Figure 15. ±2.5V Analog Input Range

Figure 16. Simultaneous Sampling of Two Variables



Figure 17. TMS320 Interface with D/A Output



Figure 18. 8051 Interface to ML2261

## TYPICAL APPLICATIONS (Continued)



Figure 19. Operating with a Ratiometric Analog Signal of 15% of  $V_{CC}$  to 85% of  $V_{CC}$ 

## ORDERING INFORMATION

| PART NUMBER | TOTAL<br>UNADJUSTED ERROR | TEMPERATURE<br>RANGE | PACKAGE            |
|-------------|---------------------------|----------------------|--------------------|
| ML2261BIJ   | ±½ LSB                    | -40°C to +85°C       | HERMETIC DIP (J20) |
| ML2261BCP   |                           | 0°C to +70°C         | MOLDED DIP (P20)   |
| ML2261BCQ   |                           | 0°C to +70°C         | MOLDED PCC (Q20)   |
| ML2261CIJ   | ±1 LSB                    | −40°C to +85°C       | HERMETIC DIP (J20) |
| ML2261CCP   |                           | 0°C to +70°C         | MOLDED DIP (P20)   |
| ML2261CCQ   |                           | 0°C to +70°C         | MOLDED PCC (Q20)   |

# A/D Converter with T/H (S/H)

### **GENERAL DESCRIPTION**

The ML2264 is a high-speed,  $\mu P$  compatible, 4-channel 8-bit A/D converter with a conversion time of 680ns over the operating temperature range and supply voltage tolerance. The ML2264 operates from a single 5V supply and has an analog input range from GND to  $V_{CC}$ .

The ML2264 has two different pin selectable modes. The T/H mode has an internal track and hold. The S/H mode has a true internal sample and hold and can digitize 0 to 5V sinusoidal signals as high as 500kHz.

The ML2264 digital interface has been designed so that the device appears as a memory location or I/O port to a  $\mu$ P. Analog input channels are selected by the latched and decoded multiplexer address inputs.

The ML2264 is an enhanced, pin compatible second source for the industry standard AD7824. The ML2264 enhancements are faster conversion time, parameters guaranteed over the supply tolerance and temperature range, improved digital interface timing, superior power supply rejection, and better latchup immunity on analog inputs.

#### **FEATURES**

- Conversion time, WR-RD mode over temperature and supply voltage tolerance
  - Track & Hold Mode 830ns max Sample & Hold Mode 700ns max
- Total unadjusted error .......  $\pm$ 1/2 LSB or  $\pm$ 1 LSB
- Capable of digitizing a 5V, 250kHz sine wave
- 4-analog input channels
- No missing codes
- 0V to 5V analog input range with single 5V power supply
- No zero or full scale adjust required
- Analog input protection .................................. 25mA min
- Operates ratiometrically or with up to 5V voltage reference
- No external clock required
- Power-on reset circuitry
- Low power ...... 100mW

24-Pin SOIC

- Narrow 24-pin DIP or surface mount SOIC
- Superior pin compatible replacement for AD7824

## **BLOCK DIAGRAM**

#### +Vper -VREF GND SH/TH 4-BIT FLASH A IN 1 0 A/D (MSB) A IN 2 O DECODE -O DB7 4-CH -O DB6 LATCH A IN 3 O SAMPLE O DRS 4.RIT THREE HOLD D/A -O DB4 A IN 4 O STATE -O DB3 O DB2 BUFFER +V<sub>REF</sub> -O DB1 4-BIT 16 -O DB0 A/D (LSB) ADDRESS LATCH DECODE TIMING CONTROL INT CS WR/RDY RD SH/TH MODE

## PIN CONNECTIONS

24-Pin DIP



## PIN DESCRIPTION

| PIN NO. | NAME              | FUNCTION                                                                                                | PIN NO. | NAME            | FUNCTION                                                                                   |
|---------|-------------------|---------------------------------------------------------------------------------------------------------|---------|-----------------|--------------------------------------------------------------------------------------------|
| 1       | A IN 4            | Analog input 4.                                                                                         | 15      | WR/RDY          | Write input or ready output. In                                                            |
| 2       | A IN 3            | Analog input 3.                                                                                         |         |                 | WR-RD mode, this pin is WR input. In RD mode, this pin is                                  |
| 3       | A IN 2            | Analog input 2.                                                                                         |         |                 | RDY open drain output. See                                                                 |
| 4       | A IN 1            | Analog input 1.                                                                                         |         |                 | Digital Interface section.                                                                 |
| 5       | MODE              | Mode select input.<br>MODE = GND: RD mode<br>MODE = $V_{CC}$ : WR-RD mode                               | 16      | CS              | Chip select input. This pin must<br>be held low for the device to<br>perform a conversion. |
|         |                   | Pin has internal current source                                                                         | 17      | DB4             | Data output — bit 4.                                                                       |
|         | DDO               | pulldown to GND.                                                                                        | 18      | DB5             | Data output — bit 5.                                                                       |
| 6 .     | DB0               | Data output — bit 0 (LSB).                                                                              | 19      | DB6             | Data output — bit 6.                                                                       |
| 7       | DB1               | Data output — bit 1.                                                                                    | 20      | DB7             | Data output — bit 7 (MSB).                                                                 |
| 8       | DB2               | Data output — bit 2.                                                                                    | 21      | A1              | Digital address input 1 that                                                               |
| 9       | DB3               | Data output — bit 3.                                                                                    |         |                 | selects analog input channel.                                                              |
| 10      | RD                | Read input. In RD mode, this pin initiates a conversion. In                                             |         |                 | See multiplexer addressing section.                                                        |
|         |                   | WR-RD mode, this pin latches data into output latches. See Digital Interface section.                   | 22      | A0              | Digital address input 0 that selects analog input channel. See multiplexer addressing      |
| 11      | INT               | Interrupt output. This output                                                                           |         |                 | section.                                                                                   |
|         |                   | signals the end of a conversion<br>and indicates that data is valid<br>on the data outputs. See Digital | 23      | SH/TH           | $S/H$ , $T/H$ mode select. When $SH/TH = V_{CC}$ , the device is in                        |
|         |                   | Interface section.                                                                                      |         |                 | sample and hold mode. When SH/TH = GND, the device is in                                   |
| 12      | GND               | Ground.                                                                                                 |         |                 | track and hold mode. Pin has                                                               |
| 13      | $-V_{REF}$        | Negative reference voltage for A/D converter.                                                           |         |                 | internal pulldown current source to GND.                                                   |
| 14      | +V <sub>REF</sub> | Positive reference voltage for A/D converter.                                                           | 24      | V <sub>CC</sub> | Positive supply. +5 volts $\pm$ 5%.                                                        |
|         |                   |                                                                                                         |         |                 |                                                                                            |

# ABSOLUTE MAXIMUM RATINGS (Note 1)

| Supply Voltage, V <sub>CC</sub>               |
|-----------------------------------------------|
| Voltage                                       |
| Logic Inputs0.3V to V <sub>CC</sub> + 0.3V    |
| Analog Inputs –0.3V to V <sub>CC</sub> + 0.3V |
| Input Current per Pin (Note 2) ±25mA          |
| Storage Temperature65°C to +150°C             |
| Package Dissipation                           |
| at T <sub>A</sub> = 25°C (Board Mount) 875mW  |
| Lead Temperature (Soldering 10 sec.)          |
| Dual-In-Line Package (Plastic) 260°C          |
| Dual-In-Line Package (Ceramic) 300°C          |
| SOIC                                          |
| Vapor Phase (60 sec.)                         |
| Infrared (15 sec.)                            |
|                                               |

## **OPERATING CONDITIONS**

| Supply Voltage, V <sub>CC</sub> | 4.5Vpc to 6.0Vpc |
|---------------------------------|------------------|
| Temperature Range (Note 3)      |                  |
| ML2264BMJ, ML2264CMJ            |                  |
| ML2264BIJ, ML2264CIJ            |                  |
| ML2264BCS, ML2264CCS            |                  |
| ML2264BCP, ML2264CCP            | 0°C to +70°C     |

**ELECTRICAL CHARACTERISTICS** Unless otherwise specified, T<sub>A</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>, V<sub>CC</sub> = +V<sub>REF</sub> = 5V  $\pm$  5%, and -V<sub>REF</sub> = GND

|                                                        |         |                                                       | 1                    | ML2264XC        | x                    | ML2264XIX, ML2264XMX |                   |                      |            |
|--------------------------------------------------------|---------|-------------------------------------------------------|----------------------|-----------------|----------------------|----------------------|-------------------|----------------------|------------|
| PARAMETER                                              | NOTES   | CONDITIONS                                            | MIN                  | TYP<br>(Note 4) | MAX                  | MIN                  | TYP<br>(Note 4)   | MAX                  | UNITS      |
| Converter                                              | 1.10125 | 201121110113                                          |                      | ( tote 1)       |                      | ,,,,,,               | with the state of |                      | 0          |
| Total Unadjusted Error<br>ML2264BXX<br>ML2264CXX       | 5, 7    | V <sub>REF</sub> = V <sub>CC</sub>                    |                      |                 | ±1/2<br>±1           |                      |                   | ±1/2<br>±1           | LSB<br>LSB |
| Integral Linearity Error<br>ML2264BXX<br>ML2264CXX     | 5, 7    | V <sub>REF</sub> = V <sub>CC</sub>                    |                      |                 | ±1/2<br>±1           |                      |                   | ±1/2<br>±1           | LSB<br>LSB |
| Differential Linearity Error<br>ML2264BXX<br>ML2264CXX | 5       | $V_{REF} = V_{CC}$                                    |                      |                 | ±1/2<br>±1           |                      |                   | ±1/2<br>±1           | LSB<br>LSB |
| Full Scale Error<br>ML2264BXX<br>ML2264CXX             | 5       |                                                       |                      |                 | ±1/2<br>±1           |                      |                   | ±1/2<br>±1           | LSB<br>LSB |
| Zero Scale Error<br>ML2264BXX<br>ML2264CXX             | 5       |                                                       |                      |                 | ±1/2<br>±1           |                      |                   | ±1/2<br>±1           | LSB<br>LSB |
| Channel to Channel<br>Mismatch                         | 5       |                                                       |                      |                 | ±1/4                 |                      |                   | ±1/4                 | LSB        |
| +V <sub>REF</sub> Voltage Range                        | 6       |                                                       | -V <sub>REF</sub>    |                 | V <sub>CC</sub> +0.1 | -V <sub>REF</sub>    |                   | V <sub>CC</sub> +0.1 | V          |
| -V <sub>REF</sub> Voltage Range                        | 6       |                                                       | GND-0.1              |                 | +V <sub>REF</sub>    | GND-0.1              |                   | +V <sub>REF</sub>    | V          |
| Reference Input<br>Resistance                          | 5       |                                                       | 1                    | 2.5             | 4                    | 1                    | 2.5               | 4                    | kΩ         |
| Analog Input Range                                     | 5, 8    |                                                       | GND-0.1              |                 | V <sub>CC</sub> +0.1 | GND-0.1              |                   | V <sub>CC</sub> +0.1 | V          |
| Power Supply Sensitivity                               | 5       | DC<br>V <sub>CC</sub> =5V±5%, V <sub>REF</sub> =4.50V |                      | ±1/32           | ±1/4                 |                      | ±1/32             | ±1/4                 | LSB        |
|                                                        |         | 100mVp-p<br>100kHz sine on $V_{CC}$ ,<br>$V_{IN} = 0$ |                      | ±1/16           |                      |                      | ±1/16             |                      | LSB        |
| Analog Input Leakage<br>Current, OFF Channel           | 5       | ON Channel = V <sub>CC</sub><br>OFF Channel = 0V      | -1                   |                 |                      | -1                   |                   |                      | μΑ         |
|                                                        |         | ON Channel = 0V<br>OFF Channel = V <sub>CC</sub>      |                      |                 | 1                    |                      |                   | 1                    | μΑ         |
| Analog Input Leakage<br>Current, ON Channel            | 5       | ON Channel = 0V<br>OFF Channel = V <sub>CC</sub>      | -1                   |                 |                      | . –1                 |                   |                      | μΑ         |
|                                                        |         | ON Channel = V <sub>CC</sub><br>OFF Channel = 0V      |                      |                 | 1                    |                      |                   | 1                    | μА         |
| Analog Input Capacitance                               |         | During Acquisition Period                             |                      | 45              |                      |                      | 45                |                      | pF         |
| Digital and DC                                         |         |                                                       |                      |                 |                      |                      |                   |                      |            |
| V <sub>IN(1)</sub> , Logical "1" Input                 | 5       | WR, RD, CS, A0, A1                                    | 2.0                  |                 |                      | 2.0                  |                   |                      | V          |
| Voltage                                                |         | MODE, SH/TH                                           | V <sub>CC</sub> -0.5 |                 | -                    | V <sub>CC</sub> -0.5 |                   |                      | V          |
| V <sub>IN(0)</sub> , Logical "0" Input                 | 5       | WR, RD, CS, A0, A1                                    |                      |                 | 8.0                  |                      |                   | 0.8                  | V          |
| Voltage                                                |         | MODE, SH/TH                                           |                      |                 | 0.5                  |                      |                   | 0.5                  | V          |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC}$  = + $V_{REF}$  = 5V  $\pm$  5%, - $V_{REF}$  = GND, and timing measured at 1.4V,  $C_L$  = 100pF.

|                                                           |                      |                                                                                                                                                                                            |                                                            | ML2264XCX       |     |      | ML2264XIX, ML2264XMX |     |                |    |  |
|-----------------------------------------------------------|----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------|-----------------|-----|------|----------------------|-----|----------------|----|--|
| PARAMETER                                                 | TER NOTES CONDITIONS |                                                                                                                                                                                            | MIN                                                        | TYP<br>(Note 4) | MAX | MIN  | TYP<br>(Note 4)      | MAX | UNITS          |    |  |
| Digital and DC (Continued)                                |                      |                                                                                                                                                                                            | 2 1                                                        |                 |     |      |                      |     | - <del> </del> |    |  |
| I <sub>IN(1)</sub> , Logical "1"<br>Input Current         | 5                    | V <sub>IH</sub> =V <sub>CC</sub>                                                                                                                                                           | WR, RD, CS,<br>A0, A1                                      |                 |     | 1    |                      |     | 1 .            | μΑ |  |
|                                                           |                      |                                                                                                                                                                                            | MODE, SH/TH                                                | 15              | 50  | 150  | 15                   | 50  | 150            | μA |  |
| I <sub>IN(0)</sub> , Logical "0"                          | 5                    | V <sub>IL</sub> =GND                                                                                                                                                                       | $\overline{WR}$ , $\overline{RD}$ , $\overline{CS}$        | -1              |     |      | -1                   |     |                | μA |  |
| Input Current                                             |                      |                                                                                                                                                                                            | MODE, SH/TH                                                | -20             |     |      | -20                  |     |                | μA |  |
| V <sub>OUT(1)</sub> , Logical "1"<br>Output Voltage       | 5                    | I <sub>OUT</sub> = -2m                                                                                                                                                                     | nA                                                         | 4.0             |     |      | 4.0                  |     |                | V  |  |
| V <sub>OUT(0)</sub> , Logical "0"<br>Output Voltage       | 5                    | I <sub>OUT</sub> = 2m/                                                                                                                                                                     | <b>\</b>                                                   |                 |     | 0.4  |                      |     | 0.4            | V  |  |
| I <sub>OUT</sub> , Three-State Output                     | 5                    | V <sub>OUT</sub> = 0V                                                                                                                                                                      |                                                            | -1              |     |      | -1                   |     |                | μΑ |  |
| Current                                                   | 5                    | V <sub>OUT</sub> = V <sub>C</sub>                                                                                                                                                          |                                                            |                 |     | 1    |                      |     | 1              | μΑ |  |
| C <sub>OUT</sub> , Logic Output<br>Capacitance            |                      |                                                                                                                                                                                            |                                                            |                 | 5   |      |                      | 5   | ,              | pF |  |
| C <sub>IN</sub> , Logic Input<br>Capacitance              |                      |                                                                                                                                                                                            | :                                                          |                 | 5   |      |                      | 5   |                | pF |  |
| I <sub>CC</sub> , Supply Current                          | 5                    | $\overline{CS} = \overline{WR} = \overline{RD} = "1"$<br>No Output Load                                                                                                                    |                                                            |                 |     | 18   |                      |     | 20             | mA |  |
| AC and Dynamic Performan                                  | ce (Note             | 9)                                                                                                                                                                                         |                                                            |                 |     |      |                      |     |                | -  |  |
| t <sub>CRD</sub> , Conversion Time,<br>Read Mode          | 5                    | RD to INT,                                                                                                                                                                                 | MODE = 0V                                                  |                 | ·   | 1020 |                      |     | 1100           | ns |  |
| t <sub>CWR-RD</sub> , Conversion Time,<br>Write-Read Mode | 5, 9                 | WR Falling<br>Edge to IN                                                                                                                                                                   |                                                            |                 |     | 700  |                      |     | 775            | ns |  |
|                                                           |                      | $t_{RD} < t_{INT},$ $MODE = V$                                                                                                                                                             | cc SH/TH=GND                                               |                 |     | 830  |                      |     | 930            | ns |  |
| SNR, Signal to Noise Ratio                                |                      | V <sub>IN</sub> = 5V, 250kHz<br>Noise is sum of all<br>nonfundamental<br>components<br>from 0–500kHz.<br>SH/TH = V <sub>CC</sub> MODE = V <sub>CC</sub><br>f <sub>SAMPLING</sub> = 1.0 MHz |                                                            |                 | 48  |      |                      | 48  |                | dB |  |
| HD, Harmonic Distortion                                   |                      | V <sub>IN</sub> = 5V, 2<br>THD is sur                                                                                                                                                      |                                                            | -               | -63 |      |                      | -63 |                | dB |  |
|                                                           |                      | harmonics relative to fundamental. SH/TH = V <sub>CC</sub> , MODE = V <sub>CC</sub> f <sub>SAMPLING</sub> = 1.0 MHz                                                                        |                                                            |                 |     | · .  |                      |     |                |    |  |
| IMD, Intermodulation<br>Distortion                        |                      | fa = 2.5V, 2<br>fb = 2.5V, 2<br>IMB is (fa +<br>(2fa + fb), (                                                                                                                              | 248kHz<br>+ fb), (fa – fb),                                |                 | -60 |      |                      | -60 |                | dB |  |
|                                                           |                      | relative to                                                                                                                                                                                | or (fa – 2fb)<br>fundamental.<br>CC MODE = V <sub>CC</sub> |                 |     |      |                      |     |                |    |  |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC}$  = + $V_{REF}$  = 5V  $\pm$  5%, - $V_{REF}$  = GND, and timing measured at 1.4V,  $C_L$  = 100pF

|                                                                                                           |          |                                                                      | ML2264XCX            |          | x                    | ML2264XIX, ML2264XMX |          |                      |             |
|-----------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------|----------------------|----------|----------------------|----------------------|----------|----------------------|-------------|
|                                                                                                           |          |                                                                      |                      | TYP      |                      |                      | TYP      |                      |             |
| PARAMETER                                                                                                 | NOTES    | CONDITIONS                                                           | MIN                  | (Note 4) | MAX                  | MIN                  | (Note 4) | MAX                  | UNITS       |
| AC and Dynamic Performan                                                                                  | ce (Note | e 9) (Continued)                                                     |                      |          |                      |                      | ,        | ,                    |             |
| FR, Frequency Response                                                                                    |          | V <sub>IN</sub> = 5V, 0-250kHz                                       |                      | ±0.1     |                      |                      | ±0.1     |                      | dB          |
|                                                                                                           |          | Relative to 1kHz<br>SH/ $\overline{TH}$ = $V_{CC}$ , MODE = $V_{CC}$ |                      |          |                      |                      |          |                      |             |
|                                                                                                           |          | f <sub>SAMPLING</sub> = 1.0 MHz                                      |                      |          |                      |                      |          |                      |             |
|                                                                                                           | _        | SH/TH = V <sub>CC</sub>                                              |                      |          | 4.0                  |                      |          | 4.0                  | V/μs        |
| SR, Slew Rate Tracking                                                                                    | 6        | SH/TH = GND                                                          |                      |          | .25                  |                      |          | .25                  | V/µs        |
| t <sub>AS</sub> , Multiplexer Address<br>Setup Time                                                       | 5        | SH/TH = GND, Figure 1<br>(Track & Hold Operation)                    | 0                    |          |                      | 0                    |          |                      | ns          |
| t <sub>AH</sub> , Multiplexer Address<br>Hold Time                                                        | 5        | SH/TH = GND, Figure 1<br>(Track & Hold Operation)                    | 60                   |          |                      | 70                   |          |                      | ns          |
| t <sub>AS</sub> , Multiplexer Address<br>Setup Time                                                       | 5        | SH/TH = V <sub>CC</sub> , Figure 2<br>(Sample & Hold Operation)      | 225                  |          |                      | 245                  |          |                      | ns          |
| t <sub>AH</sub> , Multiplexer Address<br>Hold Time                                                        | 5        | SH/TH = V <sub>CC</sub> , Figure 2<br>(Sample & Hold Operation)      | 60                   |          |                      | 70                   |          |                      | ns          |
| AC Performance Read Mode                                                                                  | Pin 5    | = 0V), Figure 4                                                      |                      |          |                      |                      |          |                      | <del></del> |
| t <sub>RDY</sub> , CS to RDY Delay                                                                        | 5        |                                                                      | 0                    |          | 60                   | 0                    |          | 65                   | ns          |
| t <sub>RDD</sub> , RD Low to<br>RDY Delay                                                                 | 5, 10    | Figure 3                                                             |                      |          | 1020                 | -                    |          | 1100                 | ns          |
| t <sub>CSS</sub> , CS to RD, WR<br>Setup Time                                                             | 5        |                                                                      | 0                    |          |                      | 0                    |          |                      | ns          |
| t <sub>CSH</sub> , CS to RD, WR<br>Hold Time                                                              | 5        |                                                                      | 0                    |          |                      | 0                    |          |                      | ns          |
| t <sub>CRD</sub> , Conversion Time —<br>RD Low to INT Low                                                 | 5, 10    |                                                                      |                      |          | 1020                 |                      |          | 1100                 | ns          |
| t <sub>ACC0</sub> , Data Access Time<br>RD to Data Valid                                                  | 5        |                                                                      | t <sub>CRD</sub>     |          | t <sub>CRD</sub> +30 | tCRD                 |          | t <sub>CRD</sub> +30 | ns          |
| t <sub>RDPW</sub> , RD Pulse Width                                                                        | 5        |                                                                      | t <sub>CRD</sub> +30 |          |                      | t <sub>CRD</sub> +30 |          | 1.15                 | ns          |
| t <sub>INTH</sub> , RD to INT Delay                                                                       | 5, 10    |                                                                      | 0                    |          | 65                   | 0                    |          | 75                   | ns          |
| t <sub>DH</sub> , Data Hold Time —<br>RD Rising Edge to Data<br>High Impedance State                      | 6, 10    | Figure 3                                                             | 0                    |          | 50                   | 0                    |          | 60                   | ns          |
| t <sub>P</sub> , Delay Time <u>Between</u><br>Conversions — INT Low                                       | 5, 10    | Sample & Hold Mode,<br>SH/TH = V <sub>CC</sub>                       | 300                  |          |                      | 325                  |          | ,                    | ns          |
| to RD Low                                                                                                 |          | Track & Hold Mode,<br>SH/TH = GND                                    | 240                  |          |                      | 260                  |          |                      | ns          |
| AC Performance Write-Read                                                                                 | Mode (   | Pin 5 = 5V), Figures 5 and 6                                         |                      |          |                      |                      |          |                      | 1           |
| t <sub>CSS</sub> , CS to RD, WR<br>Setup Time                                                             | 5        |                                                                      | 0                    |          |                      | 0                    |          |                      | ns          |
| t <sub>CSH</sub> , $\overline{\text{CS}}$ to $\overline{\text{RD}}$ , $\overline{\text{WR}}$<br>Hold Time | 5        |                                                                      | 0                    |          |                      | 0                    |          |                      | ns          |
| 4 MD D. L. MC M                                                                                           | 5 .      | SH/TH = V <sub>CC</sub>                                              | 190                  |          | 50K                  | 205                  |          | 50K                  | ns          |
| t <sub>WR</sub> , WR Pulse Width                                                                          | 6        | SH/TH = GND                                                          | 320                  |          | 50K                  | 360                  |          | 50K                  | ns          |

## **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC}$  = + $V_{REF}$  = 5V  $\pm$  5%, - $V_{REF}$  = GND, and timing measured at 1.4V,  $C_1$  = 100pF

|                                                                                      | 1.77   |                                                    | ML2264XCX |                 |      | ML2264XIX, ML2264XMX |                 |             |       |
|--------------------------------------------------------------------------------------|--------|----------------------------------------------------|-----------|-----------------|------|----------------------|-----------------|-------------|-------|
| PARAMETER                                                                            | NOTES  | CONDITIONS                                         | MIN       | TYP<br>(Note 4) | MAX  | MIN                  | TYP<br>(Note 4) | MAX         | UNITS |
| AC Performance Write-Read                                                            | Mode ( | Pin 5 = 5V), Figures 5 and 6 (C                    | ontinued) |                 |      |                      |                 | 1.1         | · 6,  |
| t <sub>RD</sub> , Read Time — WR<br>High to RD Low Delay                             | 5      | $t_{RD} < t_{INTL}$                                | 275       |                 |      | 300                  |                 |             | ns    |
| t <sub>RI</sub> , RD to INT Delay                                                    | 5, 10  | $t_{RD} < t_{INTL}$                                | 0         |                 | 235  | 0                    |                 | 270         | ns    |
| t <sub>ACC1</sub> , Data Access Time  — RD Low to Data Valid                         | 5      | $t_{RD} < t_{INTL}$                                | 0         |                 | 240  | 0                    |                 | 300         | ns    |
| t <sub>CWR-RD</sub> , Conversion Time  — WR Falling Edge to                          | 5,9,10 | $t_{RD} < t_{INTL}$ , SH/ $\overline{TH} = V_{CC}$ |           |                 | 700  |                      |                 | <i>7</i> 75 | ns    |
| INT Low                                                                              | 6,9,10 | $t_{RD} < t_{INTL}$ , SH/TH = GND                  |           |                 | 830  |                      |                 | 930         | ns    |
| t <sub>INTL</sub> , Internal Comparison<br>Time — WR Rising Edge<br>to INT Low       | 5, 10  | $t_{RD} > t_{INTL}$                                |           |                 | 620  | 1.                   |                 | 670         | ns    |
| t <sub>ACC2</sub> , Data Access Time<br>— RD to Data Valid                           | 5      | $t_{RD} > t_{INTL}$                                | 0         |                 | 50   | 0                    | ·               | 60          | ns    |
| t <sub>DH</sub> , Data Hold Time —<br>RD Rising Edge to Data<br>High Impedance State | 6, 10  | Figure 3                                           | 0         |                 | 50   | 0                    | 20.27           | 60          | ns    |
| t <sub>INTH</sub> , RDt to INTt Delay                                                | 5, 10  |                                                    | 0         |                 | - 65 | 0                    |                 | 75          | ns    |
| t <sub>P</sub> , Delay Time Between<br>Conversions — INT Low                         | 5, 10  | Sample & Hold Mode,<br>SH/TH = V <sub>CC</sub>     | 300       |                 |      | 325                  |                 |             | ns    |
| to WR Low                                                                            |        | Track & Hold Mode,<br>SH/TH = GND                  | 240       |                 |      | 260                  |                 | , **<br>    | ns    |
| t <sub>IHWR</sub> , WRt to INTt Delay                                                | 5, 10  | Standalone Mode                                    | 0         |                 | 90   | 0                    |                 | 100         | ns    |
| t <sub>ID</sub> , INTI to Data<br>Valid Delay                                        | 5, 10  | Standalone Mode                                    | 0         |                 | 20   | 0                    |                 | 30          | ns    |

- Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.
- Note 2: When the voltage at any pin exceeds the power supply rails ( $V_{IN} < GND$  or  $V_{IN} > V_{CC}$ ) the absolute value of current at that pin should be limited to 25mA or less.
- Note 3: -55°C to +125°C operating temperature range devices are 100% tested at temperature extremes with worst-case test conditions.

  0°C to +70°C and -40°C to +85°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.
- Note 4: Typicals are parametric norm at 25°C.
- Note 5: Parameter guaranteed and 100% production tested.
- Note 6: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.
- Note 7: Total unadjusted error includes offset, full scale, linearity, sample and hold, and multiplexer errors. Total unadjusted error is tested at the minimum specified times for WR, RD, t<sub>R1</sub>, and t<sub>P</sub>. For example, for the ML2264XCX in the sample and hold mode, WR/RD mode: t<sub>WR</sub> = 190ns, t<sub>RD</sub> = 275ns with a frequency of 1.000MHz (cycle time of 1000ns).
- Note 8: For  $-V_{REF} \ge V_{IN}$  the digital output code will be 0000 0000. Two on-chip diodes are tied to the analog input which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater than the  $V_{CC}$  supply. Be careful, during testing at low  $V_{CC}$  levels (4.5V), as high level analog inputs (5V) can cause this input diode to conduct especially at elevated temperatures, and cause errors for analog inputs near full scale. The spec allows 100mV forward bias of either diode. This means that as long as the analog  $V_{IN}$  or  $V_{REF}$  does not exceed the supply voltage by more than 100mV, the output code will be correct. To achieve an absolute  $0V_{DC}$  to  $5V_{DC}$  input voltage range will therefore require a minimum supply voltage of 4.900 $V_{DC}$  over temperature variations, initial tolerance and loading.
- Note 9: Conversion time, write-read mode =  $t_{WR} + t_{RD} + t_{RI}$ .
- Note 10: Defined from the time an output crosses 0.8V or 2.4V.



Figure 1. Analog Multiplexer Address Timing for Track & Hold Mode (Pin 23 = GND)



Figure 2. Analog Multiplexer Address Timing for Sample & Hold Mode (Pin 23 =  $V_{CC}$ )



Figure 3. High Impedance Test Circuits and Waveforms



\* In SAMPLE & HOLD mode a pull up resistor on RDY should not be used unless CSI is  $\geq$  20ns before RDI.





Figure 5. WR-RD Mode Timing  $(t_{\text{RD}} > t_{\text{INTL}})$ 



Figure 6. WR-RD Mode Timing  $(t_{\text{RD}} < t_{\text{INTL}})$ 



Figure 7. WR-RD Mode Stand-Alone Timing  $\overline{CS} = \overline{RD} = 0$ 

### 1.0 FUNCTIONAL DESCRIPTION

The ML2264 uses a two stage flash technique for A/D conversion. This technique first performs a 4 bit flash conversion on  $V_{\rm IN}$  to determine the 4 MSB's. These 4 MSB's are then cycled through an internal DAC to recreate the analog input. This reconstructed analog input signal from the DAC is then subtracted from the input, and the difference voltage is converted by a second 4 bit flash conversion, providing the 4 LSB's of the output data word.

#### 1.1 MULTIPLEXER ADDRESSING

The ML2264 contains a 4-channel single ended analog multiplexer. A particular input channel is selected by using the address inputs A0 and A1. The relationship between the address inputs, A0 and A1, and the analog input selected is shown in Table 1.

| Selected       | Address Input |    |  |  |  |
|----------------|---------------|----|--|--|--|
| Analog Channel | A0            | A1 |  |  |  |
| A IN 1         | 0             | 0  |  |  |  |
| A IN 2         | 1             | 0  |  |  |  |
| A IN 3         | 0             | 1  |  |  |  |
| A IN 4         | 1             | 1  |  |  |  |

Table 1. Multiplexer Address Decoding

The address inputs are latched into the ML2264 on the falling edge of the RD, WR, or CS depending on the state of pins SH/TH and mode as shown in Table 2.

| Address Latching<br>Signal | Mode            | Operation Mode  |
|----------------------------|-----------------|-----------------|
| RD↓                        | GND             | GND             |
| ₩R↓                        | V <sub>CC</sub> | GND             |
| CSI                        | GND             | V <sub>CC</sub> |
| CS↓                        | V <sub>CC</sub> | V <sub>CC</sub> |

Table 2.

In the Sample & Hold mode of operation  $\overline{CS}$  is used as the address latch enable, allowing for continuous conversions without addressing a given analog input for each conversion.

The Track & Hold mode of operation requires an analog input to be addressed and latched for each conversion that the ML2264 performs.

#### 1.2 ANALOG INPUTS

The analog input on the ML2264 behaves differently than inputs on conventional converters. The analog input current requirements change while the conversion is in progress, and the amount of input current depends on what cycle the converter is in.

The equivalent input circuit for the converter is shown in Figure 8. When the conversion starts in the T/H mode (WRI in the WR-RD mode or RDI in the RD mode) S1, S4 and S6 close and S3 opens. This period is known as the acquisition period where the MSB flash converter tracks the input signal and the LSB flash converter samples it. During this period, VIN is connected to the 16 MSB and 15 LSB comparators. Thus 38 pF of input capacitance must be charged up through the combined RON resistance of the internal analog switches plus any external source resistance, Rs. In addition, there is a stray capacitance of approximately 11 pF that needs to be charged through the external source resistance Rs. This period ends in the WR-RD mode when WR1 or by an internal timer in the RD mode. At this point S1 and S4 open and the analog input at VIN is no longer being sampled; thus during this time the analog voltage on VIN does not affect converter performance.

As shown above, the critical period for charging up the analog input occurs when the MSB and LSB comparators are sampling the input, known as the acquisition period. The source of the external signal on V<sub>IN</sub> must adequately charge up the analog voltage during the acquisition period. To do this, the input must settle within the required analog accuracy tolerance at least 50ns before the end of the acquisition period so that the MSB comparators have adequate time to make the correct decision. If more time is needed due to finite charging or settling time of the external source, the WR low period can be extended in WR-RD mode. In RD mode, since the acquisition time is fixed by internal delays, the burden is on the external source to charge up and settle the input adequately.

When the ML2264 operates in the S/H mode (pin 23 =  $V_{CC}$ ) both the MSB and the LSB flash converter perform a true sample and hold operation during the acquisition or sampling period. This period starts after the falling edge of INT and ends with the falling edge of WR in the WR-RD mode or the falling edge of RD in the RD mode. The duration of this period is user controlled and must satisfy a minimum of  $t_P$ .

During this period S1, S3, S4 and S6 close, therefore 46 pF of input capacitance must be charged up in addition to the 11 pF of stray capacitance.

#### 1.3 TRACK AND HOLD vs. SAMPLE AND HOLD

The MSB Flash Converter of the ML2264 in T/H mode has a track and hold mechanism for sampling the input. The input is attached to the MSB comparators directly in the MSB compare cycle, or acquisition period. When the MSB compare cycle ends, the state of the MSB comparators is latched. The LSB Flash Converter always performs a S/H operation. Thus, the analog input signal can be changing during the MSB compare cycle, or acquisition period, and the MSB comparators will be

tracking it as long as the slew rate of the analog input is slow enough so that the MSB comparators can respond. The ML2264 can track and hold signals with slew rates as high as  $.25\text{V}/\mu\text{s}$  (16kHz @ 5 volts) without sacrificing conversion accuracy.

The ML2264 in S/H mode does not have the slew rate limitation of the T/H mode since an internal sample and hold acquires the analog signal, holds it internally, and then performs a conversion. Since this is a true sample and hold function, the S/H mode can theoretically digitize signals of frequencies much higher than the T/H mode. The ML2264 in S/H mode can digitize signals of frequencies as high as 250kHz @ 5V (slew rates as high as 4V/µs) without sacrificing conversion accuracy. In most applications, the S/H mode is more desirable than T/H mode because of the better dynamic performance.

#### 1.3.1 CONVERTER — T/H MODE

The operating sequence for the WR-RD mode is illustrated in Figure 9a. Initially, the internal comparators are auto-zeroed while WR is high. A conversion is initiated by the falling edge of WR. While WR is low, the MSB comparators are tracking the analog input and comparing this voltage against voltages from the internal resistor ladder. At the same time, the input is being acquired or sampled by LSB comparators. On the rising edge of WR, the MSB comparator results are latched, and the LSB acquisition time is ended by closing the sampling switch to the LSB comparators. While WR is high, the LSB comparators then compare the residual input voltage against internal voltages from the resistor ladder to determine the 4 LSB's. When the LSB comparison or conversion is complete, INT goes low and latches the conversion result into the output latches. Then, the comparators are auto-zeroed while WR is high before another conversion can start.

The operating sequence for RD mode, is similar to that described above for the WR-RD mode, except the conversion is initiated by the falling edge of RD, and the MSB and LSB conversions are generated by internal clock edges that are generated while RD is low.

Figure 8. Converter Equivalent Input Circuit

#### 1.3.2 CONVERTER — S/H MODE

The operating sequence for S/H mode is illustrated in Figure 9b. Notice that it is similar to T/H mode described above except this mode has a true sample and hold function. The falling edge of INT closes the sampling switch and starts the acquisition period where the analog input is sampled at the same time all comparators are auto-zeroed. The falling edge of WR opens the internal sampling switch, ends the acquisition period, and starts the conversion on the internally sample and held signal. The MSB comparators make their decisions while WR is low. On the rising edge of WR, the MSB comparator results are latched. The LSB comparators make their decision when WR is high. When the LSB comparison or conversion is complete, INT goes low and latches the conversion result into the output buffers. Then, the acquisition period begins again and the converter is ready for the next conversion.

The operating sequence for the RD mode is the same as the WR-RD mode, except the conversion is initiated by the falling edge of  $\overline{\text{RD}}$ , and the MSB and LSB conversions are generated by internal clock edges that are generated while  $\overline{\text{RD}}$  is low.

#### a), T/H Mode



#### b), S/H Mode



Figure 9. Operating Sequence (WR-RD Mode)

#### 1.4 REFERENCE

The  $+V_{REF}$  and  $-V_{REF}$  inputs are the reference voltages that determine the full scale and zero input voltages, respectively, for the A/D converter. Thus,  $+V_{REF}$  defines the analog input which produces a full scale output and  $-V_{REF}$  defines the analog input which produces an output code of all zeroes. The transfer function for the A/D converter is shown in Figure 10.

+V<sub>REF</sub> and -V<sub>REF</sub> can be set to any voltage between GND and V<sub>CC</sub>. This means that the reference voltages can be offset from GND and the difference between +V<sub>REF</sub>+ and -V<sub>REF</sub>- can be made small to increase the resolution of the conversion. Note that the total unadjusted error increases when [+V<sub>REF</sub> - (-V<sub>REF</sub>)] decreases.

#### 1.5 POWER SUPPLY AND REFERENCE DECOUPLING

A 0.1 $\mu$ F ceramic disc capacitor is recommended to bypass V<sub>CC</sub> to GND, using as short a lead length as possible.

If REF+ and REF- inputs are driven by long lines, they should be bypassed by  $0.1\mu\text{F}$  ceramic disc capacitors at the reference input pins.



Figure 10. A/D Transfer Characteristic

#### 1.6 DYNAMIC PERFORMANCE

#### 1.6.1 SINUSOIDAL INPUTS

Since the ML2264 has an internal sample and hold, the device can digitize high frequency sinusoids with little or no signal degradations. Using the Nyquist criteria, the highest frequency input to the converter could theoretically be 1/2 the sampling rate (f<sub>s</sub>). Any frequency components above f<sub>s</sub>/2 will be aliased below f<sub>s</sub>/2. In most applications, these aliased components cause unacceptable distortion and must be filtered out of the input. If the input frequency is too close to f<sub>s</sub>/2, then the requirements on the anti-alias filter become difficult to impossible to realize with standard component and tolerances. In most practical applications, the highest input frequency has to be limited to 1/3 to 1/4 of f<sub>MAX</sub> in order to relax the filtering requirements enough to make a realizable anti-alias filter.

The maximum sampling rate (f<sub>max</sub>) for the ML2264 in the WR-RD mode, (t<sub>RD</sub> < t<sub>INTL</sub>) can be calculated as follows:

$$f_{max} = \frac{1}{t_{WR} + t_{RD} + t_{RI} + t_{P}}$$

$$f_{max} = \frac{1}{190\text{ns} + 275\text{ns} + 235\text{ns} + 300\text{ns}}$$

 $f_{max} = 1.000 \text{ MHz}$ 

twR = Write Pulse Width

 $t_{RD}$  = Delay Time between  $\overline{WR}$  and  $\overline{RD}$  Pulses

 $t_{RI} = \overline{RD}$  to  $\overline{INT}$  Delay

t<sub>P</sub> = Delay Time between Conversions

This permits a maximum sampling rate of 1MHz for the ML2264. The dynamic performance specifications (SNR, HD, IMD, and FR) for the ML2264 are all specified at 250kHz, which is approximately 1/4 of the sampling rate,  $f_{\rm s}$ .

In applications where aliased frequency components are acceptable and filtering of the input signal is not needed, or where a filter with a steep amplitude response is available, the user can apply an input sinusoid higher than 250kHz to the device. Note, however, that as the input frequency increases above 500kHz, dynamic performance degradation will occur due to the finite bandwidth of the internal sample and hold.

The Figure 11 plots are 4096 point FFT's of the ML2264 converting a 257kHz and a 491kHz, 0 to 4.5V, low distortion sine wave input. The ML2264 samples and digitizes at its specified accuracy, dynamic input signals with frequency components up to the Nyquist frequency (one-half the sampling rate). The output spectra yields precise measurements of the input signal level, harmonic components, and signal to noise ratio up to the 8-bit level. The near ideal signal to noise ratio is maintained independent of increasing analog input frequencies to 500kHz.

#### 1.6.2 SIGNAL-TO-NOISE RATIO

Signal-to-noise ratio (SNR) is the measured signal to noise at the output of the converter. The signal is the rms magnitude of the fundamental. Noise is the rms sum of all the nonfundamental signals up to half the sampling frequency. SNR is dependent on the number of quantization levels used in the digitization process; the more the levels, the smaller the quantization noise. The theoretical SNR for a sine wave is given by

$$SNR = (6.02N + 1.76) dB$$

where N is the number of bits. Thus for ideal 8-bit converter, SNR = 49.92 dB.

#### 1.6.3 HARMONIC DISTORTION

Harmonic distortion is the ratio of the rms sum of harmonics to the fundamental. Total harmonic distortion (THD) of the ML2264 is defined as



a) Output Spectrum with  $f_{IN} = 257kHz$ ,  $f_S = 1MHz$ 



b) Output Spectrum with  $f_{IN} = 491kHz$ ,  $f_S = 1MHz$ 

Figure 11. Dynamic Performance, Sample and Hold Mode

20 log = 
$$\frac{(V_2^2 + V_3^2 + V_4^2 + V_5^2)^{1/2}}{V_1}$$

where  $V_1$  is the rms amplitude of the fundamental and  $V_2$ ,  $V_3$ ,  $V_4$ ,  $V_5$  are the rms amplitudes of the individual harmonics.

#### 1.6.2 SIGNAL-TO-NOISE RATIO

Signal-to-noise ratio (SNR) is the measured signal to noise at the output of the converter. The signal is the rms magnitude of the fundamental. Noise is the rms sum of all the nonfundamental signals up to half the sampling frequency. SNR is dependent on the number of quantization levels used in the digitization process; the more the levels, the smaller the quantization noise. The theoretical SNR for a sine wave is given by

$$SNR = (6.02N + 1.76) dB$$

where N is the number of bits. Thus for ideal 8-bit converter, SNR = 49.92 dB.

#### 1.6.3 HARMONIC DISTORTION

Harmonic distortion is the ratio of the rms sum of harmonics to the fundamental. Total harmonic distortion (THD) of the ML2264 is defined as

$$20 \log = \frac{(V_2^2 + V_3^2 + V_4^2 + V_5^2)^{1/2}}{V_1}$$

where  $V_1$  is the rms amplitude of the fundamental and  $V_2$ ,  $V_3$ ,  $V_4$ ,  $V_5$  are the rms amplitudes of the individual harmonics.

#### 1.6.4 INTERMODULATION DISTORTION

With inputs consisting of sine waves at two frequencies,  $f_A$  and  $f_B$ , any active device with nonlinearities will create distortion products, of order (m + n), at sum and difference frequencies of  $mf_A$  +  $nf_B$ , where m, n = 0, 1, 2, 3 . . . Intermodulation terms are those for which m or n is not equal to zero. The (IMD) intermodulation distortion specification includes the second order terms ( $f_A$  +  $f_B$ ) and ( $f_A$  –  $f_B$ ) and the third order terms ( $2f_A$  +  $f_B$ ), ( $2f_A$  –  $f_B$ ), ( $f_A$  +  $2f_B$ ), and ( $f_A$  –  $2f_B$ ) only.

#### 1.7 DIGITAL INTERFACE

The ML2264 has two basic interface modes, RD and WR-RD, which are selected by the MODE input pin.

#### 1.7.1 RD MODE

In the RD mode, the WR/RDY pin is configured as the RDY output. The read mode performs a conversion with a single RD pulse. This allows the  $\mu$ P to start a conversion, wait, and then read data with a single read instruction.

The timing for the RD mode is shown in Figure 4. To do a conversion, CS must be low to select the device. After CS goes low, the RDY output goes low indicating that the device is ready to do a conversion. The conversion starts on the falling edge of RD. While RD is low, the MSB and LSB decisions are made with

internally generated clock edges. When the conversion is complete, RDY goes high and  $\overline{\rm INT}$  goes low signaling the end of the conversion. After  $\overline{\rm INT}$  goes low, the data outputs go from high impedance to active state with valid output data. Data stays valid until either  $\overline{\rm RD}$  or  $\overline{\rm CS}$  goes high. When either signal goes high, the output data lines return to the high impedance state and  $\overline{\rm INT}$  returns high.

#### 1.7.2 WR-RD MODE

In the WR-RD mode, the WR/RDY pin is configured as the WR input. In this mode, WR initiates the conversion and RD controls reading the output data. This can be done in several ways, described below.

## 1.7.3 WR-RD MODE — USING INTERNAL DELAY $(t_{RD} > t_{INTL})$

The timing is shown in Figure 5. To do a conversion, CS must be low to select the device. Then, WR falling edge triggers the conversion. While WR is low, the MSB comparison is made. When WR returns high the LSB decision is made. After some internal delay, INT goes low indicating end of conversion. Valid data will appear on DB0-7 when RD is pulled low. INT is then reset by the rising edge of either CS or RD.

## 1.7.4 WR-RD MODE — READING BEFORE DELAY $(t_{\rm RD} < t_{\rm INTI})$

The internally generated delay for the LSB decision when  $t_{RD} > t_{INTL}$  is longer than necessary due to circuit design tolerances of  $t_{INTL}$  delay. If desired, a faster conversion will result without loss of accuracy by bringing RD low within the minimum time specified for  $t_{RD}$ . The timing diagram for this mode is shown in Figure 6.  $\overline{WR}$  is the same as when  $t_{RD} > t_{INTL}$ . But in this case, RD is brought low  $t_{RD}$  ns after WR rising edge and before INT. INT goes low indicating an end of conversion after the falling edge of  $\overline{RD}$  and is reset on the rising edge of  $\overline{RD}$  or CS. When RD is brought low before INT goes low the data bus always remains in the high-impedance state until INTi.

#### 1.7.5 WR-RD MODE — STAND ALONE OPERATION

Stand alone operation can be implemented by tying CS and RD low as shown in Figure 7. WR initiates a conversion as before. When WR is low, the MSB comparison is made. When, WR goes high, the LSB comparison is made. Since RD is already low, the output data will appear automatically at end of conversion. Since RD is always low, INT is reset on rising edge of WR and goes low at end of conversion.

#### 1.7.6 POWER-ON RESET

When power is first applied, an internal power-on reset and timer circuit inhibits the CS input and resets the internal circuitry to prevent the ML2264 from starting in an unknown state. During this period of approximately 3 $\mu$ s, INT remains high and the data bus is in the high-impedance state.

## 2.0 TYPICAL APPLICATIONS



\* NO PROTECTION IS REQUIRED IF INPUT CURRENT <25mA

Figure 12. Protecting the Input



Figure 13. Using V<sub>CC</sub> as Reference for Ratiometric Operation



Figure 14. Using External Reference of D/A



Figure 15. 68000 Type Interface to ML2264



Figure 16. ±2.5V Analog Input Range



Figure 17. 8051 Interface to ML2264

## 2.0 TYPICAL APPLICATIONS (Continued)



Figure 18. TMS320 Interface with D/A Output



Figure 19. Operating with a Ratiometric Analog Signal of 15% of  $V_{CC}$  to 85% of  $V_{CC}$ 

## **ORDERING INFORMATION**

| PART NUMBER | TOTAL<br>UNADJUSTED ERROR | TEMPERATURE<br>RANGE | PACKAGE            |
|-------------|---------------------------|----------------------|--------------------|
| ML2264BMJ   | ±½ LSB                    | -55°C to +125°C      | HERMETIC DIP (J24) |
| ML2264BIJ   |                           | -40°C to +85°C       | HERMETIC DIP (J24) |
| ML2264BCP   |                           | 0°C to +70°C         | MOLDED DIP (P24)   |
| ML2264BCS   |                           | 0°C to +70°C         | MOLDED SOIC (S24)  |
| ML2264CMJ   | ±1 LSB                    | −55°C to +125°C      | HERMETIC DIP (J24) |
| ML2264CIJ   |                           | -40°C to +85°C       | HERMETIC DIP (J24) |
| ML2264CCP   |                           | 0°C to +70°C         | MOLDED DIP (P24)   |
| ML2264CCS   |                           | 0°C to +70°C         | MOLDED SOIC (S24)  |



# $\mu$ P Compatible High-Speed 10-Bit A/D Converter with S/H

#### GENERAL DESCRIPTION

The ML2271 is a high speed,  $\mu P$  compatible 10-bit A/D converter. A three step flash technique is used to achieve a conversion time of 1.45 $\mu s$ . The ML2271 operates from a single 5V supply and has an analog input range from GND to V<sub>CC</sub>.

The ML2271 has a true internal sample and hold and can digitize sinusoid signals as high as 150kHz without conversion errors.

The ML2271 digital interface has been designed so that the device appears as a memory location or I/O port to a  $\mu$ P, eliminating the need for external interfacing logic. The data outputs are latched and have three state control, allowing direct connection to a  $\mu$ P bus or I/O port. The addition of an internal timing generator also allows the device to easily operate in stand alone applications.

The ML2271 is pin and function compatible with the ADC1061.

#### **FEATURES**

Zero error

■ Low power

■ Conversion time over temperature and supply voltage tolerance

1.5*µ*s

 $\pm 1/2$  LSB or  $\pm 1$  LSB

■ Linearity error ±1/2 LSB or ±1 LSB ■ Full scale error ±1/2 LSB or ±1 LSB

■ Capable of digitizing a 5V, 150kHz sine wave

■ No missing codes

0V to 5V analog input range with single 5V power supply

Analog input protection

25mA min

 Operates ratiometrically or with up to 5V voltage reference

■ No external clock required

■ Easy interface to  $\mu$ P, or operates standalone

■ Latched, 3-state data outputs

■ Power-on reset circuitry

180mW max

■ Standard 20-pin DIP or surface mount SOIC

■ 0°C to 70°C, -40°C to +85°C, -55°C to +125°C operating temperature range



## PIN CONNECTIONS





#### 20-Pin SOIC



## PIN DESCRIPTION

| PIN NO. | NAME                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | FUNCTION                                                         | PIN NO. | NAME              | FUNCTION                                            |
|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|---------|-------------------|-----------------------------------------------------|
| 1       | D V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Digital supply. +5V $\pm$ 5%. Connect to A V <sub>CC</sub> .     | 7       | -V <sub>REF</sub> | Negative reference input voltage for A/D converter. |
| 2       | INT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Interrupt output. This output                                    | 8       | $V_{IN}$          | Analog input.                                       |
|         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | signals the end of a conversion and indicates that data is valid | 9       | +V <sub>REF</sub> | Positive reference input voltage for A/D converter. |
|         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | on the data outputs. See Digital Interface section.              | 10      | GND               | Ground.                                             |
| 3 .     | WR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Write input. Input which                                         | 11      | DB9               | Data output — bit 9 (MSB).                          |
|         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | initiates a conversion. See                                      | 12      | DB8               | Data output — bit 8.                                |
|         | Name of the last o | Digital Interface section.                                       | 13      | DB7               | Data output — bit 7.                                |
| 4       | RD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Read input. This input latches data into the output latches.     | 14      | DB6               | Data output — bit 6.                                |
|         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | See Digital Interface section.                                   | 15      | DB5               | Data output — bit 5.                                |
| 5       | CS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Chip select input. This input                                    | 16      | DB4               | Data output — bit 4.                                |
|         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | must be held low during WR                                       | 17      | DB3               | Data output — bit 3.                                |
|         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | and RD for the device to perform a conversion.                   | 18      | DB2               | Data output — bit 2.                                |
| 6       | A V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Analog supply. +5V $\pm$ 5%.                                     | 19      | DB1               | Data output — bit 1.                                |
| 3       | ,, v <sub>C</sub> C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Connect to D V <sub>CC</sub> .                                   | 20      | DB0               | Data output — bit 0 (LSB).                          |

## ABSOLUTE MAXIMUM RATINGS

(Note 1)

| · · · · · · · · · · · · · · · · · · ·                      |
|------------------------------------------------------------|
| Supply Voltage, A V <sub>CC</sub> , D V <sub>CC</sub> 6.5V |
| Voltage                                                    |
| Logic Inputs0.3V to V <sub>CC</sub> + 0.3V                 |
| Analog Inputs                                              |
| Input Current per Pin (Note 2) ±25mA                       |
| Storage Temperature65°C to +150°C                          |
| Package Dissipation                                        |
| at T <sub>A</sub> = 25°C (Board Mount) 875mW               |
| Lead Temperature (Soldering 10 sec.)                       |
| Dual-In-Line Package (Molded) 260°C                        |
| Dual-In-Line Package (Ceramic) 300°C                       |
| Molded Small Outline IC Package                            |
| Vapor Phase (60 sec.)                                      |
| Infrared (15 sec.)                                         |
|                                                            |

## **OPERATING CONDITIONS**

| Temperature Range (Note 3 | $T_{MIN} \leq T_{A} \leq T_{MAX}$ |
|---------------------------|-----------------------------------|
| ML2271BMJ, ML2271CMJ      | 55°C to +125°C                    |
| ML2271BIJ, ML2271CIJ      | 40°C to +85°C                     |
| ML2271BCS, ML2271CCS      |                                   |
| ML2271BCP, ML2271CCP      | 0°C to +70°C                      |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ , D  $V_{CC}$  = A  $V_{CC}$  = +V<sub>REF</sub> = 5V  $\pm$  5%, and -V<sub>REF</sub> = GND

| PARAMETER                                              |       | CONDITIONS                                                          | ML2271XCX         |                 |                      | ML2271XIX, ML2271XMX |                 |                      |            |
|--------------------------------------------------------|-------|---------------------------------------------------------------------|-------------------|-----------------|----------------------|----------------------|-----------------|----------------------|------------|
|                                                        | NOTES |                                                                     | MIN               | TYP<br>(Note 4) | MAX                  | MIN                  | TYP<br>(Note 4) | MAX                  | UNITS      |
| Converter                                              |       |                                                                     |                   |                 |                      |                      |                 |                      |            |
| Intergral Linearity Error<br>ML2271BXX<br>ML2271CXX    | 5, 7  | V <sub>REF</sub> = V <sub>CC</sub>                                  |                   |                 | ±1/2<br>±1           |                      |                 | ±1/2<br>±1           | LSB<br>LSB |
| Differential Linearity Error<br>ML2271BXX<br>ML2271CXX | 5     | V <sub>REF</sub> = V <sub>CC</sub>                                  |                   | -               | ±1/2<br>±1           |                      |                 | ±1/2<br>±1           | LSB<br>LSB |
| Full Scale Error<br>ML2271BXX<br>ML2271CXX             | 5     |                                                                     |                   |                 | ±1/2<br>±1           |                      | -               | ±1/2<br>±1           | LSB<br>LSB |
| Zero Scale Error<br>ML2271BXX<br>ML2271CXX             | 5     |                                                                     |                   |                 | ±1/2<br>±1           |                      |                 | ±1/2<br>±1           | LSB<br>LSB |
| Total Unadjusted Error<br>ML2271BXX<br>ML2271CXX       | 5     |                                                                     |                   |                 | ±3/4<br>±1½          |                      | -               | ±3/4<br>±1½          | LSB        |
| +V <sub>REF</sub> Voltage Range                        | 6     | t .                                                                 | -V <sub>REF</sub> |                 | V <sub>CC</sub> +0.1 | -V <sub>REF</sub>    |                 | V <sub>CC</sub> +0.1 | V          |
| -V <sub>REF</sub> Voltage Range                        | 6     |                                                                     | GND-0.1           |                 | +V <sub>REF</sub>    | GND-0.1              |                 | +V <sub>REF</sub>    | V          |
| Reference Input<br>Resistance                          | 5     |                                                                     | .9                | 1.3             | 1.7                  | 9                    | 1.3             | 1.7                  | kΩ         |
| Analog Input Range                                     | 5, 8  |                                                                     | -V <sub>REF</sub> |                 | +V <sub>REF</sub>    | -V <sub>REF</sub>    |                 | +V <sub>REF</sub>    | V          |
| Power Supply Sensitivity                               | 5     | DC $V_{CC} = 5V \pm 5\%, V_{REF} = 4.75V$                           |                   | ±1/32           | ±1/4                 |                      | ±1/32           | ±1/4                 | LSB        |
|                                                        |       | 100mVp-p<br>100kHz sine on V <sub>CC</sub> ,<br>V <sub>IN</sub> = 0 |                   | ±1/16           | us ,                 |                      | ±1/16           |                      | LSB        |
| Analog Input Leakage<br>Current                        | 5, 9  | Converter Idle                                                      | -2                | * * ** .<br>*   | +2                   | -2                   |                 | +2                   | μΑ         |
| Analog Input Capacitance                               |       | During Acquisition Period                                           |                   | 25              |                      |                      | 25              | ·                    | pF         |
| Digital and DC                                         | ,     |                                                                     |                   |                 | L                    | 11.11                |                 |                      |            |
| V <sub>IN(1)</sub> , Logical "1" Input<br>Voltage      | 5     |                                                                     | 2.0               |                 | :                    | 2.0                  |                 |                      | V          |
| V <sub>IN(0)</sub> , Logical "0" Input<br>Voltage      | 5     |                                                                     |                   | 1, 8            | 0.8                  |                      |                 | 0.8                  | V          |
| I <sub>IN(1)</sub> , Logical "1" Input<br>Current      | 5     | $V_{IN} = V_{CC}$                                                   |                   |                 | 1                    |                      | . *             | 1                    | μΑ         |
| I <sub>IN(0)</sub> , Logical "0"<br>Input Current      | 5     | V <sub>IN</sub> = 0V                                                | -1,               |                 |                      | -1                   |                 |                      | μΑ         |
| V <sub>OUT(1)</sub> , Logical "1"<br>Output Voltage    | 5     | I <sub>OUT</sub> = -2mA                                             | 4.0               |                 |                      | 4.0                  |                 |                      | V          |
| V <sub>OUT(0)</sub> , Logical "0"<br>Output Voltage    | 5     | I <sub>OUT</sub> = 2mA                                              |                   |                 | 0.4                  |                      |                 | 0.4                  | V          |
| I <sub>OUT</sub> , Three-State Output<br>Current       | 5     | $V_{OUT} = 0V$ $V_{OUT} = V_{CC}$                                   | -1                |                 | 1                    | -1                   | ,               | 1                    | μΑ         |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ , D  $V_{CC}$  = A  $V_{CC}$  = + $V_{REF}$  = 5V  $\pm$  5%, - $V_{REF}$  = GND, and timing measured at 1.4V,  $C_L$  = 100pF.

| PARAMETER N                                                                                                |           | ML2271XCX                                                                                                                                                                                    |       |                 | ML2271XIX, ML2271XMX |     |                 |      |       |
|------------------------------------------------------------------------------------------------------------|-----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-----------------|----------------------|-----|-----------------|------|-------|
|                                                                                                            | NOTES     | CONDITIONS                                                                                                                                                                                   | MIN   | TYP<br>(Note 4) | MAX                  | MIN | TYP<br>(Note 4) | MAX  | UNITS |
| Digital and DC (Continued)                                                                                 | )         |                                                                                                                                                                                              |       |                 |                      |     |                 |      |       |
| C <sub>OUT</sub> , Logic Output<br>Capacitance                                                             |           |                                                                                                                                                                                              |       | 5               |                      |     | 5               |      | pF    |
| C <sub>IN</sub> , Logic Input<br>Capacitance                                                               |           |                                                                                                                                                                                              |       | 5               |                      |     | 5               |      | pF    |
| I <sub>CC</sub> , Supply Current,<br>Analog Plus Digital                                                   | 5         | CS = WR = RD = 0<br>No Output Load                                                                                                                                                           |       |                 | 32                   |     |                 | 35   | mA    |
| AC and Dynamic Performan                                                                                   | ce (Note  | . 9)                                                                                                                                                                                         |       |                 |                      |     |                 |      |       |
| t <sub>CONV</sub> , Conversion Time,<br>Interrupt Mode                                                     | 6         | Figure 2                                                                                                                                                                                     |       |                 | 1450                 |     |                 | 1600 | ns    |
| t <sub>CONV</sub> , Conversion Time,<br>Write-Read Mode                                                    | 5         | Figure 3                                                                                                                                                                                     |       |                 | 1450                 |     |                 | 1600 | ns    |
| t <sub>CONV</sub> , Conversion Time,<br>Read Mode                                                          | 6         | Figure 4                                                                                                                                                                                     |       |                 | 1450                 |     |                 | 1600 | ns    |
| SNR, Signal to Noise Ratio                                                                                 |           | V <sub>IN</sub> = 5V, 150kHz<br>Noise is sum of all<br>nonfundamental<br>components<br>from 0-300kHz.<br>f <sub>SAMPLING</sub> = 600kHz                                                      |       | 60              | · ·                  |     | 60              |      | dB    |
| HD, Harmonic Distortion                                                                                    |           | V <sub>IN</sub> = 5V, 150kHz<br>THD is sum of 2-5th<br>harmonics or aliases relative<br>to fundamental.<br>f <sub>SAMPLING</sub> = 600kHz                                                    | de la | -60             | . ,                  |     | -60             |      | dB    |
| IMD, Intermodulation<br>Distortion                                                                         |           | fa = 2.5V, 150kHz<br>fb = 2.5V, 148kHz<br>IMB is (fa + fb), (fa - fb),<br>(2fa + fb), (2fa - fb),<br>(fa + 2fb), or (fa - 2fb)<br>relative to fundamental.<br>f <sub>SAMPLING</sub> = 600kHz |       | -60             |                      |     | -60             |      | dB    |
| FR, Frequency Response                                                                                     |           | V <sub>IN</sub> = 5V, 0–150kHz<br>Relative to 1kHz<br>f <sub>SAMPLING</sub> = 600kHz                                                                                                         |       | ±0.1            |                      |     | ±0.1            |      | dB    |
| SR, Slew Rate Tracking                                                                                     |           |                                                                                                                                                                                              |       | 2.36            |                      |     | 2.36            |      | V/μs  |
| AC Performance, Figures 2,                                                                                 | 3, 4, and | 1 5                                                                                                                                                                                          |       |                 |                      |     |                 |      |       |
| t <sub>CSS</sub> , $\overline{\text{CS}}$ to $\overline{\text{RD}}$ , $\overline{\text{WR}}$<br>Setup Time | 5         |                                                                                                                                                                                              | 0     |                 |                      | 0   |                 |      | ns    |
| t <sub>CSH</sub> , CS to RD, WR<br>Hold Time                                                               | 5         |                                                                                                                                                                                              | 0     |                 |                      | 0   |                 |      | ns    |
| t <sub>WR</sub> , WR Pulse Width                                                                           | 5         |                                                                                                                                                                                              | 250   |                 | 50K                  | 300 |                 | 50K  | ns    |

## **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ , D  $V_{CC}$  = A  $V_{CC}$  = +V<sub>REF</sub> = 5V  $\pm$  5%, and -V<sub>REF</sub> = GND, and timing measured at 1.4V,  $C_L$  = 100 pF.

| PARAMETER NOTES                                                         | 100       |               | ML2271XCX |                 |      | ML2271XIX, ML2271XMX |                 |      |       |
|-------------------------------------------------------------------------|-----------|---------------|-----------|-----------------|------|----------------------|-----------------|------|-------|
|                                                                         | NOTES     | CONDITIONS    | MIN       | TYP<br>(Note 4) | MAX  | MIN                  | TYP<br>(Note 4) | MAX  | UNITS |
| AC Performance, Figures 2,                                              | 3, 4, and | 5 (Continued) |           |                 |      |                      |                 | *    |       |
| t <sub>ACC2</sub> , WR to Data Valid                                    | 5         |               |           |                 | 1500 |                      |                 | 1600 | ns    |
| t <sub>RD</sub> , Read Pulse Width                                      | 5         |               | 100       |                 |      | 120                  |                 | 7    | ns    |
| t <sub>WRL</sub> , WR† to RD↓                                           | 6         |               | 0         |                 |      | 0                    |                 |      | ns    |
| t <sub>INTH</sub> , RDt to INTt                                         | 5         |               | 10        |                 | 50   | 10                   |                 | 50   | ns    |
| t <sub>RIL</sub> , RD to INT                                            | 5         |               | 0         |                 | 50   | 0                    |                 | 50   | ns    |
| t <sub>ACC1</sub> , Data Access Time,<br>RDI to Data Valid              | 5         |               | 0         |                 | 55   | 0                    |                 | 60   | ns    |
| t <sub>ID</sub> , Data Access Time,<br>INTI to Data Valid               | 5         |               | 0         |                 | 55   | 0                    |                 | 60   | ns    |
| t <sub>1H</sub> , t <sub>0H</sub> , RDt to Data High<br>Impedance State | 5         | Figure 1      | 10        |                 | 50   | 10                   |                 | 60   | ns    |
| t <sub>P</sub> , Delay Time Between<br>Conversions                      | 5         |               | 300       |                 |      | 300                  |                 |      | ns    |

- Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.
- Note 2: When the voltage at any pin exceeds the power supply rails  $(V_{IN} < GND \text{ or } V_{IN} > V_{CC})$  the absolute value of current at that pin should be limited to 25mA or less.
- Note 3: -55°C to +125°C operating temperature range devices are 100% tested at temperature extremes with worst-case test conditions.

  0°C to +70°C and -40°C to +85°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.
- Note 4: Typicals are parametric norm at 25°C.
- Note 5: Parameter guaranteed and 100% production tested.
- Note 6: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.
- Note 7: Total unadjusted error includes offset, full scale, linearity, and sample and hold errors.
- Note 8: For  $-V_{REF} \ge V_{IN}$  the digital output code will be 0000 0000. Two on-chip diodes are tied to the analog input which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater than the  $V_{CC}$  supply. Be careful, during testing at low  $V_{CC}$  levels (4.5V), as high level analog inputs (5V) can cause this input diode to conduct especially at elevated temperatures, and cause errors for analog inputs near full scale. The spec allows 100mV forward bias of either diode. This means that as long as the analog  $V_{IN}$  or  $V_{REF}$  does not exceed the supply voltage by more than 100mV, the output code will be correct. To achieve an absolute  $0V_{DC}$  to  $5V_{DC}$  input voltage range will therefore require a minimum supply voltage of 4.900 $V_{DC}$  over temperature variations, initial tolerance and loading.



Figure 1. High Impedance Test Circuits and Waveforms

Figure 2. Interrupt Mode Timing



Figure 3. WR-RD Mode Timing



Figure 4. RD Mode Timing



## 1.0 FUNCTIONAL DESCRIPTION

The ML2271 uses a three step flash technique for A/D conversion. This technique first performs a 3 bit flash conversion on  $V_{\rm IN}$  to determine the 3 most significant bits (MSB decision). These 3 MSB's are then cycled through an internal DAC to recreate the analog input. This reconstructed analog input signal from the DAC is then subtracted from the input, and the difference voltage is converted by a second 3 bit flash conversion providing the next 3 significant bits, called intermediate significant bits (ISB decision). This procedure is then performed again to provide the final 4 least significant bits (LSB decision).

The ML2271 has a true internal sample and hold. The internal operating sequence is shown in Figure 5. The falling edge of WR opens the S/H sampling switch, ends the acquisition time for the analog input, and starts the conversion on the internally sample and held signal. Then the MSB, ISB, and LSB decisions are made. INT goes low at end of conversion and RD controls the data outputs. This falling edge of INT also closes the sampling switch and starts the acquisition period for the next conversion.



Figure 5. Operating Sequence

#### 1.1 ANALOG INPUT

The analog input on the ML2271 behaves differently than inputs on conventional converters. The analog input current requirements change while the conversion is in progress, and the amount of input current depends on what cycle the converter is in.

The input circuit for the converter is shown in Figure 6A with the equivalent input circuit shown in Figure 6B. The acquisition period for the S/H starts on INT falling edge and ends on WR falling edge.

The critical period for charging up the analog input occurs during the acquisition period and the source of the external signal on V<sub>IN</sub> must adequately charge up the analog voltage during this time. To do this, the input must settle within the required analog accuracy tolerance 100ns before the end of the acquisition period so that the sampling capacitors have adequate time to store the input signal. If more time is needed due to finite charging or settling time of the external source, the WR high period can be extended as long as is required.

#### 1.2 SAMPLE AND HOLD

The ML2271 does not have the limitation of an equivalent circuit implemented with a track/hold. An internal sample and hold acquires the analog signal, holds it internally, and then a conversion is performed on the sample and held signal. Since this is a true sample and hold function, the ML2271 can sample and hold signals with frequencies as high as  $150 \mathrm{kHz} \ @ 5V$  (slew rates as high as  $2.36V/\mu s$ ) without sacrificing conversion accuracy.

#### 1.3 REFERENCE

The +V<sub>REF</sub> and -V<sub>REF</sub> inputs are the reference voltages that determine the full scale and zero input voltages, respectively, for the A/D converter. Thus, +V<sub>REF</sub> defines the analog input which produces a full scale output and -V<sub>REF</sub> defines the analog input which produces an output code of all zeroes. The transfer function for the A/D converter is shown in Figure 7.

+V<sub>REF</sub> and  $-V_{REF}$  can be set to any voltage between GND and V<sub>CC</sub>. This means that the reference voltages can be offset from GND and the difference between +V<sub>REF</sub> and  $-V_{REF}$  can be made small to increase the resolution of the conversion. Note that the linearity error increases when [+V<sub>REF</sub>  $-(-V_{REF})$ ] decreases.



Figure 6A. Converter Input Circuit



Figure 6B. Converter Equivalent Input Circuit



Figure 7. A/D Transfer Characteristic

#### 1.4 POWER SUPPLY AND REFERENCE DECOUPLING

 $0.1\mu F$  in parallel with  $0.01\mu F$  ceramic disc capacitors are recommended to bypass A  $V_{CC}$  to GND, as well as D  $V_{CC}$  to GND, using the shortest lead lengths possible.

If +V<sub>REF</sub> and -V<sub>REF</sub> inputs are driven by long lines, they should be bypassed by  $0.1\mu$ F in parallel with  $0.01\mu$ F ceramic disc capacitors at the reference input pins.

#### 1.5 DYNAMIC PERFORMANCE

#### 1.5.1 SINUSOIDAL INPUTS

Since the ML2271 has an internal sample and hold, the device can digitize high frequency sinusoids with little or no signal degradations. Using the Nyquist criteria, the highest frequency input to the converter could theoretically be 1/2 the sampling rate (f<sub>s</sub>). Any frequency components above f<sub>s</sub>/2 will be aliased below f<sub>s</sub>/2. In most applications, these aliased components cause unacceptable distortion and must be filtered out of the input. If the input frequency is too close to f<sub>s</sub>/2, then the requirements on the antialias filter become difficult or impossible to realize with standard component and tolerances. In most practical applications, the highest input frequency has to be limited to 1/3 to 1/4 of f<sub>S</sub> in order to relax the filtering requirements enough to make a realizeable antialias filter.

The maximum sampling rate  $(f_{MAX})$  for the ML2271 can be calculated as follows:

$$f_{max} = \frac{1}{t_{CONV} + t_P}$$

$$f_{max} = \frac{1}{1.45\mu s + 0.300\mu s}$$

$$f_{max} = 570kHz$$

$$t_{WR} = Write Pulse Width$$

t<sub>WRD</sub> = Write to Data Delay

t<sub>P</sub> = Delay Time between Conversions

Note that the dynamic performance specifications (SNR, HD, IMD, and FR) for the ML2271 are all specified at 150kHz, which is less than 1/3 of the sampling rate, f<sub>S</sub>. This allows adequate margin between the input frequency and the aliased components to allow antialias filtering if needed.

In applications where aliased frequency components are acceptable and filtering of the input signal is not needed, the user can apply an input sinusoid higher than 150kHz to the device. Note, however, that as the input frequency increases above 150kHz, dynamic performance degradation will occur due to the finite bandwidth of the internal sample and hold.

#### 1.5.2 SIGNAL-TO-NOISE RATIO

Signal-to-noise ratio (SNR) is the measured signal to noise at the output of the converter. The signal is the rms magnitude of the fundamental. Noise is the rms sum of all the nonfundamental signals up to half the sampling frequency. SNR is dependent on the number of quantization levels used in the digitization process; the more the levels, the smaller the quantization noise. The theoretical SNR for a sine wave is given by

$$SNR = (6.02N + 1.76) dB$$

where N is the number of bits. Thus for ideal 10-bit converter, SNR = 61.96 dB.

#### 1.5.3 HARMONIC DISTORTION

Harmonic distortion is the ratio of the rms sum of harmonics to the fundamental. Total harmonic distortion (THD) of the ML2271 is defined as

20 log = 
$$\frac{(V_2^2 + V_3^2 + V_4^2 + V_5^2)^{1/2}}{V_1}$$

where  $V_1$  is the rms amplitude of the fundamental and  $V_2$ ,  $V_3$ ,  $V_4$ ,  $V_5$  are the rms amplitudes of the individual harmonics.

#### 1.5.4 INTERMODULATION DISTORTION

With inputs consisting of sine waves at two frequencies,  $f_A$  and  $f_B$ , any active device with nonlinearities will create distortion products, of order (m + n), at sum and difference frequencies of  $mf_A + nf_B$ , where m,  $n = 0, 1, 2, 3 \dots$  Intermodulation terms are those for which m or n is not equal to zero. The (IMD) intermodulation distortion specification includes the second order terms  $(f_A + f_B)$  and  $(f_A - f_B)$  and the third order terms  $(2f_A + f_B)$ ,  $(2f_A - f_B)$ ,  $(f_A + 2f_B)$ , and  $(f_A - 2f_B)$  only.

#### 1.6 DIGITAL INTERFACE

Depending on the way the external signals are applied to the ML2271, the timing of the conversion and resultant digital interface can be configured in three different modes.

While the operation for each mode is described below, there are some general rules that dictate the general relationships between CS, WR, RD, INT, and DB0-DB9. The falling edge of WR terminates the acquisition period and initiates a conversion. INT is forced low when a conversion is internally completed. INT is reset high by the RD rising edge. DB0-DB9 is in the high impedance state except when both RD and INT are low. RD low period does not affect the internal conversion but only determines when the digital signals DB0-DB9 are active; thus, RD can occur anytime. CS is used to select the device and needs to be low only while WR is low or when RD is low.

#### 1.6.1 INTERRUPT MODE

Timing for the Interrupt Mode is shown in Figure 2. To do a conversion, CS must be low to select the device. INT falling edge starts the acquisition period. The falling edge of WR ends the acquisition period and the MSB comparison is made. Then, the (Intermediate Significant Bits) ISB and LSB decisions are made with internal timing signals. After the conversion is complete, INT goes low indicating end of conversion. When RD goes low, DB0–DB9 goes from high impedance to the active state with the digital result of the conversion. INT is reset high and DB0–DB9 is reset to high impedance on the rising edge of RD.

Interrupt Operation is intended to be <u>used</u> in interrupt driven systems or applications where <del>INT</del> signals the transfer of data.

#### 1.6.2 WRITE-READ MODE

Write-Read Operation <u>is the</u> same as Interrupt Operation except that RD is brought low <u>before</u> the internal conversion is completed (before <u>INT</u> goes low).

Timing for Write-Read Operation is shown in Figure 3. To perform a conversion, CS must be low to select the device. INT falling edge starts the acquisition period. The falling edge of WR ends the acquisition period and the MSB decision is made. Then, the ISB and LSB decisions are made by internal timing signals. In this mode, RD is brought low before the internal conversion is completed. When the internal conversion is completed, INT will be forced low and data will appear on DB0-DB9 as long as RD is still low. INT is reset high and DB0-DB9 is reset to high impedance on the rising edge of RD.

Write- $\underline{Read}$  Operation is intended for applications where  $\underline{RD}$  controls the transfer of data to a microprocessor.

#### 1.6.3 READ MODE

Read Mode Operation is implemented by tying RD to WR and keeping RD and WR low long enough so that the conversion time is totally determined by the internal timing signals.

Timing for the Read Mode is shown in Figure 4. To do a conversion, CS must be low to select the device. The RD and WR falling edge starts the conversion. RD and WR is held low for the entire internal conversion. Thus, the MSB, ISB, and LSB comparisons along with the end of the acquisition period are made by internally generated timing signals. After the conversion is complete, INT goes low. Since RD is fixed low, DB0-DB9 will go from high impedance to active state as soon as INT goes low. INT is reset high and DB0-DB9 is reset to high impedance on rising edge of WR and RD.

Read Mode Operation allows a conversion to be done with the device's own internal timing and thus, no external timing is needed.

#### 1.6.4 POWER-ON RESET

When power is first applied, <u>an internal power-on reset</u> and timer circuit inhibits the CS input and resets the internal circuitry to prevent the ML2271 from starting in an <u>unknown</u> state. During this period of approximately 50 $\mu$ s, INT remains high and the data bus is in the high-impedance state.

## 2.0 TYPICAL APPLICATIONS



PROTECTION IS REQUIRED IF INPUT CURRENT > 25mA

Figure 8. Protecting the Input



Figure 9. Using V<sub>CC</sub> as Reference for Ratiometric Operation



Figure 10. Using External Reference of D/A

## 2.0 TYPICAL APPLICATIONS (Continued)



Figure 11. 68000 Type Interface to ML2271



Figure 12. ±2.5V Analog Input Range



Figure 13. Simultaneous Sampling of Two Variables

## 2.0 TYPICAL APPLICATIONS (Continued)



Figure 14. TMS320 Interface with D/A Output



Figure 15. Operating with a Ratiometric Analog Signal of 15% of  $V_{CC}$  to 85% of  $V_{CC}$ 

## ML2271

# ORDERING INFORMATION

| PART NUMBER | LINEARITY ERROR | TEMPERATURE<br>RANGE | PACKAGE            |
|-------------|-----------------|----------------------|--------------------|
| ML2271BMJ   | ±½ LSB          | -55°C to +125°C      | HERMETIC DIP (J20) |
| ML2271BIJ   |                 | −40°C to +85°C       | HERMETIC DIP (J20) |
| ML2271BCP   |                 | 0°C to +70°C         | MOLDED DIP (P20)   |
| ML2271BCS   |                 | 0°C to +70°C         | MOLDED SOIC (S20)  |
| ML2271CMJ   | ±1 LSB          | -55°C to +125°C      | HERMETIC DIP (J20) |
| ML2271CIJ   |                 | -40°C to +85°C       | HERMETIC DIP (J20) |
| ML2271CCP   |                 | 0°C to +70°C         | MOLDED DIP (P20)   |
| ML2271CCS   |                 | 0°C to +70°C         | MOLDED SOIC (S20)  |



## Serial I/O 8-Bit A/D Converters

### GENERAL DESCRIPTION

The ML2280 and ML2283 are 8-bit successive approximation A/D converters with serial I/O and configurable input multiplexers with up to 4 input channels.

All errors of the sample-and-hold incorporated on the ML2280 and ML2283, are accounted for in the analog-to-digital converters accuracy specification.

The voltage reference can be externally set to any value between GND and  $V_{CC}$ , thus allowing a full conversion over a relatively small voltage span if desired.

The ML2283 is an enhanced double polysilicon CMOS pin compatible second source for the ADC0833 A/D converter. All parameters are guaranteed over temperature with a power supply voltage of  $5V \pm 10\%$ .

#### **FEATURES**

■ Conversion time

6us

- ML2280 capable of digitizing a 5 V, 40 kHz sine wave
- Total unadjusted error with external reference

 $\pm \frac{1}{2}$  LSB or  $\pm 1$  LSB

■ Sample-and-hold

375 ns acquisition

- 0 to 5V analog input range with single 5V power supply
- 2.5 V reference provides 0 to 5 V analog input range
- No zero or full-scale adjust required
- Low power

12.5 mW MAX

■ Analog input protection

25 mA (min) per input

- Differential analog voltage inputs
- 0.3" width 8- or 14-pin DIP
- 4-channel input MUX option
- Superior pin compatible replacement for ADC0833

### **BLOCK DIAGRAMS**





#### PIN CONNECTIONS

#### **ML2280 Single Differential Input**

8-PIN DIP



TOD MEM

#### ML2283 4-Channel MUX



#### **PIN DESCRIPTION**

| NAME                                      | FUNCTION                                                                                                                                                                     | NAME      | FUNCTION                                                                                                                                                                                                                           |
|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CC</sub>                           | Positive supply. 5 volts ± 10%                                                                                                                                               | SARS      | Successive approximation register                                                                                                                                                                                                  |
| DGND                                      | Digital ground. Ovolts. All digital inputs and outputs are referenced to this point.                                                                                         |           | status. Digital output which indi-<br>cates that a conversion is in pro-<br>gress. When SARS goes to 1, the<br>sampling window is closed and                                                                                       |
| AGND                                      | Analog ground. The negative reference voltage for A/D converter.                                                                                                             |           | conversion begins. When SARS goes to 0, conversion is com-                                                                                                                                                                         |
| GND                                       | Combined analog and digital ground.                                                                                                                                          |           | pleted. When $\overline{CS} = 1$ , SARS is in high impedance state.                                                                                                                                                                |
| CH0, V <sub>IN</sub> +, V <sub>IN</sub> - | Analog inputs. Digitally selected to be single ended $(V_{IN})$ or; $V_{IN}$ + or $V_{IN}$ - of a differential input. Analog range = $GND \leqslant V_{IN} \leqslant V_{CC}$ | CLK       | Clock. Digital input which clocks<br>data in on DI on rising edges and<br>out on DO on falling edges. Also<br>used to generate clocks for A/D                                                                                      |
| V <sub>REF/2</sub>                        | Reference. The analog input range is twice the positive reference voltage value applied to this pin.  Input to the Shunt Regulator.                                          | DI        | conversion.  Data input. Digital input which contains serial data to program the MUX and channel assignments.                                                                                                                      |
| DO                                        | Data out. Digital output which contains result of A/D conversion. The serial data is clocked out on falling edges of CLK.                                                    | <u>CS</u> | Chip select. Selects the chip for multiplexer and channel assignment and A/D converison. When $\overline{CS} = 1$ , all digital outputs are in high impedance state. When $\overline{CS} = 0$ , normal A/D conversion takes place. |

#### **ABSOLUTE MAXIMUM RATINGS**

#### **OPERATING CONDITIONS**

(Note 1)

| Current into V +                            |
|---------------------------------------------|
| Supply Voltage, V <sub>CC</sub>             |
| Voltage                                     |
| Logic Inputs $\cdots -7V$ to $V_{CC} +7V$   |
| Analog Inputs $-0.3$ V to $V_{CC}$ $+0.3$ V |
| Input Current per Pin (Note 2) ± 25 mA      |
| Storage Temperature                         |
| Package Dissipation                         |
| at $T_A = 25$ °C (Board Mount)              |
| Lead Temperature (Soldering 10 sec.)        |
| Dual-In-Line Package (Molded) 260°C         |
| Dual-In-Line Package (Ceramic)              |

| Supply Voltage, V <sub>CC</sub> | 4.5V <sub>DC</sub> to 6.3V <sub>DC</sub> |
|---------------------------------|------------------------------------------|
| Temperature Range (Note 3) .    | $$ $T_{MIN} \leq T_A \leq T_{MAX}$       |
| ML2280BMJ, ML2283BMJ .          | 55°C to +125°C                           |
| ML2280BIJ, ML2283BIJ            | 40°C to +85°C                            |
| ML2280CIJ, ML2283CIJ            |                                          |
| ML2280BCP, ML2283BCP .          | 0°C to +70°C                             |
| ML2280CCP, ML2283CCP            |                                          |

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5V \pm 10\%$ ,  $f_{CLK} = 1.333$  MHz, and  $V_{REF/2} = 2.5$  V.

|                                                                             |          |                                                                           | ML           | 2280B, ML22   | 283B                                    | ML2280C, ML2283C |               |                          |            |
|-----------------------------------------------------------------------------|----------|---------------------------------------------------------------------------|--------------|---------------|-----------------------------------------|------------------|---------------|--------------------------|------------|
| PARAMETER                                                                   | NOTES    | CONDITIONS                                                                | MIN          | TYP<br>NOTE 4 | MAX                                     | MIN              | TYP<br>NOTE 4 | MAX                      | UNITS      |
| CONVERTER AND MU                                                            | LTIPLEXE | R CHARACTERISTICS                                                         |              |               | *************************************** | -                |               |                          |            |
| Total Unadjusted Error                                                      | 5, 7     | V <sub>REF/2</sub> =2.5V<br>V <sub>REF/2</sub> not Connected              |              |               | ± 1/2<br>± 2                            |                  |               | ±1<br>±2                 | LSB<br>LSB |
| Reference Input<br>Resistance, V <sub>REF/2</sub>                           | - 5      |                                                                           | 3            | 5             | 7.5                                     | 3                | 5             | 7.5                      | kΩ         |
| Common-Mode Input<br>Range                                                  | 5,8      |                                                                           | GND<br>-0.05 |               | V <sub>CC</sub><br>+0.05                | GND<br>-0.05     |               | V <sub>CC</sub><br>+0.05 | V          |
| DC Common-Mode<br>Error                                                     | 6        | Common Mode<br>Voltage GND to V <sub>CC/2</sub>                           |              | ± 1/16        | ± 1/4                                   |                  | ± 1/16        | ± 1/4                    | LSB        |
| AC Common-Mode<br>Error                                                     | 6        | Comon Mode Voltage<br>GND to V <sub>CC</sub> ,<br>0 to 50 kHz             |              |               | ± 1/4                                   |                  |               | ± 1/4                    | LSB        |
| DC Power Supply<br>Sensitivity                                              | 6        | $V_{CC} = 5V \pm 10\%$<br>$V_{REF} \le V_{CC} + 0.1V$                     |              | ± 1/32        | ± 1/4                                   |                  | ± 1/32        | ± 1/4                    | LSB        |
| AC Power Supply<br>Sensitivity                                              | 6        | 100 mV <sub>P-P</sub> , 25 kHz Sine on V <sub>CC</sub>                    |              |               | ± 1/4                                   |                  |               | ± 1/4                    | LSB        |
| Change in Zero Error<br>from $V_{CC} = 5V$ to Inter-<br>nal Zener Operation | 6        | $15 \text{ mA into V} + V_{CC} = \text{N.C.}$ $V_{REF/2} = 2.5 \text{ V}$ |              | ± 1/2         |                                         |                  | ± 1/2         |                          | LSB        |
| V <sub>Z</sub> , Internal Diode<br>Regulated Breakdown<br>(at V +)          |          | 15 mA into V +                                                            |              | 6.9           |                                         |                  | 6.9           |                          | V          |
| V + Input Resistance                                                        | 5        |                                                                           | 20           | 35            |                                         | 20               | 35            |                          | kΩ         |
| I <sub>Off</sub> , Off Channel<br>Leakage Current                           | 5, 9     | On Channel = V <sub>CC</sub><br>Off Channel = 0 V                         | -1           |               |                                         | -1               |               |                          | μΑ         |
|                                                                             |          | On Channel = 0 V<br>Off Channel = V <sub>CC</sub>                         |              |               | +1                                      |                  |               | +1                       | μΑ         |
| I <sub>On</sub> , On Channel<br>Leakage Current                             | 5, 9     | On Channel = 0 V<br>Off Channel = V <sub>CC</sub>                         | -1           |               |                                         | -1               |               |                          | μΑ         |
|                                                                             |          | On Channel = V <sub>CC</sub><br>Off Channel = 0 V                         |              |               | +1                                      |                  |               | +1 .                     | μΑ         |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5V \pm 10\%$ ,  $f_{CLK} = 1.333\,MHz$ , and  $V_{REF/2} = 2.5V$ .

| PARAMETER                                                                     | NOTES   | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | MIN  | TYP<br>NOTE 4 | MAX  | LIMIT<br>UNITS     |
|-------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------|------|--------------------|
| DIGITAL AND DC CHARACTE                                                       | RISTICS |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |               |      |                    |
| V <sub>IN(1)</sub> , Logical ''1'' Input<br>Voltage                           | 5       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2.0  |               |      | V                  |
| V <sub>IN(0)</sub> , Logical ''0'' Input<br>Voltage                           | 5       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |               | 0.8  | , V                |
| I <sub>IN(1)</sub> , Logical "1" Input Current                                | - 5     | $V_{IN} = V_{CC}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      |               | 1    | μΑ                 |
| I <sub>IN(0)</sub> , Logical ''0'' Input<br>Current                           | 5       | $V_{IN} = 0V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -1   |               |      | μΑ                 |
| V <sub>OUT(1)</sub> , Logical ''1'' Output<br>Voltage                         | 5       | I <sub>OUT</sub> = -2 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 4.0  |               |      | V                  |
| V <sub>OUT(0)</sub> , Logical "0" Output<br>Voltage                           | 5       | I <sub>OUT</sub> =2mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |               | 0.4  | ٧                  |
| I <sub>OUT</sub> , Hi-Z Output<br>Current                                     | 5       | $V_{OUT} = 0V$<br>$V_{OUT} = V_{CC}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -1   |               | 1    | μΑ<br>μΑ           |
| I <sub>SOURCE</sub> , Output Source<br>Current                                | 5 .     | V <sub>OUT</sub> =0V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -6.5 |               |      | mA                 |
| I <sub>SINK</sub> , Output Sink Current                                       | 5       | $V_{OUT} = V_{CC}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      | 1.14          | 8.0  | mA                 |
| I <sub>CC</sub> , Supply Current                                              | 5       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      | 1.3           | 2.5  | mA                 |
| AC ELECTRICAL CHARACTER                                                       | ISTICS  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |               |      |                    |
| f <sub>CLK</sub> , Clock Frequency                                            | 5       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 10   |               | 1333 | kHz                |
| t <sub>ACQ</sub> , Sample-and-Hold<br>Acquistion                              |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      | 1/2           |      | 1/f <sub>CLK</sub> |
| t <sub>C</sub> , Conversion Time                                              |         | Not including MUX<br>Addressing Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |      | 8             |      | 1/f <sub>CLK</sub> |
| SNR, Signal to Noise Ratio<br>ML2280                                          | 12      | V <sub>IN</sub> =40kHz, 5V Sine.<br>f <sub>CLK</sub> =1.333MHz<br>(f <sub>SAMPLING</sub> ≅120kHz).<br>Noise is Sum of All<br>Nonfundamental<br>Components up to ½ of<br>f <sub>SAMPLING</sub>                                                                                                                                                                                                                                                                                                                                             |      | 47            |      | dB                 |
| THD, Total Harmonic<br>Distortion ML2280                                      | 12      | V <sub>IN</sub> = 40 kHz, 5 V Sine.<br>f <sub>CLK</sub> = 1.333 MHz<br>(f <sub>SAMPLING</sub> ≅120 kHz).<br>THD is Sum of 2, 3, 4, 5<br>Harmonics Relative to<br>Fundamental                                                                                                                                                                                                                                                                                                                                                              |      | -60           |      | dB                 |
| IMD, Intermodulation<br>Distortion ML2280                                     | 12      | $\begin{array}{l} V_{\text{IN}} = f_{\text{A}} + f_{\text{B}},  f_{\text{A}} = 40  \text{kHz}, \\ 2.5  \text{V Sine}. \\ f_{\text{B}} = 39.8  \text{kHz},  2.5  \text{V Sine}, \\ f_{\text{CLK}} = 1.333  \text{MHz} \\ (f_{\text{SAMPLING}} \cong 120  \text{kHz}). \\ \text{IMD is } (f_{\text{A}} + f_{\text{B}}),  (f_{\text{A}} - f_{\text{B}}), \\ (2f_{\text{A}} + f_{\text{B}}),  (2f_{\text{A}} - f_{\text{B}}), \\ (f_{\text{A}} + 2f_{\text{B}}),  (f_{\text{A}} - 2f_{\text{B}})  \text{Relative to Fundamental} \end{array}$ |      | 60            |      | dB                 |
| Clock Duty Cycle                                                              | 5, 10   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | . 40 |               | 60   | %                  |
| t <sub>SET-UP</sub> CS Falling Edge or Data<br>Input Valid to CLK Rising Edge | 5       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 130  |               |      | ns                 |
| t <sub>HOLD</sub> , Data Input Valid after<br>CLK Rising Edge                 | . 5     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 80   |               |      | ns                 |

#### **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5V \pm 10\%$ ,  $f_{CLK} = 1.333 \,\text{MHz}$ , and  $V_{RFF/2} = 2.5V$ 

| PARAMETER                                                                               | NOTES  | CONDITIONS                                                                             | MIN | TYP<br>NOTE 4 | MAX        | LIMIT<br>UNITS |
|-----------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------|-----|---------------|------------|----------------|
| AC ELECTRICAL CHARACTER                                                                 | ISTICS |                                                                                        |     |               |            | •              |
| t <sub>pd1</sub> , t <sub>pd0</sub> —CLK Falling Edge to<br>Output Data Valid           | 5, 11  | C <sub>L</sub> = 100 pF<br>Data MSB First<br>Data LSB First                            |     | 90<br>50      | 200<br>110 | ns<br>ns       |
| t <sub>1H</sub> , t <sub>0H</sub> , — Rising Edge of CS to<br>Data Output and SARS Hi-Z | 6      | C <sub>L</sub> = 10 pF, R <sub>L</sub> = 10 k (see<br>High Impedance Test<br>Circuits) |     | 40            | 90         | ns             |
|                                                                                         | 6      | $C_L = 100  \text{pF},  R_L = 2  \text{k}$                                             |     | 80            | 160        | ns             |
| C <sub>IN</sub> , Capacitance of Logic<br>Input                                         |        |                                                                                        |     | 5             |            | pF             |
| C <sub>OUT</sub> , Capacitance of Logic<br>Outputs                                      |        |                                                                                        |     | 5             |            | pF             |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

**Note 2:** When the input voltage  $(V_{IN})$  at any pin exceeds the power supply rails  $(V_{IN} < GND \text{ or } V_{IN} > V_{CC})$  the absolute value of current at that pin should be limited to 25 mA or less.

**Note 3:** -55°C to +125°C operating temperature range devices are 100% tested at temperature extremes with worst-case test conditions. 0°C to 70°C and -40°C to +85°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.

**Note 4:** Typicals are parametric norm at 25°C.

Note 5: Parameter guaranteed and 100% production tested.

Note 6: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.

Note 7: Total unadjusted error includes offset, full-scale, linearity, multiplexer and sample-and-hold errors.

**Note 8:** For  $V_{IN}(-) \ge V_{IN}(+)$  the digital output code will be 0000 0000. Two on-chip diodes are tied to each analog input (See Block Diagram) which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater then the  $V_{CC}$  supply. Be careful, during testing at low  $V_{CC}$  levels (4.5 V), as high level analog inputs (5 V) can cause this input diode to conduct-especially at elevated temperatures, and cause errors for analog inputs near full-scale. The spec allows 50 mV forward bias of either diode. This means that as long as the analog  $V_{IN}$  or  $V_{RFF}$  does not exceed the supply voltage by more than 50 mV, the output code will be correct. To achieve an absolute 0 V to

5V input voltage range will therefore require a minimum supply voltage of 4.950 V<sub>DC</sub> over temperature variations, initial tolerance and loading.

Note 9: Leakage current is measured with the clock not switching.

**Note 10:** A 40% to 60% clock duty cycle range insures proper operation at all clock frequencies. In the case that an available clock has a duty cycle outside of these limits, the minimum, time the clock is high or the minimum time the clock is low must be at least 300 ns. The maximum time the clock can be high or low is  $60\mu$ s.

**Note 11:** Since data, MSB first, is the output of the comparator used in the successive approximation loop, an additional delay is built in (See Block Diagram) to allow for comparator response time.

Note 12: Because of multiplexer addressing, test conditions for the ML2283 is  $V_{IN} = 30 \,\text{kHz}$ ,  $5V \,\text{sine} \,(f_{SAMPLING} \approx 89 \,\text{kHz})$ .



Figure 1. High Impedance Test Circuits and Waveforms



# ML2280 Start Conversion Timing CLK START CONVERSION DO BIT 7 (MSB)

Figure 2. Timing Diagrams

#### ML2280 Timing



\*LSB FIRST OUTPUT NOT AVAILABLE ON ML2280

#### ML2283 Timing



Figure 2. Timing Diagrams (Continued)



Figure 3. Linearity Error vs f<sub>CLK</sub>



Figure 4. Linearity Error vs V<sub>REF</sub> Voltage



Figure 5. Unadjusted Offset Error vs V<sub>REF</sub> Voltage



Figure 6. ML2283 Functional Block Diagram

#### 1.0 FUNCTIONAL DESCRIPTION

#### 1.1 Multiplexer Addressing

The design of these converters utilizes a sample data comparator structure which provides for a differential analog input to be converted by a successive approximation routine.

The actual voltage converted is always the difference between an assigned "+" input terminal and a "-" input terminal. The polarity of each input terminal of the pair being converted indicates which line the converter expects to be the most positive. If the assigned "+" input is less than the "-" input, the converter responds with an all zeros output code.

A unique input multiplexing scheme has been utilized to provide multiple analog channels with software configurable single ended, or differential options.

A particular input configuration is assigned during the MUX addressing sequence, prior to the start of a conversion. The MUX address selects which of the analog inputs are to be enabled and whether this input is single ended or differential. In the differential case, it also assigns the polarity of the analog channels. Differential inputs are restricted to adjacent channel pairs. For example, channel 0 and channel 1 may be selected as a different pair but channel 0 or channel 1 cannot act differentially with any other channel. In addition to selecting the differential mode, the sign may also be selected. Channel 0 may be selected as the positive input and channel 1 as the negative input or vice versa. This programmability is illustrated by the MUX addressing codes shown in *Table 1*.

The MUX address is shifted into the converter via the DI input. Since the ML2280 contains only one differential input channel with a fixed polarity assignment, it does not require addressing.

Since the input configuration is under software control, it can be modified, as required, at each conversion. A channel can be treated as a single-ended, ground referenced input for one conversion; then it can be reconfigured as part of a differential channel for another conversion. *Figure 7* illustrates these different input modes.

Table 1. ML2283 MUX Addressing 4 Single-Ended or 2 Differential Channel

Single-Ended MUX Mode

| MUX Address |           |        |     |   | Chan | nel# |   |
|-------------|-----------|--------|-----|---|------|------|---|
| SGL/        | SGL/ ODD/ | SELECT |     |   |      |      |   |
| DIF         | SIGN      | 1      | 0   | 0 | 1    | 2    | 3 |
| 1           | 0         | 0 -    | 1   | + |      |      |   |
| 1           | 0         | 1      | 1   |   |      | +    |   |
| 1           | 1         | 0      | 1 . |   | +    |      |   |
| 1           | 1         | 1      | 1   |   |      |      | + |

#### Differential MUX Mode

| MUX Address |              |     |     | Channel # |   |   |   |
|-------------|--------------|-----|-----|-----------|---|---|---|
| SGL/        | ODD/         | SEL | ECT |           |   |   |   |
| SGL/<br>DIF | ODD/<br>SIGN | 1   | 0   | 0         | 1 | 2 | 3 |
| 0           | 0            | 0 - | 1   | +         | _ |   | , |
| 0           | 0            | 1   | 1   |           |   | + | - |
| 0           | 1            | 0   | 1   | _         | + |   |   |
| 0           | 1            | 1   | 1   |           |   |   | + |







Figure 7. Analog Input Multiplexer Functional Options for ML2283

#### 1.2 Digital Interface

The block diagram and timing diagrams in *Figures 2-5* illustrate how a conversion sequence is performed.

A conversion is initiated when  $\overline{CS}$  is pulsed low. This line must be held low for the entire conversion. The converter is now waiting for a start bit and its MUX assignment word.

A clock is applied to the CLK input. On each rising edge of the clock, the data on DI is clocked into the MUX address shift register. The start bit is the first logic "1" that appears on the DI input (all leading edge zeros are ignored). After the start bit, the device clocks in the next 2 to 4 bits for the MUX assignment word.

When the start bit has been shifted into the start location of the MUX register, the input channel has been assigned and a conversion is about to begin. An interval of 1/2 clock period is used for sample-and-hold settling through the selected MUX channels. The SAR status output goes high at this time to signal that a conversion is now in progress and the DI input is ignored.

The DO output comes out of high impedance and provides a leading zero for this one clock period.

When the conversion begins, the output of the comparator, which indicates whether the analog input is greater than or less than each successive voltage from the internal DAC, appears at the DO output on each falling edge of the clock. This data is the result of the conversion being shifted out (with MSB coming first) and can be read by external logic or  $\mu$ P immediately.

After 8 clock periods, the conversion is completed. The SAR status line returns low to indicate this ½ clock cycle later.

The serial data is always shifted out MSB first during the conversion. After the conversion has been completed, the data is shifted out a second time with LSB first. The ML2280 data is shifted out only once, MSB first.

All internal registers are cleared when the  $\overline{CS}$  input is high. If another conversion is desired,  $\overline{CS}$  must make a high to low transition followed by address information.

The DI input and DO output can be tied together and con-

trolled through a bidirectional µP I/O bit with one connection. This is possible because the DI input is only latched in during the MUX addressing interval while the DO output is still in the high impedance state.

#### 1.3 Reference

The ML2280 and ML2283 are intended primarily for use in circuits requiring absolute accuracy. In this type of system, the analog inputs vary between very specific voltage limits and the reference voltage for the A/D converter must remain stable with time and temperature. For ratiometric applications, see the ML2281 and ML2284 which have a  $V_{REF}$  input that can be tied to  $V_{CC}$ .

The voltage applied to the  $V_{REF/2}$  pin defines the voltage span of the analog input (the difference between VIN+ and  $V_{IN}-$ ) over which the 256 possible output codes apply. A full-scale conversion (an all 1s output code) will result when the voltage difference between a selected "+" input and "-" input is approximately *twice* the voltage at the  $V_{REF/2}$  pin. This internal gain of 2 from the applied reference to the full-scale input voltage allows biasing a low voltage reference diode from the  $V_{NEF/2}$  converter supply. To accommodate a  $V_{NEF/2}$  pin, only a 2.5V reference is required. The output code changes in accordance with the following equation:

Output Code = 256 
$$\left(\frac{V_{IN}(+) - V_{IN}(-)}{2(V_{REF}/2)}\right)$$

where the output code is the decimal equivalent of the 8-bit binary output (ranging from 0 to 255) and the term  $V_{REF/2}$  is the voltage to ground.

The  $V_{REF/2}$  pin is the center point of a two resistor divider (each resistor is  $10\,\mathrm{k}\Omega$ ) connected from  $V_{CC}$  to ground. Total ladder input resistance is the parallel combination of these two equal resistors. As shown in Figure 8, a reference diode with a voltage less than  $V_{CC/2}$  can be connected without requiring an external biasing resistor if its current requirements meet the indicated level.

The minimum value of V<sub>REF/2</sub> can be quite small (See Typical Performance Curves) to allow direct conversions of transducer outputs providing less than a 5 V output span. Particu-





V<sub>FULL-SCALE</sub>≅5.0V

NOTE: NO EXTERNAL BIASING RESISTOR NEEDED IF  $V_Z < \frac{V_{CC}}{2}$  and  $I_Z$  min.  $< \frac{V_{CC/2} - V_Z}{5k\Omega}$ 

Figure 8. Reference Biasing

lar care must be taken with regard to noise pickup, circuit layout and system error voltage sources when operating with a reduced span due to the increased sensitivity of the converter (1LSB equals  $V_{RFF/256}$ ).

#### 1.4 Analog Inputs and Sample/Hold

An important feature of the ML2280 and ML2283 is that they can be located at the source of the analog signal and then communicate with a controlling  $\mu$ P with just a few wires. This avoids bussing the analog inputs long distances and thus reduces noise pickup on these analog lines. However, in some cases, the analog inputs have a large common mode voltage or even some noise present along with the valid analog signal.

The differential input of these converters reduces the effects of common mode input noise. Thus, if a common mode voltage is present on both "+" and "-" inputs, such as 60 Hz, the converter will reject this common mode voltage since it only converts the difference between "+" and "-" inputs.

The ML2280 and ML2283 have a true sample-and-hold circuit which samples both "+" and "-" inputs simultaneously. This simultaneous sampling with a true S/H will give common mode rejection and AC linearity performance that is superior to devices where the two input terminals are not sampled at the same instant and where true sample-and-hold capability does not exist. Thus, these A/D converters can reject AC common mode signals from DC-50kHz as well as maintain linearity for signals from DC-50kHz.

The signal at the analog input is sampled during the interval when the sampling switch is closed prior to conversion start. The sampling window (S/H acquisition time) is ½ CLK period wide and occurs ½ CLK period before DO goes from high impedance to active low state. When the sampling switch closes at the start of the S/H acquisition time, 8 pF of capacitance is thrown onto the analog input. ½ CLK period later, the sampling switch is opened and the signal present at the analog input is stored. Any error on the analog input at the end of the S/H acquisition time will cause additional conversion error. Care should be taken to allow adequate charging or settling time from the source. If more charging or settling time is needed to reduce these analog input errors, a longer CLK period can be used.

For latch-up immunity each analog input has dual diodes to the supply rails, and a minimum of  $\pm 25 \,\text{mA}$  ( $\pm 100 \,\text{mA}$  typically) can be injected into each analog input without causing latch-up.

#### 1.5 Zero Error Adjustment

The zero of the A/D does not require adjustment. If the minimum analog input voltage value,  $V_{\text{INMIN}}$  is not ground, a zero offset can be done. The converter can be made to out-

put 00000000 digital code for this minimum input voltage by biasing any  $V_{\rm IN}-$  input at this  $V_{\rm INMIN}$  value. This utilizes the differential mode operation of the A/D.

The zero error of the A/D converter relates to the location of the first riser of the transfer function and can be measured by grounding the  $V_{IN}-$  input and applying a small magnitude positive voltage to the  $V_{IN}+$  input. Zero error is the difference between the actual DC input voltage which is necessary to just cause an output digital code transition from 00000000 to 00000001 and the ideal  $^{1/2}$  LSB value ( $^{1/2}$  LSB = 9.8 mV for  $V_{RFF/2}$  = 2.500  $V_{DC}$ ).

#### 1.6 Full-Scale Adjustment

The full-scale adjustment can be made by applying a differential input voltage which is 11/2 LSB down from the desired analog full-scale voltage range and then adjusting the magnitude of the  $V_{REF/2}$  input for a digital output code which is just changing from 11111110 to 111111111.

# 1.7 Adjustment for an Arbitrary Analog Input Voltage Range

If the analog zero voltage of the A/D is shifted away from ground (for example, to accommodate an analog input signal which does not go to ground), this new zero reference should be properly adjusted first. A  $V_{IN}$  + voltage which equals this desired zero reference plus  $^{1/2}$  LSB (where the LSB is calculated for the desired analog span, 1LSB = analog span/256) is applied to selected "+" input and the zero reference voltage at the corresponding "-" input should then be adjusted to just obtain the 00000000 to 00000001 code transition.

The full-scale adjustment should be made by forcing a voltage to the  $V_{IN}$  + input which is given by:

 $V_{IN}$  + fs adjust =  $V_{MAX}$  - 1.5\*[( $V_{MAX}$  -  $V_{MIN}$ )/256] where  $V_{MAX}$  = high end of the analog input range  $V_{MIN}$  = low end (offset zero) of the analog range

The  $V_{REF}$  or  $V_{CC}$  voltage is then adjusted to provide a code change from 11111110 to 11111111.

#### 1.8 Shunt Regulator

A unique feature of the ML2283 is the inclusion of a shunt regulator connected from V+ terminal to ground which also connects to the V<sub>CC</sub> terminal (which is the actual converter supply) through a silicon diode as shown in *Figure 9*. When the regulator is turned on, the V+ voltage is clamped at 11 V<sub>BE</sub> set by the internal resistor ratio. The typical I-V curve of the shunt regulator is shown in *Figure 10*. It should be noted that before V+ voltage is high enough to turn on the shunt regulator (which occurs at about 5.5V), 35 k $\Omega$  of resistance is observed between V+ and GND. When the shunt regulator is not used, V+ pin should be either left floating or tied to GND. The temperature coefficient of the regulator is  $-22\,\text{mV}/^{\circ}\text{C}$ .

#### 2.0 APPLICATIONS



Figure 9. Shunt Regulator



Figure 10. I–V Characteristic of the Shunt Regulator

#### 8051 Interface and Controlling Software



|          | Mnemor | Instruction |                                           |
|----------|--------|-------------|-------------------------------------------|
| START    | ANL    | P1, #0F7H   | ;SELECT A/D                               |
|          |        |             | (CS = 0)                                  |
|          | MOV    | B, #5       | ;BIT COUNTER ← 5                          |
|          | MOV    | A, #ADDR    | ;A ← MUX BIT                              |
| LOOP 1:  | RRC    | Α .         | ;CY ← ADDRESS BIT                         |
|          | JC     | ONE         | ;TEST BIT                                 |
|          |        |             | ;BIT = 0                                  |
| ZERO:    | ANL    | P1, #0FEH   | ;DI ← 0                                   |
|          | SJMP   | CONT        | ;CONTINUE                                 |
|          |        |             | ;BIT = 1                                  |
| ONE:     | ORL    | P1, #1      | ;D1 ← 1                                   |
| CONT:    | ACALL  | PULSE       | ;PULSE SK $0 \rightarrow 1 \rightarrow 0$ |
|          | DJNZ   | B, LOOP 1   | ;CONTINUE UNTIL DONE                      |
|          | ACALL  | PULSE       | ;EXTRA CLOCK FOR SYNC                     |
|          | MOV    | B, #8       | ;BIT COUNTER ← 8                          |
| LOOP 2:  | ACALL  | PULSE       | ;PULSE SK $0 \rightarrow 1 \rightarrow 0$ |
|          | MOV    | A, P1       | ;CY ← DO                                  |
|          | RRC    | A           |                                           |
|          | RRC    | A           |                                           |
|          | MOV    | A, C        | ;A ← RESULT                               |
|          | RLC    | A           | ;A(0) ← BIT AND SHIFT                     |
|          | MOV    | C, A        | ;C ← RESULT                               |
| DETI     | DJNZ   | B, LOOP 2   | ;CONTINUE UNTIL DONE                      |
| RETI     |        |             | :PULSE SUBROUTINE                         |
| PULSE:   | ORL.   | P1, #04     | ;PULSE SUBROUTINE<br>;SK ← 1              |
| FULSE:   | NOP    | r 1, #04    | ;DELAY                                    |
|          | ANL    | P1, #0FBH   | ;DELAY<br>;SK ← 0                         |
|          | RET    | 1 1, πυτυι  | ,310 0                                    |
| <u> </u> | IXL    |             | 1                                         |

#### ML2283 "Stand-Alone" or Evaluation Circuit



#### **Low-Cost Remote Temperature Sensor**



#### **Protecting the Input**



DIODE CLAMPING IS NOT NEEDED IF CURRENT IS LIMITED TO 25 mA

#### Digitizing a Current Flow



#### **Operating with Ratiometric Transducers**

#### Span Adjust: 0 V ≤ V<sub>IN</sub> ≤ 3 V



#### Zero-Shift and Span Adjust: 2V ≤ V<sub>IN</sub> ≤ 5V



#### **Digital Load Cell**



- USES ONE MORE WIRE THAN LOAD CELL ITSELF
- TWO MINI-DIPS COULD BE MOUNTED INSIDE LOAD CELL FOR DIGITAL OUTPUT TRANSDUCER
- ELECTRONIC OFFSET AND GAIN TRIMS RELAX MECHANICAL SPECS FOR GAUGE FACTOR AND OFFSET LOW LEVEL CELL OUTPUT IS CONVERTED IMMEDIATELY FOR
- HIGH NOISE IMMUNITY



Sampling Rate 111 KHz, Data Rate 1.33 MHz



Interfacing ML2280 to TMS320 Series

#### **ORDERING INFORMATION**

| PART NUMBER                                                   | ALTERNATE<br>PART NUMBER              | TOTAL<br>UNADJUSTED ERROR | TEMPERATURE<br>RANGE                                                               | PACKAGE                                                                                    |
|---------------------------------------------------------------|---------------------------------------|---------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| SINGLE ANALOG INPU                                            | T, 8-PIN PACKAGE                      |                           |                                                                                    |                                                                                            |
| ML2280BMJ<br>ML2280BJJ<br>ML2280BCP<br>ML2280CIJ<br>ML2280CCP |                                       | ±1/2LSB<br>±1LSB          | -55°C to +125°C<br>-40°C to +85°C<br>0° to +70°C<br>-40°C to +85°C<br>0°C to +70°C | HERMETIC DIP (J08) HERMETIC DIP (J08) MOLDED DIP (P08) HERMETIC DIP (J08) MOLDED DIP (P08) |
| FOUR ANALOG INPUT                                             | S, 14-PIN PACKAGE                     |                           |                                                                                    |                                                                                            |
| ML2283BMJ<br>ML2283BIJ<br>ML2283BCP                           | ADC0833BJ<br>ADC0833BCJ<br>ADC0833BCN | ±1/2 LSB                  | -55°C to +125°C<br>-40°C to +85°C<br>0° to +70°C                                   | HERMETIC DIP (J14)<br>HERMETIC DIP (J14)<br>MOLDED DIP (P14)                               |
| ML2283CIJ<br>ML2283CCP                                        | ADC0833CCJ<br>ADC0833CCN              | ±1LSB                     | -40°C to +85°C<br>0°C to +70°C                                                     | HERMETIC DIP (J14)<br>MOLDED DIP (P14)                                                     |



# Serial I/O 8-Bit A/D Converters with Multiplexer Options

#### GENERAL DESCRIPTION

The ML2281 family are 8-bit successive approximation A/D converters with serial I/O and configurable input multiplexers with up to 8 input channels.

All errors of the sample-and-hold, incorporated on the ML2281 family are accounted for in the analog-to-digital converters accuracy specification.

The voltage reference can be externally set to any value between GND and V<sub>CC</sub>, thus allowing a full conversion over a relatively small voltage span if desired.

The ML2281 family is an enhanced double polysilicon CMOS pin compatible second source for the ADC0831, ADC0832, ADC0834, and ADC0838 A/D converters. The ML2281 series enhancements are faster conversion time, true sample-and-hold function, superior power supply rejection, improved AC common mode rejection, faster digital timing, and lower power dissipation. All parameters are guaranteed over temperature with a power supply voltage of 5 V  $\pm$  10%.

#### **FEATURES**

■ Conversion time

6us

■ Total unadjusted error

 $\pm \frac{1}{2}$  LSB or  $\pm 1$ LSB

■ Sample-and-hold

375 ns acquisition

■ 2, 4, or 8-input multiplexer options

- 0 to 5V analog input range with single 5V power supply
- Operates ratiometrically or with up to 5V voltage reference
- No zero or full-scale adjust required
- ML2281 capable of digitizing a 5 V, 40 kHz sine wave
- Low power

12.5 mW MAX

- 0.3" width 8-, 14-, or 20-pin DIP
- 20-pin surface mount PCC ML2288
- Superior pin compatible replacement for ADC0831, ADC0832, ADC0834, and ADC0838

ML2288

■ Analog input protection

25 mA (min) per input

#### **BLOCK DIAGRAMS**

# ML2281



#### INPUT SHIFT-REGISTER o Di ➤O SARS CONTROL 4-BIT O CLK TIMING o cs OUTPUT SHIFT-REGISTER **▶**O DO CH0 O O SE CH1 O 8-CHANNEL CH2 O S. E. OR CH3 O-A/D -O DGND CONVERTER 4-CHANNEL CH4 O-WITH SAMPLE & HOLD CH5 O-MULTIPLEXER **FUNCTION** CH6 O-SHUNT CH7 O REGULATOR COMMON AGND VREE

#### PIN CONNECTIONS



#### **PIN DESCRIPTION**

| NAME                                        | FUNCTION                                                                                                                                                                                                                                                                | NAME | FUNCTION                                                                                                                                                                                                                           |
|---------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CC</sub><br>DGND                     | Positive supply. 5 volts ± 10% Digital ground. 0 volts. All digital inputs and outputs are referenced to this point.                                                                                                                                                    | DO   | Data out. Digital output which contains result of A/D conversion. The serial data is clocked out on falling edges of CLK.                                                                                                          |
| AGND                                        | Analog ground. The negative reference voltage for A/D converter.                                                                                                                                                                                                        | SARS | Successive approximation register status. Digital output which indi-                                                                                                                                                               |
| CH0-7, V <sub>IN</sub> +, V <sub>IN</sub> - | Analog inputs. Digitally selected to be single ended $(V_{IN})$ or; $V_{IN}$ + or $V_{IN}$ - of a differential input. Analog range = $GND \le V_{IN} \le V_{CC}$                                                                                                        |      | cates that a conversion is in pro-<br>gress. When SARS goes to 1, the<br>sampling window is closed and<br>conversion begins. When SARS<br>goes to 0, conversion is com-                                                            |
| СОМ                                         | Common reference point for analog inputs. A/D conversion is performed on voltage difference between analog input and this common reference point if single-end conversion is specified.                                                                                 | CLK  | pleted. When $\overline{CS} = 1$ , SARS is in high impedance state.  Clock.Digital input which clocks data in on DI on rising edges and out on DO on falling edges. Also used to generate clocks for A/D                           |
| $V_{REF}$                                   | Reference. The positive reference voltage for A/D converter.                                                                                                                                                                                                            |      | conversion.                                                                                                                                                                                                                        |
| SE                                          | Shift enable. Input controls whether LSB first bit stream is                                                                                                                                                                                                            | DI   | Data input. Digital input which contains serial data to program the MUX and channel assignments.                                                                                                                                   |
| V+                                          | shifted out on serial output DO. If $\overline{SE} = 1$ , MSB first is shifted out only. If $\overline{SE} = 0$ , an MSB first bit stream is shifted out, then a second bit stream with LSB first is shifted out after end of conversion. Input to the Shunt Regulator. |      | Chip select. Selects the chip for multiplexer and channel assignment and A/D conversion. When $\overline{CS} = 1$ , all digital outputs are in high impedance state. When $\overline{CS} = 0$ , normal A/D conversion takes place. |

#### **ABSOLUTE MAXIMUM RATINGS**

#### **OPERATING CONDITIONS**

| 1 | N  | ote | 1   |
|---|----|-----|-----|
| 1 | IN | ore | - 1 |

| $ \begin{array}{c c} \text{Logic Inputs} & -7 \text{V to V}_{\text{CC}} + 7 \text{V} \\ \text{Analog Inputs} & -0.3 \text{V to V}_{\text{CC}} + 0.3 \text{V} \\ \text{Input Current per Pin (Note 2)} & \pm 25  \text{mA} \\ \text{Storage Temperature} & -65 ^{\circ} \text{C to } + 150 ^{\circ} \text{C} \\ \text{Package Dissipation} & \\ \text{at T}_{\text{A}} = 25 ^{\circ} \text{C (Board Mount)} & 800  \text{mW} \\ \text{Lead Temperature (Soldering 10 sec.)} \\ \text{Dual-In-Line Package (Molded)} & 260 ^{\circ} \text{C} \\ \text{Dual-In-Line Package (Ceramic)} & 300 ^{\circ} \text{C} \\ \text{Molded Chip Carrier Package} \\ \end{array} $ | $ \begin{array}{llllllllllllllllllllllllllllllllllll$ |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|
| $ \begin{array}{llllllllllllllllllllllllllllllllllll$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0                                                     |
| Storage Temperature -65° C to +150° C Package Dissipation at T <sub>A</sub> = 25° C (Board Mount) 800 mW Lead Temperature (Soldering 10 sec.) Dual-In-Line Package (Molded) 260° C Dual-In-Line Package (Ceramic) 300° C Molded Chip Carrier Package                                                                                                                                                                                                                                                                                                                                                                                                               |                                                       |
| Package Dissipation at T <sub>A</sub> = 25° C (Board Mount) Lead Temperature (Soldering 10 sec.) Dual-In-Line Package (Molded) Dual-In-Line Package (Ceramic) Molded Chip Carrier Package                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Input Current per Pin (Note 2) ±25 mA                 |
| $\begin{array}{lll} \text{at T}_A=25^\circ\text{C (Board Mount)} & 800\text{mW} \\ \text{Lead Temperature (Soldering 10 sec.)} \\ \text{Dual-In-Line Package (Molded)} & 260^\circ\text{C} \\ \text{Dual-In-Line Package (Ceramic)} & 300^\circ\text{C} \\ \text{Molded Chip Carrier Package} \end{array}$                                                                                                                                                                                                                                                                                                                                                         | Storage Temperature – 65° C to +150° C                |
| Lead Temperature (Soldering 10 sec.)         Dual-In-Line Package (Molded)       260° C         Dual-In-Line Package (Ceramic)       300° C         Molded Chip Carrier Package                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Package Dissipation                                   |
| Dual-In-Line Package (Molded)260° CDual-In-Line Package (Ceramic)300° CMolded Chip Carrier Package                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | at $T_A = 25^{\circ}$ C (Board Mount)                 |
| Dual-In-Line Package (Ceramic)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Lead Temperature (Soldering 10 sec.)                  |
| Molded Chip Carrier Package                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Dual-In-Line Package (Molded)                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Dual-In-Line Package (Ceramic) 300° C                 |
| Vapor Phase (60 sec.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Molded Chip Carrier Package                           |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Vapor Phase (60 sec.)                                 |
| Infrared (15 sec.)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Infrared (15 sec.)                                    |

| Supply Voltage, V <sub>CC</sub>                          |
|----------------------------------------------------------|
| Temperature Range (Note 3) $T_{MIN} \le T_A \le T_{MAX}$ |
| ML2281/2/4/8 BMJ – 55° C to +125° C                      |
| ML2281/2/4/8 CMJ                                         |
| ML2281/2/4/8 BIJ – 40° C to +85° C                       |
| ML2281/2/4/8 CIJ                                         |
| ML2281/2/4/8 BCP 0°C to +70°C                            |
| ML2281/2/4/8 CCP                                         |

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = V_{REF} = 5 V \pm 10\%$ , and  $f_{CLK} = 1.333 \, MHz$ 

|                                                                     |          |                                                                 |              | 2281B, ML22<br>2284B, ML22 |                          |              | 2281C, ML22<br>2284C, ML22 |                          |       |
|---------------------------------------------------------------------|----------|-----------------------------------------------------------------|--------------|----------------------------|--------------------------|--------------|----------------------------|--------------------------|-------|
| PARAMETER                                                           | NOTES    | CONDITIONS                                                      | MIN          | TYP<br>NOTE 4              | MAX                      | MIN          | TYP<br>NOTE 4              | MAX                      | UNITS |
| CONVERTER AND MU                                                    | LTIPLEXE | R CHARACTERISTICS                                               |              |                            |                          |              |                            |                          |       |
| Total Unadjusted Error                                              | 5, 7     | $V_{REF} = V_{CC}$                                              |              |                            | ± 1/2                    |              |                            | ±1                       | LSB   |
| Reference Input<br>Resistance                                       | 5,8      |                                                                 | 6            | 10                         | 15                       | 6            | 10                         | 15                       | kΩ    |
| Common-Mode Input<br>Range                                          | 5,9      |                                                                 | GND<br>-0.05 |                            | V <sub>CC</sub><br>+0.05 | GND<br>-0.05 |                            | V <sub>CC</sub><br>+0.05 | V     |
| DC Common-Mode<br>Error                                             | 6        | Common Mode<br>Voltage GND to V <sub>CC/2</sub>                 |              | ± 1/16                     | ± 1/4                    |              | ± 1/16                     | ± 1/4                    | LSB   |
| AC Common-Mode<br>Error                                             | 6        | Comon Mode Voltage<br>GND to V <sub>CC/2</sub> ,<br>0 to 50 kHz |              |                            | ± 1/4                    |              |                            | ± 1/4                    | LSB   |
| DC Power Supply<br>Sensitivity                                      | 6        | $V_{CC} = 5V \pm 10\% - V_{REF} \le V_{CC} + 0.1V$              |              | ± 1/32                     | ± 1/4                    |              | ± 1/32                     | ± 1/4                    | LSB   |
| AC Power Supply<br>Sensitivity                                      | 6        | 100 mV <sub>P-P</sub> , 25 kHz sine on V <sub>CC</sub>          |              |                            | ± 1/4                    |              |                            | ± 1/4                    | LSB   |
| Change in Zero Error from $V_{CC} = 5V$ to Internal Zener Operation | 6        | 15 mA into V + $V_{CC} = N.C. V_{REF} = 5V$                     |              | ± 1/2                      |                          |              | ± 1/2                      | ,                        | LSB   |
| V <sub>Z</sub> , Internal Diode<br>Regulated Breakdown<br>(at V +)  |          | 15 mÅ into V+                                                   |              | 6.9                        |                          |              | 6.9                        |                          | V     |
| V + Input Resistance                                                | 5        |                                                                 | 20           | 35                         |                          | 20           | 35                         |                          | kΩ    |
| I <sub>Off</sub> , Off Channel<br>Leakage Current                   | 5, 10    | On Channel = V <sub>CC</sub><br>Off Channel = 0 V               | -1           |                            |                          | -1           |                            |                          | μΑ    |
|                                                                     |          | On Channel = 0 V<br>Off Channel = V <sub>CC</sub>               |              |                            | +1                       |              |                            | +1                       | μΑ    |
| I <sub>On</sub> , On Channel<br>Leakage Current                     | 5, 10    | On Channel = 0 V<br>Off Channel = V <sub>CC</sub>               | -1           |                            |                          | -1           |                            |                          | μА    |
|                                                                     |          | On Channel = V <sub>CC</sub><br>Off Channel = 0 V               |              |                            | +1                       |              |                            | +1                       | μА    |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = V_{REF} = 5 \text{ V} \pm 10\%$ , and  $f_{CLK} = 1.333 \, \text{MHz}$ 

|                                                               |         |                                   |      | 2281B, ML22<br>2284B, ML22 |     |      | 2281C, ML22<br>2284C, ML22 |     |          |
|---------------------------------------------------------------|---------|-----------------------------------|------|----------------------------|-----|------|----------------------------|-----|----------|
| PARAMETER                                                     | NOTES   | CONDITIONS                        | MIN  | TYP<br>NOTE 4              | MAX | MIN  | TYP<br>NOTE 4              | MAX | UNITS    |
| DIGITAL AND DC CHA                                            | RACTERI | STICS                             |      |                            |     |      |                            |     |          |
| V <sub>IN(1)</sub> , Logical ''1''<br>Input Voltage           | 5       |                                   | 2.0  |                            |     | 2.0  |                            |     | V        |
| V <sub>IN(0)</sub> , Logical "0"<br>Input Voltage             | 5       |                                   |      |                            | 0.8 |      |                            | 0.8 | V        |
| I <sub>IN(1)</sub> , Logical "1" Input<br>Current             | 5       | $V_{IN} = V_{CC}$                 |      |                            | 1   |      |                            | 1   | μΑ       |
| I <sub>IN(0)</sub> , Logical ''0'' Input<br>Current           | 5       | $V_{IN} = 0V$                     | -1   |                            |     | -1   |                            |     | μA       |
| V <sub>OUT(1)</sub> , Logical "1"<br>Output Voltage           | 5       | I <sub>OUT</sub> = -2mA           | 4.0  |                            |     | 4.0  |                            |     | V        |
| V <sub>OUT(0)</sub> , Logical "0"<br>Output Voltage           | 5       | I <sub>OUT</sub> = 2 mA           |      |                            | 0.4 | :    |                            | 0.4 | V        |
| I <sub>OUT</sub> , Hi-Z Output<br>Current                     | 5       | $V_{OUT}=0V$ $V_{OUT}=V_{CC}$     | -1   |                            | 1   | -1   |                            | 1   | μA<br>μA |
| I <sub>SOURCE</sub> , Output<br>Source Current                | 5       | V <sub>OUT</sub> =0V              | -6.5 |                            |     | -6.5 |                            |     | mA       |
| I <sub>SINK</sub> , Output Sink<br>Current                    | 5       | V <sub>OUT</sub> =V <sub>CC</sub> |      | -                          | 8.0 |      |                            | 8.0 | mA       |
| I <sub>CC</sub> , Supply Current<br>ML2281, ML2284,<br>ML2288 | 5       |                                   |      | 1.3                        | 2.5 |      | 1.3                        | 2.5 | mA       |
| ML2282                                                        | 5       | Includes Ladder<br>Current        |      | 1.8                        | 3.5 |      | 1.8                        | 3.5 | mA       |

| PARAMETER                                        | NOTES   | CONDITIONS                                                                                                                                                                          | MIN  | TYP<br>NOTE 4 | MAX  | LIMIT<br>UNITS     |
|--------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------|------|--------------------|
| AC ELECTRICAL CHARACTE                           | RISTICS |                                                                                                                                                                                     |      | -             |      |                    |
| f <sub>CLK</sub> , Clock Frequency               | 5       |                                                                                                                                                                                     | , 10 |               | 1333 | . kHz              |
| t <sub>ACQ</sub> , Sample-and-Hold<br>Acquistion |         |                                                                                                                                                                                     |      | 1/2           |      | 1/f <sub>CLK</sub> |
| t <sub>C</sub> , Conversion Time                 |         | Not including MUX<br>Addressing Time                                                                                                                                                |      | 8             | i.   | 1/f <sub>CLK</sub> |
| SNR, Signal to Noise Ratio<br>ML2281             | 12      | $V_{\rm IN}$ = 40 kHz, 5V Sine. $f_{\rm CLK}$ = 1.333 MHz ( $f_{\rm SAMPLING}$ $\cong$ 120 kHz). Noise is Sum of All Nonfundamental Components up to $^{1/2}$ of $f_{\rm SAMPLING}$ |      | 47            |      | dB                 |
| THD, Total Harmonic<br>Distortion ML2281         | 12      | $V_{\text{IN}}$ =40kHz, 5V Sine.<br>$f_{\text{CLK}}$ =1.333MHz<br>( $f_{\text{SAMPLING}}$ $\cong$ 120kHz).<br>THD is Sum of 2, 3, 4, 5<br>Harmonics Relative to<br>Fundamental      |      | -60           |      | dB                 |

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = V_{REF} = 5 \text{ V} \pm 10\%$ , and  $f_{CLK} = 1.333 \text{ MHz}$ 

| PARAMETER                                                                                                   | NOTES   | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                             | MIN    | TYP<br>NOTE 4 | MAX        | LIMIT<br>UNITS |
|-------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---------------|------------|----------------|
|                                                                                                             |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 741114 | NOIL          | 14644      | 011113         |
| AC ELECTRICAL CHARACTER IMD, Intermodulation Distortion ML2281                                              | 12      | V <sub>IN</sub> = f <sub>A</sub> +f <sub>B</sub> . f <sub>A</sub> = 40 kHz,<br>2.5 V Sine,<br>f <sub>B</sub> = 39.8 kHz, 2.5 V Sine,<br>f <sub>CLK</sub> = 1.333 MHz<br>(f <sub>SAMPLING</sub> ≅120 kHz).<br>IMD is (f <sub>A</sub> +f <sub>B</sub> ), (f <sub>A</sub> -f <sub>B</sub> ),<br>(2f <sub>A</sub> +f <sub>B</sub> ), (2f <sub>A</sub> -f <sub>B</sub> ),<br>(f <sub>A</sub> +2f <sub>B</sub> ), (f <sub>A</sub> -2f <sub>B</sub> ) Relative to Fundamental |        | -60           |            | dB             |
| Clock Duty Cycle                                                                                            | . 5, 11 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 40     |               | 60         | %              |
| t <sub>SET-UP</sub> , CS Falling Edge or Data<br>Input Valid to CLK Rising Edge                             | 5       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 130    |               |            | ns             |
| t <sub>HOLD</sub> , Data Input Valid after<br>CLK Rising Edge                                               | 5       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 80     |               |            | ns             |
| t <sub>pd1</sub> , t <sub>pd0</sub> —CLK Falling Edge to<br>Output Data Valid                               | 5, 13   | C <sub>L</sub> = 100 pF<br>Data MSB First<br>Data LSB First                                                                                                                                                                                                                                                                                                                                                                                                            |        | 90<br>50      | 200<br>110 | ns<br>ns       |
| t <sub>1H</sub> , t <sub>0H</sub> , — Rising Edge of $\overline{\text{CS}}$ to<br>Data Output and SARS Hi-Z | 6       | $C_L = 10 \mathrm{pF},  R_L = 10 \mathrm{k}$ (see High Impedance Test Circuits)                                                                                                                                                                                                                                                                                                                                                                                        |        | 40            | 90         | ns             |
|                                                                                                             | 5       | $C_L = 100 \text{ pF}, R_L = 2k$                                                                                                                                                                                                                                                                                                                                                                                                                                       |        | 80            | 160        | ns             |
| C <sub>IN</sub> , Capacitance of Logic<br>Input                                                             |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        | 5             |            | pF             |
| C <sub>OUT</sub> , Capacitance of Logic<br>Outputs                                                          |         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |        | 5             |            | pF             |

**Note 1:** Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

**Note 2:** When the input voltage  $(V_{IN})$  at any pin exceeds the power supply rails  $(V_{IN} < GND \text{ or } V_{IN} > V_{CC})$  the absolute value of current at that pin should be limited to 25 mA or less.

**Note 3:** -55°C to +125°C operating temperature range devices are 100% tested at temperature extremes with worst-case test conditions. 0°C to 70°C and -40°C to +85°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.

Note 4: Typicals are parametric norm at 25°C.

Note 5: Parameter guaranteed and 100% production tested.

Note 6: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.

Note 7: Total unadjusted error includes offset, full-scale, linearity, multiplexer and sample-and-hold errors.

Note 8: Cannot be tested for ML2282.

Note 9: For  $V_{IN}(-) \ge V_{IN}(+)$  the digital output code will be 0000 0000. Two on-chip diodes are tied to each analog input (see Block Diagram) which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater then the  $V_{CC}$  supply. Be careful, during testing at low  $V_{CC}$  levels (4.5 V), as high level analog inputs (5 V) can cause this input diode to conduct-especially at elevated temperatures, and cause errors for analog inputs near full-scale. The spec allows 50 mV forward bias of either diode. This means that as long as the analog  $V_{IN}$  or  $V_{REF}$  does not exceed the supply voltage by more than 50 mV, the output code will be correct. To achieve an absolute 0 V to 5 V input voltage range will therefore require a minimum supply voltage of 4.950  $V_{DC}$  over temperature variations, initial tolerance and loading.

Note 10: Leakage current is measured with the clock not switching.

**Note 11:** A 40% to 60% clock duty cycle range insures proper operation at all clock frequencies. In the case that an available clock has a duty cycle outside of these limits, the minimum, time the clock is high or the minimum time the clock is low must be at least 300 ns. The maximum time the clock can be high or low is  $60\mu$ s.

Note 12: Because of multiplexer addressing, test conditions for the ML2282 would be  $V_{IN} = 34\,\text{kHz}$ , 5V sine ( $f_{SAMPLING} \approx 102\,\text{kHz}$ ); ML2284  $V_{IN} = 32\,\text{kHz}$ , 5V sine ( $f_{SAMPLING} \approx 95\,\text{kHz}$ ); ML2288  $V_{IN} = 30\,\text{kHz}$ , 5V sine ( $f_{SAMPLING} \approx 95\,\text{kHz}$ ).

Note 13: Since data, MSB first, is the output of the comparator used in the successive approximation loop, an additional delay is built in (see Block Diagram) to allow for comparator response time.



Figure 1. High Impedance Test Circuits and Waveforms



#### **ML2281 Start Conversion Timing**



Figure 2. Timing Diagrams

#### ML2281 Timing



#### ML2282 Timing



#### ML2284 Timing



Figure 2. Timing Diagrams (Continued)

#### ML2288 Timing



\*CLOCK EDGE #18 CLOCKS IN THE LSB BEFORE  $\overline{\text{SE}}$  IS TAKEN LOW

Figure 2. Timing Diagrams (Continued)



Figure 3. Linearity Error vs f<sub>CLK</sub>





Figure 4. Linearity Error vs V<sub>REF</sub> Voltage

Figure 5. Unadjusted Offset Error vs V<sub>REF</sub> Voltage



\*SOME OF THESE FUNCTIONS/PINS ARE NOT AVAILABLE WITH OTHER OPTIONS.
NOTE 1: FOR THE ML2284 DI IS INPUT DIRECTLY TO THE D INPUT OF SELECT 1. SELECT 0 IS FORCED TO A "1". FOR THE ML2282, DI IS INPUT DIRECTLY TO THE D INPUT OF ODD/SIGN. SELECT 0 IS FORCED TO A "1" AND SELECT 1 IS FORCED TO A "0".

Figure 6. ML2288 Functional Block Diagram



#### 1.0 FUNCTIONAL DESCRIPTION

#### 1.1 Multiplexer Addressing

The design of these converters utilizes a sample data comparator structure which provides for a differential analog input to be converted by a successive approximation routine.

The actual voltage converted is always the difference between an assigned "+" input terminal and a "-" input terminal. The polarity of each input terminal of the pair being converted indicates which line the converter expects to be the most positive. If the assigned "+" input is less than the "-" input, the converter responds with an all zeros output code.

A unique input multiplexing scheme has been utilized to provide multiple analog channels with software configurable single ended, differential, or pseudo differential options. The pseudo differential option will convert the difference between the voltage at any analog input and a common terminal. One converter package can now accomodate ground referenced inputs and true differential inputs as well as signals with some arbitrary reference voltage.

A particular input configuration is assigned during the MUX addressing sequence, prior to the start of a conversion. The MUX address selects which of the analog inputs are to be enabled and whether this input is single ended or differential. In the differential case, it also assigns the polarity of the analog channels. Differential inputs are restricted to adjacent channel pairs. For example, channel 0 and channel 1 may be selected as a different pair but channel 0 or channel 1 cannot act differentially with any other channel. In addition to selecting the differential mode, the sign may also be selected. Channel 0 may be selected as the positive input and channel 1 as the negative input or vice versa. This programmability is illustrated by the MUX addressing codes shown in *Tables 1, 2, and 3*.

The MUX address is shifted into the converter via the DI input. Since the ML2281 contains only one differential input channel with a fixed polarity assignment, it does not require addressing.

The common input line on the ML2288 can be used as a pseudo differential input. In this mode, the voltage on the COM pin is treated as the "-" input for any of the other input channels. This voltage does not have to be analog ground; it can be any reference potential which is common to all of the inputs. This feature is most useful in single supply applications where the analog circuitry may be biased at a potential other than ground and the output signals are all referred to this potential.

Since the input configuration is under software control, it can be modified, as required, at each conversion. A channel can be treated as a single-ended, ground referenced input for one conversion; then it can be reconfigured as part of a differential channel for another conversion. *Figure 7* illustrates these different input modes.

Table 1. ML2288 MUX Addressing 8 Single-Ended or 4 Differential Channels

Single-Ended MUX Mode

| 1           | MUX Ad | dress | Analog Single-Ended Channel # |   |    |   |   |    |   |   |   |     |
|-------------|--------|-------|-------------------------------|---|----|---|---|----|---|---|---|-----|
| SGL/        | ODD/   | SEL   | ECT                           |   |    |   |   |    |   |   |   |     |
| SGL/<br>DIF | SIGN   | 1     | 0                             | 0 | -1 | 2 | 3 | 4  | 5 | 6 | 7 | СОМ |
| 1           | 0      | 0     | 0                             | + |    |   |   |    |   | - |   |     |
| . 1         | 0      | 0     | 1                             |   |    | + |   |    |   |   |   |     |
| 1           | 0      | Ì     | 0                             |   |    |   |   | +, |   |   |   | -   |
| . 1         | 0      | 1     | - 1                           |   |    |   |   |    |   | + |   |     |
| 1 .         | 1      | 0     | 0                             |   | +  |   |   |    |   |   |   | ,   |
| 1           | 1      | 0     | 1                             |   | ,  |   | + |    |   |   |   | -   |
| 1           | 1      | 1     | 0                             |   |    |   |   |    | + |   |   | -   |
| 1           | 1      | 1.    | 1                             |   |    |   |   |    |   |   | + | -   |

Differential MUX Mode

| N           | MUX Address |     |     |   | Analog Differential Chani |   |   |     |   | alog Differential Channel-Pair # |   |  |
|-------------|-------------|-----|-----|---|---------------------------|---|---|-----|---|----------------------------------|---|--|
| SGL/        | ODD/        | SEL | ECT | ( | )                         | 1 |   | . 2 |   | 3                                |   |  |
| SGL/<br>DIF | SIGN        | 1   | 0   | 0 | 1                         | 2 | 3 | 4   | 5 | 6                                | 7 |  |
| 0           | 0           | 0   | 0   | + | -                         |   |   |     |   |                                  |   |  |
| 0 .         | 0           | 0   | 1   |   |                           | + | - |     |   |                                  |   |  |
| 0           | 0           | 1   | 0   |   |                           |   |   | +   | - |                                  |   |  |
| 0           | 0           | 1   | 1   |   |                           |   |   |     | - | +                                | - |  |
| 0           | . 1         | 0   | 0   | - | +                         |   |   |     |   |                                  |   |  |
| 0           | 1           | 0   | 1   |   |                           | _ | + |     |   |                                  |   |  |
| 0           | 1           | 1   | 0   |   |                           |   |   | _   | + |                                  |   |  |
| 0           | .1          | 1   | 1   |   |                           |   |   |     |   | _                                | + |  |

Table 2. ML2284 MUX Addressing 4 Single-Ended or 2 Differential Channel

Single-Ended MUX Mode

|             | MUX Address  |        |   |     | Channel # |   |  |  |  |
|-------------|--------------|--------|---|-----|-----------|---|--|--|--|
| SGL/        | ODD/         | SELECT |   |     |           |   |  |  |  |
| SGL/<br>DIF | ODD/<br>SIGN | . 1    | 0 | 1 . | . 2       | 3 |  |  |  |
| 1           | 0            | 0      | + |     | ,         |   |  |  |  |
| 1           | 0            | 1      |   | . / | . +       |   |  |  |  |
| 1           | 1            | 0      | 1 | +   |           |   |  |  |  |
| 1           | 1            | 1      |   |     | 7         | + |  |  |  |

COM is internally tied to A GND

#### Differential MUX Mode

| N           | 1UX Addre    | SS     | Channel # |     |   |   |  |
|-------------|--------------|--------|-----------|-----|---|---|--|
| SGL/        | ODD/         | SELECT |           |     |   |   |  |
| SGL/<br>DIF | ODD/<br>SIGN | 1 .    | 0         | 1   | 2 | 3 |  |
| 0           | . 0          | 0      | +         | _   |   |   |  |
| . 0         | 0            | 1      |           |     | + | _ |  |
| 0           | 1            | 0      | -         | + . |   |   |  |
| 0           | 1            | 1 .    | 1         | Tr. | - | + |  |

# Table 3. ML2282 MUX Addressing 2 Single-Ended or 1 Differential Channel

Single-Ended MUX Mode

| MUX A   | Address  | Chan | inel# |
|---------|----------|------|-------|
| SGL/DIF | ODD/SIGN | 0    | 1     |
| 1       | 0        | +    |       |
| 1       | 1        |      | +     |

COM is internally tied to GND

#### Differential MUX Mode

| MUX     | Address  | Chan | nel# |
|---------|----------|------|------|
| SGL/DIF | ODD/SIGN | 0    | 1    |
| 0       | 0 +      |      | _    |
| 0       | 1        | _    | +    |

#### 8 Single-Ended

#### 8 Pseudo-Differential





#### 4 Differential

#### Mixed Mode





Figure 7. Analog Input Multiplexer Functional Options for ML2288

#### 1.2 Digital Interface

The block diagram and timing diagrams in *Figures 2-5* illustrate how a conversion sequence is performed.

A conversion is initiated when  $\overline{CS}$  is pulsed low. This line must be held low for the entire conversion. The converter is now waiting for a start bit and its MUX assignment word.

A clock is applied to the CLK input. On each rising edge of the clock, the data on DI is clocked into the MUX address shift register. The start bit is the first logic "1" that appears on the DI input (all leading edge zeros are ignored). After the start bit, the device clocks in the next 2 to 4 bits for the MUX assignment word.

When the start bit has been shifted into the start location of the MUX register, the input channel has been assigned and a conversion is about to begin. An interval of 1/2 clock period is used for sample & hold settling through the selected MUX channels. The SAR status output goes high at this time to signal that a conversion is now in progress and the DI input is ignored.

The DO output comes out of High impedance and provides a leading zero for this one clock period.

When the conversion begins, the output of the comparator, which indicates whether the analog input is greater than or less than each successive voltage from the internal DAC, appears at the DO output on each falling edge of the clock. This data is the result of the conversion being shifted out (with MSB coming first) and can be read by external logic or  $\mu$ P immediately.

After 8 clock periods, the conversion is completed. The SAR status line returns low to indicate this 1/2 clock cycle later.

The serial data is always shifted out MSB first during the conversion. After the conversion has been completed, the data can be shifted out a second time with LSB first, depending on level of  $\overline{SE}$  input. For the case of ML2288, if  $\overline{SE}=1$ , the data is shifted out MSB first during the conversion only. If  $\overline{SE}$  is brought low before the end of conversion (which is signalled by the high to low transition of SARS), the data is shifted out again immediately after the end of conversion; this time LSB first. If  $\overline{SE}$  is brought low after end of conversion, the LSB first data is shifted out on falling edges of clock after  $\overline{SE}$  goes low. For ML2282 and 2284,  $\overline{SE}$  is internally tied low, so data is shifted out MSB first, then shifted out a second time LSB first at end of conversion. For ML2281,  $\overline{SE}$  is internally tied high, so data is shifted out only once MSB first.

All internal registers are cleared when the  $\overline{CS}$  input is high. If another conversion is desired,  $\overline{CS}$  must make a high to low transition followed by address information.

The DI input and DO output can be tied together and controlled through a bidirectional  $\mu P$  I/O bit with one connection. This is possible because the DI input is only latched in during the MUX addressing interval while the DO output is still in the high impedance state.

### ML2281, ML2282, ML2284, ML2288

#### 1.3 Reference

The voltage applied to the reference input to these converters defines the voltage span of the analog input (the difference between  $V_{\rm IN}$ max and  $V_{\rm IN}$ min) over which the 256 possible output codes apply. The devices can be used in either ratiometric applications or in systems requiring absolute accuracy. The reference pin must be connected to a voltage source capable of driving the reference input resistance, typically 10k. This pin is the top of a resistor divider string used for the successive approximation conversion.

In a ratiometric system, the analog input voltage is proportional to the voltage used for the A/D reference. This voltage is typically the system power supply, so the  $V_{REF}$  pin can be tied to  $V_{CC}$ . This technique relaxes the stability requirements of the system reference as the analog input and A/D reference move together maintaining the same output code for a given input condition.

For absolute accuracy, where the analog input varies between specific voltage limits, the reference pin can be biased with a time and temperature stable voltage source.

The maximum value of the reference is limited to the  $V_{CC}$  supply voltage. The minimum value, however, can be quite small to allow direct conversion of inputs with less than 5 volts of voltage span. Particular care must be taken with regard to noise pickup, circuit layout and system error voltage sources when operating with a reduced span due to the increased sensitivity of the converter.

#### 1.4 Analog Inputs and Sample/Hold

An important feature of the ML2281 family of devices is that they can be located at the source of the analog signal and then communicate with a controlling  $\mu P$  with just a few wires. This avoids bussing the analog inputs long distances and thus reduces noise pickup on these analog lines. However, in some cases, the analog inputs have a large common mode voltage or even some noise present along with the valid analog signal.

The differential input of these converters reduces the effects of common mode input noise. Thus, if a common mode voltage is present on both "+" and "-" inputs, such as 60 Hz, the converter will reject this common mode voltage since it only converts the difference between "+" and "-" inputs.

The ML2281 family have a true sample and hold circuit which samples both "+" and "-" inputs simultaneously. This simultaneous sampling with a true S/H will give common mode rejection and AC linearity performance that is superior to devices where the two input terminals are not sampled at the same instant and where true sample and hold capability does not exist. Thus, the ML2281 family of devices can reject AC common mode signals from DC-50kHz as well as maintain linearity for signals from DC-50kHz.

The signal at the analog input is sampled during the interval when the sampling switch is closed prior to conversion start. The sampling window (S/H acquisition time) is ½ CLK period wide and occurs ½ CLK period before DO goes from high impedance to active low state. When the sampling switch closes at the start of the S/H acquisition time, 8 pF of

capacitance is thrown onto the analog input. 1/2 CLK period later, the sampling switch is opened and the signal present at the analog input is stored. Any error on the analog input at the end of the S/H acquisition time will cause additional conversion error. Care should be taken to allow adequate charging or settling time from the source. If more charging or settling time is needed to reduce these analog input errors, a longer CLK period can be used.

The ML2281X family has improved latchup immunity. Each analog input has dual diodes to the supply rails, and a minimum of  $+/-25 \,\text{mA}$  ( $+/-100 \,\text{mA}$  typically) can be injected into each analog input without causing latchup.

# 1.5 Dynamic Performance Signal-to-Noise-Ratio

Signal-to-noise ratio (SNR) is the measured signal-to-noise at the output of the converter. The signal is the RMS magnitude of the fundamental. Noise is the RMS sum of all the nonfundamental signals up to half the sampling frequency. SNR is dependent on the number of quantization levels used in the digitization process; the more levels, the smaller the quantization noise. The theoretical SNR for a sine wave is given by

$$SNR = (6.02N + 1.76) dB$$

where N is the number of bits. Thus for ideal 8-bit converter,  $SNR = 49.92 \, dB$ .

#### Harmonic Distortion

Harmonic distortion is the ratio of the RMS sum of harmonics to the fundamental. Total harmonic distortion (THD) of the ML2281 Series is defined as

$$20 \log \frac{(V_2^2 + V_3^2 + V_4^2 + V_5^2)^{1/2}}{V_1}$$

where  $V_1$  is the RMS amplitude of the fundamental and  $V_2$ ,  $V_3$ ,  $V_4$ ,  $V_5$  are the RMS amplitudes of the individual harmonics.

#### Intermodulation Distortion

With inputs consisting of sine waves at two frequencies,  $f_A$  and  $f_B$ , any active device with nonlinearities will create distortion products, of order (m+n), at sum and difference frequencies of  $mf_A+nf_B$ , where  $m,n=0,1,2,3,\ldots$  . Intermodulation terms are those for which m or n is not equal to zero. The (IMD) intermodulation distortion specification includes the second order terms  $(f_A+f_B)$  and  $(f_A-f_B)$  and the third order terms  $(2f_A+f_B)$ ,  $(2f_A-f_B)$ ,  $(f_A+2f_B)$  and  $(f_A-2f_B)$  only.

#### 1.6 Zero Error Adjustment

The zero of the A/D does not require adjustment. If the minimum analog input voltage value,  $V_{\rm IN}$ min is not ground, a zero offset can be done. The converter can be made to output 00000000 digital code for this minimum input voltage by biasing any  $V_{\rm IN}-$  input at this  $V_{\rm IN}$  min value. This utilizes the differential mode operation of the A/D.

The zero error of the A/D converter relates to the location of the first riser of the transfer function and can be measured by grounding the  $V_{\rm IN}-$  input and applying a small magnitude positive voltage to the  $V_{\rm IN}+$  input. Zero error is the difference between the actual DC input voltage which is necessary to just cause an output digital code transition from 00000000 to 00000001 and the ideal  $^{1/}_{\rm 2}$  LSB value ( $^{1/}_{\rm 2}$  LSB = 9.8 mV for  $V_{\rm REF}=5.000V_{\rm DC}$ ).

#### 1.7 Full-Scale Adjustment

The full-scale adjustment can be made by applying a differential input voltage which is 11/2 LSB down from the desired analog full-scale voltage range and then adjusting the magnitude of the  $V_{REF}$  input or  $V_{CC}$  for a digital output code which is just changing from 11111110 to 11111111.

#### 1.8 Adjustment for an Arbitrary Analog Input Voltage Range

If the analog zero voltage of the A/D is shifted away from ground (for example, to accommodate an analog input signal which does not go to ground), this new zero reference should be properly adjusted first. A  $V_{\rm IN}$ + voltage which equals this desired zero reference plus  $^{1/2}$  LSB (where the LSB is calculated for the desired analog span, 1 LSB = analog span/256) is applied to selected "+" input and the zero reference voltage at the corresponding "-" input should then be adjusted to just obtain the 00000000 to 00000001 code transition.

The full-scale adjustment should be made by forcing a voltage to the  $V_{1N}+$  input which is given by:

V<sub>IN</sub> + fs adjust = Vmax - 1.5\*[(Vmax-Vmin)/256] where Vmax = high end of the analog input range

Vmin = low end (offset zero) of the analog range The  $V_{REF}$  or  $V_{CC}$  voltage is then adjusted to provide a code change from 11111110 to 111111111.

#### 1.9 Shunt Regulator

A unique feature of ML2288 and ML2284 is the inclusion of a shunt regulator connected from V+ terminal to ground which also connects to the V<sub>CC</sub> terminal (which is the actual converter supply) through a silicon diode as shown in *Figure 8*. When the regulator is turned on, the V+ voltage is clamped at 11 V<sub>BE</sub> set by the internal resistor ratio. The typical I-V curve of the shunt regulator is shown in *Figure 9*. It should be noted that before V+ voltage is high enough to turn on the shunt regulator (which occurs at about 5.5 V), 35 k $\Omega$  of resistance is observed between V+ and GND. When the shunt regulator is not used, V+ pin should be either left floating or tied to GND. The temperature coefficient of the regulator is  $-22\,\text{mV}/^\circ\text{C}$ .



Figure 8. Shunt Regulator



Figure 9. I-V Characteristic of the Shunt Regulator

#### 2.0 APPLICATIONS

#### 8051 Interface and Controlling Software



| Mnemonic |       |           | Instruction                                   |
|----------|-------|-----------|-----------------------------------------------|
| START    | ANL   | P1, #0F7H | ;SELECT A/D                                   |
|          |       |           | (CS = 0)                                      |
|          | MOV   | B, #5     | ;BIT COUNTER ← 5                              |
|          | MOV   | A, #ADDR  | ;A ← MUX BIT                                  |
| LOOP 1:  | RRC   | Α         | ;CY ← ADDRESS BIT                             |
| 1        | JC    | ONE       | ;TEST BIT                                     |
|          |       |           | ;BIT=0                                        |
| ZERO:    | ANL   | P1, #0FEH | ;DI ← 0                                       |
|          | SJMP  | CONT      | ;CONTINUE                                     |
|          |       |           | ;BIT=1                                        |
| ONE:     | ORL   | P1, #1    | ;D1 ← 1                                       |
| CONT:    | ACALL | PULSE     | $ ;$ PULSE SK $0 \rightarrow 1 \rightarrow 0$ |
|          | DJNZ  | B, LOOP 1 | ;CONTINUE UNTIL                               |
|          |       |           | DONE                                          |
|          | ACALL | PULSE     | ;EXTRA CLOCK FOR                              |
|          |       |           | SYNC                                          |
|          | MOV   | B, #8     | ;BIT COUNTER ← 8                              |
| LOOP 2:  | ACALL | PULSE     | ;PULSE SK $0 \rightarrow 1 \rightarrow 0$     |
| 1        | MOV   | A, P1     | ;CY ← DO                                      |
|          | RRC   | Α         |                                               |
|          | RRC   | Α         |                                               |
|          | MOV   | A, C      | ;A ← RESULT                                   |
|          | RLC   | A         | ;A(0) ← BIT AND SHIFT                         |
|          | MOV   | C, A      | ;C ← RESULT                                   |
|          | DJNZ  | B, LOOP 2 | ;CONTINUE UNTIL                               |
|          |       |           | DONE                                          |
| RETI     |       |           |                                               |
|          |       |           | ;PULSE SUBROUTINE                             |
| PULSE:   | ORL   | P1, #04   | ;SK ← 1                                       |
|          | NOP   | D4 #0ED:: | ;DELAY                                        |
|          | ANL   | P1, #0FBH | ;SK ← 0                                       |
|          | RET   |           |                                               |

#### ML2288 "Stand-Alone" or Evaluation Circuit





#### **Obtaining 9-Bit Resolution**



CONTROLLER PERFORMS A ROUTINE TO DETERMINE WHICH INPUT POLARITY PROVIDES A NON-ZERO OUTPUT CODE. THIS INFORMATION PROVIDES THE EXTRA BITS.

#### **Protecting the Input**



Digitizing a Current Flow



#### **Operating with Ratiometric Transducers**

Span Adjust:  $0V \le V_{IN} \le 3V$ 



#### Zero-Shift and Span Adjust: $2V \le V_{IN} \le 5V$

# V<sub>CC</sub> (5 V<sub>DC</sub>) **₹1.2k** ML2281 ADJ SETS VOLTAGE SPAN SETS ZERO CODE VOLTAGI 330 2V<sub>DC</sub> ZERO ADI.

#### **Digital Load Cell**



- USES ONE MORE WIRE THAN LOAD CELL ITSELF
- TWO MINI-DIPS COULD BE MOUNTED INSIDE LOAD CELL FOR DIGITAL OUTPUT TRANSDUCER ELECTRONIC OFFSET AND GAIN TRIMS RELAX MECHANICAL
- SPECS FOR GAUGE FACTOR AND OFFSET LOW LEVEL CELL OUTPUT IS CONVERTED IMMEDIATELY FOR HIGH NOISE IMMUNITY

#### Convert 8 Thermocouples with only One Cold-Junction Compensator



#### 4mA-20mA Current Loop Converter



#### Isolated Data Converter





SAMPLING RATE 111kHz, DATA RATE 1.33MHz



Interfacing ML2281 to TMS320 Series

# **ORDERING INFORMATION**

| PART NUMBER        | ALTERNATE<br>PART NUMBER | TOTAL<br>UNADJUSTED ERROR | TEMPERATURE<br>RANGE | PACKAGE            |
|--------------------|--------------------------|---------------------------|----------------------|--------------------|
| SINGLE ANALOG INPU | T, 8-PIN PACKAGE         |                           |                      |                    |
| ML2281BMJ          | ADC0831BJ                | ± 1/2 LSB                 | -55°C to +125°C      | HERMETIC DIP (J08) |
| ML2281BIJ          | ADC0831BCJ               |                           | -40°C to +85°C       | HERMETIC DIP (108) |
| ML2281BCP          | ADC0831BCN               |                           | 0° to +70°C          | MOLDED DIP (P08)   |
| ML2281CIJ          | ADC0831CCI               | ±1LSB                     | -40°C to +85°C       | HERMETIC DIP (J08) |
| ML2281CCP          | ADC0831CCN               |                           | 0°C to +70°C         | MOLDED DIP (P08)   |
| TWO ANALOG INPUTS  | , 8-PIN PACKAGE          |                           |                      |                    |
| ML2282BMJ          | ADC0832BJ                | ±1/2LSB                   | -55°C to +125°C      | HERMETIC DIP (J08) |
| ML2282BIJ          | ADC0832BCJ               |                           | -40°C to +85°C       | HERMETIC DIP (J08) |
| ML2282BCP          | ADC0832BCN               |                           | 0°C to +70°C         | MOLDED DIP (P08)   |
| ML2282CIJ          | ADC0832CCJ               | ±1LSB                     | -40°C to +85°C       | HERMETIC DIP (J08) |
| ML2282CCP          | ADC0832CCN               |                           | 0°C to +70°C         | MOLDED DIP (P08)   |
| FOUR ANALOG INPUT  | S, 14-PIN PACKAGE        |                           |                      |                    |
| ML2284BMJ          | ADC0834BJ                | ±1/2 LSB                  | -55°C to +125°C      | HERMETIC DIP (J14) |
| ML2284BIJ          | ADC0834BCJ               | •                         | -40°C to +85°C       | HERMETIC DIP (J14) |
| ML2284BCP          | ADC0834BCN               |                           | 0° to +70°C          | MOLDED DIP (P14)   |
| ML2284CIJ          | ADC0834CCJ               | ±1LSB                     | -40°C to +85°C       | HERMETIC DIP (J14) |
| ML2284CCP          | ADC0834CCN               |                           | 0°C to +70°C         | MOLDED DIP (P14)   |
| EIGHT ANALOG INPUT | S, 20-PIN PACKAGE        |                           |                      |                    |
| ML2288BMJ          | ADC0838BJ                | ± 1/2 LSB                 | −55°C to +85°C       | HERMETIC DIP (J20) |
| ML2288BIJ          | ADC0838BCJ               | ` .                       | -40°C to +85°C       | HERMETIC DIP (J20) |
| ML2288BCP          | ADC0838BCN               |                           | 0°C to +70°C         | MOLDED DIP (P20)   |
| ML2288BCQ          | ADC0838BCV               |                           | 0°C to +70°C         | MOLDED PCC (Q20)   |
| ML2288CIJ          | ADC0838CCJ               | ±1LSB                     | -40°C to +85°C       | HERMETIC DIP (J20) |
| ML2288CCP          | ADC0838CCN               |                           | 0°C to +70°C         | MOLDED DIP (P20)   |
| ML2288CCQ          | ADC0838CCV               |                           | 0°C to +70°C         | MOLDED PCC (Q20)   |



# ML2340, ML2350

# Single Supply, Programmable 8-Bit D/A Converters

#### GENERAL DESCRIPTION

The ML2340 and ML2350 are CMOS voltage output, 8-bit D/A converters with an internal voltage reference and a  $\mu$ P interface. These devices are designed to be powered by a single supply, although they can be powered from dual power supplies. The output voltage swings above zero scale (V<sub>ZS</sub>) in the unipolar mode or around zero scale (V<sub>ZS</sub>) in the bipolar mode, both with programmable gain. V<sub>ZS</sub> can be set to any voltage from AGND to 2.25V below V<sub>CC</sub>. The digital and analog grounds, DGND and AGND, are totally independent of each other. DGND can be set to any voltage from AGND to 4.5V below V<sub>CC</sub> for easy interfacing to standard TTL and CMOS logic families.

The high level of integration and versatility of the ML2340 and ML2350 makes them ideal for a wide range of applications in hard disk drives, automotive, telecom, and a variety of general purpose industrial. One specific intended application is controlling a hard disk voice coil.

The internal reference of the ML2340 provides a 2.25V or 4.50V output for use with A/D converters that use a single 5V  $\pm$  10% power supply, while the ML2350 provide a 2.50V or 5.00V reference output.

#### **FEATURES**

- Programmable output voltage gain settings of 2, 1, 1/2, 1/4 provide 8-, 9-, 10-, or 11-bit effective resolution around zero
- AGND to V<sub>CC</sub> output voltage swing
- Bipolar or unipolar output voltage
- 4.5V to 13.2V single supply or  $\pm 2.25$ V to  $\pm 6.5$ V dual-supply operation
- Transparent latch allows microprocessor interface with 30ns setup time
- Data flow through mode
- Nonlinearity ...... ±¼ LSB or ±½ LSB
- Output voltage settling time over temperature and supply voltage tolerance
  Within 1V of V<sub>CC</sub> and AGND ....... 2.5µs max
  - Within 100mV of V<sub>CC</sub> and AGND ...... 5µs max
- TTL and CMOS compatible digital inputs
- Low supply current (5V supply) ...... 5mA max
- 18-pin DIP or surface mount SOIC
- Operating temperature range of 0°C to +70°C, -40°C to +85°C, and -55°C to +125°C

#### **BLOCK DIAGRAM**

## PIN CONNECTIONS



# PIN DESCRIPTION

| PIN # NAME         | FUNCTION                                                                                                                                                                         | PIN #     | NAME                 | FUNCTION                                                                                                                                                                                                                    |
|--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 V <sub>CC</sub>  | Positive supply.                                                                                                                                                                 | 8         | DB2                  | Data input — Bit 2.                                                                                                                                                                                                         |
| 2 V <sub>OUT</sub> | Voltage output of the D/A                                                                                                                                                        | 9         | DB3                  | Data input — Bit 3.                                                                                                                                                                                                         |
|                    | converter. V <sub>OUT</sub> is referenced to                                                                                                                                     | 10        | DB4                  | Data input — Bit 4.                                                                                                                                                                                                         |
| 3 V <sub>7</sub> c | Vzs.                                                                                                                                                                             | 11        | DB5                  | Data input — Bit 5.                                                                                                                                                                                                         |
| $V_{ZS}$           | Zero Scale Voltage. V <sub>OUT</sub> is referenced to V <sub>ZS</sub> . V <sub>ZS</sub> is normally                                                                              | 12        | DB6                  | Data input — Bit 6.                                                                                                                                                                                                         |
|                    | tied to AGND in the unipolar                                                                                                                                                     | 13        | DB7                  | Data input — Bit 7 (MSB).                                                                                                                                                                                                   |
|                    | mode or to mid-supply in the<br>bipolar mode. When the device is<br>operated from a single power<br>supply, V <sub>75</sub> has a maximum                                        | 14        | XFER                 | Transfer enable input. The data is transferred into the transparent latch at the high level of XFER.                                                                                                                        |
|                    | current requirement of -300 $\mu$ A in                                                                                                                                           | 15        | GAIN 0               | Digital gain setting input 0.                                                                                                                                                                                               |
| 1700               | the bipolar mode.                                                                                                                                                                | 16        | GAIN 1               | Digital gain setting input 1.                                                                                                                                                                                               |
| 4 AGND<br>5 DGND   | Analog ground.  Digital ground. This is the ground reference level for all digital inputs. The range is AGND < (V <sub>CC</sub> – 4.5V). DGND is normally tied to system ground. | <b>17</b> | V <sub>REF</sub> OUT | Voltage reference output. V <sub>REF OUT</sub> is referenced to AGND. V <sub>REF OUT</sub> is set to 2.5V and 5.0V in a low-voltage and high-voltage operation, respectively for the ML2350; 2.25V and 4.5V for the ML2340. |
| 6 DB0<br>7 DB1     | Data input — Bit 0 (LSB).  Data input — Bit 1.                                                                                                                                   | 18        | V <sub>REF IN</sub>  | Voltage reference input $V_{\mbox{\scriptsize REF IN}}$ is referenced to AGND.                                                                                                                                              |

# ABSOLUTE MAXIMUM RATINGS (Note 1)

| Supply Voltage V <sub>CC</sub> with Respect to AGND 14.2V            |
|----------------------------------------------------------------------|
| DGND0.3V to V <sub>CC</sub> + 0.3V                                   |
| V <sub>ZS</sub> , V <sub>REF IN</sub> 0.3V to V <sub>CC</sub> + 0.3V |
| Logic Inputs0.3V to V <sub>CC</sub> + 0.3V                           |
| Input Current per Pin (Note 2) ±25mA                                 |
| Storage Temperature65°C to +150°C                                    |
| Package Dissipation at T <sub>A</sub> = 25°C (Board Mount) 875mW     |
| Lead Temperature (Soldering 10 sec.)                                 |
| Dual-In-Line Package (Molded) 260°C                                  |
| Dual-In-Line Package (Ceramic) 300°C                                 |
| Molded Small Outline IC Package                                      |
| Vapor Phase (60 sec.)                                                |
| Infrared (15 sec.)                                                   |
|                                                                      |

# **OPERATING CONDITIONS** (Note 1)

| Supply Voltage, V <sub>CC</sub> 4.5V <sub>DC</sub> to 13.2V <sub>DC</sub> |
|---------------------------------------------------------------------------|
| Temperature Range (Note 3)                                                |
| ML2340BMJ, ML2340CMJ                                                      |
| ML2350BMJ, ML2350CMJ –55°C to +125°C                                      |
| ML2340BIJ, ML2340CIJ                                                      |
| ML2350BIJ, ML2350CIJ40°C to +85°C                                         |
| ML2340BCP, ML2340CCP                                                      |
| ML2350BCP, ML2350CCP                                                      |
| ML2340BCS, ML2340CCS                                                      |
| ML2350BCS, ML2350CCS 0°C to +70°C                                         |
|                                                                           |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC}$  – AGND =  $5V \pm 10\%$  and  $12V \pm 10\%$ ,  $V_{REF\,IN}$  for ML2340 = 2.25V and 4.50V, for ML2350  $V_{REF\,IN}$  = 2.50V and 5.00V,  $V_{OUT}$  load is  $R_L$  = 1K and  $C_L$  = 100pF,  $V_{REF}$  load is  $R_L$  = 1K and  $C_L$  = 100pF and input control signals with  $t_R$  =  $t_F \le 20$ ns.

|                                                                              |         |                                          |                                               | ML234        | OXCX, ML2       | 2350XCX                      |              | 10XIX, ML2:<br>50XIX, ML2: |                              |            |
|------------------------------------------------------------------------------|---------|------------------------------------------|-----------------------------------------------|--------------|-----------------|------------------------------|--------------|----------------------------|------------------------------|------------|
| PARAMETER                                                                    | NOTES   | CONDITIONS                               |                                               | MIN          | TYP<br>(Note 4) | MAX                          | MIN          | TYP<br>(Note 4)            | MAX                          | UNITS      |
| Converter and Programmab                                                     | le Gain | Amplifier                                |                                               |              |                 |                              | -            |                            |                              | <u> </u>   |
| Converter Resolution                                                         | 5       |                                          |                                               | 8            |                 |                              | 8            |                            |                              | Bits       |
| Integral Linearity Error<br>ML2340BXX, ML2350BXX<br>ML2340CXX, ML2350CXX     | 5       | GAIN = 2, 1,                             | ½, or ¼                                       |              |                 | ±½<br>±½                     |              |                            | ±1/4<br>±1/2                 | LSB<br>LSB |
| Differential Linearity Error<br>ML2340BXX, ML2350BXX<br>ML2340CXX, ML2350CXX | 5       | GAIN = 2, 1,                             | ½, or ¼                                       |              |                 | ±½<br>±½                     |              |                            | ±1/4<br>±1/2                 | LSB<br>LSB |
| Mode Select<br>Unipolar Output<br>Bipolar Output                             | 5       | V <sub>ZS</sub> with resp                | ect to AGND                                   | 0<br>1.50    |                 | 1.0<br>V <sub>CC</sub> -2.25 | 0<br>1.50    |                            | 1.0<br>V <sub>CC</sub> -2.25 | V<br>V     |
| Offset Error<br>Unipolar Mode                                                | 5       | Figure 1<br>GAIN = 1/4, 1/2<br>GAIN = 2  | ., 1                                          |              |                 | ±10<br>±20                   |              |                            | ±12<br>±24                   | mV<br>mV   |
| Bipolar Mode                                                                 | 5       | Figure 1<br>GAIN = 1/4, 1/2              | , 1, 2                                        |              |                 | ±10 plus<br>±2½ LSB          |              |                            | ±10 plus<br>±2½ LSB          | mV         |
| Gain Error<br>Unipolar Mode<br>Bipolar Mode                                  | 5       | Figure 1<br>GAIN = ½, ½<br>GAIN = ¼, ½   |                                               |              | ±.5<br>±.5      | ±2<br>±2                     |              | ±.5<br>±.5                 | ±2.5<br>±2.5                 | %FS<br>%FS |
| Reference                                                                    |         |                                          |                                               |              |                 |                              |              |                            |                              |            |
| V <sub>REF OUT</sub> Voltage<br>ML2340BXX                                    | 5       | $V_{CC} \le 7.0V$                        | $T_A = 25^{\circ}C$ $T_{MIN}$ to $T_{MAX}$    | 2.23<br>2.22 | 2.25            | 2.27<br>2.28                 | 2.23<br>2.18 | 2.25                       | 2.27<br>2.32                 | V<br>V     |
|                                                                              |         | $V_{\rm CC} \ge 8.0 V$                   | $T_A = 25^{\circ}C$<br>$T_{MIN}$ to $T_{MAX}$ | 4.48<br>4.46 | 4.50            | 4.52<br>4.54                 | 4.48<br>4.43 | 4.50                       | 4.52<br>4.57                 | V<br>V     |
| ML2340CXX                                                                    |         | $V_{CC} \le 7.0V$                        | $T_A = 25^{\circ}C$<br>$T_{MIN}$ to $T_{MAX}$ | 2.22<br>2.20 | 2.25            | 2.29<br>2.30                 | 2.22<br>2.18 | 2.25                       | 2.28<br>2.32                 | V<br>V     |
|                                                                              |         | $V_{CC} \ge 8.0V$                        | $T_A = 25^{\circ}C$<br>$T_{MIN}$ to $T_{MAX}$ | 4.45<br>4.40 | 4.50            | 4.55<br>4.60                 | 4.45<br>4.35 | 4.50                       | 4.55<br>4.65                 | V<br>V     |
| ML2350BXX                                                                    | 5       | $V_{CC} \le 7.0V$                        | $T_A = 25^{\circ}C$<br>$T_{MIN}$ to $T_{MAX}$ | 2.48<br>2.47 | 2.50            | 2.52<br>2.53                 | 2.48<br>2.43 | 2.50                       | 2.52<br>2.57                 | V<br>V     |
|                                                                              |         | $V_{CC} \ge 8.0V$                        | $T_A = 25^{\circ}C$<br>$T_{MIN}$ to $T_{MAX}$ | 4.98<br>4.96 | 5.00            | 5.02<br>5.04                 | 4.98<br>4.90 | 5.00                       | 5.02<br>5.10                 | V<br>V     |
| ML2350CXX                                                                    |         | $V_{CC} \le 7.0V$                        | $T_A = 25^{\circ}C$<br>$T_{MIN}$ to $T_{MAX}$ | 2.45<br>2.44 | 2.50            | 2.55<br>2.58                 | 2.46<br>2.42 | 2.50                       | 2.55<br>2.59                 | V<br>V     |
|                                                                              |         | $V_{CC} \ge 8.0V$                        | $T_A = 25^{\circ}C$<br>$T_{MIN}$ to $T_{MAX}$ | 4.95<br>4.90 | 5.00            | 5.05<br>5.10                 | 4.95<br>4.85 | 5.00                       | 5.05<br>5.15                 | V          |
| Temperature Coefficient V <sub>REF OUT</sub>                                 |         |                                          |                                               |              | 50              |                              |              | 50                         |                              | ppm/°C     |
| V <sub>REF</sub> Output Current                                              | 5       |                                          |                                               | 0.75         |                 | 5                            | 0.75         |                            | 5                            | mA         |
| V <sub>REF OUT</sub> Power Supply<br>Rejection Ratio                         | 5       | 100mV <sub>P-P</sub> , 1k<br>Sinewave on |                                               | -40          | -60             |                              | -40          | -60                        |                              | dB         |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC}$  – AGND = 5V  $\pm$  10% and 12V  $\pm$  10%,  $V_{REF\ IN}$  for ML2340 = 2.25V and 4.50V; for ML2350  $V_{REF\ IN}$  = 2.50V and 5.00V,  $V_{OUT}$  load is  $R_L$  = 1K and  $C_L$  = 100pF,  $V_{REF}$  load is  $R_L$  = 1K and  $C_L$  = 100pF and input control signals with  $t_R$  =  $t_F$   $\leq$  20ns.

|                                                                                            |       |                                                                       | ML2340XCX, ML2350XCX |                 |                           | ML2340XIX, ML2340XMX<br>ML2350XIX, ML2350XMX |                 |                                 |               |
|--------------------------------------------------------------------------------------------|-------|-----------------------------------------------------------------------|----------------------|-----------------|---------------------------|----------------------------------------------|-----------------|---------------------------------|---------------|
| PARAMETER                                                                                  | NOTES | CONDITIONS                                                            | MIN                  | TYP<br>(Note 4) | MAX                       | MIN                                          | TYP<br>(Note 4) | MAX                             | UNITS         |
| V <sub>REF IN</sub> and V <sub>ZS</sub>                                                    |       |                                                                       |                      | L               |                           |                                              | - '             | ****                            | 11.00         |
| V <sub>REF IN</sub> Input Range                                                            | . 5   | $\begin{array}{l} V_{CC} \leq 8.75V \\ V_{CC} \geq 8.75V \end{array}$ | AGND+2<br>AGND+2     |                 |                           | AGND+2<br>AGND+2                             |                 | V <sub>CC</sub> -1.75<br>AGND+7 | V<br>V        |
| V <sub>REF IN</sub> DC Input<br>Resistance                                                 | 5     |                                                                       | 10                   |                 |                           | 10                                           |                 | * :                             | МΩ            |
| V <sub>ZS</sub> Voltage Range                                                              | 5, 8  | $V_{CC} \le 7.0V$                                                     | AGND                 |                 | V <sub>CC</sub> -<br>2.25 | AGND                                         |                 | V <sub>CC</sub> -<br>2.25       | V             |
| Analog Output                                                                              |       |                                                                       |                      |                 |                           |                                              |                 |                                 |               |
| V <sub>OUT</sub> Output Swing<br>Unipolar Mode                                             | 5, 8  | R <sub>L</sub> = 100K                                                 | AGND+<br>0.01        |                 | V <sub>CC</sub> 05        | AGND+<br>0.01                                |                 | V <sub>CC</sub> 05              | V             |
|                                                                                            |       | R <sub>L</sub> = 1K                                                   | AGND+<br>1.0         |                 | V <sub>CC</sub> -1.0      | AGND+<br>1.0                                 |                 | V <sub>CC</sub> -1.0            | V             |
| Bipolar Mode                                                                               | 5     | R <sub>L</sub> = 100K                                                 | AGND+<br>0.1         |                 | V <sub>CC</sub> -0.1      | AGND+<br>0.1                                 |                 | V <sub>CC</sub> -0.1            | · <b>V</b> 2, |
|                                                                                            |       | R <sub>L</sub> = 1K                                                   | AGND+<br>1.0         |                 | V <sub>CC</sub> -1.0      | AGND+<br>1.0                                 | 1 -             | V <sub>CC</sub> -1.0            | V             |
| V <sub>OUT</sub> Output Current                                                            | 5     | AGND+1V <v<sub>OUT<v<sub>CC-1V</v<sub></v<sub>                        | -10                  |                 | +10                       | -10                                          |                 | +10                             | mA            |
| Power Supply<br>Rejection Ratio                                                            |       | 100mV <sub>P-P</sub> , 1kHz<br>sinewave on V <sub>CC</sub>            |                      | -60             |                           |                                              | 60              |                                 | dB            |
| Digital and DC                                                                             |       |                                                                       |                      |                 |                           |                                              |                 |                                 | ,             |
| V <sub>IN(0)</sub> Logical "0"<br>Input Voltage                                            | 5     | . '                                                                   |                      |                 | 0.8                       |                                              |                 | 0.8                             | V             |
| V <sub>IN(1)</sub> Logical "1"<br>Input Voltage                                            | 5     |                                                                       | 2.0                  |                 |                           | 2.0                                          |                 |                                 | V             |
| I <sub>IN(0)</sub> Logical "0"<br>Input Current                                            | 5     | V <sub>IN</sub> = DGND                                                | -1                   |                 |                           | -1                                           |                 |                                 | μΑ            |
| I <sub>IN(1)</sub> Logical "1"<br>Input Current                                            | 5     | $V_{IN} = V_{CC}$                                                     |                      |                 | 1                         |                                              |                 | -1                              | μΑ            |
| Supply Current, Bipolar Mode I <sub>CC</sub> , V <sub>CC</sub> Current                     | 5     | V <sub>CC</sub> = 5V ± 10%                                            |                      |                 | 5.3                       |                                              |                 | 5.3                             | mA            |
| I <sub>AGND</sub> ,<br>Analog Ground Current<br>I <sub>VZS</sub> , V <sub>ZS</sub> Current |       |                                                                       |                      | -90             | -5.0<br>-300              |                                              | -90             | -5.0<br>-300                    | mΑ<br>μΑ      |
| I <sub>CC</sub> , V <sub>CC</sub> Current                                                  | 5     | $V_{CC}$ = 12V $\pm$ 10%                                              |                      |                 | 9.3                       |                                              |                 | 9.3                             | mA            |
| Analog Ground Current<br>I <sub>VZS</sub> , V <sub>ZS</sub> Current                        |       |                                                                       |                      | -90             | -9.0<br>-300              |                                              | -90             | -9.0<br>-300                    | mA<br>μA      |

## **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC}$  – AGND = 5V  $\pm$  10% and 12V  $\pm$  10%,  $V_{REF\ IN}$  for ML2340 = 2.25V and 4.50V, for ML2350  $V_{REF\ IN}$  = 2.50V and 5.00V,  $V_{OUT}$  load is  $R_L$  = 1K and  $C_L$  = 100pF,  $V_{REF\ IO}$  load is  $R_L$  = 1K and  $C_L$  = 100pF and input control signals with  $t_R$  =  $t_F$   $\leq$  20ns.

|                                                                                                                                                              |       |                                                                                       | ML2340XCX, ML2350XCX |                 |                      | ML2340XIX, ML2340XMX<br>ML2350XIX, ML2350XMX |                 |                      |                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------------------------------------------------|----------------------|-----------------|----------------------|----------------------------------------------|-----------------|----------------------|----------------|
| PARAMETER                                                                                                                                                    | NOTES | CONDITIONS                                                                            | MIN                  | TYP<br>(Note 4) | MAX                  | MIN                                          | TYP<br>(Note 4) | MAX                  | UNITS          |
| Digital and DC (Continued                                                                                                                                    | 1)    |                                                                                       |                      |                 |                      |                                              |                 |                      |                |
| Supply Current, Unipolar Mode I <sub>CC</sub> , V <sub>CC</sub> Current I <sub>AGND</sub> , Analog Ground Current I <sub>VZS</sub> , V <sub>ZS</sub> Current | 5     | V <sub>CC</sub> = 5V ± 10%                                                            |                      |                 | 6.0<br>-4.3<br>-1.7  |                                              |                 | 6.0<br>-4.3<br>-1.7  | mA<br>mA<br>mA |
| I <sub>CC</sub> , V <sub>CC</sub> Current<br>I <sub>AGND</sub> ,<br>Analog Ground Current<br>I <sub>VZS</sub> , V <sub>ZS</sub> Current                      | 5     | $V_{CC}$ = 12V $\pm$ 10%                                                              |                      |                 | 11.0<br>-7.3<br>-3.7 |                                              |                 | 11.0<br>-7.3<br>-3.7 | mA<br>mA<br>mA |
| AC Performance                                                                                                                                               |       |                                                                                       |                      |                 |                      |                                              |                 |                      |                |
| Settling Time<br>t <sub>S1</sub>                                                                                                                             | 5     | Figure 2,<br>Output Step of AGND + 1V<br>to V <sub>CC</sub> - 1V, R <sub>L</sub> = 1K |                      | 1.2             | 2.5                  |                                              | 1.2             | 3.0                  | μs             |
| $t_{S2}$                                                                                                                                                     |       | Output Step of<br>AGND + 100mV to<br>V <sub>CC</sub> -100mV, R <sub>L</sub> = 100K    |                      | 2.5             | 5                    |                                              | 2.5             | 6                    | μs             |
| $t_{S3}$                                                                                                                                                     |       | Output Step of ±1LSB                                                                  |                      |                 | 1                    |                                              |                 | 1                    | μs             |
| t <sub>S4</sub> , Gain Change                                                                                                                                |       | Change of Any Gain Setting                                                            |                      | 1.1             | 2.5                  |                                              | 1.1             |                      | μs             |
| t <sub>XFER</sub> , XFER Pulse Width                                                                                                                         | 5     | Figure 3                                                                              | 60                   |                 |                      | 60                                           |                 |                      | ns             |
| t <sub>DBS</sub> , DB0-DB7<br>Setup Time                                                                                                                     | 5     | Figure 3                                                                              | 40                   |                 |                      | 45                                           |                 | ,                    | ns             |
| t <sub>D8H</sub> , D80-D87<br>Hold Time                                                                                                                      | 5     | Figure 3                                                                              | 0                    |                 |                      | 0                                            |                 |                      | ns             |
| t <sub>RESET</sub> , Power-On<br>Reset Time                                                                                                                  | 6     |                                                                                       |                      |                 | 16                   |                                              |                 | 16                   | μs             |

- Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to analog ground.
- Note 2: When the voltage at any pin exceeds the power supply rails  $(V_{IN} < AGND \text{ or } V_{IN} > V_{CC})$  the absolute value of current at that pin should be limited to 25mA or less.
- Note 3: -55°C to +125°C operating temperature range devices are 100% tested at temperature extremes with worst-case test conditions. -40°C to +85°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.
- Note 4: Typicals are parametric norm at 25°C.
- Note 5: Parameter guaranteed and 100% production tested.
- Note 6: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.
- Note 7: Supply current and analog ground current are specified with the digital inputs stable and no load on V<sub>OUT</sub>.
- Note 8: In unipolar operation with V<sub>ZS</sub> and AGND tied together, digital codes that represent an analog value of less than 100mV from AGND should be avoided.



Figure 1. Gain and Offset Error



Figure 2. Settling Time



Figure 3. Single Buffered Mode

#### 1.0 FUNCTIONAL DESCRIPTION

#### 1.1 D/A CONVERTER

The D/A converter is implemented using an array of equal current sources that are decoded semi linearly for the four most significant bits to improve differential linearity and to reduce output glitch around major carries. See Figure 4.

The input voltage reference of the D/A converter is the difference between  $V_{REF\ IN}$  and AGND. This difference voltage is converted to a reference current using an internal resistor to set up the appropriate current level

in the D/A converter. The D/A converter output current is then converted to a voltage output by an output buffer and a resistive network. The matching among the on-chip resistors preserves the gain accuracy between these conversions.

The D/A converter can be used in a multiplying mode by modulating the reference input within the specified  $V_{REF\ IN}$  range.



Figure 4. D/A Converter Implementation

#### 1.2 SINGLE-SUPPLY vs. DUAL-SUPPLY OPERATION

ML2340 and ML2350 can be powered from a single supply ranging from 4.5V to 13.2V or dual supplies ranging from  $\pm 2.25$ V to  $\pm 6.6$ V.

The internal digital and analog circuitry is powered between V<sub>CC</sub> and AGND. The range of DGND is AGND  $\leq$  DGND  $\leq$  V<sub>CC</sub> - 4.5V with the logic thresholds set between .8V and 2.0V above DGND (standard TTL logic level). The range of V<sub>ZS</sub> is AGND  $\leq$  V<sub>ZS</sub>  $\leq$  (V<sub>CC</sub> - 2.25V).

# 1.3 UNIPOLAR AND BIPOLAR OUTPUT VOLTAGE SWING

The ML2340 and ML2350 can operate in either unipolar and bipolar output voltage mode. Unipolar/bipolar mode selection is determined by comparing the zero scale voltage (V<sub>ZS</sub>) of these devices to a precise internal reference that is referred to AGND. V<sub>ZS</sub> is ideally the voltage that will be produced at the DAC voltage output when the digital input data is set to all "0's". Unipolar mode is selected when V<sub>ZS</sub> is lower than 1.00 volt, and bipolar mode is selected when V<sub>ZS</sub> is greater than 1.50 volts.

#### 1.3.1 Unipolar Output Mode

In the unipolar mode,  $V_{OUT}$  swings above  $V_{ZS}$ . Ideally the 00000000 code results in an output voltage of  $V_{ZS}$ , and the 11111111 code results in an output voltage of  $V_{FS} \times 255/256$ , where  $V_{FS}$  is the full-scale voltage determined by  $V_{REF\ IN}$  and the gain setting.

#### 1.3.2 Bipolar Output Mode

In the bipolar mode,  $V_{OUT}$  swings around  $V_{ZS}$ . The input data is in 2's complement binary format. Ideally, the 00000000 code results in an output voltage of  $V_{ZS}$ ; the 1000000 code results in an output voltage of  $(V_{ZS} - V_{FS})$ ; and the 01111111 results in an output voltage of  $(V_{ZS} + V_{FS} + V_{$ 

#### 1.4 OUTPUT BUFFER AND GAIN SETTING

The output buffer converts the D/A output current to a voltage output using a resistive network with proper gain setting determined by the GAIN 0 and GAIN 1 inputs. There are four possible gain settings for unipolar output voltage mode and bipolar output voltage mode as listed below:

Unipolar Output Voltage Mode

| GAIN 1 | GAIN 0 | GAIN | Voltage Output Swing<br>Relative to V <sub>ZS</sub> |
|--------|--------|------|-----------------------------------------------------|
| 0      | 0      | 1/4  | V <sub>REF IN</sub> × 1/4                           |
| 0      | 1      | 1/2  | $V_{REF\ IN} \times 1/2$                            |
| 1      | 0      | 1    | V <sub>REF IN</sub> × 1                             |
| 1      | 1      | 2    | $V_{REF\ IN} \times 2$                              |

#### Bipolar Output Voltage Mode

| GAIN 1 | GAIN 0 | GAIN | Voltage Output <sub>P-P</sub> |
|--------|--------|------|-------------------------------|
| 0      | 0      | 1/4  | ±V <sub>REF IN</sub> × 1/8    |
| 0      | 1      | 1/2  | ±V <sub>REF IN</sub> × 1/4    |
| 1      | 0      | 1    | ±V <sub>REF IN</sub> × ½      |
| . 1    | 1      | 2    | ±V <sub>REF IN</sub> × 1      |

The output buffer can source or sink as much as 10mA of current with an output voltage of at least 1V from either  $V_{CC}$  or AGND. As the output voltage approaches  $V_{CC}$  or AGND the current sourcing/sinking capability of the output buffer is reduced. The output buffer can still swing down to within 10mV of AGND and up to within 40mV of  $V_{CC}$  with a 100K load at  $V_{OUT}$  to AGND in the unipolar operation. In the bipolar operation, the output buffer swing is limited to about 100mV from either rails.

#### 1.5 VOLIAGE REFERENCE

A bandgap voltage reference is incorporated on the ML2340 and ML2350. Two reference voltages can be produced by each device. An internal comparator monitors the power supply voltage to determine the selection of the reference voltage. A reference voltage of 2.25 volts on the ML2340 and 2.50 volts on the ML2350 is selected when the supply voltage is less than approximately 7.50 volts. Otherwise, a reference voltage of 4.50 volts and 5.00 volts is selected. To prevent the comparator from oscillating between the two selections, avoid operation with a power supply between 7.0 and 8.0 volts.

The bandgap reference is trimmed for zero Temperature Coefficient (TC) at 35°C to minimize output voltage drift over the specified operating temperature range.

The internal reference is buffered for use by the DAC and external circuits. The reference buffer will source more than 5mA of current and sink more than 1mA of current. With  $V_{REF\ IN}$  connected to  $V_{REF\ OUT}$ , the following output voltage ranges of the DAC are obtained:

#### ML2340

| Gain    | V <sub>REF</sub> = 2.<br>V <sub>CC</sub> ≤ | 25V with<br>≤ 7.0V    | $V_{REF}$ = 4.5V with $V_{CC} \ge 8.0V$ |                       |  |  |
|---------|--------------------------------------------|-----------------------|-----------------------------------------|-----------------------|--|--|
| Setting | Unipolar                                   | Bipolar               | Unipolar                                | Bipolar               |  |  |
| 1/4     | 0 to 0.562V                                | -0.281V to<br>+0.281V | 0 to 1.125V                             | -0.562V to<br>+0.562V |  |  |
| 1/2     | 0 to 1.125V                                | -0.562V to<br>+0.562V | 0 to 2.250V                             | -1.125V to<br>+1.125V |  |  |
| 1       | 0 to 2.250V                                | -1.125V to<br>+1.125V | 0 to 4.500V                             | -2.250V to<br>+2.250V |  |  |
| 2       | 0 to 4.500V                                | -2.250V to<br>+2.250V | 0 to 9.000V                             | -4.500V to<br>+4.500V |  |  |

#### ML2350

| Gain    | V <sub>REF</sub> = 2.<br>V <sub>CC</sub> ≤ |                         | $V_{REF}$ = 5.00V with $V_{CC} \ge 8.0V$ |                       |  |  |
|---------|--------------------------------------------|-------------------------|------------------------------------------|-----------------------|--|--|
| Setting | Unipolar                                   | Bipolar                 | Unipolar                                 | Bipolar               |  |  |
| 1/4     | 0 to 0.625V                                | -0.3125V to<br>+0.3125V | 0 to 1.25V                               | -0.625V to<br>+0.625V |  |  |
| 1/2     | 0 to 1.250V                                | -0.6250V to<br>+0.6250V | 0 to 2.50V                               | -1.250V to<br>+1.250V |  |  |
| 1       | 0 to 2.500V                                | -1.2500V to<br>+1.2500V | 0 to 5.00V                               | -2.500V to<br>+2.500V |  |  |
| 2       | 0 to 5.000V                                | -2.5000V to<br>+2.5000V | 0 to 10.00V                              | -5.000V to<br>+5.000V |  |  |

An external reference can alternatively be used on  $V_{REF\ IN}$  to set the desired full scale voltage. The linearity of the D/A converter depends on the reference used, however. To insure integral linearity at an 8-bit level, a reference voltage of no less than 2V and no more than 7V (2.75V for operation with a low-voltage power supply) should be used.

#### 1.6 DIGITAL INTERFACE

The digital interface of the ML2340 and ML2350 consist of a transfer input (XFER) and eight data inputs, DB0 through DB7. The digital interface operates in one of the two modes:

#### 1.6.1 Single-Buffered Mode

Digital input data on DB0–DB7 is passed through an 8-bit transparent input latch on the rising edge of XFER. Because the outputs of the latch are connected directly to the inputs of the internal DAC, changes on the digital data while the XFER input is still active will cause an immediate change in the DAC output voltage. To hold the input data on the latch, the XFER input needs to be deactivated while the data is still stable.

#### 1.6.2 Flow-Through Mode

In the flow-through mode, the input latch is bypassed. When XFER is set to logic "1", a change of data inputs, DB0-DB7, results in an immediate update of the output voltage.

#### 1.7 POWER-ON-RESET

The ML2340 and ML2350 have an internal power-on-reset circuit to initialize the device when power is first applied to the device. The power-on-reset interval of typically  $8\mu$ s begins when the supply voltage,  $V_{CC}$  reaches approximately 2.0V. During the power-on-reset interval, the transparent latch is reset to all "0's".

# 2.0 TYPICAL APPLICATIONS



Figure 5. Using 4.50V Reference of D/A for Reference of A/D Using Single 5V  $V_{CC} \pm 10\%$ 



Figure 6. TMS320 Interface



Figure 7. Single 5V Supply Unipolar VOUT

## 2.0 TYPICAL APPLICATIONS (Continued)



Figure 8. Single 12V Supply, Bipolar V<sub>OUT</sub> with 11-Bits Resolution Around Zero



Figure 9. Hard Disc Drive Servo Coil Driver Providing 13-Bit Effective Resolution

# **ORDERING INFORMATION**

| PART NUMBER                                       | INTEGRAL & DIFFERENTIAL NON-LINEARITY | TEMPERATURE<br>RANGE | PACKAGE                                |
|---------------------------------------------------|---------------------------------------|----------------------|----------------------------------------|
| V <sub>REF OUT</sub> = 2.25V with V <sub>CC</sub> | = 5V                                  |                      | L.,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |
| ML2340BMJ/5                                       | ±1/4 LSB                              | -55°C to +125°C      | HERMETIC DIP (J18)                     |
| ML2340BIJ/5                                       |                                       | -40°C to +85°C       | HERMETIC DIP (J18)                     |
| ML2340BCP/5                                       |                                       | 0°C to +70°C         | MOLDED DIP (P18)                       |
| ML2340BCQ/5                                       | -                                     | 0°C to +70°C         | MOLDED PCC (Q18)                       |
| ML2340CMJ/5                                       | ±½ LSB                                | -55°C to +125°C      | HERMETIC DIP (J18)                     |
| ML2340CIJ/5                                       |                                       | -40°C to +85°C       | HERMETIC DIP (J18)                     |
| ML2340CCP/5                                       |                                       | 0°C to +70°C         | MOLDED DIP (P18)                       |
| ML2340CCQ/5                                       | ·                                     | 0°C to +70°C         | MOLDED PCC (Q18)                       |
| $V_{REF\ OUT}$ = 2.50V with $V_{CC}$              | = 5V                                  | et jed               |                                        |
| ML2350BMJ/5                                       | ±1/4 LSB                              | -55°C to +125°C      | HERMETIC DIP (J18)                     |
| ML2350BIJ/5                                       |                                       | -40°C to +85°C       | HERMETIC DIP (J18)                     |
| ML2350BCP/5                                       |                                       | 0°C to +70°C         | MOLDED DIP (P18)                       |
| ML2350BCQ/5                                       |                                       | 0°C to +70°C         | MOLDED PCC (Q18)                       |
| ML2350CMJ/5                                       | ±½ LSB                                | −55°C to +125°C      | HERMETIC DIP (J18)                     |
| ML2350CIJ/5                                       |                                       | -40°C to +85°C       | HERMETIC DIP (J18)                     |
| ML2350CCP/5                                       |                                       | 0°C to +70°C         | MOLDED DIP (P18)                       |
| ML2350CCQ/5                                       |                                       | 0°C to +70°C         | MOLDED PCC (Q18)                       |
| $V_{REF OUT}$ = 4.50V with $V_{CC}$               | = 12V                                 |                      |                                        |
| ML2340BMJ/12                                      | ±1/4 LSB                              | -55°C to +125°C      | HERMETIC DIP (J18)                     |
| ML2340BIJ/12                                      |                                       | -40°C to +85°C       | HERMETIC DIP (J18)                     |
| ML2340BCP/12                                      |                                       | 0°C to +70°C         | MOLDED DIP (P18)                       |
| ML2340BCQ/12                                      |                                       | 0°C to +70°C         | MOLDED PCC (Q18)                       |
| ML2340CMJ/12                                      | ±½ LSB                                | −55°C to +125°C      | HERMETIC DIP (J18)                     |
| ML2340CIJ/12                                      |                                       | -40°C to +85°C       | HERMETIC DIP (J18)                     |
| ML2340CCP/12                                      |                                       | 0°C to +70°C         | MOLDED DIP (P18)                       |
| ML2340CCQ/12                                      |                                       | 0°C to +70°C         | MOLDED PCC (Q18)                       |
| $V_{REF OUT} = 5.00V \text{ with } V_{CC}$        | = 12V                                 |                      |                                        |
| ML2350BMJ/12                                      | ±1/4 LSB                              | -55°C to +125°C      | HERMETIC DIP (J18)                     |
| ML2350BIJ/12                                      |                                       | -40°C to +85°C       | HERMETIC DIP (J18)                     |
| ML2350BCP/12                                      |                                       | 0°C to +70°C         | MOLDED DIP (P18)                       |
| ML2350BCQ/12                                      |                                       | 0°C to +70°C         | MOLDED PCC (Q18)                       |
| ML2350CMJ/12                                      | ±½ LSB                                | -55°C to +125°C      | HERMETIC DIP (J18)                     |
| ML2350CIJ/12                                      |                                       | -40°C to +85°C       | HERMETIC DIP (J18)                     |
| ML2350CCP/12                                      |                                       | 0°C to +70°C         | MOLDED DIP (P18)                       |
| ML2350CCQ/12                                      |                                       | 0°C to +70°C         | MOLDED PCC (Q18)                       |



# ML2341, ML2351

# Single Supply, Programmable 8-Bit D/A Converters

#### GENERAL DESCRIPTION

The ML2341 and ML2351 are CMOS voltage output, 8-bit D/A converters with an internal voltage reference and a  $\mu\text{P}$  interface. These devices are designed to be powered by a single supply, although they can be powered from dual power supplies. The output voltage swings above zero scale (VZS) in the unipolar mode or around zero scale (VZS) in the bipolar mode, both with programmable gain. VZS can be set to any voltage from AGND to 2.25V below VCC. The digital and analog grounds, DGND and AGND, are totally independent of each other. DGND can be set to any voltage from AGND to 4.5V below VCC for easy interfacing to standard TTL and CMOS logic families.

The high level of integration and versatility of the ML2341 and ML2351 makes them ideal for a wide range of applications in hard disk drives, automotive, telecom, and a variety of general purpose industrial. One specific intended application is controlling a hard disk voice coil.

The ML2341 provides a 2.25V or 4.50V reference output for use with A/D converters that use a single 5V  $\pm$  10% power supply, while the ML2351 provides a 2.50V or 5.00V reference output.

#### **FEATURES**

- Programmable output voltage gain settings of 2, 1, 1/2, 1/4 provide 8-, 9-, 10-, or 11-bit effective resolution around zero
- AGND to V<sub>CC</sub> output voltage swing
- Bipolar or unipolar output voltage
- 4.5V to 13.2V single supply or ±2.25V to ±6.5V dual-supply operation
- Single- and double-buffered, edge-triggered interface with 30ns write time, 0ns hold time
- Voltage reference output

| ML2341 | <br>2.25V | or 4.50V |
|--------|-----------|----------|
| ML2351 | <br>2.50V | or 5.00V |

- Nonlinearity ...... ±¼ LSB or ±½ LSB
- Output voltage settling time over temperature and supply voltage tolerance

Within 1V of V<sub>CC</sub> and AGND ....... 2.5µs max Within 100mV of V<sub>CC</sub> and AGND ...... 5µs max

- TTL and CMOS compatible digital inputs
- Low supply current ( $V_{RFF} \le 2.5V$ ) ....... 5mA max
- 20-pin DIP or PCC
- Operating temperature range of 0°C to +70°C, -40°C to +85°C, and -55°C to +125°C

# **BLOCK DIAGRAM**

# VREFOUT O VREF VREFIN O OP AMP OP AM

## PIN CONNECTIONS



# PIN DESCRIPTION

| PIN # | NAME                | FUNCTION                                                                                                                                                                                       | PIN# | NAME                 | FUNCTION                                                                                                                                                          |
|-------|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1     | V <sub>REF IN</sub> | Voltage reference input. V <sub>REF IN</sub> is                                                                                                                                                | 10   | DB3                  | Data input — Bit 3.                                                                                                                                               |
|       |                     | referenced to AGND.                                                                                                                                                                            | 11   | DB4                  | Data input — Bit 4.                                                                                                                                               |
| 2     | $V_{CC}$            | Positive supply.                                                                                                                                                                               | 12   | DB5                  | Data input — Bit 5.                                                                                                                                               |
| 3     | $V_{OUT}$           | Voltage output of the D/A                                                                                                                                                                      | 13   | DB6                  | Data input — Bit 6.                                                                                                                                               |
|       |                     | converter. $V_{OUT}$ is referenced to $V_{ZS}$ .                                                                                                                                               | - 14 | DB7                  | Data input — Bit 7 (MSB).                                                                                                                                         |
| 4 ,   | V <sub>ZS</sub>     | Zero Scale Voltage. V <sub>OUT</sub> is referenced to V <sub>ZS</sub> . V <sub>ZS</sub> is normally tied to AGND in the unipolar mode or to mid-supply in the bipolar mode. When the device is | 15   | XFER                 | Transfer enable input. In the double buffered mode of operation, the data in the input latch is transferred to the D/A converter at the high level of XFER        |
|       |                     | operated from a single power supply, $V_{ZS}$ has a maximum current requirement of $-300\mu$ A in the bipolar mode.                                                                            | 16   | WR                   | Write enable input. While $\overline{CS}$ is low, data inputs are latched into the input latch on the rising edge of $\overline{WR}$ .                            |
| 5     | AGND                | Analog ground.                                                                                                                                                                                 | 17   | CS                   | Chip select input. Active low input                                                                                                                               |
| 6     | DGND                | Digital ground. This is the ground reference level for all digital                                                                                                                             |      |                      | which enables latching in the data on the rising edge of WR.                                                                                                      |
|       |                     | inputs. The range is $AGND < (V_{CC})$                                                                                                                                                         | 18   | GAIN 0               | Digital gain setting input 0.                                                                                                                                     |
|       |                     | <ul> <li>4.5V). DGND is normally tied to<br/>system ground.</li> </ul>                                                                                                                         | 19   | GAIN 1               | Digital gain setting input 1.                                                                                                                                     |
| 7     | DB0                 | Data input — Bit 0 (LSB).                                                                                                                                                                      | 20   | V <sub>REF</sub> OUT | Voltage reference output.                                                                                                                                         |
| 8     | DB1                 | Data input — Bit 1.                                                                                                                                                                            |      |                      | V <sub>REF OUT</sub> is referenced to AGND.                                                                                                                       |
| 9     | DB2                 | Data input — Bit 2.                                                                                                                                                                            |      |                      | V <sub>REF OUT</sub> is set to 2.5V and 5.0V ir<br>a low-voltage and high-voltage<br>operation, respectively for the<br>ML2351; 2.25V and 4.5V for the<br>ML2341. |

# ABSOLUTE MAXIMUM RATINGS (Note 1)

# **OPERATING CONDITIONS** (Note 1)

| Supply Voltage, V <sub>CC</sub> 4.5V <sub>DC</sub> to 13.2V <sub>DC</sub> |
|---------------------------------------------------------------------------|
| Temperature Range (Note 3) $T_{MIN} \le T_A \le T_{MAX}$                  |
| ML2341BMJ, ML2341CMJ                                                      |
| ML2351BMJ, ML2351CMJ –55°C to +125°C                                      |
| ML2341BIJ, ML2341CIJ                                                      |
| ML2351BIJ, ML2351CIJ40°C to +85°C                                         |
| ML2341BCQ, ML2341CCQ                                                      |
| ML2351BCQ, ML2351CCQ                                                      |
| ML2341BCP, ML2341CCP                                                      |
| ML2351BCP, ML2351CCP 0°C to +70°C                                         |
|                                                                           |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC}$  - AGND = 5V  $\pm$  10% and 12V  $\pm$  10% (Note 9),  $V_{REF\ IN}$  for ML2341 = 2.25V and 4.50V, for ML2351  $V_{REF\ IN}$  = 2.50V and 5.00V,  $V_{OUT}$  load is  $R_L$  = 1K and  $C_L$  = 100pF,  $V_{REF}$  load is  $R_L$  = 1K and  $C_L$  = 100pF and input control signals with  $t_R$  =  $t_F \leq 20$ ns.

|                                                                              |         |                                                               | ML234                                   | IIXCX, ML2      | 351XCX                       | ML2341XIX, ML2341XMX<br>ML2351XIX, ML2351XMX |                 |                              |            |
|------------------------------------------------------------------------------|---------|---------------------------------------------------------------|-----------------------------------------|-----------------|------------------------------|----------------------------------------------|-----------------|------------------------------|------------|
| PARAMETER                                                                    | NOTES   | CONDITIONS                                                    | MIN                                     | TYP<br>(Note 4) | MAX                          | MIN                                          | TYP<br>(Note 4) | MAX                          | UNITS      |
| Converter and Programmab                                                     | le Gain | Amplifier                                                     |                                         |                 |                              | 100                                          |                 |                              | -          |
| Converter Resolution                                                         | . 5     |                                                               | 8                                       | 1.              |                              | 8                                            |                 |                              | Bits       |
| Integral Linearity Error<br>ML2341BXX, ML2351BXX<br>ML2341CXX, ML2351CXX     | 5       | GAIN = 2, 1, ½, or ¼                                          |                                         |                 | ±1/4<br>±1/2                 | ът.<br>                                      |                 | ±½<br>±½                     | LSB<br>LSB |
| Differential Linearity Error<br>ML2341BXX, ML2351BXX<br>ML2341CXX, ML2351CXX | 5       | GAIN = 2, 1, 1/2, or 1/4                                      |                                         | en sir          | ±1/4<br>±1/2                 |                                              |                 | ±½<br>±½                     | LSB<br>LSB |
| Mode Select<br>Unipolar Output<br>Bipolar Output                             | 5       | V <sub>ZS</sub> with respect to AGND                          | 0<br>1.50                               |                 | 1.0<br>V <sub>CC</sub> -2.25 | 0<br>1.50                                    | i               | 1.0<br>V <sub>CC</sub> -2.25 | V          |
| Offset Error<br>Unipolar Mode                                                | 5       | Figure 1<br>GAIN = 1/4, 1/2, 1<br>GAIN = 2                    |                                         |                 | ±10<br>±20                   |                                              |                 | ±12<br>±24                   | mV<br>mV   |
| Bipolar Mode                                                                 | 5       | Figure 1<br>GAIN = 1/4, 1/2, 1, 2                             |                                         |                 | ±10 plus<br>±2½ LSB          |                                              |                 | ±10 plus<br>±2½ LSB          | mV         |
| Gain Error<br>Unipolar Mode<br>Bipolar Mode                                  | 5       | Figure 1<br>GAIN = ½, ½, 1, 2<br>GAIN = ¼, ½, 1, 2            |                                         | ±,5<br>±.5      | ±2<br>±2                     |                                              | ±.5<br>±.5      | ±2.5<br>±2.5                 | %FS<br>%FS |
| Reference                                                                    |         |                                                               | *************************************** |                 |                              |                                              |                 |                              | ,          |
| V <sub>REF OUT</sub> Voltage<br>ML2341BXX/5                                  | 5       | $V_{CC}$ = 5.0V $T_A$ = 25°C $T_{MIN}$ to $T_{MAX}$           | 2.23                                    | 2.25            | 2.27<br>2.28                 | 2.23<br>2.18                                 | 2.25            | 2.27<br>2.32                 | V Y        |
| ML2341CXX/5                                                                  |         | $V_{CC} = 5.0V$ $T_A = 25^{\circ}C$<br>$T_{MIN}$ to $T_{MAX}$ | 2.22                                    | 2.25            | 2.29<br>2.30                 | 2.22<br>2.18                                 | 2.25            | 2.28<br>2.32                 | V          |
| ML2351BXX/5                                                                  | 5       | $V_{CC}$ = 5.0V $T_A$ = 25°C $T_{MIN}$ to $T_{MAX}$           | 2.48<br>2.47                            | 2.50            | 2.52<br>2.53                 | 2.48<br>2.43                                 | 2.50            | 2.52<br>2.57                 | V          |
| ML2351CXX/5                                                                  |         | $V_{CC}$ = 5.0V $T_A$ = 25°C $T_{MIN}$ to $T_{MAX}$           | 2.45<br>2.44                            | 2.50            | 2.55<br>2.58                 | 2.46<br>2.42                                 | 2.50            | 2.55<br>2.59                 | V          |
| ML2341BXX/12                                                                 | 5       | $V_{CC}$ = 12.0V $T_A$ = 25°C $T_{MIN}$ to $T_{MAX}$          | 4.48<br>4.46                            | 4.50            | 4.52<br>4.54                 | 4.48<br>4.43                                 | 4.50            | 4.52<br>4.57                 | V<br>V     |
| ML2341CXX/12                                                                 |         | $V_{CC}$ = 12.0V $T_A$ = 25°C $T_{MIN}$ to $T_{MAX}$          | 4.45<br>4.40                            | 4.50            | 4.55<br>4.60                 | 4.45<br>4.35                                 | 4.50            | 4.55<br>4.65                 | V          |
| ML2351BXX/12                                                                 | 5       | $V_{CC}$ = 12.0V $T_A$ = 25°C $T_{MIN}$ to $T_{MAX}$          | 4.98<br>4.96                            | 5.00            | 5.02<br>5.04                 | 4.98<br>4.90                                 | 5.00            | 5.02<br>5.10                 | V<br>V     |
| ML2351CXX/12                                                                 |         | $V_{CC}$ = 12.0V $T_A$ = 25°C $T_{MIN}$ to $T_{MAX}$          | 4.95<br>4.90                            | 5.00            | 5.05<br>5.10                 | 4.95<br>4.85                                 | 5.00            | 5.05<br>5.15                 | V          |
| Temperature Coefficient VREF OUT                                             |         |                                                               |                                         | 50              |                              | *.                                           | 50              |                              | ppm/°C     |
| V <sub>REF</sub> Output Current                                              | 5       |                                                               | 0.75                                    |                 | , 5                          | 0.75                                         |                 | 5                            | mA         |
| V <sub>REF OUT</sub> Power Supply<br>Rejection Ratio                         | 5       | 100mV <sub>P-P</sub> , 1kHz<br>Sinewave on V <sub>CC</sub>    | -40                                     | -60             |                              | -40                                          | -60             |                              | dB         |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC}$  – AGND = 5V  $\pm$  10% and 12V  $\pm$  10% (Note 9),  $V_{REF\ IN}$  for ML2341 = 2.25V and 4.50V; for ML2351  $V_{REF\ IN}$  = 2.50V and 5.00V,  $V_{OUT}$  load is  $R_L$  = 1K and  $C_L$  = 100pF,  $V_{REF}$  load is  $R_L$  = 1K and  $C_L$  = 100pF and input control signals with  $t_R$  =  $t_F$   $\leq$  20ns.

|                                                                                                                                |       |                                                                       | ML2341XCX, ML2351XCX |                 |                                 | ML2341XIX, ML2341XMX<br>ML2351XIX, ML2351XMX |                 |                                 |                |
|--------------------------------------------------------------------------------------------------------------------------------|-------|-----------------------------------------------------------------------|----------------------|-----------------|---------------------------------|----------------------------------------------|-----------------|---------------------------------|----------------|
| PARAMETER                                                                                                                      | NOTES | CONDITIONS                                                            | MIN                  | TYP<br>(Note 4) | MAX                             | MIN                                          | TYP<br>(Note 4) | MAX                             | UNITS          |
| V <sub>REF IN</sub> and V <sub>ZS</sub>                                                                                        |       | <u> </u>                                                              |                      |                 |                                 |                                              |                 |                                 |                |
| V <sub>REF IN</sub> Input Range                                                                                                | 5     | $\begin{array}{l} V_{CC} \leq 8.75V \\ V_{CC} \geq 8.75V \end{array}$ | AGND+2<br>AGND+2     |                 | V <sub>CC</sub> -1.75<br>AGND+7 | AGND+2<br>AGND+2                             |                 | V <sub>CC</sub> -1.75<br>AGND+7 | V<br>V         |
| V <sub>REF IN</sub> DC Input<br>Resistance                                                                                     | 5     |                                                                       | 10                   |                 |                                 | 10                                           |                 |                                 | ΜΩ             |
| V <sub>ZS</sub> Voltage Range                                                                                                  | 5, 8  | $V_{CC} \le 7.0V$                                                     | AGND                 |                 | V <sub>CC</sub> -<br>2.25       | AGND                                         |                 | V <sub>CC</sub> -<br>2.25       | V              |
|                                                                                                                                | 5, 8  | $V_{CC} \ge 8.0V$                                                     | AGND                 |                 | V <sub>CC</sub> -3.0            | AGND                                         |                 | V <sub>CC</sub> -3.0            | V              |
| Analog Output                                                                                                                  |       |                                                                       |                      |                 |                                 |                                              |                 |                                 |                |
| V <sub>OUT</sub> Output Swing<br>Unipolar Mode                                                                                 | 5, 8  | R <sub>L</sub> = 100K                                                 | AGND+<br>0.01        |                 | V <sub>CC</sub> 05              | AGND+<br>0.01                                |                 | V <sub>CC</sub> 05              | V              |
|                                                                                                                                |       | R <sub>L</sub> = 1K                                                   | AGND+<br>1.0         |                 | V <sub>CC</sub> -1.0            | AGND+<br>1.0                                 |                 | V <sub>CC</sub> -1.0            | V              |
| Bipolar Mode                                                                                                                   | 5     | R <sub>L</sub> = 100K                                                 | AGND+<br>0.1         |                 | V <sub>CC</sub> -0.1            | AGND+<br>0.1                                 |                 | V <sub>CC</sub> -0.1            | V              |
|                                                                                                                                |       | $R_L = 1K$                                                            | AGND+<br>1.0         | -               | V <sub>CC</sub> -1.0            | AGND+<br>1.0                                 |                 | V <sub>CC</sub> -1.0            | V              |
| V <sub>OUT</sub> Output Current                                                                                                | 5     | AGND+1V <v<sub>OUT<v<sub>CC-1V</v<sub></v<sub>                        | -10                  |                 | +10                             | -10                                          |                 | +10                             | mA             |
| Power Supply<br>Rejection Ratio                                                                                                |       | 100mV <sub>P-P</sub> , 1kHz<br>sinewave on V <sub>CC</sub>            |                      | -60             |                                 |                                              | -60             |                                 | dB             |
| Digital and DC                                                                                                                 |       |                                                                       |                      |                 |                                 |                                              |                 |                                 |                |
| V <sub>IN(0)</sub> Logical "0"<br>Input Voltage                                                                                | 5     |                                                                       |                      |                 | 0.8                             |                                              |                 | 0.8                             | V              |
| V <sub>IN(1)</sub> Logical "1"<br>Input Voltage                                                                                | 5     |                                                                       | 2.0                  |                 |                                 | 2.0                                          |                 |                                 | V              |
| I <sub>IN(0)</sub> Logical "0"<br>Input Current                                                                                | 5     | V <sub>IN</sub> = DGND                                                | -1                   |                 |                                 | -1                                           |                 |                                 | μΑ             |
| I <sub>IN(1)</sub> Logical "1"<br>Input Current                                                                                | 5     | $V_{IN} = V_{CC}$                                                     |                      |                 | 1                               |                                              |                 | 1                               | μΑ             |
| Supply Current, Bipolar Mode I <sub>CC</sub> , V <sub>CC</sub> Current I <sub>AGND</sub> , Analog Ground Current               | 5     | V <sub>CC</sub> = 5V ± 10%                                            |                      |                 | 5.3<br>-5.0                     |                                              |                 | 5.3<br>-5.0                     | mA<br>mA       |
| I <sub>VZS</sub> , V <sub>ZS</sub> Current                                                                                     |       |                                                                       |                      | -90             | -300                            |                                              | -90             | -300                            | μΑ             |
| I <sub>CC</sub> , V <sub>CC</sub> Current I <sub>AGND</sub> , Analog Ground Current I <sub>VZS</sub> , V <sub>ZS</sub> Current | 5     | $V_{CC} = 12V \pm 10\%$                                               |                      | -90             | 9.3<br>-9.0<br>-300             |                                              | -90             | 9.3<br>-9.0<br>-300             | mA<br>mA<br>μA |

## **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC}$  - AGND = 5V  $\pm$  10% and 12V  $\pm$  10% (Note 9),  $V_{REF\ IN}$  for ML2341 = 2.25V and 4.50V; for ML2351  $V_{REF\ IN}$  = 2.50V and 5.00V,  $V_{OUT}$  load is  $R_L$  = 1k and  $C_L$  = 100pF,  $V_{REF}$  load is  $R_L$  = 1K and  $C_L$  = 100pF and input control signals with  $t_R$  =  $t_F \leq$  20ns.

|                                                                                                                                                              |       |                                                                                       | ML2341XCX, ML2351XCX |                 |                     | ML2341XIX, ML2341XMX<br>ML2351XIX, ML2351XMX |                 |                     |                |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|---------------------------------------------------------------------------------------|----------------------|-----------------|---------------------|----------------------------------------------|-----------------|---------------------|----------------|
| PARAMETER                                                                                                                                                    | NOTES | CONDITIONS                                                                            | MIN                  | TYP<br>(Note 4) | MAX                 | MIN                                          | TYP<br>(Note 4) | MAX                 | UNITS          |
| Digital and DC (Continued                                                                                                                                    | )     | <u> </u>                                                                              |                      |                 |                     |                                              | <u> </u>        |                     |                |
| Supply Current, Unipolar Mode I <sub>CC</sub> , V <sub>CC</sub> Current I <sub>AGND</sub> , Analog Ground Current I <sub>V7S</sub> , V <sub>7S</sub> Current | 5     | V <sub>CC</sub> = 5V ± 10%                                                            |                      |                 | 6.0<br>-4.3<br>-1.7 |                                              |                 | 6.0<br>-4.3<br>-1.7 | mA<br>mA<br>mA |
| I <sub>CC</sub> , V <sub>CC</sub> Current                                                                                                                    | 5     | $V_{CC}$ = 12V ± 10%                                                                  |                      |                 | 11.0                |                                              |                 | 11.0                | mA             |
| I <sub>AGND</sub> ,<br>Analog Ground Current<br>I <sub>VZS</sub> , V <sub>ZS</sub> Current                                                                   |       |                                                                                       |                      |                 | -7.3<br>-3.7        |                                              |                 | -7.3<br>-3.7        | mA<br>mA       |
| AC Performance                                                                                                                                               |       |                                                                                       |                      |                 |                     |                                              |                 |                     |                |
| Settling Time t <sub>S1</sub>                                                                                                                                | 5     | Figure 2,<br>Output Step of AGND + 1V<br>to V <sub>CC</sub> - 1V, R <sub>L</sub> = 1K |                      | 1.2             | 2.5                 |                                              | 1.2             | 3.0                 | μs             |
| t <sub>S2</sub>                                                                                                                                              |       | Output Step of<br>AGND + 100mV to<br>V <sub>CC</sub> -100mV, R <sub>L</sub> = 100K    |                      | 2.5             | 5                   |                                              | 2.5             | 6                   | μs             |
| $t_{S3}$                                                                                                                                                     | :     | Output Step of ±1LSB                                                                  |                      |                 | 1                   |                                              |                 | 1                   | μs             |
| t <sub>S4</sub> , Gain Change                                                                                                                                |       | Change of Any Gain Setting                                                            |                      | 1.1             | 2.5                 |                                              | 1.1             | 3                   | μs             |
| t <sub>WR</sub> , WR Pulse Width                                                                                                                             | 5     | Figure 3                                                                              | 40                   |                 |                     | 40                                           |                 |                     | ns             |
| t <sub>XFER</sub> , XFER Pulse Width                                                                                                                         | 5     | Figure 3                                                                              | 60                   |                 |                     | 60                                           |                 |                     | ns             |
| t <sub>XW</sub> , WR† to XFERI                                                                                                                               | 6     | Figure 3                                                                              | 30                   |                 |                     | - 30                                         |                 |                     | ns             |
| t <sub>DBS</sub> , DB0-DB7<br>Setup Time                                                                                                                     | 5     | Figure 3                                                                              | 40                   |                 |                     | 45                                           |                 |                     | ns             |
| t <sub>DBH</sub> , DB0-DB7<br>Hold Time                                                                                                                      | 5     | Figure 3                                                                              | 0                    |                 |                     | 0                                            |                 |                     | ns             |
| t <sub>CSS</sub> , CS Setup Time                                                                                                                             | 5     | Figure 3                                                                              | 50                   |                 |                     | 50                                           |                 |                     | ns             |
| t <sub>CSH</sub> , CS Hold Time                                                                                                                              | 5     | Figure 3                                                                              | 0                    |                 |                     | 0                                            |                 |                     | ns             |
| t <sub>RESET</sub> , Power-On<br>Reset Time                                                                                                                  | 6     |                                                                                       |                      |                 | 16                  |                                              |                 | 16                  | μs             |

- **Note 1:** Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to analog ground.
- Note 2: When the voltage at any pin exceeds the power supply rails ( $V_{IN} < AGND$  or  $V_{IN} > V_{CC}$ ) the absolute value of current at that pin should be limited to 25mA or less.
- Note 3: -55°C to +125°C operating temperature range devices are 100% tested at temperature extremes with worst-case test conditions. -40°C to +85°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.
- Note 4: Typicals are parametric norm at 25°C.
- Note 5: Parameter guaranteed and 100% production tested.
- Note 6: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.
- Note 7: Supply current and analog ground current are specified with the digital inputs stable and no load on V<sub>OUT</sub>.
- Note 8: In unipolar operation with V<sub>ZS</sub> and AGND tied together, digital codes that represent an analog value of less than 100mV from AGND should be avoided.
- Note 9: ML2341XXX/5 and ML2351XXX/5 are tested for 5V operation only and ML2341XXX/12 and ML2351XXX/12 are tested for 12V operation.



Figure 1. Gain and Offset Error



Figure 2. Settling Time



Figure 3a. Single Buffered Mode



Figure 3b. Double Buffered Mode

#### 1.0 FUNCTIONAL DESCRIPTION

#### 1.1 D/A CONVERTER

The D/A converter is implemented using an array of equal current sources that are decoded semi linearly for the four most significant bits to improve differential linearity and to reduce output glitch around major carries. See Figure 4.

The input voltage reference of the D/A converter is the difference between  $V_{\text{REF IN}}$  and AGND. This difference voltage is converted to a reference current using an internal resistor to set up the appropriate current level

in the D/A converter. The D/A converter output current is then converted to a voltage output by an output buffer and a resistive network. The matching among the on-chip resistors preserves the gain accuracy between these conversions.

The D/A converter can be used in a multiplying mode by modulating the reference input within the specified  $V_{REF\ IN}$  range.



Figure 4. D/A Converter Implementation



#### 1,2 SINGLE-SUPPLY vs. DUAL-SUPPLY OPERATION

ML2341 and ML2351 can be powered from a single supply ranging from 4.5V to 13.2V or dual supplies ranging from  $\pm 2.25$ V to  $\pm 6.6$ V.

The internal digital and analog circuitry is powered between  $V_{CC}$  and AGND. The range of DGND is AGND  $\leq$  DGND  $\leq$   $V_{CC}$  – 4.5V with the logic thresholds set between .8V and 2.0V above DGND (standard TTL logic level). The range of  $V_{ZS}$  is AGND  $\leq$   $V_{ZS}$   $\leq$  ( $V_{CC}$  – 2.25V).

# 1.3 UNIPOLAR AND BIPOLAR OUTPUT VOLTAGE SWING

The ML2341 and ML2351 can operate in either unipolar and bipolar output voltage mode. Unipolar/bipolar mode selection is determined by comparing the zero scale voltage ( $V_{ZS}$ ) of these devices to a precise internal reference that is referred to AGND.  $V_{ZS}$  is ideally the voltage that will be produced at the DAC voltage output when the digital input data is set to all "0's". Unipolar mode is selected when  $V_{ZS}$  is lower than 1.00 volt, and bipolar mode is selected when  $V_{ZS}$  is greater than 1.50 volts.

#### 1.3.1 Unipolar Output Mode

In the unipolar mode,  $V_{OUT}$  swings above  $V_{ZS}$ . Ideally the 00000000 code results in an output voltage of  $V_{ZS}$ , and the 11111111 code results in an output voltage of  $V_{FS} \times 255/256$ , where  $V_{FS}$  is the full-scale voltage determined by  $V_{REF\ IN}$  and the gain setting.

#### 1.3.2 Bipolar Output Mode

In the bipolar mode,  $V_{OUT}$  swings around  $V_{ZS}$ . The input data is in 2's complement binary format. Ideally, the 00000000 code results in an output voltage of  $V_{ZS}$ ; the 1000000 code results in an output voltage of  $(V_{ZS} - V_{FS})$ ; and the 01111111 results in an output voltage of  $(V_{ZS} + V_{FS} \ 127/128)$ , where  $V_{FS}$  is the full scale output voltage determined by  $V_{REF\ IN}$  and the gain setting.

#### 1.4 OUTPUT BUFFER AND GAIN SETTING

The output buffer converts the D/A output current to a voltage output using a resistive network with proper gain setting determined by the GAIN 0 and GAIN 1 inputs. There are four possible gain settings for unipolar output voltage mode and bipolar output voltage mode as listed below:

Unipolar Output Voltage Mode

|        |        | U    |                                                     |
|--------|--------|------|-----------------------------------------------------|
| GAIN 1 | GAIN 0 | GAIN | Voltage Output Swing<br>Relative to V <sub>ZS</sub> |
| 0      | 0      | 1/4  | V <sub>REF IN</sub> × 1/4                           |
| 0      | 1      | 1/2  | V <sub>REF IN</sub> × ½                             |
| 1      | 0      | 1    | V <sub>REF IN</sub> × 1                             |
| 1      | 1      | 2    | V <sub>REF IN</sub> × 2                             |

#### Bipolar Output Voltage Mode

| GAIN 1 | GAIN 0 | GAIN | Voltage Output <sub>P-P</sub>        |  |
|--------|--------|------|--------------------------------------|--|
| 0      | 0      | 1/4  | $\pm V_{REF\ IN} \times \frac{1}{8}$ |  |
| 0      | 1      | 1/2  | ±V <sub>REF IN</sub> × 1/4           |  |
| 1      | 0      | 1    | ±V <sub>REF IN</sub> × ½             |  |
| 1      | 1      | 2    | ±V <sub>REF IN</sub> × 1             |  |

The output buffer can source or sink as much as 10mA of current with an output voltage of at least 1V from either  $V_{CC}$  or AGND. As the output voltage approaches  $V_{CC}$  or AGND the current sourcing/sinking capability of the output buffer is reduced. The output buffer can still swing down to within 10mV of AGND and up to within 40mV of  $V_{CC}$  with a 100K load at  $V_{OUT}$  to AGND in the unipolar operation. In the bipolar operation, the output buffer swing is limited to about 100mV from either rails.

#### 1.5 VOLTAGE REFERENCE

A bandgap voltage reference is incorporated on the ML2341 and ML2351. Two reference voltages can be produced by each device. An internal comparator monitors the power supply voltage to determine the selection of the reference voltage. A reference voltage of 2.25 volts on the ML2341 and 2.50 volts on the ML2351 is selected when the supply voltage is less than approximately 7.50 volts. Otherwise, a reference voltage of 4.50 volts and 5.00 volts is selected. To prevent the comparator from oscillating between the two selections, avoid operation with a power supply between 7.0 and 8.0 volts.

The bandgap reference is trimmed for zero Temperature Coefficient (TC) at 35°C to minimize output voltage drift over the specified operating temperature range.

The internal reference is buffered for use by the DAC and external circuits. The reference buffer will source more than 5mA of current and sink more than 1mA of current. With  $V_{REF\ IN}$  connected to  $V_{REF\ OUT}$ , the following output voltage ranges of the DAC are obtained:

#### ML2341

| Gain    | $V_{REF} = 2.$ $V_{CC} \le$ | $V_{REF} = 4.5V$ with $V_{CC} \ge 8.0V$ |             |                       |  |  |
|---------|-----------------------------|-----------------------------------------|-------------|-----------------------|--|--|
| Setting |                             |                                         | Unipolar    | Bipolar               |  |  |
| 1/4     | 0 to 0.562V                 | -0.281V to<br>+0.281V                   | 0 to 1.125V | -0.562V to<br>+0.562V |  |  |
| 1/2     | 0 to 1.125V                 | -0.562V to<br>+0.562V                   | 0 to 2.250V | -1.125V to<br>+1.125V |  |  |
| 1       | 0 to 2.250V                 | -1.125V to<br>+1.125V                   | 0 to 4.500V | -2.250V to<br>+2.250V |  |  |
| 2       | 0 to 4.500V                 | -2.250V to<br>+2.250V                   | 0 to 9.000V | -4.500V to<br>+4.500V |  |  |

#### ML2351

| Gain    | V <sub>REF</sub> = 2.<br>V <sub>CC</sub> ≤ | 50V with<br>≤ 7.0V      | $V_{REF}$ = 5.00V with $V_{CC} \ge 8.0V$ |                       |  |  |
|---------|--------------------------------------------|-------------------------|------------------------------------------|-----------------------|--|--|
| Setting | Unipolar                                   | Bipolar                 | Unipolar                                 | Bipolar               |  |  |
| 1/4     | 0 to 0.625V                                | -0.3125V to<br>+0.3125V | 0 to 1.25V                               | -0.625V to<br>+0.625V |  |  |
| 1/2     | 0 to 1.250V                                | -0.6250V to<br>+0.6250V | 0 to 2.50V                               | -1.250V to<br>+1.250V |  |  |
| 1       | 0 to 2.500V                                | -1.2500V to<br>+1.2500V | 0 to 5.00V                               | -2.500V to<br>+2.500V |  |  |
| 2       | 0 to 5.000V                                | -2.5000V to<br>+2.5000V | 0 to 10.00V                              | -5.000V to<br>+5.000V |  |  |

An external reference can alternatively be used on  $V_{REF\ IN}$  to set the desired full scale voltage. The linearity of the D/A converter depends on the reference used, however. To insure integral linearity at an 8-bit level, a reference voltage of no less than 2V and no more than 7V (2.75V for operation with a low-voltage power supply) should be used.

#### 1.6 DIGITAL INTERFACE

The digital interface of the device consists of a chip select input,  $\overline{CS}$ , a write input,  $\overline{WR}$ , a transfer input, XFER and eight data inputs, DB0 through DB7. The digital interface operates in one of the two modes:

#### 1.6.1 Single-Buffered Mode

To use the ML2341 and ML2351 in the single-buffered mode, tie XFER to logic "1". This will put the D/A latch in the transparent mode and the rising edge of  $\overline{WR}$  at low level of  $\overline{CS}$  will latch the data on DB0-DB7 into the input latch as well as update the D/A output voltage.

#### 1.6.2 Double-Buffered Mode

To use the devices in the double-buffered mode, timing information is applied to WR as well as XFER inputs. The rising edge of WR at low level of CS will latch the data on DB0–DB7 into the input latch. The D/A output voltage will not be updated, however, until XFER is brought to a high level, which transfers the data from input latch to D/A latch. Note that the D/A latch is a transparent latch controlled by the level, not edge, of the XFER input, any write operation to the input latch while XFER is still at a high level results in the immediate update of the D/A output voltage.

#### 1.7 POWER-ON-RESET

The ML2341 and ML2351 have an internal power-on-reset circuit to initialize the device when power is first applied to the device. The power-on-reset interval of typically  $8\mu$ s begins when the supply voltage,  $V_{CC}$  reaches approximately 2.0V. During the power-on-reset interval, both the input and data latch are reset to all "0's".

# 2.0 TYPICAL APPLICATIONS



Figure 5. Using 4.50V Reference of D/A for Reference of A/D Using Single 5V  $V_{CC}\pm$  10%



Figure 6. TMS320 Interface with D/A Output



Figure 7. Single 5V Supply Unipolar VOUT

# 2.0 TYPICAL APPLICATIONS (Continued)



Figure 8. Single 12V Supply, Bipolar V<sub>OUT</sub> with 11-Bits Resolution Around Zero



Figure 9. Hard Disc Drive Servo Coil Driver Providing 13-Bit Effective Resolution

# ORDERING INFORMATION

| PART NUMBER                                | INTEGRAL & DIFFERENTIAL NON-LINEARITY | TEMPERATURE<br>RANGE | PACKAGE            |
|--------------------------------------------|---------------------------------------|----------------------|--------------------|
| $V_{REF OUT} = 2.25V$ with $V_{CC}$        | = 5V                                  |                      | ,                  |
| ML2341BMJ/5                                | ±1/4 LSB                              | -55°C to +125°C      | HERMETIC DIP (J20) |
| ML2341BIJ/5                                |                                       | −40°C to +85°C       | HERMETIC DIP (J20) |
| ML2341BCP/5                                | ·                                     | 0°C to +70°C         | MOLDED DIP (P20)   |
| ML2341BCQ/5                                |                                       | 0°C to +70°C         | MOLDED PCC (Q20)   |
| ML2341CMJ/5                                | ±½ LSB                                | −55°C to +125°C      | HERMETIC DIP (J20) |
| ML2341CIJ/5                                |                                       | -40°C to +85°C       | HERMETIC DIP (J20) |
| ML2341CCP/5                                |                                       | 0°C to +70°C         | MOLDED DIP (P20)   |
| ML2341CCQ/5                                |                                       | 0°C to +70°C         | MOLDED PCC (Q20)   |
| $V_{REF OUT} = 2.50V \text{ with } V_{CC}$ | = 5V                                  |                      |                    |
| ML2351BMJ/5                                | ±1/4 LSB                              | -55°C to +125°C      | HERMETIC DIP (J20) |
| ML2351BIJ/5                                |                                       | -40°C to +85°C       | HERMETIC DIP (J20) |
| ML2351BCP/5                                |                                       | 0°C to +70°C         | MOLDED DIP (P20)   |
| ML2351BCQ/5                                |                                       | 0°C to +70°C         | MOLDED PCC (Q20)   |
| ML2351CMJ/5                                | ±½ LSB                                | -55°C to +125°C      | HERMETIC DIP (J20) |
| ML2351CIJ/5                                |                                       | -40°C to +85°C       | HERMETIC DIP (J20) |
| ML2351CCP/5                                |                                       | 0°C to +70°C         | MOLDED DIP (P20)   |
| ML2351CCQ/5                                |                                       | 0°C to +70°C         | MOLDED PCC (Q20)   |
| $V_{REF OUT} = 4.50V \text{ with } V_{CC}$ | = 12V                                 |                      |                    |
| ML2341BMJ/12                               | ±1/4 LSB                              | -55°C to +125°C      | HERMETIC DIP (J20) |
| ML2341BIJ/12                               |                                       | -40°C to +85°C       | HERMETIC DIP (J20) |
| ML2341BCP/12                               |                                       | 0°C to +70°C         | MOLDED DIP (P20)   |
| ML2341BCQ/12                               | ·                                     | 0°C to +70°C         | MOLDED PCC (Q20)   |
| ML2341CMJ/12                               | ±½ LSB                                | −55°C to +125°C      | HERMETIC DIP (J20) |
| ML2341CIJ/12                               |                                       | -40°C to +85°C       | HERMETIC DIP (J20) |
| ML2341CCP/12                               |                                       | 0°C to +70°C         | MOLDED DIP (P20)   |
| ML2341CCQ/12                               |                                       | 0°C to +70°C         | MOLDED PCC (Q20)   |
| $V_{REF OUT} = 5.00V \text{ with } V_{CC}$ | = 12V                                 |                      | 1                  |
| ML2351BMJ/12                               | ±1/4 LSB                              | −55°C to +125°C      | HERMETIC DIP (J20) |
| ML2351BIJ/12                               |                                       | -40°C to +85°C       | HERMETIC DIP (J20) |
| ML2351BCP/12                               |                                       | 0°C to +70°C         | MOLDED DIP (P20)   |
| ML2351BCQ/12                               |                                       | 0°C to +70°C         | MOLDED PCC (Q20)   |
| ML2351CMJ/12                               | ±½ LSB                                | -55°C to +125°C      | HERMETIC DIP (J20) |
| ML2351CIJ/12                               |                                       | -40°C to +85°C       | HERMETIC DIP (J20) |
| ML2351CCP/12                               |                                       | 0°C to +70°C         | MOLDED DIP (P20)   |
| ML2351CCQ/12                               |                                       | 0°C to +70°C         | MOLDED PCC (Q20)   |



# ML2375, ML2377

# **DSP Analog I/O Peripheral**

#### **GENERAL DESCRIPTION**

The ML2377 is a complete analog I/O peripheral frontend for DSP based control system. It contains a high-speed 10-bit A/D converter, a two channel simultaneous sample/hold circuit, a 6 channel input multiplexer, a 10-bit D/A converter and a 8-bit D/A converter.

The two channel simultaneous sample/hold in conjunction with the multiple channel multiplexer provided on-chip is especially well suited for disk drive applications, where minimum skew positional channel conversion and flexible calibration sensing functions are desirable.

Both input and output channel voltages are referenced to floating common points provided by the device. An additional common point is also available in the A/D input for flexibility. Bipolar conversion of ±2 volts around the floating point is provided by the chip.

Channel multiplexing and common referencing control are provide on-chip via its easy to use microprocessing port. In addition, external control of the conversion start and MUX addressing is also available for the ML2377.

The ML2375 is a 4 channel version of the ML2377.

#### **FEATURES**

- 10-bit bipolar A/D resolution
- 10-bit bipolar and 8-bit bipolar D/A resolution
- 2µs A/D conversion time
- 2µs D/A settling time (ILSB, 4µs full scale)
- 2 channel simultaneous S/H
- 6 bipolar input channels
- A/D and D/A converters have no missing codes
- Inputs and outputs have floating commons
- ±2 volt input/output range with 2.5V reference
- Extra floating common input for A/D
- Programmable input MUX and common
- TMS320C14 compatible microprocessor interface
- Single 5 volt power supply
- External conversion start and MUX control (ML2377)
- Additional package and bond-out options available

#### **BLOCK DIAGRAM ML2375**



#### **BLOCK DIAGRAM ML2377**



## PIN CONNECTION



# PIN DESCRIPTION

| NAME                | FUNCTION                                                                                 | NAME                | FUNCT                              |
|---------------------|------------------------------------------------------------------------------------------|---------------------|------------------------------------|
| VZ <sub>AD2</sub>   | Programmable input common                                                                | V <sub>OUT</sub> 8  | Voltage                            |
| VZ <sub>AD1</sub>   | Default A/D input common.                                                                | V <sub>OUT</sub> 10 | Voltage                            |
| VZ <sub>DA10</sub>  | 10-bit D/A common.                                                                       |                     | conver                             |
| $VZ_{DA8}$          | 8-bit D/A common.                                                                        | D9-D0               | Data I/                            |
| START               | Active low input starts A/D converter.                                                   | DVCC                | Digital                            |
| RESET               | Active low resets the IC.                                                                | AVCC                | Analog                             |
| MUX0                | Multiplexer address bit 0.                                                               | DGND                | Digital                            |
| MUX1                | Multiplexer address bit 1.                                                               | A1                  | Registe                            |
| MUX2                | Multiplexer address bit 2.                                                               | A0                  | Registe                            |
| V <sub>IN</sub> 5-0 | Analog input channels 5 through 0.                                                       | BUSY                | Active conver                      |
| AGND                | Analog ground.                                                                           | INT                 | Active                             |
| $VR_{AD}$           | Voltage reference input for establishing                                                 |                     | conver                             |
|                     | ± full scale for the A/D converter.<br>± full scale value is 0.8 of the voltage          | CS                  | Active                             |
|                     | on VR <sub>AD</sub> , referenced to AGND.                                                | $\overline{WR}$     | Write i                            |
| VR <sub>8</sub>     | ± full scale value for the 8-bit D/A                                                     | RD                  | Read in                            |
|                     | converter is 0.8 of the voltage reference input on VR <sub>8</sub> , referenced to AGND. | CLK                 | Clock i                            |
| VR <sub>10</sub>    | ± full scale value for the 10-bit D/A                                                    |                     | tying a<br>applyir                 |
|                     | converter is 0.8 of the voltage reference input on $VR_{10}$ , referenced to AGND.       | informat            | dress Latch Enal<br>ion can be mad |

| NAME                | FUNCTION                                                                                                          |
|---------------------|-------------------------------------------------------------------------------------------------------------------|
| V <sub>OUT</sub> 8  | Voltage output of the 8-bit D/A converter.                                                                        |
| V <sub>OUT</sub> 10 | Voltage output of the 10-bit D/A converter.                                                                       |
| D9-D0               | Data I/O bit 9 through 0.                                                                                         |
| DVCC                | Digital power supply. +5 volts ±5%.                                                                               |
| AVCC                | Analog power supply. +5 volts ±5%.                                                                                |
| DGND                | Digital ground.                                                                                                   |
| A1                  | Register address 1.                                                                                               |
| A0                  | Register address 0.                                                                                               |
| BUSY                | Active high output indicates that an A/D conversion is in progress.                                               |
| INT                 | Active high output indicating A/D conversion complete.                                                            |
| CS                  | Active low chip select input.                                                                                     |
| $\overline{WR}$     | Write input, active low.                                                                                          |
| RD                  | Read input, active low                                                                                            |
| CLK                 | Clock input. Clock can be generated by tying a crystal from this pin to DGND or applying a clock directly to pin. |
|                     | ss Latch Enable) for demultiplexing address and data                                                              |

Other pin-out options of the ML2377 are available on request.

#### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltages (AV <sub>CC</sub> and DV <sub>CC</sub> ) | 6.0V   |
|----------------------------------------------------------|--------|
| Maximum Voltage Between AGND and DGND                    | 1V     |
| Maximum Voltage Between AV $_{ m CC}$ and DV $_{ m CC}$  | 0.3V   |
| Input Current per Pin                                    | .±25mA |
| Package Dissipation @ 25°C                               | 1W     |
| Lead Temperature (Soldering, 10 sec)                     | 300°C  |

#### **OPERATING CONDITIONS**

| Temperature Range                                                                                        |
|----------------------------------------------------------------------------------------------------------|
| Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute |

maximum ratings are stress ratings only and functional device operation in not implied.

#### **ELECTRICAL CHARACTERISTICS**

The following specifications apply for  $AV_{CC} = DV_{CC} = +5V \pm 5\%$ , AGND = DGND = 0V,  $T_A = Operating Temperature Range <math>VZ_{AD1} = VZ_{AD2} = VZ_{DA10} = VZ_{DA8} = VR_{AD} = VR_{B} = VR_{10} = 2.5V$ ,  $T_A = T_{MIN}$  to  $T_{MAX}$  unless otherwise specified,  $C_L = 50pF$  for all digital outputs,  $V_{OUT}8$  and  $V_{OUT}10$  load is  $R_L = 1K$  and  $C_L = 100pF$ , and input control signals with  $t_R = t_F 20 \text{ns}, f_{CLK} = 11 \text{MHz}.$ 

| SYMBOL           | PARAMETER                                 | CONDITIONS                                              | MIN | TYP | MAX             | UNITS              |
|------------------|-------------------------------------------|---------------------------------------------------------|-----|-----|-----------------|--------------------|
| \/D Conve        | rter, S/H and Multiplexer Perfor          | mance                                                   |     |     |                 |                    |
|                  | Integral Linearity Error                  |                                                         |     |     | ±3              | LSB                |
|                  | Differential Linearity Error              |                                                         |     |     | ±1              | LSB                |
|                  | Converter Resolution                      | V <sub>REF</sub> = 2.5V                                 | 10  |     |                 | Bits               |
|                  | Zero Error                                | VZ = 2.5V                                               |     |     | ±3              | LSB                |
|                  | Positive and<br>Negative Full Scale Error | V <sub>REF</sub> = 2.5V                                 |     |     | ±3              | LSB                |
|                  | Input Voltage Range                       |                                                         | 0   |     | V <sub>CC</sub> | V                  |
|                  | DC Common Mode Error                      | $VZ = 2V$ , $V_{CC} - 2V$                               |     |     | ±1/4            | LSB                |
|                  | AC Common Mode Error                      | 0 to 250kHz                                             | ,   | TBD |                 | LSB                |
|                  | AC Power Supply Sensitivity               | 100mV <sub>P-P</sub> 100kHz Sinewave on V <sub>CC</sub> |     | TBD |                 | LSB                |
|                  | V <sub>REF</sub> Input Resistance         |                                                         | 2   |     | 4               | kΩ                 |
|                  | Maximum V <sub>REF</sub> Input Voltage    | Referred to AGND                                        |     |     | 2.6             | V                  |
| I <sub>ON</sub>  | On Channel Leakage Current                | 0V < V <sub>IN</sub> < V <sub>CC</sub>                  | -1  |     | 1               | μА                 |
| I <sub>OFF</sub> | Off Channel Leakage Current               | 0V < V <sub>IN</sub> < V <sub>CC</sub>                  | -1  |     | 1               | μА                 |
| C <sub>ON</sub>  | On Channel<br>Input Capacitance           | 0V < V <sub>IN</sub> < V <sub>CC</sub>                  |     | 20  |                 | pF                 |
| C <sub>OFF</sub> | Off Channel<br>Input Capacitance          | 0V < V <sub>IN</sub> < V <sub>CC</sub>                  |     | 10  |                 | pF                 |
|                  | Clock Duty Cycle                          |                                                         | 30  |     | 70              | %                  |
| $f_{CLK}$        | Input Clock Frequency                     |                                                         | 1   |     | 11              | MHz                |
| t <sub>C</sub>   | Conversion Time                           | Including S/H Acquisition Time                          |     | 22  |                 | 1/f <sub>CLK</sub> |
| t <sub>ACQ</sub> | Acquisition Time                          | Included in Conversion Time                             |     | 2   |                 | 1/f <sub>CLK</sub> |
| SNR              | Signal to Noise Ratio                     |                                                         |     | TBD |                 | dB                 |
| THD              | Total Harmonic Distortion                 |                                                         |     | TBD |                 | dB                 |
| IMD              | Intermodulation Distortion                |                                                         |     | TBD |                 | dB                 |

# **ELECTRICAL CHARACTERISTICS** (continued)

| SYMBOL                                               | PARAMETER                         | CONDITIONS                                                                 | MIN  | TYP | MAX                    | UNITS    |
|------------------------------------------------------|-----------------------------------|----------------------------------------------------------------------------|------|-----|------------------------|----------|
| 10-Bit D/A                                           | Converter Performance             |                                                                            |      |     |                        |          |
| <del></del>                                          | Integral Linearity Error          | $V_{REF} = 2.5V$                                                           |      |     | ±3                     | LSB      |
|                                                      | Differential Linearity Error      | $V_{REF} = 2.5V$                                                           |      | -   | ±1                     | LSB      |
|                                                      | Settling Time                     | $V_{REF} = 2V$ , Settling to $\pm 1/2$ LSB, $\pm 1$ LSB Step 4V Step       |      |     | 2 4                    | μs<br>μs |
|                                                      | Resolution                        | $V_{REF} = 2.5V$                                                           | 10   |     |                        | Bits     |
|                                                      | Zero Error                        |                                                                            |      |     | ±5                     | LSB      |
|                                                      | + and - Full Scale Error          |                                                                            |      |     | ±1%                    | FS       |
|                                                      | Output Voltage Swing              | V <sub>REF</sub> = 2.5V                                                    | 0.25 |     | V <sub>CC</sub> – 0.25 | V        |
|                                                      | Power Supply Sensitivity          | 100mV <sub>P-P</sub> , 1kHz Sinewave on V <sub>CC</sub>                    |      | TBD |                        | dB       |
|                                                      | V <sub>REF</sub> Input Resistance |                                                                            |      | 1   |                        | ΜΩ       |
| 8-Bit D/A C                                          | onverter Performance              |                                                                            |      |     |                        |          |
|                                                      | Integral Linearity Error          | V <sub>REF</sub> = 2.5V                                                    |      |     | ±1                     | LSB      |
| gent half Principle Additionary and all the Managers | Differential Linearity Error      | $V_{REF} = 2.5V$                                                           |      |     | ±1                     | LSB      |
|                                                      | Settling Time                     | $V_{REF} = 2V$ , Settling to<br>$\pm 1/2$ LSB, $\pm 1$ LSB Step<br>4V Step |      |     | 2<br>4                 | μs<br>μs |
|                                                      | Resolution                        | $V_{REF} = 2.5V$                                                           | 8    |     |                        | Bits     |
|                                                      | Zero Error                        |                                                                            |      |     | ±3                     | LSB      |
|                                                      | + and – Full Scále Error          |                                                                            |      |     | ±3                     | LSB      |
|                                                      | Output Voltage Range              | V <sub>REF</sub> = 2.5V                                                    | 0.25 |     | V <sub>CC</sub> - 0.25 | V        |
|                                                      | Power Supply Sensitivity          | 100mV <sub>P-P</sub> , 1kHz Sinewave on V <sub>CC</sub>                    |      | TBD | ·                      | dB       |
|                                                      | V <sub>REF</sub> Input Resistance | 100                                                                        |      | 1   |                        | МΩ       |
| DC Charact                                           | eristics                          |                                                                            | 1.   |     |                        |          |
| I <sub>IL</sub>                                      | Logic Input Current               | $0 < V_{IN} < V_{CC}$ , MUX0-2, $\overline{START}$ , RESET, ALE            |      |     | ±100                   | μА       |
| I <sub>IN</sub>                                      | Logic Input Current               | 0 < V <sub>IN</sub> < V <sub>CC</sub>                                      |      |     | ±1                     | μА       |
| I <sub>INC</sub>                                     | Clock Input Current               | 0 < V <sub>IN</sub> < V <sub>CC</sub>                                      |      |     | ±200                   | μΑ       |
| V <sub>IH</sub>                                      | Logic High                        |                                                                            | 2    |     |                        | V        |
| V <sub>IL</sub>                                      | Logic Low                         |                                                                            |      |     | 0.8                    | V · :    |
| V <sub>(CLK)H</sub>                                  | Clock High                        | (CLK Pin)                                                                  | 3.7  |     |                        | V        |
| V <sub>(CLK)L</sub>                                  | Clock LOW                         | (CLK Pin)                                                                  |      |     | 1.8                    | V        |
| l <sub>OFF</sub>                                     | Output Leakage Current            | $\overline{CS} = V_{IH}, 0 < V_{OUT} < V_{CC}$                             |      |     | ±1                     | μA       |
| V <sub>ÓL</sub>                                      | Output Low                        | I <sub>OL</sub> = 2mA                                                      |      |     | 0.4                    | V        |
| V <sub>OH</sub>                                      | Output High                       | $I_{OH} = -1 \text{mA}$                                                    | 2.4  |     |                        | V        |

# AC ELECTRICAL CHARACTERISTICS

| SYMBOL          | PARAMETER                                   | CONDITIONS              | MIN | TYP | MAX | UNITS |
|-----------------|---------------------------------------------|-------------------------|-----|-----|-----|-------|
| Supply Curr     | rent (V <sub>REF</sub> = 2.5V, No Output Lo | ad)                     |     |     |     |       |
|                 | No Input Switching                          |                         |     | 10  | 20  | mA    |
|                 | Analog Ground Current                       | V <sub>REF</sub> = 2.5V |     |     | 10  | mA    |
| Microproce      | ssor Interface Read Cycle Timin             | g                       |     |     |     |       |
| t <sub>ST</sub> | START Pulse Width                           |                         | 100 |     |     | ns    |
| t <sub>AD</sub> | Address Stable to Data Valid                |                         |     |     | 55  | ns    |
| t <sub>AR</sub> | Address Stable Before Read                  |                         | 5   |     |     | ns    |
| t <sub>RA</sub> | Address Hold After Read                     |                         | 5   |     |     | ns    |
| t <sub>RR</sub> | Read Pulse Width                            |                         | 50  |     |     | ns    |
| t <sub>RD</sub> | Data Valid from Read                        |                         |     |     | 50  | ns    |
| t <sub>DF</sub> | Read to Data Float                          |                         |     |     | 20  | ns    |
| t <sub>RV</sub> | Recovery Time<br>Between Reads              |                         | 25  | -   |     | ns    |
| Microproce      | ssor Interface Write Cycle Timir            | ng                      |     |     |     |       |
| t <sub>AW</sub> | Address Stable Before Write                 |                         | .5  |     |     | ns    |
| t <sub>WA</sub> | Address Hold After Write                    |                         | 5   |     |     | ns    |
| t <sub>WW</sub> | Write Pulse Width                           |                         | 50  |     |     | ns    |
| t <sub>DS</sub> | Data Valid Before Write                     |                         | 30  |     |     | ns    |
| t <sub>DH</sub> | Data Hold After Write                       |                         | 15  |     |     | ns    |
| t <sub>RV</sub> | Recovery Time<br>Between Writes             |                         | 25  |     |     | ns    |
| Microproce      | ssor Interface Interrupt and Bus            | y Timing                |     |     |     |       |
| t <sub>Cl</sub> | Clock to Interrupt Active                   |                         |     |     | 50  | ns    |
| t <sub>RI</sub> | Read to Interrupt Inactive                  |                         |     |     | 100 | ns    |
| t <sub>CB</sub> | Clock to Busy Active                        | (ML2377 Only)           |     |     | 50  | ns    |
| t <sub>CB</sub> | Clock to Busy Inactive                      | (ML2377 Only)           |     |     | 50  | ns    |





Figure 1. Transfer Characteristics

Figure 2. Gain and Offset Error



Figure 3. Settling Time



Figure 4. Read Cycle Timing



Figure 5. Write Cycle Timing

#### **FUNCTIONAL DESCRIPTION**

#### **DEVICE TYPES**

The family consists of two different devices:

- The ML2375
   It is a 28 pin device that contains the basic 10-bit A/D converter, 10-bit D/A converter, 8-bit D/A converter and a 4 channel multiplexer.
- 2) The ML2377
  It is a 6 channel version of ML2375. In addition, the BUSY, INT and multiplexer control pins are also available to the user.

  2) The ML2377

  It is a 6 channel version of ML2375. In addition, the BUSY, INT and multiplexer control pins are also available to the user.

#### ANALOG INPUT AND OUTPUT VOLTAGES

The ML2375 and ML2377 allow the analog input and output voltages to be referenced to a common point. Thus, the input voltage swing and the offset of the ADC and the output voltage swing and the offset of the DAC can be defined by the voltage applied at the commons,  $VZ_{AD1}$ ,  $VZ_{AD2}$ ,  $VZ_{DA10}$  and  $VZ_{DA8}$ .

The voltage at the common for the 10-bit D/A converter and the 8-bit D/A converter are defined by  $VZ_{DA10}$  and  $VZ_{DA8}$  respectively. For the A/D inputs, channel 0 and 1 common are defined by  $VZ_{AD1}$ . The common of the other channels (2 to 5) may be programmed to  $VZ_{AD2}$  by setting the on-chip control register (see Table 3).

The peak full scale voltage is defined by the reference voltages.

$$V_{ES} = 0.8 \times V_{REE}$$

Figure 1 shows the transfer function of the ML2375 and ML2377 and the relationship between VZ and  $V_{\rm FS}$ .

#### A/D CONVERTER OPERATION

#### **Input Multiplexer Addressing**

The input multiplexer is addressed with either the MUX0 to MUX2 pins or the internal multiplexer address register. The MUX0 to MUX2 pins are not latched, and control the addressing of the multiplexer directly. If control of the multiplexer is to be done from the microprocessor addressable mux control register, then all MUX pins should be tied to a logic high. This condition, which is an illegal mux address, will then route control of the multiplexer addressing to the internal register, which is under microprocessor control.

ML2375 multiplexer can only be addressed via its on-chip multiplexer register.

#### Simultaneous Sample/Hold Function

The simultaneous sample/hold function is only available on channels 0 and 1. When addressing channel 0 or 1 with the external MUX pins or the internal register bits and starting a conversion, both channels will be sampled and held simultaneously. Two conversions will then proceed back to back, with the BUSY pin and status bit going active for two conversion times. The INT pin and status bit will go active after the completion of the first

conversion. A read of the data register will then clear the INT pin and status bit. After the second conversion is completed, the INT pin and status bit will go active again, indicating the need for a read of the second result from the data register. If, however, the results of the first register are not read after the first conversion and before the second conversion, the INT pin and status bit remain active until the completion of the second conversion. The results of the first conversion remain in the data register, with the results of the second conversion stored in a holding register. After completion of the second conversion, which is indicated by the BUSY status bit or pin going inactive, both results can be obtained by successive reads of the data register. The INT pin and status bit are then cleared by the act of the second data register read.

#### D/A CONVERTER OPERATION

The D/A converters are updated beginning on the rising edge of the WR pin. Settling time is measured from this point.

#### Microprocessor Interface

The ML2375 is presented as four 10-bit registers to the microprocessor. These registers are addressed via the address pins A0 and A1. The register map below describes the four registers.

#### **Converter Registers**

Table 1. A/D Converter Register

| ADDRES   | S 00 |     |    |    |    |    |    |    |    |     |
|----------|------|-----|----|----|----|----|----|----|----|-----|
|          | D9   | D8  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
| Data Bit | 9    | 8   | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0   |
|          | Sign | MSB |    |    |    |    |    |    |    | LSB |

Table 2. D/A Converter Register

#### ADDRESS 01

|        | D9   | D8  | D7 | D6 | D5 | D4 | D3 | D2 | D1 | D0  |
|--------|------|-----|----|----|----|----|----|----|----|-----|
| D/A 10 | 9    | 8   | 7  | 6  | 5  | 4  | 3  | 2  | 1  | 0   |
|        | Sign | MSB |    |    |    |    |    |    |    | LSB |

#### **ADDRESS 10**

|       | D9   | D8  | D7 | D6 | D5 | D4 | D3 | D2  | D1 | D0 |
|-------|------|-----|----|----|----|----|----|-----|----|----|
| D/A 8 | 7    | 6   | 5  | 4  | 3  | 2  | 1  | 0   |    |    |
|       | Sign | MSB |    |    |    |    |    | LSB | 0  | 0  |

# ML2375, ML2377

#### **REGISTER DESCRIPTIONS**

#### **Register Address 00**

This register holds the results of the 10-bit A/D conversion results when read. The converted results are in 2's complement form, where 0 is the potential at the common pin. Reading of this register also clears the INT status bit and the deasserts the INT pin on the falling edge of the RD pin.

#### **Register Address 01**

When written, it receives the 10-bit digital value for the 10-bit D/A converter. All codes are in 2's complement form, where the 0 code indicates the potential at the  $VZ_{DA10}$  or  $VZ/V_{REF}$  pin. This register can also be read, which returns the previously written value.

#### **Register Address 10**

This register receives the 8-bit digital value for the 8-bit D/A converter. This value is also in 2's complement format. When read, it returns the previously written value. 8-bit data in this 10-bit register is left justified.

#### **Control Register**

This is the control register. Functions such as A/D conversion start, multiplexer control, and A/D converter status are included.

- D9 When  $VZ_5 = 1$ , Channel 5 common =  $VZ_{AD2}$
- D8 When  $VZ_4 = 1$ , Channel 4 common =  $VZ_{AD2}$
- D7 When  $VZ_3 = 1$ , Channel 3 common =  $VZ_{AD2}$
- D6 When  $VZ_2 = 1$ , Channel 2 common =  $VZ_{AD2}$
- D5 INT. It is equivalent to the INT pin. It provides indication that a conversion is completed.
- D4 BUSY. This bit is A/D converter status bit which provides indication that a conversion is in progress. It is equivalent to the BUSY pin of the ML2377.
- D3 START. This bit has the same function as the START pin. When this bit receives a 1, it will start a conversion. After the conversion has started, this bit is cleared after 4 clock cycles.
- D2 MUX2. MUX address bit 2.
- D1 MUX1. MUX address bit 1.
- D0 MUX0. MUX address bit 0.

#### **CHIP RESET**

The chip is reset when a 0 is presented to the  $\overline{\text{RESET}}$  pin. All registers are reset to 0. Therefore, the D/A and the A/D converters are all at zero scale and the multiplexer select is addressed to channel 0. Additionally,  $VZ_2-VZ_5$  are cleared in the control register.

Table 3. Control Register

| ADDRESS 11 |                 |                 |                 |                 |     |      |       |      |      |      |
|------------|-----------------|-----------------|-----------------|-----------------|-----|------|-------|------|------|------|
|            | D9              | D8              | D7              | D6              | D5  | D4   | D3    | D2   | D1   | D0   |
| ML2375     | 0               | 0               | 0               | 0               | INT | BUSY | START | 0    | MUX1 | MUX0 |
| ML2377     | VZ <sub>5</sub> | VZ <sub>4</sub> | VZ <sub>3</sub> | VZ <sub>2</sub> | INT | BUSY | START | MUX2 | MUX1 | MUX0 |



Figure 6. Interrupt Timing, ML2375, and ML2377



Figure 7. BUSY Timing, ML2377

# **ORDERING INFORMATION**

| PART NUMBER                         | PACKAGE                                                   | COMMENTS                                                                     |
|-------------------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------|
| ML2375CCP<br>ML2375CCQ<br>ML2375CCR | 28-Pin DIP (P28)<br>28-Pin PCC (Q28)<br>28-Pin SSOP (R28) | Multiplex Address and<br>Data Bus                                            |
| ML2377CCH                           | 44-Pin QFP (H44)                                          | Additional Analog Inputs,<br>Individual V <sub>REF</sub> and V <sub>ZS</sub> |

# 3

# **Telecom Communications**

# Section 3

| Selection Guide |                                           | 3-1  |
|-----------------|-------------------------------------------|------|
| ML2003          | Logarithmic Gain/Attenuator               | 3-2  |
| ML2004          | Logarithmic Gain/Attenuator               | 3-2  |
| ML2008          | μP Compatible Logarithmic Gain/Attenuator | 3-13 |
| ML2009          | μP Compatible Logarithmic Gain/Attenuator | 3-13 |
| ML2020          | Telephone Line Equalizer                  | 3-22 |
| ML2021          | Telephone Line Equalizer                  | 3-33 |
| ML2031          | Tone Detector                             | 3-44 |
| ML2032          | Tone Detector                             | 3-44 |
| ML2035          | Programmable Sinewave Generator           | 3-52 |
| ML2036          | Programmable Sinewave Generator           | 3-52 |
| ML2110          | Universal Dual Filter                     | 3-64 |
| ML2111          | Universal Hi-Frequency Dual Filter        | 3-83 |



# **Telecom**

# **Selection Guide**

### **Gain/Attenuators**

| Part   | Gain<br>Range | Resolution | Noise<br>(dBrnc | Harmonic<br>Distortion | Digital              | Power<br>Supplies |   | rature<br>1ge | nl                       |
|--------|---------------|------------|-----------------|------------------------|----------------------|-------------------|---|---------------|--------------------------|
| Number | (dB)          | (dB Steps) | @ Max Gain)     | ( <b>dB</b> )          | Interface            | (V)               | C | <u> </u>      | Package                  |
| ML2003 | -24 to +24    | 0.1        | 0               | -60                    | Serial,<br>Hard Wire | ±5                | Х | Х             | 18-pin DIP<br>20-pin PCC |
| ML2004 | -24 to +24    | 0.1        | 0               | -60                    | Serial               | ±5                | Х | Х             | 14-pin DIP               |
| ML2008 | -24 to +24    | 0.1        | 0               | -60                    | 8-Bit µP             | ±5                | Х | X             | 18-pin DIP<br>20-pin PCC |
| ML2009 | -24 to +24    | 0.1        | 0               | -60                    | 16-Bit μP            | ±5                | Х | Х             | 18-pin DIP<br>20-pin PCC |

**Equalizers** 

| Part<br>Number | Frequency<br>Response<br>Adjustable | Idle<br>Channel<br>Noise<br>(dBrnc) | Harmonic<br>Distortion<br>(dB) | Comment                     | Interface<br>Interface | Power<br>Supplies<br>(V) |   | erature<br>nge<br>I | Package                   |
|----------------|-------------------------------------|-------------------------------------|--------------------------------|-----------------------------|------------------------|--------------------------|---|---------------------|---------------------------|
| ML2020         | Slope,<br>Height<br>Bandwidth       | 8                                   | -48                            | 60 Hz<br>Rejection          | Serial                 | ±5                       | X | Х                   | 16-pin DIP<br>18-pin SOIC |
| ML2021         | Slope<br>Height<br>Bandwidth        | 8                                   | -48                            | Group<br>Delay<br>Optimized | Serial                 | ±5                       | Х | Х                   | 16-pin DIP<br>18-pin SOIC |

### **Tone Detectors**

| Part<br>Number | Detect<br>Frequency<br>(Hz) | Dynamic<br>Range<br>Detect<br>(dBm) | Frequency<br>Template<br>(Hz) | Comment                                                                | Power<br>Supplies<br>(V) |   | erature<br>nge<br>I | Package   |
|----------------|-----------------------------|-------------------------------------|-------------------------------|------------------------------------------------------------------------|--------------------------|---|---------------------|-----------|
| ML2031         | 1K to 4K                    | -34 to +6                           | Detect ±10<br>No Detect ±36   | Exceed Bell Pub 43004,<br>Clock Outputs of<br>CLK <sub>IN</sub> ÷2, ÷8 | ±5                       | X | X                   | 8-pin DIP |
| ML2032         | 1K to 4K                    | -34 to +6                           | Detect ±10<br>No Detect ±36   | Exceed Bell Pub 43004,<br>Uncommitted Op Amp                           | ±5                       | Х | Х                   | 8-pin DIP |

**Programmable Sinewave Generators** 

| Part<br>Number | Frequency<br>Range<br>(Hz) | Min<br>Resolution<br>(Hz) | Gain<br>Error<br>(dB) | Harmonic<br>Distortion<br>(dB) | Comment                                                                       | Digital<br>Interface | Power<br>Supplies<br>(V) | Tempe<br>Rai<br>C | rature<br>nge<br>I | Package                   |
|----------------|----------------------------|---------------------------|-----------------------|--------------------------------|-------------------------------------------------------------------------------|----------------------|--------------------------|-------------------|--------------------|---------------------------|
| ML2035         | DC to 25K                  | ±.75                      | ±.1                   | -45                            | Voltage<br>Amplitude<br>V <sub>CC</sub> /2                                    | Serial               | ±5                       | X                 | Х                  | 8-pin DIP                 |
| ML2036         | DC to 50K                  | ±.75                      | .±1                   | -45                            | Adj. Voltage<br>Amplitude,<br>Clock<br>Outputs of<br>CLK <sub>IN</sub> ÷2, ÷8 | Serial               | ±5                       | X                 | X                  | 14-pin DIP<br>16-pin SOIC |



# **Logarithmic Gain/Attenuator**

### **GENERAL DESCRIPTION**

The ML2003 and ML2004 are digitally controlled logarithmic gain/attenuators with a range of -24 to +24dB in 0.1dB steps.

The gain settings are selected by a 9-bit digital word. The ML2003 digital interface is either parallel or serial. The ML2004 is packaged in a 14-pin DIP with a serial interface only.

Absolute gain accuracy is 0.05dB max over supply tolerance of  $\pm 10\%$  and temperature range.

These CMOS logarithmic gain/attenuators are designed for a wide variety of applications in telecom, audio, sonar, or general purpose function generation. One specific intended application is analog telephone lines.

### **FEATURES**

- Low noise 0 dBrnc max with +24dB gain
- Low harmonic distortion —60dB max
- Gain range –24 to +24dB
- Resolution
   Flat frequency response
   ±.05dB from .3-4kHz
- ±.10dB from .1-20kHz

  Low supply current 4mA max from ±5V supplies
- TTL/CMOS compatible digital interface
- ML2003 has pin selectable serial or parallel interface; ML2004 serial interface only
- Standard 14-pin or 18-pin 0.3" center DIP or 20pin molded chip carrier package

### **BLOCK DIAGRAM**

### PIN CONNECTIONS



NOTE: SERIAL MODE FUNCTIONS INDICATED BY PARENTHESES.



# PIN DESCRIPTION

| NAME            | <b>FUNCTION</b>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | NAME                                | <b>FUNCTION</b>                                                                                                                                                                                                             |
|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| C3              | In serial mode, pin is unused. In parallel mode, coarse gain select bit. Pin has internal pulldown resistor to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | F1                                  | In serial mode, pin is unused. In parallel mode, fine gain select bit. Pin has internal pulldown resistor to GND.                                                                                                           |
| (LATI) C2       | In serial mode, input latch clock which loads the data from the shift register into the latch. In parallel mode, coarse gain select bit. In he Shiper and the series of th | GND<br>SER/PAR                      | Digital ground. 0 volts. All digital inputs and output are referenced to this ground.  Serial or parallel select input. When                                                                                                |
| (SID) C1        | pulldown resistor to GND.  In serial mode, serial data input that contains serial 9 bit data word which controls the gain setting. In parallel mode, coarse gain select bit. Pin has internal pulldown resistor to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | (SOD) F0                            | SER/PAR = 1, device is in serial mode. When SER/PAR = 0, device is in parallel mode. Pin has internal pullup resistor to V <sub>CC</sub> . In serial mode, serial output data which is the output of the shift register. In |
| (LATO) C0       | In serial mode, output latch clock which loads the 9 bit data word back into the shift register from the latch. In parallel mode, coarse gain select bit. Pin has internal pulldown resistor to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | V <sub>IN</sub><br>AGND             | parallel mode, fine gain select bit. Pin has internal pulldown resistor to GND. Analog input.  Analog ground. 0 volts. Analog input                                                                                         |
| P <sub>DN</sub> | Powerdown input. When $P_{DN} = 1$ , device is in powerdown mode. When $P_{DN} = 0$ , device is in normal operation. Pin has internal pulldown resistor to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>SS</sub><br>V <sub>OUT</sub> | and output are referenced to this ground. Negative supply. –5 volts $\pm 10\%$ . Analog output.                                                                                                                             |
| F3              | In serial mode, pin is unused. In parallel<br>mode, fine gain select bit. Pin has<br>internal pulldown resistor to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | V <sub>CC</sub><br>ATTEN/GAIN       | Positive supply. +5 volts ±10%.  In serial mode, pin is unused. In parallel mode, attenuation/gain select                                                                                                                   |
| (SCK) F2        | In serial mode, shift register clock which shifts the serial data on SID into the shift register on rising edges and out on SOD on falling edges. In parallel mode, fine gain select bit. Pin has internal pulldown resistor to GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                     | bit. Pin has internal pulldown resistor to GND.                                                                                                                                                                             |

# ABSOLUTE MAXIMUM RATINGS (Note 1)

| Supply Voltage                                             |
|------------------------------------------------------------|
| V <sub>CC</sub> +6.5V                                      |
| V <sub>SS</sub>                                            |
| AGND with respect to GND ±.5V                              |
| Analog Input and Output $V_{SS}$ – 0.3V to $V_{CC}$ + 0.3V |
| Digital Inputs and Outputs GND – 0.3V to $V_{CC}$ + 0.3V   |
| Input Current Per Pin ±25mA                                |
| Power Dissipation                                          |
| Storage Temperature Range65°C to +150°C                    |
| Lead Temperature (soldering, 10 sec) 300°C                 |

# **OPERATING CONDITIONS**

| Temperature Range (Note 2)   |                |
|------------------------------|----------------|
| ML2003CP, ML2004CP, ML2004CQ | 0°C to +70°C   |
| ML2003IJ, ML2004IJ           | -40°C to +85°C |
| Supply Voltage               |                |
| V <sub>CC</sub>              | 4V to 6V       |
| V                            | 4\/ +a - 6\/   |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC}$  = 5V  $\pm 10\%$ ,  $V_{SS}$  = -5V  $\pm 10\%$ , Data Word: ATTEN/ $\overline{GAIN}$  = 1, Other Bits = 0 (0dB Ideal Gain),  $C_L$  = 100pF,  $R_L$  = 600 $\Omega$ , SCK = LATI = LATO = 0, dBm measurements use 600 $\Omega$  as reference load, digital timing measured at 1.4V.

| SYMBOL           | PARAMETER                                                | NOTES  | CONDITIONS                                                                                                                                                                      | MIN                    | TYP<br>NOTE 3 | MAX                          | UNITS                |
|------------------|----------------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|---------------|------------------------------|----------------------|
| Analog           |                                                          |        |                                                                                                                                                                                 |                        |               |                              |                      |
| AG               | Absolute gain accuracy                                   | 4      | V <sub>IN</sub> = 8dBm, 1kHz                                                                                                                                                    | -0.05                  |               | +0.05                        | dB                   |
| RG               | Relative gain accuracy                                   | 4      | 100000001<br>00000000<br>000000001<br>All other gain settings<br>All values referenced to 100000000 gain<br>when ATTEN/GAIN = 1, V <sub>IN</sub> = 8dBm<br>when ATTEN/GAIN = 0. | 05<br>05<br>05<br>-0.1 |               | +.05<br>+.05<br>+.05<br>+0.1 | dB<br>dB<br>dB<br>dB |
|                  | ·                                                        |        | $V_{IN} = (8dBm - Ideal Gain)$ in dB                                                                                                                                            |                        |               |                              |                      |
| FR               | Frequency response                                       | 4      | 300–4000Hz<br>100–20,000 Hz<br>Relative to 1kHz                                                                                                                                 | -0.05<br>-0.1          |               | +0.05<br>+0.1                | dB<br>dB             |
| VOS              | Output Offset Voltage                                    | 4      | V <sub>IN</sub> = 0, +24dB gain                                                                                                                                                 |                        |               | ±100                         | mV                   |
| ICN              | Idle Channel Noise                                       | 4<br>5 | V <sub>IN</sub> = 0, +24dB gain, C msg. Weighted<br>V <sub>IN</sub> = 0, +24dB gain, 1kHz                                                                                       |                        | -6<br>450     | 0<br>900                     | dBrnc<br>nv/√H       |
| HD               | Harmonic Distortion                                      | 4      | V <sub>IN</sub> = 8dBm, 1kHz<br>Measure 2nd, 3rd harmonic relative<br>to fundamental                                                                                            |                        |               | -60                          | dB                   |
| SD               | Signal to Distortion                                     | 4      | V <sub>IN</sub> = 8dBm, 1kHz.<br>C msg. weighted                                                                                                                                | +60                    |               |                              | dB                   |
| PSRR             | Power Supply Rejection                                   | 4      | 200mV <sub>p-p</sub> , 1kHz sine, $V_{IN} = 0$<br>on $V_{CC}$<br>on $V_{SS}$                                                                                                    |                        | -60<br>-60    | -40<br>-40                   | dB<br>dB             |
| Z <sub>IN</sub>  | Input Impedance, V <sub>IN</sub>                         | 4      |                                                                                                                                                                                 | 1                      |               |                              | Meg                  |
| V <sub>INR</sub> | Input Voltage Range                                      | 4      |                                                                                                                                                                                 | ±3.0                   |               |                              | V                    |
| V <sub>OSW</sub> | Output Voltage Swing                                     | 4      |                                                                                                                                                                                 | ±3.0                   |               |                              | V                    |
| Digital and      | DC                                                       |        |                                                                                                                                                                                 |                        |               |                              | -                    |
| V <sub>IL</sub>  | Digital Input Low Voltage                                | 4      |                                                                                                                                                                                 |                        | :             | .8                           | V                    |
| V <sub>IH</sub>  | Digital Input High Voltage                               | 4      |                                                                                                                                                                                 | 2.0                    |               |                              | V                    |
| $V_{OL}$         | Digital Output Low Voltage                               | 4      | I <sub>OL</sub> = 2mA                                                                                                                                                           |                        |               | .4                           | V                    |
| V <sub>OH</sub>  | Digital Output High Voltage                              | 4      | I <sub>OH</sub> = -1mA                                                                                                                                                          | 4.0                    |               |                              | V                    |
| I <sub>NS</sub>  | Input Current, SER/PAR                                   | 4      | V <sub>IH</sub> = GND                                                                                                                                                           | -5                     |               | -100                         | μΑ                   |
| I <sub>ND</sub>  | Input Current, All <u>Digi</u> tal Inputs Except SER/PAR | 4      | V <sub>IH</sub> = V <sub>CC</sub>                                                                                                                                               | 5                      |               | 100                          | μΑ                   |
| I <sub>CC</sub>  | V <sub>CC</sub> Supply Current                           | 4      | No output load, $V_{IL} = GND$ , $V_{IH} = V_{CC}$ , $V_{IN} = 0$                                                                                                               |                        | . ,           | 4                            | mA                   |
| I <sub>SS</sub>  | V <sub>SS</sub> Supply Current                           | 4      | No output load, $V_{IL} = GND$ , $V_{IH} = V_{CC}$ , $V_{IN} = 0$                                                                                                               |                        |               | -4                           | mA                   |
| I <sub>CCP</sub> | V <sub>CC</sub> Supply Current,<br>Powerdown Mode        | 4      | No output load, $V_{IL}$ = GND, $V_{IH}$ = $V_{CC}$                                                                                                                             |                        |               | .5                           | mA                   |
| I <sub>SSP</sub> | V <sub>SS</sub> Supply Current<br>Powerdown Mode         | 4      | No output load, $V_{IL}$ = GND, $V_{IH}$ = $V_{CC}$                                                                                                                             |                        |               | 1                            | mΑ                   |

**ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5V \pm 10\%$ ,  $V_{SS} = -5V \pm 10\%$ , Data Word: ATTEN/GAIN = 1, Other Bits = 0 (0dB Ideal Gain),  $C_L = 100 pF$ ,  $R_L = 600 \Omega$ , SCK = LATI = LATO = 0, dBm measurements use  $600 \Omega$  as reference load, digital timing measured at 1.4V.  $C_L = 100 pF$  or SOD.

| SYMBOL                            | PARAMETER                      | NOTES | CONDITIONS                                                                                                                                         | MIN  | TYP<br>NOTE 3 | MAX | UNITS |
|-----------------------------------|--------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------|------|---------------|-----|-------|
| AC Char                           | acteristics                    |       |                                                                                                                                                    |      |               |     |       |
| t <sub>SET</sub>                  | V <sub>OUT</sub> Settling Time | 4     | $V_{\rm IN}$ = 0.185V. Change gain from -24 to +24dB. Measure from LATI rising edge to when $V_{\rm OUT}$ settles to within 0.05dB of final value. |      |               | 20  | μs    |
| t <sub>STEP</sub>                 | V <sub>OUT</sub> Step Response | 4     | Gain = +24dB. $V_{IN}$ = -0.185V to +0.185V step. Measured when $V_{OUT}$ settles to within 0.05dB of final value.                                 |      |               | 20  | μs    |
| t <sub>SCK</sub>                  | SCK On/Off Period              | 4     |                                                                                                                                                    | 250  |               |     | ns    |
| t <sub>S</sub>                    | SID Data Setup Time            | 4     |                                                                                                                                                    | 50   |               |     | ns    |
| t <sub>H</sub>                    | SID Data Hold Time             | 4     |                                                                                                                                                    | 50   |               |     | ns    |
| t <sub>D</sub>                    | SOD Data Delay                 | 4     |                                                                                                                                                    | 0    |               | 125 | ns    |
| t <sub>IPW</sub> .                | LATI Pulse Width               | . 4   |                                                                                                                                                    | 50   |               |     | ns .  |
| t <sub>OPW</sub>                  | LATO Pulse Width               | 4     |                                                                                                                                                    | 50   |               |     | ns    |
| t <sub>IS</sub> , t <sub>OS</sub> | LATI, LATO Setup Time          | 4     |                                                                                                                                                    | 50   |               |     | ns    |
| t <sub>IH</sub> , t <sub>OH</sub> | LATI, LATO Hold Time           | 5     |                                                                                                                                                    | . 50 |               |     | ns    |
| t <sub>PLD</sub>                  | SOD Parallel Load Delay        | 4     |                                                                                                                                                    | 0    |               | 125 | ns    |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: 0°C to 70°C and -40°C to +85°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.

Note 3: Typicals are parametric norm at 25°C.

Note 4: Parameter guaranteed and 100% production tested.

Note 5: Parameter guaranteed, parameters not 100% tested are not in outgoing quality level calculation.

## **TIMING DIAGRAM**



TIMING PARAMETERS ARE REFERENCED TO THE 1.4 VOLT MIDPOINT.

Figure 1. Serial Mode Timing Diagram

## **TYPICAL PERFORMANCE CURVES**



Figure 2. Amplitude vs Frequency  $(V_{IN}/V_{OUT} = .5V_{RMS})$ 



Figure 4. Output Noise Voltage vs Frequency



Figure 6. C<sub>MSG</sub> S/N vs Gain Setting



Figure 3. Amplitude vs Frequency  $(V_{IN}/V_{OUT} = 2V_{RMS})$ 



Figure 5. C<sub>MSG</sub> Output Noise vs Gain Setting



Figure 7. Gain Error vs Gain Setting

# TYPICAL PERFORMANCE CURVES (Continued)



Figure 8. S/N + D vs Gain Setting  $(V_{IN}/V_{OUT} = 2V_{RMS})$ 



Figure 9. S/N + D vs Gain Setting  $(V_{IN}/V_{OLIT} = .5V_{RMS})$ 

### 1.0 FUNCTIONAL DESCRIPTION

The ML2003 consists of a coarse gain stage, a fine gain stage, an output buffer, and a serial/parallel digital interface.

#### 1.1 Gain Stages

The analog input, V<sub>IN</sub>, goes directly into the op amp input in the coarse gain stage. The coarse gain stage has a gain range of 0 to 22.5dB in 1.5dB steps.

The fine gain stage is cascaded onto the coarse section. The fine gain stage has a gain range of 0 to 1.5dB in 0.1dB steps.

In addition, both sections can be programmed for either gain or attenuation, thus doubling the effective gain range.

The logarithmic steps in each gain stage are generated by placing the input signal across a resistor string of 16 series resistors. Analog switches allow the voltage to be tapped from the resistor string at 16 points. The resistors are sized such that each output voltage is at the proper logarithmic ratio relative to the input signal at the top of the string. Attenuation is implemented by using the resistor string as a simple voltage divider, and gain is implemented by using the resistor string as a feedback resistor around an internal op amp.

#### 1.2 Gain Settings

Since the coarse and fine gain stages are cascaded, their gains can be summed logarithmically. Thus, any gain from -24dB to +24dB in 0.1dB steps can be obtained by

combining the coarse and fine gain settings to yield the desired gain setting. The relationship between the digital select bits and the corresponding analog gain values is shown in Tables 1 and 2. Note that C3-C0 selects the coarse gain, F3-F0 selects the fine gain, and ATTEN/GAIN selects either attenuation or gain.

#### 1.3 Output Buffer

The final analog stage is the output buffer. This amplifier has internal gain of 1 and is designed to drive 600 ohms and 100pF loads. Thus, it is suitable for driving a telephone hybrid circuit directly without any external amplifier.

#### 1.4 Power Supplies

The digital section is powered between  $V_{CC}$  and GND, or 5 volts. The analog section is powered between  $V_{CC}$  and  $V_{SS}$  and uses AGND as the reference point, or  $\pm 5$  volts

GND and AGND are totally isolated inside the device to minimize coupling from the digital section into the analog section. However, AGND and GND should be tied together physically near the device and ideally close to the common power supply ground connection.

Typically, the power supply rejection of  $V_{CC}$  and  $V_{SS}$  to the analog output is greater than -60dB at 1kHz. If decoupling of the power supplies is still necessary in a system,  $V_{CC}$  and  $V_{SS}$  should be decoupled with respect to AGND.

# FUNCTIONAL DESCRIPTION (Continued)

Table 1. Fine Gain Settings (C3-C0 = 0)

|     |     |     |     | Ideal (        | Gain (dB)      |
|-----|-----|-----|-----|----------------|----------------|
| F3  | F2  | F1  | F0  | ATTEN/GAIN = 1 | ATTEN/GAIN = 0 |
| 0   | 0   | 0   | 0   | .0             | .0             |
| 0   | 0   | 0   | - 1 | 1              | .1             |
| 0   | 0 - | 1   | 0   | 2              | .2             |
| 0   | 0   | 1   | 1   | 3              | .3             |
| 0   | 1   | 0   | 0   | 4              | .4             |
| -0  | 1   | . 0 | 1   | 5              | .5             |
| , O | 1   | 1   | 0   | 6              | .6             |
| 0   | 1.  | 1   | 1   | 7              | .7             |
| 1   | . 0 | 0   | 0   | 8              | .8             |
| 1   | 0   | 0   | 1   | 9              | .9             |
| 1   | 0   | 1.  | . 0 | -1.0           | 1.0            |
| 1   | 0   | 1   | 1   | -1.1           | 1.1            |
| 1   | 1   | 0   | - 0 | -1.2           | 1,2            |
| 1   | 1   | 0   | 1   | -1.3           | 1.3            |
| . 1 | 1   | 1   | 0   | -1.4           | 1.4            |
| · 1 | 1   | . 1 | 1   | -1.5           | 1.5            |

#### 1.5 Powerdown Mode

A powerdown mode can be selected with pin  $P_{DN}$ . When  $P_{DN}$  = 1, the device is powered down. In this state, the power consumption is reduced by removing power from the analog section and forcing the analog output,  $V_{OUT}$ , to a high impedance state. While the device is in powerdown mode, the digital section is still functional and the current data word remains stored in the latch when in serial mode. When  $P_{DN}$  = 0, the device is in normal operation.

#### 1.6 Digital Section

The ML2003 can be operated with a serial or parallel interface. The SER/PAR pin selects the desired interface. When SER/PAR = 1, the serial mode is selected. When SER/PAR = 0, the parallel mode is selected. The ML2004 digital interface is serial only.

### 1.6.1 Serial Mode

Serial mode is selected by setting SER/PAR pin high. The serial interface allows the gain settings to be set from a serial data word.

The timing for the serial mode is shown in Figure 10. The serial input data, SID, is loaded into a shift register on rising edges of the shift clock, SCK. The data can be parallel loaded into a latch when the input latch signal, LATI, is high. The LATI pulse must occur when SCK is low. In this way, a new data word can be loaded into the shift register without disturbing the existing data word in the latch.

The parallel outputs of the latch control the attenuation/gain setting. The order of the data word bits in the latch is shown in Figure 11. Note that bit 0 is the first bit of the data word clocked into the shift register. Tables 1 and 2 describe how the data word programs the gain.

Table 2. Coarse Gain Settings (F3-F0 = 0)

| <b>C</b> 3 | C2 | C1         | CO  | <u>Id</u> eal Ga<br>ATTEN/GAIN = 1 | ain (dB)<br>ATTEN/GAIN = 0 |
|------------|----|------------|-----|------------------------------------|----------------------------|
|            |    |            |     | _                                  |                            |
| 0          | 0  | .0         | U   | .0                                 | .0                         |
| 0          | 0  | 0          | 1   | -1.5                               | 1.5                        |
| 0          | 0  | 1          | 0   | -3.0                               | 3.0                        |
| 0          | 0  | 1          | 1   | -4.5                               | 4.5                        |
| 0          | 1  | 0          | 0   | -6.0                               | 6.0                        |
| 0.         | 1  | 0          | 1   | -7.5                               | <i>7</i> .5                |
| 0          | 1  | 1          | 0   | -9.0                               | 9.0                        |
| 0          | 1  | 1          | 1   | -10.5                              | 10.5                       |
| 1          | 0  | . 0 .      | 0   | -12.0                              | 12.0                       |
| 1          | 0  | 0          | 1   | -13.5                              | 13.5                       |
| 1          | 0  | 1          | 0   | -15.0                              | 15.0                       |
| 1          | 0  | - 1        | 1   | -16.5                              | 16.5                       |
| . 1        | 1  | 0          | 0   | -18.0                              | 18.0                       |
| 1          | 1  | 0          | 1   | -19.5                              | 19.5                       |
| 1.         | 1  | 1.         | 0   | -21.0                              | 21.0                       |
| 1          | 1  | % <b>1</b> | . 1 | -22.5                              | 22.5                       |

The device also has the capability to read out the data word stored in the latch. This can be done by parallel loading the data from the latch back into the shift register when the latch signal, LATO, is high. The LATO pulse must occur when SCK is low. Then, the data word can be shifted out of the shift register serially to the output, SOD, on falling edges of the shift clock, SCK.

The loading and reading of the data word can be done continuously or in bursts. Since the shift register and latch circuitry inside the device is static, there are no minimum frequency requirements on the clocks or data pulses. However, there is coupling (typically less than  $100\mu V)$  of the digital signals into the analog section. This coupling can be minimized by clocking the data bursts in during noncritical intervals or at a frequency outside the analog frequency range.

#### 1.6.2 Parallel Mode

The parallel mode is selected by setting SER/PAR pin low. The parallel interface allows the gain settings to be set with external switches or from a parallel microprocessor interface.

In parallel mode, the shift register and latch are bypassed and connections are made <u>directly</u> to the gain select bits with external pins ATTEN/GAIN, C3–C0, and F3–F0. Tables 1 and 2 desc<u>ribe</u> how these pins program the gain. The pins ATTEN/GAIN, C3–C0, and F3–F0 have internal pulldown resistors to GND. The typical value of these pulldown resistors is  $100k\Omega$ .

# FUNCTIONAL DESCRIPTION (Continued)



Figure 10. Serial Mode Timing



Figure 11. 9-Bit Latch

## **APPLICATIONS**



Figure 12. Typical Serial Interface

Figure 13. Typical  $\mu$ P Parallel Interface



Figure 14. Controlling Multiple ML2020 and ML2004 With Only 3 Digital Lines
Using One Long Data Word



Figure 15. AGC For DSP Or Modem Front End

# **APPLICATIONS** (Continued)



Figure 16. Analog AGC

Figure 17. Digitally Controlled Volume Control



Figure 18. Precision Peak Detector ( $\pm 1\%$ ) with Controllable Acquire and Hold Times

# ORDERING INFORMATION

| PART NUMBER | TEMP. RANGE    | PACKAGE            |
|-------------|----------------|--------------------|
| ML2003IJ    | -40°C to +85°C | HERMETIC DIP (J18) |
| ML2003IP    | -40°C to +85°C | MOLDED DIP (P18)   |
| ML2003IQ    | −40°C to +85°C | MOLDED PCC (Q20)   |
| ML2003CP    | 0°C to +70°C   | MOLDED DIP (P18)   |
| ML2003CQ    | -40°C to +85°C | MOLDED PCC (Q20)   |
| ML2004IJ    | -40°C to +85°C | HERMETIC DIP (J14) |
| ML2004IP    | -40°C to +85°C | MOLDED DIP (P14)   |
| ML2004CP    | 0°C to +70°C   | MOLDED DIP (P14)   |



# μP Compatible Logarithmic Gain/Attenuator

### GENERAL DESCRIPTION

The ML2008 and ML2009 are digitally controlled logarithmic gain/attenuators with a range of -24 to +24 dB in 0.1 dB steps.

Easy interface to microprocessors is provided by an input latch and control signals consisting of chip select and write.

The interface for gain setting of the ML2008 is by an 8-bit data word, while the ML2009 is designed to interface to a 16-bit data bus or with an 8-bit data bus with a single write operation by hard-wiring the gain/attenuation pin or LSB pin. The ML2008 can be power downed by the microprocessor utilizing a bit in the second write operation.

Absolute gain accuracy is 0.05 dB max over supply tolerance of  $\pm 10\%$  and temperature range.

These CMOS logarithmic gain/attenuators are designed for a wide variety of applications in telecom, audio, sonar, or general purpose function generation.

### **FFATURES**

- 0dBrnc max with +24dB gain Low noise
- Low harmonic distortion -60dB max
- Gain range
  - -24 to +24 dB 0.1dB steps
- Resolution Flat frequency response
- $\pm 0.05 \, dB \, from \, 0.3-4 \, kHz$ ±0.10dB from 0.1-20kHz
- $4 \text{ mA max from } \pm 5 \text{ V supplies}$ Low supply current
- TTL/CMOS compatible digital interface
- ML2008 is designed to interface to an 8-bit data bus; ML2009 to 16-bit data bus.
- Standard 18-pin 0.3" center DIP or 20-pin molded chip carrier package

## **BLOCK DIAGRAMS**



# PIN CONNECTIONS









# PIN DESCRIPTION

| NAME            | FUNCTION                                        | NAME             | FUNCTION                                                             |
|-----------------|-------------------------------------------------|------------------|----------------------------------------------------------------------|
| V <sub>SS</sub> | Negative supply. $-5$ volts $\pm 10\%$          | D3               | Data bit, F3                                                         |
| $V_{CC}$        | Positive supply. $5 \text{ volts } \pm 10\%$    | D2               | Data bit, P <sub>DN</sub> , F2 ML2008; F2                            |
| GND             | Digital ground. Ovolts. All digital             |                  | ML2009                                                               |
|                 | inputs are referenced to this ground.           | D1               | Data bit, F0, F1 ML2008; F1<br>ML2009                                |
| AGND            | Analog ground. Ovolts. Analog                   | D0               | Data bit, F0 ML2009 only                                             |
|                 | input and output are referenced to this ground. | $\overline{WR}$  | Write enable. This input latches the data bits into the registers on |
| $V_{IN}$        | Analog input                                    |                  | rising edges of WR.                                                  |
| $V_{OUT}$       | Analog output                                   | <del>C</del> S   | Chip select. This input selects the                                  |
| D8              | Data bit, ATTEN/GAIN                            |                  | device by only allowing the $\overline{WR}$                          |
| D7              | Data bit, C3                                    |                  | signal to latch in data when $\overline{CS}$ is                      |
| D6              | Data bit, C2                                    |                  | low.                                                                 |
| D5              | Data bit, C1                                    | A0 (ML2008 only) | Address select. This input determines which data word is being       |
| D4              | Data bit, C0                                    |                  | written into the registers.                                          |

## **ABSOLUTE MAXIMUM RATINGS**

# **OPERATING CONDITIONS**

(Note 1)

| Supply Voltage                                                                |   |
|-------------------------------------------------------------------------------|---|
| V <sub>CC</sub> +6.5'                                                         | V |
| V <sub>SS</sub> 6.5                                                           | V |
| AGND with Respect to GND V <sub>CC</sub> to V <sub>S</sub>                    |   |
| Analog Inputs and Outputs $V_{SS} = 0.3 \text{ V to } V_{CC} + 0.3 \text{ V}$ | V |
| Digital Inputs and Outputs GND $-0.3$ V to $V_{CC}$ +0.3                      | V |
| Input Current Per Pin ±25 m.                                                  | A |
| Power Dissipation 750 mV                                                      | ٧ |
| Storage Temperature Range65° C to +150°                                       | C |
| Lead Temperature (Soldering 10 sec.)                                          | C |

| Temperature Range (Note 2)         |
|------------------------------------|
| ML2008CP, ML2009CP 0° C to +70° C  |
| ML2008CQ, ML2009CQ                 |
| ML2008IJ, ML2009IJ 40° C to +85° C |
| Supply Voltage                     |
| V <sub>CC</sub> 4V to 6V           |
| V <sub>SS</sub> 4V to -6V          |
|                                    |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5 \text{V} \pm 10\%$ ,  $V_{SS} = -5 \text{V} \pm 10\%$ , Data Word: D8 (ATTEN/ $\overline{GAIN}$ ) = 1, Other Bits = 0, (0 dB Ideal Gain),  $C_L = 100 \, \text{pF}$ ,  $R_L = 600 \, \Omega$ , dBm measurements use  $600 \, \Omega$  as reference load, digital timing measured at 1.4 V.

| SYMBOL           | PARAMETER                        | NOTES  | CONDITIONS                                                                                                                                                                                                                                  | MIN                             | TYP<br>NOTE 3 | MAX                             | UNITS                |
|------------------|----------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------------|---------------------------------|----------------------|
| ANALOG           |                                  |        |                                                                                                                                                                                                                                             |                                 |               |                                 |                      |
| AG               | Absolute Gain Accuracy           | 4      | V <sub>IN</sub> = 8dBm, 1kHz                                                                                                                                                                                                                | -0.05                           |               | +0.05                           | dB                   |
| RG               | Relative Gain Accuracy           | 4      | 100000001<br>000000000<br>000000001<br>All other gain settings<br>All values referenced to 100000000 gain<br>when D8 (ATTEN/GAIN) = 1, V <sub>IN</sub> = 8 dBm<br>when D8 (ATTEN/GAIN) = 0,<br>V <sub>IN</sub> = (8 dBm – Ideal Gain) in dB | -0.05<br>-0.05<br>-0.05<br>-0.1 |               | +0.05<br>+0.05<br>+0.05<br>+0.1 | dB<br>dB<br>dB<br>dB |
| FR               | Frequency Response               | 4      | 300-4000Hz<br>100-20,000 Hz<br>Relative to 1kHz                                                                                                                                                                                             | -0.05<br>-0.1                   |               | +0.05<br>+0.1                   | dB<br>dB             |
| $V_{OS}$         | Output Offset Voltage            | 4      | V <sub>IN</sub> = 0, +24dB gain                                                                                                                                                                                                             |                                 |               | ±100                            | mV                   |
| I <sub>CN</sub>  | Idle Channel Noise               | 4<br>5 | $V_{IN}$ =0, +24dB, C msg weighted $V_{IN}$ =0, +24dB, 1kHz                                                                                                                                                                                 |                                 | -6<br>450     | .0<br>900                       | dBrnc<br>nv/ √Hz     |
| HD               | Harmonic Distortion              | 4      | V <sub>IN</sub> =8dBm, 1kHz<br>Measure 2nd, 3rd, harmonic relative to<br>fundamental                                                                                                                                                        |                                 |               | -60                             | dB                   |
| SD               | Signal to Distortion             | 4      | V <sub>IN</sub> = 8 dBm, 1kHz<br>C msg weighted                                                                                                                                                                                             | +60                             |               |                                 | dB                   |
| PSRR             | Power Supply Rejection           | 4      | $200\text{mV}_{\text{p-p}}$ , 1kHz sine, $V_{\text{IN}}$ =0 on $V_{\text{CC}}$ on $V_{\text{SS}}$                                                                                                                                           |                                 | -60<br>-60    | - 40<br>- 40                    | dB<br>dB             |
| Z <sub>IN</sub>  | Input Impedance, V <sub>IN</sub> | 4      |                                                                                                                                                                                                                                             | . 1                             |               |                                 | Meg                  |
| V <sub>INR</sub> | Input Voltage Range              | 4      |                                                                                                                                                                                                                                             | ±3.0                            |               |                                 | V                    |
| V <sub>OSW</sub> | Output Voltage Swing             | 4      |                                                                                                                                                                                                                                             | ±3.0                            |               |                                 | V                    |

## **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5V \pm 10\%$ ,  $V_{SS} = -5V \pm 10\%$ , Data Word: D8 (ATTEN/GAIN) = 1, Other Bits = 0 (0dB Ideal Gain),  $C_L = 100\,\mathrm{pF}$ ,  $R_L = 600\,\Omega$ , dBm measurements use  $600\,\Omega$  as reference load, digital timing measured at 1.4V,  $C_L = 100\,\mathrm{pF}$ .

| SYMBOL              | PARAMETER                                                     | NOTES | CONDITIONS                                                                                                                                                            | MIN | TYP<br>NOTE 3 | MAX  | UNITS |
|---------------------|---------------------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------|------|-------|
| DIGITAL A           | AND DC                                                        |       |                                                                                                                                                                       |     |               |      |       |
| V <sub>IL</sub>     | Digital Input Low Voltage                                     | 4     |                                                                                                                                                                       |     |               | 0.8  | V     |
| $\overline{V_{iH}}$ | Digital Input High Voltage                                    | 4     |                                                                                                                                                                       | 2.0 |               |      | V     |
| I <sub>IN</sub>     | Input Current, Low                                            | 4     | V <sub>IH</sub> =GND                                                                                                                                                  |     |               | -10  | μΑ    |
| I <sub>IN</sub>     | Input Current, High                                           | 4     | $V_{IH} = V_{CC}$                                                                                                                                                     |     | ,             | 10   | μA    |
| lcc                 | V <sub>CC</sub> Supply Current                                | 4     | No output load, $V_{IL} = GND$ , $V_{IH} = V_{CC}$ , $V_{IN} = 0$                                                                                                     |     |               | 4    | mA    |
| I <sub>SS</sub>     | V <sub>SS</sub> Supply Current                                | 4     | No output load, $V_{IL} = GND$ ,<br>$V_{IH} = V_{CC}$ , $V_{IN} = 0$                                                                                                  |     |               | -4   | mA    |
| I <sub>CCP</sub>    | V <sub>CC</sub> Supply Current, ML2008<br>Powerdown Mode Only | 4     | No output load, $V_{IL} = GND$ ,<br>$V_{IH} = V_{CC}$                                                                                                                 |     |               | 0.5  | mA ,  |
| I <sub>SSP</sub>    | V <sub>SS</sub> Supply Current, ML2008<br>Powerdown Mode Only | 4     | No output load, $V_{IL} = GND$ ,<br>$V_{IH} = V_{CC}$                                                                                                                 |     |               | -0.1 | mA    |
| AC CHAR             | ACTERISTICS                                                   |       |                                                                                                                                                                       |     |               |      |       |
| t <sub>SET</sub>    | V <sub>OUT</sub> Settling Time                                | 4     | $\begin{array}{l} V_{IN} = 0.185V.Changegainfrom - 24to\\ + 24dB.Measurefrom\overline{WR}risingedgeto\\ whenV_{OUT}settlestowithin0.05dBof\\ finalvalue. \end{array}$ |     |               | 20   | μs    |
| t <sub>STEP</sub>   | V <sub>OUT</sub> Step Response                                | 4     | Gain = $+24$ dB. $V_{IN} = -3$ V to $+3$ V step.<br>Measure from $V_{IN} = -3$ V to when $V_{OUT}$<br>settles to within 0.05 dB of final value.                       | -   |               | 20   | μs    |
| t <sub>DS</sub>     | Data Setup Time                                               | 4     |                                                                                                                                                                       | 50  |               |      | ns    |
| t <sub>DH</sub>     | Data Hold Time                                                | 4     |                                                                                                                                                                       | 50  |               |      | ns    |
| t <sub>AS</sub>     | A0 Setup Time                                                 | 4     |                                                                                                                                                                       | 0   |               |      | ns    |
| t <sub>AH</sub>     | A0 Hold Time                                                  | 4     |                                                                                                                                                                       | 0   |               |      | ns    |
| t <sub>CSS</sub>    | CS* Setup Time                                                | 4     |                                                                                                                                                                       | 0   | 1 .           |      | ns    |
| t <sub>CSH</sub>    | CS* Hold Time                                                 | 4     |                                                                                                                                                                       | 0   |               | ,    | ns    |
| t <sub>PW</sub>     | WR* Pulse Width                                               | 4     |                                                                                                                                                                       | 50  |               |      | ns    |

**Note 1:** Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2:  $0^{\circ}$ C to  $+70^{\circ}$ C and  $-40^{\circ}$ C to  $+85^{\circ}$ C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.

Note 3: Typicals are parametric norm at 25°C.

Note 4: Parameter guaranteed and 100% production tested.

Note 5: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.

# **TIMING DIAGRAM**



Figure 1. Timing Diagram

## **TYPICAL PERFORMANCE CURVES**



Figure 2. Amplitude vs Frequency ( $V_{IN}/V_{OUT} = 0.5 V_{RMS}$ )



Figure 4. Output Noise Voltage vs Frequency



Figure 3. Amplitude vs Frequency  $(V_{IN}/V_{OUT} = 2V_{RMS})$ 



Figure 5. C<sub>MSG</sub> Output Noise vs Gain Setting

# TYPICAL PERFORMANCE CURVES (Continued)



Figure 6. C<sub>MSG</sub> S/N vs Gain Setting



Figure 8. S/N +D vs Gain Setting  $(V_{IN}/V_{OUT} = 2V_{RMS})$ 



Figure 7. Gain Error vs Gain Setting



Figure 9. S/N + D vs Gain Setting  $(V_{IN}/V_{OUT} = 0.5V_{RMS})$ 

### 1.0 FUNCTIONAL DESCRIPTION

The ML2008, ML2009 consists of a coarse gain stage, a fine gain stage, an output buffer, and a  $\mu P$  compatible parallel digital interface.

#### 1.1 Gain Stages

The analog input,  $V_{\text{IN}}$ , goes directly into the op amp input in the coarse gain stage. The coarse gain stage has a gain range of 0 to 22.5 dB in 1.5 dB steps.

The fine gain stage is cascaded onto the coarse section. The fine gain stage has a gain range of 0 to 1.5 dB in 0.1 dB steps.

Both stages can be programmed for either gain or attenuation, thus doubling the effective gain range.

The logarithmic steps in each gains stage are generated by placing the input signal across a resistor string of 16 series resistors. Analog switches allow the voltage to be tapped from the resistor string at 16 points. The resistors are sized such that each output voltage is at the proper logarithmic ratio relative to the input signal at the top of the string. Attenuation is implemented by using the resistor string as a simple voltage divider, and gain is implemented by using the resistor string as a feedback resistor around an internal op amp.

#### 1.2 Gain Settings

Since the coarse and fine gain stages are cascaded, their gains can be summed logarithmically. Thus, any gain from  $-24\,\mathrm{dB}$  to  $+24\,\mathrm{dB}$  in  $0.1\,\mathrm{dB}$  steps can be obtained by combining

the coarse and fine gain settings to yield the desired gain setting. The relationship between the register 0 and 1 bits and the corresponding analog gain values is shown in Tables 1 and 2. Note that C3-C0 select the coarse gain, F3-F0 select the fine gain, and ATTEN/GAIN selects either gain or attenuation.

#### 1.3 Output Buffer

The final analog stage is the output buffer. This amplifier has internal gain of 1 and is designed to drive  $600\Omega$ ,  $100\,\mathrm{pF}$  loads. Thus, it is suitable for driving a telephone hybrid circuit directly without any external amplifier.

Table 1. Fine Gain Settings (C3 - C0 = 0)

| F2 | F1 .                                                | F0                                                                 |                                                                                                                                                             | ain (dB)<br>ATTEN/GAIN = 0                                                                                                                                          |
|----|-----------------------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0  | 0                                                   | . 0                                                                | 0.0                                                                                                                                                         | 0.0                                                                                                                                                                 |
| 0  | 0                                                   | 1                                                                  | -0.1                                                                                                                                                        | 0.1                                                                                                                                                                 |
| 0  | 1                                                   | 0                                                                  | -0.2                                                                                                                                                        | 0.2                                                                                                                                                                 |
| 0  | 1                                                   | 1                                                                  | -0.3                                                                                                                                                        | 0.3                                                                                                                                                                 |
| 1  | 0                                                   | 0                                                                  | -0.4                                                                                                                                                        | 0.4                                                                                                                                                                 |
| 1  | 0                                                   | 1                                                                  | -0.5                                                                                                                                                        | 0.5                                                                                                                                                                 |
| 1  | 1                                                   | 0                                                                  | -0.6                                                                                                                                                        | 0.6                                                                                                                                                                 |
| 1  | 1                                                   | 1 .                                                                | -0.7                                                                                                                                                        | 0.7                                                                                                                                                                 |
| 0  | 0                                                   | 0                                                                  | -0.8                                                                                                                                                        | 0.8                                                                                                                                                                 |
| 0  | 0                                                   | 1                                                                  | -0.9                                                                                                                                                        | 0.9                                                                                                                                                                 |
| 0  | 1                                                   | 0                                                                  | -1.0                                                                                                                                                        | 1.0                                                                                                                                                                 |
| 0  | 1                                                   | 1                                                                  | -1.1                                                                                                                                                        | 1.1                                                                                                                                                                 |
| 1  | 0                                                   | 0                                                                  | -1.2                                                                                                                                                        | 1.2                                                                                                                                                                 |
| 1  | 0                                                   | 1                                                                  | -1.3                                                                                                                                                        | 1.3                                                                                                                                                                 |
| 1  | 1                                                   | 0                                                                  | -1.4                                                                                                                                                        | 1.4                                                                                                                                                                 |
| 1  | 1                                                   | 1                                                                  | -1.5                                                                                                                                                        | 1.5                                                                                                                                                                 |
|    | 0<br>0<br>0<br>0<br>1<br>1<br>1<br>1<br>1<br>0<br>0 | 0 0<br>0 0<br>0 1<br>0 1<br>1 0<br>1 0<br>1 1<br>1 1<br>0 0<br>0 0 | 0 0 0 0 0 0 0 0 0 1 0 1 1 1 1 1 0 1 1 1 0 0 0 0 0 0 0 0 1 0 0 1 0 0 0 0 1 0 0 1 0 0 0 0 1 0 0 0 0 0 1 0 0 0 0 0 0 1 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 0 0 0 0 0.0 0 1 -0.1 0 1 0 -0.2 0 1 1 -0.3 1 0 0 -0.4 1 0 1 -0.5 1 1 0 -0.6 1 1 1 -0.7 0 0 0 -0.8 0 0 1 -0.9 0 1 0 -1.0 0 1 1 -1.1 1 0 0 -1.2 1 0 1 -1.3 1 1 0 -1.4 |

#### 1.4 Power Supplies

The digital section is powered between  $V_{CC}$  and GND, or 5V. The analog section is powered between  $V_{CC}$  and  $V_{SS}$  and uses AGND as the reference point, or  $\pm$ 5V.

GND and AGND are totally isolated inside the device to minimize coupling from the digital section into the analog section. Typically this is less than  $100\mu V$ . However, AGND and GND should be tied together physically near the device and ideally close to the common power supply ground connection.

Typically, the power supply rejection of  $V_{CC}$  and  $V_{SS}$  to the analog output is greater than  $-60\,\mathrm{dB}$  at 1kHz. If decoupling of the power supplies is still necessary in a system,  $V_{CC}$  and  $V_{SS}$  should be decoupled with respect to AGND.

Table 2. Coarse Gain Settings (F3 - F0 = 0)

|    |    |     | Ų  |        |                             |
|----|----|-----|----|--------|-----------------------------|
| C3 | C2 | C1  | CO |        | Gain (dB)<br>ATTEN/GAIN = 0 |
| 0  | 0  | 0   | 0  | 0.0    | 0.0                         |
| 0  | 0  | 0   | 1  | -1.5   | 1.5                         |
| 0  | 0  | 1   | 0  | -3.0   | 3.0                         |
| 0  | 0  | 1   | 1  | -4.5   | 4.5                         |
| 0  | 1  | 0   | 0  | -6.0   | 6.0                         |
| 0  | 1  | 0   | 1  | -7.5   | 7.5                         |
| 0  | 1  | 1   | 0  | -9.0   | 9.0                         |
| 0  | 1  | 1   | 1  | - 10.5 | 10.5                        |
| 1  | 0  | 0   | 0  | -12.0  | 12.0                        |
| 1  | 0  | 0   | 1  | -13.5  | 13.5                        |
| 1  | 0  | 1   | 0  | -15.0  | 15.0                        |
| 1  | 0  | 1   | 1  | - 16.5 | 16.5                        |
| 1  | 1  | 0   | 0  | -18.0  | 18.0                        |
| 1  | 1" | . 0 | 1  | -19.5  | 19.5                        |
| 1  | 1  | 1   | 0  | - 21.0 | 21.0                        |
| 1  | 1  | 1   | 1  | - 22.5 | 22.5                        |

### 2.0 DIGITAL INTERFACE

The architecture of the digital section is shown in the preceding block diagram.

The structure of the data registers or latches is shown in Figures 10 and 11 for the ML2008 and ML2009, respectively. The registers control the attenuation/gain setting bits and with the ML2008 the power down bit.

Tables 1 and 2 describe how the data word programs the gain.

The difference between the ML2008 and ML2009 is in the register structure. The ML2008 is a 8-bit data bus version. This device has one 8-bit register and one 2-bit register to store the 9 gain setting bits and 1 powerdown bit. Two write operations are necessary to program the full 10 data bits from eight external data pins. The address pin A0 controls which register is being written into. The powerdown bit, PDN, causes the device to be placed in powerdown. When PDN = 0, the device is powered down. In this state, the power consumption is reduced by removing power from the analog section and

forcing the analog output,  $V_{\rm OUT}$ , to a high impedance state. While the device is in powerdown, the digital section is still functional and the current data word remains stored in the registers. When PDN=0, device is in normal operation.

The ML2009 is a 9-bit data bus version. This device has one 9-bit register to store the 9 gain setting bits. The full 9 data bits can be programmed with one write operation from nine external data pins.

The internal registers or latches are edge triggered. The data is transferred from the external pins to the register output on the rising edge of  $\overline{WR}$ . The address pin, A0, controls which register the data will be written into as shown in Figures 1 and  $\overline{CS}$  control signal selects the device by allowing the  $\overline{WR}$  signal to latch in the data only when  $\overline{CS}$  is low. When  $\overline{CS}$  is high,  $\overline{WR}$  is inhibited from latching in new data into the registers.



Figure 10. ML2008 Register Structure



Figure 11. ML2009 Register Structure



Figure 12. Typical 8–Bit μP Interface, Double Write



Figure 13. Typical 8-Bit  $\mu$ P Interface, Single Write



Figure 14. Typical 16-Bit μP Interface



Figure 15. AGC for DSP or Modem Front End





Figure 16. Operation as Logarithmic D/A Converter

Figure 17. Controlling Multiple Gain/Attenuators

# **ORDERING INFORMATION**

| PART NUMBER | TEMP. RANGE    | PACKAGE            |
|-------------|----------------|--------------------|
| ML2008IJ    | -40°C to +85°C | HERMETIC DIP (J18) |
| ML2008IP    | -40°C to +85°C | MOLDED DIP (P18)   |
| ML2008IQ    | -40°C to +85°C | MOLDED PCC (Q20)   |
| ML2008CP    | 0°C to +70°C   | MOLDED DIP (P18)   |
| ML2008CQ    | 0°C to +70°C   | MOLDED PCC (Q20)   |
| ML2009IJ    | -40°C to +85°C | HERMETIC DIP (J18) |
| ML2009IP    | -40°C to +85°C | MOLDED DIP (P18)   |
| ML2009IQ    | -40°C to +85°C | MOLDED PCC (Q20)   |
| ML2009CP    | 0°C to +70°C   | MOLDED DIP (P18)   |
| ML2009CQ    | 0°C to +70°C   | MOLDED PCC (Q20)   |



# **Telephone Line Equalizer**

### GENERAL DESCRIPTION

The ML2020 is a monolithic analog line equalizer for telephone applications. The ML2020 consists of a switched capacitor filter that realizes a family of frequency response curves optimized for telephone line equalization.

The ML2020 consists of a continuous anti-aliasing filter, a 60 Hz rejection highpass filter section, three programmable switched capacitor equalization filters, an output smoothing filter, a  $600\,\Omega$  driver, and a digital section for the serial interface.

The equalization filters adjust the slope, height, and bandwidth of the frequency response. The desired frequency response is programmed by a digital 14-bit serial input data stream.

The ML2020 is implemented in a double polysilicon CMOS technology.

### **FEATURES**

- Slope, height, and bandwidth adjustable
- 60 Hz rejection filter
- On chip anti-alias filter
- Bypass mode
- Low supply current  $6 \text{ mA typical from } \pm 5 \text{ V supplies}$
- TTL/CMOS compatible interface
- Double buffered data latch
- Selectable master clock

1.544 or 1.536 MHz

- Synchronous or asynchronous data loading capability
- Compatible with ML2003 and ML2004 logarithmic gain/attenuator
- Standard 16-pin 0.3" center molded or hermetic dip and 18-pin SOIC
- 0°C to +70°C and -40°C to +85°C operating temperature range

### **BLOCK DIAGRAM**



### PIN CONNECTIONS





# **PIN DESCRIPTION**

| NAME   | FUNCTION                                                                                                                                                                                         | NAME                                       | FUNCTION                                                                                                                                                                       |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLKSEL | Clock select input. This pin selects the frequency of the CLK input. If CLK is 1.536 MHz, set CLKSEL = 1. If CLK is 1.544 MHz, set CLKSEL = 0. Pin has an internal pullup resistor to $V_{CC}$ . | GND<br>LATI                                | Digital ground. Ovolts. All digital inputs and output are referenced to this ground. Input latch clock. Digital input which loads data from the shift register into the latch. |
| SID    | Serial input data. Digital input that contains serial data word which controls the filter frequency response setting.                                                                            | V <sub>SS</sub><br>V <sub>IN</sub><br>AGND | Negative supply. – 5 volts ±10%.  Analog input.  Analog ground. 0 volts. Analog                                                                                                |
| LATO   | Output latch clock. Digital input which loads the data word back into the shift register from the latch.                                                                                         | V <sub>OUT</sub><br>P <sub>DN</sub>        | input and output are referenced to<br>this ground.<br>Analog output.<br>Powerdown input. When P <sub>DN</sub> =1,                                                              |
| SCK    | Shift clock. Digital input which<br>shifts the serial data on SID into the<br>shift register on rising edges and<br>out onto SOD on falling edges.                                               |                                            | device is in powerdown mode.<br>When P <sub>DN</sub> = 0, device is in normal<br>operation. This pin has an internal<br>pulldown resistor to GND.                              |
| SOD    | Serial output data. Digital output of the shift register.                                                                                                                                        | V <sub>CC</sub>                            | Positive supply. $5$ volts $\pm 10\%$                                                                                                                                          |
| CLK    | Master clock input. Digital input which generates clocks for the switched capacitor filters. Frequency can be either 1.544 MHz or 1.536 MHz.                                                     |                                            |                                                                                                                                                                                |

# **ABSOLUTE MAXIMUM RATINGS**

## (Note 1)

| Supply Voltage                                                                |
|-------------------------------------------------------------------------------|
| V <sub>CC</sub> +6.5V                                                         |
| V <sub>SS</sub> '6.5V                                                         |
| AGND with Respect to GND ±0.5V                                                |
| Analog Input and Output $V_{SS} = 0.3 \text{ V}$ to $V_{CC} = +0.3 \text{ V}$ |
| Digital Input and Outputs GND $-0.3V$ to $V_{CC}$ +0.3V                       |
| Input Current Per Pin ±25 mA                                                  |
| Power Dissipation                                                             |
| Storage Temperature Range – 65° C to +150° C                                  |
| Lead Temperature (Soldering 10 sec.) 300° C                                   |

# **OPERATING CONDITIONS**

| Temperature Range (Note 2) |         |
|----------------------------|---------|
| ML2020CP, ML2020CS 0° C to | +70°C   |
| ML2020IJ                   | +85°C   |
| Cumply Valtage             |         |
| V <sub>CC</sub>            | V to 6V |
| V <sub>SS</sub> 4V         | to -6V  |
|                            |         |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5V \pm 10\%$ ,  $V_{SS} = -5V \pm 10\%$ , Data Word:  $\overline{BP} = 1$ , Other Bits = 0,  $C_L = 100$  pF,  $R_L = 600 \Omega$ , dBm measurements use  $600 \Omega$  as reference load,  $V_{IN} = -7$  dBm, 1kHz sinusoid CLK = 1.544 MHz  $\pm 300$  Hz and digital time measured at 1.4V

| SYMBOL | PARAMETER                          | NOTES | CONDITIONS                                                                             | MIN  | TYP<br>NOTE 3 | MAX                                             | UNITS          |
|--------|------------------------------------|-------|----------------------------------------------------------------------------------------|------|---------------|-------------------------------------------------|----------------|
| ANALOG |                                    |       |                                                                                        |      |               |                                                 |                |
| SR     | Response, Slope Section            | 4     | 1kHz response<br>NL/L S3 S2 S1 S0                                                      |      |               |                                                 |                |
|        |                                    |       | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                  |      |               | 1.4 ± 0.1<br>2.6 ± 0.2                          | dB<br>dB       |
|        | in the second                      |       | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                  |      |               | $4.7 \pm 0.2$<br>$7.8 \pm 0.2$                  | dB<br>dB       |
|        |                                    |       | $ \begin{array}{cccccccccccccccccccccccccccccccccccc$                                  |      |               | 11.4 ± 0.25<br>0 ± 0.1                          | dB<br>dB       |
|        |                                    |       | 1 0 0 0 1 0                                                                            |      |               | $0.4 \pm 0.1$<br>$0.9 \pm 0.2$<br>$1.8 \pm 0.2$ | dB<br>dB<br>dB |
|        |                                    |       | 1 0 1 0 0<br>1 1 0 0 0<br>1 1 1 1 1 1                                                  |      |               | $3.7 \pm 0.2$<br>$6.6 \pm 0.25$                 | dB<br>dB       |
|        |                                    |       | Referenced to 0 0 0 0                                                                  | . 12 |               |                                                 |                |
| HR     | Response, Height Section           | 4     | 3250 Hz response referenced to 1 kHz response with $\overline{BP}$ = 1, other bits = 0 |      |               |                                                 |                |
|        |                                    |       | $\begin{array}{ c c c c c c c c c c c c c c c c c c c$                                 |      | 1             | 0±0.1                                           | dB             |
|        |                                    |       | $\left \begin{array}{cccccccccccccccccccccccccccccccccccc$                             |      |               | $0.6 \pm 0.2$<br>$1.2 \pm 0.2$<br>$2.4 \pm 0.2$ | dB<br>dB<br>dB |
|        |                                    |       | 0 1 0 0 0 0 0 0 1 1 1 1                                                                | ·    |               | 5.8 ± 0.3<br>11.2 ± 0.3                         | dB<br>dB       |
| BR     | Response, Bandwidth<br>Section (O) | 4     | NL/L B3 B2 B1 B0 H3 H2 H1 H0 0 0 0 0 0 1 1 1 1 1                                       |      |               | 16.1 ± 2.0                                      | San All San    |
|        |                                    |       | 0 0 0 0 1 1 1 1 1 1 0 0 0 0 1 1 1 1 1 1                                                |      |               | 14.2 ± 1.5<br>12.6 ± 1.5<br>9.1 ± 1.0           | <i>2000</i>    |
|        |                                    |       | 0 0 1 0 0 1 1 1 1 1 0 1 0 0 1 1 1 1 1 1                                                |      |               | 3.6±0.5<br>1.2±0.35                             | 1 4            |
| PK     | BW Peak Frequency                  | 4     | H3 thru H0=1                                                                           | 3230 | 3250          | 3270                                            | Hz             |
| AG     | Absolute Gain, Flat<br>Response    | 4     | 1 to 4 kHz                                                                             | -0.1 | +0.1          | +0.3                                            | dB             |
| AGB    | Absolute Gain, Bypass Mode         | 4     | 0.3 to 4kHz, <del>BP</del> = 0                                                         | -0.1 | +0.1          | +0.3                                            | dB.            |
| ICN    | Idle Channel Noise                 | 4     | V <sub>IN</sub> = 0                                                                    |      | 3             | 8                                               | dBrnc          |
|        | A                                  |       | V <sub>IN</sub> = 0, All Data Bits = 1                                                 |      | 9             |                                                 | dBrnc          |

## **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5V \pm 10\%$ ,  $V_{SS} = -5V \pm 10\%$ , Data Word:  $\overline{BP} = 1$ , Other Bits = 0,  $C_L = 100$  pF,  $R_L = 600 \,\Omega$ , dBm measurements use  $600 \,\Omega$  as reference load,  $V_{IN} = -7$  dBm, 1kHz sinusoid CLK = 1.544MHz  $\pm 300$  Hz and digital time measured at 1.4V

| SYMBOL                           | PARAMETER                                         | NOTES | CONDITIONS                                                                             | MIN  | TYP<br>NOTE 4 | MAX         | LIMIT<br>UNITS |
|----------------------------------|---------------------------------------------------|-------|----------------------------------------------------------------------------------------|------|---------------|-------------|----------------|
| ANALOG                           |                                                   |       |                                                                                        |      |               |             |                |
| HD                               | Harmonic Distortion                               | 4     | V <sub>IN</sub> = 5 dBm, 1kHz<br>Measure 2nd, 3rd, harmonic<br>relative to fundamental |      |               | -48         | dB             |
| SD                               | Signal to Distortion                              | 4     | V <sub>IN</sub> = -12 dBm, 1 kHz<br>C msg weighted                                     | +48  |               |             | dB             |
| SFN                              | Single Frequency Noise                            | 5     | V <sub>IN</sub> = 0,<br>4kHz ≤ frequency ≤ 150kHz                                      |      |               | <i>–</i> 50 | dBm            |
| PSRR                             | Power Supply Rejection                            | 4     | 200 mV <sub>p-p</sub> , 1kHz sine, $V_{IN} = 0$<br>on $V_{CC}$<br>on $V_{SS}$          |      |               | -40<br>-40  | dB<br>dB       |
| Z <sub>IN</sub>                  | Input Impedance, V <sub>IN</sub>                  | 4     |                                                                                        | 100  |               |             | kΩ             |
| $V_{OS}$                         | Output Offset Voltage                             | 4     | V <sub>IN</sub> = 0                                                                    |      |               | ± 50        | mV             |
| V <sub>INR</sub>                 | Input Voltage Range                               | 4     |                                                                                        | ±2.0 |               |             | V              |
| V <sub>OSW</sub>                 | Output Voltage Swing                              | 4     | $R_L = 600 \Omega$                                                                     | ±2.0 |               |             | V              |
| DIGITAL A                        | AND DC                                            |       |                                                                                        |      |               |             |                |
| V <sub>IL</sub>                  | Digital Input Low Voltage                         | 4     |                                                                                        |      |               | 0.8         | V              |
| V <sub>IH</sub>                  | Digital Input High Voltage                        | 4     |                                                                                        | 2.0  |               |             | V              |
| V <sub>OL</sub>                  | Digital Output Low Voltage                        | 4     | $I_{OL} = 2  \text{mA}$                                                                |      |               | 0.4         | V              |
| $V_{OH}$                         | Digital Output High Voltage                       | 4     | I <sub>OH</sub> = -1mA                                                                 | 4.0  |               |             | V              |
| I <sub>LCLK</sub>                | Input Current, CLK SEL                            | 4     | V <sub>IN</sub> =0                                                                     | 5    |               | 100         | μΑ             |
| I <sub>LPDN</sub>                | Input Current, PDN                                | 4     | $V_{IN} = V_{CC}$                                                                      | -5   |               | - 100       | μΑ             |
| I <sub>L</sub>                   | Input Current, All Other Inputs                   | 4     | $V_{IN} = 0 - V_{CC}$                                                                  |      |               | ±10         | μΑ             |
| I <sub>CC</sub>                  | V <sub>CC</sub> Supply Current                    | 4     | No output load, $V_{IL} = GND$ , $V_{IH} = V_{CC}$ , $V_{IN} = 0$                      |      |               | 10          | mA             |
| I <sub>SS</sub>                  | V <sub>SS</sub> Supply Current                    | 4     | No output load, $V_{IL} = GND$ , $V_{IH} = V_{CC}$ , $V_{IN} = 0$                      |      |               | - 10        | mA             |
| I <sub>CCP</sub>                 | V <sub>CC</sub> Supply Current,<br>Powerdown Mode | 4     | No output load, $V_{IL} = GND$ , $V_{IH} = V_{CC}$                                     |      |               | 1.2         | mA             |
| I <sub>SSP</sub>                 | V <sub>SS</sub> Supply Current,<br>Powerdown Mode | 4     | No output load, $V_{IL} = GND$ , $V_{IH} = V_{CC}$                                     |      |               | -1.2        | mA             |
| AC CHAR                          | ACTERISTICS                                       |       |                                                                                        |      |               |             |                |
| t <sub>DC</sub>                  | Clock Duty Cycle                                  | 5     |                                                                                        | 40   |               | 60          | %              |
| t <sub>SCK</sub>                 | SCK On/Off Period                                 | 4     |                                                                                        | 250  |               |             | ns             |
| t <sub>S</sub>                   | SID Data Setup Time                               | 4     |                                                                                        | 50   |               |             | ns             |
| t <sub>H</sub>                   | SID Data Hold Time                                | 4     |                                                                                        | 50   |               |             | ns             |
| t <sub>D</sub>                   | SOD Data Delay                                    | 4     |                                                                                        | 0    |               | 125         | ns             |
| t <sub>IPW</sub>                 | LATI Pulse Width                                  | 4     |                                                                                        | 50   |               |             | ns             |
| t <sub>OPW</sub>                 | LATO Pulse Width                                  | 4     |                                                                                        | 50   |               |             | ns             |
| $t_{IS,}t_{OS}$                  | LATI, LATO Setup Time                             | 4     |                                                                                        | 50   |               |             | ns             |
| t <sub>IH,</sub> t <sub>OH</sub> | LATI, LATO Hold Time                              | 5     |                                                                                        | 50   |               |             | ns             |
| t <sub>PLD</sub>                 | SOD Parallel Load Delay                           | 4     | 1. 7                                                                                   | 0    |               | 125         | ns             |

**Note 1:** Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2:  $0^{\circ}$ C to  $+70^{\circ}$ C and  $-40^{\circ}$ C to  $+85^{\circ}$ C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.

Note 3: Typicals are parametric norm at 25°C.

Note 4: Parameter guaranteed and 100% production tested.

Note 5: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.





TIMING PARAMETERS ARE REFERENCED TO THE 1.4 VOLT MIDPOINT.

Figure 1. Serial Timing Diagram





Figure 2. Typical Slope Filter Response — NL/L = 0B3-B0, H3-H0 = 0000, S3-S0 = 0000 to 1111.





Figure 3. Typical Slope Filter Response — NL/L = 1 B3-B0, H3-H0 = 0000, S3-S0 = 0000 to 1111.





Figure 4. Typical Height Filter Response — NL/L = 0 83-80, S3-S0 = 0000; H3-H0 = 0000 to 1111.





Figure 5. Typical Bandwidth Filter Response — NL/L = 0 H3-H0 = 1111; S3-S0 = 0000; B3-B0 = 0000 to 1111.

### 1.0 FUNCTIONAL DESCRIPTION

The ML2020 consists of a continuous anti-alias filter, a 60 Hz reject highpass filter section, three programmable switched capacitor equalization filters, an output smoothing filter, an output driver, and a digital section for the serial interface.

#### 1.1 Anti-Alias Filter

The first section is a continuous anti-alias filter. This filter is needed to prevent aliasing of high frequency signals present on the input into the passband by the sampling action of the switched capacitor filters. This section is a continuous second order lowpass filter with a typical 3 dB frequency at 20kHz and 30dB of rejection at 124kHz.

#### 1.2 60 Hz Rejection Filter

The 60 Hz section is a highpass switched capacitor filter designed to reject DC offsets and low frequency signals present on the input. This filter is a first order section with a typical 3 dB frequency at 135 Hz.

#### 1.3 Equalization Filters

The equalizer filters follow the 60 Hz highpass section. These programmable filters implement a family of frequency response curves intended to compensate for the response of telephone lines.

This filter is composed of three distinct sections: slope, height, and bandwidth.

#### 1.3.1 Response of Slope, Height, and Bandwidth

The family of response curves generated by the slope section are shown in Figures 2 and 3. There are 4 slope select bits, S3-S0. These bits alter the slope of the highpass response under 1000 Hz, and as a result, the absolute gain above 1000 Hz will be unique for each setting. Table 1 gives typical 1kHz gain values for all slope settings.

Table 1. Typ. 1kHz Gain for Slope Settings

| Slope   | Rel 1kHz Gain (dB) |             |  |  |  |  |  |  |
|---------|--------------------|-------------|--|--|--|--|--|--|
| Setting | NL/L=1             | NL/L=0      |  |  |  |  |  |  |
| 0       | 0.0                | Rel         |  |  |  |  |  |  |
| 1       | 0.4                | 1.4         |  |  |  |  |  |  |
| 2 3     | 0.9<br>1.4         | 2.6<br>3.7  |  |  |  |  |  |  |
| 4       | 1.8                | 4. <i>7</i> |  |  |  |  |  |  |
| 5       | 2.3                | 5.5         |  |  |  |  |  |  |
| 6       | 2.8                | 6.3         |  |  |  |  |  |  |
| 7       | 3.4                | 7.2         |  |  |  |  |  |  |
| 8       | 3.7                | 7.8         |  |  |  |  |  |  |
| 9       | 4.2                | 8.4         |  |  |  |  |  |  |
| 10      | 4.6                | 9.0         |  |  |  |  |  |  |
| 11      | 5.0                | 9.5         |  |  |  |  |  |  |
| 12      | 5.4                | 10.0        |  |  |  |  |  |  |
| 13      | 5.8                | 10.5        |  |  |  |  |  |  |
| 14      | 6.2                | 11.0        |  |  |  |  |  |  |
| 15      | 6.6                | 11.4        |  |  |  |  |  |  |

HT, BW Bits = 0

There is an additional bit, NL/L, that also affects the highpass response of the slope filter. The slope response curves in Figure 2 are with NL/L=0. These same response curves are shown in Figure 3 with NL/L=1. Notice that the NL/L bit adds more droop in the highpass response below 2500 Hz.

The family of response curves generated by the height section are shown in Figure 4. There are 4 height select bits, H3-H0. This section creates a peak in the response at 3250 Hz and this filter controls the amount of peaking. Table 2 gives typical 1kHz gain values for all height and bandwidth settings.

Table 2. Typ. 1kHz Gain for HT and BW Settings

| L               |     | _ |     |     | Rela | tive ' | 1kH: | z Ga  | in (d | B)  |     |     |     |     |     |     |
|-----------------|-----|---|-----|-----|------|--------|------|-------|-------|-----|-----|-----|-----|-----|-----|-----|
|                 |     |   |     |     |      | Н      | T Se | tting |       |     |     |     |     |     |     |     |
|                 | 0   | 1 | 2   | 3   | 4    | 5      | 6    | 7     | 8     | 9   | 10  | 11  | 12  | 13  | 14  | 15  |
| 0               | Rel | 0 | 0   | 0   | 0    | 0      | 0    | 0     | 0     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 1               | 0   | 0 | 0   | 0   | 0    | 0      | 0    | 0     | 0     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 2               | 0   | 0 | 0   | 0   | 0    | 0      | 0    | 0     | 0     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 3               | 0   | 0 | 0   | 0   | 0    | 0      | 0    | 0     | 0     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 4               | 0   | 0 | 0   | 0   | 0    | 0      | 0    | 0     | 0     | 0   | 0   | 0   | 0   | 0   | 0   | 0.1 |
| 5               | 0   | 0 | 0   | 0   | 0    | 0      | 0    | 0     | 0     | 0   | 0   | 0   | 0.1 | 0.1 | 0.1 | 0.1 |
| BW Setting<br>8 | 0   | 0 | 0   | 0   | 0    | 0      | 0    | 0     | 0     | 0   | 0.1 | 0.1 | 0.1 | 0.1 | 0.1 |     |
| 357             | 0   | 0 | 0   | 0   | 0    | 0      | 0    | 0     | 0.1   | 0.1 | 0.1 | 0.1 | 0.1 | 0.2 | 0.2 | 0.2 |
|                 | 0   | 0 | 0   | 0   | 0    | 0      | 0.1  | 0.1   |       |     |     |     |     |     | 0.3 |     |
| 9               | 0   | 0 | 0.  | 0   | 0    | 0.1    | 0.1  | 0.1   | 0.1   | 0.2 | 0.2 | 0.3 | 0.3 | 0.4 | 0.5 | 0.6 |
| 10              | 0   | 0 | •   | 0   | 0.1  | 0.1    | 0.1  |       |       |     |     |     |     |     | 0.7 |     |
| 11              | 0   | 0 | 0   | 0.1 | 0.1  | 0.1    | 0.2  | 0.2   | 0.3   | 0.4 | 0.4 | 0.5 | 0.7 | 0.8 | 0.9 | 1.1 |
| 12              | 0   | 0 | 0.1 | 0.1 |      | 0.2    |      |       |       |     |     |     | 1.0 |     | 1.4 |     |
| 13              | .0  | 0 | 0.1 | 0.1 | 0.2  | 0.3    | 0.4  | 0.5   | 0.6   | 0.8 | 0.9 | 1.1 | 1.4 | 1.6 | 1.9 | 2.3 |
| 14              | 0   | 0 | 0.1 |     |      | 0.3    |      |       |       |     |     |     |     |     | 2.0 | 2.4 |
| 15              | 0   | 0 | 0.1 | 0.1 | 0.2  | 0.3    | 0.4  | 0.5   | 0.7   | 0.9 | 1.1 | 1.3 | 1.6 | 1.8 | 2.1 | 2.5 |

Slope Bits = 0

The family of response curves generated by the bandwidth section is shown in Figure 5 There are 4 bandwidth select bits, B3-B0. This section causes the response of the 3250 Hz peak to be widened, and as a result, this filter controls the bandwidth of the 3250 Hz peaked region.

#### 1.3.2 Transfer Function

The transfer function for the ML2020 is shown below. This transfer function is valid for magnitude response only. The actual magnitude response from an individual device may deviate from the computed response from the transfer function by typically 0–0.2 dB.

$$H\left(s\right) = \frac{-s}{s+a} \times \frac{c\left(s+b\right)}{b\left(s+c\right)} \times \frac{\left[s^2+h\left(\omega_0/Q\right)s+\omega_0^2\right]}{\left[s^2+\left(\omega_0/Q\right)s+\omega_0^2\right]} \times \frac{\left[\sin\left(\pi f/fc\right)\right]}{\left(\pi f/fc\right)}$$

 $s = j \times 256000 \times \tan (\pi f/128000)$ 

a = 848.230

 $\omega_0 = 20463.77$  fc = 128000

b,c : See Table 3.

(slope) (bandwidth)

Q : See Table 4. h : See Table 5.

(height)

| Table 3. | Slope Response Facto | ors (b, c)     |
|----------|----------------------|----------------|
|          | b                    | b ···          |
| S3-0     | NL/L = 0             | NL/L=1         |
| 0000     | 2.371759E+03         | 1.116280E+04   |
| 0001     | 1.985920E+03         | 9.345141E+03   |
| 0010     | 1.701779E+03         | 8.007156E+03   |
| 0011     | 1.493571E+03         | 7.026999E+03   |
| 0100     | 1.326721E+03         | 6.241681E+03   |
| 0101     | 1.196668E+03         | 5.629636E+03   |
| 0110     | 1.087277E+03         | 5.114881E+03   |
| 0111     | 9.983588E+02         | 4.696487E+03   |
| 1000     | 9.179889E+02         | 4.318339E+03   |
| 1001     | 8.537864E+02         | 4.016273E+03   |
| 1010     | 7.966049E+02         | 3.747249E + 03 |
| 1011     | 7.478074E + 02       | 3.517676E+03   |
| 1100     | 7.035099E + 02       | 3.309279E+03   |
| 1101     | 6.651771E + 02       | 3.128945E+03   |
| 1110     | 6.299477E + 02       | 2.963214E+03   |
| 1111     | 5.990361E+02         | 2.817797E+03   |

| S3-0     | NL/L=0                 | NL/L=1       |  |
|----------|------------------------|--------------|--|
| XXXX     | 2.371759E+03           | 1.116280E+04 |  |
| Table 4. | Slope Response Factors | s (b, c)     |  |

| Table 4. |           | se Factors (b, c) |  |
|----------|-----------|-------------------|--|
| B3-0     | Q         |                   |  |
| 0000     | 17.444906 |                   |  |
| 0001     | 15.386148 |                   |  |
| 0010     | 13.652451 |                   |  |
| 0011     | 11.593677 |                   |  |
| 0100     | 9.859960  |                   |  |
| 0101     | 8.017864  |                   |  |
| 0110     | 6.392453  |                   |  |
| 0111     | 5.092080  |                   |  |
| 1000     | 3.900003  |                   |  |
| 1001     | 3.141338  |                   |  |
| 1010     | 2.599369  |                   |  |
| 1011     | 2.165724  |                   |  |
| 1100     | 1.731965  |                   |  |
| 1101     | 1.406509  |                   |  |
| 1110     | 1.352248  |                   |  |
| 1111     | 1.297981  |                   |  |

| Table 5.<br>Code | Height Response Factors (h)<br>h | • |
|------------------|----------------------------------|---|
| 0000             | 1.000000                         |   |
| 0001             | 1.071519                         |   |
| 0010             | 1.148154                         |   |
| 0011             | 1.230269                         |   |
| 0100             | 1.318257                         |   |
| 0101             | 1.445438                         |   |
| 0110             | 1.603245                         |   |
| 0111             | 1.757924                         |   |
| 1000             | 1.949845                         |   |
| 1001             | 2.137962                         |   |
| 1010             | 2.317395                         |   |
| 1011             | 2.540973                         |   |
| 1100             | 2.786121                         |   |
| 1101             | 3.019951                         |   |
| 1110             | 3.311311                         |   |
| 1111             | 3.672823                         |   |

#### 1.4 Smoothing Filter

The equalizer filters are followed by a continuous second order smoothing filter that removes the high frequency sample information generated by the action of the switched capacitor filters. This filter provides a continuous analog signal at the output,  $V_{\rm OUT}$ .

#### 1.5 Output Buffer

The final stage in the ML2020 is the output buffer. This amplifier has internal gain of 1 and is capable of driving  $600\,\Omega$ , 100 pF loads. Thus, it is suitable for driving telephone hybrids directly without any external amplifier.

#### 1.6 Bypass Mode

The <u>fil</u>ter sections can be bypassed by setting the bypass data bit, BP, to 0. Since the switched capacitor filters are bypassed in this mode, frequency response effects of the switched capacitor filters are eliminated. Thus, this mode offers very flat response and low noise over the 300–4000 Hz frequency range.

#### 1.7 Filter Clock

The master clock, CLK, is used to generate the internal clocks for the switched capacitor filters. The frequency of CLK can be either 1.544MHz or 1.536MHz. However, the internal clock frequency must be kept at 1.536MHz to guarantee accurate frequency response. The CLKSEL pin enables a bit swallower circuit to keep the internal clock frequency set to 1.536MHz. When 1.544MHz clock is used, CLKSEL should be set to logic level 0, and one bit out of every 193 bits is removed (swallowed) to reduce the internal frequency to 1.536MHz. When 1.536MHz clock is used, CLKSEL should be set to logic level 1, and the internal clock rate is the same as the external clock rate.

#### 1.8 Serial Interface

The architecture of the digital section is shown in the preceding block diagram.

A timing diagram for the serial interface is shown in Figure 6. The serial input data, SID, is loaded into a shift register on rising edges of the shift clock, SCK. The data word is parallel loaded into a latch when the input latch signal, LATI, is high. The LATI pulse must occur when SCK is low. A new data word can be loaded into the shift register without disturbing the existing data word in the latch.

The parallel outputs of the latch control the filter response curves. The order of the data word bits in the latch is shown in Figure 7.

Note that bit 0 is the first bit of the data word clocked into the shift register.

The device has the capability to read out the data word stored in the latch. This is done by parallel loading the data from the latch back into the shift register when the latch signal, LATO, is high. The LATO pulse must occur when SCK is low. Then, the data word can be shifted out of the register serially to the output, SOD, on falling edges of the shift clock, SCK.

The loading and reading of the data word can be done continuously or in bursts. Since the shift register and latch

circuitry inside the device is static, there are no minimum frequency requirements on the clocks or data pulses. However, there is some coupling of the digital signals into the analog section. If this coupling is undesirable, the data can be clocked in bursts during non critical intervals, or the data rate can be done at a frequency outside the analog frequency range.

The clocks used to shift and latch data (SCK, LATI, LATO) are not related internally to the master clock and can occur asynchronous to CLK.



Tigute of Serial Tilling

| NL/L |           | SLC | OPE       |    |    | BAND | VIDTH |    |    | HEI | GHT. |    | BYPASS |                     |
|------|-----------|-----|-----------|----|----|------|-------|----|----|-----|------|----|--------|---------------------|
| NL/L | <b>S3</b> | S2  | <b>S1</b> | SO | В3 | B2   | B1    | В0 | H3 | H2  | H1   | H0 | BP     | <b>←</b> FUNCTION   |
| 13   | 12        | 11  | 10        | 9  | 8  | 7    | 6     | 5  | 4  | 3   | 2    | 1  | . 0    | <b>←</b> BIT NUMBER |

Figure 7. 14-Bit Latch

### POWERDOWN MODE

A powerdown mode can be selected with pin  $P_{DN}$ . When  $P_{DN}=1$ , the device is powered down. In this state, the power consumption is reduced by removing power from the analog section and forcing the analog output,  $V_{OUT}$ , to a high impedance state. While the device is in power down mode, the digital section is still functional and the current data word remains stored in the latch. The master clock, CLK, can be left active or removed during powerdown mode. When  $P_{DN}=0$ , the device is in normal operation.

### **POWER SUPPLIES**

The digital section inside the device is powered between  $V_{CC}$  and GND, or 5 volts. The analog section is powered between  $V_{CC}$  and  $V_{SS}$ , or  $\pm 5$  volts. The analog section uses AGND as the reference point.

GND and AGND are totally isolated inside the device to minimize coupling from the digital section into the analog section. Typically this is less than  $100\,\mu\text{V}$ . However, AGND and GND should be tied together physically near the device and close to the common power supply ground connection.

The power supply rejection of  $V_{CC}$  and  $V_{SS}$  to the analog output is greater than  $-60\,\text{dB}$  at 1kHz, typically. If decoupling of the power supplies is still necessary in a system,  $V_{CC}$  and  $V_{SS}$  should be decoupled with respect to AGND.



Figure 8. Typical Serial Interface



Figure 9. Controlling Multiple ML2020 and ML2004 With Only 3 Digital Lines Using One Long Data Word

# **ORDERING INFORMATION**

| PART NUMBER                                              | TEMP. RANGE                                                                        | PACKAGE                                                                                    |
|----------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| ML2020CP<br>ML2020CS<br>ML2020IJ<br>ML2020IP<br>ML2020IS | 0°C to +70°C<br>0°C to +70°C<br>-40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C | MOLDED DIP (P16) MOLDED SOIC (S18W) HERMETIC DIP (J16) MOLDED DIP (P16) MOLDED SOIC (S18W) |



# ML2021

# **Telephone Line Equalizer**

### **GENERAL DESCRIPTION**

The ML2021 is a monolithic analog line equalizer for telephone applications. The ML2021 consists of a switched capacitor filter that realizes a family of frequency response curves optimized for telephone line amplitude equalization while minimizing group delay. This ML2021 is the same function as the ML2020 telephone equalizer without the 60Hz rejection filter.

The ML2021 consists of a continuous anti-aliasing filter, three programmable switched capacitor equalization filters, an output smoothing filter, a  $600\Omega$  driver, and a digital section for the serial interface.

The equalization filters adjust the slope, height, and band-width of the frequency response. The desired frequency response is programmed by a digital 14-bit serial input data stream.

The ML2021 is implemented in a double polysilicon CMOS technology.

### **FEATURES**

- Slope, height, and bandwidth adjustable
- Optimized group delays (500 Hz to 6.4 kHz)
- On chip anti-alias filter
- Bypass mode
- Low supply current 6mA typical from ±5V supplies
- TTL/CMOS compatible interface
- Double buffered data latch
- Selectable master clock
- 1.544 or 1.536 MHz
- Synchronous or asynchronous data loading capability
- Compatible with ML2003 and ML2004 logarithmic gain/attenuator
- Standard 16-pin 0.3" center molded or hermetic DIP and 18-pin SOIC
- 0°C to +70°C and -40°C to +85°C operating temperature range

### **BLOCK DIAGRAM**

# PIN CONNECTIONS







# PIN DESCRIPTION

| NAME   | FUNCTION                                                                                                                                                                                         | NAME            | FUNCTION                                                                                                                                                                       |
|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLKSEL | Clock select input. This pin selects the frequency of the CLK input. If CLK is 1.536 MHz, set CLKSEL = 1. If CLK is 1.544 MHz, set CLKSEL = 0. Pin has an internal pullup resistor to $V_{CC}$ . | GND<br>LATI     | Digital ground. Ovolts. All digital inputs and output are referenced to this ground. Input latch clock. Digital input which loads data from the shift register into the latch. |
| SID    | Serial input data. Digital input that                                                                                                                                                            | $V_{SS}$        | Negative supply. $-5$ volts $\pm 10\%$                                                                                                                                         |
|        | contains serial data word which                                                                                                                                                                  | $V_{IN}$        | Analog input.                                                                                                                                                                  |
|        | controls the filter frequency response setting.                                                                                                                                                  | AGND            | Analog ground. Ovolts. Analog input and output are referenced                                                                                                                  |
| LATO   | Output latch clock. Digital input                                                                                                                                                                |                 | this ground.                                                                                                                                                                   |
|        | which loads the data word back<br>into the shift register from the                                                                                                                               | $V_{OUT}$       | Analog output.                                                                                                                                                                 |
|        | latch.                                                                                                                                                                                           | $P_{DN}$        | Powerdown input. When P <sub>DN</sub> =                                                                                                                                        |
| SCK    | Shift clock. Digital input which shifts the serial data on SID into the shift register on rising edges and out onto SOD on falling edges.                                                        |                 | device is in powerdown mode.<br>When P <sub>DN</sub> =0, device is in norr<br>operation. This pin has an interr<br>pulldown resistor to GND.                                   |
| SOD    | Serial output data. Digital output of the shift register.                                                                                                                                        | V <sub>CC</sub> | Positive supply. 5 volts $\pm 10\%$                                                                                                                                            |
| CLK    | Master clock input. Digital input which generates clocks for the switched capacitor filters. Frequency can be either 1.544MHz or 1.536MHz.                                                       |                 |                                                                                                                                                                                |

# **ABSOLUTE MAXIMUM RATINGS**

### (Note 1)

| Supply Voltage                                                            |
|---------------------------------------------------------------------------|
| V <sub>CC</sub> +6.5V                                                     |
| V <sub>SS</sub> 6.5V                                                      |
| AGND with Respect to GND ±0.5V                                            |
| Analog Input and Output $V_{SS} = 0.3 \text{V to } V_{CC} + 0.3 \text{V}$ |
| Digital Input and Outputs GND $-0.3 \text{V}$ to $V_{CC}$ $+0.3 \text{V}$ |
| Input Current Per Pin ±25 mA                                              |
| Power Dissipation                                                         |
| Storage Temperature Range – 65° C to +150° C                              |
| Lead Temperature (Soldering 10 sec.) 300° C                               |

# **OPERATING CONDITIONS**

| Temperature Range (Note 2) |               |
|----------------------------|---------------|
|                            | 0°C to +70°C  |
| ML2021IJ                   | 40°C to +85°C |
| Supply Voltage             |               |
| V <sub>CC</sub>            | 4V to 6V      |
| V <sub>SS</sub>            | 4V to -6V     |
|                            |               |
|                            |               |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5V \pm 10\%$ ,  $V_{SS} = -5V \pm 10\%$ , Data Word:  $\overline{BP} = 1$ , Other Bits = 0,  $C_L = 100$  pF,  $R_L = 600 \, \Omega$ , dBm measurements use  $600 \, \Omega$  as reference load,  $V_{IN} = -7$  dBm, 1 kHz sinusoid CLK = 1.544MHz  $\pm 300$  Hz and digital time measured at 1.4 V

| SYMBOL      | PARAMETER                      | NOTES | CONDITIONS                                         |         |        |        |        | MIN  | TYP<br>NOTE 3 | MAX                             | UNITS    |
|-------------|--------------------------------|-------|----------------------------------------------------|---------|--------|--------|--------|------|---------------|---------------------------------|----------|
| ANALOG      |                                |       |                                                    |         |        |        |        |      |               |                                 |          |
| SR          | Response, Slope Section        | 4     | 1kHz response<br>NL/L S3 S2 S1 S0                  |         |        |        |        |      |               |                                 |          |
|             |                                |       |                                                    |         | -      |        | -      |      |               |                                 |          |
|             |                                |       | 0                                                  | 0       | 0<br>0 | 0      | 1      |      |               | $1.4 \pm 0.1$<br>$2.6 \pm 0.2$  | dB<br>dB |
|             |                                |       | 0                                                  | 0<br>0  | 1      | 1<br>0 | 0<br>0 |      |               | $4.7 \pm 0.2$                   | dB       |
|             |                                |       | 0                                                  | 1       | ó      | 0      | 0      |      |               | $7.8 \pm 0.2$                   | dB       |
|             |                                |       | Ö                                                  | 1       | 1      | 1      | 1      |      |               | 11.4 ± 0.25                     | dB       |
|             |                                |       | 1                                                  | 0       | 0      | 0      | 0      |      |               | $0 \pm 0.1$                     | dB       |
|             |                                |       | 1                                                  | 0       | 0      | 0      | 1      |      |               | $0.4 \pm 0.1$                   | dB       |
|             | •                              |       | 1                                                  | 0       | 0      | 1      | 0      |      |               | 0.9 ± 0.2                       | dB       |
|             |                                |       | 1                                                  | 0<br>1  | 1<br>0 | 0<br>0 | 0      |      |               | 1.8 ± 0.2<br>3.7 ± 0.2          | dB<br>dB |
|             |                                |       | 1                                                  | 1       | 1      | 1      | 1      |      |               | $6.6 \pm 0.25$                  | dB       |
|             |                                |       | Reference                                          | d to    | •      |        | '      |      |               | 0.0 2 0.23                      | l ab     |
|             |                                |       | 0                                                  | 0       | 0      | 0      | 0      |      |               |                                 |          |
| HR          | Response, Height Section       |       |                                                    |         |        |        |        |      |               |                                 |          |
|             |                                |       | response with $\overline{BP} = 1$ , other bits = 0 |         |        |        |        |      |               |                                 |          |
|             |                                |       | NL/L                                               | H3      | H2     | H1     | H0     |      |               | 1                               |          |
|             |                                |       | 0                                                  | 0       | 0      | 0      | 0      |      |               | $0 \pm 0.15$                    | dB       |
|             |                                |       | 0 .                                                | 0       | 0      | 0 .    | 1      |      |               | $0.5 \pm 0.2$                   | dB       |
|             |                                |       | 0                                                  | 0<br>0  | 0<br>1 | 1<br>0 | 0      |      |               | $1.1 \pm 0.2$<br>$2.3 \pm 0.2$  | dB<br>dB |
| 74          |                                |       | 0                                                  | 1       | 0      | 0      | 0      |      |               | $5.7 \pm 0.2$                   | dB       |
|             |                                |       | ő                                                  | 1       | 1      | 1      | 1      |      | 11            | $11.1 \pm 0.3$                  | dB       |
| BR          | Response, Bandwidth            | 4     | NL/L                                               | B3 B2 B | 1 BO I | H3 H2  | H1 H0  |      |               | *                               |          |
|             | Section (Q)                    |       | 0                                                  | 0 0 0   | 0 0    | 1 1    | 1 1    |      |               | 16.1 ± 2.0                      |          |
|             |                                | l .   |                                                    | 0 0 0   |        | 1 1    | 1 1    |      |               | $14.2 \pm 1.5$                  |          |
|             |                                |       |                                                    | 0 0 1   |        | 1 1    | 1 1    |      |               | 12.6 ± 1.5                      |          |
|             |                                |       |                                                    | 0 1 0   |        | 1 1    | 1 1    |      | l             | 9.1 ± 1.0                       | 1        |
|             |                                | (     | 0                                                  | 1 0 0   |        | 1 1    | 1 1    |      |               | $3.6 \pm 0.5$<br>$1.2 \pm 0.35$ |          |
| PK          | BW Peak Frequency              | 4     | H3 thru H                                          |         |        |        |        | 3230 | 3250          | 3270                            | Hz       |
| AG          | Absolute Gain, Flat 4          |       | .5 to 4kHz                                         |         |        |        |        | -0.1 | +0.1          | +0.3                            | dB       |
| <i>,</i> 10 | Response                       | -     | .5 tO 4KD                                          | ۷.      |        |        |        | -0.1 | 70.1          | +0.5                            | ub       |
| AGB         | Absolute Gain, Bypass Mode     | 4     | 0.3 to $4 \text{kHz}$ , $\overline{BP} = 0$        |         |        |        |        | -0.1 | +0.1          | +0.3                            | dB       |
| ICN         | Idle Channel Noise             | 4     | $V_{IN} = 0$                                       |         |        |        |        | 3    | 8             | dBrnc                           |          |
|             | $V_{IN}=0$ , all data bits = 1 |       |                                                    |         |        |        |        |      | 9             |                                 | dBrnc    |

## **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5V \pm 10\%$ ,  $V_{SS} = -5V \pm 10\%$ , Data Word: BP = 1, Other Bits = 0,  $C_L = 100 \, pF$ ,  $R_L = 600 \, \Omega$ , dBm measurements use  $600 \, \Omega$  as reference load,  $V_{IN} = -7 \, dBm$ ,  $1 \, kHz$  sinusoid CLK = 1.544 MHz  $\pm 300 \, Hz$  and digital time measured at 1.4V

| SYMBOL                           | PARAMETER                                         | NOTES | CONDITIONS                                                                                                 | MIN         | TYP<br>NOTE 3 | MAX          | LIMIT    |
|----------------------------------|---------------------------------------------------|-------|------------------------------------------------------------------------------------------------------------|-------------|---------------|--------------|----------|
| ANALOG                           |                                                   |       |                                                                                                            |             |               |              |          |
| HD                               | Harmonic Distortion                               | 4     | V <sub>IN</sub> = 5 dBm, 1kHz<br>Measure 2nd, 3rd, harmonic<br>relative to fundamental                     |             |               | - 48         | dB       |
| SD                               | Signal to Distortion                              | 4     | V <sub>IN</sub> = -12 dBm, 1kHz<br>C msg weighted                                                          | +48         |               |              | dB       |
| SFN                              | Single Frequency Noise                            | 5     | V <sub>IN</sub> = 0;<br>4kHz ≤ frequency ≤ 150kHz                                                          |             |               | - 50         | dBm      |
| PSRR                             | Power Supply Rejection                            | 4     | $200  \text{mV}_{\text{p-p}}$ , 1kHz sine, $V_{\text{IN}} = 0$<br>on $V_{\text{CC}}$<br>on $V_{\text{SS}}$ |             |               | - 40<br>- 40 | dB<br>dB |
| Z <sub>IN</sub>                  | Input Impedance, V <sub>IN</sub>                  | 4     |                                                                                                            | 100         |               |              | kΩ       |
| V <sub>OS</sub>                  | Output Offset Voltage                             | 4     | V <sub>IN</sub> =0                                                                                         |             |               | ±50          | mV       |
| V <sub>INR</sub>                 | Input Voltage Range                               | 4     | :                                                                                                          | ±2.0        |               |              | V        |
| V <sub>OSW</sub>                 | Output Voltage Swing                              | 4     | $R_L = 600 \Omega$                                                                                         | ±2.0        |               |              | V        |
| DIGITAL A                        | AND DC                                            |       |                                                                                                            | <del></del> | 4             |              |          |
| V <sub>IL</sub>                  | Digital Input Low Voltage                         | 4     |                                                                                                            |             |               | 0.8          | V        |
| V <sub>IH</sub>                  | Digital Input High Voltage                        | 4     |                                                                                                            | 2.0         |               |              | V        |
| V <sub>OL</sub>                  | Digital Output Low Voltage                        | 4     | $I_{OL} = 2  \text{mA}$                                                                                    |             |               | 0.4          | V        |
| V <sub>OH</sub>                  | Digital Output High Voltage                       | 4     | I <sub>OH</sub> = -1mA                                                                                     | 4.0         |               |              | V        |
| I <sub>LCLK</sub>                | Input Current, CLK SEL                            | 4     | V <sub>IN</sub> = 0                                                                                        | 5           |               | 100          | μΑ       |
| I <sub>LPDN</sub>                | Input Current, PDN                                | 4     | $V_{IN} = V_{CC}$                                                                                          | -5          |               | - 100        | μА       |
| I <sub>L</sub>                   | Input Current, All Other Inputs                   | 4     | $V_{IN} = 0$ to $V_{CC}$                                                                                   |             |               | ±10          | μΑ       |
| I <sub>CC</sub>                  | V <sub>CC</sub> Supply Current                    | 4     | No output load, $V_{JL} = GND$ , $V_{IH} = V_{CC}$ , $V_{IN} = 0$                                          |             |               | 10           | mA       |
| I <sub>SS</sub>                  | V <sub>SS</sub> Supply Current                    | 4     | No output load, $V_{IL} = GND$ , $V_{IH} = V_{CC}$ , $V_{IN} = 0$                                          |             |               | -10          | mA       |
| I <sub>CCP</sub>                 | V <sub>CC</sub> Supply Current,<br>Powerdown Mode | 4     | No output load, $V_{IL} = GND$ , $V_{IH} = V_{CC}$                                                         |             |               | 1.2          | mĄ       |
| I <sub>SSP</sub>                 | V <sub>SS</sub> Supply Current,<br>Powerdown Mode | 4     | No output load, $V_{IL} = GND$ , $V_{IH} = V_{CC}$                                                         |             | :             | -1.2         | mA       |
| AC CHAR                          | ACTERISTICS                                       |       | The second second                                                                                          |             |               |              |          |
| t <sub>DC</sub>                  | Clock Duty Cycle                                  | 5     |                                                                                                            | 40          |               | 60           | %        |
| t <sub>SCK</sub>                 | SCK On/Off Period                                 | 4     |                                                                                                            | 250         |               |              | ns       |
| t <sub>S</sub>                   | SID Data Setup Time                               | . 4   |                                                                                                            | 50          |               |              | ns       |
| t <sub>H</sub>                   | SID Data Hold Time                                | 4     |                                                                                                            | 50          |               |              | ns       |
| t <sub>D</sub>                   | SOD Data Delay                                    | 4     |                                                                                                            | 0           | T             | 125          | ns       |
| t <sub>IPW</sub>                 | LATI Pulse Width                                  | 4     |                                                                                                            | 50          |               |              | ns       |
| t <sub>OPW</sub>                 | LATO Pulse Width                                  | 4     | 7.7                                                                                                        | 50          |               |              | ns       |
| t <sub>IS</sub> ,t <sub>OS</sub> | LATI, LATO Setup Time                             | 4     |                                                                                                            | 50          |               |              | ns       |
| t <sub>IH</sub> ,t <sub>OH</sub> | LATI, LATO Hold Time                              | 5     |                                                                                                            | 50          |               |              | ns       |
| t <sub>PLD</sub>                 | SOD Parallel Load Delay                           | 4     |                                                                                                            | 0           |               | 125          | ns       |

**Note 1:** Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: 0°C to +70°C and -40°C to +85°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.

Note 3: Typicals are parametric norm at 25°C.

Note 4: Parameter guaranteed and 100% production tested.

Note 5: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.



TIMING PARAMETERS ARE REFERENCED TO THE 1.4 VOLT MIDPOINT.

Figure 1. Serial Timing Diagram





Figure 2. Typical Slope Filter Response — NL/L = 0B3-B0, H3-H0 = 0000, S3-S0 = 0000 to 1111.





Figure 3. Typical Slope Filter Response — NL/L = 1 B3-B0, H3-H0 = 0000, S3-S0 = 0000 to 1111.





Figure 4. Typical Height Filter Response — NL/L = 0 83-80, 83-80 = 0000; H3-H0 = 0000 to 1111.





Figure 5. Typical Bandwidth Filter Response — NL/L = 0 H3-H0 = 1111; S3-S0 = 0000; B3-B0 = 0000 to 1111.

## 1.0 FUNCTIONAL DESCRIPTION

The ML2021 consists of a continuous anti-alias filter, three programmable switched capacitor equalization filters, an output smoothing filter, an output driver, and a digital section for the serial interface.

#### 1.1 ANTI-ALIAS FILTER

The first section is a continuous anti-alias filter. This filter is needed to prevent aliasing of high frequency signals present on the input into the passband by the sampling action of the switched capacitor filters. This section is a continuous second order lowpass filter with a typical 3 dB frequency at 20 kHz and 30 dB of rejection at 124 kHz.

#### 1.2 EOUALIZATION FILTERS

The programmable filters implement a family of frequency response curves intended to compensate for the response of telephone lines.

This filter is composed of three distinct sections: slope, height, and bandwidth.

# 1.2.1 RESPONSE OF SLOPE, HEIGHT, AND BANDWIDTH

The family of response curves generated by the slope section are shown in Figures 2 and 3. There are 4 slope select bits, S3-S0. These bits alter the slope of the highpass response under 1000 Hz, and as a result, the absolute gain above 1000 Hz will be unique for each setting. Table 1 gives typical 1kHz gain values for all slope settings.

Table 1. Typ. 1kHz Gain for Slope Settings

| Slope   | Rel 1kHz Gain (dB) |          |  |  |  |
|---------|--------------------|----------|--|--|--|
| Setting | NL/L = 1           | NL/L = 0 |  |  |  |
| 0       | 0.0                | Rel      |  |  |  |
| 1       | 0.4                | 1.4      |  |  |  |
| 2       | 0.9                | 2.6      |  |  |  |
| 3       | 1.4                | 3.7      |  |  |  |
| 4       | 1.8                | 4.7      |  |  |  |
| 5       | 2.3                | 5.5      |  |  |  |
| 6       | 2.8                | 6.3      |  |  |  |
| 7       | 3.4                | 7.2      |  |  |  |
| 8       | 3.7                | 7.8      |  |  |  |
| 9       | 4.2                | 8.4      |  |  |  |
| 10      | 4.6                | 9.0      |  |  |  |
| 11      | 5.0                | 9.5      |  |  |  |
| 12      | 5.4                | 10.0     |  |  |  |
| 13      | 5.8                | 10.5     |  |  |  |
| 14      | 6.2                | 11.0     |  |  |  |
| 15      | 6.6                | 11.4     |  |  |  |

HT, BW Bits = 0

There is an additional bit, NL/L, that also affects the highpass response of the slope filter. The slope response curves in Figure 2 are with NL/L = 0. These same response curves are shown in Figure 3 with NL/L = 1. Notice that the NL/L bit adds more droop in the highpass response below 2500 Hz.

The family of response curves generated by the height section are shown in Figure 4. There are 4 height select bits, H3-H0. This section creates a peak in the response at 3250 Hz and this filter controls the amount of peaking. Table 2 gives typical 1kHz gain values for all height and bandwidth settings.

Table 2. Typ. 1kHz Gain for HT and BW Settings

|                 |     |   |     |     | kela | tive | IKH. | z Ga  | in (d | IR) |     |     |     |     |     |     |
|-----------------|-----|---|-----|-----|------|------|------|-------|-------|-----|-----|-----|-----|-----|-----|-----|
|                 |     |   |     |     |      | Н    | T Se | tting |       |     |     |     |     |     |     |     |
|                 | 0   | 1 | 2   | 3   | 4    | 5    | 6    | 7     | 8     | 9   | 10  | 11  | 12  | 13  | 14  | 15  |
| 0               | Rel | 0 | 0   | 0   | 0    | 0    | 0    | 0     | 0     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 1               | 0   | 0 | 0   | 0   | 0    | 0    | 0    | 0     | 0     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 2               | 0   | 0 | 0   | 0   | 0    | 0    | 0    | 0     | 0     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 3               | 0   | 0 | 0   | 0   | 0    | 0    | 0    | 0     | 0     | 0   | 0   | 0   | 0   | 0   | 0   | 0   |
| 4               | 0   | 0 | 0   | 0   | 0    | 0    | 0    | 0     | 0     | 0   | 0   | 0   | 0   | 0   | 0   | 0.1 |
| 5               | 0   | 0 | 0   | 0   | 0    | 0    | 0    | 0     | 0     | 0   | 0   | 0   | 0.1 | 0.1 | 0.1 | 0.1 |
| BW Setting<br>8 | 0   | 0 | 0   | 0   | 0    | 0    | 0    | 0     | 0     | 0   | 0.1 | 0.1 | 0.1 | 0.1 | ٠   | 0.1 |
| \$7             | 0   | 0 | 0   | 0   | 0    | 0    | 0    | 0     | 0.1   | 0.1 | 0.1 | 0.1 | 0.1 | 0.2 | 0.2 | 0.2 |
|                 | 0   | 0 | 0   | 0   | 0    | 0    | 0.1  | 0.1   | 0.1   | 0.1 |     |     |     | 0.3 |     |     |
| 9               | 0   | 0 | 0   | 0   | 0    | 0.1  | 0.1  | 0.1   | 0.1   | 0.2 | 0.2 | 0.3 | 0.3 | 0.4 | 0.5 | 0.6 |
| 10              | 0   | 0 | 0   | 0   | 0.1  | 0.1  | 0.1  |       |       |     |     |     |     | 0.6 |     | 0.8 |
| 11              | 0   | 0 | 0   | 0.1 | 0.1  | 0.1  | 0.2  | 0.2   | 0.3   | 0.4 | 0.4 | 0.5 | 0.7 | 0.8 | 0.9 | 1.1 |
| 12              | 0   | 0 | 0.1 | 0.1 |      |      | 0.2  |       |       |     |     |     | 1.0 | 1.1 |     | 1.6 |
| 13              | 0   | 0 | 0.1 | 0.1 | 0.2  | 0.3  | 0.4  | 0.5   | 0.6   | 8.0 | 0.9 | 1.1 | 1.4 | 1.6 | 1.9 | 2.3 |
| 14              | 0   | 0 | 0.1 | 0.1 |      |      | 0.4  |       | 0.7   | 8.0 |     | 1.2 | 1.5 | 1.7 |     | 2.4 |
| 15              | 0   | 0 | 0.1 | 0.1 | 0.2  | 0.3  | 0.4  | 0.5   | 0.7   | 0.9 | 1.1 | 1.3 | 1.6 | 1.8 | 2.1 | 2.5 |

Slope Bits = 0

The family of response curves generated by the bandwidth section is shown in Figure 5 There are 4 bandwidth select bits, B3-B0. This section causes the response of the 3250Hz peak to be widened, and as a result, this filter controls the bandwidth of the 3250Hz peaked region.

#### 1.2.2 TRANSFER FUNCTION

The transfer function for the ML2021 is shown below. This transfer function is valid for magnitude response only. The actual magnitude response from an individual device may deviate from the computed response from the transfer function by typically 0–0.2dB.

$$H\left(s\right) = \frac{c\left(s+b\right)}{b\left(s+c\right)} \times \frac{\left[s^2 + h\left(\omega_0/Q\right)s + \omega_0{}^2\right]}{\left[s^2 + \left(\omega_0/Q\right)s + \omega_0{}^2\right]} \times \frac{\left[sin\left(\pi f/fc\right)\right]}{\left(\pi f/fc\right)}$$

 $s = j \times 256000 \times \tan (\pi f / 128000)$ 

 $\omega_0 = 20463.77$  fc = 128000

b,c : See Table 3. Q : See Table 4.

(slope) (bandwidth)

h : See Table 5.

(height)

| able 3. | Slope Response Factors b | s (b, c)<br>h |
|---------|--------------------------|---------------|
| S3-0    | NL/L=0                   | NL/L=1        |
| 0000    | 2.371759E+03             | 1.116280E+04  |
| 0001    | 1.985920E+03             | 9.345141E+03  |
| 0010    | 1.701779E+03             | 8.007156E+03  |
| 0011    | 1.493571E+03             | 7.026999E+03  |
| 0100    | 1.326721E+03             | 6.241681E+03  |
| 0101    | 1.196668E+03             | 5.629636E+03  |
| 0110    | 1.087277E+03             | 5.114881E+03  |
| 0111    | 9.983588E+02             | 4.696487E+03  |
| 1000    | 9.179889E+02             | 4.318339E+03  |
| 1001    | 8.537864E+02             | 4.016273E+03  |
| 1010    | 7.966049E+02             | 3.747249E+03  |
| 1011    | 7.478074E+02             | 3.517676E+03  |
| 1100    | 7.035099E+02             | 3.309279E+03  |
| 1101    | 6.651771E+02             | 3.128945E+03  |
| 1110    | 6.299477E+02             | 2.963214E+03  |
| 1111    | 5.990361E+02             | 2.817797E+03  |
|         | c                        | c             |
| S3-0    | NL/L=0                   | NL/L=1        |
| XXXX    | 2.371759E+03             | 1.116280E+04  |

| Table 4.<br>B3-0 | Slope Response Fac<br>Q | tors (b, c) |  |  |
|------------------|-------------------------|-------------|--|--|
| 0000             | 17.444906               |             |  |  |
| 0001             | 15.386148               |             |  |  |
| 0010             | 13.652451               |             |  |  |
| 0011             | 11.593677               |             |  |  |
| 0100             | 9.859960                |             |  |  |
| 0101             | 8.017864                |             |  |  |
| 0110             | 6.392453                |             |  |  |
| 0111             | 5.092080                |             |  |  |
| 1000             | 3.900003                |             |  |  |
| 1001             | 3.141338                |             |  |  |
| 1010             | 2.599369                |             |  |  |
| 1011             | 2.165724                |             |  |  |
| 1100             | 1.731965                |             |  |  |
| 1101             | 1.406509                |             |  |  |
| 1110             | 1.352248                |             |  |  |
| . 1111           | 1.297981                | **          |  |  |

| 1111             | 1.23/301             |             |
|------------------|----------------------|-------------|
| Table 5.<br>Code | Height Response<br>h | Factors (h) |
| 0000             | 1.000000             |             |
| 0001             | 1.071519             |             |
| 0010             | 1.148154             |             |
| 0011             | 1.230269             |             |
| 0100             | 1.318257             |             |
| 0101             | 1.445438             |             |
| 0110             | 1.603245             |             |
| 0111             | 1.757924             |             |
| 1000             | 1.949845             |             |
| 1001             | 2.137962             |             |
| 1010             | 2.317395             |             |
| 1011             | 2.540973             |             |
| 1100             | 2.786121             |             |
| 1101             | 3.019951             |             |
| 1110             | 3.311311             |             |
| 1111             | 3.672823             |             |

#### 1.2.3 GROUP DELAY

The difference between the ML2020 and ML2021 is the elimination of a 60Hz highpass filter in order to eliminate positive group delay at low frequency.

The group delay through the ML2021 can be minimized such that less than 50µs of group delay can be achieved in both unloaded and cable loaded conditions relative to 1804Hz in the frequency range of 504 to 3004Hz. Minimum group delays are dependent upon using the proper setting for slope, height, and bandwidth for a give equalization requirement.

#### 1.3 SMOOTHING FILTER

The equalizer filters are followed by a continuous second order smoothing filter that removes the high frequency sample information generated by the action of the switched capacitor filters. This filter provides a continuous analog signal at the output,  $V_{\rm OUT}$ .

#### 1.4 OUTPUT BUFFER

The final stage in the ML2020 is the output buffer. This amplifier has internal gain of 1 and is capable of driving  $600\,\Omega$ ,  $100\,\mathrm{pF}$  loads. Thus, it is suitable for driving telephone hybrids directly without any external amplifier.

#### 1.5 BYPASS MODE

The <u>fil</u>ter sections can be bypassed by setting the bypass data bit,  $\overline{BP}$ , to 0. Since the switched capacitor filters are bypassed in this mode, frequency response effects of the switched capacitor filters are eliminated. Thus, this mode offers very flat response and low noise over the 300–4000 Hz frequency range.

#### 1.6 FILTER CLOCK

The master clock, CLK, is used to generate the internal clocks for the switched capacitor filters. The frequency of CLK can be either 1.544MHz or 1.536MHz. However, the internal clock frequency must be kept at 1.536MHz to guarantee accurate frequency response. The CLKSEL pin enables a bit swallower circuit to keep the internal clock frequency set to 1.536MHz. When 1.544MHz clock is used, CLKSEL should be set to logic level 0, and one bit out of every 193 bits is removed (swallowed) to reduce the internal frequency to 1.536MHz. When 1.536MHz clock is used, CLKSEL should be set to logic level 1, and the internal clock rate is the same as the external clock rate.

#### 1.7 SERIAL INTERFACE

The architecture of the digital section is shown in the preceding block diagram.

A timing diagram for the serial interface is shown in Figure 6. The serial input data, SID, is loaded into a shift register on rising edges of the shift clock, SCK. The data word is parallel loaded into a latch when the input latch signal, LATI, is high. The LATI pulse must occur when SCK is low. A new data word can be loaded into the shift register without disturbing the existing data word in the latch.

The parallel outputs of the latch control the filter response curves. The order of the data word bits in the latch is shown in Figure 7.

Note that bit 0 is the first bit of the data word clocked into the shift register.

The device has the capability to read out the data word stored in the latch. This is done by parallel loading the data from the latch back into the shift register when the latch signal, LATO, is high. The LATO pulse must occur when SCK is low. Then, the data word can be shifted out of the register serially to the output, SOD, on falling edges of the shift clock, SCK.

The loading and reading of the data word can be done continuously or in bursts. Since the shift register and latch

circuitry inside the device is static, there are no minimum frequency requirements on the clocks or data pulses. However, there is some coupling of the digital signals into the analog section. If this coupling is undesirable, the data can be clocked in bursts during non critical intervals, or the data rate can be done at a frequency outside the analog frequency range.

The clocks used to shift and latch data (SCK, LATI, LATO) are not related internally to the master clock and can occur asynchronous to CLK.



Figure 7. 14-Bit Latch

#### 1.8 POWERDOWN MODE

A powerdown mode can be selected with pin  $P_{DN}$ . When  $P_{DN}=1$ , the device is powered down. In this state, the power consumption is reduced by removing power from the analog section and forcing the analog output,  $V_{OUT}$ , to a high impedance state. While the device is in power down mode, the digital section is still functional and the current data word remains stored in the latch. The master clock, CLK, can be left active or removed during powerdown mode. When  $P_{DN}=0$ , the device is in normal operation.

#### 1.9 POWER SUPPLIES

The digital section inside the device is powered between  $V_{CC}$  and GND, or 5 volts. The analog section is powered between  $V_{CC}$  and  $V_{SS}$ , or  $\pm$  5 volts. The analog section uses AGND as the reference point.

GND and AGND are totally isolated inside the device to minimize coupling from the digital section into the analog section. Typically this is less than 100 µV. However, AGND and GND should be tied together physically near the device and close to the common power supply ground connection.

The power supply rejection of  $V_{CC}$  and  $V_{SS}$  to the analog output is greater than  $-60\,\mathrm{dB}$  at 1 kHz, typically. If decoupling of the power supplies is still necessary in a system,  $V_{CC}$  and  $V_{SS}$  should be decoupled with respect to AGND.

## 2.0 APPLICATIONS



Figure 8. Typical Serial Interface



Figure 9. Controlling Multiple ML2021 and ML2004 With Only 3 Digital Lines Using One Long Data Word

## **ORDERING INFORMATION**

| PART NUMBER                                              | TEMP. RANGE                                                                        | PACKAGE                                                                                    |
|----------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| ML2021CP<br>ML2021CS<br>ML2021IJ<br>ML2021IP<br>ML2021IS | 0°C to +70°C<br>0°C to +70°C<br>-40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C | MOLDED DIP (P16) MOLDED SOIC (S18W) HERMETIC DIP (J16) MOLDED DIP (P16) MOLDED SOIC (S18W) |

# ML2031, ML2032

## **Tone Detector**

## **GENERAL DESCRIPTION**

The ML2031 and ML2032 are monolithic tone detectors intended for telecommunication applications utilizing 4-wire loopback capability. The device meets or exceeds the 4-wire Maintenance Terminating Unit (MTU) requirements outlined in BELL PUB 43004.

These devices incorporate a 2713 Hz tone detector, clock oscillator, and uncommitted op amp in an 8-pin DIP. No external components are required.

The ML2031 or ML2032 can be used to detect frequencies of 1004 Hz or 2600 Hz, as the tone detector frequency template from 1000 Hz to 4000 Hz is proportional to the frequency of the external clock.

The ML2031 has two clock outputs.  $CLK_{OUT}1$  is one half the frequency of  $CLK_{IN}$ , while  $CLK_{OUT}2$  is one eighth of the frequency of  $CLK_{IN}$ . The ML2032 has an uncommitted op amp instead of the clock outputs.

The ML2031 and ML2032 are implemented in a double polysilicon CMOS technology.

## **FEATURES**

- Meets or exceeds BELL PUB 43004 requirements
- Extended dynamic range detect -34dBm to +6dBm no detect ≤ -40dBm
- Frequency template (f<sub>CLK IN</sub> = 12MHz)

detect 2713  $\pm$  10Hz

no detect 2713  $\pm$  36Hz

- General purpose tone detect range of 1000Hz to 4000Hz
- Signal-to-guard ratio

8dB to 13dB

- No external components required
- Continuous anti-alias filter
- 60 Hz reject filter
- ±5V supplies
- Clock input

12.352 MHz, 1.544 MHz, or a 12.352 MHz crystal

- ML2031 has clock outputs of 1.544MHz and 6.176MHz
- Tone detection of 1000 Hz to 4000 Hz proportional to external clock
- ML2032 has uncommitted op amp
- 8-pin dual-in-line package

## **BLOCK DIAGRAMS**

#### ML2031



#### ML2032



## **PIN CONNECTIONS**





## **PIN DESCRIPTIONS**

| ML2031  |                      |                                                                                                                                     | ML      | 2032              |                                                                                                                                     |
|---------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------|---------|-------------------|-------------------------------------------------------------------------------------------------------------------------------------|
| PIN NO. | NAME                 | FUNCTION                                                                                                                            | PIN NO. | NAME              | FUNCTION                                                                                                                            |
| 1       | V <sub>SS</sub>      | Negative supply. $-5V \pm 10\%$                                                                                                     | 1       | V <sub>IN</sub> + | Positive Analog input. Positive                                                                                                     |
| 2       | CLK <sub>OUT</sub> 1 | Clock output. Digital output from                                                                                                   |         |                   | input to the uncommitted op amp.                                                                                                    |
| _       |                      | oscillator divided by 2.                                                                                                            | 2       | $V_{IN}-$         | Negative Analog input. Negative                                                                                                     |
| 3       | CLK <sub>OUT</sub> 2 | Clock output. Digital output from                                                                                                   |         |                   | input to the uncommitted op amp.                                                                                                    |
|         |                      | oscillator divided by 8.                                                                                                            | 3       | $V_{SS}$          | Negative supply. $-5V \pm 10\%$                                                                                                     |
| 4       | TDET                 | Tone detect output. Digital output which indicates when valid                                                                       | 4       | TDET              | Tone detect output. Digital output which indicates when valid                                                                       |
|         |                      | 2713 Hz tone is present on analog                                                                                                   |         |                   | 2713 Hz tone is present on analog                                                                                                   |
|         |                      | input.                                                                                                                              |         |                   | input.                                                                                                                              |
| 5       | CLK <sub>IN</sub>    | Clock input. Internal clock can be generated by tying a 12.352 MHz crystal between this pin and GND, or by applying a 12.352 MHz or | 5       | CLK <sub>IN</sub> | Clock input. Internal clock can be generated by tying a 12.352 MHz crystal between this pin and GND, or by applying a 12.352 MHz or |
|         |                      | 1.544MHz clock to this pin.                                                                                                         |         |                   | 1.544 MHz clock to this pin.                                                                                                        |
| 6       | GND                  | Ground. Analog and digital inputs<br>and outputs are referenced to this<br>point.                                                   | 6       | GND               | Ground. Analog and digital inputs<br>and outputs are referenced to this<br>point.                                                   |
| 7       | $V_{CC}$             | Positive supply. $+5V \pm 10\%$                                                                                                     | 7       | $V_{CC}$          | Positive supply. $+5V \pm 10\%$                                                                                                     |
| 8       | V <sub>IN</sub> +    | Analog input.                                                                                                                       | 8       | V <sub>OUT</sub>  | Analog output. Output of the uncommitted op amp.                                                                                    |

## **ABSOLUTE MAXIMUM RATINGS**

## **OPERATING CONDITIONS**

(Note 1)

| Supply Voltage                                                            |
|---------------------------------------------------------------------------|
| V <sub>CC</sub> +6.5V                                                     |
| V <sub>SS</sub> 6.5V                                                      |
| Analog Input and Output $V_{SS} = 0.3 \text{V to } V_{CC} + 0.3 \text{V}$ |
| Digital Input and Outputs $-0.3V$ to $V_{CC}$ +0.3V                       |
| Input Current Per Pin ±25 mA                                              |
| Power Dissipation                                                         |
| Storage Temperature Range – 65° C to +150° C                              |
| Lead Temperature (Soldering 10 sec.) 300° C                               |

| Temperature Range (Note 2)        |   |
|-----------------------------------|---|
| ML2031CP, ML2032CP 0° C to +70° C | C |
| ML2031IJ, ML2032IJ                | C |
| Supply Voltage                    |   |
| V <sub>CC</sub> 4V to 6           |   |
| V <sub>SS</sub>                   | ٧ |
|                                   |   |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5V \pm 10\%$ ,  $V_{SS} = -5V \pm 10\%$ ,  $CLK_{IN} = 12.352$  MHz  $\pm 1200$  Hz, or  $CLK_{IN} = 1.544$  MHz  $\pm 150$  Hz,  $C_L = 100$  pF, dBm measurements use  $600\Omega$  as reference load, uncommitted op amp in unity gain configuration.

| SYMBOL               | PARAMETER                | NOTES | CONDITIONS                                                                                                              | MIN              | TYP<br>NOTE 3 | MAX                                   | UNITS                |
|----------------------|--------------------------|-------|-------------------------------------------------------------------------------------------------------------------------|------------------|---------------|---------------------------------------|----------------------|
| TONE DE              | TECT                     |       |                                                                                                                         |                  |               |                                       |                      |
| $f_{TD}$             | Tone Detection Frequency | 4     | V <sub>IN</sub> = +6dBm to -34dBm                                                                                       | 2703             |               | 2723                                  | Hz                   |
| $f_{TR}$             | Tone Rejection Frequency | 4     |                                                                                                                         | 2679             |               | 2747                                  | Hz                   |
| A <sub>TD</sub>      | Tone Detection Amplitude | 4     | V <sub>IN</sub> = 2703 Hz to 2723 Hz                                                                                    | -34              |               | +6                                    | dBm                  |
| A <sub>TR</sub>      | Tone Rejection Amplitude | 4     |                                                                                                                         | -40              | 1.0           |                                       | dBm                  |
| SGM                  | Signal to Guard Margin   | 4     | 800 Hz<br>1400 Hz<br>2000 Hz<br>2450 Hz<br>Signal = -13 dBm, 2713 Hz.<br>See BELL PUB 43004 sec. 2.4<br>for test method | 8<br>8<br>8<br>8 |               | 13<br>13<br>13<br>13                  | dB<br>dB<br>dB<br>dB |
| SFI                  | SF Tone Immunity         | 5     | V <sub>IN</sub> + = 2600 Hz<br>No tone detect                                                                           |                  |               | +6                                    | dBm                  |
| t <sub>TD</sub>      | Tone Detect Delay        | 4     | V <sub>IN</sub> + = -8dBm, 2713 Hz<br>Figure 1                                                                          | 0                | 10            | 30                                    | ms                   |
| t <sub>TR</sub>      | Tone Removal Delay       | 4     | V <sub>IN</sub> + = -8dBm, 2713 Hz<br>Figure 1                                                                          | 0                | 4             | 30                                    | ms                   |
| OP AMP               | 350                      | ·     |                                                                                                                         | ·                |               | · · · · · · · · · · · · · · · · · · · |                      |
| V <sub>INR</sub>     | Input Voltage Range      | 5     |                                                                                                                         | ±3               |               |                                       | V                    |
| $\overline{V_{OSW}}$ | Output Voltage Swing     | . 4   | ML2032 Only                                                                                                             | ±3               |               |                                       | V                    |
| $\overline{V_{OS}}$  | Input Offset Voltage     | 4 '   | ML2032 Only                                                                                                             |                  |               | ±20                                   | mV                   |
| Z <sub>IN</sub>      | Input Impedance          | 4     |                                                                                                                         | 1                |               |                                       | ΜΩ                   |
| A <sub>VOL</sub>     | DC Open Loop Gain        | 4     | ·.                                                                                                                      | 1k               | 5k            |                                       | V/V                  |
| $f_{UG}$             | Unity Gain Frequency     | 5     |                                                                                                                         | 0.5              | 1             |                                       | MHz                  |
| I <sub>CN</sub>      | Noise-<br>Input Referred | 5     | C msg weighted<br>1kHz                                                                                                  |                  | -9            | -3<br>375                             | dBrnc<br>nv/√Hz      |

## **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5V \pm 10\%$ ,  $V_{SS} = -5V \pm 10\%$ ,  $CLK_{IN} = 12.352 \, MHz \pm 1200 \, Hz$ , or  $CLK_{IN} = 1.544 \, MHz \pm 150 \, Hz$ ,  $C_L = 100 \, pF$ , dBm measurements use  $600 \, \Omega$  as reference load, uncommitted op amp in unity gain configuration.

| SYMBOL             | PARAMETER                             | NOTES | CONDITIONS                               | MIN | TYP<br>NOTE 3 | MAX  | UNITS              |
|--------------------|---------------------------------------|-------|------------------------------------------|-----|---------------|------|--------------------|
| DIGITAL            | AND DC                                |       |                                          |     |               |      | -                  |
| V <sub>IL</sub>    | Input Low Voltage, CLK <sub>IN</sub>  | 4     |                                          |     |               | 1.5  | V                  |
| $V_{IH}$           | Input High Voltage, CLK <sub>IN</sub> | 4     |                                          | 3.5 |               |      | V                  |
| I <sub>IN</sub>    | Input Current, CLK <sub>IN</sub>      | 4     | CLK <sub>IN</sub> = 1.5V to 3.5V         |     | 10            | 60   | μΑ                 |
|                    |                                       |       | $CLK_{IN} = 0$ to 1.5V; 3.5V to $V_{CC}$ |     | 150           | 500  | μΑ                 |
| C <sub>IN</sub>    | Input Capacitance, CLK <sub>IN</sub>  | 5     |                                          |     | 11            |      | pF                 |
| $V_{OL}$           | Output Low Voltage                    | 4     | $I_{OL} = -2mA$                          |     |               | 0.4  | V                  |
| V <sub>OH</sub>    | Output High Voltage                   | 4     | I <sub>OH</sub> = 2mA                    | 4.0 |               |      | V                  |
| I <sub>CC</sub>    | V <sub>CC</sub> Supply Current        | 4     | No output load                           |     |               | 7.5  | mA                 |
| I <sub>SS</sub>    | V <sub>SS</sub> Supply Current        | 4     | No output load                           |     |               | -4.5 | mA                 |
| CLOCK O            | UTPUT                                 |       |                                          | 1   |               |      |                    |
| f <sub>CLK</sub> 1 | CLK <sub>OUT</sub> 1 Output Frequency | 4     | Figure 2                                 | 1/2 |               | 1/2  | f <sub>CLK</sub> 1 |
| f <sub>CLK</sub> 2 | CLK <sub>OUT</sub> 2 Output Frequency | 4     | Figure 2                                 | 1/8 |               | 1/8  | f <sub>CLK</sub> 1 |
| t <sub>1R</sub>    | CLK <sub>OUT</sub> 1 Output Rise Time | 4     | Figure 2, C <sub>L</sub> = 50pF          | 0   |               | 20   | ns                 |
| t <sub>1F</sub>    | CLK <sub>OUT</sub> 1 Output Fall Time | 4     | Figure 2, C <sub>L</sub> = 50pF          | 0   |               | 20   | ns                 |
| t <sub>2R</sub>    | CLK <sub>OUT</sub> 2 Output Rise Time | 4     | Figure 2, C <sub>L</sub> = 50pF          | 0   |               | 20   | ns                 |
| t <sub>2F</sub>    | CLK <sub>OUT</sub> 2 Output Fall Time | 4     | Figure 2, C <sub>L</sub> = 50pF          | 0   |               | 20   | ns                 |

**Note 1:** Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2:  $0^{\circ}$ C to  $+70^{\circ}$ C and  $-40^{\circ}$ C to  $+85^{\circ}$ C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.

Note 3: Typicals are parametric norm at 25°C.

Note 4: Parameter guaranteed and 100% production tested.

Note 5: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.

## **TIMING DIAGRAMS**



 $t_{TD}$  Measured from V  $_{IN}$  + Zero crossing to 1.4V midpoint on TDET  $t_{TR}$  Measured from 1.4V midpoint on TDET to Zero crossing on V  $_{IN}$  +

Figure 1. Tone Detect Timing



 $t_{1F},\,t_{1R},\,t_{2F},\,t_{2R}$  MEASURED BETWEEN 0.8 and 2.0 VOLT TRANSITION POINTS ALL OTHER PARAMETERS REFERRED TO 1.4 V MIDPOINT

Figure 2. Digital Clock Output Timing

## **TYPICAL PERFORMANCE CURVE**



Figure 3. CLK<sub>IN</sub> Input Current vs. Input Voltage

## 1.0 FUNCTIONAL DESCRIPTION

The ML2031 has a divide by 2 and divide by 8 clock output to drive external devices. The ML2032 has an uncommitted op amp. Refer to the block diagram.

#### 1.1 Uncommitted Op Amp

The ML2032 features an uncommitted op amp. The ML2031 has the op amp connected in the unity gain configuration  $(V_{IN}-$  internally tied to  $V_{OUT}$ ).

The uncommitted op amp is a general purpose amplifier that can be used to interface the device with the analog telephone line. It has a high impedance input, a 0.5 MHz unity gain bandwidth, will drive a 1k, 100 pF load, and the input and output can swing within 1.5 V of the supplies.

#### 1.2 Anti-Alias Filter

The anti-alias filter is a continuous second order low pass designed to prevent high frequency signals at the input from being aliased into the passband by the sampling action of the switched capacitor filters. The typical 3 dB corner frequency is 25 kHz and the typical rejection at 124 kHz is -30 dB.

#### 1.3 60 Hz Reject Filter

The 60 Hz reject filter is a switched capacitor second order high pass designed to reject 60 Hz line interference on the analog input. The typical 3 dB corner frequency is 300 Hz and the typical rejection at 60 Hz is -24 dB.

#### 1.4 Tone Detector

The tone detector is a monolithic block designed to indicate when a valid 2713 Hz tone is present on the analog input. A tone is valid if the following criteria are met:

- 1. 2713 Hz tone satisfies amplitude vs. frequency tone detector template shown in *Figure 4*.
- The non-2713 Hz out of band energy present on the input is sufficiently small enough compared to the 2713 Hz tone (signal to guard margin).

The tone detector consists of 2713 Hz bandpass and notch filters, tone and guard peak detectors, tone and guard comparators, reference, and digital output buffer.

The analog signal first goes through the 2713 Hz bandpass and notch switched capacitor filters. The bandpass filter outputs any 2713 Hz signal (tone), and the notch filter outputs any non-2713 Hz signals (guard) in the range of 300–4500 Hz, respectively.



Figure 4. Tone Detector Template

The tone and guard signals then go to peak detectors which output a DC voltage proportional to the 2713 Hz and non-2713 Hz energy present on the analog input.

The tone comparator compares the tone energy to a fixed reference value to determine if it meets the amplitude requirements for tone detection shown in *Figure 4*.

The guard comparator compares the tone energy to the guard energy to determine if the signal to guard margin is met

If both comparators indicate that a 2713 Hz tone and no out of band energy exists, the TDET output goes high indicating valid tone detection. If the signal comparator indicates insufficient signal energy or the guard comparator indicates too much out of band energy, then the TDET output stays low indicating invalid tone output.

### 1.5 Crystal Oscillator/Clock Generator

The crystal oscillator/clock generator generates the necessary internal clocks from either an external clock or an external crystal.

If an external clock input is used to drive  $CLK_{IN}$ , the input frequency can either be 12.352 MHz or 1.544 MHz in order to meet the frequency template. The device has an internal frequency sense circuit that can sense the difference between 12.352 MHz and 1.544 MHz and makes the necessary changes in the clock generator to accomodate either frequency at the input.

If a crystal is used, a 12.352 MHz crystal must be connected between  ${\rm CLK_{IN}}$  and GND. This unique 1-pin crystal oscillator does not generally require any external capacitors or other external components to meet the frequency template. The crystal should be physically placed as close as possible to the  ${\rm CLK_{IN}}$  pin to minimize stray inductances and capacitances.

The crystal must have the following characteristics:

- Parallel resonant type
- 2. Frequency: 12.352000 MHz
- 3. Tolerance: ±0.005% @ 25°C
- 4. Less than 0.005% variation over desired temperature range
- 5. Maximum equivalent series resistance of 15  $\Omega$  at a drive level of 1 $\mu$ W to 200  $\mu$ W
- 6. Maximum equivalent series resistance of  $30\Omega$  at drive levels of  $10\,\mathrm{nW}$  to  $1\mu\mathrm{W}$
- 7. Typical load capacitance: 18 pF
- 8. Maximum case capacitance: 5 pF

The frequency of oscillation will be a function of the crystal parameters and board capacitance. If the final oscillation frequency is different than the ideal 12.352 MHz, the template frequencies will change according to the formulas outlined in section 1.6. If the crystal meets the above recommended parameters and typical PC board capacitance from CLK\_IN to GND is 2 pF, then the device will meet the template specifications. Crystals that meet these requirements are M-tron 3709-010 12.352 for 0°C to +70°C and 3709-020 12.352 for  $-40^{\circ}\text{C}$  to +85°C operation.

## 1.0 FUNCTIONAL DESCRIPTION (Continued)

The ML2031 has two clock outputs that can be used to drive other external devices. The  $CLK_{OUT}1$  output is a buffered output from the oscillator divided by 2. The  $CLK_{OUT}2$  output is a buffered output from the oscillator divided by 8. If a 12.352 MHz clock or crystal is used,  $CLK_{OUT}1=6.176$  MHz and  $CLK_{OUT}2=1.544$  MHz.

#### 1.6 Detecting Tones from 1000 Hz to 4000 Hz

The tone detector frequency template shown in *Figure 5* is proportional to the frequency of  $CLK_{IN}$ . Thus, the device can be set to a center frequency (other than 2713 Hz) by adjusting  $CLK_{IN}$  frequency.

The external clock frequency, fCLK $_{\rm IN}$ , needed to produce a given center frequency, can be calculated by:

$$fCLK_{IN} = f_C \times 4552.893$$

once fCLK<sub>IN</sub> has been determined, the other template frequency points shown in *Figure 5* can be calculated by:

$$f_{DI} = fCLK_{IN} \times 2.18831 \times 10^{-4}$$

$$f_{DU} = fCLK_{IN} \times 2.20450 \times 10^{-4}$$

$$f_{RL} = fCLK_{IN} \times 2.16888 \times 10^{-4}$$

$$f_{RLJ} = fCLK_{IN} \times 2.22393 \times 10^{-4}$$

The above formulas are valid for center frequencies with the range of 1000 Hz to 4000 Hz. The internal divide by 8 circuitry may be bypassed by applying a clock that is one eighth of the above calculated values.

When the required  $CLK_{IN}$  frequency calculated above is less than 6MHz, the internal frequency sense circuit may be-

come enabled causing the detection of an erroneous center frequency. In this case, the divide by 8 function cannot be used and only the lower clock frequency may be used. For example, for a 1004 Hz tone detector, the clock frequency applied must be 571 kHz.

#### 1.7 Power Supplies

The analog circuits in the device run from +5 to -5 ( $V_{CC}$  to  $V_{SS}$ ) and are referenced to GND.

The digital circuits in the device run from +5 to 0 ( $V_{CC}$  to GND).

It is recommended that the power supplies to the device be bypassed by placing decoupling capacitors from  $V_{CC}$  to GND and  $V_{SS}$  to GND as physically close to the device as possible.



Figure 5. Tone Detector Template

## 2.0 APPLICATIONS



Figure 6. 4-Wire Termination Equipment

## ORDERING INFORMATION

| PART NUMBER | TEMP. RANGE    | PACKAGE          |
|-------------|----------------|------------------|
| ML2031CP    | 0°C to +70°C   | MOLDED DIP (P08  |
| ML2031IP    | -40°C to +85°C | MOLDED DIP (P08  |
| ML2032CP    | 0°C to +70°C   | MOLDED DIP (P08  |
| ML2032IP    | -40°C to +85°C | MOLDED DIP (P08) |



# ML2035, ML2036

# **Programmable Sinewave Generator**

## GENERAL DESCRIPTION

The frequency of these monolithic sinewave generators is programmable for the ML2035 from DC to 25kHz and for the ML2036 from DC to 50kHz. No external components are required.

The frequency of the sinewave output is derived from either an external crystal or clock input, thus providing a stable and accurate frequency reference. The frequency is programmed by a 16-bit serial data word.

The ML2035 is packaged in an 8-pin DIP and has a  $V_{OUT}$  amplitude of  $\pm V_{CC}/2$ .

The ML2036 provides for a VOUT amplitude of either  $\pm V_{RFF}$  or  $\pm V_{RFF}/2$ . Also included with the ML2036 is an inhibit input which allows the sinewave output to be held at zero volts after completing the last half cycle of the sinewave preventing steps in voltage. Two pins of the ML2036 are clock outputs designed to drive other devices with one half or one eighth of the clock input frequency.

The ML2035 and ML2036 are intended for telecommunications and modem applications that need low cost and accurate generation of precise test tones, call progress tones, and signaling tones.

## **FEATURES**

■ Programmable frequency

DC to 50kHz

■ Frequency resolution with  $f_{CLKIN} = 12MHz$ 

(土.75 Hz) 1.5Hz

■ Absolute gain error

±.1dB max

■ Harmonic distortion ■ Output voltage amplitude of  $\pm V_{REF}$  or  $\pm V_{REF}/2$ 

-45dB max

■ On chip crystal oscillator

3 to 12MHz ■ ML2036 has clock outputs of 1/2 or 1/8 of the input clock frequency

No external components required

 $\blacksquare \mu$ P compatible serial interface

■ Double buffered data latch

■ Synchronous or asynchronous data loading capability

■ Power dissipation 50mW max from ±5V supplies

■ Compatible with ML2031 and ML2032 tone

detector, and ML2004 logarithmic gain/attenuator

■ TTL/CMOS compatible inputs

■ ML2035 package 8-pin DIP; ML2036 14-pin DIP or 16-pin SOIC

■ 0°C to +70°C or -40°C to +85°C operating temperature range

## **BLOCK DIAGRAMS**

ML2035

CLKIN OP AMP CRYSTAI SMOOTHING 8-BIT D/A FIITER PHASE ACCUMULATOR ÷4 AND ZERO DETECT 512 POINT SINE LOOK-UP ⊸o vcc O GND -0 Vss 16-BIT DATA LATCH LATE O **t** 16 16-BIT SHIFT REGISTER SID O SCK

ML2036



## **PIN CONNECTIONS**

#### ML2035 8-Pin DIP



#### ML2036 14-Pin DIP



#### ML2036 16-Pin SOIC



## PIN DESCRIPTIONS

#### ML2035

| PIN<br>NO. | NAME              | FUNCTION                                                                                                                                 |
|------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | $V_{SS}$          | Negative supply. –5V $\pm$ 10%.                                                                                                          |
| 2          | SCK               | Serial clock. Digital input which clocks in serial data on rising edges.                                                                 |
| 3          | SID               | Serial data. Serial input data which programs the frequency of $V_{\text{OUT}}$ .                                                        |
| 4          | LATI              | Serial latch. Digital input which latches serial data into the internal data latch on falling edges.                                     |
| 5          | $V_{CC}$          | Positive supply. +5V $\pm$ 10%.                                                                                                          |
| 6          | $V_{OUT}$         | Analog output. $V_{OUT}$ swing is $\pm V_{CC}/2$ .                                                                                       |
| · 7        | GND               | Ground. 0 volts. All inputs and outputs referenced to this point.                                                                        |
| 8          | CLK <sub>IN</sub> | Clock input. Internal clock can be generated by tying a 3 to 12MHz crystal from this pin to GND or applying a clock directly to the pin. |

#### ML2036

| PIN  | NO.  |                      |                                                                                                                                           |
|------|------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------|
| DIP  | SOIC | NAME                 | FUNCTION                                                                                                                                  |
| 1    | 2    | $V_{SS}$             | Negative supply. –5V $\pm$ 10%.                                                                                                           |
| 2    | 3    | P <sub>DN</sub> -INH | Three level input. Controls inhibit mode and power down mode. Current source pull up to $V_{CC}$ .                                        |
| 3    | 4    | CLK <sub>OUT1</sub>  | Clock output. Digital output from internal clock generator that can drive other devices. f <sub>CLKOUT1</sub> = f <sub>CLKIN/2</sub> .    |
| 4    | 5    | CLK <sub>OUT2</sub>  | Clock output. Digital output from internal clock generator that can drive other devices. f <sub>CLKOUT2</sub> = f <sub>CLKIN/8</sub> .    |
| 5    | 6    | SCK                  | Serial clock. Digital input which clocks in serial data on rising edges.                                                                  |
| 6    | 7    | SID                  | Serial data. Serial input data which programs the frequency of V <sub>OUT</sub> .                                                         |
| 7    | 8    | LATI                 | Serial latch. Digital input which latches serial data into the internal data latch on falling edges.                                      |
| 8.   | 9    | $V_{CC}$             | Positive supply. +5V $\pm$ 10%.                                                                                                           |
| 9    | 10   | $V_{REF}$            | Reference input. The voltage on this pin determines the peak-peak swing on $V_{OUT}$ . $V_{REF}$ can be tied to $V_{CC}$ .                |
| 10   | 11   | $V_{OUT}$            | Analog output.                                                                                                                            |
| 11 - | 12   | AGND                 | Analog ground. 0 volts. Analog inputs and outputs referenced to this point.                                                               |
| 12   | 13   | DGND                 | Digital ground. 0 volts. Digital inputs and outputs referenced to this point.                                                             |
| 13   | 15   | GAIN                 | Sets $V_{OUT}$ peak amplitude to $V_{REF}$ or $V_{REF}/2$ . Current source pull down to DGND.                                             |
| 14   | 16   | CLK <sub>IN</sub>    | Clock input. Internal clock can be generated by tying a 3 to 12MHz crystal from this pin to DGND or applying a clock directly to the pin. |

## ABSOLUTE MAXIMUM RATINGS

| (Note I)                   |                                    |
|----------------------------|------------------------------------|
| Supply Voltage             |                                    |
| V <sub>CC</sub>            | +6.5V                              |
| V <sub>CC</sub>            | 6.5V                               |
| Analog Input and Output    | $V_{SS} - 0.3V$ to $V_{CC} + 0.3V$ |
| AGND Voltage               | $\dots$ $V_{SS}$ to $V_{CC}$       |
| Digital Inputs and Outputs | $-0.3V$ to $V_{CC}$ + $0.3V$       |
| Input Current per Pin      | ±25mA                              |
| Power Dissipation          | 750mW                              |
| Storage Temperature Range  |                                    |
|                            |                                    |

| Lead Temperature (Soldering 10 sec) |           |
|-------------------------------------|-----------|
| Dual-In-Line Package (Molded)       | <br>260°C |
| Dual-In-Line Package (Ceramic)      | <br>300°C |
| Molded Small Outline IC Package     |           |
| Vapor Phase (60 sec)                | <br>215°C |
| Infrared (15 sec)                   | <br>220°C |

## **OPERATING CONDITIONS**

| Temperature | Range (Note 2)     |     |          |       |
|-------------|--------------------|-----|----------|-------|
| ML2035CP,   | ML2036CP, ML2036CS |     | 0°C to   | +70°C |
| ML2035IJ, N | ML2036IJ           | ••• | -40°C to | +85°C |

## ML2035 ELECTRICAL CHARACTERISTICS

Unless otherwise specified,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC}$  =  $5V \pm 10\%$ ,  $V_{SS}$  =  $-5V \pm 10\%$ ,  $CLK_{IN}$  = 12.352MHz,  $V_{OUT}$  load  $C_L$  = 100pF and  $R_L$  = 1k, all digital timing measured at 1.4V midpoint, and input control signals from 10% to 90% of  $V_{CC}$  with  $t_R$  =  $t_F$  = 20ns.

| SYMBOL                | PARAMETER                             | NOTES  | Co                                        | ONDITIONS              |                 | MIN   | TYP<br>(Note 3)     | MAX | UNITS  |
|-----------------------|---------------------------------------|--------|-------------------------------------------|------------------------|-----------------|-------|---------------------|-----|--------|
| Sinewave              | Generator                             |        | A                                         |                        |                 |       |                     |     |        |
| HD                    | Harmonic Distortion                   | 4      | 2nd or 3rd<br>Harmonic                    | f <sub>OUT</sub> = 20H | lz to 5kHz      |       | 7.                  | _45 | dB     |
|                       |                                       |        | Relative to<br>Fundamental                | f <sub>OUT</sub> = 5kH | lz to 25kHz     | ret e | 3.7                 | -40 | dB     |
| SND                   | Signal to Noise +<br>Distortion       | 4      | 200Hz ≤ f <sub>OUT</sub><br>measured 2001 |                        | ioise           |       |                     | -45 | dB     |
| **                    |                                       |        | 20Hz ≤ f <sub>OUT</sub> ≤ measured 20H    |                        | se              |       |                     | -40 | dB     |
| ICN                   | Output Idle Channel Noise             | 4      | Power Down A                              | Mode, Cmsg             | weighted        |       | -20                 | 0   | dBrnc  |
|                       |                                       |        | Power Down A                              | Mode, 1kHz             |                 |       | 50                  |     | nV/√Hz |
| PSRR                  | Power Supply Rejection                | 5      | 200mV <sub>P-P</sub> , 0-10               |                        | V <sub>CC</sub> |       |                     | -40 | dB     |
| es.                   | Ratio                                 |        | measured on \                             | Vout                   | V <sub>SS</sub> |       |                     | -40 | dB     |
| V <sub>OS</sub>       | V <sub>OUT</sub> Offset Voltage       | 4      |                                           |                        |                 |       |                     | ±75 | mV     |
| $V_{PK}$              | V <sub>OUT</sub> Peak Voltage         | 5. 35. |                                           |                        |                 |       | ±V <sub>CC</sub> /2 |     | V      |
| $V_{GN}$              | V <sub>OUT</sub> Gain Error           | 4      | Relative                                  | $f_{OUT} = 20Hz$       | z to 5kHz       |       |                     | ±.1 | dB     |
|                       |                                       |        | to V <sub>CC</sub>                        | f <sub>OUT</sub> = 5kH | z to 25kHz      |       |                     | ±.3 | dB     |
| Digital an            | nd DC                                 |        |                                           |                        |                 |       |                     |     |        |
| $V_{IL}$ CLK          | Input Low Voltage, CLK <sub>IN</sub>  | 4      |                                           |                        |                 | 100   |                     | 1.5 | V      |
| V <sub>IH</sub> , CLK | Input High Voltage, CLK <sub>IN</sub> | 4      |                                           |                        |                 | 3.5   |                     |     | V      |
| I <sub>IN</sub> , CLK | Input Current, CLK <sub>IN</sub>      | 4 :    | $CLK_{IN} = 1.5V to$                      | o 3.5V                 |                 |       | 10                  | 60  | μΑ     |
|                       |                                       |        | $CLK_{IN} = 0$ to 1                       | .5V; 3.5V to           | V <sub>CC</sub> |       |                     | 250 | μΑ     |
| C <sub>IN</sub> , CLK | Input Capacitance, CLK <sub>IN</sub>  | 5      |                                           |                        | ,               | 11.   | 12                  |     | pF     |
| $V_{IL}$              | Input Low Voltage                     | 4      |                                           |                        | 1.              |       |                     | .8  | V      |
| $V_{IH}$              | Input High Voltage                    | 4      |                                           |                        |                 | 2.0   |                     |     | V      |
| I <sub>IL</sub>       | Input Low Current                     | 4      | V <sub>IN</sub> = 0V                      |                        |                 | -1 .  |                     |     | μA     |
| I <sub>IH</sub>       | Input High Current                    | 4      | $V_{IN} = V_{CC}$                         |                        |                 |       |                     | 1   | μΑ     |
| C <sub>IN</sub>       | Digital Input Capacitance             |        |                                           |                        |                 |       | 5                   |     | pF     |
| V <sub>OL</sub>       | Output Low Voltage                    | 4      | $I_{OL} = -2mA$                           |                        |                 |       |                     | 0.4 | · V    |
| V <sub>OH</sub>       | Output High Voltage                   | 4      | I <sub>OH</sub> = 2mA                     |                        |                 | 4.0   |                     |     | V      |

**ML2035 ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified,  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC} = 5V \pm 10\%$ ,  $V_{SS} = -5V \pm 10\%$ ,  $CLK_{IN} = 12.352MHz$ ,  $V_{OUT}$  load  $C_L = 100pF$  and  $R_L = 1k$ , all digital timing measured at 1.4V midpoint, and input control signals from 10% to 90% of  $V_{CC}$  with  $t_R = t_F = 20ns$ .

| SYMBOL           | PARAMETER                                          | NOTES | CONDITIONS                                         | MIN | TYP<br>(Note 3) | MAX  | UNITS |
|------------------|----------------------------------------------------|-------|----------------------------------------------------|-----|-----------------|------|-------|
| Digital an       | d DC (Continued)                                   |       |                                                    |     |                 |      | -     |
| I <sub>CC</sub>  | V <sub>CC</sub> Supply Current                     | 4     | No output load, V <sub>CC</sub> = 5.5V             |     |                 | 5.5  | mA    |
| I <sub>SS</sub>  | V <sub>SS</sub> Supply Current                     | 4     | No output load, $V_{SS} = -5.5V$ , $V_{CC} = 5.5V$ |     |                 | -3.5 | mA    |
| I <sub>CCI</sub> | V <sub>CC</sub> Supply Current, Power<br>Down Mode | 4     | No Output Load, Power Down Mode                    |     |                 | 2.0  | mA    |
| I <sub>SSI</sub> | V <sub>SS</sub> Supply Current, Power<br>Down Mode | 4     | No Output Load, Power Down Mode                    |     |                 | -100 | μΑ    |
| Digital Ti       | ming                                               |       |                                                    |     |                 |      |       |
| t <sub>CKI</sub> | CLK <sub>IN</sub> On/Off Period                    | 4     | $t_R = t_F = 10$ ns, 2.5V midpoint                 | 30  |                 |      | ns    |
| t <sub>SCK</sub> | SCK On/Off Period                                  | 4     |                                                    | 100 |                 |      | ns    |
| t <sub>DS</sub>  | SID DATA Setup Time                                | 4     |                                                    | 50  |                 |      | ns    |
| t <sub>DH</sub>  | SID DATA Hold Time                                 | 4     |                                                    | 50  |                 |      | ns    |
| t <sub>LPW</sub> | LATI Pulse Width                                   | 4     |                                                    | 50  |                 |      | ns    |
| t <sub>LH</sub>  | LATI Hold Time                                     | 4     |                                                    | 50  |                 |      | ns    |
| t <sub>LS</sub>  | LATI Setup Time                                    | 5     |                                                    | 50  |                 |      | ns    |

## **ML2036 ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC}$  =  $5V \pm 10\%$ ,  $V_{SS}$  =  $-5V \pm 10\%$ , AGND = DGND = 0V,  $V_{REF}$  = 2.5V to  $V_{CC}$ , and  $CLK_{IN}$  = 12.352MHz,  $V_{OUT}$  load  $C_L$  = 100pF and  $R_L$  = 1k, all digital timing measured at 1.4V midpoint, and input control signals from 10% to 90% of  $V_{CC}$  with  $t_R$  =  $t_F$  = 20ns.

| SYMBOL                          | PARAMETER                                     | NOTES | CONDITIONS                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | MIN             | TYP<br>(Note 3)       | MAX                  | UNITS                                 |        |
|---------------------------------|-----------------------------------------------|-------|------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|-----------------------|----------------------|---------------------------------------|--------|
| Sinewave                        | Generator                                     |       |                                          | - Marie - Control - Contro | * .             | l                     | 1                    | 1                                     |        |
| HD                              | Harmonic Distortion                           | 4, 6  | 2nd or 3rd<br>harmonic                   | f <sub>OUT</sub> = 20Hz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | to 5kHz         |                       |                      | -45                                   | dB     |
|                                 |                                               |       | relative to fundamental                  | f <sub>OUT</sub> = 5kHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | to 50kHz        |                       |                      | -40                                   | dB     |
| SND                             | Signal to Noise +<br>Distortion               | 4, 6  | 200Hz ≤ f <sub>OUT</sub><br>measured 200 | ≤ 3400Hz, no<br>Hz to 4kHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ise             |                       |                      | -45                                   | dB     |
|                                 |                                               |       | 20Hz ≤ f <sub>OUT</sub><br>measured 20H  | ≤ 50kHz, noise<br>Hz to 150kHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 9               |                       |                      | -40                                   | dB     |
| ICN                             | Output Idle Channel Noise                     | 4     | Power down                               | mode, Cmsg v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | veighted        |                       | -20                  | 0                                     | dBrnc  |
|                                 |                                               |       | Power down                               | mode, 1kHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                 |                       | 50                   |                                       | nV/√Hz |
|                                 |                                               |       | Inhibit mode,                            | 1kHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                 |                       | 500                  |                                       | nV/√Hz |
| PSRR                            | Power Supply Rejection                        | 5     | 200mV <sub>P-P</sub> , 0 t               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>CC</sub> |                       | ,                    | -40                                   | dB     |
|                                 | Ratio                                         | ·.    | measured on                              | V <sub>OUT</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | V <sub>SS</sub> |                       | -                    | -40                                   | dB     |
| V <sub>OS</sub>                 | V <sub>OUT</sub> Offset Voltage               | 4, 7  |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                 |                       |                      | ±25 + (±10<br>× V <sub>OUTP-P</sub> ) | mV     |
| $V_{PK}$                        | V <sub>OUT</sub> Peak Voltage                 | 6     | $GAIN = V_{CC}$                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                 |                       | ±V <sub>REF</sub>    |                                       | V      |
|                                 | . "."                                         |       | GAIN = DGNI                              | GAIN = DGND                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                 |                       | ±V <sub>REF</sub> /2 |                                       | . V    |
| $V_{SW}$                        | V <sub>OUT</sub> Swing                        | 5     | GAIN = V <sub>CC</sub>                   | GAIN = V <sub>CC</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                 | V <sub>SS</sub> +1.5V |                      | V <sub>CC</sub> -1.5V                 | V      |
| $V_{GN}$                        | V <sub>OUT</sub> Gain Error                   | 4, 6  | f <sub>OUT</sub> = 20Hz                  | f <sub>OUT</sub> = 20Hz to 5kHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                 |                       |                      | ±.1                                   | dB     |
|                                 |                                               |       | f <sub>OUT</sub> = 5kHz                  | to 50kHz                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                 |                       |                      | ±.3                                   | dB     |
| R <sub>REF</sub>                | Reference Input Resistance                    | 4     |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                 | 2.5                   | 12                   |                                       | MΩ     |
| Digital ar                      | nd DC                                         |       |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                 |                       |                      |                                       | -      |
| V <sub>IL</sub> , CLK           | Input Low Voltage, CLK <sub>IN</sub>          | 4     |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                 |                       |                      | 1.5                                   | V      |
| V <sub>IH</sub> ,CLK            | Input High Voltage, CLK <sub>IN</sub>         | 4     |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                 | 3.5                   |                      |                                       | ,V     |
| I <sub>IN</sub> , CLK           | Input Current, CLK <sub>IN</sub>              | 4     | CLK <sub>IN</sub> = 1.5V                 | to 3.5V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 |                       | 10                   | 60                                    | μΑ     |
|                                 |                                               |       | $CLK_{IN} = 0$ to                        | 1.5V; 3.5V to V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | cc .            |                       |                      | 250                                   | μΑ     |
| $C_{IN}$ , CLK                  | Input Capacitance, CLK <sub>IN</sub>          | 5     |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                 |                       | 12                   |                                       | pF     |
| V <sub>IL</sub>                 | Input Low Voltage                             | 4     | LATI, SID, GA                            | IN, SCK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 |                       |                      | .8                                    | V      |
| V <sub>IH</sub>                 | Input High Voltage                            | 4     | LATI, SID, GA                            | IN, SCL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                 | 2.0                   |                      |                                       | V.     |
| I <sub>IL</sub>                 | Input Low Current                             | 4     | V <sub>IN</sub> = 0V, LAT                | i, sid, gain, s                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | CK              | -1                    |                      |                                       | μΑ     |
| I <sub>IH</sub>                 | Input High Current                            | 4     | V <sub>IN</sub> = V <sub>CC</sub> , LA   | TI, SID, P <sub>DN</sub> -IN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | NH, SCK         |                       |                      | . 1                                   | μΑ     |
| I <sub>IL</sub> P <sub>DN</sub> | Input Low Current                             | 4     | P <sub>DN</sub> -INH, V <sub>IN</sub>    | $P_{DN}$ -INH, $V_{IN} = 0V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                 | -70                   | -20                  | -5                                    | μΑ     |
| I <sub>IH</sub> , G             | Input High Current                            | 4     | GAIN, V <sub>IN</sub> = V <sub>CC</sub>  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 5               | 20 .                  | 70                   | μΑ                                    |        |
| V <sub>I1</sub>                 | Input Logic Low P <sub>DN</sub> -INH          | 4     |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                 | DGND5                 |                      | .8                                    | V      |
| V <sub>I2</sub>                 | Inhibit State Voltage<br>P <sub>DN</sub> -INH | 4     |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                 |                       |                      | V <sub>SS</sub> +.5                   | V      |
| $\overline{V_{l3}}$             | Input Logic High P <sub>DN</sub> -INH         | 4     |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                 | 2.0                   |                      |                                       | V      |
| C <sub>IN</sub>                 | Digital Input Capacitance                     |       |                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                 |                       | - 5                  |                                       | pF     |
| $V_{OL}$                        | Output Low Voltage                            | 4     | $I_{OL} = -2mA$                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | *               |                       |                      | 0.4                                   | V      |
| $\overline{V_{OH}}$             | Output High Voltage                           | 4     | I <sub>OH</sub> = 2mA                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                 | 4.0                   |                      |                                       | V      |

## ML2036 ELECTRICAL CHARACTERISTICS (Continued)

Unless otherwise specified,  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $V_{CC}$  =  $5V \pm 10\%$ ,  $V_{SS}$  =  $-5V \pm 10\%$ , AGND = DGND = 0V,  $V_{REF}$  = 2.5V to  $V_{CC}$ , and  $CLK_{IN}$  = 12.352MHz,  $V_{OUT}$  load  $C_L$  = 100pF and  $R_L$  = 1k, all digital timing measured at 1.4V midpoint, and input control signals from 10% to 90% of  $V_{CC}$  with  $t_R$  =  $t_F$  = 20ns.

| SYMBOL                            | PARAMETER                                          | NOTES | CONDITIONS                                                   | MIN | TYP<br>(Note 3) | MAX  | UNITS              |
|-----------------------------------|----------------------------------------------------|-------|--------------------------------------------------------------|-----|-----------------|------|--------------------|
| Digital ar                        | nd DC (Continued)                                  |       |                                                              |     |                 |      |                    |
| I <sub>CC</sub>                   | V <sub>CC</sub> Supply Current                     | 4     | No output load, V <sub>CC</sub> = V <sub>REF</sub> = 5.5V    |     |                 | 5.5  | mA                 |
| I <sub>SS</sub>                   | V <sub>SS</sub> Supply Current                     | 4     | No output load, $V_{SS} = -5.5V$ , $V_{CC} = V_{REF} = 5.5V$ |     |                 | -3.5 | mA                 |
| I <sub>CCI</sub>                  | V <sub>CC</sub> Supply Current,<br>Power Down Mode |       | No output load, power down mode                              |     |                 | 2.0  | mA                 |
| I <sub>SSI</sub>                  | V <sub>SS</sub> Supply Current,<br>Power Down Mode |       | No output load, power down mode                              |     |                 | -100 | μΑ                 |
| Digital Ti                        | ming                                               |       |                                                              |     |                 |      |                    |
| t <sub>CKI</sub>                  | CLK <sub>IN</sub> On/Off Period                    | 4     | $t_R = t_F = 10$ ns, 2.5V midpoint                           | 30  |                 |      | ns                 |
| t <sub>SCK</sub>                  | SCK On/Off Period                                  | 4     |                                                              | 100 |                 |      | ns                 |
| t <sub>DS</sub>                   | SID DATA Setup Time                                | 4     |                                                              | 50  |                 |      | ns                 |
| t <sub>DH</sub>                   | SID DATA Hold Time                                 | 4     |                                                              | 50  |                 |      | ns                 |
| t <sub>LPW</sub>                  | LATI Pulse Width                                   | 4     |                                                              | 50  |                 |      | ns                 |
| t <sub>LH</sub>                   | LATI Hold Time                                     | 4     |                                                              | 50  |                 |      | ns                 |
| t <sub>LS</sub>                   | LATI Setup Time                                    | 5     |                                                              | 50  |                 |      | ns                 |
| Clock Ou                          | ıtput                                              |       |                                                              |     |                 |      |                    |
| f <sub>CLK</sub> 1                | CLK <sub>OUT</sub> 1 Output Frequency              | 4     | Figure 2                                                     | 1/2 |                 | 1/2  | f <sub>CLKIN</sub> |
| f <sub>CLK</sub> 2                | CLK <sub>OUT</sub> 2 Output Frequency              | 4     | Figure 2                                                     | 1/8 |                 | 1/8  | f <sub>CLKIN</sub> |
| t <sub>1R</sub> , t <sub>2R</sub> | CLK <sub>OUT1</sub> , CLK <sub>OUT2</sub> ,        | 5     | C <sub>L</sub> =40pF, 10% and 90% transition point           | 0   |                 | 20   | ns                 |
|                                   | Output Rise Time                                   | 4     | C <sub>L</sub> =100pF, 0.8V and 2.0V transition point        | 0   |                 | 20   | ns                 |
| t <sub>1F</sub> , t <sub>2F</sub> | CLK <sub>OUT1</sub> , CLK <sub>OUT2</sub> ,        | 5     | C <sub>L</sub> =40pF, 10% and 90% transition point           | 0   |                 | 20   | ns                 |
|                                   | Output Fall Time                                   | 4     | C <sub>L</sub> =100pF, 0.8V and 2.0V transition point        | 0   |                 | 20   | ns                 |

- Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise Note 1: specified are measured with respect to ground.
- Note 2: 0°C to +70°C and -40°C to +85°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.
- Note 3: Typicals are parametric norm at 25°C.
- Note 4: Parameter guaranteed and 100% production tested.
- Note 5:
- Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation. Maximum peak-to-peak voltage for output sinewave is  $V_{OUTP-P} \le (125kV \times Hz)/f_{OUT}$ . For example at 50kHz output the maximum Note 6: guaranteed voltage swing is  $2.5V_{p.p.}$ . Offset voltage is a function of the peak-to-peak output voltage, for example if  $V_{OUTP-P} = 2.5V$ ,  $V_{OS} = \pm 50$ mV max.
- Note 7:

## **TIMING DIAGRAMS**



Figure 1. Serial Interface Timing



Figure 2. ML2036 Digital Clock Output Timing

fCLK PARAMETERS REFERRED TO 1.4V MIDPOINT

## TYPICAL PERFORMANCE



Figure 3. CLK<sub>IN</sub> Input Current vs. Input Voltage

## 1.0 FUNCTIONAL DESCRIPTION

The ML2035 and ML2036 are composed of a programmable frequency generator, sinewave generator, crystal oscillator, and serial digital interface. The ML2035

and ML2036 frequency and sinewave generator functional block diagram is shown in figure 4.



Figure 4. Frequency and Sinewave Generator Functional Block Diagram

#### 1.1 Programmable Frequency Generator

The programmable frequency generator produces a digital output whose frequency is determined by a 16-bit digital word.

The frequency generator is composed of a phase accumulator which is clocked at f<sub>CLKIN/4</sub>. The value stored in the data latch is added to the phase accumulator every 4 cycles of CLK<sub>IN</sub>. The frequency of the analog output is equal to the rate at which the accumulator overflows and is given by the following equation:

$$f_{OUT} = \frac{f_{CLKIN} \times (D15-D0)_{DEC}}{2^{23}}$$

The frequency resolution and the minimum frequency are the same and is given by the following equation:

$$\Delta f_{MIN} = \frac{f_{CLKIN}}{2^{23}}$$

When  $f_{CLKIN}$  = 12.352MHz,  $\Delta f_{MIN}$  = 1.5Hz (±.75Hz). Lower frequencies are obtained by using a lower clock.

Due to the phase quantization nature of the frequency generator spurious tones can be present in the output in the range of -55dB relative to fundamental. The energy from these tones is included in the signal to noise + distortion specification. The frequency of these tones can be very close to the fundamental, therefore it is not practical to filter them out.

#### 1.2 Sinewave Generator

The sinewave generator is composed of a sine look-up table, a DAC, and an output smoothing filter. The sine look-up table is addressed by the phase accumulator. The DAC is driven by the output of the look-up table and generates a staircase representation of a sinewave.

The output smoothing filter "smooths" the analog output by removing the high frequency sampling components. The resultant voltage on V<sub>OUT</sub> is a sinusoid with all distortion components at least 45dB below the fundamental.

The ML2035 provides a peak sinewave voltage of  $\pm V_{CC}/2$ . The ML2036 has a VREF input that can be tied to  $V_{CC}$  or generated from an external voltage. With the gain input equal to a logic "1" the sinewave peak voltage is equal to  $\pm V_{REF}$  with the gain input equal to a logic "0" the peak voltage is  $\pm V_{REF}/2$ . The sinewave output is referenced to AGND for the ML2036 and GND for the ML2035.

The analog section is designed to operate over a range from DC to 50kHz. Due to slew rate limitations, the peak-to-peak output voltage must be limited to  $V_{OUTP-P} \le (125kV \times Hz)/f_{OUT}$ . For example on the ML2036 an output at 50kHz must be limited to  $2.5V_{P-P}$ . Since the ML2035 peak-to-peak output voltage is equal to  $V_{CC}$ , the maximum output frequency must be limited to 2.5kHz for  $V_{CC}$  = 5V.  $V_{OUT}$  can drive 1k $\Omega$ , 100pF loads and swing to within 1.5V of  $V_{CC}$  and  $V_{SS}$ , provided the slew rate limitations mentioned above are not exceeded.

The output offset voltage,  $V_{OS}$ , is a function of the peak-to-peak output voltage and is specified as 25mV +  $(\pm 10 \times V_{OUTP-P})$  max. For example if  $V_{OUTP-P}$  = 2.5V, then  $V_{OS}$  = 50mV max.

#### 1.3 Crystal Oscillator

The crystal oscillator generates an accurate reference clock for the programmable frequency generator.

The internal clock can be generated with a crystal or external clock.

If a crystal is used, it must be placed between  $CLK_{IN}$  and DGND of the ML2036 or GND of the ML2035. An on chip crystal oscillator will then generate the internal clock. No other external capacitors or components are required. The crystal should be a parallel resonant type with a frequency between 3MHz to 12.4MHz. It should be placed physically as close as possible to the  $CLK_{IN}$  and DGND (GND).

An external clock can drive  ${\rm CLK_{IN}}$  directly if desired. The frequency of this clock can be anything from 0 to 12MHz.

The crystal must have the following characteristics:

- 1. Parallel resonant type
- 2. Frequency: 3MHz to 12.4MHz
- 3. Maximum equivalent series resistance of  $15\Omega$  at a drive level of  $1\mu W$  to  $200\mu W$
- 4. Maximum equivalent series resistance of  $30\Omega$  at drive levels of 10nW to  $1\mu W$
- 5. Typical load capacitance: 18pF
- 6. Maximum case capacitance: 7pF

The frequency of oscillation will be a function of the crystal parameters and board capacitance. Crystals that meet these requirements at 12.352000MHz are M-tron 3709-010 12.352 for 0°C to +70°C and 3709-020 12.352 for -40°C to +85°C operation.



Figure 5. Serial Interface Timing

The ML2036 has two clock outputs that can be used to drive other external devices. The  $CLK_{OUT}1$  output is a buffered output from the oscillator divided by 2. The  $CLK_{OUT}2$  output is a buffered output from the oscillator divided by 8.

#### 1.4 Serial Digital Interface

The digital interface consists of a shift register and data latch. The serial 16-bit data word on SID is clocked into a 16-bit shift register on rising edges of the serial shift clock, SCK. The LSB should be shifted in first and the MSB last as shown in figure 5. The data that has been shifted into the shift register is loaded into a 16-bit data latch on the falling edge of LATI. To insure that true data is loaded into the data latch from the shift register, LATI falling edge should occur when SCK is low, as shown in figure 1. LATI should be low while shifting data into the shift register to avoid inadvertantly entering the power down mode as described in paragraph 1.5. Note that all data is entered and latched on edges, not levels, of SCK and LATI.

#### 1.5 Inhibit and Power Down Modes

#### 1.5.1 ML2035 Power Down Mode

The power down mode of the ML2035 can be selected by entering all zeros in the shift register and applying a logic "1" to LATI. A zero data detect circuit detects when all bits in the shift register are zero's. In this state, the power consumption is reduced to 11.5mW max, and  $V_{\rm OUT}$  goes to 0V as shown in figure 6 and appears as 10k to analog ground. The master clock, CLK\_{\rm IN}, can be left active or removed during power down mode.

#### 1.5.2 ML2036 Inhibit and Power Down Modes

The ML2036 has an inhibit mode and a power down mode which are controlled by the three-level  $P_{\rm DN}$ -INH input as described in table 1. When a logic "1", V<sub>13</sub>, is applied to the  $P_{\rm DN}$ -INH pin, the power down mode is entered in the same way as described for the ML2035. Also, the ML2036 will be placed in the power down mode by applying a logic "0" to the  $P_{\rm DN}$ -INH pin.

If  $V_{SS}$  to  $V_{SS}$  + .5V,  $V_{I2}$ , is applied to the  $P_{DN}$ -INH pin, the inhibit mode is entered by shifting all zero's into the shift register and applying a logic "1" to the LATI pin. Once the inhibit mode is entered  $V_{OUT}$  will complete the last half cycle of the sinewave and then be held at approximately  $V_{OS}$ , such that no voltage step occurs, as shown in figure 6.

| P <sub>DN</sub> -INH<br>MODE   | P <sub>DN</sub> -INH<br>PIN                                  | DATA IN<br>SHIFT REG. | LATI      | SINEWAVE OUTPUT                                                                       |
|--------------------------------|--------------------------------------------------------------|-----------------------|-----------|---------------------------------------------------------------------------------------|
| P <sub>DN</sub> <sup>(1)</sup> | V <sub>I1</sub> , Logic "0"                                  | Х                     | X         | $V_{OUT} = 0V$<br>(10K to AGND)                                                       |
| Inhibit                        | $V_{12}$ , Inhibit State Voltage, $V_{SS}$ to $V_{SS} + .5V$ | All 0's               | Logic "1" | $V_{OUT}$ goes to approximately $V_{OS}$ at the next $V_{OS}$ crossing. See figure 6. |
| P <sub>DN</sub> <sup>(1)</sup> | V <sub>13</sub> , Logic "1"                                  | All 0's               | Logic "1" | $V_{OUT} = 0V$<br>(10K to AGND)                                                       |

Note 1: In the power down mode, the oscillator, CLK<sub>OUT1</sub> and CLK<sub>OUT2</sub>, shift register, and data latch are all functional.

Table 1. Three Level P<sub>DN</sub>-INH Function



Figure 6. Power Down and Inhibit Mode

#### 1.6 Power Supplies

The analog circuitry in the device are powered from +5V to -5V ( $V_{CC}$  to  $V_{SS}$ ) and are referenced to AGND.

The digital circuits in the device are powered from +5V to 0V ( $V_{CC}$  to DGND).

For the ML2036, it is recommended that AGND and DGND be connected together close to the device and have a good connection back to the power source.

It is recommended that the power supplies to the device should be bypassed by placing decoupling capacitors from  $V_{CC}$  to AGND (GND for ML2035) and  $V_{SS}$  to AGND (GND for ML2035) as physically close to the device as possible.

## 2.0 TYPICAL APPLICATIONS



Figure 7. 4-Wire Termination Equipment



Figure 8. Sinewave Ratiometric to  $\pm V_{CC}/2$ 



Figure 9. Sinewave with  $\pm 2.5V_{P-P}$  (5V<sub>P-P</sub>)

## ORDERING INFORMATION

| PART NUMBER                                              | TEMP. RANGE                                                                        | PACKAGE                                                                                    |
|----------------------------------------------------------|------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|
| ML2035IJ<br>ML2035IP<br>ML2035CP                         | -40°C to +85°C<br>-40°C to +85°C<br>0°C to +70°C                                   | HERMETIC DIP (J08)<br>MOLDED DIP (P08)<br>MOLDED DIP (P08)                                 |
| ML2036IJ<br>ML2036IP<br>ML2036IS<br>ML2036CP<br>ML2036CS | -40°C to +85°C<br>-40°C to +85°C<br>-40°C to +85°C<br>0°C to +70°C<br>0°C to +70°C | HERMETIC DIP (J14) MOLDED DIP (P14) MOLDED SOIC (S16W) MOLDED DIP (P14) MOLDED SOIC (S16W) |



# **ML2110**

# **Universal Dual Filter**

## GENERAL DESCRIPTION

The ML2110 consists of two independent switched capacitor filters that perform second order filter functions such as lowpass, bandpass, highpass, notch and allpass. All filter configurations including Butterworth, Bessel, Cauer, and Chebyshev can be formed.

The center frequency of these filters is tuned by an external clock or the external clock and resistor ratio.

The ML2110 frequency range is specified to 30kHz with  $\pm 2.25V$  (single 5V operation) to  $\pm 5.5V$  power supplies.

For higher frequency operation the ML2111 is specified up to 150kHz operation.

These filters are ideal where center frequency accuracy and high Qs are needed.

The ML2110 is a pin compatible superior replacement for MF10, LMF100, and LTC1060 filters.

## **FEATURES**

- Specified to 30kHz
- Center frequency × Q product

≤2MHz

- Separate highpass, notch, allpass, bandpass, and lowpass outputs
- Center frequency accuracy  $\pm 0.3\%$  or  $\pm 0.8\%$  max
- O accuracy
- ±3% or ±6% max
- Clock inputs TTL or CMOS compatible with duty cycle 40% to 60%
- Single 5V ( $\pm 2.25$ V) or  $\pm 5$ V supply operation
- 0°C to 70°C, -40°C to +85°C, -55°C to +125°C operating temperature range
- Standard 0.3" 20-pin DIP or 20-pin small outline (SOIC) package

## **BLOCK DIAGRAM**

#### N/AP/HPA S1A $V_D + V_A +$ 08 INV<sub>A</sub> C S2A AGND O LEVEL NON OVERLAP CLOCK 6 •O S<sub>A/B</sub> 50/100/HOLD CONTROL LEVEL SHIFT O NON OVERLAP CLK<sub>B</sub> C SHIFT CLOCK TO AGND ◀ S2R INVR O o 20 013 014 o 19 N/AP/HPB S1B VD - VA -

## PIN CONNECTIONS

#### ML2110 20-PIN DIP 20 ☐ LPR $BP_A$ ВРВ N/AP/HPR N/AP/HPA ∏ INVB INVA 17 16 | S1R S1<sub>A</sub> ☐ AGND SA/R Π v<sub>A</sub> − Va+ **h** ν<sub>σ−</sub> VD+ 50/100/HOLD LSh CLKB CLKA TOP VIEW

## ML2110 20-PIN SOIC



TOP VIEW

## **PIN DESCRIPTION**

| PIN NO. | NAME                    | FUNCTION                                                       | PIN NO. | NAME                 | FUNCTION                                                   |  |  |
|---------|-------------------------|----------------------------------------------------------------|---------|----------------------|------------------------------------------------------------|--|--|
| 1       | LP <sub>A</sub>         | Lowpass output for biquad A.                                   | 12      | 50/100/HOLD          | Input pin to control the clock to center frequency         |  |  |
| 2       | $BP_A$                  | Bandpass output for biquad A.                                  |         |                      | ratio of 50:1 or 100:1, or stops the clock to hold the     |  |  |
| 3       | N/AP/HP <sub>A</sub>    | Notch/allpass/highpass output for biquad A.                    |         |                      | last sample of the band-<br>pass or lowpass outputs.       |  |  |
| 4       | $INV_A$                 | Inverting input of the                                         | 13      | $V_D-$               | Negative digital supply.                                   |  |  |
|         |                         | summing op amp for                                             | 14      | V <sub>A</sub> –     | Negative analog supply.                                    |  |  |
|         |                         | biquad A.                                                      | 15      | AGND                 | Analog ground.                                             |  |  |
| 5       | S1 <sub>A</sub>         | Auxiliary signal input pin used in modes 1a, 1d, 4, 5, and 6b. | 16      | S1 <sub>B</sub>      | Auxiliary signal input used in modes 1a, 1d, 4, 5, and 6b. |  |  |
| 6       | S <sub>A/B</sub>        | Controls S2 input function.                                    | 17      | $INV_B$              | Inverting input of the summing op amp for                  |  |  |
| 7       | V <sub>A</sub> +        | Positive analog supply.                                        |         |                      | biquad B.                                                  |  |  |
| 8<br>9  | V <sub>D</sub> +<br>LSh | Positive digital supply.<br>Reference point for clock          | 18      | n/ap/hp <sub>b</sub> | Notch/allpass/highpass output for biguad B.                |  |  |
| 9       | LSN                     | input levels. Logic<br>threshold typically 1.4V                | 19      | $BP_B$               | Bandpass output for biquad B.                              |  |  |
|         |                         | above LSh voltage.                                             | 20      | $LP_B$               | Lowpass output for                                         |  |  |
| 10      | $CLK_A$                 | Clock input for biquad A.                                      |         |                      | biquad B.                                                  |  |  |
| 11      | $CLK_B$                 | Clock input for biquad B.                                      |         |                      |                                                            |  |  |

# ABSOLUTE MAXIMUM RATINGS (Note 1)

| Supply Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| $ V_A $ , $ V_D $ $ - V_A $ , $ V_D $                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| $V_A$ +, $V_D$ + to LSh                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Inputs $ V_A+, V_D+ +0.3V$ to $ V_A-, V_D- -0.3V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Outputs $ V_A^+, V_D^+  + 0.3V$ to $ V_A^-, V_D^-  - 0.3V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| $ V_A  +  to V_D +  to  +  to V_D +$ |
| Power Dissipation750mW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Storage Temperature Range65°C to 150°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Lead Temperature (soldering, 10 sec)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

## **OPERATING CONDITIONS**

| Temperature Range (Note 2) |                                    |
|----------------------------|------------------------------------|
| ML2110BCP, ML2110CCP,      |                                    |
| ML2110BCS, ML2110CCS       | 0°C to 70°C                        |
| ML2110BIJ, ML2110CIJ       | 40°C to +85°C                      |
| ML2110BMJ, ML2110CMJ       | 55°C to +125°C                     |
| Supply Voltage Range       | $\dots + 2.25V \text{ to } + 6.0V$ |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_A + = V_D + = 5V \pm 10\%$ ,  $V_A - = V_D - = -5V \pm 10\%$ ,  $C_L = 25pF$ ,  $V_{IN} = 2.5V_{PK}$  (1.767  $V_{RMS}$ ) Clock Duty Cycle 40% to 60%.

|                      |       |                                        | ML2110B |               |       | ML2110C |               |       |        |
|----------------------|-------|----------------------------------------|---------|---------------|-------|---------|---------------|-------|--------|
| PARAMETER            | NOTES | CONDITIONS                             | MIN     | TYP<br>NOTE 3 | MAX   | MIN     | TYP<br>NOTE 3 | MAX   | UNITS  |
| Filter               |       |                                        |         |               |       |         |               |       |        |
| fo, Center Frequency | 5, 6  | Figure 16 (Mode 1)                     |         |               |       |         |               |       |        |
| Maximum              |       | Q≤50, Q Accuracy ≤ ±20%                |         |               | 20    |         |               | 20    | kHz    |
|                      |       | $Q \le 20$ , Q Accuracy $\le \pm 10\%$ |         |               | 30    | 1.      |               | 30    | kHz    |
| fo, Center Frequency | 5, 6  | Figure 16 (Mode 1)                     |         |               |       | 1       |               |       |        |
| Minimum              |       | $Q \le 50$ , Q Accuracy $\le \pm 30\%$ | 25      |               |       | 25      |               |       | Hz     |
|                      |       | Q≤20, Q Accuracy≤±15%                  | 25      |               |       | 25      |               |       | Hz     |
| fo, Temperature      |       | f <sub>CLK</sub> < 1MHz                |         | - 10          |       |         | - 10          |       | ppm/°C |
| Coefficient          |       |                                        |         |               |       |         |               |       | 1.     |
| Clock to Center      |       | Q=10                                   |         |               |       |         |               |       |        |
| Frequency Ratio      |       | Figure 16 (Mode 1)                     |         |               |       |         |               |       | 1      |
|                      | 4     | $50:1$ , $f_{CLK} = 250kHz$            | 49.85   | 50.0          | 50.15 | 49.60   | 50.0          | 50.40 | 1      |
|                      | 4     | 100:1, f <sub>CLK</sub> = 500kHz       | 100.0   | 100.3         | 100.6 | 99.50   | 100.3         | 101.1 |        |

**ELECTRICAL CHARACTERISTICS (Continued)** Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_A + = V_D + = 5V \pm 10\%$ ,  $V_A - = V_D - = -5V \pm 10\%$ ,  $C_L = 25 pF$ ,  $V_{IN} = 2.5 V_{PK}$  (1.767  $V_{RMS}$ ) Clock Duty Cycle 40% to 60%.

|                              |              |                                               |                        | ML2110B              |                       |           | ML2110C  |        |                   |                   |  |
|------------------------------|--------------|-----------------------------------------------|------------------------|----------------------|-----------------------|-----------|----------|--------|-------------------|-------------------|--|
| PARAMETER                    | NOTES        | CONDITIONS                                    | 6                      | MIN                  | TYP<br>NOTE 3         | MAX       | MIN      | NOTE 3 | MAX               | UNITS             |  |
| Filter (Continued)           |              |                                               |                        |                      |                       |           |          |        |                   |                   |  |
| Clock Frequency              | 5            | Q≤20, Q Accuracy ≤                            | 2.5k                   |                      | 1.5M                  | 2.5k      |          | 1.5M   | Hz                |                   |  |
| Clock Feedthrough            | - 5          | f <sub>CLK</sub> ≤1MHz                        |                        |                      | 10                    | . 20      |          | 10     | 20                | mV(p-p)           |  |
| Q Accuracy                   | 4            | $f_0 = 5kHz, Q = 10$                          | 50:1                   |                      |                       | ±3        |          |        | ±6                | %                 |  |
|                              |              | Figure 16 (Mode 1)                            | 100:1                  |                      |                       | ±4        |          | ,      | ±8                | %                 |  |
| Q Temperature<br>Coefficient |              | f <sub>CLK</sub> < 500kHz, Q = 10             |                        |                      | 20                    |           |          | 20     |                   | ppm/°C            |  |
| DC Offset                    |              | 50:1, f <sub>CLK</sub> = 250kHz               |                        |                      |                       |           |          |        |                   |                   |  |
| V <sub>OS 2, 3</sub>         | 4            | S <sub>A/B</sub> High                         |                        |                      | 7                     | 40        |          | 7      | 60                | mV                |  |
| Vos 2, 3                     | 4            | S <sub>A/B</sub> Low                          |                        |                      | 7                     | 40        |          | 7      | 60                | mV                |  |
| DC Offset                    |              | 100:1, f <sub>CLK</sub> = 500kHz              |                        |                      |                       | • .       |          |        |                   |                   |  |
| Vos 2, 3                     | 4            | S <sub>A/B</sub> High                         |                        |                      | 14                    | 60        |          | 14     | 100               | mV                |  |
| V <sub>OS 2, 3</sub>         | 4            | S <sub>A/B</sub> Low                          |                        |                      | 14                    | 60        | No-      | 14     | 100               | mV                |  |
| Gain Accuracy                | 77.5         |                                               |                        |                      |                       |           |          |        |                   |                   |  |
| DC Lowpass                   | 4            | R1 = 20k, $R2 = 2k$ , $R3 = 3$                | 20k                    |                      | 0.01                  | 2         |          | 0.01   | 2                 | %                 |  |
| Bandpass at fo               | 4            | $100:1$ , $f_0 = 5kHz$ , $Q = 10$             | )                      |                      | 1 ,                   | 4 ,       |          | 1      | 8                 | %                 |  |
| DC Notch Output              |              |                                               |                        |                      | 0.02                  | 2         | <u> </u> | 0.02   | 2                 | %                 |  |
| Noise                        | 7            | Figure 16 (Mode 1)                            |                        |                      |                       |           |          |        |                   |                   |  |
|                              |              | Q = 1, R1 = R2 = R3 = 2k                      |                        |                      |                       |           |          |        |                   | .,                |  |
|                              |              | Bandpass, 5kHz,                               |                        | ·                    | 80                    |           |          | 80     |                   | μVRMS             |  |
|                              |              | 5kHz,                                         |                        |                      | 100                   |           |          | 100    |                   | μVRMS             |  |
| 2.6                          |              | Lowpass, 5kHz,<br>5kHz,                       |                        |                      | 105                   |           |          | 130    | promotion of pro- | μVRMS<br>μVRMS    |  |
| 41.                          | h 4          | Notch, 5kHz,                                  |                        |                      | 80                    | 4 1 2 4 2 |          | 80     |                   | μV <sub>RMS</sub> |  |
|                              |              | 5kHz,                                         |                        |                      | 100                   |           |          | 100    |                   | μVRMS             |  |
|                              |              | Figure 16 (Mode 1)                            | 100.1                  |                      |                       |           |          | 1      |                   | FIGUS             |  |
|                              |              | Q = 10, R1 = R3 = 20k, R2                     | 2 = 2k                 |                      |                       |           |          |        |                   | 1111              |  |
|                              |              | Bandpass, 5kHz,                               |                        |                      | 256                   |           |          | 256    |                   | μV <sub>RMS</sub> |  |
|                              |              | 5kHz,                                         |                        |                      | 315                   |           |          | 315    | •                 | μV <sub>RMS</sub> |  |
|                              |              | Lowpass, 5kHz,                                | 50:1                   |                      | 262                   |           | ľ        | 262    |                   | μVRMS             |  |
|                              |              | (R1 = 2k) 	 5kHz,                             | 100:1                  |                      | 320                   |           |          | 320    |                   | μVRMS             |  |
|                              | 1            | Notch, 5kHz,                                  |                        |                      | 33                    |           |          | 33     |                   | μVRMS             |  |
|                              |              | $(R1 = 2k) \qquad 5kHz,$                      |                        |                      | 38                    |           |          | 38     |                   | μVRMS             |  |
| Crosstalk                    |              | $f_{CLK} = 250 \text{kHz}, f_0 = 5 \text{kH}$ |                        |                      | -70                   |           | 1        | -70    | 1,4 17            | dB                |  |
| Filter, $V_A^+ = V_D^+ = 2$  | $2.25V, V_A$ | $- = V_{D^-} = -2.25V, V_{IN} =$              | = 0.707 V <sub>I</sub> | K (0.5V <sub>R</sub> | <sub>MS</sub> ) (NOTE | 8)        |          | -      |                   |                   |  |
| fo, Center Frequency         | 5            | Figure 16 (Mode 1)                            |                        |                      |                       |           |          |        |                   |                   |  |
| Maximum                      |              | $Q \le 50$ , Q Accuracy $\le :$               |                        |                      |                       | 20        | 1.5      | 1      | 20                | kHz               |  |
|                              |              | $Q \le 20$ , Q Accuracy $\le$                 | ±12%                   |                      |                       | 30        | . " 6    |        | 30                | kHz               |  |
| fo, Center Frequency         | 5            | Figure 16 (Mode 1)                            |                        |                      |                       |           |          |        |                   | 1                 |  |
| Minimum                      |              | $Q \le 50$ , Q Accuracy $\le$                 |                        | 25                   |                       |           | 25       |        | 3.77              | Hz                |  |
|                              |              | $Q \le 20$ , Q Accuracy $\le$                 | ± 15%                  | 25                   |                       | 194 14    | . 25     |        |                   | Hz                |  |
| Clock to Center              |              | Q=10                                          |                        |                      |                       |           |          |        |                   |                   |  |
| Frequency Ratio              |              | Figure 16 (Mode 1)                            |                        | 1                    |                       |           | ·        |        |                   |                   |  |
|                              | 4            | 50:1, f <sub>CLK</sub> = 250kHz               |                        | 49.85                | 50.0                  | 50.15     | 49.60    | 50.0   | 50.40             |                   |  |
|                              | 5            | 100:1, f <sub>CLK</sub> = 500kHz              |                        | 100.0                | 100.3                 | 100.6     | 99.50    | 100.3  | 101.1             | <del> </del>      |  |
| Clock Frequency              | 5            | Q≤20, Q Accuracy ≤                            |                        | 2.5k                 |                       | 1.5M      | 2.5k     | ļ      | 1.5M              | Hz                |  |
| Q Accuracy                   | 4            | 1                                             | 50:1                   |                      | <u> </u>              | ±4        |          |        | ±8                | %                 |  |
|                              |              | Figure 16 (Mode 1)                            | 100:1                  |                      | ± 3                   |           |          | ±6     |                   | %                 |  |

## **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_A + = V_D + = 5V \pm 10\%$ ,  $V_A - = V_D - = -5V \pm 10\%$ ,  $C_L = 25pF$ ,  $V_{IN} = 2.5V_{PK}$  (1.767  $V_{RMS}$ ) Clock Duty Cycle 40% to 60%.

|                                  |              |                                              |              | ML2110B                  |           |     | ML2110C                                          |     |                                        |
|----------------------------------|--------------|----------------------------------------------|--------------|--------------------------|-----------|-----|--------------------------------------------------|-----|----------------------------------------|
|                                  |              |                                              |              | TYP                      |           |     | TYP                                              |     |                                        |
| PARAMETER                        | NOTES        |                                              | MIN          | 1                        | MAX       | MIN | NOTE 3                                           | MAX | UNITS                                  |
| Filter, $V_A + = V_D + =$        | 2.25V, V     | $A - = V_D - = -2.25V$ , $V_{IN} = 0.70$     | 7 VPK (0.    | .5 V <sub>RMS</sub> ) (C | ontinued) |     |                                                  |     |                                        |
| Noise                            | 7            | Figure 16 (Mode 1)                           |              |                          |           |     |                                                  |     |                                        |
|                                  |              | Q = 1, R1 = R2 = R3 = 2k                     |              |                          |           |     |                                                  |     |                                        |
|                                  |              | Bandpass, 5kHz, 50:1                         |              | 80                       |           |     | 80                                               |     | μVRMS                                  |
|                                  |              | 5kHz, 100:1                                  |              | 100                      |           |     | 100                                              |     | μVRMS                                  |
|                                  |              | Lowpass, 5kHz, 50:1                          |              | 105                      |           |     | 105                                              |     | μVRMS                                  |
|                                  |              | 5kHz, 100:1                                  |              | 130                      |           |     | 130                                              |     | μVRMS                                  |
|                                  |              | Notch, 5kHz, 50:1<br>5kHz, 100:1             |              | 80<br>100                |           |     | 80<br>100                                        |     | μV <sub>RMS</sub>                      |
|                                  |              |                                              |              | 100                      |           | -   | 100                                              |     | μV <sub>RMS</sub>                      |
|                                  |              | Figure 16 (Mode 1)                           |              |                          |           |     |                                                  |     |                                        |
|                                  |              | Q = 10,R1 = R3 = 20k,R2 = 2k                 |              | 256                      |           |     | 256                                              |     | 1 .,                                   |
|                                  |              | Bandpass, 5kHz, 50:1<br>5kHz, 100:1          |              | 256<br>315               |           |     | 256<br>315                                       |     | μV <sub>RMS</sub>                      |
|                                  | 1            | Lowpass, 5kHz, 50:1                          |              | 262                      |           |     | 262                                              |     | μV <sub>RMS</sub><br>μV <sub>RMS</sub> |
|                                  |              | (R1 = 2k) 5kHz, 100:1                        |              | 320                      |           |     | 320                                              |     | μV <sub>RMS</sub>                      |
|                                  |              | Notch, 5kHz, 50:1                            |              | 33                       |           | 1   | 33                                               |     | μV RMS<br>μV RMS                       |
|                                  |              | (R1 = 2k) 5kHz, 100:1                        |              | 38                       |           |     | 38                                               |     | μV <sub>RMS</sub>                      |
| Operational Amplifie             | rs and P     |                                              |              | 1.30                     | ·         | 1   | 30                                               |     | μ v κινιδ                              |
| Vos DC Offset                    | 4            | Темет заррту                                 |              | 2                        | 15        | T   | 2                                                | 15  | mV                                     |
| DC Open Loop Gain                |              | R <sub>L</sub> = 1k                          | <del> </del> | 95                       |           | -   | 95                                               | 1.5 | dB                                     |
| Gain Bandwidth                   | <del> </del> | IKL - IK                                     |              | 2.4                      |           |     | 2.4                                              |     | MHz                                    |
| Product                          | ļ            | ,                                            |              | 2.4                      |           |     | 2.4                                              |     | MITZ                                   |
| Slew Rate                        | -            |                                              | -            | 2.0                      |           | -   | 2.0                                              |     | V/μs                                   |
| Output Voltage                   | 5            | $R_1 = 2k$ , $ V $ from $V_{A+}$ or $V_{A-}$ | +            | .5                       | 1.2       | -   | .5                                               | 1.2 | VIAS                                   |
| Swing                            | ) 3          | KL = 2K, $ V $ from $VA + Of VA -$           | 1.           | .5                       | 1.2       |     | .5                                               |     | V                                      |
| (Clipping Level)                 |              |                                              |              |                          |           |     |                                                  |     |                                        |
| Output Short Circuit             | <del> </del> | Source                                       | +            | 50                       |           |     | 50                                               |     | mA.                                    |
| Current                          |              | Sink                                         |              | 25                       |           |     | 25                                               |     | mA                                     |
| Power Supply And Cl              | ock          | - ·                                          |              | 23                       |           |     | 23                                               |     | 1 111/                                 |
| Supply Current                   | 4            | f <sub>CLK</sub> = 250kHz                    | Т            | 1                        |           |     | T                                                |     |                                        |
| $(I_A+)+(I_D+)$                  | 1            | ICLK - 230KI 12                              |              | 13                       | 22        |     | 13                                               | 22  | mA                                     |
| $(I_A -) + (I_D -)$              | 1            |                                              |              | 12                       | 21        |     | 12                                               | 21  | mA                                     |
| ILSH                             |              |                                              |              | 0.5                      | 1         | ]   | 0.5                                              | 1   | mA                                     |
| V <sub>CLK</sub> Input Threshold | 4            | Low                                          | +            |                          | 0.8       |     |                                                  | 0.8 | 1 V                                    |
| *CER IIIpat Tillesiloid          | _            | High                                         | 2.0          |                          | 0.0       | 2.0 |                                                  | 0.0 | v                                      |
| CLKA, CLKB Pulse                 | 5            | CLK High or CLK Low                          | 250          |                          |           | 250 | <del>                                     </del> |     | ns                                     |
| Width                            |              | 22.1.1.6.1.3.1.22.1.2011                     |              |                          |           |     |                                                  |     |                                        |

**Note 1:** Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2:  $-55^{\circ}$ C to  $+125^{\circ}$ C operating temperature range devices are 100% tested at temperature extremes with worst-case test conditions.  $0^{\circ}$ C to  $70^{\circ}$ C and  $-40^{\circ}$ C to  $+85^{\circ}$ C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.

Note 3: Typicals are parametric norm at 25°C.

Note 4: Parameter guaranteed and 100% production tested.

Note 5: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.

**Note 6:** Center frequency is defined as the peak of the bandpass output.

Note 7: The noise is measured with the HP8903A audio analyzer with a bandwidth of 30kHz which is 6 times the f<sub>0</sub> at 50:1 or at 100:1.

**Note 8:** For  $T_A = -55^{\circ}\text{C}$  to  $+125^{\circ}\text{C}$ ;  $V_A + = V_D + = 2.375\text{V}$ ,  $V_{A^-} = V_{D^-} = -2.375\text{V}$ 

## **TYPICAL PERFORMANCE CURVES**





Figure 1.  $f_{CLK}/f_0$  vs.  $f_{CLK}$  (100:1, 50:1 at  $V_S = \pm 2.5V$  or  $V_S = \pm 5V$ )





Figure 2A.  $f_{CLK}/f_0$  Deviation vs. Temperature ( $V_S = \pm 5V$ )

Figure 2B.  $f_{CLK}/f_0$  Deviation vs. Temperature ( $V_S = \pm 2.5V$ )





Figure 3. Q Error vs.  $f_{CLK}$  (100:1, 50:1 at  $V_S = \pm 2.5V$  or  $V_S = \pm 5V$ )

## TYPICAL PERFORMANCE CURVES (Continued)



Figure 4A. Q Deviation vs. Temperature ( $V_S = \pm 5V$ )



Figure 4B. Q Deviation vs. Temperature ( $V_S = \pm 2.5V$ )



Figure 5A.  $f_{CLK}/f_0$  Deviation vs. Q ( $V_S = \pm 5V$ )



Figure 5B.  $f_{CLK}/f_{NOTCH}$  Deviation vs. Q ( $V_S = \pm 5V$ )



Figure 6A. Q Deviation vs. Q (50:1,  $V_S = \pm 5V$ )



Figure 6B. Q Deviation vs. Q (100:1,  $V_S = \pm 5V$ )

## TYPICAL PERFORMANCE CURVES (Continued)



Figure 7A. Distortion vs.  $f_{IN}$  (50:1,  $V_S = \pm 5V$ )



Figure 8A. Noise Spectrum Density (Q = 1)



Figure 9. f<sub>CLK</sub>/f<sub>NOTCH</sub> vs. f<sub>CLK</sub>



Figure 7B. Distortion vs.  $f_{IN}$  (100:1,  $V_S = \pm 5V$ )



Figure 8B. Noise Spectrum Density (Q = 10)



Figure 10. Notch Depth vs f<sub>CLK</sub>

## TYPICAL PERFORMANCE CURVES (Continued)



Figure 11. Supply Current vs. Supply Voltage



Figure 12. Supply Current vs. Temperature

## **FUNCTIONAL DESCRIPTION**

#### **POWER SUPPLIES**

The analog ( $V_A$ +) and digital ( $V_D$ +) supply voltage pins, in most cases, are tied together and bypassed to AGND with a  $0.1\mu F$  and a  $0.01\mu F$  disc ceramic capacitor. If high digital noise exists, the supply pins can be bypassed separately. The ML2110 positive analog and positive digital supply pins are internally connected by the IC substrate and should be biased from the same DC source.

The ML2110 operates with a single supply from  $5V \pm 10\%$  and with split supplies from  $\pm 4.5V$  to  $\pm 6V$  supplies.

#### **CLOCK INPUT PINS AND LEVEL SHIFT**

With dual supplies equal to or higher than  $\pm 4.0V$ , the level shift (LSh) pin 9 can be connected to the same potential as the AGND or  $V_A$  – pin. With single supply operation, the negative supply pins and the LSh pin should be tied to the system ground. The AGND, pin 15, should be biased at 1/2 supplies. Under these conditions, the clock levels are TTL or CMOS. The input clock pins (10, 11) share the same level shift pin.

#### 50/100/HOLD (Pin 12)

By tying pin 12 to  $(V_A+,V_D+)$  the filter operates in the 50:1 mode. By tying pin 12 to 1/2 of the voltage supplies (AGND potential), the ML2110 operates in the 100:1 mode. The range of pin 12 with total supply voltage of +5V is  $2.5\pm0.5V$ ; +10V is  $5V\pm0.5V$ . When pin 12 is tied to the negative supply pin, the filter operation is stopped and the bandpass and lowpass outputs act as an S/H circuit holding the last sample.

#### \$1<sub>A</sub>, \$1<sub>B</sub>, (Pins 5 and 16)

These are voltage signal input pins and should be driven with a source impedance below 5k. The S1<sub>A</sub>, S1<sub>B</sub> pins can be used to alter the clock to center frequency ratio ( $f_{CLK}/f_0$ ) of the filter (see modes 1b, 1c, 2a, 2b) or to feedforward the input signal for allpass filter configurations (see modes 4 and 5). When these pins are not used, they should be tied to the AGND pin.

#### S<sub>A/R</sub> (Pin 6)

When  $S_{A/B}$  is high, the S2 negative input of the voltage summer is tied to the lowpass output. When the  $S_{A/B}$  pin is connected to the negative supply, the S2 input switches to ground.

#### AGND (Pin 15)

AGND is connected to the system ground for dual supply operation. When operating with a single positive supply, the analog ground pin should be tied to 1/2 of the supply and bypassed with a  $0.1\mu F$  capacitor. The positive inputs of the internal op amps and the reference point of the internal switches are connected to the AGND pin.

#### f<sub>CLK</sub>/f<sub>o</sub> RATIO

The ML2110 is a sampled data filter and approximates continuous time filters. The filter deviates from its ideal continuous filter model when the  $(f_{CLK}/f_o)$  ratio decreases and when the Qs are low.

#### fox Q PRODUCT RATIO

The  $f_o \times Q$  product of the ML2110 depends on the clock frequency and the mode of operation. For clock frequencies below 1MHz, in mode 1 and its derivatives, the  $f_o \times Q$  product is mainly limited by the desired  $f_o$  and Q accuracy. For the same clock frequency and for the same Q value the  $f_o \times Q$  product can be further increased if the clock to center frequency ratio is lowered below 50:1.

Mode 3, Figure 24, and the modes of operation where R4 is finite, are "slower" than the basic mode 1. The resistor R4 places the input op amp inside the resonant loop. The finite GBW of this op amp creates an additional phase shift and enhances the Q value at high clock frequencies.

#### **OUTPUT NOISE**

The wideband RMS noise of the ML2110 outputs is nearly independent from the clock frequency provided that the clock itself does not become part of the noise. The noise at the BP and LP outputs increases for high Qs.

## FILTER FUNCTION DEFINITIONS

Each filter of the ML2110 with an external clock and resistors approximates 2nd order filter functions. These are tabulated below in the frequency domain.

1. **Bandpass function:** available at the bandpass output pins (2, 19), Figure 13.

$$G(s) = H_{OBP} \frac{s\omega_0/Q}{s^2 + (s\omega_0/Q) + {\omega_0}^2}$$

 $H_{OBP} = Gain at \omega = \omega_0$ 

 $f_0 = \omega_0/2\pi$ ;  $f_0$  is the center frequency of the complex pole pair.  $f_0$  is measured as the peak frequency of the bandpass output.

Q = Quality factor of the complex pole pair. It is the ratio of f<sub>o</sub> to the - 3dB bandwidth of the 2nd order bandpass function. The Q is always measured at the filter BP output.

2. **Lowpass function:** available at the LP output pins (1, 20), Figure 14.

$$G(s) = H_{OLP} \frac{\omega_0^2}{s^2 + s(\omega_0/Q) + \omega_0^2}$$

HOLP = DC gain of the LP output.

3. **Highpass function:** available only in mode 3 at the output pins (3, 18), Figure 15.

G(s) = 
$$H_{OHP} \frac{s^2}{s^2 + s(\omega_0/Q) + \omega_0^2}$$

 $H_{OHP}$  = gain of the HP output for  $f \rightarrow \frac{f_{CLK}}{2}$ 

4. **Notch function:** available at pins 3 (18) for several modes of operation.

$$G(s) = (H_{ON2}) \frac{(s^2 + \omega_n^2)}{s^2 + s(\omega_0/Q) + \omega_0^2}$$

 $H_{ON2}$  = gain of the notch output for  $f \rightarrow \frac{f_{CLK}}{2}$ 

 $H_{ON1}$  = gain of the notch output for  $f \rightarrow 0$ 

 $f_n = \omega_n/2\pi$ ;  $f_n$  is the frequency of the notch occurrence.

5. Allpass function: available at pins 3(18) for mode 4, 4a.

$$G(s) = H_{OAP} \frac{[s^2 - s(\omega_0/Q) + \omega_0^2]}{s^2 + s(\omega_0/Q) + \omega_0^2}$$

 $H_{OAP}$  = gain of the allpass output for  $0 < f < \frac{f_{CLK}}{2}$ 

For allpass functions, the center frequency and the Q of the numerator complex zero pair is the same as the denominator. Under these conditions, the magnitude response is a straight line. In mode 5, the center frequency  $f_Z$ , of the numerator complex zero pair, is different than  $f_O$ . For high numerator Q's, the magnitude response will have a notch at  $f_Z$ .



$$Q = \frac{f_0}{f_H - f_L}; f_0 = \sqrt{f_L f_H}$$

$$f_L = f_O \left( \frac{-1}{2Q} + \sqrt{\left( \frac{1}{2Q} \right)^2 + 1} \right)$$

$$f_H = f_O \left( \frac{1}{2O} + \sqrt{\left( \frac{1}{2O} \right)^2 + 1} \right)$$

Figure 13



$$f_C = f_0 \times \sqrt{\left(1 - \frac{1}{2Q^2}\right) + \sqrt{\left(1 - \frac{1}{2Q^2}\right)^2 + 1}}$$

$$f_P = f_0 \sqrt{1 - \frac{1}{2Q^2}}$$

$$H_{OP} = H_{OLP} \times \frac{1}{\frac{1}{Q}\sqrt{1 - \frac{1}{4Q^2}}}$$

Figure 14



$$\begin{split} f_{C} &= f_{0} \times \ \left[ \sqrt{\left(1 - \frac{1}{2Q^{2}}\right) \ + \ \sqrt{\left(1 - \frac{1}{2Q^{2}}\right)^{\ 2} + 1}} \ \right] \end{split}$$
 
$$f_{P} &= f_{0} \times \left[ \sqrt{1 - \frac{1}{2Q^{2}}} \right]^{-1}$$

$$H_{OP} = H_{OHP} \times \frac{1}{\frac{1}{Q}\sqrt{1 - \frac{1}{4Q^2}}}$$

Figure 15

# **OPERATION MODES**

**Table 1. 1st Order Functions** 

| MODE | PIN 2 (19) | PIN 3 (18) | f <sub>C</sub>                                 | f <sub>Z</sub>                                 |
|------|------------|------------|------------------------------------------------|------------------------------------------------|
| 6a   | LP         | НР         | $\frac{f_{CLK}}{100(50)} \times \frac{R2}{R3}$ |                                                |
| 6b   | LP         | LP         | $\frac{f_{CLK}}{100(50)} \times \frac{R2}{R3}$ |                                                |
| 7    | LP         | AP         | $\frac{f_{CLK}}{100(50)} \times \frac{R2}{R3}$ | $\frac{f_{CLK}}{100(50)} \times \frac{R2}{R3}$ |

**Table 2. 2nd Order Functions** 

| MODE | PIN 1 (20) | PIN 2 (19) | PIN 3 (18) | f <sub>o</sub>                                                                 | f <sub>N</sub>                                                 |
|------|------------|------------|------------|--------------------------------------------------------------------------------|----------------------------------------------------------------|
| 1    | LP         | BP         | Notch      | f <sub>CLK</sub> 100(50)                                                       | f <sub>o</sub>                                                 |
| 1a   | LP         | ВР         | ВР         | f <sub>CLK</sub> 100(50)                                                       |                                                                |
| 1b   | LP         | ВР         | Notch      | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R6}{R5 + R6}}$                 | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R6}{R5 + R6}}$ |
| 1c   | LP         | ВР         | Notch      | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R6}{R5 + R6}}$                     | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R6}{R5 + R6}}$     |
| 1d   | LP         | ВР         |            | f <sub>CLK</sub> 100(50)                                                       |                                                                |
| 2    | LP         | ВР         | Notch      | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R2}{R4}}$                      | f <sub>CLK</sub> 100(50)                                       |
| 2a   | LP         | ВР         | Notch      | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R2}{R4} + \frac{R6}{R5 + R6}}$ | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R6}{R5 + R6}}$ |
| 2b   | LP         | ВР         | Notch      | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R2}{R4} + \frac{R6}{R5 + R6}}$     | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R6}{R5 + R6}}$     |
| 3    | · LP       | ВР         | HP         | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R2}{R4}}$                          |                                                                |
| 3a   | LP         | ВР         | Notch      | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R2}{R4}}$                          | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R_h}{R_l}}$        |
| 4    | LP         | ВР         | AP         | f <sub>CLK</sub> 100(50)                                                       |                                                                |
| 4a   | LP         | ВР         | AP         | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R2}{R4}}$                          |                                                                |
| 5    | LP         | ВР         | C.Z        | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R2}{R4}}$                      | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 - \frac{R1}{R4}}$      |

There are basically three modes of operation: mode 1, mode 2, mode 3. In the mode 1, Figure 16, the input amplifier is outside the resonant loop. Because of this, mode 1 and its derivatives (mode 1a, 1b, 1c, 1d) are faster than modes 2 and 3.

Mode 1a, Figure 17, represents the most simple hook-up of the ML2110. Mode 1a is useful when voltage gain at the bandpass output is required. The bandpass voltage gain, however, is equal to the value of Q, and a second order, clock tunable, BP resonator can be achieved with only 2 resistors. The filter center frequency directly depends on the external clock frequency. For high order filters, mode 1a is not practical as it requires several clock frequencies to tune the overall filter response.

Mode 1, Figure 16, provides a clock tunable notch. Mode 1 is a practical configuration for second order clock tunable bandpass/notch filters. In mode 1, a bandpass output with a very high Q, together with unity gain, can be obtained with the dynamics of the remaining notch and lowpass outputs.

Modes 1b and 1c, Figures 18, 19 are similar. They both produce a notch with a frequency which is always equal to the filter center frequency. The notch and the center frequency can be adjusted with an external resistor ratio.

The clock to center frequency ratio range is:

$$\frac{500}{1} \ge \frac{f_{CLK}}{f_0} \ge \frac{100}{1}$$
 or  $\frac{50}{1}$ ; mode 1b

$$\frac{100}{1}$$
 or  $\frac{50}{1} \ge \frac{f_{CLK}}{f_0} \ge \frac{100}{\sqrt{2}}$  or  $\frac{50}{\sqrt{2}}$ ; mode 1c

The input impedance of the S1 pin is clock dependent, and in general R5 should not be larger than 5k. Mode 1b can be used to increase the clock to center frequency ratio beyond 100:1. For this mode, the limit for the  $(f_{CLK}/f_o)$  ratio is 500:1. Beyond this, the filter will exhibit large output offsets. Mode 1d, Figure 20, is the fastest mode of operation: In the 50:1 mode center frequencies beyond 20kHz can easily be achieved.

Modes 2, 2a, and 2b have a notch output which frequency,  $f_n$ , can be tuned independently from the center frequency,  $f_o$ . For all cases, however,  $f_n < f_o$ . These modes are useful when cascading second order functions to create an overall elliptic highpass, bandpass or notch response. The input amplifier and its feedback resistors (R2/R4) are now part of the resonant loop. Because of this, mode 2 and its derivatives are slower than mode 1's.





1/2 ML2110

VIN

R3

R2

BP2

3(18)

S1A

(17)

1/2 ML2110

 $f_0 = \frac{f_{CLK}}{100(50)}; \ Q = \frac{R3}{R2}; \ H_{OBP1} = -\frac{R3}{R2}; \ H_{OBP2} = 1 (NONINVERTING); H_{OLP} = -1$ 

Figure 17. Mode 1a: 2nd Order Filter Providing Bandpass, Lowpass

Bandpass, Lowpass



Figure 18. Mode 1b: 2nd Order Filter Providing Notch, Bandpass, Lowpass



Figure 19. Mode 1c: 2nd Order Filter Providing Notch, Bandpass, Lowpass



Figure 20. Mode 1d: 2nd Order Filter Providing Bandpass and Lowpass for Qs Greater Than or Equal to 1.

#### 1/2 ML2110



$$\begin{split} & & \quad \ \ \, \Phi_0 = \frac{f_{CLK}}{100(50)} \, \sqrt{1 + \frac{R2}{R4}}; \, f_n = \frac{f_{CLK}}{100(50)}; \, Q = \frac{R3}{R2} \sqrt{1 + \frac{R2}{R4}}; \, H_{OLP} = \frac{-R2/R1}{1 + (R2/R4)} \\ & \quad \ \ \, H_{OBP} = -R3/R1; \, H_{ON1}(f \! - \! 0) = \frac{-R2/R1}{1 + (R2/R4)}; \, H_{ON2} \, \left(f \! - \! \frac{f_{CLK}}{2}\right) = -R2/R1 \end{split}$$

Figure 21. Mode 2: 2nd Order Filter Providing Notch, Bandpass, Lowpass

#### 1/2 ML2110



Figure 22. Mode 2a: 2nd Order Filter Providing Notch, Bandpass, Lowpass

#### 1/2 ML2110



Figure 23. Mode 2b: 2nd Order Filter Providing Notch, Bandpass, Lowpass

In mode 3, Figure 24, a single resistor ratio (R2/R4) can tune the center frequency below or above the f<sub>CLK</sub>/100 (or f<sub>CLK</sub>/50) ratio. Mode 3 is a state variable configuration since it provides a highpass, bandpass, lowpass output through progressive integration; notches are obtained by summing the highpass and lowpass outputs (mode 3a, Figure 25). The notch frequency can be tuned below or above the center frequency through the resistor ratio (R<sub>h</sub>/ R<sub>I</sub>). Because of this, modes 3 and 3a are the most versatile and useful modes for cascading second order sections to obtain high order elliptic filters. Figure 33, shows the 2 sections connected in mode 3a to obtain a clock tunable 4th order sharp elliptic bandpass filter. The first notch is created by summing directly the HP and LP outputs of the first section into the inverting input of the second section op amp. The individual O's are 29.6 and the filter maintains its shape and performance up to 20kHz center frequency, as shown in Figure 34. For this circuit an external op amp is required to obtain the 2nd notch. The dynamics of Figure 34 show that the amplitude response at each output pin does not exceed 0dB. The gain in the passband

depends on the ratio of  $(R_g/R_{h2}) \times (R22/R_{h1}) \times (R21/R11)$ . Any gain value can be obtained by acting on the  $(R_o/R_{h2})$ ratio of the external op amp, the remaining ratios are adjusted for optimum dynamics of the output nodes. The external op amp of Figure 33 is not always required. In Figure 35, one section in mode 3a is cascaded with the other section in mode 2b to obtain a 4th order, 1dB ripple, elliptic bandreject filter. The clock to center frequency ratio is adjusted to 200:1; this is done in order to better approximate a linear R.C notch filter. The amplitude response of the filter is shown in Figure 36 with up to 1MHz clock frequency. The 0dB bandwidth to the stop bandwidth ratio is 8/1. When the filter is centered at 1kHz, it should theoretically have a 44dB rejection with a 50Hz stop bandwidth. For a more narrow filter than the above, the unused BP output of the mode 2b section. Figure 35. has a gain exceeding unity which limits the dynamic range of the overall filter. For very selective bandpass/bandreject filters, the mode 3a approach as in Figure 25, yields better dynamic range since the external op amp helps to optimize the dynamics of the output nodes of the ML2110.



Figure 24. Mode 3: 2nd Order Filter Providing Highpass, Bandpass, Lowpass



Figure 25. Mode 3a: 2nd Order Filter Providing Highpass, Bandpass, Lowpass, Notch

#### 1/2 ML2110



$$f_0 = \frac{f_{CLK}}{100(50)} \sqrt{\frac{R2}{R4'}}, Q = \frac{R3}{R2} \sqrt{\frac{R2}{R4'}}, H_{OAP} = \frac{R5}{2R'}, H_{OHP} = -\frac{R2}{R1'}, H_{OBP} = -\frac{R3}{R1'}, H_{OLP} = -\frac{R4}{R1}$$

Figure 26. Mode 4a: 2nd Order Filter Providing Highpass, Bandpass, Lowpass, Allpass

#### 1/2 ML2110



Figure 27. Mode 4: 2nd Order Filter Providing Allpass, Bandpass, Lowpass

# 1/2 ML2110 R4 R3 R2 CZ S1A S1A S1A (17) SA/B 6 0 15

$$\begin{split} f_0 &= \frac{f_{CLK}}{100(50)} \sqrt{1 + \frac{R2}{R4'}}; f_z &= \frac{f_{CLK}}{100(50)} \sqrt{1 - \frac{R1}{R4'}}; Q = \frac{R3}{R2} \sqrt{1 + \frac{R2}{R4}} \\ Q_Z &= \frac{R3}{R1} \sqrt{1 - \frac{R1}{R4'}}; H_{OZ}(f \! - \! 0) = \frac{(R4/R1) - 1}{(R4/R2) + 1}; H_{OZ} \left(f \! - \! \frac{f_{CLK}}{2}\right) = \frac{R2}{R1'}; \\ H_{OBP} &= \frac{R3}{R2} \left(1 + \frac{R2}{R1}\right); H_{OLP} &= \frac{1 + (R2/R1)}{1 + (R2/R4)} \end{split}$$

Figure 28. Mode 5: 2nd Order Filter Providing Numerator Complex Zeros, Bandpass, Lowpass

# 1/2 ML2110



$$f_C = \frac{f_{CLK} R2}{100(50) R3}$$
;  $H_{OLP} = -R3/R1$ ;  $H_{OHP} = -R2/R1$ 

Figure 29. Mode 6a: 1st Order Filter Providing Highpass, Lowpass

#### 1/2 ML2110



Figure 30. Mode 6b: 1st Order Filter Providing Lowpass

#### 1/2 ML2110



 $f_p = \frac{f_{CLK} \, R2}{100(50) \, R3} \, ; \, f_Z = \frac{f_{CLK} \, R2}{100(50) \, R3} \, ; \, \text{GAIN AT OUTPUT} = 1 \, \text{FOR } 0 \leq f \leq \frac{f_{CLK}}{2}$ 

Figure 31. Mode 7: 1st Order Filter Providing Allpass, Lowpass



Figure 32. Cascading the 2 sections connected in mode 1b to obtain a clock tunable 4th order 1dB ripple bandpass Chebyshev filter with (center frequency)/(Ripple Bw) = 20/1.



Figure 33. Combining mode 3 with mode 3a to make the 4th order BP filter of Figure 34 with improved dynamics. The gain at each node is  $\leq$  0dB for all input frequencies.





Figure 34. The BP filter of Figure 33, when swept from a 2kHz to 20kHz center frequency.



Figure 35. Combining mode 3 with mode 2b to create a 4th order BP elliptic filter with 1dB ripple and a ratio of 0db to stop bandwidth equal to 8/1.



Figure 36. Amplitude Response of the Notch Filter of Figure 35.

#### **OFFSETS**

Switched capacitor integrators generally exhibit higher input offsets than discrete R,C integrators.

These offsets are mainly the charge injection of the CMOS switches into the integrating capacitors. The internal op amp offsets also add to the overall offset budget.

Figure 37 shows half of the ML2110 filter with its equivalent input offsets  $V_{OS1}$ ,  $V_{OS2}$ ,  $V_{OS3}$ .

The DC offset at the filter bandpass output is always equal to  $V_{OS3}$ . The DC offsets at the remaining two outputs

(Notch and LP) depend on the mode of operation and external resistor ratios. Table 3 illustrates this.

It is important to know the value of the DC output offsets, especially when the filter handles input signals with large dynamic range. As a rule of thumb, the output DC offsets increase when:

- 1. The O's decrease
- The ratio (f<sub>CLK</sub>/f<sub>o</sub>) increases beyond 100:1. This is done by decreasing either the (R2/R4) or the R6/(R5 + R6) resistor ratios.



Figure 37. Equivalent Input Offsets of 1/2 ML2110 Filter

| Ta | Ы | e | 3 |
|----|---|---|---|

| MODE  | V <sub>OSN</sub><br>PIN 3 (18)                                                                                                          | V <sub>OSBP</sub><br>PIN 2 (19) | V <sub>OSLP</sub><br>PIN 1 (20)                                                                                   |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------------------------------------------------------------------------------------------------------------------|
| 1,4   | $V_{OS_1}[(1/Q) + 1 + \ H_{OLP}\ ] - V_{OS_3}/Q$                                                                                        | V <sub>OS3</sub>                | V <sub>OSN</sub> -V <sub>OS2</sub>                                                                                |
| 1a    | $V_{OS1}[1 + (1/Q)] - V_{OS3}/Q$                                                                                                        | V <sub>OS3</sub>                | V <sub>OSN</sub> -V <sub>OS2</sub>                                                                                |
| 1b    | $V_{OS1}[(1/Q) + 1 + R2/R1] - V_{OS3}/Q$                                                                                                | V <sub>OS3</sub>                | $\sim (V_{OSN} - V_{OS2}) (1 + R5/R6)$                                                                            |
| 1c    | $V_{OS1}[(1/Q) + 1 + R2/R1] - V_{OS3}/Q$                                                                                                | V <sub>OS3</sub>                | $\sim (V_{OSN} - V_{OS2}) \frac{(R5 + R6)}{(R5 + 2R6)}$                                                           |
| 1d    | $V_{OS1}[1 + R2/R1]$                                                                                                                    | V <sub>OS3</sub>                | V <sub>OSN</sub> - V <sub>OS2</sub> - V <sub>OS3</sub> /Q                                                         |
| 2, 5  | $ \begin{array}{l} [V_{\rm OS1}(1+R2/R1+R2/R3+R2/R4)-V_{\rm OS3}(R2/R3)] \times \\ [R4/(R2+R4)] + V_{\rm OS2}[R2/(R2+R4)] \end{array} $ | V <sub>OS3</sub>                | V <sub>OSN</sub> -V <sub>OS2</sub>                                                                                |
| 2a    | $[V_{OS1}(1 + R2/R1 + R2/R3 + R2/R4) - V_{OS3}(R2/R3)] \times$                                                                          | V <sub>OS3</sub>                | $\sim (V_{OSN} - V_{OS2}) \frac{(R5 + R6)}{(R5 + 2R6)}$                                                           |
|       | $\left[ \frac{R4(1+k)}{R2+R4(1+k)} \right] + V_{OS2} \left[ \frac{R2}{R2+R4(1+k)} \right] ; k = \frac{R6}{R5+R6}$                       |                                 | (R5 + 2R6)                                                                                                        |
| 2b    | $[V_{OS1}(1 + R2/R1 + R2/R3 + R2/R4) - V_{OS3}(R2/R3)] \times$                                                                          |                                 |                                                                                                                   |
|       | $\left[\frac{R4k}{R2 + R4k}\right] + V_{OS2} \left[\frac{R2}{R2 + R4k}\right]; k = \frac{R6}{R5 + R6}$                                  | V <sub>OS3</sub>                | $\sim (V_{OSN} - V_{OS2}) (1 + R5/R6)$                                                                            |
| 3, 4a | $V_{OS2}$                                                                                                                               | V <sub>OS3</sub>                | $V_{OS1} \left[ 1 + \frac{R4}{R1} + \frac{R4}{R2} + \frac{R4}{R3} \right] - V_{OS2} \left( \frac{R4}{R2} \right)$ |
|       |                                                                                                                                         |                                 | $-V_{OS3}\left(\frac{R4}{R3}\right)$                                                                              |

#### ORDERING INFORMATION

| PART NUMBER | TEMP. RANGE    | PACKAGE             |
|-------------|----------------|---------------------|
| ML2110BCP   | 0°C to +70°C   | MOLDED DIP (P20)    |
| ML2110CCP   | 0°C to +70°C   | MOLDED DIP (P20)    |
| ML2110BCS   |                | MOLDED SOIC (S20W)  |
| ML2110CCS   | 0°C to +70°C   | MOLDED SOIC (\$20W) |
| ML2110BIJ   | -40°C to +85°C | HERMETIC DIP (J20)  |
| ML2110CIJ   | -40°C to +85°C | HERMETIC DIP (J20)  |

| PART NUMBER | TEMP. RANGE     | PACKAGE            |
|-------------|-----------------|--------------------|
| ML2110BMJ   | -55°C to +125°C | HERMETIC DIP (J20) |
| ML2110CMJ   | -55°C to +125°C | HERMETIC DIP (J20) |
| ML2110BIP   | -40°C to +85°C  | MOLDED DIP (P20)   |
| ML2110CIP   | -40°C to +85°C  | MOLDED DIP (P20)   |
| ML2110BIS   | -40°C to +85°C  | MOLDED SOIC (S20W) |
| ML2110CIS   | -40°C to +85°C  | MOLDED SOIC (S20W) |



# **ML2111**

# **Universal Hi-Frequency Dual Filter**

#### **GENERAL DESCRIPTION**

The ML2111 consists of two independent switched capacitor filters that operate up to 150kHz. These filters perform second order functions, such as lowpass, bandpass, highpass, notch and allpass. All filter configurations, including Butterworth, Bessel, Cauer and Chebyshev can be formed.

The center frequency of these filters are tuned by an external clock or the external clock and a resistor ratio.

The ML2111 frequency range up to 150kHz is specified with  $\pm 5.0V \pm 10\%$  power supplies. Using a single  $5.0V \pm 10\%$  power supply the frequency range is up to 100kHz

These filters are ideal where center frequency accuracy and high Os are needed.

The ML2111 is a pin compatible superior replacement for MF10, LMF100, and LTC1060 filters.

#### **FEATURES**

- Guaranteed frequency range to 150 kHz
- Center frequency × Q product
- ≤5MHz
- Separate highpass, notch, allpass, bandpass, and lowpass outputs
- Center frequency accuracy
- $\pm 0.4\%$  or  $\pm 0.8\%$  max

O accuracy

- $\pm 4\%$ , or  $\pm 8\%$  max
- Clock inputs TTL or CMOS compatible
- Single 5V (±2.25V) or ±5V ±10% supply operation guaranteed
- 0°C to +70°C, -40°C to +85°C, -55°C to +125°C operating temperature range
- Standard 0.3" 20-pin DIP or 20-pin small outline (SOIC) package

#### **BLOCK DIAGRAM**



#### PIN CONNECTIONS

#### ML2111 20-PIN DIP



#### ML2111 20-PIN SOIC



TOP VIEW

# PIN DESCRIPTION

| PIN NO. | NAME                 | FUNCTION                                      | PIN NO. | NAME                 | FUNCTION                                              |
|---------|----------------------|-----------------------------------------------|---------|----------------------|-------------------------------------------------------|
| 1       | LP <sub>A</sub>      | Lowpass output for biquad A.                  | 12      | 50/100/HOLD          | Input pin to control the clock to center              |
| 2       | BP <sub>A</sub>      | Bandpass output for biquad A.                 |         |                      | frequency ratio of 50:1 or 100:1, or stops the clock  |
| 3       | N/AP/HP <sub>A</sub> | Notch/allpass/highpass output for biquad A.   |         |                      | to hold the last sample of<br>the bandpass or lowpass |
| 4       | $INV_A$              | Inverting input of the                        |         |                      | outputs.                                              |
|         | ,                    | summing op amp for                            | 13      | $V_D - \cdots$       | Negative digital supply.                              |
|         |                      | biguad A.                                     | 14      | V <sub>A</sub> :-    | Negative analog supply.                               |
| 5       | S1 <sub>A</sub>      | Auxiliary signal input pin                    | 15      | AGND                 | Analog ground.                                        |
|         | - , · //             | used in modes 1a, 1d, 4,<br>5, and 6b.        | 16      | S1 <sub>B</sub>      | Auxiliary signal input used in modes 1a, 1d, 4,       |
| 6       | $S_{A/B}$            | Controls S2 input                             |         |                      | 5, and 6b.                                            |
|         |                      | function.                                     | 17      | INV <sub>B</sub>     | Inverting input of the                                |
| 7       | V <sub>A</sub> +     | Positive analog supply.                       |         |                      | summing op amp for                                    |
| 8       | V <sub>D</sub> +     | Positive digital supply.                      |         |                      | biquad B.                                             |
| 9       | LSh                  | Reference point for clock input levels. Logic | 18      | N/AP/HP <sub>B</sub> | Notch/allpass/highpass output for biquad B.           |
|         |                      | threshold typically 1.4V above LSh voltage.   | 19      | $BP_B$               | Bandpass output for biquad B.                         |
| 10      | CLKA                 | Clock input for biguad A.                     | 20      | LP <sub>B</sub>      | Lowpass output for                                    |
| 11      | CLKB                 | Clock input for biquad B.                     |         | . <del>-</del>       | biquad B.                                             |

# ABSOLUTE MAXIMUM RATINGS (Note 1)

| Supply Voltage                                                                                             |
|------------------------------------------------------------------------------------------------------------|
| $ V_A +  $ , $ V_D +   -  V_A -  $ , $ V_D -  $                                                            |
| $V_A + V_D + $ to LSh                                                                                      |
| Inputs $ V_A+, V_D+ +0.3V$ to $ V_A-, V_D- -0.3V$                                                          |
| Outputs $ V_A  +  V_D  +  V_D  +  V_D  -  V_D  -  V_A $<br>$ V_A  +  V_D  +  V_D  +  V_D  +  V_D  +  V_D $ |
| $ V_A+ $ to $ V_D+ $                                                                                       |
| Power Dissipation                                                                                          |
| Storage Temperature Range65°C to 150°C                                                                     |
| Lead Temperature (soldering, 10 sec)                                                                       |

# **OPERATING CONDITIONS**

| Temperature Range (Note 2) |                                    |
|----------------------------|------------------------------------|
| ML2111BCP, ML2111CCP,      |                                    |
| ML2111BCS, ML2111CCS       | 0°C to 70°C                        |
| ML2111BIJ, ML2111CIJ       | 40°C to +85°C                      |
| ML2111BMJ, ML2111CMJ       | – 55°C to + 125°C                  |
| Supply Voltage Range       | $\dots $ $\pm 2.25V$ to $\pm 6.0V$ |
|                            |                                    |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $T_A = T_{MIN}$  to  $T_{MAX}$ ,  $V_A + = V_D + = 5V \pm 10\%$ ,  $V_A - = V_D - = -5V \pm 10\%$ ,  $C_L = 25 pF$ ,  $V_{IN} = 1.41 V_{PK}$  (1.00  $V_{RMS}$ ), Clock Duty Cycle 45% to 55%.

|                                              |       | ML2111B                                                                                                                                            |                | 1B            | ML2111C         |                |               |                 |            |
|----------------------------------------------|-------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------------|---------------|-----------------|----------------|---------------|-----------------|------------|
| PARAMETER                                    | NOTES | CONDITIONS                                                                                                                                         | MIN            | TYP<br>NOTE 3 | MAX             | MIN            | TYP<br>NOTE 3 | MAX             | UNITS      |
| Filter                                       |       |                                                                                                                                                    |                |               |                 |                |               |                 |            |
| f <sub>o</sub> , Center Frequency<br>Maximum |       | Figure 15 (Mode 1)<br>$V_{IN} = 1V_{PK}$ (.707 $V_{RMS}$ )<br>$Q \le 50$ , $Q$ Accuracy $\le \pm 25\%$<br>$Q \le 20$ , $Q$ Accuracy $\le \pm 15\%$ |                |               | 100<br>150      |                |               | 100<br>150      | kHz<br>kHz |
| f <sub>o</sub> , Center Frequency<br>Minimum | i '   | Figure 15 (Mode 1)<br>$Q \le 50$ , Q Accuracy $\le \pm 30\%$<br>$Q \le 20$ , Q Accuracy $\le \pm 15\%$                                             | 25<br>25       |               |                 | 25<br>25       |               |                 | Hz<br>Hz   |
| f <sub>o</sub> , Temperature<br>Coefficient  |       | f <sub>CLK</sub> < 5MHz                                                                                                                            |                | -10           |                 |                | -10           | ,               | ppm/°C     |
| Clock to Center<br>Frequency Ratio           | 1     | Q = 10<br>Figure 15 (Mode 1)<br>50:1, f <sub>CLK</sub> = 5MHz<br>100:1, f <sub>CLK</sub> = 5MHz                                                    | 49.65<br>99.60 | 49.85<br>100  | 50.05<br>100.40 | 49.45<br>99.20 | 49.85<br>100  | 50.25<br>100.80 |            |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $V_A$ + =  $V_D$ + = 5V  $\pm$  10%,  $V_A$ - =  $V_D$ - = -5V  $\pm$  10%,  $C_L$  = 25pF,  $V_{IN}$  = 1.41 $V_{PK}$  (1.00  $V_{RMS}$ ), Clock Duty Cycle 50% (Note 8).

|                                   |                        |                                                  |                       | ML211         | 1B         |       | ML21110       | С      |                   |
|-----------------------------------|------------------------|--------------------------------------------------|-----------------------|---------------|------------|-------|---------------|--------|-------------------|
| PARAMETER                         | NOTES                  | CONDITIONS                                       | MIN                   | TYP<br>NOTE 3 | MAX        | MIN   | TYP<br>NOTE 3 | MAX    | UNITS             |
| Filter (Continued)                |                        |                                                  |                       |               |            |       |               |        |                   |
| Clock Frequency                   | 5                      | $Q \le 20$ , Q Accuracy $\le \pm 15\%$           | 2.5k                  |               | 7.5M       | 2.5k  |               | 7.5M   | Hz                |
| Clock Feedthrough                 | 5                      | f <sub>CLK</sub> ≤5MHz                           |                       | 10            | 20         |       | 10            | 20     | mV(p-p)           |
| Q Accuracy                        | 4                      | fclk = 5MHz, Q = 10 50:1                         | 1                     |               | ±3         |       |               | ±5     | %                 |
| ,                                 |                        | Figure 15 (Mode 1) 100:1                         |                       |               | ± 4        |       |               | ±8     | %                 |
| Q Temperature<br>Coefficient      | 5                      | f <sub>CLK</sub> < 5MHz, Q = 10                  |                       | 20            |            |       | 20            |        | ppm/°C            |
| DC Offset                         |                        | 50:1, f <sub>CLK</sub> = 5MHz                    |                       |               |            |       |               |        |                   |
| V <sub>OS 2, 3</sub>              | 4                      | S <sub>A/B</sub> High                            |                       | 7             | 40         |       | 7             | 60     | mV                |
| V <sub>OS 2, 3</sub>              | 4                      | S <sub>A/B</sub> Low                             |                       | 7             | 40         |       | 7             | 60     | mV                |
| DC Offset                         |                        | 100:1, f <sub>CLK</sub> = 5MHz                   |                       |               |            |       | 1             |        | 1.                |
| V <sub>OS 2, 3</sub>              | 4                      | S <sub>A/B</sub> High                            |                       | 14            | - 60       |       | 14            | 100    | mV                |
| V <sub>OS.2,3</sub>               | 4                      | S <sub>A/B</sub> Low                             |                       | 14            | 60         |       | 14            | 100    | mV                |
| Gain Accuracy                     |                        |                                                  |                       |               |            |       |               |        |                   |
| DC Lowpass                        | 4                      | R1 = 20k, $R2 = 2k$ , $R3 = 20k$                 |                       | 0.01          | . 2        |       | 0.01          | 2      | %                 |
| Bandpass at fo                    | 4                      | $100.1$ , $f_0 = 50$ kHz, $Q = 10$               |                       | 1             | 4          |       | 1             | 6      | %                 |
| DC Notch Output                   | 5                      |                                                  |                       | 0.02          | 2          |       | 0.02          | 2 .    | %                 |
| Noise                             | 7                      | Figure 15 (Mode 1)                               | }                     |               |            |       | 1 . 1         |        |                   |
|                                   |                        | Q = 1,R1 = R2 = R3 = 2k                          |                       |               | `          |       |               |        |                   |
|                                   | -                      | Bandpass, 100kHz, 50:1                           | 1                     | 103           | •          |       | 103           |        | μVRMS             |
|                                   |                        | 50kHz, 100:1                                     |                       | 121           |            |       | 121           |        | μVRMS             |
|                                   |                        | Lowpass, 100kHz, 50:1                            |                       | 120           |            |       | 120           |        | μVRMS             |
|                                   |                        | 50kHz, 100:1                                     |                       | 150<br>115    |            |       | 150<br>115    |        | μVRMS             |
|                                   |                        | Notch, 100kHz, 50:1<br>50kHz, 100:1              |                       | 135           |            |       | 135           |        | μVRMS<br>μVRMS    |
|                                   |                        | Figure 15 (Mode 1)                               | <del> </del>          | 133           |            |       | 133           |        | μ v κms           |
|                                   |                        | Q = 10,R1 = R3 = 20k,R2 = 2k                     |                       |               |            |       |               |        |                   |
|                                   |                        | Bandpass, 100kHz, 50:1                           |                       | 262           |            |       | 262           |        | μVRMS             |
|                                   |                        | 50kHz, 100:1                                     |                       | 333           |            |       | 333           |        | μVRMS             |
|                                   |                        | Lowpass, 100kHz, 50:1                            |                       | 268           |            |       | 268           |        | μV <sub>RMS</sub> |
|                                   |                        | (R1 = 2k) 50kHz, 100:1                           | 1                     | 342           |            |       | 342           |        | µVRMS             |
|                                   |                        | Notch, 100kHz, 50:1                              | 1                     | 64            |            |       | 64            |        | μVRMS             |
|                                   |                        | (R1 = 2k) 50kHz, 100:1                           |                       | 72            |            |       | 72            |        | μVRMS             |
| Crosstalk                         |                        | f <sub>CLK</sub> = 5MHz, f <sub>o</sub> = 100kHz | †                     | -50           |            |       | -50           |        | dB                |
| Filter, $V_A$ + = $V_D$ + = 2     | .25V, V <sub>A</sub> - | $= V_{D} = -2.25V$ , $V_{IN} = 0.707 V_{I}$      | ok (0.5V <sub>R</sub> | (NOTE         | 9)         |       | <u> </u>      |        |                   |
| f <sub>o</sub> , Center Frequency | 5                      | Figure 15 (Mode 1)                               |                       | 1             |            |       |               |        | T                 |
| Maximum                           |                        | $Q \le 50$ , Q Accuracy $\le \pm 30\%$           |                       |               | <i>7</i> 5 |       |               | 75     | kHz               |
|                                   |                        | $Q \le 20$ , Q Accuracy $\le \pm 15\%$           |                       |               | 100        |       |               | 100    | kHz               |
| fo, Center Frequency              | 5                      | Figure 15 (Mode 1)                               | 1                     |               |            |       |               |        |                   |
| Minimum                           |                        | $Q \le 50$ , Q Accuracy $\le \pm 30\%$           | 25                    |               |            | 25    |               |        | Hz                |
|                                   |                        | $Q \le 20$ , $Q$ Accuracy $\le \pm 15\%$         | 25                    |               |            | 25    |               |        | Hz                |
| Clock to Center                   |                        | O=10                                             | 1                     |               |            |       |               |        |                   |
| Frequency Ratio                   | 1                      | Figure 15 (Mode 1)                               |                       |               |            |       |               |        | 1                 |
| ' '                               | 4                      | 50:1, f <sub>CLK</sub> = 2.5MHz                  | 49.65                 | 49.85         | 50.05      | 49.45 | 49.85         | 50.25  |                   |
|                                   | 5                      | 100:1, f <sub>CLK</sub> = 2.5MHz                 | 99.60                 | 100           | 100.40     | 99.20 | 100           | 100.80 |                   |
| Clock Frequency                   | 5                      | $Q \le 20$ , Q Accuracy $\le \pm 15\%$           | 2.5k                  |               | 5M         | 2.5k  |               | 5M     | Hz                |
| Q Accuracy                        | 4                      | f <sub>CLK</sub> = 2.5MHz, Q = 10 50:1           | 1                     |               | ±4         |       |               | ±8     | %                 |
| • •                               | l                      | Figure 15 (Mode 1) 100:1                         | +                     | ±3            |            |       | ±6            |        | %                 |

## **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified  $T_A$  =  $T_{MIN}$  to  $T_{MAX}$ ,  $V_A$ + =  $V_D$ + = 5V  $\pm$  10%,  $V_{A^-}$  =  $V_{D^-}$  = -5V  $\pm$  10%,  $C_L$  = 25pF,  $V_{IN}$  = 1.41 $V_{PK}$  (1.00  $V_{RMS}$ ), Clock Duty Cycle 50% (Note 8).

|                                       | and the same |                                                        |                     | ML21                    | 11B        |     | ML211  | 1C           |                   |
|---------------------------------------|--------------|--------------------------------------------------------|---------------------|-------------------------|------------|-----|--------|--------------|-------------------|
|                                       | 1 1          |                                                        |                     | TYP                     |            |     | TYP    |              |                   |
| PARAMETER                             | NOTES        | CONDITIONS                                             | MIN                 | NOTE 3                  | MAX        | MIN | NOTE 3 | MAX          | UNITS             |
| Filter, $V_A + = V_D + =$             | 2.25V, V     | $A - = V_D - = -2.25V$ , $V_{IN} = 0.707$              | V <sub>PK</sub> (0. | 5 V <sub>RMS</sub> ) (C | Continued) |     |        | 1            |                   |
| Noise                                 | 7            | Figure 15 (Mode 1)                                     | 1                   | :                       | 17.5       |     |        | 1 15         |                   |
|                                       |              | Q = 1,R1 = R2 = R3 = 2k                                |                     |                         |            |     |        | To the State |                   |
|                                       |              | Bandpass, 100kHz, 50:1                                 |                     | 105                     | P 10       | 100 | 105    |              | μVRMS             |
|                                       |              | 50kHz, 100:1                                           |                     | 123                     |            | *   | 123    |              | μVRMS             |
|                                       |              | Lowpass, 100kHz, 50:1                                  |                     | 122                     |            | 1.  | 122    |              | μVRMS             |
|                                       |              | 50kHz, 100:1                                           |                     | 152                     |            |     | 152    |              | μV <sub>RMS</sub> |
|                                       |              | Notch, 100kHz, 50:1                                    |                     | 117<br>138              |            |     | 117    |              | μVRMS             |
|                                       | ļ            | 50kHz, 100:1                                           |                     | 130                     |            |     | 130    |              | μV <sub>RMS</sub> |
|                                       |              | Figure 15 (Mode 1)                                     |                     |                         |            |     |        |              | 100               |
|                                       |              | Q = 10,R1 = R3 = 20k,R2 = 2k<br>Bandpass, 100kHz, 50:1 |                     | 265                     |            |     | 265    | ·            | μV <sub>RMS</sub> |
|                                       |              | 50kHz, 100:1                                           |                     | 335                     |            |     | 335    |              | μV RMS<br>μV RMS  |
|                                       |              | Lowpass, 100kHz, 50:1                                  |                     | 270                     |            | ,   | 270    |              | μVRMS             |
|                                       | 1.0          | (R1 = 2k) 50kHz, 100:1                                 | 114                 | 245                     |            |     | 245    | 4.           | μV <sub>RMS</sub> |
|                                       | 100          | Notch, 100kHz, 50:1                                    |                     | 65                      |            |     | 65     | ***          | μV <sub>RMS</sub> |
| · · · · · · · · · · · · · · · · · · · |              | (R1 = 2k) 50kHz, 100:1                                 |                     | 73                      |            |     | 73     |              | μVRMS             |
| Operational Amplifie                  | rs and P     | ower Supply                                            |                     |                         |            |     | ·      |              | ,                 |
| Vos DC Offset                         | 4            |                                                        |                     | 2                       | 15         |     | 2      | 15           | mV                |
| DC Open Loop Gain                     |              | R <sub>L</sub> = 1k                                    |                     | 95                      | *          |     | 95     |              | dB                |
| Gain Bandwidth                        |              |                                                        |                     | 2.4                     |            |     | 2.4    |              | MHz               |
| Product                               |              |                                                        |                     |                         | 21         |     |        |              |                   |
| Slew Rate                             |              |                                                        |                     | 2.0                     |            |     | 2.0    |              | V/μs              |
| Output Voltage                        | 5            | $R_1 = 2k$ , $ V $ from $V_{A+}$ or $V_{A-}$           |                     | 0.5                     | 1.2        |     | 0.5    | 1.2          | V                 |
| Swing                                 |              |                                                        |                     |                         | 14         |     |        |              |                   |
| (Clipping Level)                      | 1.           |                                                        |                     | 1 1                     |            |     | l - I  |              |                   |
| Output Short Circuit                  |              | Source                                                 |                     | 50                      | 41.1       |     | 50     |              | mA                |
| Current                               |              | Sink                                                   |                     | 25                      | 120        | , . | . 25   |              | mΑ                |
| <b>Power Supply And Cl</b>            | ock          |                                                        |                     | 1.                      |            |     |        |              |                   |
| Supply Current                        | 4            | f <sub>CLK</sub> = 5MHz                                |                     |                         |            |     |        |              |                   |
| $(I_A + ) + (I_D + )$                 |              |                                                        |                     | 13                      | 22         |     | 13     | 22           | mA                |
| $(I_A -) + (I_D -)$                   |              |                                                        |                     | 12                      | 21         |     | 12     | 21           | mA                |
| ILSH                                  |              |                                                        |                     | 0.5                     | 1 :        |     | 0.5    | 11           | mA                |
| V <sub>CLK</sub> Input Threshold      | . 4          | f <sub>CLK</sub> = 5MHz Low                            | 1                   |                         | 0.6        | Y   |        | 0.6          | V                 |
|                                       |              | High                                                   | 3.0                 |                         |            | 3.0 |        |              | V                 |
|                                       | 5            | f <sub>CLK</sub> < 2.5MHz Low                          |                     |                         | 0.8        |     |        | 0.8          | V                 |
|                                       |              | High                                                   | 2.0                 | ·                       |            | 2.0 |        |              | V                 |
| CLKA, CLKB Pulse                      | 5, 8         | CLK High or $ V_D+ - V_D-  \ge 4.5V$                   | 100                 |                         |            | 100 | ļ      |              | ns                |
| Width                                 |              | CLK Low   $ V_D+  -  V_D-  \ge 9.0V$                   | 66                  |                         | 12.5       | 66  |        | 1. 194       | ns                |

- Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.
- Note 2: -55°C to +125°C operating temperature range devices are 100% tested at temperature extremes with worst-case test conditions. 0°C to 70°C and -40°C to +85°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.
- Note 3: Typicals are parametric norm at 25°C.
- Note 4: Parameter guaranteed and 100% production tested.
- Note 5: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.
- Note 6: Center frequency is defined as the peak of the bandpass output.
- Note 7: The noise is measured with the HP8903A audio analyzer with a bandwidth of 750kHz which is 7.5 times the fo at 50:1 and 15 times the fo at 100:1.
- Note 8: For best performance with  $f_{CLK} > 2.5 MHz$  use a 50% duty cycle. Note 9: For  $T_A = -55$ °C to +125°C;  $V_A + = V_D + = 2.375 V$ ,  $V_{A^-} = V_{D^-} = -2.375 V$

#### **FUNCTIONAL DESCRIPTION**

#### **POWER SUPPLIES**

The analog ( $V_A+$ ) and digital ( $V_D+$ ) supply voltage pins should be tied together and bypassed to AGND with at least a  $0.1\mu F$  and a  $0.01\mu F$  disc ceramic capacitor. If high digital noise exists, the supply pins can be bypassed separately. The ML2111 positive analog and positive digital supply pins are internally connected by the IC substrate and should be biased from the same DC source. The ML2111 negative analog and negative digital supply are not connected internally, however they should be biased from the same DC source and bypassed with at least a  $0.1\mu F$  and a  $0.01\mu F$  disc ceramic capacitor.

The ML2111 operates with a single supply from 4V to 12V and with split supplies from  $\pm 2.0V$  to  $\pm 6V$ .

#### **CLOCK INPUT PINS AND LEVEL SHIFT**

With dual supplies equal to or higher than  $\pm 4.0V$ , the level shift (LSh) pin 9 can be connected to the same potential as the AGND or  $V_A-$  pin. With single supply operation, the negative supply pins and the LSh pin should be tied to the system ground. The AGND, pin 15, should be biased at 1/2 supplies. Under these conditions, the clock levels are TTL or CMOS. The input clock pins (10, 11) share the same level shift pin.

#### 50/100/HOLD (Pin 12)

By tying pin 12 to  $(V_A+,V_D+)$  the filter operates in the 50:1 mode. By tying pin 12 to 1/2 of the voltage supplies (AGND potential), the ML2111 operates in the 100:1 mode. The range of pin 12 without affecting the 100:1 filter operation with total supply voltage of +5V is  $2.5\pm0.5V$ ; +10V is  $5V\pm0.5V$ . When pin 12 is tied to the negative supply pin, the filter operation is stopped and the bandpass and lowpass outputs act as an S/H circuit holding the last sample.

#### \$1<sub>A</sub>, \$1<sub>B</sub>, (Pins 5 and 16)

These are the auxiliary voltage signal input pins always connected to one of the negative inputs of the voltage summer (the other negative input switches between LPo and AGND according to control pin  $S_{A/B}$  (pin 6). The positive input of the voltage summer is always connected to N/AP/HP pin of the corresponding section. They should be driven with a source impedance below 5k for  $f_{CLK} > 2.5$ MHz and 1k to 2k for  $f_{CLK} > 2.5$ MHz. The  $S1_A$ ,  $S1_B$  pins can be used to alter the clock to center frequency ratio ( $f_{CLK}/f_0$ ) of the filter (see modes 1b, 1c, 2a, 2b) or to feedforward the input signal for allpass filter configurations (see modes 4 and 5). They can

also be used, as in mode 1d to avoid the finite phase shift through the input amplifier, hence allowing higher operating frequencies. When these pins are not used, they should be tied to the AGND pin.

#### SA/B (Pin 6)

When  $S_{A/B}$  is high, the S2 negative input of the voltage summer is tied to the lowpass output. When the  $S_{A/B}$  pin is connected to the negative supply, the S2 input switches to ground.

#### AGND (Pin 15)

AGND is connected to the system ground for dual supply operation. When operating with a single positive supply, the analog ground pin should be tied to 1/2 of the supply and bypassed with a  $0.1\mu F$  and a  $0.01\mu F$  disc ceramic capacitor. The positive inputs of the internal op amps and the reference point of the internal switches are connected to the AGND pin.

#### f<sub>CLK</sub>/f<sub>o</sub> RATIO

The ML2111 is a sampled data filter and approximates continuous time filters. The filter deviates from its ideal continuous filter model when the ( $f_{CLK}/f_o$ ) ratio decreases and when the Qs are low.

#### fox Q PRODUCT RATIO

The  $f_o \times Q$  product of the ML2111 depends on the clock frequency and the mode of operation. For clock frequencies below 5MHz, in mode 1 and its derivatives, the  $f_o \times Q$  product is mainly limited by the desired  $f_o$  and Q accuracy. For the same clock frequency and for the same Q value the  $f_o \times Q$  product can be further increased if the clock to center frequency ratio is lowered below 50:1.

Mode 3, Figure 23, and the modes of operation where R4 is finite, are "slower" than the basic mode 1. The resistor R4 places the input op amp inside the resonant loop. The finite GBW of this op amp creates an additional phase shift and enhances the Q value at high clock frequencies.

#### **OUTPUT NOISE**

The wideband RMS noise of the ML2111 outputs is nearly independent from the clock frequency provided that the clock itself does not become part of the noise. The noise at the BP and LP outputs increases for high Qs.

# **TYPICAL PERFORMANCE CURVES**





Figure 1A.  $f_{CLK}/f_0$  vs.  $f_{CLK}$  (50:1,  $V_S = \pm 5V$ )





Figure 1B.  $f_{CLK}/f_0$  vs.  $f_{CLK}$  (100:1,  $V_S = \pm 5V$ )





Figure 1C.  $f_{CLK}/f_0$  vs.  $f_{CLK}$  (50:1,  $V_S = \pm 2.5V$ )





Figure 1D.  $f_{CLK}/f_0$  vs.  $f_{CLK}$  (100:1,  $V_S = \pm 2.5V$ )



Figure 2A.  $f_{CLK}/f_0$  Deviation vs. Temperature (50:1,  $V_S = \pm 5V$ )



Figure 2C.  $f_{CLK}/f_o$  Deviation vs. Temperature (50:1,  $V_S = \pm 2.5V$ )



Figure 2B.  $\,f_{CLK}/f_{o}$  Deviation vs. Temperature (100:1,  $V_{S}=\pm\,5V)$ 



Figure 2D.  $f_{CLK}/f_o$  Deviation vs. Temperature (100:1,  $V_S = \pm 2.5V$ )





Figure 2E. Q Error vs.  $f_{CLK}$  (50:1,  $V_S = \pm 5V$ )





Figure 2F. Q Error vs.  $f_{CLK}$  (100:1,  $V_S = \pm 5V$ )





Figure 2G. Q Error vs.  $f_{CLK}$  (50:1,  $V_S = \pm 2.5V$ )





Figure 2H. Q Error vs.  $f_{CLK}$  (100:1,  $V_S = \pm 2.5V$ )



Figure 3A. Q Deviation vs. Temperature (50:1,  $V_S = \pm 5V$ )



Figure 3B. Q Deviation vs. Temperature (100:1,  $V_S = \pm 5V$ )



Figure 3C. Q Deviation vs. Temperature (50:1,  $V_S = \pm 2.5V$ )



Figure 3D. Q Deviation vs. Temperature (100:1,  $V_S = \pm 2.5V$ )



Figure 4A.  $f_{CLK}/f_0$  Deviation vs. Q ( $V_S = \pm 5V$ )



Figure 4B.  $f_{CLK}/f_{NOTCH}$  Deviation vs. Q ( $V_S = \pm 5V$ )



Figure 5A. Q Deviation vs. Q (50:1,  $V_S = \pm 5V$ )



Figure 5B. Q Deviation vs. Q (100:1,  $V_S = \pm 5V$ )



Figure 6A. Distortion vs.  $f_{IN}$  (50:1,  $V_S = \pm 5V$ )



Figure 6B. Distortion vs.  $f_{IN}$  (100:1,  $V_S = \pm 5V$ )



2000 BPo  $V_S = \pm 5V$   $f_{CLK} = 5MHz$   $f_0 = 100kHz$  R1 = R3 = 20k, R2 = 2k1500 NOISE nV/√Hz MODE 1 1000 500 100 50 150 200 250 300 350 400 450 500 FREQUENCY (kHz)

Figure 7A. Noise Spectrum Density (Q = 1)

Figure 7B. Noise Spectrum Density (Q = 10)





Figure 8. f<sub>CLK</sub>/f<sub>NOTCH</sub> vs. f<sub>CLK</sub>

Figure 9. Notch Depth vs. f<sub>CLK</sub>





Figure 10. Supply Current vs. Supply Voltage

Figure 11. Supply Current vs. Temperature

# FILTER FUNCTION DEFINITIONS

Each filter of the ML2111 with an external clock and resistors approximates 2nd order filter functions. These are tabulated below in the frequency domain.

1. **Bandpass function:** available at the bandpass output pins (2, 19), Figure 12.

$$G(s) = H_{OBP} \frac{s\omega_0/Q}{s^2 + (s\omega_0/Q) + \omega_0^2}$$

 $H_{OBP} = Gain at \omega = \omega_0$ 

 $f_0 = \omega_0/2\pi$ ;  $f_0$  is the center frequency of the complex pole pair.  $f_0$  is measured as the peak frequency of the bandpass output.

Q = Quality factor of the complex pole pair. It is the ratio of f<sub>0</sub> to the -3dB bandwidth of the 2nd order bandpass function. The Q is always measured at the filter BP output.

2. **Lowpass function:** available at the LP output pins (1, 20), Figure 13.

$$G(s) = H_{OLP} \frac{\omega_0^2}{s^2 + s(\omega_0/Q) + \omega_0^2}$$

HOLP = DC gain of the LP output.

3. **Highpass function:** available only in mode 3 at the output pins (3, 18), Figure 14.

$$G(s) = H_{OHP} \frac{s^2}{s^2 + s(\omega_0/Q) + \omega_0^2}$$

 $H_{OHP}$  = gain of the HP output for  $f \rightarrow \frac{f_{CLK}}{2}$ 

4. **Notch function:** available at pins 3 (18) for several modes of operation.

G(s) = 
$$(H_{ON2}) \frac{(s^2 + \omega_n^2)}{s^2 + s(\omega_0/Q) + \omega_0^2}$$

 $H_{ON2}$  = gain of the notch output for  $f \rightarrow \frac{f_{CLK}}{2}$ 

 $H_{ON1}$  = gain of the notch output for  $f \rightarrow 0$ 

 $f_n = \omega_n/2\pi$ ;  $f_n$  is the frequency of the notch occurrence.

5. Allpass function: available at pins 3(18) for mode 4, 4a.

G(s) = 
$$H_{OAP} \frac{[s^2 - s(\omega_0/Q) + \omega_0^2]}{s^2 + s(\omega_0/Q) + \omega_0^2}$$

 $H_{OAP}$  = gain of the allpass output for  $0 < f < \frac{f_{CLK}}{2}$ 

For allpass functions, the center frequency and the Q of the numerator complex zero pair is the same as the denominator. Under these conditions, the magnitude response is a straight line. In mode 5, the center frequency  $f_Z$ , of the numerator complex zero pair, is different than  $f_O$ . For high numerator Q's, the magnitude response will have a notch at  $f_Z$ .



$$Q = \frac{f_0}{f_H - f_L}; f_0 = \sqrt{f_L f_H}$$

$$f_L = f_0 \left( \frac{-1}{2Q} + \sqrt{\left( \frac{1}{2Q} \right)^2 + 1} \right)$$

$$f_H = f_0 \left( \frac{1}{2Q} + \sqrt{\left( \frac{1}{2Q} \right)^2 + 1} \right)$$

Figure 12



$$f_C = f_0 \times \sqrt{\left(1 - \frac{1}{2Q^2}\right) + \sqrt{\left(1 - \frac{1}{2Q^2}\right)^2 + 1}}$$

$$f_P = f_0 \sqrt{1 - \frac{1}{2Q^2}}$$

$$H_{OP} = H_{OLP} \times \frac{1}{\frac{1}{Q}\sqrt{1 - \frac{1}{4Q^2}}}$$

Figure 13



$$\begin{split} f_{C} &= f_{0} \times \left[ \sqrt{\left(1 - \frac{1}{2Q^{2}}\right) \ + \ \sqrt{\left(1 - \frac{1}{2Q^{2}}\right)^{2} + 1}} \ \right] \\ f_{P} &= f_{0} \times \left[ \sqrt{1 - \frac{1}{2Q^{2}}} \right]^{-1} \\ H_{OP} &= H_{OHP} \times \frac{1}{\frac{1}{Q}\sqrt{1 - \frac{1}{4Q^{2}}}} \end{split}$$

Figure 14

# **OPERATION MODES**

**Table 1. 1st Order Functions** 

| MODE | PIN 2 (19) | PIN 3 (18) | f <sub>C</sub>                                 | f <sub>Z</sub>                                 |
|------|------------|------------|------------------------------------------------|------------------------------------------------|
| 6a   | LP .       | HP         | $\frac{f_{CLK}}{100(50)} \times \frac{R2}{R3}$ |                                                |
| 6b   | LP         | LP         | $\frac{f_{CLK}}{100(50)} \times \frac{R2}{R3}$ |                                                |
| 7    | LP         | AP         | $\frac{f_{CLK}}{100(50)} \times \frac{R2}{R3}$ | $\frac{f_{CLK}}{100(50)} \times \frac{R2}{R3}$ |

**Table 2. 2nd Order Functions** 

| MODE | PIN 1 (20) | PIN 2 (19) | PIN 3 (18) | f <sub>o</sub>                                                                 | f <sub>N</sub>                                                 |
|------|------------|------------|------------|--------------------------------------------------------------------------------|----------------------------------------------------------------|
| 1    | LP         | BP         | Notch      | f <sub>CLK</sub> 100(50)                                                       | f <sub>o</sub>                                                 |
| 1a   | LP         | ВР         | ВР         | f <sub>CLK</sub> 100(50)                                                       |                                                                |
| 1b   | LP         | ВР         | Notch      | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R6}{R5 + R6}}$                 | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R6}{R5 + R6}}$ |
| 1c   | LP         | ВР         | Notch      | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R6}{R5 + R6}}$                     | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R6}{R5 + R6}}$     |
| 1d   | LP         | ВР         |            | f <sub>CLK</sub> 100(50)                                                       |                                                                |
| 2    | LP         | BP         | Notch      | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R2}{R4}}$                      | f <sub>CLK</sub> 100(50)                                       |
| 2a   | LP         | ВР         | Notch      | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R2}{R4} + \frac{R6}{R5 + R6}}$ | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R6}{R5 + R6}}$ |
| 2b   | LP         | ВР         | Notch      | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R2}{R4} + \frac{R6}{R5 + R6}}$     | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R6}{R5 + R6}}$     |
| 3    | LP         | ВР         | НР         | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R2}{R4}}$                          |                                                                |
| 3a   | LP         | ВР         | Notch      | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R2}{R4}}$                          | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R_h}{R_l}}$        |
| 4    | LP         | ВР         | АР         | f <sub>CLK</sub> 100(50)                                                       |                                                                |
| 4a   | LP         | ВР         | АР         | $\frac{f_{CLK}}{100(50)} \times \sqrt{\frac{R2}{R4}}$                          |                                                                |
| 5    | LP         | ВР         | C.Z        | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 + \frac{R2}{R4}}$                      | $\frac{f_{CLK}}{100(50)} \times \sqrt{1 - \frac{R1}{R4}}$      |

There are basically three modes of operation: mode 1, mode 2, mode 3. In the mode 1, Figure 15, the input amplifier is outside the resonant loop. Because of this, mode 1 and its derivatives (mode 1a, 1b, 1c, 1d) are faster than modes 2 and 3. The table below gives an approximation of the frequency range for each mode.

| Mode 1*             | High Frequency Mode                                               |  |  |
|---------------------|-------------------------------------------------------------------|--|--|
| 1, 1a, 1d<br>1b, 1c | $f_0$ up to 150 kHz; Q up to 20** $f_0$ up to 100 kHz; Q up to 30 |  |  |
| Mode 2              | Flexible for Notches                                              |  |  |
| 2, 2a, 2b           | f <sub>0</sub> up to 30 kHz; Q up to 30                           |  |  |
| Mode 3              | Most Flexible/Low Component Count                                 |  |  |
| 3, 3a               | f <sub>0</sub> up to 30 kHz; Q up to 30                           |  |  |

- Q and f<sub>0</sub> have an inverse relationship. This table is only an approximation. Actual performance depends on board layout and stray capacitance.
- \*\* 15% of less Q deviation. Higher Q's can be realized with greater deviation.

Mode 1a, Figure 16, represents the most simple hook-up of the ML2111. Mode 1a is useful when voltage gain at the bandpass output is required. The bandpass voltage gain, however, is equal to the value of Q, and a second order, clock tunable, BP resonator can be achieved with only 2 resistors. The filter center frequency directly depends on the external clock frequency. For high order filters, mode 1a is not practical as it requires several clock frequencies to tune the overall filter response.

#### 1/2 ML2111



$$f_0 = \frac{f_{CLK}}{100(50)}; f_n = f_0; H_{OLP} = -\frac{R2}{R1}; H_{OBP} = -\frac{R3}{R1}; H_{ON1} = -\frac{R2}{R1}; Q = \frac{R3}{R2}$$

NOTE: ELECTRICAL TESTING IS PERFORMED WITH FOLLOWING RESISTOR VALUES: Q=10 WITH R1=R2=R3=2k Q=10 WITH R1=R3=20k, R2=2k

Figure 15. Mode 1: 2nd Order Filter Providing Notch, Bandpass, Lowpass

Mode 1a is a good choice when Butterworth filters are desired since they have poles in a circle with the same f<sub>o</sub>. Figure 31 shows an example of a 4th order 100kHz low-pass Butterworth filter clocked at 5MHz.

A monotonic passband response with a smooth transition band results, showing the circuit's low sensitivity, even though 1% resistors are used which result in an approximate value of O.

Mode 1, Figure 15, provides a clock tunable notch. Mode 1 is a practical configuration for second order clock tunable bandpass/notch filters. In mode 1, a bandpass output with a very high Q, together with unity gain, can be obtained with the dynamics of the remaining notch and lowpass outputs. Figure 32 is an example of a 4th order bandpass filter implemented by cascading 2 sections each with a Q of 10. This figure shows the amplitude response when  $f_{CLK} = 7.5 MHz$  resulting in a center frequency of 150 kHz and a Q of 15.5.

Modes 1b and 1c, Figures 17, 18 are similar. They both produce a notch with a frequency which is always equal to the filter center frequency. The notch and the center frequency can be adjusted with an external resistor ratio.

The clock to center frequency ratio range is:

$$\frac{500}{1} \ge \frac{f_{CLK}}{f_0} \ge \frac{100}{1}$$
 or  $\frac{50}{1}$ ; mode 1c

$$\frac{100}{1}$$
 or  $\frac{50}{1} \ge \frac{f_{CLK}}{f_0} \ge \frac{100}{\sqrt{2}}$  or  $\frac{50}{\sqrt{2}}$ ; mode 1b

The input impedance of the S1 pin is clock dependent, and in general R5 should not be larger than 5k for  $f_{CLK} < 2.5 MHz$  and 1k to 2k for  $f_{CLK} > 2.5 MHz$ . Mode 1b can be used to increase the clock to center frequency ratio beyond 100:1. For this mode, the limit for the ( $f_{CLK}/f_0$ ) ratio is 500:1. Beyond this, the filter will exhibit large output offsets. Mode 1d, Figure 19, is the fastest mode of operation: In the 50:1 mode center frequencies beyond 150kHz can easily be achieved. Figure 33 is an example using mode 1d of a 4th order filter where each section has a Q of 1 independent of resistor ratios. In this mode the input amplifier is outside the damping (Q) loop. Therefore, its finite bandwidth does not degrade the response at high frequency. This allows the amplifier to be used as an antialiasing and continuous smoothing filter by placing a capacitor across R2.

Modes 2, 2a, and 2b have a notch output which frequency,  $f_{\rm n}$ , can be tuned independently from the center frequency,  $f_{\rm o}$ . For all cases, however,  $f_{\rm n} < f_{\rm o}$ . These modes are useful when cascading second order functions to create an overall elliptic highpass, bandpass or notch response. The input amplifier and its feedback resistors (R2/R4) are now part of the resonant loop. Because of this, mode 2 and its derivatives are slower than mode 1's.



$$f_0 = \frac{f_{CLK}}{100(50)}$$
;  $Q = \frac{R3}{R2}$ ;  $H_{OBP1} = -\frac{R3}{R2}$ ;

 $H_{OBP2} = 1(NONINVERTING); H_{OLP} = -1$ 

Figure 16. Mode 1a: 2nd Order Filter Providing Bandpass, Lowpass



$$f_{0} = \frac{f_{CLK}}{100(50)} \sqrt{1 + \frac{R6}{R5 + R6}}; \, f_{n} = f_{0}; \, Q = \frac{R3}{R2} \sqrt{1 + \frac{R6}{R5 + R6}};$$

$$H_{ON1}(f-0) = H_{ON2}\left(f - \frac{f_{CLK}}{2}\right) = -\frac{R2}{R1}; H_{OBP} = -\frac{R3}{R1}; H_{OLP} = \frac{-R2/R1}{1 + R6/(R5 + R6)}; R5 < 5k\Omega$$

Figure 17. Mode 1b: 2nd Order Filter Providing Notch, Bandpass, Lowpass

#### 1/2 ML2111



$$f_0 = \frac{f_{CLK}}{100(50)} \sqrt{\frac{R6}{R5 + R6}}; f_0 = f_0; Q = \frac{R3}{R2} \sqrt{\frac{R6}{R5 + R6}};$$

$$H_{ON1}(f-0) = H_{ON2}\left(f - \frac{f_{CLK}}{2}\right) = -\frac{R2}{R1}; H_{OLP} = \frac{-R2/R1}{R6/(R5+R6)}; H_{OBP} = -\frac{R3}{R1}; R5 < 5k\Omega$$

Figure 18. Mode 1c: 2nd Order Filter Providing Notch, Bandpass, Lowpass

# 1/2 ML2111



Figure 19. Mode 1d: 2nd Order Filter Providing Bandpass and Lowpass for Qs Greater or Equal to 1

#### 1/2 ML2111



Figure 20. Mode 2: 2nd Order Filter Providing Notch, Bandpass, Lowpass



Figure 21. Mode 2a: 2nd Order Filter Providing Notch, Bandpass, Lowpass



Figure 22. Mode 2b: 2nd Order Filter Providing Notch, Bandpass, Lowpass

In mode 3, Figure 23, a single resistor ratio (R2/R4) can tune the center frequency below or above the  $f_{CLK}/100$  (or  $f_{CLK}/50$ ) ratio. Mode 3 is a state variable configuration since it provides a highpass, bandpass, lowpass output through progressive integration; notches are obtained by summing the highpass and lowpass outputs (modes 3a, Figure 24). The

notch frequency can be tuned below or above the center frequency through the resistor ratio  $(R_h/R_l)$ . Because of this, modes 3 and 3a are the most versatile and useful modes for cascading second order sections to obtain high order elliptic filters with frequencies up to  $30\,\text{kHz}$ .



Figure 23. Mode 3: 2nd Order Filter Providing Highpass, Bandpass, Lowpass



Figure 24. Mode 3a: 2nd Order Filter Providing Highpass, Bandpass, Lowpass, Notch

#### 1/2 ML2111



Figure 25. Mode 4: 2nd Order Filter Providing Allpass, Bandpass, Lowpass

#### 1/2 ML2111



Figure 26. Mode 4a: 2nd Order Filter Providing Highpass, Bandpass, Lowpass, Allpass

#### 1/2 ML2111



$$H_{OBP} = \frac{R3}{R2} \; \left( 1 + \frac{R2}{R1} \right) \; ; \; H_{OLP} = \frac{1 + (R2/R1)}{1 + (R2/R4)} \label{eq:hobp}$$

Figure 27. Mode 5: 2nd Order Filter Providing Numerator Complex Zeros, Bandpass, Lowpass

#### 1/2 ML2111



Figure 29. Mode 6b: 1st Order Filter Providing Lowpass

#### 1/2 ML2111



 $f_C = \frac{f_{CLK} R2}{100(50) R3}$ ;  $H_{OLP} = -R3/R1$ ;  $H_{OHP} = -R2/R1$ 

Figure 28. Mode 6a: 1st Order Filter Providing Highpass, Lowpass

#### 1/2 ML2111



 $f_p = \frac{f_{CLK} \ R2}{100(50) \ R3}; \ f_Z = \frac{f_{CLK} \ R2}{100(50) \ R3}; \ \text{GAIN AT OUTPUT} = 1 \ \text{FOR} \ 0 \leq f \leq \frac{f_{CLK}}{2}$ 

Figure 30. Mode 7: 1st Order Filter Providing Allpass, Lowpass





Figure 31. 4th Order, 100kHz Lowpass Butterworth Filter Obtained by Cascading 2 Sections in Mode 1a



Figure 32. Cascading Two Sections in Mode 1, Each With Q = 10 Results in a Bandpass Filter with Q = 15.5 and  $f_0 = 150$ kHz ( $f_{CLK} = 7.5$ MHz)



Figure 33. Cascading Two Sections in Mode 1d, Each With Q = 1 (Independent of Resistor Ratios) Creates a Sharper 4th Order Lowpass Filter



Figure 34. Notch Filter with Q=50 and  $f_0=130$ kHz. This Circuit Uses Side A's Biquad in Mode 1d and the Side B Op Amp to Create a Notch Whose Depth is Controlled by R31. The Notch is Created by Subtracting the Bandpass from  $V_{IN}$ . The Bandpass of Side A is Subtracted Using the Op Amp of Side B.

#### **OFFSETS**

Switched capacitor integrators generally exhibit higher input offsets than discrete R, C integrators.

These offsets are mainly the charge injection of the CMOS switches into the integrating capacitors. The internal op amp offsets also add to the overall budget.

Figure 35 shows half of the ML2111 filter with its equivalent input offsets  $V_{OS1}$ ,  $V_{OS2}$ ,  $V_{OS3}$ .

The DC offset at the filter bandpass output is always equal to  $V_{OS3}$ . The DC offsets at the remaining two outputs

(Notch and LP) depend on the mode of operation and external resistor ratios. Table 3 illustrates this.

It is important to know the value of the DC output offsets, especially when the filter handles input signals with large dynamic range. As a rule of thumb, the output DC offsets increase when:

- 1. The O's decrease
- 2. The ratio ( $f_{CLK}/f_0$ ) increases beyond 100:1. This is done by decreasing either the (R2/R4) or the R6/(R5 + R6) resistor ratios.



Figure 35. Equivalent Input Offsets of 1/2 ML2111 Filter

| Ta | ы | ما | 3 |
|----|---|----|---|

| MODE  | V <sub>OSN</sub><br>PIN 3 (18)                                                                                                          | V <sub>OSBP</sub><br>PIN 2 (19) | V <sub>OSLP</sub><br>PIN 1 (20)                                                                                                                                                            |
|-------|-----------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1,4   | $V_{OS1}[(1/Q) + 1 + \ H_{OLP}\ ] - V_{OS3}/Q$                                                                                          | V <sub>OS3</sub>                | V <sub>OSN</sub> -V <sub>OS2</sub>                                                                                                                                                         |
| 1a    | $V_{OS1}[1 + (1/Q)] - V_{OS3}/Q$                                                                                                        | V <sub>OS3</sub>                | V <sub>OSN</sub> -V <sub>OS2</sub>                                                                                                                                                         |
| 1b    | $V_{OS1}[(1/Q) + 1 + R2/R1] - V_{OS3}/Q$                                                                                                | V <sub>OS3</sub>                | $\sim (V_{OSN} - V_{OS2}) (1 + R5/R6)$                                                                                                                                                     |
| 1c    | $V_{OS1}[(1/Q) + 1 + R2/R1] - V_{OS3}/Q$                                                                                                | V <sub>OS3</sub>                | $\sim (V_{OSN} - V_{OS2}) \frac{(R5 + R6)}{(R5 + 2R6)}$                                                                                                                                    |
| 1d    | V <sub>OS1</sub> [1 + R2/R1]                                                                                                            | V <sub>OS3</sub>                | V <sub>OSN</sub> - V <sub>OS2</sub> - V <sub>OS3</sub> /Q                                                                                                                                  |
| 2, 5  | $ \begin{array}{l} [V_{\rm OS1}(1+R2/R1+R2/R3+R2/R4)-V_{\rm OS3}(R2/R3)] \times \\ [R4/(R2+R4)] + V_{\rm OS2}[R2/(R2+R4)] \end{array} $ | V <sub>OS3</sub>                | V <sub>OSN</sub> – V <sub>OS2</sub>                                                                                                                                                        |
| 2a    | $[V_{OS1}(1 + R2/R1 + R2/R3 + R2/R4) - V_{OS3}(R2/R3)] \times$                                                                          | V <sub>OS3</sub>                | $\sim (V_{OSN} - V_{OS2}) \frac{(R5 + R6)}{(R5 + 2R6)}$                                                                                                                                    |
|       | $\left[\frac{R4(1+k)}{R2+R4(1+k)}\right] + V_{OS2} \left[\frac{R2}{R2+R4(1+k)}\right]; k = \frac{R6}{R5+R6}$                            |                                 | (R5 + 2R6)                                                                                                                                                                                 |
| 2b    | $[V_{OS1}(1 + R2/R1 + R2/R3 + R2/R4) - V_{OS3}(R2/R3)] \times$                                                                          |                                 |                                                                                                                                                                                            |
|       | $\left[\frac{R4k}{R2+R4k}\right] + V_{OS2} \left[\frac{R2}{R2+R4k}\right]; k = \frac{R6}{R5+R6}$                                        |                                 | $\sim (V_{OSN} - V_{OS2}) (1 + R5/R6)$                                                                                                                                                     |
| 3, 4a | V <sub>OS2</sub>                                                                                                                        | V <sub>OS3</sub>                | $ \begin{vmatrix} V_{OS1} \left[ 1 + \frac{R4}{R1} + \frac{R4}{R2} + \frac{R4}{R3} \right] - V_{OS2} \left( \frac{R4}{R2} \right) \\ -V_{OS3} \left( \frac{R4}{R3} \right) \end{vmatrix} $ |
|       |                                                                                                                                         |                                 | $-V_{OS3}\left(\frac{R4}{R3}\right)$                                                                                                                                                       |

#### ORDERING INFORMATION

|   | PART NUMBER | TEMP, RANGE    | PACKAGE            |
|---|-------------|----------------|--------------------|
| • | ML2111BCP   | 0°C to +70°C   | MOLDED DIP (P20)   |
|   | ML2111CCP   | 0°C to +70°C   | MOLDED DIP (P20)   |
|   | ML2111BCS   | 0°C to +70°C   | MOLDED SOIC (S20W) |
|   | ML2111CCS   | 0°C to +70°C   | MOLDED SOIC (S20W) |
|   | ML2111BIJ   | -40°C to +85°C | HERMETIC DIP (J20) |
|   | ML2111CIJ   | -40°C to +85°C | HERMETIC DIP (J20) |

| PART NUMBER | TEMP. RANGE     | PACKAGE            |  |  |  |
|-------------|-----------------|--------------------|--|--|--|
| ML2111BMJ   |                 | HERMETIC DIP (J20) |  |  |  |
| ML2111CMJ   | -55°C to +125°C | HERMETIC DIP (J20) |  |  |  |
| ML2111BIP   | -40°C to +85°C  | MOLDED DIP (P20)   |  |  |  |
| ML2111CIP   | -40°C to +85°C  | MOLDED DIP (P20)   |  |  |  |
| ML2111BIS   | -40°C to +85°C  | MOLDED SOIC (S20W) |  |  |  |
| ML2111CIS   | -40°C to +85°C  | MOLDED SOIC (S20W) |  |  |  |
|             |                 |                    |  |  |  |

# **Data Communications**

# Section 4

| Selection Guide | e                                      | 4-1   |
|-----------------|----------------------------------------|-------|
| ML2652          | 10 BASE-T Physical Interface Chip      | 4-3   |
| ML4621          | Fiber Optic Data Quantizer             | 4-21  |
| ML4622          | Fiber Optic Data Quantizer             | 4-27  |
| ML4624          | Fiber Optic Data Quantizer             | 4-27  |
| ML4632          | Fiber Optic LED Driver                 | 4-35  |
| ML4642          | AUI Multiplexer                        | 4-41  |
| ML4652          | 10BASE-T Transceiver                   | 4-55  |
| ML4654          | 10BASE-T Transceiver for Hubs          | 4-71  |
| ML4658          | 10BASE-T Transceiver with Autopolarity | 4-55  |
| ML4661          | FOIRL Transceiver                      | 4-81  |
| ML4661EVAL      | FOIRL Evaluation Kit                   | 4-91  |
| ML4662          | 10BASE-FL Transceiver                  | 4-92  |
| ML4662EVAL      | 10BASE-FL Evaluation Kit               | 4-10  |
| ML4663          | Single Chip 10BASE-FL Tranceiver       | 4-10  |
| ML4663EVAL      | 10BASE-FL Evaluation Kit               | 4-119 |
| ML6622          | High-Speed Data Quantizer              | 4-120 |
| ML6632          | High-Speed Fiber Optic LED Driver      | 4-12  |
| ML6671          | TP-PMD MLT-3 Transceiver               | 4-129 |
| ML6682          | Token Ring Physical Interface Chip     | 4-130 |
|                 |                                        |       |



# **Data Communications**

# **Selection Guide**

|  | ceivers |
|--|---------|
|  |         |
|  |         |
|  |         |

| Part Number | Applications                 | LED Outputs | Autopolarity | Package Types                    |
|-------------|------------------------------|-------------|--------------|----------------------------------|
| ML4652      | Internal MAU<br>External MAU | 6           | No           | 24 Pin Skinny DIP<br>28 Pin PLCC |
| ML4658      | Internal MAU<br>External MAU | 6           | Yes          | 24 Pin Skinny DIP<br>28 Pin PLCC |
| ML4654      | HUB MAU                      | 5           | Yes          | 20 Pin Skinny DIP<br>28 Pin PLCC |
| ML2652      | PC Card                      | 7           | Yes          | 44 Pin PLCC<br>44 Pin TQFP       |

**Fiber Optic Quantizers and LED Drivers** 

| Part Number | I/O Types | Bandwidth | Package Types                           |
|-------------|-----------|-----------|-----------------------------------------|
| ML4621      | TTL, ECL  | 50 MHz    | 24 Pin Skinny DIP<br>28 Pin PLCC        |
| ML4622      | TTL, ECL  | 40 MHz    | 16 Pin Skinny DIP<br>16 Pin Narrow SOIC |
| ML4624      | TTL, ECL  | 40 MHz    | 24 Pin Skinny DIP<br>28 Pin PLCC        |
| ML6622      | ECL       | 150 MHz   | 16 Pin DIP<br>16 Pin Narrow SOIC        |
| ML4632      | TTL, ECL  | 20 MHz    | 14 Pin DIP<br>16 Pin SOIC               |
| ML6632      | ECL, TTL  | 150 MHz   | 8 Pin DIP<br>8 Pin SOIC                 |

**AUI Multiplexers** 

| Part Number | Number of Channels | Cascadeable | Package Type |
|-------------|--------------------|-------------|--------------|
| ML4642      | 2                  | Yes         | 28 Pin SSOP  |

**Token Ring Physical Interface** 

| Part Number | Application             | Data Rates        | Cable Type | Package Type |
|-------------|-------------------------|-------------------|------------|--------------|
| ML6682      | Station<br>Concentrator | 4 Mbps<br>16 Mbps | UTP<br>STP | 44 Pin TQFP  |

## SONET/FDDI

|                            |         | A STATE OF THE STA |                                  |
|----------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|
| Part Number Ba             | ndwidth | Cable Type                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | Package                          |
| ML6622 Quantizer           | 50 MHz  | Fiber                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 16 Pin DIP<br>16 Pin Narrow SOIC |
| ML6632 LED Driver 15       | 50 MHz  | Fiber                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 8 Pin DIP<br>8 Pin SOIC          |
| ML6671 MLT-3 Transceiver 8 | 0 MHz   | Shielded Twisted Pair<br>Data Grade Twisted Pair<br>Category 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 28 Pin SSOP                      |

## **Evaluation Kits**

| Part Number | Kit Includes   | I/O           | LED Outputs |
|-------------|----------------|---------------|-------------|
| ML4661EVAL  | PC Board       | AUI Connector | Transmit    |
| ML4662EVAL  | ML Samples     | Fiber Optic   | Receive     |
| ML4663EVAL  | HFBR2416       | ST Connector  | Jabber      |
|             | HFBR1414       |               | Collision   |
|             | Users Guide    |               | Link Detect |
|             | AUI Connectors |               | Power       |
|             | Transformers   |               |             |



# 10Base-T Physical Interface Chip

### GENERAL DESCRIPTION

The ML2652, 10BASE-T Physical Interface Chip, is a complete physical interface for twisted pair and AUI Ethernet applications. It combines a 10BASE-T MAU, Manchester Encoder/Decoder, and Twisted Pair Interface filters in one monolithic IC. A complete DTE interface for twisted pair Ethernet can be implemented by combining the ML2652, an Ethernet controller, and transformers.

The ML2652 can automatically select between an AUI and twisted pair interface based on Link Pulses. The AUISEL status LED reflects which port is active. Receive Polarity can also be automatically corrected. Seven LED outputs provide complete status at the physical link. Link Test and Receive Polarity can be enabled or disabled through the LED outputs.

The unique transmitter design uses a waveform generator and low pass filter to meet the 10BASE-T transmitter requirements without the need for an external filter. The differential current driven output reduces common mode which in turn results in very low EMI and RFI noise.

The ML2652 is implemented in a low power double polysilicon CMOS technology.

### **FFATURES**

- Complete physical interface solution
- Conforms to IEEE 802.3i–1990 (10Base-T)
- On-chip transmit and receive filters
- AUI and Twisted Pair interface
- Automatic AUI/Twisted Pair selection
- Power down mode
- Pins selectable controller interface-Intel 82586, 82596
   NSC DP8390
   Seeq 8003, 8005
   AMD 7990
   Fujitsu MB86950
- Automatic polarity correction
- Pin selectable receive squelch levels
- Status pins for: polarity, link detect, receive & transmit activity, collision, jabber, AUI selection
- Single supply 5V ±5%
- 44 pin PCC package

### **BLOCK DIAGRAM**



## PIN DESCRIPTION

| 5.5  |                                                                                                                                                                            |      |        |                                                                                                                                                                         |
|------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME | FUNCTION                                                                                                                                                                   |      | NAME   | FUNCTION                                                                                                                                                                |
| VCC  | Positive supply. +5V                                                                                                                                                       | 2, 3 | RxD .  | Receive data output. Digital output which                                                                                                                               |
| GND  | Ground. 0 volts. All inputs and outputs referenced to this point.                                                                                                          |      | RxE    | contains receive data sent to the controller.  Receive data valid. Digital output to the controller                                                                     |
| CLK  | Clock input. There must be either a 20 MHz crystal or a 20 MHz clock between this pin                                                                                      |      |        | that indicates when the receive data (RxD) is valid.                                                                                                                    |
| Tx+  | and GND.  Transmit positive twisted pair output. This output is a current source that drives the twisted pair                                                              |      | LPKDIG | Local loopback. Digital input from the controller which forces the device to loopbasck transmit data without sending it on the media.                                   |
| Tx-  | cable through a pulse transformer.  Transmit negative twisted pair output. This output is a current source that drives the twisted pair cable through a pulse transformer. |      | LBKDIS | Disables AUI loopback and collision detection. Allows loopback through RI45 for diagnostic purposes. High = Loopback Disabled, Low = normal operation.                  |
| Rx+  | Receive positive twisted pair input. This input receives data from the twisted pair cable through a pulse transformer.                                                     |      | CS0    | Controller selection input. Digital input which selects one of 5 standard controller timing interfaces. This pin has an internal pulldown                               |
| Rx-  | Receive negative twisted pair input. This input receives data from the twisted pair cable through a pulse transformer.                                                     |      | CS1    | resistor to GND.  Controller select input. Digital input which selects one of five standard controller timing interfaces.                                               |
| DO+  | AUI positive transmit output. AUI transmit data output to optional external transceiver.                                                                                   |      |        | This pin has an internal pulldown resistor to GND.                                                                                                                      |
| DO-  | AUI negative transmit output. AUI transmit data output to optional external transceiver.                                                                                   |      | CS2    | Controller select input. Digital input which selects one of 5 standard controller timing interfaces.                                                                    |
| DI+  | AUI positive receive data input from optional external transceiver.                                                                                                        |      | D.C.I. | This pin has an internal pulldown resistor to GND.                                                                                                                      |
| DI-  | AUI negative receive data input from optional external transceiver.                                                                                                        |      | RSL    | Receive squelch level select input. Pin has internal pullup resistor to VCC.  RSL = High Receive squelch level = 10Base-T                                               |
| CI+  | AUI positive collision input from optional external transceiver.                                                                                                           |      |        | RSL = Low Receive squelch level = extended distance                                                                                                                     |
| CI–  | AUI negative collision input from optional external transceiver.                                                                                                           |      | XMT    | Transmit status output. Digital output which indicates data transmission on Tx+ and Tx Pin is open drain output with resistor pullup and                                |
| RTX  | Transmit current set. An external resistor between this pin and GND programs the absolute value of                                                                         |      | RCV    | is capable of driving an LED.  Receive status output. Digital output which                                                                                              |
| TxC  | output current on Tx±.  Transmit clock output. Digital output which clocks the transmit data (TxD) into the device from the controller.                                    |      | KCV .  | indicates unsquelched data reception on Rx+<br>and Rx–. Pin is an open drain output with resistor<br>pullup and is capable of driving an LED.                           |
| TxD  | Transmit data input. Digital input which contains transmit data from the controller.                                                                                       |      | CLS    | Collision status output. Digital output which indicates that collision condition has been detected. Pin is an open drain output with resistor                           |
| TxE  | Transmit enable input. Digital input from the controller that indicates when the transmit data (TxD) is valid.                                                             |      | LTP    | pullup and is capable of driving an LED.  Link test pass output/input. This pin consists of an open drain output transistor with a resistor pullup                      |
| COL  | Collision output Digital output to the controller which indicates when a collision condition is present.                                                                   |      |        | that serves both as a link test pass output and a link test disable input. When used as an output, this pin is capable of driving an LED.  LTP = High, link test failed |
| RxC  | Receive clock output. Digital output which clocks receive data (RxD) from the device into the controller.                                                                  |      |        | LTP = Fign, link test tailed<br>LTP = Low, link test pass<br>LTP = GND, link test disabled                                                                              |

## PIN DESCRIPTION (Continued)

| NAME   | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | NAME | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| aui/TP | AUI/TP = High, AUI selected AUI/TP = High, AUI selected AUI/TP = Low, TP selected Receive polarity status output/input. This pin consists of an open drain output transistor with a resistor pullup that serves both as a receive polarity status output and as an automatic polarity correction input. When used as an output, this pin is capable of driving an LED. RPOL = High, receive polarity reversed RPOL = Low, receive polarity correct RPOL = GND, auto polarity correction enabled |      | Jabber detect output. Digital output which indicates that the jabber condition has been detected. Pin is an open drain output with resister pullup and is capable of driving a LED.  JAB = High, normal JAB = Low, jabber detected  AUI/TP port output status AUISEL = High, TP port selected AUISEL = Low, AUI port selected Jabber disable input JABDIS = High, jabber disabled JABDIS = Low, normal operation |
|        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | NC   | No connect. Leave this pin open circuit.                                                                                                                                                                                                                                                                                                                                                                         |

## PIN CONNECTION



## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to GND. (Note 1)

| VCC supply voltage                   | +6.5 volts           |
|--------------------------------------|----------------------|
| All inputs and outputs               | -0.3v to VCC + $.3v$ |
| Input current per pin                | ±25 mA               |
| Power dissipation                    | 0.75 Watt            |
| Storage temperature range            |                      |
| Lead temperature (soldering, 10 sec) | 300°C                |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $T_A = 0$ °C to 70°C,  $V_{CC} = 5V + 5\%$ . Note 2 & 3.

| SYMBOL | PARAMETER                                      | CONDITIONS                                                                                             | MIN                                      | TYP         | MAX                             | UNITS                      |
|--------|------------------------------------------------|--------------------------------------------------------------------------------------------------------|------------------------------------------|-------------|---------------------------------|----------------------------|
| VIL    | Digital input low voltage                      | All except CLK<br>CLK                                                                                  |                                          |             | .8<br>1.5                       | V                          |
| VIH    | Digital input high voltage                     | All except CLK<br>CLK                                                                                  | 2.0<br>3.5                               |             |                                 | V<br>V                     |
| IIL    | Digital input low current                      | VIN=GND TxD, TxE, AUI/TP VIN=GND LPBK, CS2–0, LBDIS, JABDIS VIN=GND RSL VIN=GND LTP, RPOL, VIN=GND CLK | –10<br>–125                              | –25<br>–250 | -1<br>-1<br>-50<br>-500<br>-250 | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ |
| IIH    | Digital input high current                     | VIN=VCC TxD, TxE, AUI/TP VIN=VCC LPBK, CS2–0, LBDIS, JABDIS VIN=VCC RSL VIN=VCC LTP, RPOL VIN=VCC CLK  | 10                                       | 25          | 1<br>50<br>1<br>1<br>250        | μΑ<br>μΑ<br>μΑ<br>μΑ<br>μΑ |
| CIN    | Digital input capacitance                      | All except CLK<br>CLK                                                                                  | a la | 5<br>10     |                                 | pF<br>pF                   |
| VOL    | Digital output low voltage                     | IOL=-2mA TxC, COL,<br>RxC, RxD, RxE<br>IOL=-20mA XMT, RCV,<br>CLS, LTP, RPOL, JAB                      |                                          |             | .4<br>.6                        | V                          |
| VOH    | Digital output high voltage                    | IOH=2mA TxC, COL,<br>RxC, RxD, RxE<br>IOL=10uA XMT, RCV, CLS,<br>LTP, RPOL, JAB                        | 4.0                                      |             | -                               | V                          |
| ICC    | VCC supply current                             | TX transmission<br>No transmission<br>Powerdown mode                                                   |                                          |             | 140<br>105<br>.1                | mA<br>mA<br>mA             |
| TOV    | Tx± differential output voltage                |                                                                                                        | 2.2                                      | 2.5         | 2.8                             | Vp                         |
| THD    | Tx± harmonic distortion                        | TxD=all ones                                                                                           | -27                                      |             |                                 | dB                         |
| TCM    | Tx± common mode output voltage                 |                                                                                                        |                                          |             | ± 50                            | mVp                        |
| TCMR   | Tx± common mode rejection                      | VCM=15vp, 10.1 MHz sine                                                                                |                                          | ± 100       |                                 | mVp                        |
| TOVI   | Tx± differential output<br>voltage during idle |                                                                                                        |                                          |             | ± 50                            | mVp                        |

## **ELECTRICAL CHARACTERISTICS (Continued)**

| SYMBOL | PARAMETER                                             | CONDITIONS     | MIN        | TYP     | MAX          | UNITS      |
|--------|-------------------------------------------------------|----------------|------------|---------|--------------|------------|
| TOIA   | Tx± output current accuracy                           | RTX=10K        |            | 50      |              | mA         |
| TRO    | Tx± output resistance                                 |                |            | 1       |              | Mohm       |
| TCO    | Tx± output capacitance                                |                |            | 10      |              | рF         |
| RRI    | Receive input resistance                              |                | 5K         | 10K     |              | ohms       |
| RCI    | Receive input capacitance                             |                |            | 10      |              | рF         |
| RSON   | Receive squelch on level                              | RSL=1<br>RSL=0 | 300<br>200 |         | 585<br>390   | mVp<br>mVp |
| RSOF   | Receive squelch off level                             | RSL=1<br>RSL=0 | 200<br>133 |         | 390<br>260   | mVp<br>mVp |
| DOV    | DO± differential output voltage                       |                | ± 550      |         | ± 1170       | mV         |
| DOVI   | DO± differential output voltage during idle           |                | -          |         | ± 40         | mV         |
| DOUS   | DO±differential output voltage return to 0 undershoot |                |            |         | -100         | mV         |
| DOCMA  | DO± common mode AC output voltage                     |                |            |         | ± 40         | mV         |
| DOCMA  | DO± common mode DC output voltage                     |                |            | VCC *.5 |              | V          |
| DIRI   | DI/CI input resistance                                |                | 5K         | 10K     |              | ohms       |
| DICI   | DI/CI input capacitance                               |                |            | 10      |              | pF         |
| DIBV   | DI/CI input bias voltage                              | DI/CI floating |            | VCC *.5 |              | V          |
| DISON  | DI/CI squelch on level                                |                | -250       |         | -375         | mVp        |
| DISOF  | DI/CI squelch off level                               |                | -175       |         | -275         | mVp        |
| t1     | TxC on time                                           |                | 45         |         | 55           | ns         |
| t2     | TxC off time                                          |                | 45         |         | 55           | ns         |
| t3     | TxC period                                            |                |            | 100     |              | ns         |
| t4     | TxE setup time                                        |                | 25         |         |              | ns         |
| t5     | TxE hold time                                         | ·              | 0          |         |              | ns         |
| t6     | TxD setup time                                        |                | 25         |         |              | ns         |
| t7     | TxD hold time                                         |                | . 0        |         |              | ns         |
| t8     | Transmit propagation delay                            | Tx±<br>DO±     |            | 60      | 200<br>200   | ns<br>ns   |
| t9     | Start of Idle<br>Pulse Width                          | Tx±<br>DO±     | 225        |         | 350          | ns         |
| t10    | SOI pulse width to within 40mV of final value         | Tx±<br>DO±     | 158.8 -    | :       | 4500<br>8000 | ns<br>ns   |

## ML2652

## **ELECTRICAL CHARACTERISTICS (Continued)**

| SYMBOL | PARAMETER                                              | CONDITIONS       | MIN        | TYP   | MAX           | UNITS    |
|--------|--------------------------------------------------------|------------------|------------|-------|---------------|----------|
| t11    | Transmit output jitter                                 | Tx±<br>DO±       |            |       | ± 8.0<br>± .5 | ns<br>ns |
| t12    | Transmit output<br>rise and fall time                  | Tx± , 10–90%     |            | 5     |               | ns       |
| t13 .  | TxE to XMT assert                                      |                  |            |       | 200           | ns       |
| t14    | XMT blinker pulse period                               |                  | .95 ;      |       | 105           | ms       |
| t15    | XMT duty cycle                                         |                  | 45         |       | 55            | - %,     |
| t20    | Start of receive packet to RxE assert                  | Rx±<br>DI±       |            |       | 500<br>200    | ns<br>ns |
| t21    | Start of receive packet to RxC active                  | Rx+<br>DI+       |            |       | 1600<br>1300  | ns<br>ns |
| t22    | RxC on time                                            |                  | 45         | 1 1 1 | 900           | ns       |
| t23 .  | RxC off time                                           |                  | 45         |       | 55            | ns       |
| t24    | RxD valid before RxC                                   |                  | 45         |       | 1             | ns       |
| t25    | RxD valid after RxC                                    |                  | 35         | ,     |               | ns       |
| t26    | RxE assert to RCV assert                               | ·                |            |       | 200           | ns       |
| t27    | RCV blinker pulse period                               |                  | 95         |       | 105           | ms       |
| t28    | RCV duty cycle                                         |                  | 45         |       | 55            | %        |
| t29    | Receive input jitter                                   | Preamble<br>Data |            |       | ± 12<br>± 18  | ns<br>ns |
| t30    | Receive propagation delay                              | Tx±<br>Dl±       | :          |       | 160<br>160    | ns<br>ns |
| t31    | RxC to RxE assert                                      |                  | 30         |       | 60            | ns       |
| t32    | RxC to RxE deassert                                    |                  | 20         |       | 40            | ns       |
| t33    | RxE deassert to RxC switchover                         |                  | 100.       |       | 200           | ns       |
| t34    | Minimum SOI pulse width required for receive detection | Tx±<br>DI±       | 180<br>180 |       |               | ns<br>ns |
| t40    | Jabber activation delay-<br>TxE assert to Tx± disable  |                  | 20         |       | 150           | ms       |
| t41    | Tx± disable to JAB assert                              |                  |            | 100   |               | ns       |
| t42    | Jabber reset time – TxE<br>deassert to JAB deassert    |                  | 250        |       | 750           | ms       |
| t43    | Tx± disable to COL assert                              |                  |            | 50    | 4.            | ns       |
| t44    | Tx± disable to CLS assert                              |                  |            | 50    |               | ns       |
| t45    | JAB deassert to COL deassert                           | 3                |            |       | 50            | ns       |
| t46    | JAB deassert to CLS deassert                           |                  |            |       | 50            | ns .     |
| t51 .  | Transmit link pulse period                             |                  | . 8        | 1.1   | 24            | ms       |

## **ELECTRICAL CHARACTERISTICS (Continued)**

| SYMBOL | PARAMETER                                                                   | CONDITIONS | MIN | ТҮР | MAX        | UNITS      |
|--------|-----------------------------------------------------------------------------|------------|-----|-----|------------|------------|
| t52    | Minimum link pulse period required for receive detection                    | V          | 2   |     | 7          | ms         |
| t52    | Maximum link pulse period required for receive detection                    | ·          | 25  |     | 150        | ms         |
| t53    | Receive link pulse no detect to LTP deassert                                |            | 50  |     | 150        | ms         |
| t54    | Receive link pulse detect to LTP assert                                     |            | 2   |     |            | Link Pulse |
| t55    | AUI/TP to AUISEL delay                                                      |            |     |     | 200        | ns         |
| t60    | TxE deassert to COL assert                                                  |            | .9  | 1.0 | , 1.1      | μs         |
| t61    | COL pulse Width                                                             |            | .9  | 1.0 | 1.1        | μs         |
| t70    | Start of RCV packet during transmission to COL assert                       | Rx±<br>DI± |     |     | 500<br>200 | ns<br>ns   |
| t71    | Start of RCV packet during transmission to CLS assert                       | Rx±<br>DI± |     |     | 500<br>200 | ns<br>ns   |
| t72    | Start of RCV packet during transmission to RxD switching from Tx to Rx data | Rx±<br>DI± |     |     | 600<br>300 | ns<br>ns   |
| t73    | End of RCV packet during transmission to RxD switching from Rx to Tx data   | Rx±<br>DI± |     |     | 350<br>350 | ns<br>ns   |
| t74    | End of RCV packet during transmission to COL deassert                       | Rx±<br>DI± |     |     | 250<br>250 | ns<br>ns   |
| t75    | CLS blinker pulse period                                                    |            | 95  |     | 105        | ms         |
| t76    | CLS duty cycle                                                              |            | 45  |     | 55         | %          |
| t77    | Transmission start during reception to COL assert                           | Tx±<br>DO± |     |     | 200<br>200 | ns<br>ns   |
| t78    | Transmission start during reception to CLS assert                           | Tx±<br>DO± |     | -   | 200<br>200 | ns<br>ns   |
| t79    | Cl± period                                                                  |            | 80  |     | 120        | ns         |
| t80    | CI± duty cycle                                                              |            | 40  |     | 60         | %          |
| t81    | First valid negative CI±<br>data transition to COL assert                   |            |     |     | 100        | ns         |
| t82    | First valid negative CI± data transition to CLS assert                      |            |     |     | 100        | ns         |
| t83    | Last CI± positive data<br>transition to COL deassert                        |            | 160 |     | 200        | ns         |
| t84    | External clock input jitter                                                 |            |     |     | 50         | ps         |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 3: Low Duty cycle pulse testing is performed at T<sub>A</sub>.



**Figure 1. Transmit System Timing** 



Figure 2. Receive Timing



Figure 3. Transmit Timing



NOTE: 1. RxC IS NOT CONTINUOUS DURING IDLE 2. RxC IS CONTINUOUS DURING IDLE

Figure 4. Receive Timing – Start of Frame



NOTE:

1. RxC IS NOT CONTINUOUS DURING IDLE - 8 EXTRA CLOCKS ADDED FOR CS2-0 = 000

2. RxC IS CONTINUOUS DURING IDLE

Figure 5. Receive Timing - End of Frame



Figure 6. Jabber Timing



Figure 7. Link Pulse Timing



Figure 8. SQE Test Timing



Figure 9. Collision Timing Reception During Transmission



Figure 10. Collision Timing Transmission During Reception



Figure 11. Cl± Collision

## **APPLICATION CIRCUIT**



Figure 12

### **FUNCTIONAL DESCRIPTION**

### **GENERAL**

The ML2652 is composed of a transmitter section, receive section and some miscellaneous functions.

The transmit section consists of the manchester encoder, AUI, jabber detect, link pulse generator, start of idle (SOI) pulse generator, waveform generator, and line driver. The purpose of the transmit section is to take data from the controller, encode it, and transmit it over either the AUI or twisted pair interface. In addition, the transmit section generates link pulses, start of idle pulses, and checks for jabber condition. The transmitter keeps the data jitter to a maximum of  $\pm 8.0$ ns, and the maximum delay through the transmission section is less than 2 bits, or 200ns.

The receive section consists of the manchester decoder, collision detect, AUI, receive LPF, receive comparators, receive squelch, automatic polarity detect/correct, start of idle (SOI) detect, and link pulse detect. The purpose of the receive section is to take data from either the twisted pair cable or AUI, decode it, then send the data to the controller via the controller interface. In addition, the receive section detects and automatically corrects for reverse polarity, detects link pulses, detects start of idle pulses, and implements an intelligent receive squelch algorithm. The receive section can successfully lock onto an incoming data that contains ±18ns of jitter in less than 1.6µs.

The miscellaneous functions are the controller interface, single pin crystal oscillator, AUI, loopback modes, test mode, and powerdown mode.

The following text describes each of these blocks and functions in more detail. Refer to the block diagram.

#### **TRANSMISSION**

The transmit data (NRZ) is first clocked into the device through the controller interface. The device can be digitally programmed to accommodate any one of five standard Ethernet controllers as described in Controller section.

Then the NRZ data is encoded by the manchester encoder as shown in transmit timing diagram in Figure 1.

The manchester encoded data then goes to either the AUI or twisted pair interface. The selection of the appropriate interface is automatic. If the AUI is selected, the manchester encoded data is transmitted out differentially on the DO+ and DO- pins, and the twisted pair line driver is disabled. If the twisted pair interface is selected, the manchester encoded data is transmitted out differentially on Tx+ and Tx- pins, and the transmit AUI is disabled.

Refer to the AUI section for details on how the AUI and automatic interface selection is accomplished.

Assuming that the twisted pair interface is selected, the Manchester encoded data then goes to the transmit waveform generator. The transmit waveform generator

takes the digital Manchester encoded data and generates a waveform. When this waveform is passed through the cable model in the 10BASE-T standard (figure 14–7 IEEE Std 802.3i–1990) it meets the voltage template (figure 14–9 IEEE Std 802.3i–1990).

The transmit waveform generator is composed of a 16 x 4 bit ROM, 4 bit DAC, 3rd order LPF, and clock generator. The DAC is used to synthesize a stair-step representation of a signal that will meet the required output template. The ROM stores the digital representation of the output signal and provides a digital input to the DAC. The ROM is addressed by a 16 phase clock generator that is locked to the transmit clock TxC. The high frequency content present in the output of the DAC is removed by a 3rd order continuous LPF which smooths the output.

Since the output is synthesized by a DAC, the DAC can be reprogrammed with metal mask to provide any arbitrary output waveform, thus offering the ability to offer custom output waveforms and templates.

The transmit line driver takes the output of the waveform generator and converts this voltage to a differential output current on Tx+ and Tx- pins. When one transmit output (either Tx+ or Tx-) is sinking current, the other output is high impedance, and vice versa. In this way, a differential output voltage is developed by sinking this output current through two external 200 ohm terminating resistor and a 2:1 transformer as shown in Figure 12.

Setting the external terminating resistors to 200 ohms as shown in Figure 12 will implement a 100 ohm terminating impedance when looking back through the transformer. If other terminating impedances are required (such as 150 ohm), the terminating resistor values can be adjusted accordingly as long as the output current stays within the minimum and maximum limits (30–70mA).

The absolute value of the output current, and subsequently the output voltage level, is set by an external resistor between RTX and GND. If RTX = 10k ohms and  $Tx\pm$  is terminated as shown in Figure 12, the output level is  $\pm 2.5V$  which meets 802.3i-1990 differential output voltage requirements. If a different output current/voltage level is desired, the level can be changed by changing the value of RTX according to the following formula:

RTX = K\*Vb/lout= 125\*4v/50mA

 $RTX = 10k\Omega$ 

When data is being transmitted (and there is no collision or link pulse fail condition), the transmit data is looped back to the receive path, and the Manchester decoder will lock onto the transmit data stream.

After data transmission is completed, the transmitter sends a start of idle (SOI) pulse to signal the end of a packet. During the idle period, Tx+ and Tx- are held low. Occasionally, link pulses are transmitted during the idle period.

The XMT pin is an output that indicates transmit activity. The pin consists of an open drain output with an internal pull-up resistor and can drive an LED from VCC or another digital input. In order to make an LED visible, XMT has an internal blinker circuit that generates a 100ms blink (50ms high, 50ms low) that is triggered when a trans-mission starts. At the completion of the 100ms blink period, if a transmission is in progress, another 100ms blink is generated.

### RECEPTION

The twisted pair receive data is typically transformer coupled and terminated with an external resistor as shown in Figure 12.

The output of the transformer is then applied to the device input pins Rx+ and Rx-. The input is differential, and the common mode input voltage is biased to VCC/2 by two internal 10K bias resistors from Rx+, Rx- to VCC/2.

The Rx+ and Rx- inputs then go to the receive filter. The receive filter is a continuous 3rd order LPF and has the following characteristics:

| 1. 3 dB cut-off frequency    | 15 MHz    |
|------------------------------|-----------|
| 2. Insertion Loss (5–10 MHz) | 1.0 dB    |
| 3. 30 MHz attenuation        | 17.5 dB m |

The output of the filter goes to the receive comparators. There are two receive comparators inside the chip, threshold and zero crossing. The threshold comparator determines if the receive data is valid by checking the input signal level against a predetermined positive and negative squelch level. Once the threshold comparator determines that valid data is being received, the zero crossing comparator senses zero crossings to determine data transitions. Both comparators are fast enough to respond to 12ns pulse widths with minimum squelch overdrive.

The receive squelch circuit determines when data on incoming Rx+, Rx- is valid. The receive squelch is considered "on" when the data is deemed to be invalid, and the receive squelch is considered "off" when data is determined to be valid.

The input signal must meet the following criteria in order to turn receive squelch off and be recognized as valid data:

- 1. The input signal must exceed the receive squelch on level. When this occurs, a 400ns squelch interval timer is started.
- 2. During the 400ns squelch interval, the input signal must go from one squelch threshold to the opposite polarity squelch threshold in less than 127ns.
- 3. During the 400ns squelch interval, the input signal has to make less than 9 squelch threshold to opposite polarity squelch threshold crossings.

When the receive squelch is turned off, the receive squelch off level is reduced to 2/3 of receive squelch on level.

The receive squelch will be turned back on if either the incoming data peaks go below the receive squelch off level for 400ns or the start of idle (SOI) pulse is detected.

The receive squelch on level can be digitally programmed for one of two possible levels by using the RSL pin. When RSL = 1, the squelch on level complies with the IEEE 802.3i–1990 specification. When RSL = 0, the receive squelch on level is lowered in order to accommodate greater receive attenuation and consequently longer twisted pair cable lengths. The receive squelch on level can be programmed as follows:

|     | Receive Squelch On Level |     |     |       |  |  |  |  |  |
|-----|--------------------------|-----|-----|-------|--|--|--|--|--|
| RSL | Application              | Min | Тур | Max   |  |  |  |  |  |
| 1   | 10BASE-T                 | 300 |     | 585mV |  |  |  |  |  |
| 0   | Long Distance            | 200 |     | 390mV |  |  |  |  |  |

The RCV pin is an output that indicates receive activity. The pin consists of an open drain output with an internal pull-up resistor and can drive an LED from VCC or another digital input. In order to make an LED visible, RCV has an internal blinker circuit that generates a 100ms blink (50ms high, 50ms low) that is triggered when reception starts. At the completion of the 100ms blink period, if reception is in progress, another 100ms blink is generated.

The manchester decoder receives data from either the twisted pair interface (as described above) or the AUI (described in AUI section).

The manchester decoder is responsible for recovering clock and data from the incoming receive bit stream. Clock and data recovery is accomplished by a digital PLL which can lock on the incoming bit stream in less than 1.6µs.

The clock (RxC) and NRZ data (RxD) are then output to the external world via the controller interface.

#### SOI

A start of idle (SOI) pulse is sent at the end of transmission in order to signal to all receivers that transmission has ended and the idle period begins. Thus, the transmit section has an SOI generator and the receive section has an SOI detector.

The transmit SOI pulse generator inserts an SOI pulse at the end of each transmission. The SOI pulse is typically a 250ns positive pulse inserted after the last positive data transition. Depending on the data pattern, the positive data transition could occur either in the middle or at the end of the last bit cell. So the actual width of the transmitted SOI pulse can vary from 250–300ns, typically.

The receive SOI detector senses the SOI pulse using the zero crossing comparator. When the SOI pulse is detected, the receiver signals to the controller that receive data is no longer valid and turns the receive squelch on.

#### LINK PULSE

During the idle period, link pulses are sent by the transmitter and detected by the receiver so that the integrity of the twisted pair link can be continuously monitored. Thus, the transmit section has a link pulse generator, and the receiver has a link pulse detector.

The transmit link pulse generator transmits a 100ns wide positive pulse (Tx+ high, Tx- low) every 16 ±8ms.

IEEE 802.3i–1990 Section 14 requires the link pulse to be shaped to meet a template when passed or not passed through the twisted pair line model. The transmit waveform generator takes the link pulse and generates the waveform on TX± when passed or not passed through the twisted pair line model.

The receiver monitors the receive input to determine if the link pulses are present. When the device is in the link pulse pass state, normal packet transmission and reception can occur. All link pulses less than 2–7ms apart are ignored while in the link pass state. If no link pulses or receive packets are detected for a period of 50–150ms, the device goes into the link pulse fail state.

When the device is in the link pulse fail state, reception is inhibited and the transmitter is placed in the idle state (no data transmission but link pulses are still transmitted). In order for the device to exit the link pulse fail state, one complete packet or 4 consecutive link pulses must be detected, and transmit and receive must be idle. Consecutive link pulses are defined as pulses that occur within 25–150ms of each other. If the link pulses occur 2–7ms apart in the link fail state, the device ignores the link pulses and resets the number of consecutive link pulses to zero. After the link pulse fail state is exited, transmission and reception can be resumed.

Link pulse status is indicated by the LTP pin. LTP is a dual function input/output pin that acts both as an active low link test pass output and a link test disable input. The pin consists of an open drain output with an internal pull-up resistor. If the pin is tied to GND, the pin acts as an input and the link test function is disabled. If the pin is not tied to GND, the pin acts as an active low link test pass output and can drive an LED from VCC or another digital output. Thus, the LED is lit when the link test is passing.

### **JABBER**

The transmit section contains a jabber detect circuit. Jabber is a fault condition characterized by a babbling transmitter. The ML2652 detects jabber when a transmission packet exceeds 20–150ms in length. If jabber detect occurs, the transmit output is disabled, the collision signal COL is sent over the controller interface, and the JAB pin is pulled low. The device remains in the jabber detect state until there is at least 250–750ms of continuous non-transmission. Note that link pulses continue to be transmitted even when the device is in the jabber condition.

The jabber detection circuitry can be disabled with the JABDIS pin for testing and diagnostic purposes. Disabling

jabber means that a jabber condition is never recognized, even when it occurs. JABDIS is an active high jabber disable input and has an internal pull-down resistor to GND.

### COLLISION

Collision occurs whenever the DTE card is transmitting and receiving data simultaneously. However, the collision circuit on the ML2652 operates differently depending on whether twisted pair interface or AUI is being used.

When the twisted pair interface is used, collision occurs whenever the device is transmitting and receiving data simultaneously, that is when both RxE and TxE are active. The collision state is indicated by COL and CLS pins. COL is used to signal collision to the controller. CLS is an active low open drain output. CLS is activated during Jabber, but not during SQE test while COL is activated during both.

When the AUI is used, collision is no longer detected from simultaneous transmission and reception, but the collision state is determined when a collision signal is present on the AUI collision inputs, CI+ and CI-. A 10 MHz square wave has to be applied to this input in order for the device to signal the collision state on COL and CLS.

The CLS pin is an output that indicates collision activity. The pin consists of an open drain output with an internal pull-up resistor and can drive an LED from VCC or another digital input. In order to make an LED visible, CLS has an internal blinker circuit that generates a 100ms blink (50ms high, 50ms low) that is triggered when a collision starts. At the completion of the 100ms blink period, if collision is in progress, another 100ms blink is generated.

#### SOE TEST

When the twisted pair interface is used, the device tests the collision circuitry at the end of each transmission by sending a 1µs collision pulse over the COL pin. This is known as SQE (signal quality error) test and is shown in the transmit timing diagram in Figure 1. The SQE test is disabled if the device is in jabber detect state or link pulse fail condition.

When AUI is used, the SQE test pulse is generated by an external MAU and the external MAU sends the SQE test pulse to the ML2652 via the collision inputs, CI+ and CI-. The ML2652 then relays the collision signal to the controller via the COL and CLS output pins.

#### RECEIVE POLARITY DETECT AND AUTO CORRECTION

The ML2652 contains an auto-polarity circuit that detects the polarity of the receive twisted pair leads, Rx+ and RX- and internally reverses the leads if their polarity is incorrect.

When the device is powered up, it is assumed that the polarity is correct and no polarity correction occurs. Then receive polarity is continuously monitored by checking the polarity of the SOI and link pulses since they are always positive pulses. If either 2 consecutive SOI or 4

consecutive link pulses have incorrect RX± polarity, then the auto-polarity circuit internally reverses the Rx+ and Rx- connections.

RPOL is a dual function input/output pin that acts both as an active low receive polarity status output and an autopolarity circuit enable input. The pin consists of an open drain output with an internal pull-up resistor. If the pin is tied to GND, the pin acts as an input and the receive auto-polarity circuit is enabled. If the pin is not tied to GND, the pin acts as an active low receive polarity status output and can drive an LED from VCC or another digital output.

#### AUI

The ML2652 can be used with an external MAU via the Attachment Unit Interface (AUI). When the AUI is used, the internal MAU functions and twisted pair interface are disabled, and the device only uses the manchester encoder and decoder functions, as shown in the block diagram. The AUI consists of three differential signal pairs: DI, DO, and CI. The function of each pair is described below.

The DO+ and DO- are differential outputs to the external MAU which contain the transmit data output from the Manchester encoder. The DO+ and DO- output drivers are capable of driving 50 meters of 78 ohm cable with less than 5ns rise and fall time and less than ±0.5ns of jitter. In addition, at the end of transmission, the AUI output driver inserts a 200ns minimum pulse and meets the turnoff and idle characteristics specified in IEEE 802.3–1988. An external 78 ohm resistor across DO+ and DO- is required as shown in Figure 12 to develop the proper output levels from the internal current sources. The DO+ and DO- outputs can be coupled to an external MAU with either capacitors or a transformer. The ML2652 meets all AUI transmitter specifications outlined in IEEE 802.3–1988 Section 7.

DI+ and DI- are inputs from the external MAU which contain the receive data that goes to the manchester decoder.

The DI+ and DI- inputs contain an AUI DI squelch circuit which determines when incoming data on DI+ and DI- is valid. The DI squelch is considered "on" when the data is deemed to be invalid, and the DI squelch is considered "off" when data is determined to be valid.

The input signal on DI+ and DI- must meet the following criteria in order to turn receive squelch off and be recognized as valid data:

- 1. The input signal must exceed the negative AUI DI squelch on level.
- 2. The input signal must exceed the negative AUI DI squelch on level for more than 20ns.

When the DI squelch is turned off, the DI squelch off level is reduced to 2/3 of the DI squelch on level.

The DI squelch circuit will be turned back on if the idle period is detected by no DI squelch level transitions for more than 180ns.

An external 78 ohm termination resistor is needed across DI+ and DI- as shown in Figure 12. The DI+ and DI- inputs can be coupled from an external MAU into the ML2652 with either capacitors or a transformer. The ML2652 meets all AUI receiver specifications outlined in IEEE 802.3–1988 Section 7.

CI+ and CI– are inputs from the external MAU which contain the 10 MHz  $\pm$  15% collision signal as defined in IEEE 802.3–1988 Section 7. The CI+ and CI– inputs contain the same squelch circuit used on the DI inputs described in previous paragraphs in this section.

An external 78 ohm termination resistor is needed across CI+ and CI- as shown in Figure 12. The CI+ and CI- inputs can be coupled from an external MAU into the ML2652 with either capacitors (shown in Figure 12) or a transformer. The ML2652 meets all AUI receiver specifications outlined in IEEE 802.3–1988 Section 7.

The ML2652 contains an AUI/TP select input pin which controls whether the AUI or twisted pair interface is to be used for data transmission and reception. When AUI/Twisted Pair Switching = High, the AUI is used for data transmission and reception. When AUI/Twisted Pair Switching = Low, the twisted pair interface is used for data transmission and reception.

The AUISEL pin is a digital status output that indicates which interface has been selected for data transfer, either twisted pair or AUI. The pin consists of an open drain output with an internal pull-up resistor and can drive an LED from VCC or another digital input. AUISEL = High indicates that the twisted pair interface has been selected. AUISEL = Low indicates that the AUI interface has been selected.

The ML2652 has the capability to automatically select between the twisted pair interface and AUI. This automatic interface selection is accomplished by tying the LTP output pin to the AUI/TP input pin. When these two pins are connected together, if valid link pulses are detected, it is assumed that the twisted pair interface is being used. This causes LTP output to go low, thus forcing AUI/TP low, and thus enabling the twisted pair interface. If no valid link pulses are detected, it is assumed that the twisted pair interface is not being used, thus causing LTP to go high, thus forcing AUI/TP high, thus enabling the AUI interface. If valid link pulses reappear, the device will automatically disable the AUI and enable the twisted pair interface. The algorithm for determining valid link pulses is described in the Link Pulse section.

### **LOOPBACK**

There are two pins on the ML2652 which provide loopback diagnostic features, LBKDIS and LPBK.

LPBK provides a loopback through the manchester encoder/decoder, but not through the on-chip 10BASE-T MAU. No data will go out on either the AUI port or the twisted pair port in this mode. This same function is found on many discrete manchester encoder/decoders.

IEEE 802.3 MAUs normally loop the transmit data (DO+) when transmitting with no collisions. When using an external transceiver through the ML2652's AUI port, the controller can first check the local loopback by setting LPBK. If it passes this test it can then check the AUI cable and external MAU by doing the normal MAU loopback.

LBKDIS disables the on-chip 10BASE-T MAU loopback. This allows the user to attach a special RJ-45 connector that loops back the transmit twisted pair to the receive twisted pair. This test checks the entire interface out through the connector. When LBKDIS is activated (High), collision detection is disabled so that the ML2652 can transmit and receive in full duplex without collisions.

### **CONTROLLER INTERFACE**

The ML2652 has a flexible and programmable digital interface which enables it to directly interface to Ethernet controllers manufactured by Intel, AMD, National, Seeq, and Fujitsu.

The controller interface consists of seven pins. TxC, TxD, and TxE are the transmit clock output, transmit data input, and transmit data enable input, respectively. RxC, RxD, and RxE are the receive clock output, receive data output, and receive data enable output, respectively. COL is the collision detect output.

All the standard Ethernet controllers use a similar controller interface but differ in the polarity of COL, LPBK, TxE and RxE, differ in what edge of TxC and RxC that clocks in the data, differ on whether the RxC clock needs to be continuous or not during idle, and differ on whether polarity of RxD during idle. In order to accommodate the different controller interface definitions, the controller select pins, CS2–0, modify these signals according to the Table 1.

#### **POWERDOWN**

The device can be placed in the power down mode with the controller select pins CS2–0 as described in Table 1. When in powerdown mode, the current consumption is reduced to less than  $100\mu A$  and all device functions are disabled.

### CRYSTAL OSCILLATOR

The ML2652 requires an accurate 20 MHz reference for internal clock generation. This can be achieved by connecting an external crystal or an external clock between the CLK and GND pins.

If an external clock is used, it must have a frequency of 20 MHz  $\pm 0.01\%$  and have high and low levels of 3.5 and 1.5 volts.

If a crystal is used, the crystal should be placed physically as close as possible to the CLK and GND pins, especially CLK. No other external capacitors or components are required. The crystal should have the following characteristics:

- 1. Parallel resonant type
- 2. Frequency: 20 MHz
- 3. Tolerance: ±0.005% @ 25°C
- 4. Less than 0.005% frequency drift across temperature.
- Maximum equiv. series resistance:
   15 ohms @ 1–200μW
   30 ohms @ 0.01–1μW
- 6. Typical load capacitance: 20pF
- 7. Maximum case capacitance: 5pF

**Table 1. Controller Select Pin Definitions** 

| CS2-0  | TxC | TxE      | RxC | RxE | COL        | LPBK | Idl<br>RxC | Idl<br>RxD | Controller   | :22 % |
|--------|-----|----------|-----|-----|------------|------|------------|------------|--------------|-------|
| 000    | r   | h        | r . | h   | , h        | h    | m          | 1          | NSC DP8      | 390   |
| 0 0 1  | f   | 1        | f   | 1   | ı          | . 1  | n '        | hi         | Intel 825    | 86/96 |
| 010    | r   | h        | r   | h   | h          | h    | n          | hi         | AMD AM.      | 7990  |
| 011    | f   | h        | r   | h   | h          | 1    | С          | lo         | Seeq 800     | 3/5   |
| . 1:00 | · f | h        | f   | h   | 1.1        | h    | С.         | ∴shi       | Fujitsu MB8  | 36950 |
| 101    |     |          |     |     | _          | _    | -          |            | <del>_</del> |       |
| 110    | _   | . —      |     | _   |            |      |            | _          |              | 1.    |
| 111    | 42  | _ ; i t; | _   | -   | `` <u></u> |      |            |            | PDN mode     |       |

r = rising edge clocks data f = falling edge clocks data

h = active high I = active low c = RxC required continuously

n = RxC only during RxD transmission

m = RxC only during RxD transmission + 5 extra RxC cycles

### ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                        |
|-------------|-------------------|--------------------------------|
| ML2652CQ    | 0°C TO +70°C      | 44-Pin Molded Leaded PCC (Q44) |



# **Data Quantizer**

### GENERAL DESCRIPTION

The ML4621 Data Quantizers is a low noise, wideband, bipolar monolithic ICs designed specifically for signal recovery applications in fiberoptic receiver systems. It contains a two stage wideband limiting amplifier which is capable of accepting an input signal as low as 2mV with a 55dB dynamic range. This high level of sensitivity is achieved by using a DC restoration feedback loop which nulls any offset voltage produced in the limiting amplifier.

The output stage is a high speed comparator circuit with both TTL and ECL outputs. An enable pin is included for added control.

The Minimum Signal Discriminator circuit provides a Link Monitor function with a user selectable reference voltage. This circuit monitors the peaks of the input signal and provides a logic level output indicating when the input falls below an acceptable level. This output can be used to disable the Quantizer and/or drive an LED, providing a visible link status.

### **FEATURES**

- 50MHz minimum bandwidth for data rates of up to 100MBd
- Can be powered by either +5V providing TTL level outputs or -5.2V providing ECL levels
- Low noise design: 25µV RMS over 50MHz noise bandwidth
- Adjustable Link Monitor function
- Wide 55dB input dynamic range
- 10ns minimum input pulse
- Available in a 24-pin Skinny DIP and 28-pin PLCC

## **APPLICATIONS**

- IEEE 802.3 FOIRL Receiver
- IEEE 802.5 4 and 16 Mbps Fiber Optic Token Ring
- IEEE 802.4 Fiber Optic Token Bus
- Fiber Optic Data Communications and Telecommunications Receivers

### **BLOCK DIAGRAM**



## PIN CONNECTIONS

ML4621 24-Pin Skinny DIP



ML4621 28-Pin PCC



## PIN DESCRIPTION

| NAME                | FUNCTION                                                                                                                                                                                                                                    | NAME                | FUNCTION                                                                                                                                                                                                  |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| ECL LINK MON        | ECL Link Monitor output. Signal is low when the V <sub>IN</sub> +, V <sub>IN</sub> - inputs exceed the minimum threshold, which is set by a voltage on the V <sub>TH</sub> ADJ pin. Signal is high when the input signal level is below the | V <sub>DC</sub>     | An external capacitor on this pin integrates an error signal which nulls the offset of the input amplifier. If the DC feedback loop is not being used, this pin should be connected to V <sub>REF</sub> . |
| TTL LINK MON        | threshold.  TTL Link Monitor <u>output. Same</u> logic function as ECL LINK MON. Capable of driving a 10mA LED <u>indicator. This</u> pin normally tied to                                                                                  | CF2                 | A capacitor from this pin to ground controls the maximum bandwidth of the amplifier to accommodate lower operating frequencies.                                                                           |
| CMP ENABLE          | CMP ENABLE.  A low voltage at this TTL input                                                                                                                                                                                                | CF1                 | The capacitor on this pin should match the one on CF2.                                                                                                                                                    |
|                     | pin enables both the ECL and the TTL outputs. A high TTL voltage disables the comparator output with ECL+ high, ECL- low, and TTL                                                                                                           | V <sub>OUT</sub> -  | The negative output of the amplifier, which is normally tied to CMP                                                                                                                                       |
| V <sub>IN</sub> -   | OUT high. This input pin should be                                                                                                                                                                                                          | V <sub>OUT</sub> +  | The positive output of the amplifier, which is normally tied to CMP+.                                                                                                                                     |
|                     | capacitively coupled to the input source or to ground. (The input resistance is approximately $8k\Omega$ .)                                                                                                                                 | CMP+                | This comparator input pin is an open base configuration which relies on the DC bias of the                                                                                                                |
| V <sub>IN</sub> +   | This input pin should be capacitively coupled to the input source or to ground. (The input resistance is approximately 8kΩ.)                                                                                                                |                     | amplifier output to establish the<br>proper DC operating voltage. This<br>voltage should be reestablished if<br>filtering is implemented between                                                          |
| CMP-                | This comparator input pin is an open base configuration which relies on the DC bias of the amplifier output to establish the                                                                                                                | GND                 | V <sub>OUT</sub> + and CMP+. Negative supply. Connect to -5.2V for ECL operation, or to ground for TTL operation.                                                                                         |
|                     | proper DC operating voltage. This voltage should be reestablished if filtering is implemented between V <sub>OUT</sub> - and CMP                                                                                                            | V <sub>TH</sub> ADJ | This input pin sets the minimum amplitude of the input signal required to cause the link monitors to go low.                                                                                              |
| ECL-                | The ECL comparator negative output.                                                                                                                                                                                                         | $V_{REF}$           | A 2.5V reference with respect to GND.                                                                                                                                                                     |
| ECL+<br>GND TTL     | The ECL comparator positive output.  The negative supply for the TTL                                                                                                                                                                        | C <sub>PEAK</sub>   | A capacitor from this pin to ground determines the Link                                                                                                                                                   |
| GND TTE             | comparator stage. If the TTL output is not necessary, connect GND TTL and V <sub>CC</sub> TTL to V <sub>CC</sub> .                                                                                                                          | I <sub>SET</sub>    | Monitor response time.  Current into an internal diode connected between this pin and                                                                                                                     |
| V <sub>CC</sub> TTL | The positive supply for the TTL comparator stage. If the TTL output is not necessary, connect                                                                                                                                               |                     | GND is turned around and pulled from C <sub>PEAK</sub> . This pin is normally connected to I <sub>NOM</sub> .                                                                                             |
|                     | GND TTL and $V_{CC}$ TTL to $V_{CC}$ .                                                                                                                                                                                                      | I <sub>NOM</sub>    | Sets a current of approx. 125µA when connected to I <sub>SET</sub> .                                                                                                                                      |
| TTL OUT             | TTL data output. (Totem pole type output stage.)                                                                                                                                                                                            | $V_{CC}$            | Positive supply. Connect to ground for ECL operation, or to 5V for TTL operation.                                                                                                                         |

## **ABSOLUTE MAXIMUM RATINGS**

| V <sub>CC</sub> - GND                | 0.3 to +7.0             |
|--------------------------------------|-------------------------|
| V <sub>CC</sub> TTL - GND TTL        | 0.3 to +7.0             |
| Inputs/Output GND                    | $-0.3$ to $V_{CC}$ +0.3 |
| Storage Temperature Range            |                         |
| Lead Temperature (Soldering 10 sec.) | +260°C                  |

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

## **ML4621 ELECTRICAL CHARACTERISTICS**

Over recommended operating conditions of  $T_A$  = 0°C to 70°C,  $V_{CC}$  = 5V  $\pm$  5%, GND = 0V unless otherwise noted.

| SYMBOL                         | PARAMETER                                                      | MIN       | TYP  | MAX                   | UNITS             | CONDITIONS                                                                       |
|--------------------------------|----------------------------------------------------------------|-----------|------|-----------------------|-------------------|----------------------------------------------------------------------------------|
| I <sub>CC1</sub>               | V <sub>CC</sub> Supply Current                                 |           | 65   | 100                   | mA                | V <sub>CC</sub> TTL = GND TTL = V <sub>CC</sub>                                  |
| I <sub>CC2</sub>               | V <sub>CC</sub> Supply Current<br>(TTL Out Enabled)            |           | 70   | 110                   | mA                | V <sub>CC</sub> TTL = V <sub>CC</sub><br>GND TTL = GND                           |
| I <sub>VREF</sub>              | V <sub>REF</sub> Output Current                                | -5.0      |      | 0.5                   | mA                |                                                                                  |
| V <sub>REF</sub>               | Reference Voltage                                              | 2.40      | 2.55 | 2.65                  | ,V                |                                                                                  |
| A <sub>V</sub>                 | Amplifier Gain A1 A2                                           |           | 75   |                       | V/V               | V <sub>IN</sub> = 5mV                                                            |
| V <sub>IN</sub>                | Input Signal Range                                             | 2         |      | 1400                  | mV <sub>P-P</sub> |                                                                                  |
| V <sub>TH</sub> ADJ<br>Range   | External Voltage at V <sub>TH</sub> ADJ to set V <sub>TH</sub> | 1         |      | 2.5                   | V                 |                                                                                  |
| V <sub>OS</sub>                | Input Offset                                                   |           | 3    | 15                    | mV                | V <sub>DC</sub> = V <sub>REF</sub> (DC loop inactive)                            |
| E <sub>N</sub>                 | Input Referred Noise                                           |           | 25   | 1.7                   | μV                | 50MHz BW                                                                         |
| BW                             | 3dB Bandwidth                                                  | 50        | 65   |                       | MHz               | 1 14 14                                                                          |
| V <sub>IN</sub> PW             | Min Input Pulsewidth                                           |           | 10   |                       | ns                |                                                                                  |
| R <sub>IN</sub>                | Input Resistance                                               |           | 8    |                       | kΩ                | V <sub>IN</sub> +, V <sub>IN</sub> -                                             |
| t <sub>PD</sub> AMP            | Amplifier Propagation Delay                                    | 4         |      | 8                     | ns                | From $V_{IN}$ +, $V_{IN}$ - to $V_{OUT}$ +, $V_{OUT}$ - $V_{IN}$ = 10m $V_{P-P}$ |
| t <sub>PD</sub> ECL            | ECL Comparator Propagation Delay                               | 4         |      | 8                     | ns                | From CMP+, CMP- to ECL+, ECL-<br>$V_{1N}$ = 10m $V_{P-P}$                        |
| t <sub>PD</sub> TTL            | TTL Comparator Propagation Delay                               | 4         |      | 8                     | ns                | From ECL+, ECL- to TTL OUT<br>$V_{IN} = 10 \text{mV}_{P-P}$                      |
| R <sub>V<sub>TH</sub>ADJ</sub> | Input Resistance of V <sub>TH</sub> ADJ                        |           | 6.8  |                       | kΩ                |                                                                                  |
| I <sub>Vout</sub>              | Output Current of VOUT+ and VOUT-                              |           |      | 3                     | mA                |                                                                                  |
| I <sub>CMP</sub>               | Leakage Current of CMP+ and CMP-                               |           | 25   |                       | μΑ                |                                                                                  |
| VCM <sub>CMP</sub>             | Common Mode Range of CMP+ and CMP-                             | GND + 2.0 |      | V <sub>CC</sub> - 1.0 | V                 |                                                                                  |
| ECL V <sub>OH</sub>            | Output High Voltage at ECL+, ECL-                              | 3.90      |      | 4.30                  | ν.,               | With 200 $\Omega$ load tied to V <sub>CC</sub> – 2V T <sub>A</sub> = 25°C        |
| ECL V <sub>OL</sub>            | Output Low Voltage at ECL+, ECL-                               | 3.11      |      | 3.38                  | V                 | With 200 $\Omega$ load tied to V <sub>CC</sub> – 2V<br>T <sub>A</sub> = 25°C     |
| A <sub>V</sub> ECL             | ECL CMP Gain                                                   |           | 100  |                       | V/V               |                                                                                  |
| TTL V <sub>OH</sub>            |                                                                | 2.4       |      |                       | V                 | $V_{CC}$ TTL = 5V, $I_{OH} = -50\mu A$                                           |
| TTL V <sub>OL</sub>            | \$17 - <b>3</b> 40 - 10 - 20                                   |           |      | 0.4                   | V                 | V <sub>CC</sub> TTL = 5V, I <sub>OL</sub> = 2mA                                  |
| TTL VIH                        |                                                                | 2.0       |      |                       | V                 | . *                                                                              |
| TTL V <sub>IL</sub>            |                                                                |           |      | 0.8                   | V                 | . '                                                                              |
| TTL I <sub>IH</sub>            |                                                                | -50       |      | 50                    | μΑ                | V <sub>IH</sub> = 2.4V                                                           |
| TTL I <sub>IL</sub>            |                                                                | -1.6      |      | 0                     | mA                | V <sub>IH</sub> = 0.4V                                                           |
| I <sub>NOM</sub>               |                                                                |           | 125  |                       | μΑ                | I <sub>NOM</sub> = I <sub>SET</sub>                                              |

### **FUNCTIONAL DESCRIPTION**

#### **AMPLIFIER**

The Quantizer has a two stage limiting amplifier with an input common mode range of (GND + 1.8V) to ( $V_{CC}$  – 1.5V). Maximum sensitivity is achieved through the use of a DC restoration feedback loop and AC coupling the input. When AC coupled, the input DC bias voltage is set by an on-chip network at about 1.9V. These coupling capacitors, in conjunction with the input impedance of the amplifier, establish a high pass filter with a 3dB corner frequency,  $f_{L}$ , at

$$f_{L} = \frac{1}{2\pi \ 8000 \ C} \tag{1}$$

Since the amplifier has a differential input, two capacitors of equal value are required. If the signal driving the input is single ended, one of the coupling capacitors can be tied to  $V_{\rm CC}$  as shown in figure 1. The high corner frequency can also be adjusted by attaching capacitors to CF1 and CF2. The equation for adjusting this corner is

$$f_{H} = \frac{1}{2\pi \ 425 \ C} \tag{2}$$

Although the input is AC coupled, the offset voltage within the amplifier will be present at the amplifier's output. This is represented by  $V_{OS}$  in figure 2. In order to reduce this error a DC feedback loop is incorporated. This negative feedback loop nulls the offset voltage, forcing  $V_{OS}$  to be zero. An external capacitor at  $V_{DC}$  is used to store the offset voltage. Although the value of this capacitor is non-critical, the pole it creates can effect the stability of the feedback loop. To avoid stability problems using the ML4621, the



Figure 2.

value of this capacitor should be at least 100 times smaller than the input coupling capacitors.

On the ML4621, the output of the amplifier is isolated from the comparator and made available to the user. This allows the user to add circuitry between the amplifier and the comparator for wave shaping and other signal conditioning as desired.

### **COMPARATOR**

Two types of comparators are employed in the output section of these Quantizers. The high speed ECL comparator is used to provide the ECL level outputs and in turn drives the TTL comparator. The enable pin, CMP ENABLE, is provided to control the ECL comparator. When CMP ENABLE is low the comparators function normally. When it's high, it forces ECL+ high, ECL- low, and TTL OUT high. The CMP ENABLE pin can be controlled with TTL level signals when the Quantizer is powered by 5V and ground.



Figure 1. The ML4621 Configured for 20MHz Bandwidth with TTL Output

#### LINK MONITOR

This function is implemented by the Minimum Signal Discriminator and the Threshold Generator circuits. The purpose of this function is to monitor the input signal and provide a status signal indicating when the input falls below a preset voltage level. This is done by peak detecting the output of the amplifier section and comparing this level with the voltage at V<sub>TH</sub>ADI.

The equation which determines the droop rate of the peak detector is

$$\frac{dV}{dt} = \frac{I_{ISET}}{C}$$
 (3)

In this equation C is the peak capacitor at C<sub>PEAK</sub>. On the ML4621 the droop rate of the peak detector can be adjusted two ways:

- 1) By adjusting the value of the peak capacitor at C<sub>PFAK</sub>.
- By adjusting the charge current into the peak capacitor at I<sub>SET</sub>.

The charge current,  $I_{ISET}$ , can be controlled externally by connecting a resistor,  $R_{EXT}$ , between  $I_{ISET}$  and  $V_{CC}$ .  $I_{ISET}$  will then be

$$I_{ISET} = \frac{V_{CC} - 0.7}{R_{EXT} + 1700} \tag{4}$$

For convenience, an on-chip current source of 125 $\mu$ A is available by connecting I $_{\rm NOM}$  to I $_{\rm SET}$ .

The Threshold Generator level shifts the reference voltage at V<sub>TH</sub>ADJ through a circuit which has a temperature coefficient matching that of the limiting amplifier. The relationship between V<sub>TH</sub>ADJ and V<sub>TH</sub> (the minimum *peak* voltage at the input which will trigger the Link Monitor) is:

$$V_{TH}ADJ = 600V_{TH} + 0.7$$
 (5)

The on-chip reference voltage,  $V_{REF}$ , can be tied directly to  $V_{TH}$ ADJ to set the threshold level. This will set the minimum input signal on the ML4621 at about 3mV (peak).

A lower threshold level can be set by dividing down  $V_{\text{REF}}$  with a resistor string, as in figure 3.



Figure 3.

Since the ML4621 has a relatively low input impedance of 6.8K and is offset by one diode drop, the equation which accounts for the load and offset is:

$$V_{TH}ADJ = \frac{R_2(6800V_{REF} + 0.7R_1)}{6800(R_1 + R_2) + R_1R_2}$$
 (8)

#### THRESHOLD ADJUSTMENT EXAMPLE

If you are using the ML4621 and you want the Link Monitor to trigger when the received optical power goes below 1 $\mu$ W (-30dBm), you first need to calculate the resultant voltage at V<sub>IN</sub>+ and V<sub>IN</sub>-. If you are using the Hewlett-Packard HFBR-24X6 Fiberoptic Receiver with a responsitivity of 8mV $\mu$ W, the peak-to-peak voltage would be:

$$1\mu W \times 8mV/\mu W = 8mV_{P-P} \tag{9}$$

So the Link Monitor should trigger at some point slightly lower than 4mV peak, say 3mV. Setting V<sub>TH</sub> in equation 5 to 3mV and solving for V<sub>TH</sub>ADJ yields:

$$V_{TH}ADJ = 600(.003) + 0.7 = 2.5V$$

This is a convenient value since the reference voltage supplied by the Quantizer,  $V_{REF}$ , is 2.5V.

The Link Monitor has about 0.4mV (peak) hysteresis built-in. More hysteresis can be induced by connecting a resistor between  $\overline{\text{TTL LINK MON}}$  and  $V_{\text{TH}}\text{ADJ}$  creating a positive feedback loop.

Refer to Micro Linear's Application Note 6 for more detail.

## ORDERING INFORMATION

| PART NUMBER | TEMPERATURE<br>RANGE | PACKAGE           |
|-------------|----------------------|-------------------|
| ML4621CP    | 0°C to +70°C         | Molded DIP (P24N) |
| ML4621CQ    | 0°C to +70°C         | MOLDED PCC (Q28)  |



# ML4622, ML4624

# Fiber Optic Data Quantizer

### **GENERAL DESCRIPTION**

The ML4622 and ML4624 Data Quantizers are low noise, wideband, bipolar monolithic ICs designed specifically for signal recovery applications in fiberoptic receiver systems. They contain a wideband limiting amplifier which is capable of accepting an input signal as low as 2mV<sub>P.P</sub> with a 55dB dynamic range. This high level of sensitivity is achieved by using a DC restoration feedback loop which nulls any offset voltage produced in the limiting amplifier.

The output stage is a high speed comparator circuit with both TTL and ECL outputs. An enable pin is included for added control.

The Link Detect circuit provides a Link Monitor function with a user selectable reference voltage. This circuit monitors the peaks of the input signal and provides a logic level output indicating when the input falls below an acceptable level. This output can be used to disable the Quantizer and/or drive an LED, providing a visible link status.

### **FEATURES**

- Data rates up to 40MHz or 80MBd
- Can be powered by either +5V providing TTL or raised ECL level outputs or -5.2V providing ECL levels
- Low noise design: 25µV RMS over bandwidth
- Adjustable Link Monitor function with hystersis
- Wide 55dB input dynamic range
- Low power design
- Available in 16-pin SOIC (Narrow) or DIP (ML4622), 24-pin Skinny DIP (ML4624) and 28-pin PCC (ML4624)
- ML4624 is pin compatible with the ML4621

### **APPLICATIONS**

- IEEE 802.3 FOIRL, 10BASE-F Receiver
- IEEE 802.5 4 and 16 Mbps Fiber Optic Token Ring
- Fiber Optic Data Communications and Telecommunications Receivers

### ML4622/ML4624 BLOCK DIAGRAM



\*ML4624 ONLY

### PIN CONNECTIONS



## PIN DESCRIPTION

| NAME              | <b>FUNCTION</b>                                                                                                                                            | NAME                | FUNCTION                                                                                                                               |
|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------------------------------------------------------------------------------------------------------------------------|
| TTL LINK MON      | TTL Link Monitor output. Signal is low when the V <sub>IN</sub> +, V <sub>IN</sub> - inputs exceed the minimum threshold, which is set by a voltage on the | V <sub>CC</sub> TTL | The positive supply for the TTL comparator stage. If the TTL output is not necessary, connect $V_{CC}$ TTL to $V_{CC}$ . (ML4624 only) |
|                   | V <sub>TH</sub> ADJ pin. Signal is high when the input signal level is below the                                                                           | TTL OUT             | TTL data output.                                                                                                                       |
|                   | threshold. Capable of driving a 10mA LED indicator. This pin can be tied to CMP ENABLE.                                                                    | $V_{DC}$            | An external capacitor on this pin integrates an error signal which nulls the offset of the input amplifier. If the                     |
| CMP ENABLE        | A low voltage at this TTL input pin enables both the ECL and the TTL                                                                                       |                     | DC feedback loop is not being used, this pin should be connected to V <sub>REF</sub> .                                                 |
|                   | outputs. A high TTL voltage disables<br>the comparator output with ECL+<br>high, ECL- low, and TTL OUT high.                                               | CF2                 | A capacitor from this pin to CF1 controls the maximum bandwidth of the amplifier.                                                      |
| $V_{IN}$ -        | This input pin should be capacitively                                                                                                                      | CF1                 | Connect to CF2 through a capacitor.                                                                                                    |
|                   | coupled to the input source or to filtered ground (note 5). (The input resistance is approximately $1.6K\Omega$ .)                                         | GND                 | Negative supply. Connect to –5.2V for ECL operation, or to ground for TTL or raised ECL operation.                                     |
| V <sub>IN</sub> + | This input pin should be capacitively coupled to the input source or to filtered ground (note 5). (The input                                               | V <sub>TH</sub> ADJ | This input pin sets the link monitor threshold.                                                                                        |
| ECL-              | resistance is approximately 1.6K $\Omega$ .) The ECL comparator negative output.                                                                           | $V_{REF}$           | A 2.5V reference with respect to GND.                                                                                                  |
| LCL               | Has internal pull down resistor.<br>External pull downs are not required<br>unless driving a large capacitive                                              | $C_{Timer}$         | A capacitor from this pin to V <sub>CC</sub> determines the Link Monitor response time.                                                |
| ECL+              | load. The ECL comparator positive output. Has internal pull down resistor. External pull downs are not required unless driving a large capacitive load.    | V <sub>CC</sub>     | Positive supply. Connect to ground for negative ECL operation, or to 5V for TTL or raised ECL operation.                               |
| GND TTL           | The negative supply for the TTL comparator stage. If the TTL output is not necessary, connect GND TTL to $V_{CC}$ .                                        |                     |                                                                                                                                        |
|                   |                                                                                                                                                            |                     |                                                                                                                                        |

## ML4622, ML4624

## **ABSOLUTE MAXIMUM RATINGS**

| (Note 1)                             |                          |
|--------------------------------------|--------------------------|
| V <sub>CC</sub> – GND                |                          |
| V <sub>CC</sub> TTL – GND TTL        |                          |
| Inputs/Outputs GND                   | $-0.3$ to $V_{CC} + 0.3$ |
| Storage Temperature Range            | –65°C to +150°C          |
| Lead Temperature (Soldering 10 sec.) | +260°C                   |

## ML4622, ML4624 ELECTRICAL CHARACTERISTICS (Note 2 and 3)

Over recommended operating conditions of  $T_A = 0^{\circ}\text{C}$  to  $70^{\circ}\text{C}$  for commercial temperature range,  $T_A = -40^{\circ}\text{C}$  to  $+85^{\circ}\text{C}$  for industrial temperature range,  $V_{CC} = 5V \pm 10^{\circ}$ , GND = 0V unless otherwise noted.

| SYMBOL                       | PARAMETER                                               | MIN  | TYP  | MAX  | UNITS             | CONDITIONS                                                            |
|------------------------------|---------------------------------------------------------|------|------|------|-------------------|-----------------------------------------------------------------------|
| lcc1                         | V <sub>CC</sub> Supply Current<br>(TTL Output Disabled) |      | 35   | 45   | mA                | GND TTL = V <sub>CC</sub>                                             |
| I <sub>CC2</sub>             | V <sub>CC</sub> Supply Current<br>(TTL Output Enabled)  |      | 55   | 70   | , mA              | GND TTL = GND                                                         |
| V <sub>REF</sub>             | Reference Voltage                                       | 2.40 | 2.50 | 2.60 | V                 |                                                                       |
| I <sub>VREF</sub>            | V <sub>REF</sub> Output Source Current                  |      |      | 5    | mA ,              |                                                                       |
| A <sub>V</sub>               | Amplifier Gain                                          |      | 100  |      | V/V               |                                                                       |
| V <sub>IN</sub>              | Input Signal Range                                      | 2    |      | 1600 | mV <sub>P-P</sub> |                                                                       |
| V <sub>TH</sub> ADJ<br>Range | External Voltage at $V_{TH}ADJ$ to set $V_{TH}$         | 0.5  |      | 2.7  | V                 |                                                                       |
| V <sub>OS</sub>              | Input Offset                                            |      | 3    | 17.1 | mV                | $V_{DC} = V_{REF}$ (DC loop inactive)                                 |
| E <sub>N</sub>               | Input Referred Noise                                    |      | 25   |      | μV                | 50MHz BW                                                              |
| BW                           | 3dB Bandwidth                                           |      | 45   |      | MHz               |                                                                       |
| R <sub>IN</sub>              | Input Resistance                                        | 1    | 1.6  | 2.5  | kΩ                | V <sub>IN</sub> +, V <sub>IN</sub> -                                  |
| I <sub>VTHADJ</sub>          | Input Bias Current of V <sub>TH</sub> ADJ               | -200 | 10   | +200 | μА                |                                                                       |
| t <sub>PDTTL</sub>           | Propagation Delay                                       |      | 15   |      | ns                | From $V_{IN}$ +, $V_{IN}$ - to TTL Out $V_{IN}$ = 10m $V_{P-P}$       |
| <sup>t</sup> PDECL           | Propagation Delay                                       |      | 11   |      | ns                | From $V_{IN}$ +, $V_{IN}$ - to ECL+, ECL-<br>$V_{IN}$ = 10m $V_{P-P}$ |
| TTL V <sub>OH</sub>          | ,                                                       | 2.4  |      |      | · V               | $V_{CC}$ TTL = 5V, $I_{OH} = -50\mu A$                                |
| TTL V <sub>OL</sub>          |                                                         |      |      | 0.55 | V                 | $V_{CC}$ TTL = 5V, $I_{OL}$ = 2mA                                     |
| TTL V <sub>IH</sub>          |                                                         | 2.0  | ,    |      | V                 |                                                                       |
| TTL V <sub>IL</sub>          |                                                         |      |      | 0.8  | V                 |                                                                       |
| TTL I <sub>IH</sub>          |                                                         | -50  | ,    | 50   | μА                | V <sub>IH</sub> = 2.4V                                                |
| TTL I <sub>IL</sub>          | •                                                       | -1.6 |      | 0    | mA                | V <sub>IH</sub> = 0.4V                                                |

## ML4622, ML4624 ELECTRICAL CHARACTERISTICS (Continued)

Over recommended operating conditions of  $T_A = 0^{\circ}\text{C}$  to 70°C for commercial temperature range,  $T_A = -40^{\circ}\text{C}$  to +85°C for industrial temperature range,  $V_{CC} = 5V \pm 10^{\circ}$ , GND = 0V unless otherwise noted.

| SYMBOL             | PARAMETER                            | MIN                    | TYP  | MAX                                              | UNITS      | CONDITIONS                                   |
|--------------------|--------------------------------------|------------------------|------|--------------------------------------------------|------------|----------------------------------------------|
| $V_{TH}$           | Input Threshold Voltage              |                        |      |                                                  |            |                                              |
|                    | ML4622                               | 4                      | 5    | 6                                                | $mV_{P-P}$ | $V_{TH}ADJ = V_{REF}$ (note 4)               |
|                    | ML4624                               | . 5                    | 6    | 7                                                | $mV_{P-P}$ | $V_{TH}ADJ = V_{REF}$ (note 4)               |
| Hystersis          |                                      |                        | 20   |                                                  | %          |                                              |
| V <sub>CM</sub>    | Common mode voltage<br>on VIN+, VIN- |                        | 1.65 |                                                  | V          |                                              |
| ECL <sub>VOH</sub> | Output High Voltage at ECL+, ECL-    | V <sub>CC</sub> – 1.06 |      | V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 0.6   | (note 5)   | With $200\Omega$ load tied to $V_{CC} - 2V$  |
| ECL <sub>VOL</sub> | Output Low Voltage at ECL+, ECL-     | V <sub>CC</sub> – 1.89 |      | V <sub>CC</sub> – 1.62<br>V <sub>CC</sub> – 1.56 | (note 5)   | With 200 $\Omega$ load tied to $V_{CC} - 2V$ |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with

Note 2: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 3: Low Duty Cycle pulse testing is performed at T<sub>A</sub>.

Note 4: DC Tested — Threshold for switching TTL LINK MON from High (off) to Low (on).

Note 5: Industrial temperature range specification..

### **FUNCTIONAL DESCRIPTION**

#### **AMPLIFIER**

The ML4622, ML4624 have an adjustable Bandwidth limiting amplifier. Maximum sensitivity is achieved through the use of a DC restoration feedback loop and AC coupling the input. When AC coupled, the input DC bias voltage is set by an on-chip network at about 1.7V. These coupling capacitors, in conjunction with the input impedance of the amplifier, establish a high pass filter with a 3dB corner frequency, f<sub>L</sub>, at

$$f_{L} = \frac{1}{2\pi 1600 \, C} \tag{1}$$

Since the amplifier has a differential input, two capacitors of equal value are required. If the signal driving the input is single ended, one of the coupling capacitors can be tied to  $V_{CC}$  as shown in figure 1.

CF1 and CF2 create a low pass filter with the corner frequency determined by the following equation

$$f_{H} = \frac{1}{2\pi 800(C + 4pF)} \tag{2}$$



Figure 2.

The above equation applies when a single capacitor is tied between CF1 and CF2. When using two capacitors of equal value (Cap1 from CF1 to  $V_{CC}$ , Cap2 from CF2 to  $V_{CC}$ ) the value derived for C should be doubled.

Although the input is AC coupled, the offset voltage within the amplifier will be present at the amplifier's output. This is represented by  $V_{OS}$  in figure 2. In order to reduce this error a DC feedback loop is incorporated. This negative feedback loop nulls the offset voltage, forcing  $V_{OS}$  to be zero. Although the capacitor on  $V_{DC}$  is non-



Note: If TTL OUT is used, tie GND TTL to unfiltered ground and remove L1. If TTL OUT and ECL outputs are both used, add 3K pulldown resistors at ECL outputs.

Figure 1. The ML4622, ML4624 Configured for 20MHz Bandwidth

critical, the pole it creates can effect the stability of the feedback loop. To avoid stability problems, the value of this capacitor should be at least 10 times larger than the input coupling capacitors.

#### **COMPARATOR**

Two types of comparators are employed in the output section of these Quantizers. The high speed ECL comparator is used to provide the ECL level outputs and in turn drives the TTL comparator. The enable pin, CMP ENABLE, is provided to control the ECL comparator. When CMP ENABLE is low the comparators function normally. When it's high, it forces ECL+ high, ECL- low, and TTL OUT high. The CMP ENABLE pin can be controlled with TTL level signals when the Quantizer is powered by 5V and ground.

#### LINK DETECT CIRCUIT

The Link Detect circuit monitors the input signal and provides a status signal indicating when the input falls below a preset voltage level. When the input falls below the preset voltage level, the TTL LINK MON output changes from active (low) to inactive (high). This signal can be fed to the ML4662 10BASE-FL transceiver or a similar type of function to indicate a Low Light Condition. This output can also be used to disable the output data by tying it to the CMP ENABLE input.

In many fiber optic systems, including Ethernet and Token Ring, a bit error rate is given at a minimum power level. For example, in a 10Base-FL receiver there must be less than 1 x  $10^{-9}$  bit errors at a receive power level of -32.5dBm average. Designers of these systems must insure that the bit error rate is lower than the specification at the given minimum power level. One procedure to determine the sensitivity of a receiver is to start at the lowest optical power level and gradually increase the optical power until the BER is met. In this case the Link Detect circuit must not disable the receiver (i.e. CMP ENABLE should be tied to Ground). Once the sensitivity of the receiver is determined, the Link Detector circuit can be set just above the power level that meets the BER specification. This way the receiver will shut off before the BER is exceeded.

The ML4622 and ML4624 quantizers have greater Link Detect sensitivity, noise immunity, and accuracy than their predecessor the ML4621.

The threshold generator shifts the reference voltage at  $V_{TH}ADJ$  through a circuit which has a temperature coefficient matching that of the limiting amplifier. The relationship between the  $V_{TH}ADJ$  and the  $V_{TH}$  (the peak to peak input threshold) is:

$$V_{TH}ADJ = 417 V_{TH} (ML4624)$$
 (3)  
 $V_{TH}ADJ = 500 V_{TH} (ML4622)$ 

In most cases, including 10Base-FL, 10Base-FB and Token-Ring,  $V_{TH}$ ADJ can be tied directly to  $V_{REF}$ . However if greater sensitivity is required the circuit in figure 3 can be used to adjust the  $V_{TH}$ ADJ voltage. Even if  $V_{REF}$  is tied to  $V_{TH}$ ADJ, it is a good idea to layout a board with these two resistors available. This will allow potential future adjustments without board revisions.

The response time of the Link Detect circuit is set by the C<sub>Timer</sub> pin. Starting from the link off state (i.e., TTL LINK MON is high), the link can be switched on if the input exceeds the set threshold for a time given by:

$$T = \frac{C_{\text{TIMER}} \times 0.7V}{700\mu A} \tag{4}$$

To switch the link from on to off, the above time will be doubled.



## ML4622, ML4624

### **BURST MODE**

In some fiber optic links, the idle signal is DC, or of a frequency that is substantially different from the data. For these links, a faster response time of the DC loop and the Link Monitor is required.

The ML4622 and ML4624 has been designed to accommodate these two requirements. The input coupling capacitors can be relatively small and still maintain stability. With smaller input coupling capacitors and  $V_{DC}$  capacitor a faster DC loop response time can be achieved. The Link Monitor is also enhanced to have a faster response time.

### **ORDERING INFORMATION**

| PART NUMBER                                              | TEMPERATURE<br>RANGE                                                           | PACKAGE                                                                                                     |  |
|----------------------------------------------------------|--------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--|
| ML4622CP<br>ML4622CS<br>ML4622IS<br>ML4624CP<br>ML4624CQ | 0°C to +70°C<br>0°C to +70°C<br>-40°C to +85°C<br>0°C to +70°C<br>0°C to +70°C | Molded DIP (P16) Molded SOIC (Narrow) (S16N) Molded SOIC (Narrow) (S16N) Molded DIP (P24N) Molded PCC (Q28) |  |



## **ML4632**

# Fiber Optic LED Driver

### **GENERAL DESCRIPTION**

The ML4632 is a fiber optic LED driver suited for network applications up to 20Mbps. The part is capable of driving up to 100mA of current through a Fiber Optic LED from an ECL or TTL level input signal. Its efficient output stage provides a high current that can be programmed for accurate absolute output level as well as automatic temperature compensation. The combination of automatic temperature compensation and a highly accurate current driven design insures precise launch power.

The LED driver's output stage provides fast, well matched rise and fall times through a unique class B output stage that burns supply current only when the LED is on. A positive temperature coefficient of up to 3300ppm/°C can be programmed into the output current to compensate for the negative temperature coefficient of the LED optical output power. An optional peaking circuit may also be employed.

The ECL and TTL inputs are ANDed so one can be used for data and the other for an enable input. An ECL compatible BIAS voltage is also provided for single ended ECL applications.

**BLOCK DIAGRAM** 

### **FEATURES**

- Current Driven Output for accurate Launch Power
- Programmable output current from 20mA to 100mA
- Programmable temperature coefficient, 0 to 3300ppm/°C
- High Efficiency Output Stage
- Programmable LED pre-bias current
- Low EMI/RFI Noise
- ECL or TTL inputs
- Optional peaking circuit

## **APPLICATIONS**

- IEEE 802.3 FOIRL, 10BASE-F
- IEEE 802.5 Fiber Optic Token Ring
- IEEE 802.4 Fiber Optic Token Bus
- Fiber Optic Data Communications and Telecommunications



IOF

## PIN CONNECTION





# PIN DESCRIPTION

|   |       |                                                                                                                                                                                                                  |                   | · · · · · · · · · · · · · · · · · · ·                                                                                                                                                                                           |
|---|-------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|   | NAME  | DESCRIPTION                                                                                                                                                                                                      | NAME              | DESCRIPTION                                                                                                                                                                                                                     |
| _ | ECLN  | Negative ECL data input. Tie to VBIAS for                                                                                                                                                                        | VCC               | Positive power supply. +5 volts.                                                                                                                                                                                                |
|   |       | single ended ECL operation or when ECLP is used as an enable. Tie to ground during TTL only operation.                                                                                                           | IOFF              | Connect a resistor from this pin to VCC to increase the off current to the LED, i.e. $4.3k\Omega$ for 1mA. With this pin open, the                                                                                              |
|   | VBIAS | BIAS voltage for single ended ECL operation.                                                                                                                                                                     | ) (DEE            | default IOFF current is between 0.5-1.0mA                                                                                                                                                                                       |
|   | LED   | Fiber optic LED drive pin. Connect the LED                                                                                                                                                                       | VREF              | A constant 1.2V reference output used to set up DRV.                                                                                                                                                                            |
|   |       | between this pin and VCC.                                                                                                                                                                                        | DRV               | A DC input that sets the positive swing on                                                                                                                                                                                      |
|   | GND   | Negative power supply. This pin should be tied to the grounded side of RTSET to                                                                                                                                  | 1.                | RTSET and the high level output current to the LED.                                                                                                                                                                             |
|   |       | improve output accuracy and avoid a ground loop.                                                                                                                                                                 | PTAT              | Proportional to Absolute Temperature. A 1.0V reference at 25°C that moves                                                                                                                                                       |
|   | RTSET | Output current programming pin. Connect a resistor of value V <sub>DRV</sub> /I <sub>LED</sub> from this pin                                                                                                     |                   | proportional to absolute temperature, also used to set up DRV. (See figure 1)                                                                                                                                                   |
|   |       | to ground to set the high LED output current.                                                                                                                                                                    | TTL               | TTL data input. Can also be used as an enable during ECL operation. TTL = High                                                                                                                                                  |
|   | RPK   | Peaking circuit bias pin. Connect a resistor                                                                                                                                                                     | 21                | (enabled), TTL = Low (disabled).                                                                                                                                                                                                |
|   |       | of value V <sub>DRV</sub> /I <sub>PEAK</sub> from this pin to ground when using the peaking circuit. Leave open circuited when peaking is not used.                                                              | ECLP              | Positive ECL data input controls signal to<br>the LED. Tie to VBIAS during TTL only<br>operation or use as an enable.                                                                                                           |
|   | PEAK  | Peaking circuit output pin. When using peaking, connect this pin to VCC through a resistor of value RRPK. Then connect a capacitor from this pin to the LED cathode. When peaking is not used, open circuit RPK. | ge <sup>2</sup> A |                                                                                                                                                                                                                                 |
|   |       | Trien peaking is not used, open circuit ki k.                                                                                                                                                                    |                   | e de la companya de<br>La companya de la co |
|   |       |                                                                                                                                                                                                                  |                   |                                                                                                                                                                                                                                 |

## **ABSOLUTE MAXIMUM RATINGS**

| VCC0.3V to 6V                       | PEAK DC Output Current                    |
|-------------------------------------|-------------------------------------------|
| Input Pin Voltages0.3V to VCC +0.3V | Storage Temperature65°C to +150°C         |
| LED Output Current                  | Lead Temperature (Soldering 10 sec) 260°C |

## **ELECTRICAL CHARACTERISTICS**

Over the recommended operating conditions of  $T_A$  = 0°C to 70°C,  $V_{CC}$  = 5V  $\pm$  5%, unless otherwise specified.

| SYMBOL                                 | PARAMETER                                       | CONDITIONS                                                           | MIN         | TYP          | MAX         | UNITS    |
|----------------------------------------|-------------------------------------------------|----------------------------------------------------------------------|-------------|--------------|-------------|----------|
| I <sub>CC</sub>                        | Supply Current                                  | LED off                                                              |             | 25           | 35          | mA       |
| VREF                                   | VREF Voltage                                    | No Load                                                              | 1.14        | 1.20         | 1.26        | V        |
| V <sub>PTAT</sub>                      | PTAT Voltage                                    | No Load, $T_A = 25^{\circ}C$<br>$T_A = 85^{\circ}C$                  | 0.9<br>1.08 | 1.0<br>1.2   | 1.1<br>1.32 | V<br>V   |
| V <sub>OS</sub>                        | Driver Offset                                   | VDRV = 1.2V, RTSET = $20\Omega$                                      |             |              | 50          | mV       |
| I <sub>LEDH</sub><br>I <sub>LEDL</sub> | LED Current Accuracy<br>High<br>Low             | VDRV = VREF, RTSET = $20\Omega$<br>$I_{OFF}$ = open                  | 54<br>0.5   | 60<br>0.7    | 66<br>1.0   | mA<br>mA |
| t <sub>R</sub>                         | Rise Time                                       | VDRV = VREF, RTSET = 20Ω                                             |             | 4.5          |             | ns       |
| t <sub>F</sub>                         | Fall Time                                       | VDRV = VREF, RTSET = 20Ω                                             |             | 4.5          |             | ns       |
| t <sub>PLH</sub><br>t <sub>PHL</sub>   | Propagation Delay<br>Low to High<br>High to Low | VDRV = VREF, RTSET = 20Ω<br>TTL and ECL                              |             | 10.0<br>10.0 |             | ns<br>ns |
| t <sub>PWD</sub>                       | Pulse Width Distortion                          | VDRV = VREF, RTSET = 20Ω                                             |             | 1.0          | 2.0         | ns       |
| V <sub>PK</sub>                        | Peaking Voltage                                 | $R_{RPK} = 20\Omega$ , $C_{PK} = 100$ pF, $R_{PEAK} = 20\Omega$      | 1.08        | 1.2          | 1.32        | V        |
| V <sub>PKTR</sub>                      | Peaking Rise Time                               | $R_{RPK}$ = 20 $\Omega$ , $C_{PK}$ = 100pF, $R_{PEAK}$ = 20 $\Omega$ |             | 4.5          |             | ns       |
| V <sub>PKTF</sub>                      | Peaking Fall Time                               | $R_{RPK}$ = 20 $\Omega$ , $C_{PK}$ = 100pF, $R_{PEAK}$ = 20 $\Omega$ |             | 4.5          |             | ns       |
| I <sub>ECL</sub>                       | ECL Input Current                               |                                                                      |             |              | 20          | μΑ       |
| I <sub>TTL</sub>                       | TTL Input Current                               | :                                                                    |             |              | 100         | μΑ       |
| $V_{\mathrm{DO}}$                      | Dropout Voltage between pin 5 and 3             |                                                                      | . 1.5       |              |             | V        |
| I <sub>OFF</sub>                       | Additional LED Off Current                      | $V_{CC}$ = 5V, $R_{IOFF}$ = 4.3k $\Omega$                            | 0.8         | 1.0          | 1.2         | mA       |
| VBIAS                                  | ECL BIAS Voltage                                | V <sub>CC</sub> = 5V, T <sub>A</sub> = 25°C                          |             | 3.8          |             | V        |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 3: Low Duty cycle pulse testing is performed at  $T_A$ .

### **FUNCTIONAL DESCRIPTION**

The ML4632 accepts ECL and TTL input signals and generates a high speed, high accuracy output current which is independent of supply voltage variations. The output current is programmable from 20mA to 100mA. A temperature coefficient can be programmed into the output current and a peaking circuit can be added with a few external components.

The input of the LED driver accepts both ECL and TTL signals. The ECL input stage is a standard NPN differential pair with a common mode range of between 3V and 4.5V with a +5V supply. A bias voltage VBIAS is available for biasing either ECL input for single-ended operation. The TTL input has a standard switching range of between 0.8V and 2.0V. These inputs are ANDed so that the extra input can be used as an enable.

Output current to the LED is set by connecting the appropriate resistance from RTSET to ground. With the VREF and DRV pins tied together, the high level output voltage at RTSET will be 1.2V. The current in the external resistor will be equal to the current through the LED. The output current with  $R_{TSET}$  set to  $20\Omega$  will be

$$I_{LED}$$
 (HIGH) = 1.2V/R<sub>TSET</sub> = 1.2V/20 $\Omega$  = 60mA.

The low level output current is set internally by a resistor at approximately 0.7mA. This current prebiases the LED and results in faster optical rise times. The value of this current can be increased by connecting a resistor from the  $I_{OFF}$  pin to VCC. The additional current will be equal to (VCC – 0.7V)/ $R_{IOFF}$ .

The voltage input at the DRV pin appears across the RTSET pin when the LED is turned on. The current in RTSET is directed through the LED. Therefore the voltage set at DRV along with the RTSET resistor sets the current through the LED.

A temperature coefficient of between 0ppm/°C and 3300ppm/°C can be programmed into the high level output current to compensate for the drop in LED optical output power at high temperatures. This is accomplished by driving the DRV pin from a resistor divider between the V<sub>REF</sub> and PTAT pins.

When DRV is tied directly to PTAT, the peak voltage at RTSET will be 1.0V at 25°C and have a 3300ppm/°C temperature coefficient. At 85°C, PTAT is 1.2V and equal to VREF. An arbitrary temperature coefficient less than 3300 ppm/°C can be set by using a resistor divider between PTAT and VREF to set the voltage at DRV, as shown in figure 1.



Figure 1. Current for Programming Output Temperature Coefficient

In this configuration the temperature coefficient is

$$TC_{ILED} = (3300ppm/^{\circ}C) \frac{R1}{R1 + R2}$$
, and

$$I_{LED (HIGH)} = \frac{1V + 0.2V \left(\frac{R2}{R1 + R2}\right)}{RTSFT}$$

The output current will be a linear function of temperature. A plot of I<sub>LED</sub> versus temperature for several values of the programming resistance, R1 and R2, in figure 2.



Figure 2.  $I_{LED}$  vs T,  $R_{TSET} = 20\Omega$ 

The ML4632 output stage conducts full load current only when the LED is on, and even then power dissipation in the part is low because most of the +5V

supply voltage is dropped across the LED and external resistor R<sub>TSET</sub>. Even with a low power design, the LED driver junction temperature will rise above ambient due to quiescent power dissipation and won't exactly match the LED junction temperature since it is also self-heating. Therefore, the effectiveness of a temperature compensated design will be related to component power dissipations, thermal conductance of the PC board and packaging, and the proximity of the LED driver to the LED.

The ML4632 also provides for peaking of the LED output current. Peaking is used to counteract the effects of the LED junction capacitance. By creating a controlled overshoot and undershoot in the output current waveform, charge is transferred to and from the LED capacitance on the rising and falling edges of the output, speeding up rise and fall times.

To provide peaking current, a second output stage is biased up with a resistor from RPK to ground and another from PEAK to VCC. When these bias resistors are set equal to each other, a pulse will be generated across the R<sub>PEAK</sub> resistor with a magnitude equal to the voltage on the DVR pin. A coupling capacitor transfers the peaking current from the PEAK pin to the LED on the rising and falling edges of the output current waveform.

A typical application is shown in figure 3. When the resistors  $R_{RPK}$  and  $R_{PEAK}$  are both set to  $20\Omega$ , a pulse will be generated at the PEAK pin of magnitude 1.2V and equivalent resistance  $20\Omega$  (assuming  $V_{DRV} = 1.2V$ ).



Figure 3. Application of the Peaking Circuit

The peaking current is coupled through the 100 pF capacitor,  $C_{PEAK}$ , which will transfer 120 pC of charge to and from the LED on each cycle of output current. The peaking circuit shown provides approximately a 70% overshoot current into a  $0\Omega$  LED impedance. Peaking currents will be slightly lower for real LED's.



NOTE: THE LED, PEAK & VCC TRACES SHOULD BE VERY SHORT AND SHIELDED WITH A GND PLANE TO REDUCE RINGING AND OVERSHOOT AT THE LED.

TTL DRIVEN IMPLEMENTATION (No Temp. Comp)



# ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                 |
|-------------|-------------------|-------------------------|
| ML4632CP    | 0°C to +70°C      | 14-Pin Molded DIP (P14) |
| ML4632CS    | 0°C to +70°C      | 16-Pin SOIC (S16W)      |

# **AUI Multiplexer**

### GENERAL DESCRIPTION

The ML4642 AUI Multiplexer contains all the necessary drivers/receivers and control logic to implement a 2 port MAU when used in conjuction with a transceiver chip which has a standard 802.3 AUI interface. In addition, the ML4642 is capable of operating in stand-alone mode where it interconnects two DTEs in the absence of a network MAU. Several ML4642s can be cascaded together to implement a 4 or 8 port MAU or stand-alone device.

Logic within the ML4642 detects collisions resulting from multiple DTEs transmitting simultaneously. In addition, collision signals received from a transceiver attached at the MAU port are propagated to both of the DTE ports. Jabbering DTEs are prevented from loading down the network by internal jabber timers which disable babbling ports.

Squelch circuitry on port receivers prevent noise on the cables from being erroneously interpreted as valid data. Transmit, receive, collision, and jabber LED drivers indicate network activity and faults. The ML4642 is available in a 28 pin SSOP package.

### **FEATURES**

- IEEE 802.3 compliant AUI interfaces assure compatibility with any AUI ready devices.
- No crystal or clock input.
- On-chip Jabber logic, Collision Detection, and SQE test with enable/disable option.
- Selectable Loopback, Jabber, and SQE Test allows cascading of multiple chips to increase DTE port fan-out.
- Six network status LED outputs.
- 28 pin SSOP packaging
- Semi-standard options available

### **BLOCK DIAGRAM**



## PIN CONNECTIONS

ML4642 28-PIN SSOP (R28)

| RXLED/LPBK/SQE |        | 1  |        | 28 | RXOUT1P            |
|----------------|--------|----|--------|----|--------------------|
| RXINP          |        | 2  |        | 27 | RXOUT1N            |
| RXINN          |        | 3  |        | 26 | RXOUT2N            |
| JAB1/JDIS      |        | 4  |        | 25 | RXOUT2P            |
| RRSET          | $\Box$ | 5  |        | 24 | GND                |
| $v_{cc}$       |        | 6  |        | 23 | CDOUTIN            |
| TXOUTP         | $\Box$ | 7  | ML4642 | 22 | CDOUT1P            |
| TXOUTN         |        | 8  |        | 21 | JAB2               |
| TXLED1         |        | 9  |        | 20 | CDINP              |
| TXLED2         |        | 10 |        | 19 | CDINN              |
| TXIN2P         |        | 11 |        | 18 | CDLED              |
| TXIN2N         |        | 12 |        | 17 | CDOUT2P            |
| TXIN1P         |        | 13 |        | 16 | CDOUT2N            |
| TXIN1N         | $\Box$ | 14 | A .    | 15 | □□ v <sub>cc</sub> |
|                |        |    |        |    |                    |

TOP VIEW

## PIN DESCRIPTION

| PIN NO. | NAME           | FUNCTION | DESCRIPTION                                                                                                                                                                                                                                   |
|---------|----------------|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | RXLED/LPBK/SQE | I/O      | Active low receive LED driver for MAU port. If tied to ground, this pin enables internal loopback of the active TXIN pair to the RXOUT pairs and enables SQE test. If tied to 0.6 volts internal loopback is enable but SQE test is disabled. |
| 2       | RXINP          | Input    | Receive signal pair for MAU port.                                                                                                                                                                                                             |
| 3       | RXINN          | Onput    | Receive signal pair for MAU port.                                                                                                                                                                                                             |
| 4       | JAB1/JDIS      | I/O      | Active low jabber LED driver for DTE port 1. If tied to ground, the jabbe function is disabled at TXIN1 and TXIN2.                                                                                                                            |
| 5       | RRSET          | Input    | Bias setting external resistor, $61.9K\Omega$ .                                                                                                                                                                                               |
| 6       | $V_{CC}$       | Power    | +5 volt power supply                                                                                                                                                                                                                          |
| 7       | TXOUTP         | Output   | Transmit signal pair for MAU port.                                                                                                                                                                                                            |
| 8       | TXOUTN         | Output   | Transmit signal pair for MAU port.                                                                                                                                                                                                            |
| 9       | TXLED1         | Output   | Active low transmit LED driver for DTE AUI port 1.                                                                                                                                                                                            |
| 10      | TXLED2         | Output   | Active low transmit LED driver for DTE AUI port 2.                                                                                                                                                                                            |
| 11      | TXIN2P         | Input    | Transmit signal pair for DTE port 2.                                                                                                                                                                                                          |
| 12      | TXIN2N         | Input    | Transmit signal pair for DTE port 2.                                                                                                                                                                                                          |
| 13      | TXIN1P         | Input    | Transmit signal pair for DTE port 1.                                                                                                                                                                                                          |
| 14      | TXIN1N         | Input    | Transmit signal pair for DTE port 1.                                                                                                                                                                                                          |
| 15      | $V_{CC}$       | Power    | +5 volt power supply                                                                                                                                                                                                                          |
| 16      | CDOUT2N        | Output . | Collision signal pair for DTE port 2.                                                                                                                                                                                                         |
| 17      | CDOUT2P        | Output   | Collision signal pair for DTE port 2.                                                                                                                                                                                                         |
| 18      | CDLED          | Output   | Active low collision LED driver.                                                                                                                                                                                                              |
| 19      | CDINN          | Input    | Collision signal pair for MAU port.                                                                                                                                                                                                           |
| 20      | CDINP          | Input    | Collision signal pair for MAU port.                                                                                                                                                                                                           |
| 21      | JAB2           | Output   | Active low jabber LED driver for DTE port 2.                                                                                                                                                                                                  |
| 22      | CDOUT1P        | Output   | Collision signal pair for DTE port 1.                                                                                                                                                                                                         |
| 23      | CDOUT1N        | Output   | Collision signal pair for DTE port 1.                                                                                                                                                                                                         |
| 24      | GND            | Ground   | GND.                                                                                                                                                                                                                                          |
| 25      | RXOUT2P        | Output   | Receive signal pair for DTE port 2.                                                                                                                                                                                                           |
| 26      | RXOUT2N        | Output   | Receive signal pair for DTE port 2.                                                                                                                                                                                                           |
| 27      | RXOUT1N        | Output   | Receive signal pair for DTE port 1.                                                                                                                                                                                                           |
| 28      | RXOUT1P        | Output   | Receive signal pair for DTE port 1.                                                                                                                                                                                                           |
|         |                |          |                                                                                                                                                                                                                                               |

### **ABSOLUTE MAXIMUM RATINGS** (Note 1)

## **OPERATING CONDITIONS** (Note 2)

| Power Supply Voltage Range V <sub>CC</sub>   | -0.3 to $+6.0$ V |
|----------------------------------------------|------------------|
| Input Current RRSET, JAB1/JABD, JAB2, CDLED, |                  |
| RxLED/LPBK/SQE, TxLED1, TxLED2               | 60mA             |
| Storage Temperature                          | 5°C to +150°C    |
| Lead Temperature (Soldering 10 seconds)      | 260°C            |

| Supply Voltage (V <sub>CC</sub> ) . | <br>5V ± 10%                    |
|-------------------------------------|---------------------------------|
| LED on Current                      | <br>10mA                        |
| RRSET                               | <br>$\dots$ 61.9K $\Omega$ ± 1% |

### **ML4642 ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $T_A = 0$ °C to 70°C (Note 3),  $V_{CC} = 5V \pm 10$ %.

| PARAMETER                                     | CONDITIONS                                                                                                                                                                                                                                                                                                 | MIN  | TYP. | MAX        | UNITS |
|-----------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------------|-------|
| Power Supply Current I <sub>CC</sub> (Note 4) | V <sub>CC</sub> = 5V                                                                                                                                                                                                                                                                                       |      | 60   | 90         | mA    |
| LED Drivers:<br>V <sub>OL</sub>               | $\begin{array}{c} R_L \! = \! 510\Omega \text{ for } \overline{\text{CDLED}}, \overline{\text{TXLED1}}, 2, \overline{\text{JAB2}} \\ R_L \! = \! 270\Omega \text{ for } \overline{\text{JAB1}}/\overline{\text{JDIS}}, \\ \overline{\text{RXLED}}/\overline{\text{LPBK/SQE}} \text{ (Note 5)} \end{array}$ |      |      | 0.8        | V     |
| Transmit Squelch Voltage Level (Tx+, Tx-)     |                                                                                                                                                                                                                                                                                                            | -300 | -250 | -200       | mV    |
| Differential Output Voltage                   |                                                                                                                                                                                                                                                                                                            | ±550 |      | ±1200      | mV    |
| Common Mode Output Voltage                    |                                                                                                                                                                                                                                                                                                            |      | 4.0  |            | V     |
| Differential Output Voltage Imbalance         | 1 - 3 - √5                                                                                                                                                                                                                                                                                                 |      | 2    | ±40        | mV    |
| RxLED/LPBK/SQE                                | SQE Enabled/Loopback Enabled<br>SQE Disabled/Loopback Enabled                                                                                                                                                                                                                                              | 0.4  | 0.6  | 0.3<br>0.8 | V     |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 3: Low Duty cycle pulse testing is performed at TA.

Note 4: This does not include the current from the AUI pull down resistors or the LED output pins.

Note 5: LED drivers can sink up to 20mA, but V<sub>OL</sub> will be higher.

## ML4642 ELECTRICAL CHARACTERISTICS (Continued)

### AC ELECTRICAL CHARACTERISTICS

| SYMBOLS            | PARAMETER                                                   | MIN | TYP. | MAX  | UNITS |
|--------------------|-------------------------------------------------------------|-----|------|------|-------|
| TRANSMIT           |                                                             |     |      |      |       |
| t <sub>TXNPW</sub> | Transmit Turn-On Pulse Width                                |     | 20   |      | ns    |
| t <sub>TXFPW</sub> | Transmit Turn-Off Pulse Width                               |     | 180  |      | ns    |
| t <sub>XODY</sub>  | Transmitter Turn-On Delay                                   |     | 30   |      | ns    |
| t <sub>TXLP</sub>  | Transmit Loopback Startup Delay                             |     | 40   |      | ns    |
| t <sub>TXSDY</sub> | Transmit Steady State Prop. Delay                           |     | 15   |      | ns    |
| t <sub>TXJ</sub>   | Transmitter Jitter                                          |     | 1    |      | ns    |
| RECEIVE            | Ψ,                                                          |     |      |      |       |
| t <sub>RXODY</sub> | Receive Turn-On Delay                                       | :   | 20   |      | ns    |
| t <sub>RXSDY</sub> | Receive Steady State Prop. Delay                            |     | 15   |      | ns    |
| t <sub>RXJ</sub>   | Receiver Jitter                                             |     | 1    |      | ns    |
| t <sub>AR</sub>    | Differential Output Rise Time<br>20% to 80% (Rx+/-, COL+/-) |     | 3    |      | ns    |
| t <sub>AF</sub>    | Differential Output Fall Time<br>20% to 80% (Rx+/-, COL+/-) |     | 3    |      | ns    |
| COLLISION          |                                                             |     |      |      |       |
| t <sub>CPSQE</sub> | Collision Present to SQE Assert                             | 0   |      | 200  | ns    |
| t <sub>SQEXR</sub> | Time for SQE to Deactivate after a collision                | 200 |      | 500  | ns    |
| t <sub>CLF</sub>   | Collision Frequency                                         | 8.5 | 10   | 11.5 | MHz   |
| t <sub>CLPDC</sub> | Collision Pulse Duty Cycle                                  | 40  | 50   | 60   | %     |
| t <sub>SQEDY</sub> | SQE Test Delay (Tx Inactive to SQE)                         | 0.6 | 1.1  | 1.6  | μs    |
| t <sub>SQETD</sub> | SQE Test Duration                                           | 0.5 | 1.0  | 1.5  | μs    |
| t <sub>SQEB</sub>  | SQE Blank Period                                            | 4   |      | 7    | µsec  |
| JABBER, LIN        | K TEST AND LED TIMING                                       |     |      |      |       |
| t <sub>JAD</sub>   | Jabber Activation Delay                                     | 7   | 13.5 | 20   | ms    |
| t <sub>JRT</sub>   | Jabber Reset Unjab Time                                     | 250 | 450  | 750  | ms    |
| <sup>t</sup> JSQE  | Delay from Outputs Disabled to<br>Collision Oscillator On   | _   | 100  |      | ns    |
| t <sub>LEDT</sub>  | CDLED, RXLED, TXLED1, TXLED2 On Time                        | 20  | 50   | 300  | ms    |

## TIMING DIAGRAMS



Figure 1. Transmit and Loopback Timing



Figure 2. Receive Timing



Figure 3. Collision Timing



Figure 4. Collision Timing



Figure 5. Collision Timing



Figure 6. SQE Timing



Figure 7. Jabber Timing



Figure 8. LED Timing

### **FUNCTIONAL DESCRIPTION**

Figure 9 is a block diagram of a Two Port Multiplexer using the ML4642 chip. All AUI interfaces are shown AC coupled as they would be in an AUI multiplexer which does not include the MAU circuitry on the same board.

#### TRANSMISSION

The transmit function consists of detecting data on either of the TXIN differential receivers (TXIN1 or TXIN2) and transmitting this data out the TXOUT differential driver at the MAU port as well as both RXOUT1 and RXOUT2 drivers of the DTE ports. (Note: the looping back of data received at a TXIN pair to the RXOUT pairs is discussed in the Loopback section.)

Before data will be transmitted to the TXOUT and RXOUT pins from the TXIN pins it must meet the unsquelch requirements of the TXIN receiver circuitry. The squelch circuitry prevents any noise on the TXIN wires from being

misinterpreted as data and transmitted to the TXOUT and RXOUT pins. The squelch circuit rejects signals with pulse widths less than typically 20ns and voltage levels more positive than –250mV. Once the TXIN receiver is unsquelched it remains so until reception of the input idle signal, which is detected when the TXIN signal is more positive than –170mV for longer than 180ns.

#### RECEPTION

The receive function consists of detecting data at the RXIN differential receiver of the MAU port transmitting this data to both DTE port RXOUT pairs.

Before data will be transmitted to the RXOUT pins of the DTE ports it must meet the unsquelch requirements for the RXIN receiver circuitry. The squelch circuitry at the RXIN differential receiver input performs the same function as that of the TXIN squelch circuitry using the same noise rejection criteria.



Figure 9. Two Port AUI Multiplexer

### COLLISION

There are two conditions that constitute a collision from the point of view of the ML4642:

- a) If data is received at the TXIN inputs of both DTE ports simultaneously a **local collision** occurs within the ML4642.
- b) If the CDIN input is active at any time other than the inter-packet gap window allowed for the SQE Test function described below.

In either of the above circumstances it is necessary for the ML4642 to drive the CDOUT pairs on both DTE ports with the collision signal. The collision signal consists of a 10 MHz +/– 15% square wave matching the AUI specifications and capable of driving a  $78\Omega$  load. The collision signal shall turn on within 2 bit times of the origination of the collision condition and shall turn off within 2–5 bit times after the collision condition subsides.

During a collision condition there are two sources for data to be transmitted to TXOUT, TXIN1 and TXIN2. The highest priority source for data to be transmitted to TXOUT is the TXIN1 receiver.

For example if TXIN2 begins transmission then TXIN1 turns on, the collision oscillator will turn on and TXOUT will switch from TXIN2 to TXIN1. If the collision ends by TXIN1 turning off first, TXOUT will switch from TXIN1 to TXIN2, and 2–5 bit times later the collision oscillator will turn off.

The MAU port's CDIN receiver contains squelch circuitry to prevent noise from causing the erroneous detection of a collision signal. A signal on the CDIN pair will not be considered active until it exceeds the same squelch requirements as those of the TXIN receivers.

#### LOOPBACK

The loopback function allows the ML4642 to emulate a coaxial transceiver by propagating the TXIN data back out the RXOUT pair of the same DTE port that is sourcing the data as well as the RXOUT pair of the idle DTE port. This allows the Ethernet controller sending the data to monitor its transmit packets and detect network faults.

The <u>loopback</u> function is enabled at both DTE ports when the  $\overline{\text{RXLED}}$  pin is tied to ground, or 0.6 volts.

### **SOE TEST FUNCTION**

The Signal Quality Error (SQE) Test function allows the DTE to determine whether or not the collision detection circuitry is functional. After each transmission, during the inter-packet gap time, the collision signal will be activated on the CDOUT pair of the same port as the TXIN pair which received the packet, for typically 1  $\mu s$ . The SQE function will not be activated on DTE ports of the ML4642 which are in the Jabber state. The SQE function is enabled on both DTE ports when the RXLED/LPBK/SQE pin is grounded.

### **JABBER**

The jabber function prevents a babbling transmitter from loading down the network. Within the ML4642 is a jabber timer on each TXIN receiver. Each timer starts at the beginning of a received packet and resets at the end of each packet. If a packet lasts longer than 7 to 20ms the jabber logic disables its corresponding TXIN receiver (thus preventing its data from being retransmitted) and generates a collision signal on the babbling port's CDOUT pair. When the TXIN pair finally goes idle, a second timer measures 0.5 seconds of idle on TXIN prior to re-enabling the receiver and turning off the collision signal. If the TXIN pair becomes active again before the 0.5 seconds has expired, the timer is reset and measures another 0.5 seconds of idle time.

The jabber function can be disabled on both ports by tying the JAB1/JABD pin to ground.

### LED DRIVERS

The ML4642 has six LED driver pins. Each DTE port has a transmit LED and a jabber LED and the MAU port has a receive LED. Additionally, there is a collision LED which indicates the presence of a collision condition. All LED drivers are active low 10mA current sources.

The TXLED, RXLED, and CDLED outputs have 50ms pulse stretchers on them to enable the LEDs to be visible. The JLED outputs do not have pulse stretchers on them because their conditions occur long enough for the LEDs to be visible.

Two of the ML4642 LED outputs serve as configuration pins as well. RXLED/LPBK/SQE and JAB1/JDIS may be tied through a resistor to V<sub>CC</sub>, tied through a resistor and a LED to V<sub>CC</sub> or grounded. Additionally RXLED/LPBK/SQE may be tied to a specific voltage. When these pins are grounded or tied to a 0.6 Volts they become configuration inputs. Otherwise when tied high they become status outputs.

## CASCADING THE ML4642 FOR 4 AND 8 PORT DESIGNS

The configurability of such functions as loopback, jabber, and SQE allows ease of cascading multiple ML4642 chips for larger fan-out designs. Figure 10 shows a four port AUI Multiplexer design. For a type 0 configuration both jabber and transmit LEDs are available on a per port basis for status. The RXLED/LPBK/SQE pins are tied through a resistor to 5 volts, and CDLED is wire OR'ED with the other chip for one collision detect status LED per system. There is also only one receive LED status output which is displayed in a type 2 configuration. This particular pin in a type 2 configuration offers three options. In option 1, when tied to +5 volts through a resistor and an LED, an internal or external MAU will be connected. For standalone operation without an internal or external MAU a loopback is required. Option 2 allows loopback with no SQE test while option 3 provides loopback with an SQE test.



Figure 10. Four Port AUI Multiplexer

An eight port design is accomplished in the same way as shown in the block diagram in Figure 11. In an eight port design Type 0 and Type 2 configuration remain the same as in a four port design. Type 1 however only differs from Type 2 by tying RXLED/LPBK/SQE through a resistor to +5 volts. Table 1 summerizes all of the different LED configurations.

### **SQE TEST WHEN CASCADING**

As mentioned before, after each transmission during the interpacket gap time the collision signal will be activated on the CDOUT pair of the same port as the TXIN pair which received the packet. When cascading ML4642s to implement 4 or 8 port designs, the path is remembered and followed to acheive this function. The paths that did not carry the transmit data blocks CDOUT for 4-7  $\mu sec$  after transmission to guarantee that only the port that transmitted will see SQE test.

TABLE 1. LED Configurations for 2, 4, and 8 Port Designs

|                  | JAB1/JABD | RXLED/LPBK/SQE | JAB2 | CDLED     | TXLED1 | TXLED2 |
|------------------|-----------|----------------|------|-----------|--------|--------|
| Two Port AUI Mux | LED       | GND, 0.6V, LED | LED  | LED       | LED    | LED    |
| Type 0           | LED       | 270Ω to +5V    | LED  | WIRE'ORED | LED    | LED    |
| Type 1           | GND       | 270Ω to +5V    | NC   | NC        | NC     | NC     |
| Type 2           | GND       | GND, 0.6V, LED | NC   | NC        | NC     | NC     |



Figure 11. Eight Port AUI Multiplexer

## ORDERING INFORMATION

| PART NUMBER | TEMPERATURE<br>RANGE | PACKAGE           |
|-------------|----------------------|-------------------|
| ML4642CR    | 0°C to 70°C          | 28-Pin SSOP (R28) |



# ML4652, ML4658

## 10BASE-T Transceiver

### GENERAL DESCRIPTION

The ML4652/ML4658 10BASE-T Transceivers are single chip cable line driver/receivers that provides all of the functionality required to implement both an internal and external IEEE 802.3 10BASE-T MAU. These parts offer a standard IEEE 802.3 AU interface that allows them to directly connect to industry standard manchester encoder/decoder chips or an AUI cable.

These parts require a minimal number of external components, and are compliant to the IEEE 802.3 10BASE-T standard. The differential current driven transmitter offers superior performance because of its highly symetrical switching. This results in low RFI noise and low jitter.

The Transceiver easily interfaces to  $100\Omega$  unshielded twisted pair cable,  $150\Omega$  shielded twisted pair cable, or a range of other characteristic impedances by simply changing one external resistor. Jabber, Link Test, and SQE Test are fully integrated onto the chip with enable/disable options. A polarity detection status pin, which can drive an LED, is provided for receive data, and the ML4658 offers automatic polarity correction.

The ML4652 and ML4658 are available in 24 pin skinny DIP as well as a 28 pin PLCC.

### **FEATURES**

- Complete implementation of IEEE 802.3 10BASE-T Medium Attachment Unit (MAU)
- Incorporates an AU interface for use in an external MAU or internal MAU
- Single +5 volt supply  $\pm$  10%
- No crystal or clock input
- Current Driven Output for low RFI noise and low jitter
- Capable of driving  $100\Omega$  unshielded twisted pair cable or  $150\Omega$  shielded twisted pair cable
- Polarity detect status pin capable of driving an LED
- Automatic Polarity Correction on the ML4658
- On-chip Jabber logic, Link Test, and SQE test with enable/disable option
- ML4652 and ML4658 provide six network status LED output pins
- ML4652 and ML4658 are available in a 24 pin skinny DIP or 28 pin PLCC
- Semi-standard option using Micro Linear's FB3651 LAN Transceiver Tile Array

## **BLOCK DIAGRAM**



## PIN DESCRIPTION (DIP)

| PIN NO. | NAME          |                                           | FUNCTION                                                                                           |               |              |
|---------|---------------|-------------------------------------------|----------------------------------------------------------------------------------------------------|---------------|--------------|
| 1       | CLSN          | Indicates that a collisextended 100ms for | sion is taking place. Active low LED driver, openishility.                                         | en collector. | Event is     |
| 2 3     | COL+<br>COL-  |                                           | used to indicate a collision, SQE test, or jabbe<br>hat meet AU interface specifications. AC or DC |               | differential |
| 4       | SQEN/LTD/JABD |                                           | k Test Disabled, Jabber Disabled. This input us<br>p as shown in Table 1.                          | es four volta | ge levels    |

Table 1. SQEN/LTD/JABD Pin Configuration

| Pin                   | SQE Test | Link Test | Jabber   |   |
|-----------------------|----------|-----------|----------|---|
| 0V (GND)              | Disabled | Enabled   | Enabled  |   |
| 1.2V                  | Disabled | Disabled  | Disabled | - |
| BIAS                  | Enabled  | Disabled  | Enabled  |   |
| 5V (V <sub>CC</sub> ) | Enabled  | Enabled   | Enabled  | 1 |

|          |                  | When link test is disabled, no link pulses are transmitted, and the transmitter and receiver will not be disabled as a result of a loss of receive link pulses. When Jabber is disabled the transmitter can transmit continuously without interruption, and the collision oscillator will not be activated. |
|----------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 5<br>6   | Rx+<br>Rx-       | Manchester encoded receive data output to the local device. Balanced differential line driver outputs that meet AU interface specifications. AC or DC coupled.                                                                                                                                              |
| 7        | $V_{CC}$         | +5 Volt power input.                                                                                                                                                                                                                                                                                        |
| 8<br>9   | Tx+<br>Tx-       | Balanced differential line receiver inputs that meet AU interface specifications. These inputs may be AC or DC coupled. When AC coupled, the BIAS pin is used to set the common mode voltage. Signals meeting the transmitter squelch input requirements are pre-equalized and output on TxTP+ and TxTP     |
| 10       | RTSET            | When using $100\Omega$ unshielded twisted pair, a $220\Omega$ resistor is tied between this pin and $V_{CC}$ . When using $150\Omega$ shielded twisted pair, a $330\Omega$ resistor is tied between this pin and $V_{CC}$ .                                                                                 |
| 11       | RRSET            | A 1% 61.9K $\Omega$ resistor tied from this pin to $V_{CC}$ is used for internal biasing.                                                                                                                                                                                                                   |
| 12       | POLRD            | Receive Polarity status. Active low LED Driver, open collector output. Indicates the polarity of the receive twisted pair regardless of auto polarity correction. When this pin is high, the receive polarity is correct, and when this pin is low the receive polarity is reversed.                        |
| 13       | XMT              | Indicates that transmission is taking place on the TxTP+, TxTP- pair. Active low LED driver, open collector. It is extended 100ms for visibility.                                                                                                                                                           |
| 14       | RCV              | Indicates that the transceiver has unsquelched and is receiving data from the twisted pair. Active low LED driver, open collector. It is extended 100ms for visibility.                                                                                                                                     |
| 15       | TxTP-            | Pre-equalized differential balanced current driven output. These outputs are connected                                                                                                                                                                                                                      |
| 16       | TxTP+            | to a balanced transmit output filter which drives the twisted pair cable through pulse                                                                                                                                                                                                                      |
|          |                  | transformers. The output current is set with an external resistor connected to RTSET allowing the chip to drive $100\Omega$ unshielded twisted pair, $150\Omega$ shielded twisted pair cables or a range of other characteristic impedances.                                                                |
| 17       | GND              | Ground reference.                                                                                                                                                                                                                                                                                           |
| 18<br>19 | TxCAP1<br>TxCAP0 | An external capacitor of 330pF is tied between these two pins to set the pulse width for the pre-equalization on the transmitter. If these two pins are shorted together, no pre-equalization occurs.                                                                                                       |
| 20       | LTF              | Link Test Fail. Active high. Normally this pin is low, indicating that the link is operational.                                                                                                                                                                                                             |

Link Test Fail. Active high. Normally this pin is low, indicating that the link is operational. If the link goes down resulting from the absence of link pulses or frames being received, the chip will go into the Link Test Fail state and bring LTF high. In the Link Test Fail state, both the transmitter and receiver are disabled, however link pulses are still sent. A station that only has access to the AUI can detect a Link Test Fail by the absence of loopback. This pin is low when the Link Test is disabled. Open collector LED output.

## PIN DESCRIPTION (DIP) (Continued)

| PIN NO.  | NAME           | FUNCTION                                                                                                                                                                                  |
|----------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 21<br>22 | RxTP-<br>RxTP+ | Twisted Pair receive data input. When this signal exceeds the receive squelch requirements the receive data is buffered and sent to the Rx+/- outputs.                                    |
| 23       | BIAS           | Bias voltage, output. Used to bias the receive twisted pair inputs as well as the Tx+/-inputs when they are AC coupled.                                                                   |
| 24       | JAB            | Open collector TTL output capable of driving an LED. When in the Jabber state, this pin will be low and the transmitter will be disabled. In the Jabber "OK" state this pin will be high. |

## PIN CONNECTION





## **ABSOLUTE MAXIMUM RATINGS**

| Power Supply Voltage Range                 | , which                               |
|--------------------------------------------|---------------------------------------|
| Power Supply Voltage Range V <sub>CC</sub> | 0.3 to 6V                             |
| Input Voltage Range                        | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |
| Digital Inputs (SQEN, LTD)                 | 0.3 to V <sub>CC</sub>                |
| Tx+, Tx-, RxTP+, RxTP                      | 0.3 to V <sub>CC</sub>                |
| Input Current                              |                                       |
| RRSET, RTSET, JAB, CLSN, XMT, RCV, LTF     | 60mA                                  |
| Output Current                             |                                       |
| TxTP+, TxTP                                | 80mA                                  |
| Storage Temperature6                       | 5°C to +150°C                         |
| Lead Temperature (Soldering 10 seconds)    | 260°C                                 |
|                                            |                                       |

# **OPERATING CONDITIONS** (Note 2)

| Supply ' | Voltage (V <sub>CC</sub> ) | 5V ± 10%                       |
|----------|----------------------------|--------------------------------|
| LED on   | Current                    | 10mA                           |
| RRSET    |                            | $\dots$ 61.9K $\Omega \pm 1\%$ |
| RTSET    |                            | $\dots$ 220 $\Omega$ $\pm$ 1%  |
| TxCAP    |                            | 330pF                          |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $T_A$  = 0°C to 70°C (Note 3),  $V_{CC}$  = 5V  $\pm$  10%

| PARAMETER                                             | CONDITIONS                                                             | MIN                                           | TYP            | MAX                    | UNITS |
|-------------------------------------------------------|------------------------------------------------------------------------|-----------------------------------------------|----------------|------------------------|-------|
| Power Supply Current I <sub>CC</sub> (Note 4)         | V <sub>CC</sub> = 5V                                                   |                                               |                | 140                    | mA    |
| LED Drivers:<br>V <sub>OL</sub>                       | $R_L = 510\Omega$ (Note 5)                                             |                                               |                | 0.8                    | V     |
| Transmit Peak Output Current                          | RTSET = 220Ω                                                           |                                               | 42<br>(Note 6) |                        | mA    |
| Transmit Squelch Voltage Level (Tx+, Tx-)             |                                                                        |                                               | -170           |                        | mV    |
| Differential Input Voltage (RxTP+, RxTP-)             |                                                                        | ±0.300                                        |                | ±3.1                   | . V   |
| Receiver Input Resistance                             |                                                                        | 10                                            | ,              |                        | ΚΩ    |
| SQEN/LTD/JABD Input Resistance                        | [3]                                                                    |                                               | 12             |                        | ΚΩ    |
| Receive Squelch Voltage Level (RxTP+, RxTP-)          | 100 mg (100 mg)                                                        | 300                                           | 450            | 585                    | mV-p  |
| Differential Output Voltage (Rx+/-, COL+/-)           |                                                                        | ±550                                          |                | ±1200                  | mV    |
| Common Mode Output Voltage (Rx+/-, COL+/-)            |                                                                        |                                               | 4.0            |                        | . v   |
| Differential Output Voltage Imbalance (Rx+/-, COL+/-) |                                                                        |                                               | 2              | ±40                    | mV    |
| BIAS Voltage                                          |                                                                        |                                               | 3.2            |                        | V     |
| SQEN/LTD/JABD                                         | SQE TEST disabled<br>All disabled<br>Link Test disabled<br>All Enabled | 1.1<br>BIAS - 0.15<br>V <sub>CC</sub> - 0.05V |                | .3<br>1.4<br>BIAS+0.15 | V     |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions. Note 2:

Low Duty cycle pulse testing is performed at TA.

This does not include the current from the AUI pull down resistors, the transmit pins TxTP+ and TxTP- or the LED output pins.

LED drivers can sink up to 20mA, but  $V_{OL}$  will be higher.

This current will result in a 2.5V peak output voltage on unshielded twisted pair cable when connected through an external filter and transformer as shown in Figure 12.

## **ELECTRICAL CHARACTERISTICS** (Continued)

### AC ELECTRICAL CHARACTERISTICS

| SYMBOL             | PARAMETER                                                               | MIN | TYP  | MAX  | UNITS |
|--------------------|-------------------------------------------------------------------------|-----|------|------|-------|
| Transmit           |                                                                         |     | •    | 4    |       |
| t <sub>TXNPW</sub> | Transmit Turn-On Pulse Width                                            |     | 20   |      | ns    |
| t <sub>TXFPW</sub> | Transmit Turn-Off Pulse Width                                           |     | 180  |      | ns    |
| t <sub>TXLP</sub>  | Transmit Loopback Startup Delay                                         |     |      | 200  | ns    |
| t <sub>TXODY</sub> | Transmitter Turn-On Delay                                               |     |      | 200  | ns    |
| t <sub>TXSDY</sub> | Transmit Steady State Prop. Delay                                       |     | 15   | 100  | ns    |
| TXJ                | Transmitter Jitter                                                      |     | ±2   | ±3.5 | ns    |
| Receive            |                                                                         |     |      |      |       |
| t <sub>RXODY</sub> | Receive Turn-On Delay if Transmit is Idle                               |     | 420  | 500  | ns    |
| RXTDY              | Receive Turn-On Delay if Transmit is Active                             |     | 650  | 800  | ns    |
| RXFX               | Last Bit Received to Start Slow Decay Output                            | 230 | 800  |      | ns    |
| RXSDY              | Receive Steady State Prop. Delay                                        |     | 15   | 100  | ns    |
| RXJ                | Receiver Jitter                                                         |     | ±0.7 | ±1.5 | ns    |
| AR                 | Differential Output Rise Time 20% to 80% (Rx+/-, COL+/-)                |     | 3    |      | ns    |
| AF                 | Differential Output Fall Time 20% to 80% (Rx+/-, COL+/-)                |     | 3    |      | ns    |
| Collision          |                                                                         |     |      |      |       |
| CPSQE              | Collision Present to SQE Assert                                         | 0   |      | 900  | ns    |
| TXRX               | Time for Loopback to Switch from Tx to RxTP During a Collision          | 0   |      | 900  | ns    |
| SQEXR              | Time for SQE to Deactivate Given That RxTP Goes Idle and TxTP Continues | 0   |      | 900  | ns    |
| SQEXT              | Time for SQE to Deactivate Given That TxTP Goes Idle and RxTP Continues | 0   |      | 900  | ns    |
| CLF                | Collision Frequency                                                     | 8.5 | 10   | 11.5 | MHz   |
| CLPDC              | Collision Pulse Duty Cycle                                              | 40  | 50   | 60   | %     |
| SQEDY              | SQE Test Delay (Tx Inactive to SQE)                                     | 0.6 | 1.1  | 1.6  | μs    |
| SQETD              | SQE Test Duration                                                       | 0.5 | 1.0  | 1.5  | μs    |
| abber, Link Te     | st and LED Timing                                                       |     |      |      |       |
| JAD                | Jabber Activation Delay                                                 | 20  | 70   | 150  | ms    |
| jrt                | Jabber Reset Unjab Time                                                 | 250 | 450  | 750  | ms    |
| JSQE               | Delay from Outputs Disabled to Collision Oscillator On                  |     | 100  |      | ns    |
| LLT                | Link Loss Time                                                          | 50  | 95   | 150  | ms    |
| LTN                | Link Test Pulse Receive Minimum Time                                    | 2   | 4.2  | 7    | ms    |
| LTX                | Link Test Pulse Receive Maximum Time                                    | 25  | 70   | 150  | ms    |
| TLP                | Link Test Pulse Repetition Rate                                         | 8   | 16   | 24   | ms    |
| t <sub>LTPW</sub>  | Link Test Pulse Width                                                   | 85  | 100  | 200  | ns    |
| t <sub>LEDT</sub>  | XMT, RCV, CLSN On Time                                                  | 30  | 100  | 300  | ms    |

## **TIMING DIAGRAMS**



Figure 1. Transmit and Loopback Timing



Figure 2. Receive Timing





Figure 3. Collision Timing



Figure 4. Collision Timing





Figure 5. Collision Timing



Figure 6. SQE Timing



Figure 7. Jabber Timing



Figure 8. Link Pulse Timing



Figure 9. LED Timing

### SYSTEM DESCRIPTION

Figure 10 shows a typical block diagram of an external 10BASE-T transceiver interface. On one side of the transceiver is the AU interface and the other is the twisted pair. The AU interface is AC coupled when used in an external transceiver or can be AC or DC coupled when used in an internal transceiver. The AU interface for an external transceiver includes isolation transformers, some biasing resistors, and a voltage converter for power.

The twisted pair side of the transceiver requires external transmit and receive filters, isolation transformers, and terminating resistors. These components can be obtained in a single hybrid package from suppliers listed in figure 12. The transmitter sends pre-equalized data through the transmit filters onto the twisted pair. The pre-equalized data uses a standard two step output waveform that lowers the amplitude of the 5MHz component so that at the receiving end both the 5MHz and 10MHz components have the same amplitude. The external transmit filter smooths the edges of the signal before passing it onto the twisted pair.

The receive pair side of the transceiver accepts the data after it passes through the isolation transformer and the receive low pass filter. Since this is an AC coupled input, the Bias pin is used to set the proper common mode voltage for the receive inputs. A pair of  $50\Omega$  resistors correctly terminate the receive pair and provide a common mode for the Bias voltage connection point.

### **AU INTERFACE**

The AU interface consists of 3 pair of signals, DO, CI and DI as shown in Figure 10. The DO pair contains transmit data from the DTE which is received by the transceiver and sent out onto the twisted pair. The DI pair contains valid data that has been either received from the twisted pair or looped back from the DO and output through the DI pair to the DTE. The CI pair indicates whether a transmit based collision has occurred. It is an output that oscillates at 10MHz. CI pair is also used for Jabber and SQE Test.

The transceiver may be AC or DC coupled depending on the application. For the AC coupled interface, the DO input must be DC biased (shifted up in voltage) for the proper common mode input voltage. The BIAS pin serves this purpose. When DC coupled, the manchester encoder/decoder transmit output pair provides this common mode voltage and the Bias pin is not connected.

The two 39 $\Omega$  1% resistors tied to the Tx+ and Tx– pins serve two purposes. They provide a point to connect the common mode bias voltage, and they provide the proper matching termination for the AUI cable. The CI and DI pair, which are output drivers from the transceiver to the AUI cable, require 360 $\Omega$  pull down resistors when terminated with a 78 $\Omega$  load. However on a DTE card, CI and DI do not need 78 $\Omega$  terminating resistors. This also means that the pull down resistors on CI and DI can be 1K $\Omega$  or greater depending upon the particular manchester encoder/decoder chip used.



Figure 10. System Block Diagram

The AUI drivers are capable of driving the full 50 meters of cable length and have a rise and fall time of typically 3ns. The rise and fall times match to within 1ns. In the idle state, the outputs go to the same voltage to prevent DC standing current in the isolation transformers.

### TRANSMISSION

The transmit function consists of detecting the presence of data from the AUI DO input (Tx+, Tx-) and driving that data onto the transmit twisted pair (TxTP+, TxTP-). A positive signal on the Tx+ lead relative to the Tx- lead of the DO circuit will result in a positive signal on the TxTP+ lead of the chip with respect to the TxTP- lead.

Before data will be transmitted onto the twisted pair from the AU interface, it must exceed the squelch requirements for the DO pair. The Tx squelch circuit serves the function of preventing any noise from being transmitted onto the twisted pair. This circuit rejects signals with pulse widths less than typically 20ns and voltage levels more positive than –175mV. Once the Tx squelch circuit has unsquelched, it looks for the start of idle signal to turn on the squelch circuit again. The transmitter turns on the squelch again when it receives an input signal at Tx+/- that is more positive than –175mV for more than approximately 180ns.

At the start of a packet transmission, no more than 2 bits are received from the DO circuit and not transmitted onto the twisted pair. The difference between start-up delays (bit loss plus steady-state propagation delay) for any two packets that are separated by 9.6µs or less will not exceed 200ns.

The output stage of the transmitter is a current mode switch which develops the output voltage by driving current through the terminating resistor and the output filter. The transmitter employs a center tap 2:1 transformer where the center tap is tied to  $V_{CC}$  (+5V). While one pin of the transmit pair (TxTP+, TxTP-) is pulled low, the other pin floats. The output pins to the twisted pair wires, TxTP+ and TxTP-, can drive a  $100\Omega$ ,  $150\Omega$  load, or a variety of impedances that are characteristic of the twisted pair wire. RTSET selects the current into the TxTP+, TxTP- pins. This current along with the characteristic impedance of the cable determines the output voltage.

Once the characteristic impedance of the twisted pair is determined, one must select the appropriate RTSET resistor as well as match the terminating impedances of the transmit and receive filter. The RTSET resistor can be selected as follows:

$$RTSET = (R_L/100) * 220\Omega$$

where  $R_L$  is the characteristic impedance of the twisted pair cable.



Figure 11. Transmit Pre-Equalization Waveform

## ML4652, ML4658

The transmitter incorporates a pre-equalization circuit for driving the twisted pair line. Pre-equalization compensates for the amplitude and phase distortion introduced by the twisted pair cable. The twisted pair line will attenuate the 10MHz signal more than the 5MHz signal. Therefore pre-equalization insures that both the 5 and 10MHz components will be roughly the same amplitude at the far end receiver.

The pre-equalization circuit reduces the current output when a 5MHz bit is being transmitted. After 50ns of a 5MHz bit, the current level is reduced to approximately 2/3 of its peak for the remaining 50ns. Figure 11 illustrates the pre-equalization.

An on-chip one-shot determines the pulse width of the pre-equalized transmit signal. This requires an external capacitor connected to pins TxCAP0 and TxCAP1. The proper value for this one-shot is 330pF. Pre-equalization can be disabled by shorting TxCAP0 and TxCAP1 together.

The transmitter enters the idle state when it detects start of idle on Tx+ and Tx- input pins. The transmitter maintains a minimum differential output voltage of at least 450mV for 250ns after the last low to high transition. The driver differential output voltage will then be within 50mV of 0V within 45 bit times.

### RECEPTION

The twisted pair receive data is transformer coupled and low pass filtered before it is fed into the input pins RxTP+/-. The input is differential with the common mode voltage set by the chip's Bias pin. At the start of packet reception from the twisted pair link, no more than 5 bits are received from the twisted pair cable and not transmitted onto the DI circuit. The first bit sent on the DI circuit may contain phase violations or invalid data, but all subsequent bits are valid.

The receive squelch will reject the following differential signals on the RxTP+ and RxTP- inputs:

- All signals that produce a peak magnitude less than 300mV.
- 2. All continuous sinusoidal signals of amplitude less than 6.2V<sub>P-P</sub> and frequency less than 2MHz.
- 3. All single sinusoidal cycles of amplitude less than 6.2V<sub>P-P</sub> and either polarity, where the frequency is between 2MHz and 15MHz. For a period of 4 BT before and after this single cycle, the signal will conform to (1) above.
- 4. All sinusoidal cycles gated by a 100ns pulse gate of amplitude less than 6.2V<sub>P-P</sub> and either polarity, where the sinusoidal frequency is between 2MHz and 30MHz. The off time of the pulse gate on the sinusoidal signal shall be at least 400ns.

The first three receive squelch criteria are required to conform to the 10BASE-T standard. The fourth receive squelch criteria exceeds the 10BASE-T requirements and enhances the performance of the receiver. The fourth squelch criteria prevents a false unsquelch caused by cross talk or noise typically found coupling from the phone lines onto the receive twisted pair.

When the receive squelch is on during idle, the input voltage must exceed approximately ±450mV peak several times before unsquelch occurs. If the transmitter is inactive, the receiver has up to 5 bit times to unsquelch and output the receive data on the Rx+, Rx-pair. If the transmitter is active, the receive squelch extends the time it takes to determine whether to unsquelch. If the receiver unsquelches while the transmitter is active, a collision will result. Therefore the receive squelch uses the additional time to insure that a collision will not be reported as a result of a false receive squelch.

After the receiver is unsquelched, the detection threshold is lowered to 275mV. Upon passing the receive squelch requirements the receive data propagates into the multiplexer and eventually passes to the Rx+ and Rx- outputs of the AU interface. The addition of jitter through the receive section is no more than  $\pm 1.5$ ns.

While in the unsquelch state, the receive squelch circuit looks for the start of idle signal at the end of the packet. When start of idle is detected, receive squelch is turned on again. The proper start of idle occurs when the input signal remains above 300mV for 160ns. Nevertheless, if no transitions occur for 160ns, receive squelch is still turned on.

### COLLISION

Whenever the receiver and the transmitter are active at the same time the chip will activate the collision output. The collision output is a differential square wave matching the AUI specifications and capable of driving a 78 $\Omega$  load. The frequency of the square wave is 10MHz  $\pm$  15% with a 60/40 to 40/60 duty cycle. The collision oscillation turns on no more than 9 bit times after the collision condition begins, and turns off no more than 9 bit times after the collision condition is removed. The collision oscillator also is activated during SQE Test and Jabber.

### **LOOPBACK**

The loopback function emulates a coax Ethernet transceiver where the transmit data sent by the DTE is looped back over the AUI receive pair. Many LAN controllers report the status of the carrier sense for each packet transmitted. The software can use this loopback information to determine whether a MAU is connected to the DTE by checking the status of carrier sense after each packet transmission.

When data is received by the chip while transmitting, a collision condition exits. This will cause the collision oscillator to turn on within 9 bit times. The data on the DI AUI pair (Rx+, Rx-) changes from Tx+, Tx- to RxTP+, RxTP-, when entering the collision state. During a collision, if the receive data (RxTP+, RxTP-) drops out before the transmit data (Tx+, Tx-), Rx+, Rx- will switch back to Tx+, Tx-.

### SQE TEST FUNCTION (SIGNAL QUALITY ERROR)

The SQE test function allows the DTE to determine whether the collision detect circuitry is functional. After each transmission, during the inter-packet gap time, the collision oscillator will be activated for typically 1µs. The SQE test will not be activated if the chip is in the link fail state, or the labber state.

For SQE to operate, the SQEN pin must be tied to  $V_{CC}$  or BIAS. The SQE test can be disabled by tying the SQEN pin to 1.2V or ground. This allows the chip to be interfaced to a repeater.

### JABBER FUNCTION

The Jabber function prevents a babbling transmitter from bringing down the network. Within the transceiver is a Jabber timer that starts at the beginning of each transmission and resets at the end of each transmission. If the transmission lasts longer than 20ms the jabber logic disables the transmitter, and turns on the collision oscillator COL+, COL-. When Tx+ and Tx-finally go idle, a second timer measures 0.5 seconds of idle on Tx+ and Tx- before re-enabling the transmitter and turning off the collision oscillator. If transmission starts up again before 0.5 seconds has expired, the timer is reset and measures another 0.5 seconds of idle time.

Even though the transmitter is disabled during jabber, Link Pulses are still transmitted if the Link Test is enabled.

Jabber can be disabled by placing 1.2V on the SQEN/LTD/JABD pin. This is useful for measuring jitter performance on the transmitter.

### LINK TEST FUNCTION

Transmission — Whenever data is not being delivered to the twisted pair link, the idle signal is applied. The idle signal is a sequence of Link Pulses separated by a 16ms period of silence. The idle signal starts with a period of silence after a packet transmission ends. The link test pulse is a single high pulse with the same amplitude requirements as the data signal.

Reception — The transceiver monitors the receive twisted pair input for packet and link pulse activity. If neither a packet nor a link test pulse is received for 50 to 150ms, the transceiver enters the Link Test Fail state and inhibits transmission and reception. Link pulses received with the wrong polarity will be ignored and cause the chip to go into link test fail.

A DTE can determine that the transceiver is in Link Test Fail one of two ways: it can monitor the LTF pin if the transceiver is internal, or it can monitor loopback. If the MAU is on-board the LTF pin can be sampled to determine that the transceiver is in the link fail state. If the MAU is external the DTE can monitor carrier sense during transmission. A loss of carrier sense is an indication of Link Test Fail State, since in Link Test Fail, loopback is disabled. Note that jabber also disables loopback but with Jabber the collision signal will be on.

When a packet, or two consecutive link test pulses is received from the twisted pair input, the transceiver will exit the Link Test Fail state upon transmit and receive data being idle, and re-enable transmission and reception.

Link test pulses that do not occur within at most 25 to 150ms of each other are not considered consecutive. In addition, detected pulses that occur within a time between 2 to 7ms of a previous pulse will be considered as noise by the link test circuitry.

### POLARITY CIRCUITRY

The ML4652 offers polarity detection, while the ML4658 offers automatic polarity correction. The ML4652 and ML4658 are pin for pin compatible. The POLRD pin is used to report the status of the receive pair polarity. This pin reflects the true status of the receive polarity regardless of whether the part has autopolarity correction or not.

Polarity Detection — ML4652 — The internal circuitry uses the start of idle signal to determine the receive polarity. With the correct receive polarity, the Start of Idle signal (the end of the frame) will remain above 300mV for more than 160ns. If the polarity is reversed, the Start of Idle signal will end with a negative voltage.

The POLRD status pin is updated only when two consecutive frames are received with the same Start of Idle polarity. In the case where the part is powered up with the receive polarity reversed and no frames are received, the part will go into link test fail without reflecting a reverse polarity condition. Without autopolarity correction, the part will remain in link test fail unless a frame is received or the correct polarity link pulses are received.

## ML4652, ML4658

Automatic Polarity Correction — ML4658 — In the link OK state, receive polarity is updated when two consecutive frames are received with the same Start of Idle polarity. In the Link Test Fail state the part will use either the Start of Idle signal or link pulses to correct the receive polarity.

In the case where the part is powered up with the receive polarity reversed and no frames are received, the part will go into Link Test Fail. After two link pulses are received with the same polarity, the part will exit Link Test Fail and correct the receive polarity. The POLRD pin will continue to reflect the true polarity of the receive pair.

### **LED DRIVERS**

The ML4652, ML4658 have six LED drivers for transmit, receive, collision, Link Test Fail, reverse polarity, and jabber. The LEDs are normally off except for LTF which is normally on and active high. The LEDs are tied to their respective pins through a  $510\Omega$  resistor to 5 Volts.

The XMT, RCV and CLSN pins have pulse stretchers on them which enables the LEDs to be visible. When transmission or reception occurs, the LED XMT, RCV or CLSN status pins will activate low for 100ms. If another transmit, receive or collision condition occurs during the first 100ms, the LED timer will reset and begin timing again for 100ms. The LEDs will remain on for consecutive frames. The JAB, POLRD, and LTF LEDs do not have pulse stretchers on them since their conditions occur long enough for the eye to see.

### SEMI-STANDARD OPTION

The ML4652 and ML4658 are designed using Micro Linear's Bipolar Tile Array technology. They use a special Tile Array, the FB3651, that was designed for Data Communications applications. As a result these parts are customizable, and can be modified to suit a specific customer application. Please contact your local representative or Micro Linear for more information on semi-standard options.

Figure 12. External MAU



## APPLICATION: INTERNAL MAU



Figure 13. Internal MAU

## ORDERING INFORMATION

| ORDERING NUMBER | PACKAGE           | PIN COUNT | AUTO-POLARITY |
|-----------------|-------------------|-----------|---------------|
| ML4652CP        | Skinny DIP (P24N) | 24 pins   | No            |
| ML4658CP        | Skinny DIP (P24N) | 24 pins   | Yes           |
| ML4652CQ        | PLCC (Q28)        | 28 pins   | No            |
| ML4658CQ        | PLCC (Q28)        | 28 pins   | Yes           |



## **ML4654**

# 10BASE-T Transceiver for Multi-Port Repeaters

### GENERAL DESCRIPTION

The ML4654 10BASE-T Transceiver is a single chip cable line driver/receiver that provides all of the functionality required to implement an internal 10BASE-T Transceiver for a Multi-Port Repeater. The ML4654 provides a TTL interface well suited for Multi-Port Repeater control logic.

The ML4654 uses a minimal number of external components, and fully conforms to the IEEE 802.3 10BASE-T standard. The transmitter offers a current driven output that is less sensitive to power supply variation and noise. It offers superior performance because of its highly symetrical switching which results in low RFI noise and low jitter.

The Transceiver easily interfaces to  $100\Omega$  unshielded twisted pair cable,  $150\Omega$  shielded twisted pair cable, or a range of other characteristic impedances by changing one external resistor. Jabber and Link Test Function are fully integrated into the chip with enable/disable options. An autopolarity circuit detects the polarity of the receive pair and automatically corrects it if necessary. A polarity status pin that can drive an LED reflects the true polarity of the receive pair.

The ML4654 is available in a 20 pin skinny DIP as well as a surface mount 28 pin PLCC. The ML4654 is

designed using Micro Linear's Bipolar Tile Array technology. It uses a special Tile Array designed for Data Communications applications. Semi-Standard options are available to suit a particular customer application.

### **FEATURES**

- Complete implementation of IEEE 802.3 10BASE-T internal Medium Attachment Unit (MAU)
- TTL interface for direct connection to Multi-Port Repeater control logic
- Automatic polarity correction with a status pin to reflect the true receive polarity
- Single +5 volt supply ± 10%
- No clock or crystal required
- Capable of driving 100Ω unshielded twisted pair cable or 150Ω shielded twisted pair cable
- Fully integrated Link Test logic, with Link Test Fail Status pin and enable/disable option
- On-chip Jabber logic, with enable/disable option
- Available in a 20 pin skinny DIP or 28 pin PLCC
- Semi-standard option using Micro Linear's FB3651 LAN Transceiver Tile Array



# PIN DESCRIPTION

| PIN<br>NO.  | NAME                                   | FUNCTION                                                                                                                                                                                                                                                                                                                                    | PIN<br>NO.     | NAME                    | FUNCTION                                                                                                                                                                                                                                                                                                                        |
|-------------|----------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1           | JAB/DIS                                | Jabber Status Output/Jabber Disable. When this pin is tied to ground, the Jabber function is disabled and the transmitter is allowed to transmit indefinitely. This pin has an internal pullup so that when tied to a TTL input it will be low in the unjab state and high in the jab state. When in the jab state, the transmitter will be | 11             | POLDIS                  | Automatic Polarity Correction Disable. When grounded or left to float this pin will disable <u>automatic</u> polarity correction. The POLRD status pin continues to reflect the status of the receive polarity, even when automatic polarity is disabled. When this pin is tied high, automatic polarity correction is enabled. |
| 2           | CRS                                    | disabled.  Carrier Sense. Indicates valid receive data from the twisted pair.  TTL output active high.                                                                                                                                                                                                                                      | 12<br>13       | TxTP-<br>TxTP+          | Pre-equalized differential balanced<br>output driver. These outputs are<br>connected to terminating resistors<br>a transformer and a balanced                                                                                                                                                                                   |
| 3 4         | RxD<br>LTD                             | Receive data output to the local device. TTL levels. Link Test Disable. When tied high or left to float, link test is disabled. When Link Test is disabled no link pulses are transmitted, and the transmitter and receiver will not                                                                                                        |                |                         | transmit output filter. The output current is set with an external resistor connected to RTSET allowing the chip to drive $100\Omega$ unshielded twisted pair, $150\Omega$ shielded twisted pair cables or a range of other characteristic impedances.                                                                          |
|             |                                        | be disabled as a result of a loss of<br>receive link pulses. When this pin<br>is grounded, link pulses will be<br>transmitting during idle, and the<br>link test receive logic is enabled.                                                                                                                                                  | 14<br>15<br>16 | GND<br>TxCAP1<br>TxCAP0 | Ground reference.  An external capacitor of 330pF is tied between these two pins to set the pulse width for the pre-                                                                                                                                                                                                            |
| 5           | RRSET                                  | A 1% 61.9K $\Omega$ resistor tied from this pin to V <sub>CC</sub> is used for biasing internal nodes.                                                                                                                                                                                                                                      |                |                         | equalization on the transmitter. If<br>these two pins are shorted<br>together, no pre-equalization<br>occurs.                                                                                                                                                                                                                   |
| 6<br>7<br>8 | V <sub>CC</sub><br>Tx+<br>Tx-<br>RTSET | +5 Volt power input.  Differential transmit data pair input from the local device, with TTL levels.  When using 100Ω unshielded                                                                                                                                                                                                             | <b>17</b>      | TxEn                    | When this pin is low the transmitter is enabled and transmitting the data received from the Tx+/- input pair. TTL input-active low.                                                                                                                                                                                             |
|             |                                        | twisted pair cable, tie a $220\Omega$ resistor between this pin and $V_{CC}$ . When using $150\Omega$ shielded twisted pair cable, tie a $330\Omega$ resistor between this pin and $V_{CC}$ .                                                                                                                                               | 18             | LTF                     | Link Test Fail. Active high.  Normally this pin is low, indicating that the link is operational. If the link goes down resulting from the absence of link pulses and frames                                                                                                                                                     |
| 10          | POLRD                                  | Polarity Reversal Detection. This pin reflects the true receive polarity status regardless of the state of the autopolarity logic. A low indicates that RxTP+ and RxTP- are reversed. Open collector TTL output.                                                                                                                            |                |                         | being received, the chip will go into the Link Test Fail state and bring LTF high. In the Link Test Fail state, both the transmitter and receiver are disabled, however link pulses are still sent. This pin is low when Link Test is disabled.                                                                                 |
|             |                                        |                                                                                                                                                                                                                                                                                                                                             | 19<br>20       | RxTP-<br>RxTP+          | Twisted Pair Receive Data Input.<br>When this signal exceeds the<br>receive squelch requirements the<br>receive data is buffered and sent                                                                                                                                                                                       |
|             |                                        |                                                                                                                                                                                                                                                                                                                                             |                |                         | to the RxD output pin.                                                                                                                                                                                                                                                                                                          |

### PIN CONNECTION





### ABSOLUTE MAXIMUM RATINGS

(Note 1)

| Power Supply Voltage Range                |
|-------------------------------------------|
| V <sub>CC</sub> 0.3 to 6V                 |
| Input Voltage Range0.3 to V <sub>CC</sub> |
| Input Current 60mA                        |
| Output Current                            |
| TxTP+, TxTP 80mA                          |
| Storage Temperature (Tj)                  |
| Lead Temperature (Soldering 10 seconds)   |

### **OPERATING CONDITIONS**

(Note 2)

| Supply Voltage (V <sub>CC</sub> ) | $\dots \dots $ |
|-----------------------------------|----------------------------------------------------------------------------------------------------------------------|
| LED on Current                    | 10mA                                                                                                                 |
| RRSET                             | $\dots$ 61.9KΩ ± 1%                                                                                                  |
| RTSET                             | 220 $\Omega$ or 330 $\Omega$ ± 1%                                                                                    |
| TxCAP                             | 330pF                                                                                                                |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $T_A$  = 0°C to 70°C (Note 3),  $V_{CC}$  = 5V  $\pm$  10%

| PARAMETER                                     | CONDITIONS                         | MIN    | TYP      | MAX  | UNITS |
|-----------------------------------------------|------------------------------------|--------|----------|------|-------|
| Power Supply Current I <sub>CC</sub> (Note 4) | V <sub>CC</sub> = 5V               |        |          | 120  | mA    |
| TTL Inputs:                                   |                                    |        |          |      |       |
| $V_{IL}$                                      |                                    |        |          | .8   | V     |
| V <sub>IH</sub> (LTD, TxEN)                   |                                    | 2      |          |      | V     |
| TTL Outputs:                                  |                                    |        |          |      |       |
| V <sub>OL</sub>                               | I <sub>OL</sub> = 1.6mA            |        |          | .4   | V     |
| V <sub>OH</sub> (CRS, RxD, LTF)               | $I_{OH} = -400 \mu A$              | 2.4    |          |      | V     |
| LED Drivers:                                  |                                    |        |          |      |       |
| V <sub>OL</sub> (JAB/DIS, POLRD)              | $R_L = 510\Omega \text{ (Note 5)}$ |        |          | 8.0  | V     |
| Transmit Peak Output Current                  | RTSET = 220Ω                       |        | 42       |      | mA    |
| ·                                             |                                    |        | (Note 6) |      |       |
| Differential Input Voltage (RxTP+, RxTP-)     |                                    | ±0.300 |          | ±3.1 | V     |
| Receiver Input Resistance                     |                                    | 10     |          |      | ΚΩ    |
| Receive Squelch Voltage Level (RxTP+, RxTP-)  |                                    | 300    | 450      | 585  | mVp   |

- Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.
- Note 2: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.
- Note 3: Low Duty cycle pulse testing is performed at T<sub>A</sub>.
- Note 4: This does not include the current supplied into the transmit pins TxTP+ and TxTP-.
- Note 5: LED drivers can sink up to 20mA, but VOL will be higher.
- Note 6: This current will result in a 2.5V peak output voltage on unshielded twisted pair cable when connected through an external filter and transformer as shown in Figure 5.



## **ELECTRICAL CHARACTERISTICS** (Continued)

### AC ELECTRICAL CHARACTERISTICS

| SYMBOL               | PARAMETER                                               | MIN | TYP  | MAX  | UNITS |
|----------------------|---------------------------------------------------------|-----|------|------|-------|
| Transmit             |                                                         | :   | 1.2% |      | ,     |
| t <sub>TXEN</sub>    | Transmit Enable to Data Out                             |     |      | 100  | ns    |
| t <sub>TXDIS</sub>   | Transmit Disable to Start Slow Decay                    |     |      | . 50 | ns    |
| t <sub>TXSDY</sub>   | Transmit Steady State Prop. Delay                       |     | 15   | 100  | ns    |
| t <sub>TXJ</sub>     | Transmitter Jitter                                      |     |      | ±2   | ns    |
| Receive              |                                                         |     |      |      |       |
| t <sub>RXOCR</sub>   | Valid Receive Data to CRS Turn-On                       |     |      | 500  | ns    |
| trxtcr               | Valid Receive Data to CRS Turn-On if Transmit is Active |     |      | 800  | ns    |
| t <sub>RXSDY</sub>   | Receive Steady State Prop. Delay                        |     | 15   | 100  | ns    |
| t <sub>rxfcr</sub>   | Receive Turn-Off to CRS Inactive                        | 150 | 230  | 300  | ns    |
| t <sub>RXJ</sub>     | Receiver Jitter                                         |     |      | ±1.5 | ns    |
| t <sub>AR</sub>      | Rx Output Rise Time 20% to 80%                          |     | 4    |      | ns    |
| t <sub>AF</sub>      | Rx Output Fall Time 20% to 80%                          |     | 4    |      | ns    |
| Jabber, Link Test ar | id LED Timing                                           |     |      |      |       |
| t <sub>JAD</sub>     | Jabber Activation Delay                                 | 20  | 70   | 150  | ms    |
| t <sub>jrt</sub>     | Jabber Reset Unjab Time                                 | 250 | 450  | 750  | ms    |
| t <sub>IJAB</sub>    | Delay from Outputs Disabled to JAB/DIS Active           |     | -20  |      | ns    |
| t <sub>LLT</sub>     | Link Loss Time                                          | 50  | 95   | 150  | ms    |
| t <sub>l</sub> tn    | Link Test Pulse Minimum Time                            | 2   | 4.2  | . 7  | ms    |
| t <sub>LTX</sub>     | Link Test Pulse Maximum Time                            | 25  | 70   | 150  | ms    |
| t <sub>LTPW</sub>    | Link Test Pulse Width                                   | 85  | 100  | 130  | ns    |
| t <sub>TLP</sub>     | Link Pulse Repetition Rate                              | 8   | 16   | 24   | ms    |

## **TIMING DIAGRAMS**



Figure 1. Transmit Timing

## TIMING DIAGRAMS (Continued)



Figure 2. Receive Timing



Figure 3. Jabber Timing



Figure 4. Link Pulse Timing

### FUNCTIONAL DESCRIPTION

Figure 5 shows a typical block diagram of the ML4654 in an internal 10BASE-T transceiver interface. On one side of the transceiver is the local controller interface and the other is the twisted pair. The twisted pair side of the transceiver requires external transmit and receive filters, isolation transformer, and termination resistors.

The transmitter sends pre-equalized data through the transmit filters onto the twisted pair. The pre-equalized data uses a standard two step output waveform that lowers the amplitude of the 5MHz component so that at the receiving end both the 5MHz and 10MHz components have the same amplitude. The external transmit filter smooths the edges of the transmitter's output before passing it onto the twisted pair. Figure 6 illustrates the transmit output waveforms at different stages of the system.

The receive pair side of the transceiver accepts the data after it passes through the isolation transformer and the receive low pass filter. Since this is an AC coupled input, an internal DC bias is used to set the proper common mode voltage for the receive inputs.

#### LOCAL INTERFACE

The local interface consists of transmit, and receive signals which all use TTL levels. The transmit input signals entail a pair of true differential TTL transmit data pins, and an enable signal.

Once the transmitter is enabled, the output on TxTP+, TxTP- is determined by the transmit input pair Tx+, Tx-. The transmit input pair is a true differential TTL input that determines the switching point based on both inputs. Driving this input single ended is also possible by letting Tx- float. After the last bit is transmitted, Tx+ should be held high and Tx- held low for two bit times before TxEn goes high.

During reception the carrier sense pin (CRS) is activated asynchronously to receive data. Receive data is output through the receive data output pin (RxD). At the end of the packet, CRS goes inactive two bit times after the last low to high transition on RxD.

#### **TRANSMISSION**

The transmit function consists of enabling the transmitter with TxEn and driving the data onto the transmit twisted pair (Tx+, Tx-). A positive signal on the Tx+ lead relative to the Tx- lead results in a positive signal on the TxTP+ lead of the chip with respect to the TxTP- lead.

At the start of a packet transmission, no more than 1 bit is received from the Tx+, Tx- circuit and not transmitted onto the twisted pair. The difference between start-up delays (bit loss plus steady-state propagation delay) for any two packets that are separated by  $9.6\mu s$  or less will not exceed 200ns.

The output stage of the transmitter is a current mode switch which develops the output voltage by driving current through the terminating resistor. The transmitter employs a center tap 2:1 transformer where the center tap is tied to  $V_{CC}$  (+5V). While one pin of the transmit pair is pulled low, the other pin floats.

The output pins to the twisted pair wires, TxTP+ and TxTP-, drive a  $100\Omega$  load,  $150\Omega$  load, or a variety of impedances that are characteristic of the twisted pair wire. To select the correct drive current for a characteristic impedance of the twisted pair wire, one must select the appropriate RTSET resistor. The RTSET resistor can be determined as follows:

RTSET =  $(R_1/100) * 220\Omega$ 

where  $R_L$  is the characteristic impedance of the twisted pair cable.

The transmitter incorporates a pre-equalization circuit for driving the twisted pair line. Equalization of the transmit signal is needed to decrease the voltage of the 5MHz component of the Manchester encoded signal. The twisted pair line will decrease the voltage of the 10MHz signal more than the 5MHz signal. Therefore the pre-equalization insures that both the 5 and 10MHz components will have the same amplitude at the far end receiver.

The pre-equalization circuit reduces the output current when a 5MHz bit is being transmitted. After 50ns of a 5MHz bit, the current level is reduced to approximately 2/3 of its peak for the remaining 50ns. Figure 6 illustrates the pre-equalization.

An on-chip one-shot determines the pulse width of the pre-equalized transmit signal. This requires an external capacitor connected to pins TxCAP0 and TxCAP1. The proper value for this capacitor is 330pF. Pre-equalization can be disabled by shorting TxCAP0 and TxCAP1 together.

The transmitter enters the idle state when it is disabled by TxEn. The Tx+ pin should remain high and the Tx-pin should remain low or float for two bit times before the TxEn signal goes high. When this happens, the transmitter maintains a minimum differential output voltage of at least 450mV for two bit times after the last low to high transition. The driver's differential output voltage will then be within 40mV of 0V within 80 bit times. In addition the current into the load will be limited in magnitude to 4mA within 80 bit times.

Figure 5. System Block Diagram



Magnetics and Filter Supplies:
Pulse Engineering, Inc. (San Diego)
Valor Electronics, Inc. (San Diego)
Coilcraft (Cary, Illinois)
Fil-Mag (San Diego)
Bel Fuse (Jersey City)
TDK (Jorrance, CA)



Figure 6. Transmit Output Waveforms

### RECEPTION

Before the twisted pair receive data is input into the transceiver it is transformer coupled and low pass filtered. The RxTP+/– input is differential with the common mode voltage set internally at approximately halfway between  $V_{CC}$  and GND. At the start of a packet reception from the twisted pair link, no more than 5 bits are received from the twisted pair cable and not transmitted onto the Rx pin. The first bit sent to Rx may contain phase violations or invalid data, but all subsequent bits are valid.

The receive squelch will reject the following differential signals on the RxTP+ and RxTP- inputs:

- All signals that produce a peak magnitude less than 300mV.
- 2. All continuous sinusoidal signals of amplitude less than  $6.2V_{P-P}$  and frequency less than 2MHz.
- 3. All single sinusoidal cycles of amplitude less than 6.2V<sub>P-P</sub> and either polarity, where the frequency is between 2MHz and 15MHz. For a period of 4 BT before and after this single cycle, the signal will conform to (1) above.
- 4. All sinusoidal cycles gated by a 100ns pulse gate of amplitude less than 6.2V<sub>P-P</sub> and either polarity, where the sinusoidal frequency is between 2MHz and 30MHz. The off time of the pulse gate on the sinusoidal signal shall be at least 400ns.

The first three receive squelch criteria are required to conform to the 10BASE-T standard. The forth receive squelch criteria exceeds the 10BASE-T requirements. It enhances the receiver's performance without compromising on conformance to the standard. The additional squelch criteria prevents a false unsquelch from occuring due to cross talk or noise typically coming from the telephone system twisted pair wires.

When the receive squelch is on, the input voltage must exceed ±450mV peak several times before unsquelch occurs. If the transmitter is inactive, the receiver has up to 5 bit times to unsquelch and output the receive data on the Rx+, Rx- pair. If the transmitter is active, the receive squelch extends the time it takes to determine whether to unsquelch. If the receiver unsquelches while the transmitter is active, a collision will result. Therefore the receive squelch uses the additional time to insure that a collision will not be reported as a result of a false receive squelch.

After the receiver is unsquelched, the data detection threshold is lowered to 275mV. Upon passing the receive squelch requirements the receive data propagates to the Rx TTL output. This TTL output has been bolstered to reduce jitter. The addition of jitter through the receive section is no more than  $\pm 1.5$ ns.

While in the unsquelch state, the receive squelch circuit looks for the start of idle signal at the end of the packet. When start of idle is detected, receive squelch is turned on again and the carrier sense pin goes inactive. The proper start of idle occurs when the input signal remains above 300mV for 160ns. Nevertheless if no transitions occur for 160ns, receive squelch is still turned on. In this case however, the polarity may be reversed. A reverse polarity condition will be registered into the autopolarity circuit if the start of idle signal is negative. It will take several reverse polarity start of idle signals and/or reverse polarity link pulses to actually change the polarity on the receive circuit. (See Automatic Polarity Reversal section for more detail)

#### JABBER FUNCTION REQUIREMENTS

The Jabber function prevents a babbling transmitter from bringing down the network. Within the transceiver is a Jabber timer that starts at the beginning of each transmission and resets at the end of each transmission. If the transmission last longer than 20ms the jabber logic disables the transmitter, and activates the JAB/DIS pin, signaling the controller of the jabber condition. When Tx+ and Tx- finally go idle, a second timer measures 0.5 seconds of idle on Tx+ and Tx- before re-enabling the transmitter and deactivating the JAB/DIS pin. If transmission starts up again before the 0.5 seconds has expired, the timer is reset and measures another 0.5 seconds of idle time. Even though the transmitter is disabled during jabber, Link Pulses are still transmitted.

The Jabber function can be disabled by tying the JAB/DIS pin to ground. This forces the ML4654 into the Unjab state allowing indefinite transmission.

#### LINK TEST FUNCTION

Transmission — Whenever data is not being delivered to the twisted pair link, the idle signal is used. The idle signal is a sequence of link pulses separated by 16ms of silence. The idle signal starts with a 16ms period of silence after a packet transmission ends. The link test pulse is a single high pulse which meets the amplitude requirements for a pulse of duration BT.

Reception — The transceiver monitors its twisted pair input for packet and link pulse activity. If neither a packet nor a link test pulse is received for 50 to 150ms, the transceiver enters the Link Test Fail state and inhibits transmission and reception. The Hub Controller can determine that the transceiver is in the Link Test Fail state by monitoring the LTF pin. If LTF is low, the link is operational. But if LTF goes high, the ML4654 has entered the Link Test Fail state as a result of a loss of both Link Pulses and Receive Frames.

When a packet, or two consecutive link test pulses is received, the transceiver will exit the link test fail state. Exiting the link test fail state may be deferred if either TxEn is high or the receive squelch is off indicating receive data activity. After the link test fail state is exited, transmission and reception are re-enabled.

Link test pulses that do not occur within at most 25 to 150ms of each other are not considered consecutive. In addition, a Link Test Pulse that occurs within a time between 2 to 7ms of a previous Link Test Pulse will be considered as noise by the link test circuitry. In the Link Test Fail state, such pulses reset the counted number of consecutive link test pulses to zero.

#### **AUTOMATIC POLARITY REVERSAL**

This circuit determines the polarity for the receive pair only, and decides whether the polarity should be reversed. After 240ms of consistent reverse polarity information, the POLRD pin will change states and the polarity on the receive circuit will switch. The polarity on the receive pair RxTP+, RxTP- is determined using both Link Pulses and the Start of Idle signal at the end of a receive packet. When the Start of Idle signal is negative, it is treated as a reverse polarity indication. When a Link Pulse begins with a negative transition it is treated as a reverse polarity indication. When both Link Pulses and/or Start of Idle signals consistently indicate a reverse polarity condition for 240ms, the polarity on the receiver will be reversed.

The POLRD pin will reflect the true polarity on the receive pair regardless of the automatic correction circuit. For example if the polarity on the receive pair is reversed, after 240ms the POLRD pin will go low and the data on the RxD pin will have the correct polarity. This condition will remain as long as the polarity stays reversed. If the reverse polarity is then corrected, after 240ms the POLRD pin will go high and the RxD pin will have the correct polarity.

The POLDIS pin will disable the auto<u>matic</u> polarity correction but have <u>no</u> affect on the POLRD pin. Therefore when POLDIS pin is tied low and the <u>polarity</u> is reversed on the receive pair, after 240ms the POLRD pin will go low, but the RxD will continue to pass the data on in the reverse polarity condition.

If the ML4654 is powered up with the RxTP+/- polarity reversed, and no data is received, it will go into link test fail. After 240ms of reverse polarity information, the auto-polarity circuit will reverse the polarity. The link test circuitry will then receive two correct polarity link pulses, and exit the link test fail state.

## ML4654

## **ORDERING INFORMATION**

| ORDERING NUMBER | PACKAGE    | PIN COUNT     |
|-----------------|------------|---------------|
| ML4654CP        | Skinny DIP | 20 pins (P20) |
| ML4654CQ        | PLCC       | 28 pins (Q28) |



# **ML4661**

# **FOIRL Transceiver**

### **GENERAL DESCRIPTION**

The ML4661 FOIRL transceiver combined with the ML4621 or ML4622 fiber optic quantizers provides all of the functionality required to implement both an internal and external IEEE 802.3 FOIRL MAU. The ML4661 offers a standard IEEE 802.3 AU interface that allows it to be directly connected to industry standard manchester encoder/decoder chips or an AUI cable.

The ML4661 provides a highly integrated solution that requires a minimal number of external components, and is compliant to the IEEE 802.3 FOIRL standard. The transmitter offers a current driven output that directly drives a fiber optic LED transmitter. Jabber, 1MHz idle signal, and SQE Test are fully integrated onto the chip.

The receiver accepts an ECL level input coming from the ML4621 or ML4622 fiber optic quantizers. The 1MHz idle signal is removed and the AUI output is activated when the receive squelch criteria is exceeded. A Link Monitor function is also provided for low light detection.

### **FEATURES**

- Combined with the ML4621 or ML4622, offers a complete implementation of an FOIRL Medium Attachment Unit (MAU)
- Incorporates an AU interface for use in an external MAU or an internal MAU
- Single +5 volt supply ± 10%
- No crystal or clock required
- On-chip Jabber, 1MHz idle, and SQE Test with enable/disable option
- Five network status LED outputs
- Available in a 28-pin PLCC package
- Semi-standard option using Micro Linear's FB3651 LAN Transceiver Tile Array

#### **BLOCK DIAGRAM** PIN CONNECTION SOEN/IABD **≶** RTSET FIBER OPTIC AUI` RECEIVER **TxOUT** DRIVER COL- CLSN BIAS SQEN/JABD | COL+ | JAB | RxIN+ Tx SQUELCH JABBER 1MHz IDIE SIGNAL GND 25 RxIN-IMON Rx+ 24 T LBDIS 23 LMÒNIN Vcc ML4661 IMONIN 22 SQE Vcc 21 GND RECEIVE SOUELCH Tx+ 20 GND COL AUI DRIVER 10MHz GATED 19 NC COL RxIN+ 13 14 15 16 17 LINE RxIN-RRSET XMT Rx-RCV NC TxOUT LOOPBACK AUI Rx-Rx TOP VIEW LED DRIVERS BIAS RRSET CLSN JAB RCV XMT LMON GND LBKD

# ML4661

# PIN DESCRIPTION

| PIN #    | NAME                                                                                                           | FUNCTION                                                                                                                                                                 | PIN #    | NAME                      | FUNCTION                                                                                                                                                                                                     |
|----------|----------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|---------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | CLSN                                                                                                           | Indicates that a collision is taking                                                                                                                                     | 17       | $V_{CC}$                  | +5 volt supply.                                                                                                                                                                                              |
|          |                                                                                                                | place. Active low LED driver, open collector. Event is extended with                                                                                                     | 18       | TxOUT                     | Fiber optic LED driver output.                                                                                                                                                                               |
|          | en de la companya de | internal timer for visibility.                                                                                                                                           | 19       | NC                        | No Connection.                                                                                                                                                                                               |
| 2        | COL+                                                                                                           | Gated 10MHz oscillation used to                                                                                                                                          | 20       | GND                       | Ground Reference.                                                                                                                                                                                            |
| 3        | COL-                                                                                                           | indicate a collision, SQE test, or                                                                                                                                       | 21       | GND                       | Ground Reference.                                                                                                                                                                                            |
|          | COENTARD                                                                                                       | jabber. Balanced differential line driver outputs that meet AUI specifications.                                                                                          | 22       | <u>IMON</u> <sub>IN</sub> | Link Monitor Input from the ML4621 or ML4622. This input must be low (active) for the                                                                                                                        |
| 4        | SQEN/JABD                                                                                                      | SQE Test Enable, Jabber Disable. When tied low, SQE test is disabled, when tied high SQE test is enabled. When tied to BIAS both SQE test and Jabber are disabled.       | 23       | LBDIS                     | receiver to unsquelch.  Loopback Disable. When this pin is tied to V <sub>CC</sub> , the AUI transmit pair data is not looped back to the AUI receive pair, and collision is disabled. When this pin is tied |
| 5        | GND                                                                                                            | Ground Reference.                                                                                                                                                        |          |                           | to GND (normal operation), the                                                                                                                                                                               |
| 6<br>7   | Rx+<br>Rx-                                                                                                     | Manchester encoded receive data output to the local device. Balanced differential line driver outputs.                                                                   | 24       | <u>IMON</u>               | AUI transmit pair data is looped back to the AUI receiver pair.  Link Monitor LED status output.  This pin is pulled low when                                                                                |
| 8<br>9   | V <sub>CC</sub>                                                                                                | +5 Volt power input.                                                                                                                                                     |          |                           | LMON <sub>IN</sub> input is low and there are transitions on RxIN± indicating an idle signal or active                                                                                                       |
| 10<br>11 | Tx+<br>Tx-                                                                                                     | Balanced differential line receiver inputs that meet AUI specifications. These inputs may be transformer, AC or DC coupled. When transformer or AC                       |          |                           | data. If either LMON <sub>IN</sub> goes high<br>or transitions cease on RxIN±,<br>LMON will go high. Active low<br>LED driver, open collector.                                                               |
|          |                                                                                                                | coupled, the BIAS pin is used to set the common mode voltage.                                                                                                            | 25<br>26 | RxIN-<br>RxIN+            | Fiber Optic receive pair. This ECL level signal is received from the                                                                                                                                         |
| 12       | RTSET                                                                                                          | Sets the current driven out of the transmitter.                                                                                                                          |          |                           | ML4621 or ML4622 fiber optic<br>quantizer. When this signal<br>exceeds the receive squelch                                                                                                                   |
| 13       | RRSET                                                                                                          | A 1% 61.9 $K\Omega$ resistor tied from this pin to $V_{CC}$ sets the biasing currents for internal nodes.                                                                |          |                           | requirements, and the LMON <sub>IN</sub> input is low, the receive data is buffered and sent to the AUI                                                                                                      |
| 14       | NC .                                                                                                           | No Connection.                                                                                                                                                           |          |                           | receive outputs.                                                                                                                                                                                             |
| 15       | XMT                                                                                                            | Indicates that transmission is taking place. Active low LED driver, open collector. Event is                                                                             | 27       | BIAS                      | BIAS output voltage for the AUI Tx+, Tx- inputs when they are AC coupled.                                                                                                                                    |
|          |                                                                                                                | extended with internal timer for visibility.                                                                                                                             | 28       | JAB                       | Jabber network status LED. When in the Jabber state, this pin will be low and the transmitter will be                                                                                                        |
| 16       | RCV                                                                                                            | Indicates that the transceiver is receiving a frame from the optical input. Active low LED driver, open collector. Event is extended with internal timer for visibility. |          |                           | disabled. In the Jabber "OK" state this pin will be high. Open collector TTL output.                                                                                                                         |

## **ABSOLUTE MAXIMUM RATINGS**

(Note 1)

| Power Supply Voltage Range                                              |
|-------------------------------------------------------------------------|
| V <sub>CC</sub> 0.3 to 6V                                               |
| Input Voltage Range                                                     |
| Digital Inputs (SQEN, LMON <sub>IN</sub> , LBDIS)0.3 to V <sub>CC</sub> |
| Tx+, Tx-, RxIN+, RxIN0.3 to V <sub>CC</sub>                             |
| Input Current                                                           |
| RRSET, RTSET, JAB, CLSN, XMT, RCV, LMON 60mA                            |
| Output Current                                                          |
| TxOUT 100mA                                                             |
| Storage Temperature65° C to +150°C                                      |
| Lead Temperature (Soldering 10 seconds) 260°C                           |

## **OPERATING CONDITIONS**

(Note 2)

| Supply Voltage (V <sub>CC</sub> ) | 5V ± 10%                       |
|-----------------------------------|--------------------------------|
| LED on Current                    | 10mA                           |
| RRSET                             | $\dots$ 61.9K $\Omega \pm 1\%$ |
| RTSET                             | $\dots$ 162 $\Omega \pm 1\%$   |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = -30°C to 85°C,  $V_{CC}$  = 5V  $\pm$  10% (Note 3)

| PARAMETER                                                            | CONDITIONS                                         | MIN                              | TYP       | MAX                   | UNITS |
|----------------------------------------------------------------------|----------------------------------------------------|----------------------------------|-----------|-----------------------|-------|
| Power Supply Current I <sub>CC</sub> :<br>Idle<br>While Transmitting | V <sub>CC</sub> = 5V, RTSET = 162Ω<br>(Note 4)     |                                  |           | 170<br>200            | mA    |
| LED Drivers:<br>V <sub>OL</sub>                                      | $R_L = 510\Omega \text{ (Note 5)}$                 |                                  | *<br>2 .1 | 0.8                   | V     |
| Transmit Peak Output Current                                         | RTSET = 162Ω                                       |                                  | 57        |                       | mA    |
| Transmit Squelch Voltage Level (Tx+, Tx-)                            |                                                    | -300                             | -250      | -200                  | mV    |
| Common Mode Input Voltage (Tx±, RxIN±)                               |                                                    | 2                                |           | V <sub>CC</sub> - 0.5 | V     |
| Receive Squelch Voltage Level (RxIN+, RxIN-)                         | ·                                                  |                                  | ±175      |                       | mV-p  |
| Differential Output Voltage (Rx±, COL±)                              |                                                    | ±550                             |           | ±1200                 | mV    |
| Common Mode Output Voltage (Rx±, COL±)                               |                                                    |                                  | 4.0       |                       | V     |
| Differential Output Voltage Imbalance (Rx±, COL±)                    |                                                    |                                  | 1,        | ±40                   | mV    |
| BIAS Voltage                                                         |                                                    |                                  | 3.2       |                       | V     |
| SQE/JABD                                                             | SQE Test Disable<br>Jabber Disable<br>Both Enabled | BIAS15<br>V <sub>CC</sub> - 0.05 | :         | .3<br>BIAS + .15      | V     |
| LBDIS Threshold                                                      | Disabled<br>Enabled                                | V <sub>CC</sub> -0.10            |           | 1                     | V     |

## **AC ELECTRICAL CHARACTERISTICS**

| SYMBOL             | PARAMETER                                              | MIN  | TYP | MAX   | UNITS |
|--------------------|--------------------------------------------------------|------|-----|-------|-------|
| Transmit           |                                                        |      |     |       |       |
| t <sub>TXNPW</sub> | Transmit Turn-On Pulse Width                           | . '  | 20  |       | ns    |
| t <sub>TXFPW</sub> | Transmit Turn-Off Pulse Width from Data to Idle        | 400  |     | 2100  | ns    |
| t <sub>TXLP</sub>  | Transmit Loopback Startup Delay                        |      |     | 500   | ns    |
| t <sub>TXODY</sub> | Transmitter Turn-On Delay                              |      |     | 100   | ns    |
| t <sub>TXIDF</sub> | Transmit Idle Frequency                                | 0.85 | e   | 1.25  | MHz   |
| t <sub>TXDC</sub>  | Transmit Idle Duty Cycle                               | 45   |     | 55    | %     |
| t <sub>TXSDY</sub> | Transmit Steady State Propagation Delay                |      | 15  | 50    | ns    |
| t <sub>TXJ</sub>   | Transmitter Jitter into 31Ω Load                       | 7.   |     | ±1.5  | ns    |
| Receive            |                                                        |      |     | N     |       |
| t <sub>RXSFT</sub> | Receive Squelch Frequency Threshold                    | 1.3  |     | 4     | MHz   |
| t <sub>RXODY</sub> | Receive Turn-On Delay                                  |      |     | 350   | ns    |
| t <sub>RXFX</sub>  | Last Bit Received to Slow Decay Output                 | 230  | 800 |       | ns    |
| t <sub>RXSDY</sub> | Receive Steady State Propagation Delay                 |      | 15  | - 50  | ns    |
| t <sub>RXJ</sub>   | Receiver Jitter                                        |      |     | ±1.5  | ns    |
| t <sub>AR</sub>    | Differential Output Rise Time 20% to 80% (Rx±, COL±)   |      | 4   |       | ns    |
| t <sub>AF</sub>    | Differential Output Fall Time 20% to 80% (Rx±, COL±)   |      | 4   |       | ns    |
| Collision          |                                                        |      |     |       |       |
| t <sub>CPSQE</sub> | Collision Present to SQE Assert                        | 0    |     | 400   | ns    |
| t <sub>SQEXR</sub> | Time for SQE to Deactivate After Collision             | 450  |     | 1,000 | ns    |
| t <sub>CLF</sub>   | Collision Frequency                                    | 8.5  |     | 11.5  | MHz   |
| t <sub>CLPDC</sub> | Collision Pulse Duty Cycle                             | 40   | 50  | 60    | %     |
| t <sub>SQEDY</sub> | SQE Test Delay (Tx Inactive to SQE)                    | 0.6  |     | 1.6   | μs    |
| t <sub>SQETD</sub> | SQE Test Duration                                      | 0.5  | 1.0 | 1.5   | μs    |
| Jabber and LED Ti  | iming                                                  |      |     |       | ***   |
| t <sub>IAD</sub>   | Jabber Activation Delay                                | 20   | 70  | 150   | ms    |
| t <sub>JRT</sub>   | Jabber Reset Unjab Time                                | 250  | 450 | 750   | ms    |
| t <sub>JSQE</sub>  | Delay from Outputs Disabled to Collision Oscillator On |      | 100 |       | ns    |
| LEDTRC             | RCV, CLSN On Time                                      | 10   |     | 70    | ms    |
| t <sub>ledtt</sub> | XMIT On Time                                           | . 5  |     | 30    | ms    |
| t <sub>LLPH</sub>  | Low Light Present to LMON High                         | 3    |     | 10    | μs    |
| t <sub>LLCL</sub>  | Low Light Clear to LMON Low                            | 1    |     | 6     | ms    |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 3:

Low Duty Cycle pulse testing is performed at T<sub>A</sub>. This does not include the current from the AUI pull down resistors, or LED status outputs.

LED drivers can sink up to 20mA, but VOL will be higher.

### SYSTEM DESCRIPTION

Figure 1 shows a typical block diagram of the ML4661 in an internal or external FOIRL MAU. On one side of the transceiver is the AU interface and the other is the fiber optic interface. The AU interface is AC coupled when used in an external transceiver or can be AC or DC coupled when used in an internal transceiver. The AU interface for an external transceiver includes isolation transformers, some biasing resistors, and a voltage regulator for power.

The fiber optic side of the transceiver requires an external fiber optic transmitter, fiber optic receiver, and the ML4621 or ML4622 fiber optic quantizers. The transmitter uses a current driven output that directly drives the fiber optic transmitter. The receive side of the transceiver accepts the data after passing through the fiber optic receiver and the ML4621/ML4622 fiber optic quantizer.



Figure 1. FOIRL System Block Diagram

#### **AUI INTERFACE**

The AUI interface consist of 3 pair of signals, DO, CI and DI as shown in figure 1. The DO pair contains transmit data from the DTE which is received by the transceiver and sent out onto the fiber optic cable. The DI pair contains valid data that has been either received from the fiber optic cable or looped back from the DO and output through the DI pair to the DTE. The CI pair indicates whether a collision has occurred. It is an output that oscillates at 10MHz if a collision Jabber or SQE Test has taken place, otherwise it remains idle.

When the transceiver is external, these three pair are AC coupled through isolation transformers, while an internal transceiver may be AC or DC coupled. For the AC coupled interface, DO which is an input must be DC biased (shifted up in voltage) for the proper common mode input voltage. The BIAS pin serves this purpose. When DC coupled, transmit output pair coming from the serial interface provides this common mode voltage and the BIAS pin is not connected.

The two  $39\Omega$  1% resistors tied to the Tx+ and Tx- pins serve two purposes. First they provide a point to connect the common mode bias voltage as discussed above, and they provide the proper matching termination for the AUI cable. The CI and DI pair, which are output from the transceiver to the AUI cable, require  $360\Omega$  pull down resistors when terminated with a  $78\Omega$  load. However on a DTE card, CI and DI do not need  $78\Omega$  terminating resistors. This also means that the pull down resistors on CI and DI can be  $1K\Omega$  or greater depending upon the particular manchester encoder/decoder chip used. Using higher value pull down resistors as in a DTE card will save power.

The AUI drivers are capable of driving the full 50 meters of cable length and have a rise and fall time of typically 3ns. In the idle state, the outputs go to the same voltage to prevent DC standing current in the isolation transformers.

#### TRANSMISSION

The transmit function consists of detecting the presence of data from the AUI DO input (Tx+, Tx-) and driving that data onto the fiber optic LED transmitter. A positive signal on the Tx+ lead relative to the Tx- lead of the DO circuit will result in no current, hence the fiber optic LED is in a low light condition. When Tx+ is more negative than Tx-, the ML4661 will sink current into the chip and the LED will light up.

Before data will be transmitted onto the fiber optic cable from the AUI interface, it must exceed the squelch requirements for the DO pair. The Tx squelch circuit serves the function of preventing any noise from being transmitted onto the fiber. This circuit rejects signals with pulse widths less than typically 20ns (negative going), or with levels less than −250mV. Once Tx squelch circuit has unsquelched, it looks for the start of idle signal to turn on the squelch circuit again. The transmitter turns on the squelch again when it receives an input signal at TxIN± that is more positive than −250mV for more than approximately 180ns.

At the start of a packet transmission, no more than 1 bit is received from the DO circuit and not transmitted onto the fiber optic cable. The difference between start-up delays (bit loss plus steady-state propagation delay) for any two packets that are separated by 9.6µs or less will not exceed 200ns.

The output stage of the transmitter is a current mode switch which develops the output light by sinking current through the LED into the TxOUT pin. Once the current requirement for the LED is determined, the RTSET resistor is selected. The following equation is used to select the correct RTSET resistor:

RTSET = 
$$\left(\frac{42\text{mA}}{I_{OUT}}\right) 220\Omega$$

The transmitter enters the idle state when it detects start of idle on Tx+ and Tx- input pins. After detecting the start of idle the transmitter switches to a 1MHz output idle signal.

#### RECEPTION

The input to the transceiver comes from the ECL outputs of the ML4621 or ML4622. At this point it is a clean digital ECL signal. At the start of packet reception no more than 3.5 bits are received from the fiber cable and not transmitted onto the DI circuit. The receive squelch will reject frequencies lower than 1.3MHz and input voltage less than ±175mV. The receive squelch will also reject any receive input if the LMON<sub>IN</sub> pin is high.

While in the unsquelch state, the receive squelch circuit looks for the start of idle signal at the end of the packet. Start of idle occurs when the input signal remains idle for more than 160ns. When start of idle is detected, the receive squelch circuit returns to the squelch state and the start of idle signal is output on the DI circuit (Rx+, Rx-).

#### COLLISION

Whenever the receiver and the transmitter are active at the same time the chip will activate the collision output. The collision output is a differential square wave matching the AUI specifications and capable of driving a 780 load. The frequency of the square wave is 10MHz  $\pm$  15% with a 60/40 to 40/60 duty cycle. The collision oscillation turns on no more than 4.5 bit times after the collision condition begins, and turns off between 4.5 and 7 bit times after the collision condition is removed. The collision oscillator also is activated during SQE Test and Jabber.

#### LOOPBACK

The loopback function emulates an Ethernet (10BASE-5) transceiver whereby the transmit data sent by the DTE is looped back over the AUI receive pair. Some LAN controllers use this loopback information to determine whether a MAU is connected by monitoring the carrier sense while transmitting. The software can use this loopback information to determine whether a MAU is connected to the DTE by checking the status of carrier sense after each packet transmission.

When data is received by the chip while transmitting, a collision condition exits. This will cause the collision oscillator to turn on within 4.5 bit times. The data on the DI pair will remain with the DO pair until DO goes idle. At this point DI will switch to RxIN if it is still active, or DI will go idle if RxIN is idle. After a collision is detected, the collision oscillator will remain on until either DO or RxIN go idle. The exception to this is when DO starts, then RxIN starts, then DO stops, then RxIN stops. In this case the collision oscillator will remain on until RxIN goes idle according to the IEEE FOIRL standard.

Loopback can be disabled by strapping LBDIS to V<sub>CC</sub>. In this mode the chip operates as a full duplex transmitter and receiver, and collision detection is disabled. A loopback through the transceiver can be accomplished by tying the fiber transmitter to the receiver.

### SQE TEST FUNCTION (SIGNAL QUALITY ERROR)

The SQE test function allows the DTE to determine whether the collision detect circuitry is functional. After each transmission, during the inter packet gap time, the collision oscillator will be activated for typically 1µs. The SQE test will not be activated if the chip is in the low light state, or the jabber on state.

For SQE to operate, the SQEN pin must be tied to V<sub>CC</sub>. This allows the MAU to be interfaced to a DTE. The SQE test can be disabled by tying the SQEN pin to ground, for a repeater interface.

#### JABBER FUNCTION REQUIREMENTS

The Jabber function prevents a babbling transmitter from bringing down the network. Within the transceiver is a Jabber timer that starts at the beginning of each transmission and resets at the end of each transmission. If the transmission last longer than 20ms the jabber logic disables the transmitter, and turns on the collision signal COL+, COL-. When Tx+ and Tx-finally go idle, a second timer measures 0.5 seconds of idle time before the transmitter is enabled and collision is turned off. Even though the transmitter is disabled during jabber, the 1MHz idle signal is still transmitted.

#### LED DRIVERS

The ML4661 has five LED drivers. The LED driver pins are active low, and the LEDs are normally off. The LEDs are tied to their respective pins through a  $500\Omega$  resistor to 5 Volts.

The XMT, RCV and CLSN pins have pulse stretchers on them which enables the LEDs to be visible. When transmission or reception occurs, the LED XMT, RCV or CLSN status pins will activate low for several milliseconds. If another transmit, receive or collision conditions occurs before the timer expires, the LED timer will reset and restart the timing. Therefore rapid events will leave the LEDs continuously on. The JAB and LMON LEDs do not have pulse stretchers on them since their conditions occur long enough for the eye to see.

#### LOW LIGHT CONDITION

The LMON LED output is used to indicate a low light condition. LMON is activated low when both LMON $_{\rm IN}$  is low and there are transitions on RxIN $\pm$  less than  $3\mu$ s apart. If either one of these conditions do not exist, LMON will go high.

### TIMING DIAGRAMS



Figure 2. Transmit and Loopback Timing



Figure 3. Receive Timing

## TIMING DIAGRAMS (Continued)



Figure 5. Collision Timing



Figure 6. Collision Timing



Figure 7. SQE Timing



Figure 8. Jabber Timing

## TIMING DIAGRAMS (Continued)



Figure 9. LED Timing

## **ORDERING INFORMATION**

| PART NUMBER | PIN COUNT | PACKAGE          |  |  |
|-------------|-----------|------------------|--|--|
| ML4661CQ    | 28 Pins   | Molded PCC (Q28) |  |  |



## ML4661EVAL

## **FOIRL Evaluation Kit**

### **GENERAL DESCRIPTION**

The ML4661EVAL is an external MAU designed to evaluate the ML4661/ML4662 FOIRL/10BASE-FL transceiver and the ML4621/ML4624 fiber optic quantizer. The board interfaces to the AUI port through the transformer and to the fiber optic cable through the HP fiber optic transmitter and receiver.

### **FEATURES**

- Jumper switches to enable or disable Loop Back.
- Jumper switches to enable or disable SQE and Jabber functions.
- Capable of adjusting the receive sensitivity.
- 6 staus LEDs.
- Current consumption: 260-290mA typically

#### KIT COMPONENTS

The ML4661EVAL kit includes the following items to help the customer speed up their design, layout and debug process.

- 1) BLANK PCB: 4 layer board with separate power and ground plane (inner layers).
- COMPONENT KIT: Includes the key components as listed below. The rest of the components should be provided by the customer based on the parts list of the ML4661EVAL.
  - HFBR1414: HP fiber Optic LED transmitter.
  - HFBR2416: HP fiber optic pin diode receiver.
  - Two 28 pin sockets for the ML4661 and the ML4621.
  - ML4661CQ: FOIRL transceiver.
  - ML4621CQ: Fiber Optic quantizer.
  - PE64103: PULSE AUI coupling transformer.
  - AUI CONNECTOR: 15 pins D SUB connector.
- 3) DOCUMENTATION: Includes the following items:
  - Demo board description.
  - Block Diagram of the DEMO board.
  - Schematic of the demo board.
  - Lay out of the demo board.
  - Parts list of the ML4661EVAL.







# 10BASE-FL Transceiver

### GENERAL DESCRIPTION

The ML4662 10Base-FL transceiver combined with the ML4622 or ML4624 fiber optic quantizers provides all of the functionality required to implement both an internal and external IEEE 802.3 10Base-FL MAU. The ML4662 offers a standard IEEE 802.3 AU interface that allows it to be directly connected to industry standard manchester encoder/decoder chips or an AUI cable.

The ML4662 provides a highly integrated solution that requires a minimal number of external components, and is compliant to the IEEE 802.3 10Base-FL standard. The transmitter offers a current driven output that directly drives a fiber optic LED transmitter. Jabber, 1MHz idle signal, and SQE Test are fully integrated onto the chip.

The receiver accepts an ECL level input coming from the ML4622 or ML4624 fiber optic quantizers. The 1MHz idle signal is removed and the AUI output is activated when the receive squelch criteria is exceeded. A Link Monitor function is also provided for low light detection.

### **FEATURES**

- Combined with the ML4622 or ML4624, offers a complete implementation of an 10Base-FL Medium Attachment Unit (MAU)
- Pin compatible with the ML4661 FOIRL Transceiver
- Incorporates an AU interface for use in an external MAU or an internal MAU
- Single +5 volt supply ± 10%
- No crystal or clock required
- On-chip Jabber, 1MHz idle, and SQE Test with enable/disable option
- Five network status LED outputs
- Available in a 28-pin PCC package
- Semi-standard option available



## PIN DESCRIPTION

| PIN #    | NAME         | FUNCTION                                                                                                                                           | PIN #    | NAME               | FUNCTION                                                                                                                                                                                            |
|----------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1        | CLSN         | Indicates that a collision is taking place. Active low LED driver, open collector. Event is extended with internal timer for visibility.           | 19       | NC/PEAK            | Normally this pin can be left floating. (tying it to GND or $V_{CC}$ is OK too.) Some fiber optic LEDs may need an additional peaking                                                               |
| 2 3      | COL+<br>COL- | Gated 10MHz oscillation used to indicate a collision, SQE test, or jabber. Balanced differential line driver outputs that meet AUI specifications. |          |                    | circuit to speed-up the rise and fall times. For this case, tie pin 19 (NC/PEAK) to pin 18 (TxOUT). When using the HP HFBR 1414, le pin 19 float. Using the peaking circuit may deteriorate optical |
| 4        | SQEN/JABD    | SQE Test Enable, Jabber Disable.<br>When tied low, SQE test is                                                                                     | 20       | GND                | overshoot and undershoot.  Ground Reference.                                                                                                                                                        |
|          | e .          | disabled, when tied high SQE test is enabled. When tied to BIAS                                                                                    | 21       | GND                | Ground Reference.                                                                                                                                                                                   |
|          |              | both SQE test and Jabber are                                                                                                                       | 22       | IMON <sub>IN</sub> | Link Monitor Input from the                                                                                                                                                                         |
|          |              | disabled.                                                                                                                                          |          | EMO, IN            | ML4622 or ML4624. This input                                                                                                                                                                        |
| 5        | GND          | Ground Reference.                                                                                                                                  |          |                    | must be low (active) for the                                                                                                                                                                        |
| 6<br>7   | Rx+<br>Rx-   | Manchester encoded receive data output to the local device. Balanced differential line driver outputs that meet AUI specifications.                | 23       | LBDIS              | receiver to unsquelch.  Loopback Disable. When this pin is tied to V <sub>CC</sub> , the AUI transmit pair data is not looped back to the AUI receive pair, and collision                           |
| 8<br>9   | $V_{CC}$     | +5 Volt power input.                                                                                                                               |          |                    | is disabled. When this pin is tied<br>to GND (normal operation), the<br>AUI transmit pair data is looped                                                                                            |
| 10<br>11 | Tx+<br>Tx-   | Balanced differential line receiver inputs that meet AUI specifications. These inputs may                                                          | 24       | LMON               | back to the AUI receiver pair. Link Monitor LED status output.                                                                                                                                      |
|          |              | be transformer, AC or DC coupled. When transformer or AC coupled, the BIAS pin is used to set the common mode voltage.                             |          |                    | This pin is pulled low when LMON <sub>IN</sub> input is low and there are transitions on RxIN± indicating an idle signal or active                                                                  |
| 12       | RTSET        | Sets the current driven out of the transmitter.                                                                                                    |          |                    | data. If either LMON <sub>IN</sub> goes high<br>or transitions cease on RxIN±,<br>LMON will go high. Active low                                                                                     |
| 13       | RRSET        | A 1% 61.9 K $\Omega$ resistor tied from this pin to $V_{CC}$ sets the biasing currents for internal nodes.                                         | 25<br>26 | RxIN-<br>RxIN+     | LED driver, open collector.  Fiber Optic receive pair. This ECL level signal is received from the                                                                                                   |
| 14       | NC           | No Connection.                                                                                                                                     |          |                    | ML4622 or ML4624 fiber optic                                                                                                                                                                        |
| 15       | XMT          | Indicates that transmission is taking place. Active low LED driver, open collector. Event is extended with internal timer for visibility.          |          |                    | quantizer. When this signal exceeds the receive squelch requirements, and the LMON <sub>IN</sub> input is low, the receive data is buffered and sent to the AUI receive outputs.                    |
| 16       | RCV          | Indicates that the transceiver is<br>receiving a frame from the optical<br>input. Active low LED driver, open<br>collector. Event is extended with | 27       | BIAS               | BIAS output voltage for the AUI Tx+, Tx- inputs when they are AC coupled.                                                                                                                           |
|          |              | internal timer for visibility.                                                                                                                     | 28       | JAB                | Jabber network status LED. When                                                                                                                                                                     |
| 17       | $V_{CC}Tx$   | +5 volt supply for LED driver.                                                                                                                     |          |                    | in the Jabber state, this pin will be low and the transmitter will be                                                                                                                               |
| 18       | TxOUT        | Fiber optic LED driver output.                                                                                                                     |          |                    | disabled. In the Jabber "OK" state this pin will be high. Open                                                                                                                                      |

## **ABSOLUTE MAXIMUM RATINGS**

(Note 1)

| Power Supply Voltage Range                                              |
|-------------------------------------------------------------------------|
| $V_{\rm CC}$                                                            |
| Digital Inputs (SQEN, LMON <sub>IN</sub> , LBDIS)0.3 to V <sub>CC</sub> |
| Tx+, Tx-, RxIN+, RxIN0.3 to V <sub>CC</sub>                             |
| Input Current                                                           |
| RRSET, RTSET, JAB, CLSN, XMT, RCV, LMON 60mA                            |
| Output Current                                                          |
| TxOUT 70mA                                                              |
| Storage Temperature65° C to +150°C                                      |
| Lead Temperature (Soldering 10 seconds) 260°C                           |
|                                                                         |

## **OPERATING CONDITIONS**

(Note 2

| Supply Voltage (V <sub>CC</sub> ) | <br>5V ± 10%                       |
|-----------------------------------|------------------------------------|
| LED on Current                    |                                    |
| RRSET                             | <br>$\dots$ 61.9K $\Omega \pm 1\%$ |
| RTSET                             | <br>$\dots 162\Omega \pm 1\%$      |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = 0°C to 70°C,  $V_{CC}$  = 5V  $\pm$  10% (Note 3)

| PARAMETER                                                 | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | MIN                          | TYP  | MAX                       | UNITS |
|-----------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|------|---------------------------|-------|
| Power Supply Current I <sub>CC</sub> : While Transmitting | $V_{CC}$ = 5V, RTSET = 162 $\Omega$ (Note 4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                              |      | 200                       | mA .  |
| LED Drivers: V <sub>OL</sub>                              | I <sub>OL</sub> = 10mA (Note 5)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                              |      | 0.8                       | V     |
| Transmit Peak Output Current (Note 6)                     | RTSET = $162\Omega$ ,<br>$V_{CC} = V_{CC}Tx = 5V \pm 5\%$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 47                           | 52   | 57                        | mA    |
| Transmit Squelch Voltage Level (Tx+, Tx-)                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -300                         | -250 | -200                      | . mV  |
| Common Mode Input Voltage (Tx±, RxIN±)                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2                            |      | V <sub>CC</sub> - 0.5     | V     |
| Differential Output Voltage (Rx±, COL±)                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ±550                         |      | ±1200                     | mV .  |
| Common Mode Output Voltage (Rx±, COL±)                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1000000                      | 4.0  |                           | V     |
| Differential Output Voltage Imbalance (Rx±, COL±)         | A Company of the Comp |                              |      | ±40                       | mV :  |
| BIAS Voltage                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | *                            | 3.2  | 1,21                      | V     |
| SQE/JABD                                                  | SQE Test Disable<br>Jabber Disable<br>Both Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1.5<br>V <sub>CC</sub> - 0.5 |      | .3<br>V <sub>CC</sub> - 2 | V     |
| LBDIS Threshold                                           | Disabled<br>Enabled                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | V <sub>CC</sub> -0.10        |      | 1                         | V     |

## **AC ELECTRICAL CHARACTERISTICS**

| SYMBOL             | PARAMETER                                              | MIN  | TYP | MAX  | UNITS |
|--------------------|--------------------------------------------------------|------|-----|------|-------|
| Transmit           |                                                        |      |     |      |       |
| t <sub>TXNPW</sub> | Transmit Turn-On Pulse Width                           |      | 20  |      | ns    |
| t <sub>TXFPW</sub> | Transmit Turn-Off Pulse Width from Data to Idle        | 400  |     | 2100 | ns    |
| t <sub>TXLP</sub>  | Transmit Loopback Startup Delay                        |      |     | 500  | ns    |
| t <sub>TXODY</sub> | Transmitter Turn-On Delay                              |      |     | 100  | ns    |
| t <sub>TXIDF</sub> | Transmit Idle Frequency                                | 0.85 |     | 1.25 | MHz   |
| t <sub>TXDC</sub>  | Transmit Idle Duty Cycle                               | 45   |     | 55   | %     |
| t <sub>TXSDY</sub> | Transmit Steady State Propagation Delay                |      | 15  | 50   | ns    |
| t <sub>TXJ</sub>   | Transmitter Jitter into 31Ω Load                       |      |     | ±1.5 | ns    |
| Receive            |                                                        |      |     |      |       |
| t <sub>RXSFT</sub> | Receive Squelch Frequency Threshold                    | 2.51 |     | 4.5  | MHz   |
| trxody             | Receive Turn-On Delay                                  |      |     | 250  | ns    |
| t <sub>RXFX</sub>  | Last Bit Received to Slow Decay Output                 | 230  | 300 |      | ns    |
| t <sub>RXSDY</sub> | Receive Steady State Propagation Delay                 |      | 15  | 50   | ns    |
| t <sub>RXJ</sub>   | Receiver Jitter                                        |      |     | ±1.5 | ns    |
| t <sub>AR</sub>    | Differential Output Rise Time 20% to 80% (Rx±, COL±)   |      | 4   |      | ns    |
| t <sub>AF</sub>    | Differential Output Fall Time 20% to 80% (Rx±, COL±)   |      | - 4 |      | ns    |
| Collision          |                                                        |      |     |      |       |
| t <sub>CPSQE</sub> | Collision Present to SQE Assert                        | 0    |     | 350  | ns    |
| t <sub>SQEXR</sub> | Time for SQE to Deactivate After Collision             | 0    |     | 700  | ns    |
| t <sub>CLF</sub>   | Collision Frequency                                    | 8.5  |     | 11.5 | MHz   |
| t <sub>CLPDC</sub> | Collision Pulse Duty Cycle                             | 40   | 50  | 60   | %     |
| t <sub>SQEDY</sub> | SQE Test Delay (Tx Inactive to SQE)                    | 0.6  |     | 1.6  | μs    |
| t <sub>SQETD</sub> | SQE Test Duration                                      | 0.5  | 1.0 | 1.5  | μs    |
| Jabber and LED     | Timing                                                 |      |     |      |       |
| t <sub>JAD</sub>   | Jabber Activation Delay                                | 20   | 70  | 150  | ms    |
| t <sub>JRT</sub>   | Jabber Reset Unjab Time                                | 250  | 450 | 750  | ms    |
| t <sub>JSQE</sub>  | Delay from Outputs Disabled to Collision Oscillator On |      | 100 |      | ns    |
| t <sub>LED</sub>   | RCV, CLSN, XMIT On Time                                | 8    | 16  | 32   | ms    |
| t <sub>LLPH</sub>  | Low Light Present to LMON High                         | 3    | 5   | 10   | μs    |
| t <sub>LLCL</sub>  | Low Light Clear to LMON Low                            | 250  |     | 750  | ms    |

- Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.
- Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions. Note 2:
- Low Duty Cycle pulse testing is performed at T<sub>A</sub>. Note 3:
- Note 4: This does not include the current from the AUI pull down resistors, or LED status outputs.
- Note 5: LED drivers can sink up to 20mA, but V<sub>OL</sub> will be higher.

  Note 6: Does not include prebias current for fiber optic LED which would typically be 3mA.



### SYSTEM DESCRIPTION

Figure 1 shows a schematic diagram of the ML4662 in an internal or external 10Base-FL MAU. On one side of the transceiver is the AU interface and the other is the fiber optic interface. The AU interface is AC coupled when used in an external transceiver or can be AC or DC coupled when used in an internal transceiver. The AU interface for an external transceiver includes isolation transformers, some biasing resistors, and a voltage regulator for power.

The fiber optic side of the transceiver requires an external fiber optic transmitter, fiber optic receiver, and the ML4622 or ML4624 fiber optic quantizers. The transmitter uses a current driven output that directly drives the fiber optic transmitter. The receive side of the transceiver accepts the data after passing through the fiber optic receiver and the ML4622/ML4624 fiber optic quantizer.

#### AU INTERFACE

The AUI interface consist of 3 pair of signals, DO, CI and DI as shown in figure 1. The DO pair contains transmit data from the DTE which is received by the transceiver and sent out onto the fiber optic cable. The DI pair contains valid data that has been either received from the fiber optic cable or looped back from the DO and output through the DI pair to the DTE. The CI pair indicates whether a collision has occurred. It is an output that oscillates at 10MHz if a collision Jabber or SQE Test has taken place, otherwise it remains idle.

When the transceiver is external, these three pair are AC coupled through isolation transformers, while an internal transceiver may be AC or DC coupled. For the AC coupled interface, DO which is an input must be DC biased (shifted up in voltage) for the proper common mode input voltage. The BIAS pin serves this purpose. When DC coupled, transmit output pair coming from the serial interface provides this common mode voltage and the BIAS pin is not connected.

The two  $39\Omega$  1% resistors tied to the Tx+ and Tx- pins serve two purposes. First they provide a point to connect the common mode bias voltage as discussed above, and they provide the proper matching termination for the AUI cable. The CI and DI pair, which are output from the transceiver to the AUI cable, require  $360\Omega$  pull down resistors when terminated with a  $78\Omega$  load. However on a DTE card, CI and DI do not need  $78\Omega$  terminating resistors. This also means that the pull down resistors on CI and DI can be  $1K\Omega$  or greater depending upon the particular manchester encoder/decoder chip used. Using higher value pull down resistors as in a DTE card will save power.

The AUI drivers are capable of driving the full 50 meters of cable length and have a rise and fall time of typically 4ns. In the idle state, the outputs go to the same voltage to prevent DC standing current in the isolation transformers.

#### TRANSMISSION

The transmit function consists of detecting the presence of data from the AUI DO input (Tx+, Tx-) and driving that data onto the fiber optic LED transmitter. A positive signal on the Tx+ lead relative to the Tx- lead of the DO circuit will result in no current, hence the fiber optic LED is in a low light condition. When Tx+ is more negative than Tx-, the ML4662 will sink current into the chip and the LED will light up.

Before data will be transmitted onto the fiber optic cable from the AUI interface, it must exceed the squelch requirements for the DO pair. The Tx squelch circuit serves the function of preventing any noise from being transmitted onto the fiber. This circuit rejects signals with pulse widths less than typically 20ns (negative going), or with levels less than -250mV. Once Tx squelch circuit has unsquelched, it looks for the start of idle signal to turn on the squelch circuit again. The transmitter turns on the squelch again when it receives an input signal at TxIN± that is more positive than -250mV for more than approximately 180ns.

At the start of a packet transmission, no more than 1 bit is received from the DO circuit and not transmitted onto the fiber optic cable. The difference between start-up delays (bit loss plus steady-state propagation delay) for any two packets that are separated by 9.6µs or less will not exceed 200ns.

#### FIBER OPTIC LED DRIVER

The output stage of the transmitter is a current mode switch which develops the output light by sinking current through the LED into the TxOUT pin. Once the current requirement for the LED is determined, the RTSET resistor is selected. The following equation is used to select the correct RTSET resistor:

RTSET = 
$$\left(\frac{55\text{mA}}{\text{I}_{\text{OUT}}}\right) 162\Omega$$

The transmitter enters the idle state when it detects start of idle on Tx+ and Tx- input pins. After detecting the start of idle the transmitter switches to a 1MHz output idle signal.

The output current is switched through the TxOUT pin during the on cycle and the  $V_{CC}$ Tx pin during the off cycle as shown in figure 2. Since the sum of the current in these two pins is constant,  $V_{CC}$ Tx should be connected as close as possible to the  $V_{CC}$  connection for the LED.



Figure 2. Fiber Optic LED Driver Structure.



Figure 3. Converting Optical LED Driver Output to Differential ECL.

If not driving an optical LED directly, a differential output can be generated by tying resistors from  $V_{CC}Tx$  and TxOUT to  $V_{CC}$  as shown in figure 3. The minimum voltage on these two pins should not be less than  $V_{CC}-2V$ .

#### RECEPTION

The input to the transceiver comes from the ECL outputs of the ML4622 or ML4624. At this point it is a clean digital ECL signal. At the start of packet reception no more than 2.5 bits are received from the fiber cable and not transmitted onto the DI circuit. The receive squelch will reject frequencies lower than 2.51MHz and any receive input if the LMON<sub>IN</sub> pin is high.

While in the unsquelch state, the receive squelch circuit looks for the start of idle signal at the end of the packet. Start of idle occurs when the input signal remains idle for more than 160ns. When start of idle is detected, the receive squelch circuit returns to the squelch state and the start of idle signal is output on the DI circuit (Rx+, Rx-).

#### COLLISION

Whenever the receiver and the transmitter are active at the same time the chip will activate the collision output, except when loopback is disabled (LBDIS =  $V_{CC}$ ). The collision output is a differential square wave matching the AUI specifications and capable of driving a  $78\Omega$  load. The frequency of the square wave is  $10MHz\pm15\%$  with a 60/40 to 40/60 duty cycle. The collision oscillator also is activated during SQE Test and Jabber.

#### LOOPBACK

The loopback function emulates a 10Base-T transceiver whereby the transmit data sent by the DTE is looped back over the AUI receive pair. Some LAN controllers use this loopback information to determine whether a MAU is connected by monitoring the carrier sense while transmitting. The software can use this loopback information to determine whether a MAU is connected to the DTE by checking the status of carrier sense after each packet transmission.

When data is received by the chip while transmitting, a collision condition exits. This will cause the collision oscillator to turn on and the data on the DI pair will follow RxIN±. After a collision is detected, the collision oscillator will remain on until either DO or RxIN go idle

Loopback can be disabled by strapping LBDIS to  $V_{\rm CC}$ . In this mode the chip operates as a full duplex transmitter and receiver, and collision detection is disabled. A loopback through the transceiver can be accomplished by tying the fiber transmitter to the receiver.

### **SQE TEST FUNCTION (SIGNAL QUALITY ERROR)**

The SQE test function allows the DTE to determine whether the collision detect circuitry is functional. After each transmission, during the inter packet gap time, the collision oscillator will be activated for typically 1µs. The SQE test will not be activated if the chip is in the low light state, or the jabber on state.

For SQE to operate, the SQEN pin must be tied to  $V_{CC}$ . This allows the MAU to be interfaced to a DTE. The SQE test can be disabled by tying the SQEN pin to ground, for a repeater interface.

#### **JABBER FUNCTION REQUIREMENTS**

The Jabber function prevents a babbling transmitter from bringing down the network. Within the transceiver is a Jabber timer that starts at the beginning of each transmission and resets at the end of each transmission. If the transmission last longer than 20ms the jabber logic disables the transmitter, and turns on the collision signal COL+, COL-. When Tx+ and Tx-finally go idle, a second timer measures 0.5 seconds of idle time before the transmitter is enabled and collision is turned off. Even though the transmitter is disabled during jabber, the 1MHz idle signal is still transmitted.

#### LED DRIVERS

The ML4662 has five LED drivers. The LED driver pins are active low, and the LEDs are normally off. The LEDs are tied to their respective pins through a  $500\Omega$  resistor to 5 Volts.

The XMT, RCV and CLSN pins have pulse stretchers on them which enables the LEDs to be visible. When transmission or reception occurs, the LED XMT, RCV or CLSN status pins will activate low for several milliseconds. If another transmit, receive or collision conditions occurs before the timer expires, the LED timer will reset and restart the timing. Therefore rapid events will leave the LEDs continuously on. The JAB and LMON LEDs do not have pulse stretchers on them since their conditions occur long enough for the eye to see.

#### LOW LIGHT CONDITION

The LMON LED output is used to indicate a low light condition. LMON is activated low when both LMON<sub>IN</sub> is low and there are transitions on RxIN± less than 3µs apart. If either one of these conditions do not exist, LMON will go high.

### DIFFERENCES BETWEEN 10BASE-FL AND FOIRL

10Base-FL is an improved version of the original FOIRL standard. The 10Base-FL standard allows backward compatibility of a 10Base-FL transceiver with a FOIRL transceiver. The main improvements incorporated into 10Base-FL are that it can attach to a DTE by adding the SQE test, and the distance has been increased from 1Km to 2Km. The other differences are much more subtle.

- 1. SQE Test: The FOIRL standard did not include the option of attaching a fiber transceiver to a DTE. Adding the SQE test to 10Base-FL enables a 10Base-FL transceiver to attach to a DTE. Micro Linear's ML4661 FOIRL transceiver has a SQE test, but this is beyond the scope of the FOIRL standard.
- 2. 0 to at Least 2Km Distance: The FOIRL standard specifies a 1Km distance while 10Base-FL specifies 2Km. The additional 1Km distance for 10Base-FL comes from an increased flux budget for the cable of 3.5dB. This 3.5dB increase came from an increase of 2.5dB sensitivity for the receiver and a 1dB improvement for the transmitter. The following table illustrates the transmit and receive power requirements for the two standards. Note: FOIRL specifies optical power in peak and 10Base-FL specifies it in average. Subtracting 3dB from peak will give the average. In the table below the FOIRL specifications were converted from peak to average power.

| Transmit/Receive<br>Average Power | MIN    | MAX      | Conditions              |
|-----------------------------------|--------|----------|-------------------------|
| FOIRL                             |        |          |                         |
| Transmitter                       | -12dBm | -21dBm   |                         |
| Receiver                          | -12dBm | -30dBm   | BER < 10 <sup>-10</sup> |
| 10Base-FL                         |        |          |                         |
| Transmitter                       | -12dBm | -20dBm   |                         |
| Receiver                          | -12dBm | -32.5dBm | BER < 10-9              |

3. MAU State Diagrams are Different: The state diagrams for 10Base-FL are similar to 10Base-T, while the state diagrams for FOIRL are slightly different. The differences are in the AUI loopback, and in the link integrity function.

AUI Loopback — In 10Base-FL, the DO to DI loopback is always disabled during a collision, and optical receive data is passed through to DI. For FOIRL there are some cases where loopback continues (i.e. DO looped to DI) during a collision, and others where loopback is disabled during a collision. 10Base-FL is identical to 10Base-T in this case. Please refer to the IEEE standards for greater detail.

Link Integrity — 10Base-FL adds an additional state to the Link Integrity Test function that will not allow an exit from the Low Light State until both the transmitter and receiver are idle. In FOIRL it is possible to exit from the Low Light State while still receiving data.

MAU Timing Differences — The timing differences between 10Base-FL and FOIRL relate to propagation delays, start-up delays, and collision deassert delays. The following table provides the details of these parameters.

| Timing Parameter<br>Differences               | FOIRL<br>(bit times) | 10Base-FL<br>(bit times) |  |  |  |  |  |
|-----------------------------------------------|----------------------|--------------------------|--|--|--|--|--|
| ORD_input to input on DI                      |                      |                          |  |  |  |  |  |
| Steady State Prop Delay                       | 0.5                  | 2                        |  |  |  |  |  |
| Start-up Delay                                | 3.5                  | 5                        |  |  |  |  |  |
| output on DO to OTD_output                    |                      |                          |  |  |  |  |  |
| Steady State Prop Delay                       | 0.5                  | 2                        |  |  |  |  |  |
| Start-up Delay                                | 3.5                  | 5                        |  |  |  |  |  |
| Collision Deassert to<br>SQE Deassert minimum | ·· 4.5               | 0                        |  |  |  |  |  |

OTD — Optical Transmit Data ORD — Optical Receive Data DI, DO, CI — AUI Interface Signals

## TIMING DIAGRAMS



Figure 4. Transmit and Loopback Timing



Figure 5. Receive Timing



Figure 6. Collision Timing

## TIMING DIAGRAMS (Continued)



Figure 7. Collision Timing





Figure 8. Collision Timing



Figure 9 SQE Timing





Figure 10. Jabber Timing



Figure 11. LED Timing

## ORDERING INFORMATION

| PART NUMBER | PIN COUNT | PACKAGE          |  |  |
|-------------|-----------|------------------|--|--|
| ML4662CQ    | 28 Pins   | Molded PCC (Q28) |  |  |



## ML4662EVAL

## **10BASE-FL Evaluation Kit**

### **GENERAL DESCRIPTION**

The ML4662EVAL is an external MAU designed to evaluate the ML4661/ML4662 FOIRL/10BASE-FL transceiver and the ML4622 fiber optic quantizer. The board interfaces to the AUI port through the transformer and to the fiber optic cable through the HP fiber optic transmitter and receiver.

The ML4662EVAL package includes the following items to help the customer speed up their design, layout and debug process.

### **FEATURES**

- Jumper switches to enable or disable Loop Back.
- Jumper switches to enable or disable SQE and Jabber functions.
- Capable of adjusting the receive sensitivity.
- 6 status LEDs.
- Current consumption: 260-290mA Typically

### KIT COMPONENTS

The ML4661EVAL kit includes the following items to help the customer speed up their design, layout and debug process.

- 1) BLANK PCB: 4 layer board with separate power and ground plane (inner layers).
- 2) COMPONENT KIT: Includes the key components as listed below. The rest of the components should be provided by the customer based on the parts list of the MI 4662FVAL.
  - HFBR1414: HP fiber Optic LED transmitter.
  - HFBR2416: HP fiber optic pin diode receiver.
  - One 28 pind sockets for the ML4661.
  - ML4662CQ: 10BASE-FL transceiver.
  - ML4622CP: Fiber Optic quantizer.
  - PE64103: PULSE AUI coupling transformer.
  - AUI CONNECTOR: 15 pins D SUB connector.
- 3) DOCUMENTATION: Includes the following items:
  - Demo board description.
  - Block Diagram of the DEMO board.
  - Schematic of the demo board.
  - Lay out of the demo board.
  - Parts list of the ML4662EVAL.







# Single Chip 10BASE-FL Transceiver

### GENERAL DESCRIPTION

The ML4663 Single Chip 10BASE-FL Transceiver integrates both a ML4662 10BASE-FL Transceiver with a ML4622 Fiber Optic Data Quantizer to implement a highly integrated solution for 10BASE-FL transceivers. ML4663 offers a standard IEEE 802.3 AU interface that allows it to be directly connected to industry standard manchester encoder/decoder chips or an AUI connector.

The ML4663 provides a highly integrated solution that requires a minimal number of external components, and is compliant to the IEEE 802.3 10BASE-FL standard. The transmitter offers a current drive output that directly drives a fiber optic LED transmitter. The receiver offers a highly stable fiber optic data quantizer capable of accepting input signals as low as 2mV<sub>P-P</sub> with a 55dB dynamic range.

The transmitter automatically inserts 1MHz signal during idle time and removes this signal on reception. Low Light is continuously monitored for both activity as well as power level. Five LED status indicators monitor error conditions as well as transmissions, receptions and collisions.

### **FEATURES**

- Single chip solution for 10BASE-FL internal or external Medium Attachment Units (MAUs)
- Incorporates an AU interface
- Highly stable data quantizer with 55dB input dynamic range
- Input sensitivity as low as 2mV<sub>P-P</sub>
- Current driven fiber optic LED driver for accurate launch power
- Single +5 volt supply
- No crystal or clock required
- Five network status LED outputs
- Available in 28 pin PCC package
- Semi-Standard option available



## PIN CONNECTION

28-Pin PCC Q-28



## **PIN DESCRIPTION**

| PIN     | NAME               | FUNCTION                                                                                                                                                                                                                                                                                                                                                                | PIN | NAME               | FUNCTION                                                                                                                                                                 |
|---------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | CLSN               | Indicates that a collision is taking place. Active low LED driver, open collector. Event is extended with internal timer for visibility.                                                                                                                                                                                                                                | 15  | XMT                | Indicates that transmission is taking place. Active low LED driver, open collector. Event is extended with internal timer for visibility.                                |
| 2 3     | COL+<br>COL-       | Gated 10MHz oscillation used to indicate a collision, SQE test, or jabber. Balanced differential line driver outputs that meet AUI specifications.                                                                                                                                                                                                                      | 16  | RCV                | Indicates that the transceiver is receiving a frame from the optical input. Active low LED driver, open collector. Event is extended with internal timer for visibility. |
| 4       | C <sub>TIMER</sub> | A capacitor from this pin to $V_{CC}$ determines the Link Monitor                                                                                                                                                                                                                                                                                                       | 17  | $V_{CC}Tx$         | +5 volt supply for fiber optic LED driver.                                                                                                                               |
| _       | COENTARD           | response time.                                                                                                                                                                                                                                                                                                                                                          | 18  | TxOUT              | Fiber optic LED driver output.                                                                                                                                           |
| 5       | SQEN/JABD          | SQE Test Enable, Jabber Disable.<br>When tied low, SQE test is disabled,                                                                                                                                                                                                                                                                                                | 19  | GND                | Ground Reference.                                                                                                                                                        |
|         |                    | when tied high SQE test is enabled.                                                                                                                                                                                                                                                                                                                                     | 20  | GND                | Ground Reference.                                                                                                                                                        |
|         |                    | When tied to 2.0V both SQE test and Jabber are disabled.                                                                                                                                                                                                                                                                                                                | 21  | $V_{DC}$           | An external capacitor on this pin                                                                                                                                        |
| 6<br>7  | Rx+<br>Rx-         | Manchester encoded receive data output to the local device. Balanced differential line driver outputs that meet AUI specifications.                                                                                                                                                                                                                                     |     |                    | integrates an error signal which nulls the offset of the input amplifier. If the DC feedback loop is not being used, this pin should be connected to V <sub>REF</sub> .  |
| 8       | LBDIS              | Loopback Disable. When this pin is tied to $V_{CC}$ , the AUI transmit pair                                                                                                                                                                                                                                                                                             | 22  | V <sub>REF</sub>   | A 2.5V reference with respect to GND.                                                                                                                                    |
|         |                    | data is not looped back to the AUI receive pair, and collision is disabled. When this pin is tied to GND                                                                                                                                                                                                                                                                | 23  | V <sub>THADJ</sub> | This input pin sets the link monitor threshold.                                                                                                                          |
|         |                    | (normal operation) or left floating, the                                                                                                                                                                                                                                                                                                                                | 24  | AGND               | Analog Filtered Ground.                                                                                                                                                  |
|         |                    | AUI transmit pair data is looped back to the AUI receiver pair, except during collision.                                                                                                                                                                                                                                                                                | 25  | V <sub>IN</sub> -  | This input pin should be capacitively coupled to the input                                                                                                               |
| 9<br>10 | V <sub>CC</sub>    | +5 volt power input.  Balanced differential line receiver                                                                                                                                                                                                                                                                                                               |     |                    | source or to filtered AV <sub>CC</sub> . (The input resistance is approximately $1.3k\Omega$ .)                                                                          |
| 11      | Tx-                | inputs that meet AUI specifications. These inputs may be transformer or capacitively coupled. The Tx input pins are internally DC biased for AC coupling.                                                                                                                                                                                                               | 26  | V <sub>IN</sub> +  | This input pin should be capacitively coupled to the input source or to filtered AV <sub>CC</sub> . (The input resistance is approximately $1.3k\Omega$ .)               |
| 12      | RTSET              | Sets the current driven output of the transmitter.                                                                                                                                                                                                                                                                                                                      | 27  | $AV_{CC}$          | Analog Filtered +5 volts.                                                                                                                                                |
| 13      | RRSET              | A 1% 61.9k $\Omega$ resistor tied from this pin to $V_{CC}$ sets the biasing currents for internal nodes.                                                                                                                                                                                                                                                               | 28  | JAB                | Jabber network status LED. When in<br>the Jabber state, this pin will be low<br>and the transmitter will be disabled.<br>In the Jabber "OK" state this pin wil           |
| 14      | LMON               | Link Monitor "Low Light" LED status output. This pin is pulled low when the voltage on the V <sub>IN</sub> +, V <sub>IN</sub> - inputs                                                                                                                                                                                                                                  |     |                    | be high. Active low LED, open collector.                                                                                                                                 |
|         |                    | exceed the minimum threshold set by the $V_{THADJ}$ pin, and there are transitions on $V_{IN}+$ , $V_{IN}-$ indicating an idle signal or active data. If either the voltage on the $V_{IN}+$ , $V_{IN}-$ inputs fall below the minimum threshold or transitions cease on $V_{IN}+$ , $V_{IN}-$ , $\overline{LMON}$ will go high. Active low LED driver, open collector. |     |                    |                                                                                                                                                                          |

### **ABSOLUTE MAXIMUM RATINGS**

(Note 1)

### 

### **OPERATING CONDITIONS**

| Supply Voltage (VCC) | 5V ± 5%             |
|----------------------|---------------------|
|                      | 10mA                |
| RRSET                | 61.9k $Ω \pm 1\%$   |
| RTSET                | $162\Omega \pm 1\%$ |
|                      |                     |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A = 0$ °C to 70°C,  $V_{CC} = V_{CC}Tx = 5V \pm 5\%$  (Note 2 and 3)

| PARAMETER                                                     | CONDITIONS                                        | MIN                          | TYP  | MAX                        | UNITS             |
|---------------------------------------------------------------|---------------------------------------------------|------------------------------|------|----------------------------|-------------------|
| Power Supply Current I <sub>CC</sub> : While Transmitting     | $V_{CC} = 5V$ , RTSET = $162\Omega$ (Note 4)      |                              |      | 220                        | mA                |
| LED Drivers: V <sub>CC</sub>                                  | I <sub>OL</sub> = 10mA (Note 5)                   |                              |      | 0.8                        | V                 |
| Transmit Peak Output Current (Note 6)                         | RTSET = $162\Omega$                               | 47                           | 52   | 57                         | mA-               |
| Transmit Squelch Voltage Level (Tx+, Tx-)                     | ·                                                 | -300                         | -250 | -200                       | mV                |
| Differential Output Voltage (Rx±, COL±)                       |                                                   | ±550                         |      | ±1200                      | mV                |
| Common Mode<br>Output Voltage (Rx±, COL±)                     |                                                   |                              | 4.0  |                            | V                 |
| Differential Output<br>Voltage Imbalance (Rx±, COL±)          |                                                   |                              |      | ±40                        | mV                |
| SQE/JABD                                                      | SQE Test Disable<br>Both Disabled<br>Both Enabled | 1.5<br>V <sub>CC</sub> – 0.5 |      | 0.3<br>V <sub>CC</sub> – 2 | V<br>V            |
| LBDIS Threshold                                               | Disabled<br>Enabled                               | V <sub>CC</sub> – 0.1        | ••.  | 1                          | V<br>V            |
| Common Mode Voltage (Tx+, Tx-)                                |                                                   |                              | 3.5  |                            | V                 |
| Common Mode Voltage (V <sub>IN</sub> +, V <sub>IN</sub> -)    |                                                   |                              | 1.65 |                            | V                 |
| Reference Voltage                                             | ·                                                 | 2.35                         | 2.45 | 2.55                       | V                 |
| V <sub>REF</sub> Output Source Current                        |                                                   |                              |      | 5 ·                        | mA                |
| Amplifier Gain                                                |                                                   |                              | 100  |                            | V/V               |
| Input Signal Range                                            |                                                   | 2                            |      | 1600                       | mV <sub>P_P</sub> |
| External Voltage at V <sub>THADJ</sub> to Set V <sub>TH</sub> |                                                   | 0.5                          | 1    | 2.7                        | V                 |
| Input Offset                                                  | $V_{DC} = V_{REF}$ (DC loop active)               |                              | 3    |                            | : mV              |
| Input Referred Noise                                          | 50MHz BW                                          |                              | 25   |                            | μV                |
| Input Resistance                                              | V <sub>IN</sub> +, V <sub>IN</sub> -              | 0.8                          | 1.3  | 2.0                        | kΩ                |
| Input Bias Current of V <sub>THADJ</sub>                      | . " .                                             | -200                         | 10   | +200                       | μΑ                |
| Input Threshold Voltage                                       | V <sub>THADJ</sub> = V <sub>REF</sub> (Note 7)    | 5                            | 6    | 7                          | mV <sub>P-P</sub> |
| Hysteresis                                                    |                                                   |                              | 20   |                            | %                 |

### **AC ELECTRICAL CHARACTERISTICS**

| SYMBOL             | PARAMETER                                              | MIN                                   | TYP | MAX  | UNITS |
|--------------------|--------------------------------------------------------|---------------------------------------|-----|------|-------|
| Fransmit           |                                                        | · · · · · · · · · · · · · · · · · · · |     |      |       |
| t <sub>TXNPW</sub> | Transmit Turn-On Pulse Width                           |                                       | 20  | T -  | ns    |
| t <sub>TXFPW</sub> | Transmit Turn-Off Pulse Width from Data to Idle        | 400                                   |     | 2100 | ns    |
| t <sub>TXLP</sub>  | Transmit loopback Start-up Delay                       |                                       |     | 500  | ns    |
| t <sub>TXODY</sub> | Transmit Turn-On Delay                                 |                                       |     | 100  | ns    |
| t <sub>TXIDF</sub> | Transmit Idle Frequency                                | 0.85                                  |     | 1.25 | MHz   |
| t <sub>TXDC</sub>  | Transmit Idle duty Cycle                               | 45                                    |     | 55   | %     |
| t <sub>TXSDY</sub> | Transmit Steady State Propagation Delay                |                                       | 15  | 50   | ns    |
| t <sub>TXJ</sub>   | Transmit Jitter into 31Ω Load                          |                                       |     | ±1.5 | ns    |
| Receive            |                                                        |                                       |     |      |       |
| t <sub>RXSFT</sub> | Receive Squelch Frequency Threshold                    | 2.51                                  |     | 4.5  | MHz   |
| t <sub>RXODY</sub> | Receive Turn-On Delay                                  |                                       |     | 270  | ns    |
| t <sub>RXFX</sub>  | Last Bit Received to Slow Decay Output                 | 230                                   | 300 |      | ns    |
| t <sub>RXSDY</sub> | Receive Steady State Propagation Delay                 |                                       | 15  | 50   | ns    |
| t <sub>RXJ</sub>   | Receive Jitter                                         |                                       |     | ±1.5 | ns    |
| t <sub>AR</sub>    | Differential Output Rise Time 20% to 80% (Rx±, COL±)   |                                       | 4   |      | ns    |
| t <sub>AF</sub>    | Differential Output Fall Time 20% to 80% (Rx±, COL±)   |                                       | 4   |      | ns    |
| Collision          |                                                        |                                       |     |      | ·     |
| t <sub>CPSQE</sub> | Collision Present to SQE Assert                        | 0                                     |     | 350  | ns    |
| t <sub>SQEXR</sub> | Time for SQE to Deactivate After Collision             | 0                                     |     | 700  | ns    |
| t <sub>CLF</sub>   | Collision Frequency                                    | 8.5                                   |     | 11.5 | MHz   |
| t <sub>CLPDC</sub> | Collision Pulse Duty Cycle                             | 40                                    | 50  | 60   | %     |
| t <sub>SQEDY</sub> | SQE Test Delay (Tx Inactive to SQE)                    | 0.6                                   |     | 1.6  | μs    |
| t <sub>SQETD</sub> | SQE Test Duration                                      | 0.5                                   | 1.0 | 1.5  | μs    |
| abber and LED      | Timing                                                 |                                       |     |      |       |
| t <sub>JAD</sub>   | Jabber Activation Delay                                | 20                                    | 70  | 150  | ms    |
| t <sub>JRT</sub>   | Jabber Reset Unjab Time                                | 250                                   | 450 | 750  | ms    |
| t <sub>JSQE</sub>  | Delay from Outputs Disabled to Collision Oscillator On |                                       | 100 |      | ns    |
| t <sub>LED</sub>   | RCV, CLSN, XMT On Time                                 | 8                                     | 16  | 32   | ms    |
| t <sub>LLPH</sub>  | Low Light Present to LMON High                         | . 3                                   | 5   | 10   | μs    |
| t <sub>LLCL</sub>  | Low Light Present to LMON Low                          | 250                                   |     | 750  | ms    |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 3: Low Duty Cycle pulse testing is performed at T<sub>A</sub>.

Note 4: This dose not include the current from the AUI pull-down resistors, or LED status outputs.

Note 5: LED drivers can sink up to 20mA, but V<sub>OL</sub> will be higher.

Note 6: Does not include pre-bias current for fiber optic LED which would typically be 3mA.

Note 7: Threshold for switching from Link Fail to Link Pass (Low Light).



#### SYSTEM DESCRIPTION

Figure 1 shows a schematic diagram of the ML4663 in an internal or external 10BASE-FL MAU. On one side of the transceiver is the AU interface and the other is the fiber optic interface. The AU interface is AC coupled when used in an external transceiver or an internal transceiver. The AU interface for an external transceiver includes isolation transformers, some biasing resistors, and a voltage regulator for power.

The fiber optic side of the transceiver requires an external fiber optic transmitter and fiber optic receiver. The transmitter uses a current driven output that directly drives the fiber optic transmitter. The receive side of the transceiver accepts the data after passing through a fiber optic receiver, which consists of a module containing a pin diode and a transimpedance amplifier.

#### AU INTERFACE

The AU interface consist of 3 pair of signals, DO, CI and DI as shown in figure 1. The DO pair contains transmit data from the DTE which is received by the transceiver and sent out onto the fiber optic cable. The DI pair contains valid data that has been either received from the fiber optic cable or looped back from the DO and output through the DI pair to the DTE. The CI pair indicates whether a collision has occurred. It is an output that oscillates at 10MHz if a collision, Jabber or SQE Test has taken place, otherwise it remains idle.

When the transceiver is external, these three pairs are AC coupled through isolation transformers, while an internal transceiver may be capacitively coupled. Tx+, Tx- is internally DC biased (shifted up in voltage) for the proper common mode input voltage.

The two  $39\Omega$  1% resistors (or one  $78\Omega$  1% resistor) tied to the Tx+ and Tx- pins will provide the proper termination. The CI and DI pair, which are output from the transceiver to the AUI cable, require  $360\Omega$  pull down resistors when terminated with a  $78\Omega$  load. However on a DTE card, CI and DI do not need  $78\Omega$  terminating resistors. This also means that the pull down resistors on CI and DI can be  $1k\Omega$  or greater depending upon the particular Manchester encoder/decoder chip used. Using higher value pull down resistors as in a DTE card will save power. Refer to Application Note 13 for a more detailed explanation of the AUI pull-down resistors.

The AUI drivers are capable of driving the full 50 meters of cable length and have a rise and fall time of typically 4ns. In the idle state, the outputs go to the same voltage to prevent DC standing current in the isolation transformers.

#### **TRANSMISSION**

The transmit function consists of detecting the presence of data from the AUI DO input (Tx+, Tx-) and driving that data onto the fiber optic LED transmitter. A positive signal on the Tx+ lead relative to the Tx- lead of the DO circuit will result in no current, hence the fiber optic LED is in a low light condition. When Tx+ is more negative than Tx-, the ML4663 will sink current into the chip and the fiber optic LED will light up.

Before data will be transmitted onto the fiber optic cable from the AUI interface, it must exceed the squelch requirements for the DO pair. The Tx squelch circuit serves the function of preventing any noise from being transmitted onto the fiber. This circuit rejects signals with pulse widths less than typically 20ns (negative going), or with levels less than –250mV. Once Tx squelch circuit has unsquelched, it looks for the start of idle signal to turn on the squelch circuit again. The transmitter turns on the squelch again when it receives an input signal at Tx+, Tx–that is more positive than –250mV for more than approximately 180ns.

At the start of a packet transmission, no more than 2 bits are received from the DO circuit and not transmitted onto the fiber optic cable. The difference between start-up delays (bit loss plus steady-state propagation delay) for any two packets that are separated by 9.6µs or less will not exceed 200ns.

#### FIBER OPTIC LED DRIVER

The output stage of the transmitter is a current mode switch which develops the output light by sinking current through the LED into the TxOUT pin. Once the current requirement for the LED is determined, the RTSET resistor is selected. The following equation is used to select the correct RTSET resistor:

$$RTSET = \left(\frac{52mA}{I_{OUT}}\right)162\Omega$$

The transmitter enters the idle state when it detects start of idle on Tx+ and Tx- input pins. After detecting the start of idle the transmitter switches to a 1MHz output idle signal.

The output current is switched through the TxOUT pin during the on cycle and the  $V_{CC}$ Tx pin during the off cycle as shown in figure 2. Since the sum of the current in these two pins is constant,  $V_{CC}$ Tx should be connected as close as possible to the  $V_{CC}$  connection for the LED.

If not driving an optical LED directly, a differential output can be generated by tying resistors from  $V_{CC}Tx$  and TxOUT to  $V_{CC}$  as shown in figure 3. The minimum voltage on these two pins should not be less than  $V_{CC}-2V.$ 



Figure 2. Fiber Optic LED Driver Structure.



Figure 3. Converting Optical LED Driver Output to Differential ECL.

#### **RECEPTION**

The input to the transceiver comes from a fiber optic receiver as shown in figure 1. At the start of packet reception no more than 2.7 bits are received from the fiber cable and not transmitted onto the DI circuit. The receive squelch will reject frequencies lower than 2.51MHz.

While in the unsquelch state, the receive squelch circuit looks for the start of idle signal at the end of the packet. Start of idle occurs when the input signal remains idle for more than 160ns. When start of idle is detected, the receive squelch circuit returns to the squelch state and the start of idle signal is output on the DI circuit (Rx+, Rx-).

#### COLLISION

Whenever the receiver and the transmitter are active at the same time the chip will activate the collision output, except when loopback is disabled (LBDIS =  $V_{CC}$ ). The collision output is a differential square wave matching the AUI specifications and capable of driving a 78 $\Omega$  load. The frequency of the square wave is  $10 MHz \pm 15\%$  with a 60/40 to 40/60 duty cycle. The collision oscillator also is activated during SQE Test and Jabber.

#### **LOOPBACK**

The loopback function emulates a 10BASE-T transceiver whereby the transmit data sent by the DTE is looped back over the AUI receive pair. Some LAN controllers use this loopback information to determine whether a MAU is connected by monitoring the carrier sense while transmitting. The software can use this loopback information to determine whether a MAU is connected to the DTE by checking the status of carrier sense after each packet transmission.

When data is received by the chip while transmitting, a collision condition exits. This will cause the collision oscillator to turn on and the data on the DI pair will follow  $V_{IN}+$ ,  $V_{IN}-$ . After a collision is detected, the collision oscillator will remain on until either DO or  $V_{IN}+$ ,  $V_{IN}-$  go idle.

Loopback can be disabled by strapping LBDIS to  $V_{CC}$ . In this mode the chip operates as a full duplex transmitter and receiver, and collision detection is disabled. A loopback through the transceiver can be accomplished by tying the fiber transmitter to the receiver.

#### **SQE TEST FUNCTION (SIGNAL QUALITY ERROR)**

The SQE test function allows the DTE to determine whether the collision detect circuitry is functional. After each transmission, during the inter packet gap time, the collision oscillator will be activated for typically 1µs. The SQE test will not be activated if the chip is in the low light state, or the jabber on state.

For SQE to operate, the SQEN pin must be tied to  $V_{CC}$ . This allows the MAU to be interfaced to a DTE. The SQE test can be disabled by tying the SQEN pin to ground, for a repeater interface.

#### **JABBER FUNCTION REQUIREMENTS**

The Jabber function prevents a babbling transmitter from bringing down the network. Within the transceiver is a Jabber timer that starts at the beginning of each transmission and resets at the end of each transmission. If the transmission last longer than 20ms the jabber logic disables the transmitter, and turns on the collision signal COL+, COL-. When Tx+ and Tx- finally go idle, a second timer measures 0.5 seconds of idle time before the transmitter is enabled and collision is turned off. Even though the transmitter is disabled during jabber, the 1MHz idle signal is still transmitted.

#### LED DRIVERS

The ML4663 has five LED drivers. The LED driver pins are active low, and the LEDs are normally off (except for LMON). The LEDs are tied to their respective pins through a  $500\Omega$  resistor to 5 Volts.

The XMT, RCV and CLSN pins have pulse stretchers on them which enables the LEDs to be visible. When transmission or reception occurs, the LED XMT, RCV or CLSN status pins will activate low for several milliseconds. If another transmit, receive or collision conditions occurs before the timer expires, the LED timer will reset and restart the timing. Therefore rapid events will leave the LEDs continuously on. The JAB and LMON LEDs do not have pulse stretchers on them since their conditions occur long enough for the eye to see.

#### LOW LIGHT CONDITION

The LMON LED output is used to indicate a low light condition. LMON is activated low when both the receive power exceeds the Link Monitor threshold and there are transitions on  $V_{IN}$ +,  $V_{IN}$ – less than  $3\mu s$  apart. If either one of these conditions do not exist, LMON will go high.

#### **INPUT AMPLIFIER**

The  $V_{IN}+$ ,  $V_{IN}-$  input signal is fed into a limiting amplifier with a gain of about 100 and input resistance of  $1.3k\Omega$ . Maximum sensitivity is achieved through the use of a DC restoration feedback loop and AC coupling the input. When AC coupled, the input DC bias voltage is set by an on-chip network at about 1.7V. These coupling capacitors, in conjunction with the input impedance of the amplifier, establish a high pass filter with 3dB corner frequency,  $f_L$ , at

$$f_{L} = \frac{1}{2\pi 1300 \, \text{C}} \tag{1}$$

Since the amplifier has a differential input, two capacitors of equal value are required. If the signal driving the input is single ended, one of the coupling capacitors can be tied to AV<sub>CC</sub> as shown in figure 1.

The internal amplifier has a lowpass filter built-in to band limit the input signal which in turn will improve the signal to noise ratio.

Although the input is AC coupled, the offset voltage *within* the amplifier will be present at the amplifier's output. This is represented by  $V_{OS}$  in figure 4. Inorder to reduce this error a DC feedback loop is incorporated. This negative feedback loop nulls the offset voltage, forcing  $V_{OS}$  to be zero. Although the capacitor on  $V_{DC}$  is non-critical, the pole it creates can effect the stability of the feedback loop. To avoid stability problems, the value of this capacitor should be at least 10 times larger than the input coupling capacitors.



Figure 4.

The comparator is a high-speed differential zero crossing detector that slices and accurately digitizes the receive signal. The output of the comparator is fed in parallel into both the receive squelch circuit and the loopback MUX.

#### LINK DETECT CIRCUIT AND LOW LIGHT

The link detect circuit monitors the input signal and determines when the input falls below a preset voltage level. When the input falls below a preset voltage, the ML4663 goes into the Low Light state. In the Low Light state the transmitter is disabled, but continues sending the 1MHz idle signal, the loopback is disabled, the receiver is disabled, and the LMON LED pin goes to high shutting off the LMON LED. To return to the Link Pass state, the optical receiver power must be 20% higher than the shutoff state. This built-in hysteresis adds stability to the Link Monitor circuit. Once the receiver power threshold is exceeded, the ML4663 waits 250ms to 750ms, then checks to see that Tx+. Tx- is idle and no data is being received before re-enabling the transmitter, receiver, loopback circuit, and lighting up the LMON LED.

The V<sub>THADI</sub> pin is used to adjust the sensitivity of the receiver. The ML4663 is capable of exceeding the 10BASE-FL specifications for sensitivity. The sensitivity is dependent on the layout of the PC board. A good low noise layout will exceed the 10BASE-FL specifications, while a poor layout will fail to meet the sensitivity and BER spec.

The threshold generator shifts the reference voltage at  $V_{THADJ}$  through a circuit which has a temperature coefficient matching that of the limiting amplifier. The relationship between the  $V_{THADJ}$  and the  $V_{TH}$  (the peak to peak input threshold) is:

$$V_{THADI} = 408V_{TH} \tag{2}$$

In a 10BASE-FL receiver there must be less than 1 x 10<sup>-9</sup> bit errors at a receive power level of -32.5dBm average. One procedure to determine the sensitivity of a receiver is to start at the lowest optical power level and gradually increase the optical power until the BER is met. In this case the Link Detect circuit must not disable the receiver (i.e. V<sub>THADJ</sub> should be tied to Ground). Once the sensitivity of the receiver is determined, V<sub>THADJ</sub> can be set just above the power level that meets the BER specification. This way the receiver will shut-off before the BER is exceeded.

For 10BASE-FL  $V_{THADJ}$  can be tied directly to  $V_{REF}$ . However if greater sensitivity is required the circuit in figure 5 can be used to adjust the  $V_{THADJ}$  voltage. Even if  $V_{REF}$  is tied to  $V_{THADJ}$ , it is a good idea to layout a board with these two resistors available. This will allow potential future adjustments without board revisions.

The response time of the Link Detect circuit is set by the  $C_{TIMER}$  pin. Starting from the link off state the link can be switched on if the input exceeds the set threshold for a time given by:

$$T = \frac{C_{\text{TIMER}} \times 0.7V}{700\mu\text{A}}$$
 (3)

To switch the link from on to off, the above time will be doubled. A value of  $0.05\mu F$  will meet to 10BASE-FL specifications.



Figure 5.

#### **DIFFERENCES BETWEEN 10BASE-FL AND FOIRL**

10BASE-FL is an improved version of the original FOIRL standard. The 10BASE-FL standard allows backward compatibility of a 10BASE-FL transceiver with a FOIRL transceiver. The main improvements incorporated into 10BASE-FL are that it can attach to a DTE by adding the SQE test, and the distance has been increased from 1Km to 2Km. The other differences are much more subtle.

- **1. SQE Test:** The FOIRL standard did not include the option of attaching a fiber transceiver to a DTE. Adding the SQE test to 10BASE-FL enables a 10BASE-FL transceiver to attach to a DTE. Micro Linear's ML4661 FOIRL transceiver has a SQE test, but this is beyond the scope of the FOIRL standard.
- 2. 0 to at Least 2Km Distance: The FOIRL standard specifies a 1Km distance while 10BASE-FL specifies 2Km. The additional 1Km distance for 10BASE-FL comes from an increased flux budget for the cable of 3.5dB. This 3.5dB increase came from an increase of 2.5dB sensitivity for the receiver and a 1dB improvement for the transmitter. The following table illustrates the transmit and receive power requirements for the two standards. Note: FOIRL specifies optical power in peak and 10BASE-FL specifies it in average. Subtracting 3dB from peak will give the average. In the table below the FOIRL specifications were converted from peak to average power.

| TRANSMIT/RECEIVE<br>AVERAGE POWER | MIN    | MAX      | CONDITIONS  |
|-----------------------------------|--------|----------|-------------|
| FOIRL                             |        |          |             |
| Transmitter                       | –12dBm | –21dBm   | The second  |
| Receiver                          | –12dBm | -30dBm   | BER < 10-10 |
| 10BASE-FL                         |        |          |             |
| Transmitter                       | -12dBm | -20dBm   |             |
| Receiver                          | –12dBm | -32.5dBm | BER < 10-9  |

**3. MAU State Diagrams are Different:** The state diagrams for 10BASE-FL are similar to 10BASE-T, while the state diagrams for FOIRL are slightly different. The differences are in the AUI loopback, and in the link integrity function.

**AUI Loopback** — In 10BASE-FL, the DO to DI loopback is always disabled during a collision, and optical receive data is passed through to DI. For FOIRL there are some cases where loopback continues (i.e. DO looped to DI) during a collision, and others where loopback is disabled during a collision. 10BASE-FL is identical to 10BASE-T in this case. Please refer to the IEEE standards for greater detail.

Link Integrity — 10BASE-FL adds an additional state to the Link Integrity Test function that will not allow an exit from the Low Light State until both the transmitter and receiver are idle. In FOIRL it is possible to exit from the Low Light State while still receiving data.

MAU Timing Differences — The timing differences between 10BASE-FL and FOIRL relate to propagation delays, start-up delays, and collision deassert delays. The following table provides the details of these parameters.

|                                               | 1.4                  |                          |  |  |
|-----------------------------------------------|----------------------|--------------------------|--|--|
| TIMING PARAMETER<br>DIFFERENCES               | FOIRL<br>(BIT TIMES) | 10BASE-FL<br>(BIT TIMES) |  |  |
| ORD_input to input on DI                      |                      |                          |  |  |
| Steady State Prop Delay                       | 0.5                  | 2                        |  |  |
| Start-Up Delay                                | 3.5                  | 5                        |  |  |
| output on DO to OTD_output                    |                      | <b>N</b>                 |  |  |
| Steady State Prop Delay                       | 0.5                  | 2                        |  |  |
| Start-Up Delay                                | 3.5                  | 5                        |  |  |
| Collision Deassert to<br>SQE Deassert minimum | 4.5                  | 0 :                      |  |  |
|                                               |                      |                          |  |  |

OTD — Optical Transmit Data
ORD — Optical Receive Data
DI, DO, CI — AUI Interface Signals



Figure 6. Transmit and Loopback Timing



Figure 7. Receive Timing



**Figure 8. Collision Timing** 



Figure 9. Collision Timing



COL+
COLCOLCOL-

Figure 11. SQE Timing



Figure 12. Jabber Timing





Figure 13. LED Timing

### ORDERING INFORMATION

| PART NUMBER | PIN COUNT | PACKAGE          |
|-------------|-----------|------------------|
| ML4663CQ    | 28 Pins   | Molded PCC (Q28) |



## ML4663EVAL

## **10BASE-FL Evaluation Kit**

#### GENERAL DESCRIPTION

The ML4663EVAL is an external MAU designed to evaluate the ML4663 10BASE-FL PMD chip. The board interfaces to the AUI port through the transformer and to the fiber optic cable through the HP fiber optic transmitter and receiver.

The ML4663EVAL package includes the following items to help the customer speed up their design, layout and debug process.

#### **FEATURES**

- Jumper switches to enable or disable Loop Back.
- Jumper switches to enable or disable SQE and Jabber functions.
- Capable of adjusting the receive sensitivity.
- 6 status LEDs.
- Current consumption 260-280mA typically

#### KIT COMPONENTS

The ML4661EVAL kit includes the following items to help the customer speed up their design, layout and debug process.

- 1) BLANK PCB: 4 layer board with separate power and ground plane (inner layers).
- COMPONENT KIT: Includes the key components as listed below. The rest of the components should be provided by the customer based on the parts list of the MI 4663FVAI.
  - HFBR1414: HP fiber Optic LED transmitter.
  - HFBR2416: HP fiber optic pin diode receiver.
  - One 28 pin sockets for the ML4663.
  - ML4663CQ: 10BASE-FL combo transceiver and quantizer.
  - PE65728: PULSE AUI coupling transformer.
  - AUI CONNECTOR: 15 pins D SUB connector.
- 3) DOCUMENTATION: includes the following items:
  - Demo board description.
  - Block Diagram of the DEMO board.
  - Schematic of the demo board.
  - Lay out of the demo board.
  - Parts list of the ML4663EVAL.

#### **BLOCK DIAGRAM**







## **High-Speed Data Quantizer**

#### GENERAL DESCRIPTION

The ML6622 High-Speed Data Quantizer is a low noise, wide-band, BiCMOS monolithic IC designed specifically for signal recovery applications in FDDI and SONET fiber-optic receiver systems. An internal DC restoration feedback loop nulls any offset voltage produced in the input stage. The limiting amplifier contributes to a high level of sensitivity and a minimum of duty cycle distortion.

The output of the data path is a high-speed comparator with ECL outputs. An enable pin gates the comparator on or off in response to the input signal level or a system control signal.

The Link Detect circuit provides an Assert-Deassert function with a user-selectable threshold voltage. This circuit monitors the input signal and provides an ECL High output within 100ms of signal acquisition and an ECL Low output within 350ms of signal loss. The ECL discriminator output can be used to disable the comparator when the signal is below the user-selected threshold. LINKLED drives an LED for a visible indication of the link status.

#### **FFATURES**

- 150 MHz bandwidth
- Low noise design
- Adjustable Link Detect function
- Low power design: 35mA typical
- Available in 16-pin DIP and 16-pin Skinny SOIC

#### **BLOCK DIAGRAM**



ML6622 High-Speed Data Quantizer

### **PIN DESCRIPTION**

| NAME                  | FUNCTION                                                                                                                                                                                                                                                               | NAME             | FUNCTION                                                                                                                                                                                                               |
|-----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CC</sub>       | Positive Power Supply for less noise sensitive nodes. +5 Volts                                                                                                                                                                                                         | V <sub>REF</sub> | A 2.5V reference with respect to GND.<br>When tied to THIN, the link monitor                                                                                                                                           |
| ECL OUT +<br>ECL OUT- | Positive and Negative ECL Comparator outputs. 1mA internal pull downs are incorporated so that external pull downs                                                                                                                                                     |                  | threshold is set to a convenient value, depending on the responsiveness of the front end receive circuit.                                                                                                              |
|                       | aren't necessary for light loads.                                                                                                                                                                                                                                      | $V_{IN+}$        | This input pin should be capacitively coupled to the input source or to V <sub>CC</sub> .                                                                                                                              |
| GND                   | Ground 0 volts. Used for less noise sensitive nodes.                                                                                                                                                                                                                   | $V_{IN-}$        | This input pin should be capacitively coupled to the input source or to $V_{CC}$ .                                                                                                                                     |
| LINKLED               | Link Detect Status output. LINKLED is an open collector active low signal. It will be active low when the input signal applied to $V_{\text{IN+}}$ , $V_{\text{IN-}}$ exceeds the programmed threshold level at the THIN pin. Capable of driving a 20mA LED indicator. | ENABLE           | ECL input active low. When this input is tied to LINKLED the ECL Comparator output is automatically enabled and disabled by the Link Detect circuit. This input can be tied to GND for continuous enable. When the ECL |
| LINK -                | Negative ECL Link Detect output. This output is active low when the input signal                                                                                                                                                                                       | 21.15.1          | Comparator is disabled, ECL OUT- goes low and ECL OUT+ goes high.                                                                                                                                                      |
|                       | exceeds the programmed Link Detect threshold. 1mA internal pull downs are incorporated.                                                                                                                                                                                | GNDA             | This ground goes to all of the noise sensitive circuits in the chip; the input amplifier, DC restoration loop, part of the Comparator and                                                                              |
| LINK +                | Positive ECL Link Detect output. This output is active high when the input signal exceeds the programmed Link Detect threshold.                                                                                                                                        |                  | part of the link detect circuit. In some system designs, it may be advantageous to separate GND and GNDA.                                                                                                              |
|                       | 1mA internal pull down are incorporated.                                                                                                                                                                                                                               | $V_{CC}A$        | This V <sub>CC</sub> goes to all of the noise sensitive circuits as mentioned in GNDA.                                                                                                                                 |
| C <sub>TIME</sub> R   | A capacitor from this pin to ground determines the Link Detect response time. To Meet FDDI specifications this capacitor should be 2,000pF. This capacitor can be removed for the fastest response time.                                                               | CAP              | A capacitor is tied from this pin to V <sub>REF</sub> . This capacitor sets the lower frequency rejection and helps remove internal DC offset. This capacitor should be 10 times                                       |
| THIN                  | Threshold Input. A voltage applied to this input pin sets the minimum amplitude of the input signal required to cause the link detect to activate. In most cases this can be tied to $V_{REF}$ .                                                                       |                  | larger than the input capacitors.                                                                                                                                                                                      |

#### **PIN CONNECTION**

16-Pin DIP ENABLE 1 16 CTIMER LINKLED 2 15 CAP V<sub>CC</sub> 3 14 V<sub>CC</sub>A ECL OUT+ 4 13 V<sub>IN+</sub> ECL OUT- 5 12 V<sub>IN</sub>\_ GND 6 11 GNDA LINK+ 7 10 THIN LINK- 8 9 V<sub>REF</sub>

ML6622

#### ML6622 16-Pin Narrow SOIC



#### **ABSOLUTE MAXIMUM RATINGS**

(Note 1)

|                          | - F - 71,43 | 7+1           |                                | of the control of the |
|--------------------------|-------------|---------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| V <sub>CC</sub> – GND    | (           | 0.3  to  +7.0 | Storage Temperature Range      | -65°C to +150°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| V <sub>CC</sub> A – GNDA |             |               | Lead Temperature (Soldering 10 | and the second s |
| Inputs/Outputs GND       |             |               | Lead temperature (soldering ro | see.,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                          |             |               |                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |

#### **ELECTRICAL CHARACTERISTICS**

Over recommended operating conditions of  $T_A = 0^{\circ}C$  to  $70^{\circ}C$ ,  $V_{CC} = 5V \pm 5\%$ , GND = 0V, unless otherwise noted.

| SYMBOL                           | PARAMETER                                                  | CONDITIONS                                        | MIN      | TYP       | MAX              | UNITS         |
|----------------------------------|------------------------------------------------------------|---------------------------------------------------|----------|-----------|------------------|---------------|
| lcc                              | V <sub>CC</sub> Supply Current<br>(No load on ECL outputs) |                                                   |          | 35        | 50               | mA            |
| V <sub>REF</sub>                 | Reference Voltage                                          |                                                   | 2.37     | 2.47      | 2.57             | V             |
| IV <sub>REF</sub>                | V <sub>REF</sub> Output Current                            |                                                   | -1       | 3         | +5               | mA            |
| V <sub>IN</sub>                  | Input Signal Range                                         |                                                   | 2        | V 1970 -  | 1600             | $mV_{P-P}$    |
| V <sub>TH</sub> ADJ<br>Range     | External Voltage<br>at THIN to set V <sub>TH</sub>         | y di<br>Name a Marian                             | 0.5      |           | V <sub>REF</sub> | V             |
| EN                               | Input-referred Voltage Noise                               | 100 MHz BW                                        |          | 25        |                  | $\mu V_{RMS}$ |
| R <sub>IN</sub>                  | Input Resistance                                           | V <sub>IN</sub> +, V <sub>IN</sub> -              | 500      | 770       | 1000             | Ω             |
| I <sub>THIN</sub>                | Input Bias Current of THIN                                 |                                                   | -100     | 4         | +100             | μΑ            |
| V <sub>OL</sub> -V <sub>CC</sub> | ECL Output Voltage-Low                                     | Through $50\Omega$ to $V_{CC}$ –2V, $T_A$ = 25° C | -1.840   | -1.730    | -1.620           | V             |
| V <sub>OH</sub> -V <sub>CC</sub> | ECL Output Voltage-High                                    | Through $50\Omega$ to $V_{CC}$ –2V, $T_A$ = 25° C | -1.045   | -0,963    | -0.880           | V             |
| t <sub>r</sub>                   | Data Output Rise Time                                      | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1             |          |           |                  | ns            |
| t <sub>f</sub>                   | Data Output Fall Time                                      |                                                   | 0.35     | 1.50      | 1.3 .            | ns            |
| LINK DETE                        | ст                                                         |                                                   |          |           | 4 -              | , •           |
| AS_Max                           | Assert Time (off to on)                                    | C <sub>TIME</sub> = 2000pF                        | Ò        |           | 100              | μs            |
| ANS_Max                          | Deassert Time (on to off)                                  | C <sub>TIME</sub> = 2000pF                        | 0        |           | 350              | μs            |
| V <sub>TH</sub>                  | Input threshold<br>Hysteresis                              | THIN = V <sub>REF</sub> Assert                    | 8<br>1.5 | 10<br>1.7 | 12<br>2          | mV<br>dB      |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 3: Low Duty Cycle pulse testing is performed at TA.

#### **FUNCTIONAL DESCRIPTION**

The ML6622 High Speed Data Quantizer takes a low level analog signal from a pin diode and transimpedance amp front end and converts it into digital ECL levels for subsequent digital processing. The input signal, coming from a transimpedance amplifier, enters the chip and is immediately amplified by a two-stage video amplifier. At the output of this amplifier the signal takes two parallel paths.

The data path passes the signal into a high speed comparator and outputs raised ECL differential data on the ECL OUT± pins. The Link Detection path monitors the magnitude of the amplified input signal, compares it to a user-settable threshold, and provides the result of the comparison as a raised-ECL differential output on the Link± pins. The timer following the threshold block is used to set the Link Detect output acquire and deacquire time using a capacitor.

#### **AMPLIFIER**

The amplifier is a two stage video amplifier with a gain of approximately 55V/V. Maximum sensitivity is achieved through the use of the DC restoration feedback loop and AC coupling the input. The AC coupling input capacitors, in conjunction with the input impedance of the amplifier, establish a high pass filter with the lower 3dB point determined by the input resistance and the input coupling capacitors.

Since the amplifier has a differential input, two AC capacitors of equal value are required. If the signal driving the input is single ended, the other coupling capacitor should be tied to  $V_{CC}$ .

Another low-pass filter is created with the CAP capacitor. The lower 3dB point controlled by a capacitor tied from the CAP pin to  $V_{REF}$  as shown in the application circuit. For stability CAP should be 10 times larger than the input coupling capacitors.

$$F_{L} = \frac{1}{2\pi 100C}$$

Although the input is AC coupled, the offset voltage within the amplifier will be present at the amplifier's output. The removal of the dc offset in the amp helps the circuit respond to small input voltages, and reduces dutycycle distortion. In order to reduce this error, a negative feedback loop nulls the offset voltage. An external capacitor CAP is used to store the offset voltage. This voltage is compared to V<sub>REF</sub> and a difference current proportional to the result is applied to the negative side of the input stage of the AMP thereby nulling the DC offset.

#### COMPARATOR

A high speed ECL comparator is used for zero crossing detection. The second stage of the comparator outputs raised ECL levels. The comparator has an Enable input pin which takes an ECL level. This Enable pin is normally driven by LINKLED, which causes the output to be enabled when the link is up and disabled when the link is down. When ENABLE is low the comparator is operational. When ENABLE is high the comparator is disabled causing ECL OUT— to go low and ECL OUT+ to go high. The ENABLE pin can be tied to ground to keep the comparator permanently enabled.

#### LINK DETECT CIRCUIT

The Link Detection Circuit is used to accurately measure the input amplitude to determine whether it is large enough to reliably recover the input signal. Once the Bit Error Rate (BER) for the ML6622 receive circuit is determined, the link detect threshold can be set so that the Link Detect Circuit will shut off before the error rate exceeds the link requirement.

The Link Detection Circuit consists of three functional blocks; Thresh, Timer, and Link Out. Thresh detects the output of Amp and compares it to a programmable threshold input THIN. As long as the input amptitude is greater than the programmable threshold input, the Link Detect output remains active.

When the peak input drops below THIN, Thresh's output changes state and Timer delays the Link Out state change for a programmable amount of time. When using the default  $C_{TIME}$  capacitance of 2000pF, the deassert time is 350µs max and the assert time is 100µs max. These default values conform to the ANSI X3.166-1990 PMD standard for FDDI.

To improve stability, the Link Detect circuit includes 1.7dB of hysteresis.

The V<sub>REF</sub> output can be tied directly to THIN to set the Link Detect threshold. For greater sensitivities, V<sub>REF</sub> can be divided down before applied to THIN. The formula for the threshold on the thin pin is as follows:

Threshold (Assert ) = 
$$\frac{V_{THIN}}{500}$$

Threshold (Deassert) = 
$$\frac{V_{THIN}}{750}$$

#### **APPLICATION CIRCUIT**



#### **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                   |
|-------------|-------------------|---------------------------|
| ML6622CP    | 0° to +70°C       | 16-Pin MOLDED DIP (P16)   |
| ML6622CS    | 0° to +70°C       | 16-Pin MOLDED SOIC (S16N) |



## **High Speed Fiber Optic LED Driver**

#### GENERAL DESCRIPTION

The ML6632 is a high speed fiber optic LED driver suited for networking applications up to 200 Mbps. The part is capable of driving up to 120 mA of current through a fiber optic LED from an ECL level input signal. Its efficient output stage provides a high current that can be programmed for accurate absolute output level which insures precise launch power.

The LED driver's output stage provides a fast well matched rise and fall time through a unique class B output stage that burns supply current only when the LED is on. An optional peaking circuit is also available for 820 nm applications.

The ML6632 high speed fiber optic LED driver is implemented in BiCMOS process and is available in a 8-pin SOIC or PDIP package.

#### **FEATURES**

- Data rates up to 200 Mbps
- Current driven output for accurate launch power
- Programmable output current from 20 mA to 120 mA
- High Efficiency Output Stage
- Low EMI/RFI Noise
- **■** ECL inputs
- Optional Peaking Circuit

#### **APPLICATIONS**

- Fiber Optic Token Ring
- FDDI
- SONET OC1 and OC3
- Fiber Optic Data Communications and Telecommunications

#### **BLOCK DIAGRAM**

#### PIN CONNECTION



# V<sub>CC</sub> 1 8 PK ECLP 2 7 OUT ECLN 3 6 RTSET GND 4 5 RPK TOP VIEW

8-Pin SOIC or PDIP

#### PIN DESCRIPTION

|                          | · · · · · · · · · · · · · · · · · · ·                                                                                                                                             |              |                                                                                                                            |  |  |
|--------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------|--|--|
| PIN NO. NAME             | DESCRIPTION                                                                                                                                                                       | PIN NO. NAME | DESCRIPTION                                                                                                                |  |  |
| 1 V <sub>CC</sub> 2 ECLP | Positive power supply. +5 volts.  Positive ECL data input controls signal                                                                                                         | 6 RTSET      | Output current programming pin. Connect a resistor of value 1/l <sub>LED</sub> from this pin to ground to set the high LED |  |  |
| 3 ECLN                   | to the LED.  Negative ECL data input.                                                                                                                                             | 7 IOUT       | output current.  Fiber optic LED drive pin. Connect the                                                                    |  |  |
| 4 GND                    | Negative power supply. This pin should be tied to the grounded side of                                                                                                            |              | LED between this pin and $V_{CC}$ .                                                                                        |  |  |
|                          | RTSET to improve output accuracy and avoid a ground loop.                                                                                                                         | 8 IPK        | Peaking circuit output pin. When using peaking, connect this pin to V <sub>CC</sub> through a resistor of value RRPK. Then |  |  |
| 5 RPK                    | Peaking circuit bias pin. Connect a resistor of value 1/I <sub>PEAK</sub> from this pin to ground when using the peaking circuit. Leave open circuited when this pin is not used. |              | connect a capacitor from this pin to<br>the LED cathode. When peaking is not<br>used, open circuit RPK.                    |  |  |

#### **ABSOLUTE MAXIMUM RATINGS** (Note 1)

| V <sub>CC</sub>                | 0.3V to 6V | Peak DC Output Curre   |
|--------------------------------|------------|------------------------|
| Input Pin Voltages             |            | Storage Temperature    |
| LED Output Current (IPK, IOUT) |            | Lead Temperature (Solo |

| Peak DC Output Current (IPK, IOUT)  | 120mA |
|-------------------------------------|-------|
| Storage Temperature65°C t           |       |
| Lead Temperature (Soldering 10 sec) | 260°C |

#### **ELECTRICAL CHARACTERISTICS**

Over the recommended operating conditions of  $T_A$  = 0°C to 70°C,  $V_{CC}$  = 5V  $\pm$  5%, RTSET = 16.5 $\Omega$   $\pm$  1%, RPK = 16.5 $\Omega$   $\pm$  1%, unless otherwise specified. (Notes 2 and 3)

| SYMBOL                               | PARAMETER                                                      | CONDITIONS | MIN       | TYP.      | MAX       | UNITS    |
|--------------------------------------|----------------------------------------------------------------|------------|-----------|-----------|-----------|----------|
| I <sub>CC</sub>                      | Supply Current                                                 | LED off    |           |           | 20        | mA       |
| I <sub>LEDH</sub>                    | LED and Peaking Current<br>Accuracy (IOUT, IPK)<br>High<br>Low |            | 57<br>0.5 | 60<br>0.7 | 63<br>1.0 | mA<br>mA |
| t <sub>R</sub>                       | Rise Time (IOUT, IPK)                                          |            |           |           | 2         | ns       |
| t <sub>F</sub>                       | Fall Time (IOUT, IPK)                                          |            |           |           | 2         | ns       |
| t <sub>PLH</sub><br>t <sub>PHL</sub> | Propagation Delay<br>(IOUT, IPK)<br>Low to High<br>High to Low |            |           |           | 10<br>10  | ns<br>ns |
| t <sub>PWD</sub>                     | Pulse Width Distortion<br>(IOUT, IPK)                          |            |           |           | 1.0       | ns       |
| I <sub>ECL</sub>                     | ECL Input Current                                              |            |           |           | 20        | μΑ [     |
| V <sub>DO</sub>                      | Dropout Voltage between pin 6 and 7                            |            | 1.5       |           | ; ::·     | V        |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 3: Low Duty Cycle pulse testing is performed at TA.

#### **FUNCTIONAL DESCRIPTION**

The ML6632 accepts ECL input signals and generates a high speed, high accuracy output current which is independent of supply voltage variations. The output current is programmable from 20mA to 120mA.

The ECL input stage is a standard NPN differential pair with a common mode range of between 1V and 4.5V with a +5V supply. With this common mode range it is possible to convert the ECL inputs into TTL. If the ECLN input is biased up to the TTL switching level, the ECLP pin can be driven by a TTL or CMOS output. Figure 1d shows a circuit implementing this technique. This circuit may degrade pulse width distertion and should be checked for acceptable performance in this configuration.

Output current to the LED is set by connecting the appropriate resistance from RTSET to ground. The high level output voltage at RTSET will be 1.0V. The current in the external resistor will be equal to the current through the LED. The output current with RTSET set to  $16.5\Omega$  will be

$$I_{LED}(HIGH) = 1.0V/R_{TSET} = 1.0V/16.5\Omega = 60 \text{mA}.$$

With RTSET =  $16.5\Omega$ , the low level output current is approximately 0.7mA. This current prebiases the LED and results in faster optical rise times.

The ML6632 contain two seperate, but identical current driven output stages. These two stages can be paralleled



c) IOUT = 60mA, with peaking

to double the drive current or one can be used for peaking while the other is used to drive the LED. See Figure 1c.

The ML6632 provides for peaking of the LED output current. Peaking is used to counteract the effects of the LED junction capacitance. By creating a controlled overshoot and undershoot in the output current waveform, charge is transferred to and from the LED capacitance on the rising and falling edges of the output, speeding up rise and fall times.

To provide peaking current, a second output stage is biased up with a resistor from RPK to ground and another from IPK to VCC. When these bias resistors are set equal to each other, a pulse will be generated across the RPEAK resistor with a magnitude equal to the voltage on the RTSET pin. A coupling capacitor transfers the peaking current from the IPK pin to the LED on the rising and falling edges of the output current waveform.

A typical application is shown in Figure 1C. When the resistors  $R_{RPK}$  and  $R_{IPK}$  are both set to  $16\Omega$ , a pulse will be generated at the IPK pin of magnitude 1.0V and equivalent resistance  $16\Omega$ .

The peaking current is coupled through the 100 pF capacitor,  $C_{PEAK}$ , which will transfer 100 pC of charge to and from the LED on each cycle of output current. The peaking circuit shown provides approximately a 70% overshoot current into a 0 $\Omega$  LED impedance. Peaking currents will be slightly lower for real LED's.





d) IOUT = 60mA, with peaking and TTL input

Figure 1. Typical Applications

#### ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                |
|-------------|-------------------|------------------------|
| ML6632CP    | .0°C to +70°C     | 8-Pin Molded DIP (P08) |
| ML6632CS    | 0°C to +70°C      | 8-Pin SOIC (S08N)      |



### ML6671

## **TP-PMD MLT-3 Transceiver**

#### **GENERAL DESCRIPTION**

The ML6671 is a complete monolithic transceiver for 125 Mbaud MLT-3 encoded data transmission over Category 5 Unshielded Twisted Pair and Shielded Twisted Pair cables. The adaptive equalizer in the ML6671 will accurately compensate for line losses of up to 100m of UTP. The part is internally trimmed during manufacturing and requires only an external 1% resistor for accurate equalization.

The ML6671 receive section consists of an equalizing filter with a feedback loop for controlling effective line compensation. The feedback loop contains a filter and detection block for determining the proper control signal. The ML6671 also contains a pair of data comparators with precisely controlled slicing thresholds and an MLT3 to NRZI translator. An ECL 100K compatible buffer at the output interfaces directly with existing FDDI PHY silicon from various manufacturers.

The ML6671 transmit section accepts ECL 100K compatible NRZI inputs and converts them to differential current-mode MLT-3 signals. Transmit amplitude is controlled by a single resistor.

Several additional functions are provided by the ML6671 to simplify applications. A common-mode reference is provided to set the input DC level for the equalizer and

the near-end transformer winding. This terminal may be used as an AC ground for the transformer center-tap or termination resistors. A link status circuit monitors line integrity and provides a proper logic level output signal to interface with the host system.

The ML6671 is implemented in a 1.5µm BiCMOS process. A differential signal path throughout minimizes the effects of power supply transients and noise. A variety of package options are available to accommodate surface mount and thru-hole assembly requirements.

#### **FEATURES**

- Complies with ANSI X3T9.5 TP-PMD emerging standard
- Transmitter converts NRZI ECL signals to MLT-3 current driven outputs
- Transmitter can be externally turned off for idle generation
- Receiver includes adaptive equalizer and MLT-3 to NRZI decoder
- Operates over 100 meters of STP or category 5 UTP Twisted Pair Cable
- 1.5µm BiCMOS process
- 28 pin surface mount package
- Semi-standard options available







## **Token Ring Physical Interface**

#### GENERAL DESCRIPTION

The ML6682 Token Ring Physical Interface Circuit is designed for IEEE 802.5 networks using shielded twisted pair (STP) or unshielded twisted pair (UTP) media. It may be used either as a station port front-end for a token ring MAC controller, or as a lobe or Ring In/Ring Out port in an active concentrator. It includes a receiver equalizer for suppression of inter-symbol interference jitter, a narrow bandwidth PLL with a constant-gain phase/frequency detector for enhanced clock tracking and low VCO output phase distortion, internal frequency/phase tracking select logic, and a twisted pair transmit driver and receiver. The circuit also includes phantom wire fault detection and output drivers for use with an external phantom switching mechanism.

External components are minimized by the use of internally-controlled station fault, watchdog timer, receiver pulsewidth squelch, on-chip crystal oscillator, and internal 4/16 Mbps switching logic. External pin connections select either station port or concentrator port operation and data rate (4mb/s or 16mb/s). In a concentrator application the ML6682 performs the switching function eliminating the need for relays. Isolation can be achieved optically. The circuit requires a single +5V power supply, and is fabricated in BiCMOS technology.

#### **FEATURES**

- Supports the complete interface for both a station and a concentrator.
- Supports Active Retiming and Regeneration for each lobe port and Ring In/Ring Out ports for UTP/STP Extended distance concentrators.
- Provides complete physical interface for a UTP/STP station port and full compatibility with TMS380C16/ TMS380C26.
- Pin-selectable 16 and 4Mb/s data rates
- Supports fault tolerant Ring In/Ring Out Trunks
- Fault isolation at each concentrator port available for Network Management.
- Provides Phase-Locked Loop with constant gain phase detector for clock regeneration and data recovery.
- Phantom voltage drive/sense for both transmit and receive cable pairs.
- On-chip crystal oscillator can also be driven by external clock.
- On-chip receiver channel equalization switchable for both 4 and 16 Mbps
- 44-Pin package
- Advanced BiCMOS technology



## Section 5

| Selection ( | Guide                                                     | 5-1   |
|-------------|-----------------------------------------------------------|-------|
| ML117       | 2, 4, or 6-Channel Read/Write Circuits                    | 5-5   |
| ML117R      | 2, 4, or 6-Channel Read/Write Circuits                    | 5-5   |
| ML501       | 6, 7, or 8-Channel Read/Write Circuits                    | 5-13  |
| ML501R      | 6, 7, or 8- Channel Read/Write Circuits                   | 5-13  |
| ML502       | 6, 7, or 8-Channel Read/Write Circuits                    | 5-13  |
| ML502R      | 6, 7, or 8-Channel Read/Write Circuits                    | 5-13  |
| ML502S      | 6, 7, or 8-Channel Read/Write Circuits                    | 5-13  |
| ML511       | 4, 6, 7, or 8-Channel Read /Write Circuits                | 5-21  |
| ML511R      | 4, 6, 7, or 8-Channel Read/Write Circuits                 | 5-21  |
| ML541       | Read Data Processor                                       | 5-29  |
| ML4041      | Read Data Processor                                       | 5-39  |
| ML4042      | Read Data Processor                                       | 5-39  |
| ML4401      | Servo Demodulator                                         | 5-50  |
| ML4402      | Servo Driver                                              | 5-56  |
| ML4403      | Servo Controller                                          | 5-61  |
| ML4404      | Trajectory Generator                                      | 5-71  |
| ML4406      | Disk Voice Coil Servo Driver                              | 5-82  |
| ML4407      | Disk Voice Coil Servo Driver                              | 5-82  |
| ML4408      | Low Voltage Voice Coil Servo Driver                       | 5-88  |
| ML4410      | Sensorless Spindle Motor Controller                       | 5-95  |
| ML4411      | Sensorless Spindle Motor Controller                       | 5-106 |
| ML4413      | Servo Controller                                          | 5-61  |
| ML4415      | 15-Channel Read/Write Circuit                             | 5-118 |
| ML4415R     | 15-Channel Read/Write Circuit                             | 5-118 |
| ML4416      | 14-Channel Read/Write Circuit with $\overline{\text{CS}}$ | 5-118 |
| ML4416R     | 14-Channel Read/Write Circuit with $\overline{\text{CS}}$ | 5-118 |
| ML4417      | Zoned Bit Recording Circuit                               | 5-126 |
| ML4418      | Low Saturation Voice Coil Servo Driver                    | 5-136 |
| ML4427      | Zoned Bit Recording Circuit                               | 5-126 |
| ML4431      | Servo Demodulator                                         | 5-143 |
| ML4506      | 5V Disk Voice Coil Servo Driver                           | 5-151 |
| ML4508      | Low Saturation 5V Voice Coil Servo Driver                 | 5-158 |
| ML4510      | 5V Sensorless Spindle Motor Controller                    | 5-159 |
| ML4532      | Servo Burst Area Detector with PWM                        | 5-168 |
| ML4533      | Servo Burst Area Detector without PWM                     | 5-168 |
| ML4534      | Area Detector Based Embedded Servo Demodulator            | 5-179 |
| ML4535      | Area Detector Based Hybrid Servo Demodulator              | 5-186 |
|             |                                                           |       |

| ML4536   | Servo Burst Area Detector without PWM DAC      | 5-168 |
|----------|------------------------------------------------|-------|
| ML4568   | Disk Pulse Detector + Embedded Servo Detector  | 5-197 |
| ML4610R  | 5V, 2-, 4-Channel Thin-Film Read/Write Circuit | 5-205 |
| ML4611R  | 5V, 2-, 4-Channel Thin-Film Read/Write Circuit | 5-205 |
| ML6005   | 24 Mbps Read Channel Filter/Equalizer          | 5-211 |
| ML6006   | 36 Mbps Read Channel Filter/Equalizer          | 5-221 |
| ML6007   | 48 Mbps Read Channel Filter/Equalizer          | 5-231 |
| ML600X   | Read Channel Filter/Equalizer Users Guide      | 5-233 |
| ML6010   | Integrated Read Channel Processor              | 5-239 |
| ML8464B  | Pulse Detector                                 | 5-247 |
| MI 9464C | Billes Detector                                | 5 247 |



## Disk Drive Component Selection Guide

| 1. | READ | /WRITE | AMPL | IFIERS |
|----|------|--------|------|--------|
|----|------|--------|------|--------|

| Part<br>Number | Numbers of<br>Channels | Head<br>Type | Max Input<br>Noise (nV/VHz) | Write Current<br>Range (mA) | Key Features                                                     | Package Options                       |
|----------------|------------------------|--------------|-----------------------------|-----------------------------|------------------------------------------------------------------|---------------------------------------|
| ML117          | 2, 4 or 6              | Ferrite      | 2.1                         | 10 to 50                    | Write Current Disable Function                                   | PDIP-18, 22, 28;<br>SO-18, 24; PCC-28 |
| ML117R         | 2, 4 or 6              | Ferrite      | 2.1                         | 10 to 50                    | Internal Damping Resistors                                       | PDIP-18, 22, 28;<br>SO-18, 24; PCC-28 |
| ML501          | 6 or 8                 | Ferrite      | 1.5                         | 10 to 50                    | Enchanced Write Stability                                        | PDIP-28, 40;<br>SO-32; PCC-28, 44     |
| ML501R         | 6 or 8                 | Ferrite      | 1.5                         | 10 to 50                    | ML501 with Internal<br>Damping Resistors                         | PDIP-28, 40;<br>SO-28, 32; PCC-28, 44 |
| ML502          | 6 or 8                 | Thin Film    | 1.5                         | 10 to 50                    | Enchanced Write Stability                                        | PDIP-28, 40;<br>SO-32; PCC-28, 44     |
| ML502R         | 6, 7 or 8              | Thin Film    | 15                          | 10 to 50                    | ML502 with Internal<br>Damping Resistors                         | PDIP-28, 40;<br>SO-32; PCC-28, 44     |
| ML511          | 4, 6 or 8              | Ferrite      | 1.5                         | 10 to 40                    | Improved Write Stability                                         | SO-24; PCC-28, 44                     |
| ML511R         | 4, 6, 7 or 8           | Ferrite      | 1.5                         | 10 to 40                    | ML511 with Internal<br>Damping Resistor                          | SO-24; PCC-28, 44                     |
| ML4415         | 15                     | Ferrite      | 1.5                         | 10 to 40                    | Improved Write Current Stability                                 | PCC-44                                |
| ML4416         | 14                     | Ferrite      | 1.5                         | 10 to 40                    | Chip Select Input                                                | PCC-44                                |
| ML4610R        | 2 or 4                 | Thin Film    | 0.85                        | 5 to 35                     | Switchable Damping Res. (700 $\Omega$ )                          | SO-16, 20                             |
| Ml4611R        | 4                      | Thin Film    | 0.85                        | 5 to 35                     | Switchable Damping Res. (700 $\Omega$ ) and Write Current Adjust | SO-24                                 |

#### 2. READ/WRITE SIGNAL PROCESSING

| Part Number      | Function                           | Key Feature                          | Package Option                    |
|------------------|------------------------------------|--------------------------------------|-----------------------------------|
| ML4041           | Read Data Processor                | Fast AGC Recovery, Ins Pulse Pairing | PDIP-24, SO-24, PCC-28            |
| ML4042           | ML4041 with Undervoltage Detector  | Fast AGC Recovery, 1ns Pulse Pairing | PDIP-28, SO-28, PCC-28            |
| ML4417<br>ML4427 | Zone Bit Recording IC              | 100 MHz VCO                          | SO-16, PDIP-16                    |
| ML4568           | Pulse Detector with Embedded Servo | 5V Only; 1ns Pulse Pairing           | PCC-28                            |
| ML541            | Read Data Processor                | 15 MBits/sec Data Rate               | PDIP-24, CERDIP-24, PCC-28, SO-24 |

Continued on next page



## Disk Drive Component Selection Guide (Continued)

#### 2. READ/WRITE SIGNAL PROCESSING (Continued)

| Part Number | Function                     | Key Feature                                     | Package Option  |
|-------------|------------------------------|-------------------------------------------------|-----------------|
| ML6005      | 24 Mbps HDD Filter/Equalizer | Low Power/High Performance                      | SSOP-20         |
| ML6006      | 36 Mbps HDD Filter/Equalizer | Low Power/High Performance                      | SSOP-20         |
| ML6010      | 36 Mbps Read Channel Combo   | Low Cost/High Integration<br>Configurable Array | QFP-52          |
| ML8464B     | Pulse Detector               | DP8464B Second Source                           | PDIP-24, PCC-28 |
| ML8464C     | Pulse Detector               | 1ns Pulse Pairing                               | PDIP-24, PCC-28 |

#### 3. SERVO CONTROL ICS

| Part Number | Function                           | Key Feature                                                        | Package Option  |
|-------------|------------------------------------|--------------------------------------------------------------------|-----------------|
| ML4401      | Servo Demodulator                  | ECL Output VCO                                                     | PDIP-28, PCC-28 |
| ML4402      | Servo Driver, External Power Drive | Low Offset (±5mV)                                                  | PDIP-20, PCC-20 |
| ML4403      | Servo Controller                   | On-Chip Interpolation Function                                     | PDIP-20, PCC-20 |
| ML4404      | Analog Trajectory Generator        | User-Defined Trajectory, 2 DACs                                    | PDIP-28, PCC-28 |
| ML4406      | Servo Driver, Internal Power Drive | Internal Threshold Reference                                       | PCC-20          |
| ML4407      | Servo Driver, Internal Power Drive | External Threshold Reference                                       | PCC-20          |
| ML4408      | Low Voltage Drop Servo Driver      | 5V Only or 12V Operation                                           | SO-24           |
| ML4413      | Servo Controller                   | ML4403 with Ext. Amp. Nulling                                      | PDIP-24, PCC-28 |
| ML4431      | Servo Demodulator                  | Enhanced ML4401; TTL Output                                        | PCC-32          |
| ML4532      | Servo Burst Area Detector          | Includes PWM DAC                                                   | SSOP-20, PCC-20 |
| ML4533      | Servo Burst Area Detector          | No PWM DAC, Reference<br>Levels Compatible to<br>ML A/D Converters | SO-16           |
| ML4536      | Servo Burst Area Detector          | No PWM DAC, Reference<br>Levels Compatible to<br>Zilog μC with ADC | SO-16           |
| ML4534      | SUM/DIFF Area Detector             | For Hybrid Servo                                                   | PCC-20          |
| ML4535      | Hybrid Servo Demodulator           | Integration/Area Detection                                         | PCC-32          |

#### 4. SPINDLE MOTOR CONTROL ICs

| Part Number | Function                         | Key Feature          | Package Option |  |
|-------------|----------------------------------|----------------------|----------------|--|
| ML4410      | Sensorless Spindle Motor Control | Back-EMF-Commutation | PCC-28         |  |



## **Hard Disk Drive Data Path** and Servo Control Diagram



Micro Linear provides a full set of Winchester Hard Disk Drive support chips including the data path and the head servo positioning path. Micro Linear supports both dedicated and embedded servo disk drives with read-write preamps, pulse detectors, data separators, servo demodulators, controllers and drivers, and 8- and 10-bit data converters for digital servo systems



## **Next Generation Disk Drive System**



## 2, 4, or 6-Channel Read/Write Circuits

#### GENERAL DESCRIPTION

The ML117 devices are bipolar monolithic integrated circuits designed for use with center-tapped ferrite recording heads. They provide a low noise read path, write current control, and data protection circuitry for as many as six channels. The ML117 requires +5V and +12V power supplies and is available in 2, 4, or 6-channel versions with a variety of packages. The ML117 contains exclusive circuitry that inhibits write current during device power-up, thereby eliminating power-up "glitches" common to similar read/write circuits. The ML117R differs from the ML117 by having internal damping resistors.

#### **FEATURES**

- Exclusive write current disable during power-up
- Replacement for SSI 32R117/117R
- = +5 V, +12 V power supplies
- Single or multi-platter Winchester drives
- Designed for center-tapped ferrite heads
- Programmable write current source
- Available in 2, 4, or 6 channels
- Easily multiplexed for larger systems
- Includes write unsafe detection
- TTL compatible control signals

#### **BLOCK DIAGRAM**



#### PIN CONNECTIONS



#### PIN DESCRIPTION

| NAME            | FUNCTION                           | NAME              | FUNCTION                             |
|-----------------|------------------------------------|-------------------|--------------------------------------|
| HS0-HS2         | Head Select (six heads)            | RDX, RDY          | X, Y Read Data (differential read    |
| $\overline{cs}$ | Chip Select (low level enables     |                   | signal out)                          |
|                 | chip)                              | WC                | Write Current (used to set the write |
| R/W             | Read/Write (high level selects     |                   | current magnitude)                   |
|                 | Read mode)                         | $V_{CT}$          | Voltage Center Tap (center tap       |
| WUS             | Write Unsafe, open collecter out-  |                   | voltage source)                      |
|                 | put (high level indicates alarm)   | $V_{CC}$          | +5 volts                             |
| WDI             | Write Data In (negative transition | V <sub>DD</sub> 1 | +12 volts                            |
|                 | toggles head current direction)    | $V_{DD}^{2}$      | Positive supply for center tap       |
| H0X-H5X         | X head connections                 | GND               | Ground                               |
| H0Y-H5Y         | Y head connections                 |                   | 2 - 3                                |
|                 |                                    |                   |                                      |

#### **ABSOLUTE MAXIMUM RATINGS**

#### **OPERATING CONDITIONS**

(Note 1)

| Power Supply Voltage Range                                                                       |
|--------------------------------------------------------------------------------------------------|
| $V_{DD}1$ $-0.3$ to $14V_{DC}$                                                                   |
| $V_{DD}2$ 0.3 to 14 $V_{DC}$                                                                     |
| $V_{CC}$ $-0.3$ to $6V_{DC}$                                                                     |
| Input Voltage Range                                                                              |
| Digital Inputs ( $\overline{CS}$ , R/ $\overline{W}$ , HS, WDI) $-0.3$ to $V_{CC}$ +0.3 $V_{DC}$ |
| Head Ports (H0X–H5X, H0Y–H5Y) $-0.3$ to $V_{DD}1 + 0.3 V_{DC}$                                   |
| Write Unsafe (WUS) $-0.3$ to $14V_{DC}$                                                          |
| Write Current (I <sub>W</sub> ) 60 mÅ                                                            |
| Output Current                                                                                   |
| Read Data (RDX, RDY) – 10 mA                                                                     |
| Center Tap Current (I <sub>CT</sub> ) – 60 mA                                                    |
| Write Unsafe (WUS) 12 mA                                                                         |
| Storage Temperature –65°C to 150°C                                                               |
| Junction Temperature (T <sub>1</sub> )                                                           |
| Lead Temperature (Soldering 10 sec.) 300°C                                                       |

| Supply Voltage                                              |
|-------------------------------------------------------------|
| $V_{DD}1 \dots 12V \pm 10\%$                                |
| $V_{CC}$                                                    |
| V <sub>DD</sub> 2                                           |
| Head Inductance (L <sub>H</sub> )                           |
| Damping Resistor ( $R_D$ , ML117 only) 500 to 2000 $\Omega$ |
| RCT Resistor ( $\frac{1}{2}$ Watt)                          |
| Write Current (I <sub>W</sub> )                             |
|                                                             |

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $V_{DD}1 = 12V \pm 10\%$ ,  $V_{CC} = 5V \pm 10\%$ ,  $0^{\circ}C \le T_A \le 70^{\circ}C$  (Notes 2 and 3).

| SYMBOL          | PARAMETER                      | CONDITIONS                                               | MIN  | TYP | MAX                  | UNITS           |
|-----------------|--------------------------------|----------------------------------------------------------|------|-----|----------------------|-----------------|
| DC OPER         | ATING CHARACTERISTICS          |                                                          |      |     |                      |                 |
| POWER S         | U <b>PPLY</b>                  |                                                          |      |     |                      |                 |
| I <sub>CC</sub> | V <sub>CC</sub> Supply Current | Read or Idle Mode                                        |      |     | 25                   | mA              |
|                 |                                | Write Mode                                               |      |     | 30                   | mA              |
| I <sub>DD</sub> | V <sub>DD</sub> Supply Current | Read Mode                                                |      |     | 50                   | mA              |
|                 |                                | Write Mode                                               |      |     | 30+I <sub>W</sub>    | mA              |
|                 |                                | Idle Mode                                                | ,    |     | 25                   | mA              |
| $P_D$           | Power Dissipation              | Read Mode                                                |      |     | 600                  | mW              |
|                 |                                | Write Mode $I_W = 50 \text{ mA}$ , $R_{CT} = 130 \Omega$ |      |     | 700                  | mW              |
|                 |                                | Write Mode $I_W = 50 \text{ mA}$ , $R_{CT} = 0 \Omega$   |      |     | 1050                 | mW              |
|                 |                                | Idle Mode                                                |      |     | 400                  | mW              |
| DIGITAL II      | NPUTS (CS, R/W, HS, WDI)       |                                                          |      |     |                      |                 |
| V <sub>IH</sub> | High Voltage                   |                                                          | 2    |     | V <sub>CC</sub> +0.3 | $V_{DC}$        |
| V <sub>IL</sub> | Low Voltage                    |                                                          | -0.3 |     | 0.8                  | $V_{DC}$        |
| I <sub>IH</sub> | High Current                   | $V_{IH} = 2.0 V$                                         |      |     | 100                  | μΑ              |
| l <sub>IL</sub> | Low Current                    | V <sub>IL</sub> =0.8V                                    | -0.4 |     |                      | mA              |
| wus out         | PUT                            |                                                          |      |     |                      |                 |
| $V_{OL}$        | Output Low Voltage             | I <sub>OL</sub> =8mA (Safe)                              |      |     | 0.5                  | $V_{DC}$        |
| l <sub>он</sub> | Output High Current            | V <sub>OH</sub> = 5 V (Unsafe)                           |      |     | 100                  | μΑ              |
| CENTER T        | AP VOLTAGES                    |                                                          |      |     |                      |                 |
| V <sub>CT</sub> | Read Mode                      | Read Mode                                                |      | 4   |                      | V <sub>DC</sub> |
| V <sub>CT</sub> | Write Mode                     | Write Mode                                               |      | 6   |                      | $V_{DC}$        |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified  $V_{DD}1=12V\pm10\%$ ,  $V_{CC}=5V\pm10\%$ ,  $I_{W}=45\,\text{mA}$ ,  $I_{H}=10\,\mu\text{H}$ ,  $R_{D}=750\,\Omega$ ,  $f_{DATA}=5\,\text{MHz}$ ,  $C_{L}$  (RDX, RDY)  $\leq$  20 pF, 0°C  $\leq$  T<sub>A</sub>  $\leq$  70°C (Notes 2 and 3) ( $V_{IN}$  is referenced to  $V_{CT}$  for Read Mode Characteristics).

| SYMBOL              | PARAMETER                            | CONDITIONS                                                                                                               | MIN                                                                                                            | TYP  | MAX         | UNITS            |
|---------------------|--------------------------------------|--------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|------|-------------|------------------|
| WRITE MC            | DE CHARACTERISTICS                   |                                                                                                                          |                                                                                                                |      |             |                  |
| I <sub>WR</sub>     | Write Current Range                  | $I_W = K/R_{WC}$                                                                                                         | 10                                                                                                             |      | . 50        | mA               |
| K                   | Write Current Constant               |                                                                                                                          | 133                                                                                                            |      | 147         | V                |
| V <sub>HD</sub>     | Differential Head Voltage Swing      | and the second second                                                                                                    | 8                                                                                                              |      |             | $V_{PK}$         |
| I <sub>HU</sub>     | Unselected Head Transient<br>Current |                                                                                                                          |                                                                                                                | -    | 2           | mA <sub>PK</sub> |
| C <sub>OD</sub>     | Differential Output Capacitance      | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,                                                                                  |                                                                                                                |      | 15          | pF               |
| R <sub>OD</sub>     | Differential Output Resistance       | ML117                                                                                                                    | . 10 k                                                                                                         |      |             | Ω                |
|                     |                                      | ML117R                                                                                                                   | 562                                                                                                            |      | 938         | Ω                |
| f <sub>WDI</sub>    | WDI Transition Frequency             | WUS = Low                                                                                                                | 250                                                                                                            | 41,4 | ٠.          | kHz              |
| A <sub>I</sub>      | I <sub>WS</sub> to Head Current Gain |                                                                                                                          |                                                                                                                | 20   |             | A/A              |
| I <sub>L</sub>      | Unselected Head Leakage              | Sum of X & Y Side Leakage Current                                                                                        |                                                                                                                | 1    | 85          | μΑ               |
| READ MOI            | DE CHARACTERISTICS                   |                                                                                                                          | Maria de la compansión de |      |             |                  |
| A <sub>V</sub>      | Differential Voltage Gain            | $V_{IN} = 1 \text{mV}_{P-P} @ 300 \text{ kHz},$ $R_L \text{ (RDX, RDY)} = 1 \text{k}\Omega$                              | 80                                                                                                             | ž.   | 120         | V/V              |
| DR                  | Dynamic Range                        | DC Input Voltage ( $V_i$ ) Where Gain Falls 10%,<br>$V_{IN} = V_i + 0.5 \text{ mV}_{P,P} @ 300 \text{ kHz}$              | -3                                                                                                             |      | +3          | mV               |
| BW                  | Bandwidth (-3dB)                     | $ Z_S  < 5\Omega$ , $V_{IN} = 1$ m $V_{RMS}$                                                                             | 30                                                                                                             | ,    |             | MHz              |
| e <sub>IN</sub>     | Input Noise Voltage                  | $BW = 15 MHz, L_H = 0, R_H = 0$                                                                                          |                                                                                                                |      | 2.1         | nV/√Hz           |
| C <sub>IN</sub>     | Differential Input Capacitance       |                                                                                                                          |                                                                                                                |      | 20          | pF               |
| R <sub>IN</sub>     | Differential Input Resistance        | ML117 :                                                                                                                  | 2k                                                                                                             |      | 1,5         | Ω                |
|                     |                                      | ML117R                                                                                                                   | 390                                                                                                            |      | 810         | Ω                |
| I <sub>IN</sub>     | Input Bias Current                   |                                                                                                                          |                                                                                                                |      | 45          | μΑ               |
| CMRR                | Common-Mode Rejection Ratio          | $V_{CM} = V_{CT} + 100 \text{mV}_{P-P} @ f = 5 \text{MHz}$                                                               | 50                                                                                                             |      | 1. 1. 1. 1. | dB               |
| PSRR                | Power Supply Rejection Ratio         | $100\mathrm{mV_{P-P}}$ @ $5\mathrm{MHz}$ on $\mathrm{V_{DD}}$ 1, $\mathrm{V_{DD}}$ 2, or $\mathrm{V_{CC}}$               | . 45                                                                                                           |      |             | dB               |
| CS                  | Channel Separation                   | Unselected Channels: $V_{IN} = 100  \text{mV}_{P,P} @ 5  \text{MHz}$ and Selected Channel: $V_{IN} = 0  \text{mV}_{P,P}$ | 45                                                                                                             |      |             | dB               |
| $\overline{V_{OS}}$ | Output Offset Voltage                |                                                                                                                          | - 480                                                                                                          |      | +480        | mV               |
| V <sub>OCM</sub>    | Common-Mode Output Voltage           | Read Mode                                                                                                                | - 5                                                                                                            |      | 7           | ·V               |
|                     |                                      | Write or Idle Mode                                                                                                       | :                                                                                                              | 4.3  |             | V                |
| R <sub>OUT</sub>    | Single-Ended Output Resistance       | f=5MHz                                                                                                                   |                                                                                                                |      | 30          | Ω                |
| IL                  | Leakage Current, RDX, RDY            | RDX, RDY = 6 V Write or Idle Mode                                                                                        | -100                                                                                                           |      | +100        | μΑ               |
| Io                  | Output Current                       | AC Coupled Load, RDX to RDY                                                                                              | 2                                                                                                              |      | -           | mA               |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified  $V_{DD}1=12V\pm10\%$ ,  $V_{CC}=5V\pm10\%$ ,  $I_{W}=45\,\text{mA}$ ,  $L_{H}=10\,\mu\text{H}$ ,  $R_{D}=750\,\Omega$ ,  $f_{DATA}=5\,\text{MHz}$ ,  $0^{\circ}\text{C} \ll T_{A} \ll 70^{\circ}\text{C}$  (Notes 2 and 3).

| SYMBOL                                   | PARAMETER                            | CONDITIONS                                                                                 | MIN | TYP | MAX | UNITS |
|------------------------------------------|--------------------------------------|--------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| SWITCHIN                                 | IG CHARACTERISTICS                   | ·                                                                                          |     |     |     |       |
| t <sub>RW</sub>                          | R/W to Write Switching Delay         | To 90% of Write Current Output                                                             |     |     | 1 . | μS    |
| t <sub>WR</sub>                          | R/W to Read Switching Delay          | To 90% of 100mV, 10MHz Read Signal<br>Envelope or to 90% Decay of<br>Write Current         |     |     | 1   | μS    |
| t <sub>IW</sub><br>or<br>t <sub>IR</sub> | CS to Select Switching Delay         | To 90% of Write Current or to 90% of<br>100 mV, 10 MHz Read Signal Envelope                |     |     | 1   | μS    |
| t <sub>WI</sub><br>or<br>t <sub>RI</sub> | CS to Select Switching Delay         | To 90% Decay of 100 mV, 10 MHz Read<br>Signal Envelope or to 90% Decay of Write<br>Current |     |     | 1   | μS    |
| t <sub>HS</sub>                          | Head Select Switching Delay          | To 90% of 100 mV, 10 MHz Read Signal<br>Envelope                                           |     |     | 1   | μS    |
| tD1                                      | Safe to Unsafe<br>Write Unsafe Delay | $I_W = 50 \mathrm{mA}$                                                                     | 1.6 |     | . 8 | μS    |
| tD2                                      | Unsafe to Safe<br>Write Unsafe Delay | $I_W = 50 \mathrm{mA}$                                                                     |     |     | 1   | μS    |
| tD3                                      | Head Current Prop. Delay             | $L_H = 0$ , $R_H = 0$ From 50% points                                                      | 14  |     | 25  | nS    |
| tD3                                      | Head Current Asymmetry               | WDI has 50% Duty Cycle and 1nS Rise/Fall<br>Time                                           |     |     | 2   | nS    |
|                                          | Time Head Current Rise/Fall          | 10% and 90% Points                                                                         |     |     | 20  | nS :  |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 3: Maximum junction temperature (T<sub>1</sub>) should not exceed 125°C.



Write Mode Timing Diagram

#### **FUNCTIONAL DESCRIPTION**

#### CIRCUIT OPERATION

The ML117, ML117R functions as a write driver or as a read amplifier for the selected head. Head selection and mode control are described in *Tables 1 & 2*. Both R/ $\overline{W}$  and  $\overline{CS}$  have internal pull-up resistors for the prevention of an accidential write condition.

#### READ MODE

In the Read Mode the ML117, ML117R is configured as a low noise differential amplifier, the write current source and the write unsafe detector are deactivated, and the write data flipflop is set. The RDX and RDY outputs are driven by emitter followers and are in phase with the "X" and "Y" head ports.

The internal write current source is deactivated for both the Read and the Chip Deselect modes which eliminates the need for external gating of the write current source.

#### WRITE MODE

The Write mode configures the ML117, ML117R as a current switch and activates the Write Unsafe Detector. The head current is toggled between the X- and Y-side of the recording head on the falling edges of WDI, Write Data Input. A preceding read operation initializes the Write Data Flip-Flop, WDFF, to pass current through the X-side of the head. The magnitude of the write current, given by:

 $I_W = K/R_{WC}$ , where K = Write Current Constant is set by the external resistor,  $R_{WC}$ , connected from pin WC to CND

Any of the following conditions will be indicated as a high level on the Write Unsafe, WUS, open collector output.

- Head open
- Head center tap open
- WDI frequency too low
- Device in Read mode
- Device not selected
- No write current

Two negative transitions on WDI are required to clear WUS after the fault condition is removed.

Table 1.

#### **Head Select**

|   | HS2 | HS1 | HS0  | HEAD |
|---|-----|-----|------|------|
|   | 0   | 0   | 0    | 0    |
|   | 0   | 0   | 1.00 | 1    |
|   | 0   | 1   | 0    | 2    |
|   | 0   | 1   | 1    | 3    |
|   | 1   | 0   | 0    | 4 .  |
| - | 1   | 0   | 1    | 5    |
|   | 1 . | 1   | X    | NONE |

0 = Logic Level Low

1 = Logic Level High

X = Don't Care

Table 2.

#### Mode Select

| <u>CS</u> | R/W | MODE  |
|-----------|-----|-------|
| 0         | 0   | Write |
| 0         | 1   | Read  |
| 1         | X   | Idle  |

0 = Logic Level Low

1 = Logic Level High

X = Don't Care

#### **TYPICAL APPLICATION**



#### NOTES:

- RCT is optional and is used to limit internal power dissipation (Otherwise connect V<sub>DD</sub>1 to V<sub>DD</sub>2).
   RCT (1/2 Watt) = 130 (55/1<sub>W</sub>) ohms where I<sub>W</sub> = Write Current, in mA
- Ferrite bead optional: used to suppress write current overshoot and ringing. Recommend Ferroxcube 3659065/4A6.
- 3. RDX and RDY load capacitance 20 pF maximum. RDX and RDY output current must be limited to  $100\,\mu\text{A}$ .
- 4. Damping resistors not required on ML117R.

#### THERMAL CHARACTERISTICS

| 28-Lead<br>PDIP<br>PCC  | 80°C/W<br>60°C/W  |
|-------------------------|-------------------|
| 24-Lead<br>SOIC         | 60°C/W            |
| 22-Lead<br>PDIP         | 100°C/W           |
| 18-Lead<br>PDIP<br>SOIC | 115°C/W<br>85°C/W |
|                         |                   |

## **ORDERING INFORMATION**

| PART NUMBER | PACKAGE                   | NUMBER OF CHANNELS |
|-------------|---------------------------|--------------------|
| ML117-2CP   | 18-Lead Molded DIP (P18)  | 2                  |
| ML117R-2CP  | 18-Lead Molded DIP (P18)  | 2                  |
| ML117-2CS   | 18-Lead Molded SOIC (S18) | 2                  |
| ML117R-2CS  | 18-Lead Molded SOIC (S18) | 2                  |
| ML117-4CP   | 22-Lead Molded DIP (P22)  | 4                  |
| ML117R-4CP  | 22-Lead Molded DIP (P22)  | 4                  |
| ML117-4CS   | 24-Lead Molded SOIC (S24) | 4                  |
| ML117R-4CS  | 24-Lead Molded SOIC (S24) | 4                  |
| ML117-6CP   | 28-Lead Molded DIP (P28)  | 6                  |
| ML117R-6CP  | 28-Lead Molded DIP (P28)  | 6                  |
| ML117-6CQ   | 28-Lead PCC (Q28)         | 6                  |
| ML117R-6CQ  | 28-Lead PCC (Q28)         | 6 *                |



## ML501, ML501R, ML502, ML502R, ML502S-Series

## 6, 7, or 8-Channel Read/Write Circuits

#### GENERAL DESCRIPTION

The ML501, ML502 family of devices are bipolar monolithic read/write circuits designed for use with fixed disk centertapped recording heads. The ML501 and ML501R are designed for use with ferrite recording heads while the ML502, ML502R and ML502S are designed for thin film or composite heads. The R and S designation in the part number indicate that these parts have internal head damping resistors.

The ML501, ML502 family provides up to eight multiplexed read/write data channels. These circuits exhibit features not found in similar read/write circuits such as improved write current stability and the elimination of write current "glitches" during power-up. The exclusive ML502 is identical to the ML501 except that the write unsafe detect circuitry is designed to operate with lower head inductance.

#### **FEATURES**

- Exclusive write current disable during power-up
- Enhanced write current stability
- ML501, ML501R is replacement for SSI 32R501/501R and is designed for center-tapped ferrite heads
- ML502, ML502R, and ML502S are designed for centertapped thin film or composite heads
- Single or multi-platter Winchester drives
- Easily multiplexed for larger systems
- Available in 6, 7 or 8 channels
- TTL compatible control signals
- Programmable write current source
- Includes write unsafe detection
- Available in a selection of packages
- +5V, +12V power supplies

#### **BLOCK DIAGRAM**



#### PIN CONNECTIONS

ML501-6 OR ML501R-6 OR ML502-6 OR ML502R-6 6 Channels



#### ML501-8 OR ML501R-8 OR ML502-8 OR ML502R-8 8 Channels



#### ML501-8 OR ML501R-8 OR ML502-8 OR ML502R-8 8 Channels



#### ML501-8 OR ML501R-8 OR ML502-8 OR ML502R-8 OR ML502S-8 8 Channels



#### ML501-6 OR ML501R-6 OR ML502-6 OR ML502R-6 OR ML502S-6 6 Channels



#### ML502S-7CQ ML502R-7CQ



### **PIN DESCRIPTION**

|   | NAME             | FUNCTION                            | NAME              | FUNCTION                             |
|---|------------------|-------------------------------------|-------------------|--------------------------------------|
|   | HS0-HS2          | Head Select (eight heads)           | RDX, RDY          | X, Y Read Data (differential read    |
|   | <del>CS</del>    | Chip Select (low level enables      |                   | signal out)                          |
|   |                  | chip)                               | WC                | Write Current (used to set the write |
|   | $R/\overline{W}$ | Read/Write (high level selects      |                   | current magnitude)                   |
|   |                  | Read mode)                          | $V_{CT}$          | Voltage Center Tap (center tap       |
|   | WUS              | Write Unsafe, open collecter out-   |                   | voltage source)                      |
|   |                  | put (high level indicates an unsafe | $V_{CC}$          | +5 volts                             |
|   |                  | writing condition)                  | V <sub>DD</sub> 1 | +12 volts                            |
|   | WDI              | Write Data In (negative transition  | $V_{DD}^2$        | Positive supply for center tap       |
|   |                  | toggles head current direction)     |                   |                                      |
| ŀ | H0X-H7X          | X head connections                  | GND               | Ground                               |
| ŀ | H0Y-H7Y          | Y head connections                  |                   |                                      |

### **ABSOLUTE MAXIMUM RATINGS**

### **OPERATING CONDITIONS**

(Note 1)

| Supply Voltage                                              |   |
|-------------------------------------------------------------|---|
| $V_{DD}1 \dots 12V \pm 10^{\circ}$                          | % |
| $V_{CC}$                                                    | % |
| Head Inductance                                             |   |
| L <sub>H</sub> , ML501 or ML501R only 5 to 15 μl            | Η |
| L <sub>H</sub> , ML502, ML502R, ML502S only                 |   |
| Damping Resistor (R <sub>D</sub> , ML501 only) 500 to 20009 | Ω |
| RCT Resistor ( $\frac{1}{2}$ Watt)                          | % |
| Write Current (I <sub>W</sub> )                             | Α |
|                                                             |   |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $V_{DD}1 = 12V \pm 10\%$ ,  $V_{CC} = 5V \pm 10\%$ ,  $R_{CT} = 120\Omega \pm 5\%$ ,  $I_{W} = 45 \text{ mA}$ ,  $0^{\circ}\text{C} \leqslant T_{A} \leqslant 70^{\circ}\text{C}$  (Notes 2 and 3).

| SYMBOL              | PARAMETER                      | CONDITIONS                                             | MIN  | TYP | MAX               | UNITS           |
|---------------------|--------------------------------|--------------------------------------------------------|------|-----|-------------------|-----------------|
| DC OPERA            | TING CHARACTERISTICS           |                                                        |      |     |                   |                 |
| POWER SU            | J <b>PPL</b> Y                 |                                                        |      |     |                   |                 |
| I <sub>CC</sub>     | V <sub>CC</sub> Supply Current | Read or Idle Mode                                      |      |     | 25                | mA              |
|                     |                                | Write Mode                                             |      |     | 25                | mA              |
| I <sub>DD</sub>     | V <sub>DD</sub> Supply Current | Read Mode                                              |      |     | 48                | - mA            |
|                     |                                | Write Mode                                             |      |     | 25+l <sub>W</sub> | mA              |
|                     | '                              | Idle Mode                                              |      |     | 20                | mA              |
| $P_D$               | Power Dissipation              | Read Mode                                              |      |     | .770              | mW              |
|                     |                                | Write Mode I <sub>W</sub> = 50 mA                      |      |     | 830               | mW              |
|                     |                                | Write Mode $I_W = 50 \text{ mA}$ , $R_{CT} = 0 \Omega$ |      |     | 1125              | mW              |
|                     |                                | Idle Mode                                              |      |     | 400               | mW              |
| DIGITAL IN          | NPUTS (CS, R/W, HS, WDI)       |                                                        |      |     |                   |                 |
| $V_{IH}$            | High Voltage                   |                                                        | 2    |     |                   | V <sub>DC</sub> |
| $V_{IL}$            | Low Voltage                    |                                                        |      |     | 0.8               | V <sub>DC</sub> |
| I <sub>IH</sub>     | High Current                   | V <sub>IH</sub> = 2.0 V                                |      |     | 100               | μΑ              |
| IIL                 | Low Current                    | V <sub>IL</sub> =0.8V                                  | -0.4 |     |                   | mA              |
| WUS OUT             | PUT                            |                                                        | -    |     |                   |                 |
| $\overline{V_{OL}}$ | Output Low Voltage             | I <sub>OL</sub> = 8 mA (Safe)                          |      |     | 0.5               | V <sub>DC</sub> |
| I <sub>OH</sub>     | Output High Current            | V <sub>OH</sub> = 5 V (Unsafe)                         | -    |     | 100               | μА              |
| CENTER TA           | AP VOLTAGES                    |                                                        |      |     |                   |                 |
| V <sub>CT</sub>     | Read Mode                      | Read Mode                                              |      | 4   |                   | V <sub>DC</sub> |
| $V_{CT}$            | Write Mode                     | Write Mode                                             |      | 6   |                   | V <sub>DC</sub> |

## ML501, ML501R, ML502, ML502R, ML502S

| SYMBOL           | PARAMETER                                         | CONDITIONS                                                                                                  | MIN     | TYP   | MAX         | UNITS            |
|------------------|---------------------------------------------------|-------------------------------------------------------------------------------------------------------------|---------|-------|-------------|------------------|
| WRITE MC         | DE CHARACTERISTICS                                |                                                                                                             |         |       |             |                  |
| I <sub>WR</sub>  | Write Current Range                               | $I_W = K/R_{WC}$                                                                                            | 10      |       | 50          | mA               |
| Κ .              | Write Current Constant                            |                                                                                                             | 129     |       | 151         | V                |
| V <sub>HD</sub>  | Differential Head Voltage Swing                   |                                                                                                             | 7.5     |       |             | V <sub>PK</sub>  |
| I <sub>HU</sub>  | Unselected Head Transient<br>Current              | 44.4                                                                                                        |         |       | 2           | mA <sub>PK</sub> |
| C <sub>OD</sub>  | Differential Output Capacitance                   |                                                                                                             |         |       | 15          | pF               |
| R <sub>OD</sub>  | Differential Output Resistance                    | ML501, ML502                                                                                                | 10 k    |       |             | Ω                |
|                  |                                                   | T <sub>J</sub> =25°C ML501R, ML502S/ML502R                                                                  | 560/180 |       | 940/300     | Ω                |
| f <sub>WDI</sub> | WDI Transition Frequency                          | WUS=Low                                                                                                     | 250     |       |             | kHz              |
| A <sub>I</sub>   | I <sub>WC</sub> to Head Current Gain              |                                                                                                             |         | 20    |             | A/A              |
| IL               | Unselected Head Leakage                           | Sum of X & Y Side Leakage Current                                                                           |         |       | 85          | μΑ               |
| READ MOI         | DE CHARACTERISTICS                                |                                                                                                             |         | -     | <del></del> |                  |
| A <sub>V</sub>   | Differential Voltage Gain                         | $V_{IN}=1$ m $V_{P-P}$ @ 300 kHz,<br>R <sub>L</sub> (RDX, RDY)=1k $\Omega$                                  | 90      |       | 120         | V/V              |
| DR               | Dynamic Range                                     | DC Input Voltage ( $V_I$ ) Where Gain Falls 10%,<br>$V_{IN} = V_I + 0.5 \text{ mV}_{P,P} @ 300 \text{ kHz}$ | -3      | . ; > | +3          | mV               |
| BW               | Bandwidth (-3dB)                                  | $ Z_S  < 5\Omega$ , $V_{IN} = 1 \text{mV}_{P-P}$                                                            | 30      |       |             | MHz              |
| e <sub>IN</sub>  | Input Noise Voltage                               | $BW = 15 MHz, L_H = 0, R_H = 0$                                                                             |         |       | 1.5         | nV/√Hz           |
| C <sub>IN</sub>  | Differential Input Capacitance                    | f=5MHz                                                                                                      |         |       | 23          | pF               |
| R <sub>IN</sub>  | Differential Input Resistance                     | f=5MHz, T <sub>1</sub> =25°C ML501, ML502                                                                   | 2k      |       |             | Ω                |
|                  |                                                   | $V_{IN} = 6 \text{mV}_{P-P}$ ML501R, ML502S/ML502R                                                          | 530/180 |       | 790/300     | Ω                |
| I <sub>IN</sub>  | Input Bias Current (1 side)                       | · ·                                                                                                         |         |       | 100         | μΑ               |
| CMRR             | Common-Mode Rejection Ratio                       | $V_{CM} = V_{CT} + 100 \text{mV}_{P-P} @ f = 5 \text{MHz}$                                                  | 50      |       |             | dB               |
| PSRR             | Power Supply Rejection Ratio                      | 100 mV <sub>P-P</sub> @ 5 MHz on V <sub>DD</sub> 1, V <sub>DD</sub> 2, or V <sub>CC</sub>                   | 45      |       |             | dB               |
| CS               | Channel Separation                                | Unselected Channels: $V_{IN}$ =100m $V_{P,P}$ @ 5MHz and Selected Channel: $V_{IN}$ =0 m $V_{P,P}$          | 45      |       |             | dB               |
| V <sub>OS</sub>  | Output Offset Voltage                             |                                                                                                             | - 480   |       | +480        | mV               |
| V <sub>OCM</sub> | Common-Mode Output Voltage                        | Read Mode                                                                                                   | 5.      |       | 7           | V                |
|                  | - A                                               | Write or Idle Mode                                                                                          |         | 4.3   |             | V                |
| R <sub>OUT</sub> | Single-Ended Output Resistance                    | f=5MHz                                                                                                      |         |       | 30          | Ω                |
| R <sub>L</sub>   | External Resistive Load<br>(AC Coupled to Output) | Per Side to GND                                                                                             | 100     |       | 14          | Ω                |
| IL               | Leakage Current, RDX, RDY                         | 3V<(RDX, RDY)<8V Write or Idle Mode                                                                         | - 50    |       | . 50        | μΑ               |
| Z <sub>O</sub>   | Center Tap Output Impedance                       | 0MHz≤f≤5MHz                                                                                                 |         |       | 150         | Ω                |
| Io               | Output Current                                    | AC Coupled Load, RDX to RDY                                                                                 | 2       | _/    |             | mA               |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified V<sub>DD</sub>1=12V ± 10%, V<sub>CC</sub>=5V ± 10%, R<sub>CT</sub>=120Ω ± 5%, I<sub>W</sub>=45 mA, L<sub>H</sub>=10μH (ML501, ML501R), L<sub>H</sub>=600 nH (ML502, ML502R, ML502S), R<sub>D</sub>=750Ω (ML501), f<sub>DATA</sub>=5MHz, 0°C < T<sub>A</sub> < 70°C (Notes 2 and 3).

| SYMBOL                                   | PARAMETER                            | CONDITIONS                                                                               | MIN | TYP | MAX | UNITS |
|------------------------------------------|--------------------------------------|------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| SWITCHIN                                 | IG CHARACTERISTICS                   |                                                                                          |     |     |     |       |
| t <sub>RW</sub>                          | R/W to Write Switching Delay         | To 90% of Write Current Output                                                           |     |     | 600 | ns    |
| t <sub>WR</sub>                          | R/W to Read Switching Delay          | To 90% of 100 mV, 10 MHz Read Signal<br>Envelope or to 90% Decay of<br>Write Current     |     |     | 600 | ns    |
| t <sub>IW</sub> or t <sub>IR</sub>       | CS to Select Switching Delay         | To 90% of Write Current or to 90% of<br>100 mV, 10 MHz Read Signal Envelope              |     |     | 600 | ,ns   |
| t <sub>WI</sub><br>or<br>t <sub>RI</sub> | CS to Unselect Switching Delay       | To 90% Decay of 100mV, 10MHz Read<br>Signal Envelope or to 90% Decay of Write<br>Current |     |     | 600 | ns    |
| t <sub>HS</sub>                          | Head Select Switching Delay          | To 90% of 100 mV, 10 MHz Read Signal<br>Envelope                                         | -   |     | 600 | ns    |
| tD1                                      | Safe to Unsafe<br>Write Unsafe Delay | $I_W = 50 \mathrm{mA}$                                                                   | 1.6 |     | .8  | us    |
| tD2                                      | Unsafe to Safe<br>Write Unsafe Delay | $I_W = 20 \mathrm{mA}$                                                                   |     |     | . 1 | us    |
| tD3                                      | Prop. Delay Head Current             | $L_H = 0$ , $R_H = 0$ From 50% points                                                    |     | 25  | 40  | ns    |
| tD3                                      | Asymmetry Head Current               | WDI has 50% Duty Cycle and 1nS Rise/Fall<br>Time                                         |     |     | 2   | ns    |
|                                          | Rise/Fall Head Current               | 10% and 90% Points                                                                       |     |     | -20 | ns    |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 3: Maximum junction temperature (T<sub>I</sub>) should not exceed 135°C.

### **TIMING DIAGRAM**



Write Mode Timing Diagram

### ML501, ML501R, ML502, ML502R, ML502S

#### **FUNCTIONAL DESCRIPTION**

#### CIRCUIT OPERATION

For any selected head, the ML501, ML502 functions as a read amplifier when in the Read mode, or as a write current switch when in the Write mode. Pins HS0, HS1 and HS2 determine head selection while pin R/W controls the Read/Write mode. A detected "write-unsafe" condition is indicated by pin WUS.

#### **READ MODE**

When the ML501, ML502 is in the Read Mode, it operates as a low-noise differential amplifier on the selected channel. In Read mode the write data flip-flop is set and both the write unsafe detector and the write current source are deactivated. The center tap voltage is also lowered. Pins RDX and RDY provide differential emitter follower outputs which are in phase with the X and Y head input pins.

Note that during the Read or Chip Deselect mode the internal write current is deactivated, thus making external write current gating unnecessary.

#### **WRITE MODE**

The ML501, ML502 operates as a write-current switch when in the Write mode. Write current magnitude is determined by the following relationship:

 $I_W = K/R_{WC}$ 

Where: K = Write Current Constant

 $R_{WC}$  = Resistance connected between pin WC and GND.

The head current is toggled between the X and Y side of the selected head by a negative transition on WDI (Write Data Input). When switching the ML501, ML502 to write mode, the WDFF (Write Data Flip-Flop) is initialized to pass write current through the X-side of the head.

The ML501, ML502 exhibit enhanced write current stability, compared to similar read/write circuits, which reduces the problem of oscillation. This is a result of increased internal write current compensation. Also, write current "glitches" during power-up, common in similar read/write circuits, are eliminated with an exclusive write current disabling function.

The WUS (Write Unsafe) pin is an open collector output that gives a logic high level for any of the following unsafe write conditions:

- Open head
- Open head center-tap
- Too low WDI frequency
- Read mode selected
- Device not selected
- No write current

Two negative transitions on WDI are required to clear WUS after the fault condition is removed.

The ML502, ML502R, ML502S differ from the ML501, ML501R by having write unsafe detect circuitry that is designed to operate with lower amplitude write pulse voltages, which result from the lower head inductance of thin film or composite heads.

Table 1.

| Н | ead | Sel | ect |
|---|-----|-----|-----|
|   |     |     |     |

| HS2     | HS1 | HS0 | HEAD    |
|---------|-----|-----|---------|
|         | 0   | 0   | 0       |
| 0       | 0   | 1   | 1 13500 |
| ,,. ° 0 | 1., | 0   | 2       |
| 0       | 1   | . 1 | 3       |
| 1       | 0   | 0   | 4       |
| 1       | 0   | 1   | 5       |
| 1       | 1   | . 0 | 6       |
| 1       | 1   | 1   | 7       |

0 = Logic Level Low

1 = Logic Level High

X = Don't Care

Table 2.

#### **Mode Select**

| CS | R/W | MODE  |
|----|-----|-------|
| 0  | 0   | Write |
| 0  | 1   | Read  |
| 1  | X   | Idle  |

0 = Logic Level Low

1 = Logic Level High

X = Don't Care

### **TYPICAL APPLICATION**



#### NOTES:

- 1. RCT is optional and is used to limit internal power dissipation (Otherwise connect  $V_{DD}$  1 to  $V_{DD}$ 2). RCT (1/2 Watt) = 120 (50/1 $_{W}$ ) ohms where  $I_{W}$  = Write Current, in mA
- 2. Ferrite bead optional: used to suppress write current overshoot and ringing. Recommend Ferroxcube 3659065/4A6.
- 3. RDX and RDY load capacitance 20 pF maximum. RDX and RDY output current must be limited to  $100\,\mu\text{A}$ .
- 4. Damping resistors not required on ML501R or ML502R.

# ML501, ML501R, ML502, ML502R, ML502S

### **ORDERING INFORMATION**

| PART NUMBER                                                                                     | PACKAGE                                                                                                                                                         | NUMBER OF<br>CHANNELS           | TRANSDUCER<br>HEAD TYPE         |
|-------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|---------------------------------|
| ML501-6CP<br>ML501-6CQ<br>ML501-6CS<br>ML501-8CP<br>ML501-8CQ<br>ML501-8CS*                     | 28-Lead Molded DIP (P28)<br>28-Lead PCC (Q28)<br>28-Lead SOIC (S28)<br>40-Lead Molded DIP (P40)<br>44-Lead PCC (Q44)<br>32-Lead SOIC (S32)                      | 6<br>6<br>6<br>8<br>8<br>8      | Ferrite Heads                   |
| ML501R-6CP<br>ML501R-6CQ<br>ML501R-6CS<br>ML501R-8CP<br>ML501R-8CQ<br>ML501R-8CS*               | 28-Lead Molded DIP (P28)<br>28-Lead PCC (Q28)<br>28-Lead SOIC (S28)<br>40-Lead Molded DIP (P40)<br>44-Lead PCC (Q44)<br>32-Lead SOIC (S32)                      | 6<br>6<br>6<br>8<br>8<br>8      | Ferrite Heads                   |
| ML502-6CP<br>ML502-6CQ<br>ML502-6CS<br>ML502-8CP<br>ML502-8CQ<br>ML502-8CS*                     | 28-Lead Molded DIP (P28)<br>28-Lead PCC (Q28)<br>28-Lead SOIC (S28)<br>40-Lead Molded DIP (P40)<br>44-Lead PCC (Q44)<br>32-Lead SOIC (S32)                      | 6<br>6<br>6<br>8<br>8<br>8      | Thin Film or<br>Composite Heads |
| ML502R-6CP<br>ML502R-6CQ<br>ML502R-6CS<br>ML502R-7CQ<br>ML502R-8CP<br>ML502R-8CQ<br>ML502R-8CS* | 28-Lead Molded DIP (P28)<br>28-Lead PCC (Q28)<br>28-Lead SOIC (S28)<br>28-Lead PCC (Q28)<br>40-Lead Molded DIP (P40)<br>44-Lead PCC (Q44)<br>32-Lead SOIC (S32) | 6<br>6<br>6<br>7<br>8<br>8<br>8 | Thin Film or<br>Composite Heads |
| ML502S-6CQ<br>ML502S-7CQ<br>ML502S-8CQ                                                          | 28-Lead PCC (Q28)<br>28-Lead PCC (Q28)<br>44-Lead PCC (Q44)                                                                                                     | 6<br>7<br>8                     | Thin Film or<br>Composite Heads |

<sup>\*</sup> This package is available as a special order only.



# ML511, ML511R-Series

# 4, 6, 7, or 8-Channel Ferrite Read/Write Circuits

#### **GENERAL DESCRIPTION**

The ML511 is a bipolar monolithic read/write circuit designed for use with center-tapped ferrite recording heads. The ML511 and ML511R are performance upgrades from the ML501 and ML501R. The R designation in the part number indicates that this part has internal head damping resistors.

The ML511 provides up to eight multiplexed read/write data channels. These circuits exhibit features not found in similar read/write circuits such as improved write current stability and the elimination of write current "glitches" during powerup. The ML511 also provides a low noise read data path, and data protection circuitry for all of the channels.

#### **FEATURES**

- Enhanced write current stability
- ML511, ML511R is replacement for SSI 32R511/511R and is designed for center-tapped ferrite heads
- Single or multi-platter Winchester drives
- Easily multiplexed for larger systems
- Power supply fault protection
- 1.5 nV / √Hz maximum input noise voltage
- TTL compatible control signals
- Programmable write current source
- Includes write unsafe detection
- Available in a selection of packages
- +5V, +12V power supplies

### **BLOCK DIAGRAM**



### PIN CONNECTIONS





| PIN DESCRIPT       | ION .                                                                                  |                                      |                                                      |
|--------------------|----------------------------------------------------------------------------------------|--------------------------------------|------------------------------------------------------|
| NAME               | FUNCTION                                                                               | NAME                                 | FUNCTION                                             |
| HS0-HS2            | Head Select (eight heads)                                                              | <br>RDX, RDY                         | X, Y Read Data (differential read signal out)        |
| CS · CS            | Chip Select (low level enables chip)                                                   | WC                                   | Write Current (used to set the write                 |
| R/ <del>W</del>    | Read/Write (high level selects Read mode)                                              | V <sub>CT</sub>                      | current magnitude)<br>Voltage Center Tap (center tap |
| WUS                | Write Unsafe, open collecter output (high level indicates an unsafe writing condition) | V <sub>CC</sub><br>V <sub>DD</sub> 1 | voltage source)<br>+5 volts<br>+12 volts             |
| WDI                | Write Data In (negative transition toggles head current direction)                     | V <sub>DD</sub> 2<br>GND             | Positive supply for center tap Ground                |
| H0X-H7X<br>H0Y-H7Y | X head connections Y head connections                                                  | GIAD                                 | Glound                                               |

### **ABSOLUTE MAXIMUM RATINGS**

### **OPERATING CONDITIONS**

(Note 1)

| Power Supply Voltage Range                                                                   |   |
|----------------------------------------------------------------------------------------------|---|
| $V_{DD}1$ 0.3 to 14 $V_{D0}$                                                                 | c |
| $V_{DD}^{-2}$                                                                                | ċ |
| $V_{CC}$ $-0.3$ to $6V_{DG}$                                                                 | c |
| Input Voltage Range                                                                          |   |
| Digital Inputs ( $\overline{CS}$ , R/ $\overline{W}$ , HS, WDI)0.3 to $V_{CC}$ +0.3 $V_{DC}$ | c |
| Head Ports (H0X–H7X, H0Y–H7Y $-0.3$ to $V_{DD}1 + 0.3 V_{DC}$                                | ċ |
| Write Unsafe (WUS)                                                                           | ċ |
| Write Current (I <sub>W</sub> ) 60 m/                                                        |   |
| Output Current                                                                               |   |
| Read Data (RDX, RDY)                                                                         | A |
| Center Tap Current (I <sub>CT</sub> ) – 60 m/                                                |   |
| Write Unsafe (WUS)                                                                           | A |
| Storage Temperature65°C to 150°C                                                             | С |
| Junction Temperature (T <sub>1</sub> )                                                       | С |
| Lead Temperature (Soldéring 10 sec.) 300°C                                                   | С |
|                                                                                              |   |

| Supply Voltage                                 |                           |
|------------------------------------------------|---------------------------|
| Supply Voltage V <sub>DD</sub> 1               | 12V ± 10%                 |
| V <sub>CC</sub>                                | $5V \pm 10\%$             |
| Head Inductance                                |                           |
| L <sub>H</sub> , ML511 or ML511R               | $\dots 5$ to $15\mu$ H    |
| Damping Resistor (R <sub>D</sub> , ML511 only) | 500 to 2000 Ω             |
| RCT Resistor (1/4 Watt)                        | $\dots 120\Omega \pm 5\%$ |
| Write Current ( $I_W$ )                        | 10 to 40 mA               |
|                                                |                           |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $V_{DD}1 = V_{DD}2 = 12V \pm 10\%$ ,  $V_{CC} = 5V \pm 10\%$ ,  $R_{CT} = 120\Omega \pm 5\%$ ,  $I_W = 40$  mA,  $0^{\circ}C \le T_A \le 70^{\circ}C$  (Notes 2 and 3).

| SYMBO               | PARAMETER                      | CONDITIONS                                             | MIN  | TYP | MAX               | UNITS           |
|---------------------|--------------------------------|--------------------------------------------------------|------|-----|-------------------|-----------------|
| DC OPER             | ATING CHARACTERISTICS          |                                                        |      |     | -                 |                 |
| POWER S             | SUPPLY                         |                                                        |      |     |                   |                 |
| I <sub>CC</sub>     | V <sub>CC</sub> Supply Current | Read or Idle Mode                                      |      |     | 35                | mA              |
|                     |                                | Write Mode                                             | • •  |     | 30                | mA              |
| $I_{DD}$            | V <sub>DD</sub> Supply Current | Read Mode                                              |      |     | 35                | mA              |
|                     | ·                              | Write Mode                                             |      |     | 20+I <sub>W</sub> | mA              |
|                     |                                | Idle Mode                                              |      |     | 20                | · mA            |
| P <sub>D</sub>      | Power Dissipation              | Read Mode                                              |      |     | 655               | mW              |
|                     |                                | Write Mode $I_W = 40 \text{ mA}$ , $R_{CT} = 0 \Omega$ |      |     | 960               | mW              |
|                     |                                | Idle Mode                                              |      |     | 455               | mW              |
| DIGITAL             | INPUTS (CS, R/W, HS, WDI)      |                                                        |      |     |                   | ·               |
| $\overline{V_{IH}}$ | High Voltage                   |                                                        | 2    |     |                   | V <sub>DC</sub> |
| V <sub>IL</sub>     | Low Voltage                    |                                                        | -    |     | 0.8               | V <sub>DC</sub> |
| I <sub>IH</sub>     | High Current                   | V <sub>IH</sub> =2.0V                                  |      |     | 100               | μΑ              |
| I <sub>IL</sub>     | Low Current                    | $V_{IL} = 0.8 V$                                       | -0.4 |     |                   | mA              |
| wus ou              | TPUT                           |                                                        |      |     |                   | -               |
| V <sub>OL</sub>     | Output Low Voltage             | I <sub>OL</sub> = 8 mA (Safe)                          |      |     | 0.5               | V <sub>DC</sub> |
| I <sub>OH</sub>     | Output High Current            | V <sub>OH</sub> = 5V (Unsafe)                          |      |     | 100               | μΑ              |
| CENTER              | TAP VOLTAGES                   |                                                        |      |     |                   |                 |
| V <sub>CT</sub>     | Read Mode                      | Read Mode                                              |      | 4   |                   | V <sub>DC</sub> |
| $V_{CT}$            | Write Mode                     | Write Mode                                             |      | 6   |                   | V <sub>DC</sub> |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified  $V_{DD}1=12V\pm10\%$ ,  $V_{CC}=5V\pm10\%$ ,  $R_{CT}=120\Omega\pm5\%$ ,  $R_{CT}=120\Omega\pm5\%$ ,  $R_{CT}=10\mu$ H,  $R_{D}=750\Omega$  (ML511),  $R_{DM}=5$  MHz,  $R_{DM}=10\mu$ H,  $R_{DM}$ 

| SYMBOL           | PARAMETER                            | CONDITIONS                                                                                                                 | MIN   | TYP  | MAX   | UNITS            |
|------------------|--------------------------------------|----------------------------------------------------------------------------------------------------------------------------|-------|------|-------|------------------|
| WRITE MC         | DE CHARACTERISTICS                   |                                                                                                                            |       |      |       |                  |
| I <sub>HCW</sub> | Head Current (per side)              | Write Mode $0 \le V_{CC} \le 3.7V$ $0 \le V_{DD} 1 \le 8.7V$                                                               | - 200 |      | 200   | μΑ               |
| I <sub>WR</sub>  | Write Current Range                  | $I_W = K/R_{WC}$                                                                                                           | 10    |      | 40    | mA               |
| K                | Write Current Constant               | ·.                                                                                                                         | 2.375 |      | 2.625 |                  |
| $V_{HD}$         | Differential Head Voltage Swing      |                                                                                                                            | 7.0   |      |       | V <sub>PK</sub>  |
| I <sub>HU</sub>  | Unselected Head Transient<br>Current |                                                                                                                            |       |      | 2     | mA <sub>PK</sub> |
| C <sub>OD</sub>  | Differential Output Capacitance      |                                                                                                                            |       |      | 15    | рF               |
| R <sub>OD</sub>  | Differential Output Resistance       | ML511                                                                                                                      | 10 k  |      |       | Ω                |
|                  |                                      | T <sub>J</sub> =25°C ML511R                                                                                                | 600   |      | 960   | Ω                |
| f <sub>WDI</sub> | WDI Transition Frequency             | WUS=Low                                                                                                                    | 250   |      |       | kHz              |
| A <sub>I</sub>   | I <sub>WC</sub> to Head Current Gain |                                                                                                                            |       | 0.99 |       | . mA/mA          |
| ار               | Unselected Head Leakage              | Sum of X & Y Side Leakage Current                                                                                          |       |      | 85    | μΑ               |
| READ MOI         | DE CHARACTERISTICS                   |                                                                                                                            |       |      |       | 4. 1             |
| A <sub>V</sub>   | Differential Voltage Gain            | $V_{IN}=1 \text{mV}_{P.P} @ 300 \text{kHz},$ $R_L (RDX, RDY)=1 \text{k}\Omega$                                             | 85    |      | 115   | V/V              |
| DR               | Dynamic Range                        | DC Input Voltage ( $V_I$ ) Where Gain Falls 10%,<br>$V_{IN} = V_I + 0.5 \text{ mV}_{P,P} @ 300 \text{ kHz}$                | 3     |      | +3    | mV               |
| BW •             | Bandwidth (-3dB)                     | $ Z_S  < 5\Omega$ , $V_{IN} = 1 \text{mV}_{P-P}$                                                                           | 30 .  | .12  | - V   | MHz              |
| $e_{IN}$         | Input Noise Voltage                  | $BW = 15MHz, L_{H} = 0, R_{H} = 0$                                                                                         | . 1   |      | 1.5   | nV/ √Hz          |
| C <sub>IN</sub>  | Differential Input Capacitance       | f=5MHz                                                                                                                     |       |      | 20    | pF               |
| R <sub>IN</sub>  | Differential Input Resistance        | f=5MHz, T <sub>1</sub> =25°C ML511                                                                                         | 2 k   |      |       | Ω                |
|                  |                                      | $V_{IN} = 6 \text{ mV}_{P-P} \text{ ML511R}$                                                                               | 460   |      | 860   | Ω                |
| I <sub>HCR</sub> | Head Current (per side)              | Read or Idle Mode<br>$0 \le V_{CC} \le 5.5V$<br>$0 \le V_{DD} 1 \le 13.2V$                                                 | - 200 |      | 200   | μΑ               |
| I <sub>IN</sub>  | Input Bias Current (1 side)          |                                                                                                                            |       |      | 45    | μΑ               |
| CMRR             | Common-Mode Rejection Ratio          | $V_{CM} = V_{CT} + 100 \text{mV}_{P,P} @ f = 5 \text{MHz}$                                                                 | 50    |      | a     | dB               |
| PSRR             | Power Supply Rejection Ratio         | 100 mV <sub>P-P</sub> @ 5 MHz on V <sub>DD</sub> 1, V <sub>DD</sub> 2, or V <sub>CC</sub>                                  | 45    |      |       | dB               |
| CS               | Channel Separation                   | Unselected Channels: $V_{IN} = 100  \text{mV}_{P,P}  @  5  \text{MHz}$ and Selected Channel: $V_{IN} = 0  \text{mV}_{P,P}$ | 45    |      |       | dB               |
| V <sub>OS</sub>  | Output Offset Voltage                | Read Mode                                                                                                                  | -460  |      | +460  | mV               |
|                  |                                      | Write or Idle Mode                                                                                                         | -20   |      | +20   | mV               |
| V <sub>OCM</sub> | Common-Mode Output Voltage           | Read Mode                                                                                                                  | 4.5   |      | 6.5   | V                |
|                  |                                      | Write or Idle Mode                                                                                                         |       | 5.3  |       | V                |
| R <sub>OUT</sub> | Single-Ended Output Resistance       | f=5MHz                                                                                                                     |       |      | 30    | Ω                |
| lլ               | Leakage Current, RDX, RDY            | (RDX, RDY) = 6V Write or Idle Mode                                                                                         | - 100 |      | 100   | μΑ               |
| l <sub>O</sub>   | Output Current                       | AC Coupled Load, RDX to RDY                                                                                                | ±2.1  | 1    |       | mA               |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified  $V_{DD}1=12V\pm10\%$ ,  $V_{CC}=5V\pm10\%$ ,  $V_{CC}=120\Omega\pm5\%$ ,  $V_{CC}=120\Omega\pm5$ 

| SYMBOL                                   | PARAMETER                                                                                                  | ETER CONDITIONS                                                                            |     | TYP | MAX | UNITS |
|------------------------------------------|------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| SWITCHIN                                 | IG CHARACTERISTICS                                                                                         |                                                                                            |     |     |     |       |
| t <sub>RW</sub>                          | R/W to Write Switching Delay                                                                               | To 90% of Write Current Output                                                             |     | ,   | 1   | μs    |
| t <sub>WR</sub>                          | R/W to Read Switching Delay To 90% of 100 mV, 10 MHz Read Signal Envelope or to 90% Decay of Write Current |                                                                                            |     |     | 1   | μs    |
| t <sub>IW</sub><br>or<br>t <sub>IR</sub> | CS to Select Switching Delay                                                                               | To 90% of Write Current or to 90% of<br>100 mV, 10 MHz Read Signal Envelope                |     |     | 1   | μs    |
| t <sub>WI</sub><br>or<br>t <sub>RI</sub> | CS to Unselect Switching Delay                                                                             | To 90% Decay of 100 mV, 10 MHz Read<br>Signal Envelope or to 90% Decay of Write<br>Current | 1   |     | 1   | μs    |
| t <sub>HS</sub>                          | Head Select Switching Delay                                                                                | To 90% of 100 mV, 10 MHz Read Signal<br>Envelope                                           |     |     | 1   | μs    |
| tD1                                      | Safe to Unsafe<br>Write Unsafe Delay                                                                       | $I_W = 35 \text{mA}$                                                                       | 1.6 |     | 8   | us    |
| tD2                                      | Unsafe to Safe<br>Write Unsafe Delay                                                                       | $I_W = 35 \text{mA}$                                                                       |     |     | 1   | us    |
| tD3                                      | Prop. Delay Head Current                                                                                   | $L_H = 0$ , $R_H = 0$ From 50% points                                                      |     |     | 25  | ns    |
|                                          | Asymmetry Head Current                                                                                     | WDI has 50% Duty Cycle and 1nS Rise/Fall<br>Time                                           |     |     | 2   | ns    |
|                                          | Rise/Fall Head Current                                                                                     | 10% and 90% Points                                                                         |     |     | 20  | ns    |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 3: Maximum junction temperature (T<sub>I</sub>) should not exceed 135°C.

### **TIMING DIAGRAM**



Write Mode Timing Diagram

#### **FUNCTIONAL DESCRIPTION**

#### CIRCUIT OPERATION

For any selected head, the ML511 functions as a read amplifier when in the Read mode, or as a write current switch when in the Write mode. Pins HS0, HS1 and HS2 determine head selection while pin R/W controls the Read/Write mode. A detected "write-unsafe" condition is indicated by pin WUS.

#### **READ MODE**

When the ML511 is in the Read Mode, it operates as a lownoise differential amplifier on the selected channel. In Read mode the write data flip-flop is set and both the write unsafe detector and the write current source are deactivated. The center tap voltage is also lowered. Pins RDX and RDY provide differential emitter follower outputs which are in phase with the X and Y head input pins.

Note that during the Read or Chip Deselect mode the internal write current is deactivated, thus making external write current gating unnecessary.

#### WRITE MODE

The ML511 operates as a write-current switch when in the Write mode. Write current magnitude is determined by the following relationship:

 $I_W = K/R_{WC}$ 

Where: K = Write Current Constant

 $R_{WC}$  = Resistance connected between pin WC and GND.

The head current is toggled between the X and Y side of the selected head by a negative transition on WDI (Write Data Input). When switching the ML511 to write mode, the WDFF (Write Data Flip-Flop) is initialized to pass write current through the X-side of the head.

The ML511, ML511R exhibit enhanced write current stability, compared to similar read/write circuits, which reduces the problem of oscillation. This is a result of increased internal write current compensation. Also, write current "glitches" during power-up, common in similar read/write circuits, are eliminated with an exclusive write current disabling function.

The WUS (Write Unsafe) pin is an open collector output that gives a logic high level for any of the following unsafe write conditions:

- Open head
- Open head center-tap
- Too low WDI frequency
- Read mode selected
- Device not selected
- No write current

Two negative transitions on WDI are required to clear WUS after the fault condition is removed.

The ML511 also offers a voltage fault detection circuit that prevents write current during power-loss or power-up.

Table 1.

**Head Select** 

| HS2 | HS1 | HS0               | HEAD               |
|-----|-----|-------------------|--------------------|
| - 0 | . 0 | ,· · · · · · . 0  | 0                  |
| . 0 | 0   | 5 7 js <b>1</b> ; | .1+ <b>1</b> 1 3 3 |
| . 0 | 1   | 0                 | 2                  |
| 0   | 1   | . 1               | . 3                |
| 1   | 0   | 0                 | 4                  |
| 1   | 0   | 1                 | 5                  |
| 1 . | 1   | 0                 | 6                  |
| 1   | - 1 | . 1               | 7                  |

0 = Logic Level Low

1 = Logic Level High

X = Don't Care

Table 2.

#### Mode Select

| <u>CS</u> | R/W | MODE  |
|-----------|-----|-------|
| 0 .       | 0   | Write |
| 0         | 1 · | Read  |
| 1         | X   | Idle  |

0 = Logic Level Low

1 = Logic Level High

X = Don't Care

### **TYPICAL APPLICATION**



#### NOTES:

- NOTES:

  1. RCT is optional and is used to limit internal power dissipation (Otherwise connect V<sub>DD</sub>1 to V<sub>DD</sub>2).

  RCT (1/2 Watt) = 120 (40/I<sub>W</sub>) ohms where I<sub>W</sub> = Write Current, in mA

  2. Ferrite bead optional: used to suppress write current overshoot and ringing, Recommend Ferroxcube 3659065/4A6.
- 3. RDX and RDY load capacitance 20 pF maximum. RDX and RDY output current must be limited to 100  $\mu\text{A}.$
- 4. Damping resistors not required on ML511R.

### **ORDERING INFORMATION**

| PART NUMBER | PACKAGE                  | NUMBER OF CHANNELS |
|-------------|--------------------------|--------------------|
| ML511-4CS   | 24-Lead SOIC (S24)       | 4                  |
| ML511R-4CS  | 24-Lead SOIC (\$24)      | 4                  |
| ML511-6CP   | 28-Lead Molded DIP (P28) | 6                  |
| ML511R-6CP  | 28-Lead Molded DIP (P28) | 6                  |
| ML511-6CQ   | 28-Lead PCC (Q28)        | 6                  |
| ML511R-6CQ  | 28-Lead PCC (Q28)        | 6                  |
| ML511-6CS   | 28-Lead SOIC (S28)       | 6                  |
| ML511R-6CS  | 28-Lead SOIC (S28)       | 6                  |
| ML511R-7CS  | 28-Lead SOIC (S28)       | . 7                |
| ML511R-7CQ  | 28-Lead PCC (Q28)        | 7                  |
| ML511-8CP   | 40-Lead Molded DIP (P40) | 8                  |
| ML511R-8CP  | 40-Lead Molded DIP (P40) | 8                  |
| ML511-8CQ   | 44-Lead PCC (Q44)        | 8                  |
| ML511R-8CQ  | 44-Lead PCC (Q44)        | 8 -                |
| ML511-8CS   | 32-Lead SOIC (S32)       | . 8                |
| ML511R-8CS  | 32-Lead SOIC (S32)       | 8                  |

### THERMAL CHARACTERISTICS

| PIN COUNT | PACKAGE | <i>6</i> ja |
|-----------|---------|-------------|
| 24-Lead   | SOIC    | 75°C/W      |
| 28-Lead   | PDIP    | 55°C/W      |
| 28-Lead   | PCC     | 65°C/W      |
| 28-Lead   | SOIC    | 70°C/W      |
| 32-Lead   | SOIC    | 60°C/W      |
| 44-Lead   | PCC     | 60°C/W      |
| 40-Lead   | PDIP    | 45°C/W      |



# **Read Data Processor**

#### GENERAL DESCRIPTION

The ML541 is a monolithic bipolar integrated circuit for use in a disk drive system to detect analog pulse peaks generated by the recording head during a Read operation. Connected to the read/write amplifier output, it detects valid data and provides a TTL output to the data separator for further processing. It contains both analog and digital circuitry and supports the reading of MFM and RLL encoded data at rates up to 15 megabits/second.

The primary functional blocks within the device include an AGC amplifier, a level detector, a slope detector, and output logic. Operating modes Read, Write, and Hold are selectable with input logic signals. Read mode is used for pulse peak detection during a Read operation. Write mode disables the device's ouput during a Write operation, while Hold mode holds the AGC gain constant during recovery of embedded servo information.

By using both level and slope detection, accurate pulse validation and peak time detection is acheived. The ML541 performance can be adjusted to fit particular needs through external component selection.

The ML541 is available both in a 24-pin PDIP and 28-pin PCC.

#### **FFATURES**

- Second source for SSI 541
- Data rates up to 15 megabits/second
- Supports MFM and RLL encoded read data
- 25MHz wide-bandwidth AGC amplifier
- Fast AGC region for fast transient recover
- Slow AGC region for minimum zero crossing distortion
- Write to read transient suppression
- Supports embedded servo decoding
- = +5 V, +12V power supplies

### SIMPLIFIED BLOCK DIAGRAM



### PIN CONNECTIONS

#### 24-Pin DIP and SOIC Package



#### 28-Pin PCC Package



### **PIN DESCRIPTION**

| NAME                                | FUNCTION                              | NAME                  | <b>FUNCTION</b>                           |
|-------------------------------------|---------------------------------------|-----------------------|-------------------------------------------|
| <br>V <sub>CC</sub>                 | +5V                                   | HYS                   | Input for setting hysteresis level of the |
| $V_{DD}$                            | +12 V                                 |                       | hysteresis comparator.                    |
| AGND                                | Analog Ground.                        | LEVEL                 | Provides rectified signal level for input |
| DGND                                | Digital Ground.                       |                       | to the hysteresis comparator.             |
| R/WB                                | TTL compatible Read/Write Control     | D <sub>OUT</sub>      | Buffered test point for monitoring D      |
|                                     | pin.                                  |                       | input of the flip-flop.                   |
| IN+, IN-                            | Analog Signal Input pins              | $C_{IN+}, C_{IN-}$    | Analog input to the differentiator.       |
| OUT+, OUT-                          | AGC Amplifier Output pins             | $D_{lF+}$ , $D_{lF-}$ | External differentiating network con-     |
| BYP                                 | The AGC timing capacitor CAGC is      |                       | nection pins.                             |
|                                     | tied between this pin and AGND.       | C <sub>OUT</sub>      | Buffered test point for monitoring the    |
| HOLDB                               | TTL compatible pin that holds the     | -001                  | clock input to the flip-flop.             |
|                                     | AGC gain when pulled low.             | OS                    | Connection for read output pulse          |
| AGC                                 | Reference input voltage level for the |                       | width setting capacitor $C_{OS}$ .        |
| 7.00                                | AGC circuit.                          | RD                    | TTL compatible read output.               |
| D <sub>IN+</sub> , D <sub>IN-</sub> | Analog input to the hysteresis com-   | , ND                  | 112 compandic read output.                |
| 21N+/ 21N-                          | parator.                              |                       |                                           |
|                                     | parator.                              |                       |                                           |

#### **TABLE 1 MODE SELECT**

| R/WB | HOLDB | MODE  | DESCRIPTION                                                                       |
|------|-------|-------|-----------------------------------------------------------------------------------|
| 1.   | 1     | READ  | AGC amp section active, Digital section active.                                   |
| 1    | 0     | HOLD  | AGC gain constant, Digital section active.                                        |
| 0    | х     | WRITE | AGC gain maximum, Digital section inactive, Input common mode resistance reduced. |

0 = Logic level low

1 = Logic level high X = Don't care

### **ABSOLUTE MAXIMUM RATINGS**

| (Note 1)                                                        |
|-----------------------------------------------------------------|
| Power Supply Voltage Range                                      |
| $V_{CC}$ $-0.3$ to $6V_{DC}$                                    |
| $V_{DD}$                                                        |
| Terminal Voltage Range                                          |
| R/WB, IN+, IN-, HOLDB $-0.3$ V to $V_{CC}$ +0.3V                |
| RD $-0.3 \text{V to V}_{CC} + 0.3 \text{V or } + 12 \text{ mA}$ |
| All others                                                      |
| Storage Temperature Range65°C to +150°C                         |
| Junction Temperature (T <sub>1</sub> )+135°C                    |
| Lead Temperature (Soldéring, 10 sec)                            |

### **OPERATING CONDITIONS**

| Supply Voltage                                           |
|----------------------------------------------------------|
| V <sub>CC</sub>                                          |
| $V_{DD}$                                                 |
| $V_{(C_{ N+}-C_{ N-})}, V_{(D_{ N+}-D_{ N-})}$           |
| $V_{HYS}$ 1.0V                                           |
| C <sub>OS</sub> 50 to 200 pF                             |
| Typical Component Values (Refer to Typical Applications) |
| C <sub>IN</sub> 0.001μF                                  |
| C <sub>S</sub> 0.01 µF                                   |
| $C_{OUT}$ 0.0047 $\mu$ F                                 |
| $R_{OUT}$ 400 $\Omega$                                   |
| C <sub>AGC1</sub> 220 pF                                 |
| C <sub>AGC2</sub> 2000 pF                                |
| $R_{AGC}$ 2.21k $\Omega$                                 |
| C <sub>LEVEL</sub> 150 pF                                |
| $R_{LEVEL1}$ 1.54 k $\Omega$                             |
| $R_{LEVEL2}$ 6.49 k $\Omega$                             |
| C <sub>OS</sub> 50 pF                                    |

### **ELECTRICAL CHARACTERISTICS**

The following specifications apply over the recommended operating conditions of  $V_{CC}=5V\pm10\%$ ,  $V_{DD}=12V\pm10\%$ ,  $0^{\circ}C<T_{A}<70^{\circ}C$  and external components as specified under recommended operating conditions unless otherwise specified. (See Note 2.)

| SYMBOL            | PARAMETER                                    | CONDITIONS                                               | MIN  | TYP<br>NOTE 5                          | MAX | UNITS |
|-------------------|----------------------------------------------|----------------------------------------------------------|------|----------------------------------------|-----|-------|
| DC Charact        | eristics                                     |                                                          |      |                                        |     |       |
| I <sub>CC</sub>   | V <sub>CC</sub> Supply Current               | Outputs unloaded                                         |      |                                        | 14  | mA    |
| I <sub>DD</sub>   | V <sub>DD</sub> Supply Current               | Outputs unloaded                                         |      |                                        | 70  | mA    |
| P <sub>D</sub>    | Power Dissipation                            | Outputs unloaded,<br>T <sub>A</sub> = 70°C               |      |                                        | 930 | mW    |
| Digital Inpu      | its Characteristics (HOLDB, R/WB             | 3)                                                       |      | ······································ |     |       |
| V <sub>IH</sub>   | High Voltage                                 |                                                          | 2    |                                        |     | V     |
| V <sub>IL</sub>   | Low Voltage                                  |                                                          |      |                                        | 0.8 | V     |
| I <sub>IH</sub>   | High Current                                 | V <sub>IH</sub> = 2.4V                                   |      |                                        | 100 | μΑ    |
| I <sub>IL</sub>   | Low Current                                  | V <sub>IL</sub> =0.4V                                    | -0.4 |                                        |     | mA    |
| Digital Out       | puts Characteristics (C <sub>OUT</sub> , RD) |                                                          |      |                                        |     | *     |
| V <sub>OL</sub> . | Output Low Voltage                           | I <sub>OL</sub> =4mA                                     |      |                                        | 0.4 | V     |
| V <sub>OH</sub>   | Output High Voltage                          | $I_{OH} = 400 \mu A$                                     | 2.4  |                                        |     | V     |
| WRITE ANI         | O HOLD MODE CHARACTERISTI                    | CS                                                       |      |                                        |     |       |
| Mode Conti        | rol                                          | . ,                                                      |      |                                        |     |       |
| t <sub>RW</sub>   | Read to Write<br>Transition Time             |                                                          |      |                                        | 1   | μs    |
| t <sub>WR</sub>   | Write to Read Transition Time                | AGC settling not included, time to high input resistance | 1.2  |                                        | 3   | μς    |
| t <sub>RH</sub>   | Read to Hold Transition Time                 |                                                          |      |                                        | 1   | μs    |
| Write Mode        |                                              |                                                          |      |                                        |     |       |
| Z <sub>IC</sub>   | Common Mode Input<br>Impedance (both sides)  | R/WB pin = low                                           |      | 250                                    |     | Ω     |

**ELECTRICAL CHARACTERISTICS** (Continued) The following specifications apply over the recommended operating conditions of  $V_{CC}=5V\pm10\%$ ,  $V_{DD}=12V\pm10\%$ ,  $0^{\circ}C \le T_{A} \le 70^{\circ}C$ , IN+ and IN- AC coupled, OUT+ and OUT- differentially loaded with  $>600\Omega$  and each side loaded with  $<10\,\mathrm{pF}$  to GND,  $C_{BYP}=2000\,\mathrm{pF}$ , OUT+ and OUT- AC coupled to  $D_{IN+}$  and  $D_{IN-}$  respectively,  $V_{AGC}=2.2V$  unless otherwise specified. (See Note 2.)

| SYMBOL                              | PARAMETER                                                                         | CONDITIONS                                                                                                                      | MIN  | TYP<br>NOTE 5                                    | MAX      | UNITS               |
|-------------------------------------|-----------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------|--------------------------------------------------|----------|---------------------|
| READ MOD                            | E CHARACTERISICS                                                                  |                                                                                                                                 |      | . 1                                              |          |                     |
| AGC Amplif                          | ier                                                                               |                                                                                                                                 |      | 1 2 2                                            |          |                     |
| R <sub>ID</sub>                     | Differential Input Resistance                                                     | $V_{(IN+-IN-)} = 100 \text{ mV}_{P-P} @ 2.5 \text{ MHz}$                                                                        |      | 5                                                |          | kΩ                  |
| C <sub>ID</sub>                     | Differential Input Capacitance                                                    | $V_{(IN+-IN-)} = 100 \text{mV}_{P-P} @ 2.5 \text{MHz}$                                                                          |      |                                                  | 10       | pF                  |
| Z <sub>IC</sub>                     | Common Mode Input                                                                 | R/WB pin high                                                                                                                   |      | 1.8                                              |          | kΩ                  |
|                                     | Impedance (both sides)                                                            | R/WB pin low                                                                                                                    |      | 0.25                                             |          | kΩ                  |
| $A_{VR}$                            | Gain Range                                                                        | $1V_{P-P} \le V_{OUT \text{ diff}} \le 2.5V_{P-P}$                                                                              | 4    |                                                  | 83       | V/V                 |
| e <sub>N</sub>                      | Input Noise Voltage                                                               | Gain set to maximum                                                                                                             |      |                                                  | 30       | nV/ √Hz             |
| BW                                  | Bandwidth                                                                         | Gain set to maximum, -3 dB point                                                                                                | 25   |                                                  |          | MHz                 |
| V <sub>OP</sub>                     | Maximum Output Voltage<br>Swing                                                   | Set by V <sub>AGC</sub>                                                                                                         | 3    | . i                                              | - 4      | V <sub>P-P</sub>    |
| I <sub>OD</sub>                     | OUT + to OUT - Pin Current                                                        | No DC path to GND, See Note 3                                                                                                   | ±3.2 |                                                  |          | mA                  |
| R <sub>O</sub>                      | Output Resistance                                                                 |                                                                                                                                 |      | 20                                               | 30       | Ω                   |
| C <sub>O</sub>                      | Output Capacitance                                                                |                                                                                                                                 |      | 12                                               |          | pF                  |
| V <sub>IP</sub><br>V <sub>AGC</sub> | (D <sub>IN+</sub> – D <sub>IN –</sub> ) Input Voltage<br>Swing VS AGC Input Level | $30 \text{ mV}_{P-P} \le V_{(IN+-IN-)} \le 550 \text{ mV}_{P-P}$ , $1.5 \text{ V} \le V_{AGC} \le 3.75 \text{ V}$               |      | 0.48                                             |          | V <sub>P-P</sub> /V |
| V <sub>IP</sub>                     | (D <sub>IN+</sub> – D <sub>IN –</sub> ) Input Voltage<br>Swing Variation          | $30\mathrm{mV_{P-P}} < \mathrm{V_{(IN+-IN-)}} < 550\mathrm{mV_{P-P}},$ AGC Fixed, over supply and temp.                         |      |                                                  | +8       | . %                 |
| t <sub>D</sub>                      | Gain Decay Time                                                                   | See Figure 1a; $V_{IN}$ = 300 mV <sub>P-P</sub><br>then > 150 mV <sub>P-P</sub> at 2.5 MHz,<br>$V_{OUT}$ to 90% of final value. | . v. | 50                                               |          | μs                  |
| t <sub>A</sub> .                    | Gain Attack Time                                                                  | See Figure 1b; from Write to Read transition to $V_{OUT}$ at 110% of final value, $V_{IN}$ = 400 m $V_{P,P}$ @ 2.5 MHz          |      | 4                                                | <i>h</i> | μs                  |
| I <sub>AGCfc</sub>                  | Fast AGC Capacitor<br>Charge Current                                              | $V_{(D_{IN+}-D_{IN-})} = 1.6 \text{ V}, V_{AGC} = 3.0 \text{ V}$                                                                | ,    | 1.5                                              |          | mA                  |
| I <sub>AGCsc</sub>                  | Slow AGC Capacitor<br>Charge Current                                              | V <sub>(DIN+</sub> -D <sub>IN-</sub> )=1.6V, Vary V <sub>AGC</sub> until slow discharge begins                                  |      | 0.17                                             |          | mA                  |
|                                     | Fast to Slow Attack<br>Switchover Point                                           | $V_{(D_{1N+}-D_{1N-})}$ $V_{(D_{1N+}-D_{1N-})}$ Final                                                                           |      | 1.25                                             |          | = 1                 |
| I <sub>AGCD</sub>                   | AGC Capacitor<br>Discharge Current                                                | $V_{(D_{ N }+D_{ N })}=0.0V$<br>Read Mode                                                                                       | 15   | 4.5                                              |          | μΑ                  |
|                                     | 1.4                                                                               | Hold Mode                                                                                                                       | -0.2 |                                                  | +0.2     | μΑ                  |
| CMRR                                | CMRR (Input Referred)                                                             | $V_{IN+} = V_{IN-} = 100 \text{mV}_{P-P}$<br>@ 5 MHz, gain at max.                                                              | 40   |                                                  |          | dB                  |
| PSRR                                | PSRR (Input Referred)                                                             | V <sub>CC</sub> or V <sub>DD</sub> = 100 mV <sub>P-P</sub><br>@ 5 MHz, gain at max.                                             | 30   |                                                  |          | dB                  |
| Hysteresis C                        | omparator                                                                         |                                                                                                                                 |      | <b></b>                                          |          |                     |
| V <sub>IP</sub>                     | Input Signal Range                                                                |                                                                                                                                 |      |                                                  | 1.5      | V <sub>P-P</sub>    |
| R <sub>ID</sub>                     | Differential Input Resistance                                                     | $V_{(D_{IN}+^{-}D_{IN}-)}=100 \text{ mV}_{P-P} @ 2.5 \text{MHz}$                                                                | 5    |                                                  | 15.      | kΩ                  |
| C <sub>ID</sub>                     | Differential Input Capacitance                                                    | $V_{(D_{IN} + -D_{IN} -)} = 100 \text{ mV}_{P-P} @ 2.5 \text{ MHz}$                                                             |      | <del>                                     </del> | 6.0      | pF                  |
| Z <sub>IC</sub>                     | Common Mode Input<br>Impedance                                                    | (both sides)                                                                                                                    |      | 2.0                                              |          | kΩ                  |
| V <sub>IO</sub>                     | Comparator Offset Voltage                                                         | HYS pin at $-0.5$ V, $\leq 1.5$ kΩ across $D_{IN+}$ , $D_{IN-}$                                                                 |      | 5                                                |          | mV                  |

### **ELECTRICAL CHARACTERISTICS** (Continued)

The following specifications apply over the recommended operating conditions of  $V_{CC} = 5V \pm 10\%$ ,  $V_{DD} = 12V \pm 10\%$ ,  $0^{\circ}C \le T_{A} \le 70^{\circ}C$ , IN + and IN - AC coupled, OUT + and OUT - differentially loaded with  $> 600\Omega$  and each side loaded with < 10 pF to GND,  $C_{BYP} = 2000$  pF, OUT + and OUT - AC coupled to  $D_{IN+}$  and  $D_{IN-}$  respectively,  $V_{AGC} = 2.2V$  unless otherwise specified.

| SYMBOL                                | PARAMETER                                                   | CONDITIONS                                                                      | MIN                  | TYP                | MAX                   | UNITS            |
|---------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------|--------------------|-----------------------|------------------|
| READ MOD                              | E CHARACTERISICS (Continued)                                |                                                                                 |                      |                    |                       |                  |
| Hysteresis C                          | omparator (Continued)                                       |                                                                                 |                      |                    |                       |                  |
| V <sub>HYSP</sub><br>V <sub>HYS</sub> | Peak Hysteresis Voltage vs HYS pin voltage (input referred) | 1V <v<sub>HYS&lt;3V</v<sub>                                                     |                      | 0.21               |                       | V/V              |
| I <sub>1</sub>                        | HYS Pin Input Current                                       | 1V <v<sub>HYS&lt;3V</v<sub>                                                     | 0                    |                    | -20                   | μΑ               |
| lo                                    | LEVEL Pin Max Output Current                                | ·                                                                               | . 3                  |                    |                       | mA               |
| R <sub>O</sub>                        | LEVEL Pin Output Resistance                                 | I <sub>LEVEL</sub> = 0.5 mA                                                     |                      | 180                |                       | Ω                |
| V <sub>OL</sub>                       | D <sub>OUT</sub> Pin Output Low Voltage                     | T <sub>A</sub> = 70°C                                                           | V <sub>DD</sub> -4.0 |                    | V <sub>DD</sub> -2.5  | V                |
| V <sub>OH</sub>                       | D <sub>OUT</sub> Pin Output High Voltage                    | $T_A = 70^{\circ}C$                                                             | V <sub>DD</sub> -2.2 |                    | V <sub>DD</sub> - 1.5 | V                |
| $V_{OL}$                              | D <sub>OUT</sub> Pin Output Low Voltage                     | T <sub>A</sub> =25°C                                                            | V <sub>DD</sub> -4.0 | ,                  | V <sub>DD</sub> -2.8  | V                |
| $V_{OH}$                              | D <sub>OUT</sub> Pin Output High Voltage                    | T <sub>A</sub> =25°C                                                            | V <sub>DD</sub> -2.5 |                    | V <sub>DD</sub> -1.6  | V                |
| Active Diffe                          | entiator                                                    |                                                                                 |                      |                    |                       |                  |
| V <sub>IP</sub>                       | Input Signal Range                                          |                                                                                 |                      |                    | 1.5                   | V <sub>P-P</sub> |
| R <sub>ID</sub>                       | Differential Input Resistance                               | $V_{(C_{IN+}-C_{IN-})} = 100 \text{mV}_{P-P} @ 2.5 \text{MHz}$                  | - 5                  | ٠.                 | 15                    | kΩ               |
| C <sub>ID</sub>                       | Differential Input Capacitance                              | $V_{(C_{IN+}-C_{IN-})} = 100 \text{mV}_{P-P} @ 2.5 \text{MHz}$                  |                      |                    | 6                     | рF               |
| Z <sub>IC</sub>                       | Common Mode Input<br>Impedance                              | (both sides)                                                                    |                      | 2.0                |                       | kΩ               |
| l <sub>OD</sub>                       | D <sub>IF+</sub> to D <sub>IF-</sub> Pin Current            | Differentiator Imped must be set so as not to clip signal at this current level | ±1.3                 |                    |                       | mA               |
| $V_{IO}$                              | Comparator Offset Voltage                                   | D <sub>IF+</sub> , D <sub>IF-</sub> AC Coupled                                  |                      | 5                  |                       | mV               |
| V <sub>OL</sub>                       | C <sub>OUT</sub> Pin Output Low Voltage                     | 0≤I <sub>OH</sub> ≤0.5mA                                                        |                      | V <sub>DD</sub> -3 |                       | · V              |
| $\overline{V_{PO}}$                   | C <sub>OUT</sub> Pin Output Pulse Voltage                   | 0≤I <sub>OH</sub> ≤0.5mA                                                        |                      | 0.4                |                       | V                |
| $PW_0$                                | C <sub>OUT</sub> Pin Output Pulse Width                     | 0≤l <sub>OH</sub> ≤0.5mA                                                        |                      | 30                 |                       | ns               |

The following specifications apply over the recommended operating conditions of  $V_{CC}=5V\pm10\%$ ,  $V_{DD}=12V\pm10\%$ ,  $0^{\circ}C \leqslant T_{A} \leqslant 70^{\circ}C$ ,  $V_{(CI_{N+}-C_{N-})}=V_{(DI_{N+}-D_{N-})}=1.0V_{P.P}$  AC coupled sine wave at  $2.5\,\text{MHz}$ ,  $R_{D|F}=100\Omega$ ,  $C_{D|F}=65\,\text{pF}$ ,  $V_{HYS}=1.8V$ ,  $C_{OS}=60\,\text{pF}$ ,  $4\,\text{k}\Omega$  to  $V_{CC}$  and  $10\,\text{pF}$  to GND on pin RD unless otherwise specified.

| Output Da           | ta Characteristics (Refer to Figure  |                                                                                                                                                             |    |      |      |    |
|---------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|----|------|------|----|
| t <sub>D1</sub>     | D-Flip-Flop Set Up Time              | $\begin{array}{l} \text{Min delay from V}_{(D_{1N+}-D_{1N-})} \\ \text{exceeding threshold to V}_{(D_{1F+}-D_{1F-})} \\ \text{reaching a peak} \end{array}$ | 0  | ٥    | ts e | ns |
| $t_{D3}$            | Propagation Delay                    |                                                                                                                                                             |    |      | 110  | ns |
| t <sub>D5</sub>     | Output Data Pulse Width              | $T_A = 25$ °C, $V_{CC} = 5$ V, $V_{DD} = 12$ V                                                                                                              |    | ±15% |      |    |
| t <sub>D5</sub>     | Output Data Pulse Width<br>Variation | C <sub>OS</sub> = 60 pF, See Note 4                                                                                                                         | 30 |      | 80   | ns |
| $t_{D3}$ - $t_{D4}$ | Logic Skew (Pulse Pairing)           |                                                                                                                                                             |    |      | 3    | ns |
| t <sub>R</sub>      | Output Rise Time                     | V <sub>OH</sub> =2.4V                                                                                                                                       |    |      | 18   | ns |
| t <sub>F</sub>      | Output Fall Time                     | $V_{Ol} = 0.4V$                                                                                                                                             |    |      | 14   | ns |

**Note 1:** Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 3: AGC amplifier output current may be increased as in Figure 4.

**Note 4:**  $t_{D5} \cong 770 \text{ (C}_{OS})$ ,  $50 \text{pF} < C_{OS} < 150 \text{pF}$ .

Note 5: Typicals are parametric norm at 25°C

#### **FUNCTIONAL DESCRIPTION**

#### **Operating Modes**

The ML541 has three definitive operation modes which are: Read mode, Write mode and Hold mode. These modes are defined by input pins HOLDB and R/WB as shown in Table 1. Read mode, the mode used normally for pulse detection, is assumed in the following sections unless otherwise noted.

#### **AGC Amplifier Section**

The purpose of the AGC amplifier is to provide a constant read signal level for both the level and slope detectors. Full differential processing of the read signal is used to minimize noise and distortion in the analog signal. A wide gain range is required due to large signal variation when moving the recording head from an inside to outside data track or variations in media.

The differential output voltage level  $V_{OUT}$  from the AGC amp is determined by voltage  $V_{AGC}$  present at pin AGC.  $V_{OUT}$  is full wave rectified and compared against  $V_{AGC}$  to create charge/discharge current for capacitor  $C_{BYP}$  connected at pin BYP. Voltage  $V_{BYP}$  across  $C_{BYP}$  controls the gain in the AGC amplifier.

Two distinct values of  $I_{BYP}$  are possible which determine a fast and slow AGC gain response attack rate. When  $V_{OUT}$  is more than 125% of the set level a high value of  $I_{BYP}$  is sourced which provides a fast AGC attack rate. When  $V_{OUT}$  is within 100% to 125% of the set level a reduced value of  $I_{BYP}$  is sourced which provides a slower attack rate. The fast-slow gain response attack rates provides for an initial quick system response and then minimum zero crossing distortion of the analog signal once the gain is within working range.  $V_{AGC}$  should be set so that the differential input voltage  $V_{DIN}$  into the level comparator is  $1V_{PP}$  at nominal Read signal conditions. The AGC amp section gain is given by:

$$\frac{A_{V2}}{A_{V1}} = exp \frac{V_{BYP2} - V_{BYP1}}{5.8 \times V_T}$$

Where: A<sub>V1</sub>, A<sub>V2</sub> are initial and final amplifier gain values corresponding to initial and final V<sub>BYP</sub> values.

$$V_T = (KT)/Q = 26 \,\text{mV}$$
 at room temperature.

The AGC amp's differential inputs must be AC coupled to the read amplifier (ML117, ML501, etc.) differential outputs. Similarly, AC coupling must be used at the AGC amp outputs.

AGC Amp During Write Mode — When the ML541 is put into write mode, the AGC amp's input impedance is lowered to allow a faster dampening of the Write to Read transient from the head pre-amp. The AGC gain is also set to maximum gain so that fast AGC attack will occur when changing back to the Read mode. Internal device timing is controlled so that settling occurs prior to Read mode activation. Minimal value input coupling capacitors should be chosen to reduce settling time, however, bandwidth requirements also need to be considered.

**AGC Amp During Hold Mode** — During the Hold mode, the charge/discharge current driving pin BYP is internally disconnected. AGC compensation capacitor  $C_{AGC}$  will then hold the present gain setting. The amplitude of  $V_{OUT}$  will therefore not affect the AGC gain and gain will remain constant.

Hold mode is used so that AGC gain will not be adjusted when embedded servo information is read. This prevents loosing the pulse peak amplitude information needed during position decoding, or creating additional gain settling time when again reading data. Embedded servo pulses are normally taken at outputs  $D_{\rm IF-}$  and  $D_{\rm IF+}$ , as shown in the typical application.

#### **External Filter Network**

Filtering for the level and slope detectors can be performed with a single filter or two separate filters. If separate filters are used, care must be used to insure that time delays are matched. A multi-pole Bessell filter is recommended due to the group delay and linear phase characteristics.

#### **Level Detector**

The full wave rectified  $V_{OUT}$  is buffered and available at pin LEVEL. The level detector uses a hysteresis comparator to compare the processed read signal amplitude against a reference voltage derived from voltage  $V_{LEVEL}$  output from pin LEVEL. Using  $V_{LEVEL}$  provides a feed-forward function that allows valid level detection to be performed prior to AGC amp gain settling. The level detector hysteresis value is set in a way that will only allow relatively large read pulse peaks (negative or positive) to be detected.

#### Slope Detector

The slope detector uses an external reactive component network to produce a voltage signal proportional to the differential of the read signal. By using a hysteresis comparator to detect zero slope of the read signal, the time occurrence of positive or negative read pulse peak values can be determined.

An external reactive network, shown in the Typical Application, is used between the  $D_{IF+}$  and  $D_{IF-}$  pins to provide the differential function given by:

$$A_{V} = \frac{-2000Cs}{LCs^{2} + (R + 92) Cs + 1}$$

Where: C = External capacitor (20 pF to 150 pF)

L = External inductor

R = External resistor

 $s = j\omega = j2\pi f$ 

#### **Output Logic**

The output logic provides a negative TTL pulse at pin RD which begins at the peak of a valid read pulse, as shown below.



Pin R/WB must be high for the output logic to be active. The key element in the output logic is the D flip-flop. The flip-flop is clocked by the slope detector at the time of a zero crossing, which loads data from level detector. The flip-flop inputs only change state when the level detector detects a peak amplicude of a polarity opposite to the previous valid peak. Thus, through the output logic the slope detector determines output timing and the level detector determines pulse validity.

#### **Layout Considerations**

As with any high gain, wide bandwidth analog circuitry, care needs to be exercised in PC layout. Power supply and ground lines should be bypassed and well isolated from other circuitry. A ground plane is recommended, as is keeping analog lines short and well balanced to prevent interaction with nearby circuitry in the disk drive.

#### **BLOCK DIAGRAM**





Figure 1. AGC Timing Diagram



Figure 2. Output Logic Timing Diagram

### **TYPICAL APPLICATIONS**



Figure 3. Typical Application Diagram



Figure 4. Modification of AGC Amplifier Output to Drive Low Impedance Filters

# ORDERING INFORMATION

| PART NUMBER | TEMP. RANGE  | PACKAGE            |
|-------------|--------------|--------------------|
| ML541CP     | 0°C to +70°C | MOLDED DIP (P24)   |
| ML541CJ     | 0°C to +70°C | HERMETIC DIP (J24) |
| ML541CQ     | 0°C to +70°C | MOLDED PCC (Q28)   |
| ML541CS     | 0°C to +70°C | MOLDED SOIC (\$24) |



# ML4041, ML4042

# **Read Data Processor**

#### GENERAL DESCRIPTION

The ML4041, ML4042 is a monolithic bipolar integrated circuit used in disk drive systems to detect amplitude peaks generated by the recording heads during a Read operation. Connected to the read/write amplifier output, it detects valid data and provides a TL output to the data separator. Containing both analog and digital circuitry, it supports the reading of MFM and RLL encoded data at rates up to 24 megabits/second.

Operating modes Read, Write, and Hold are selectable with input logic signals. Read mode is used for pulse peak detection during a Read operation. Write mode disables the device's output during a Write operation, while Hold mode holds the AGC gain constant during recovery of embedded servo information.

By using both level and slope detection, accurate pulse validation and peak time detection is achieved. The ML4041, ML4042 characteristics can be modified to fit particular needs through external component selection. The ML4041, ML4042 has a swift Write to Read recovery time of  $2\,\mu s$  ( $10\,\mu s$  max) allowing for better format efficiency with faster access times. Pulse pairing of  $1\,n s$  max reduces data decoding errors by allowing tighter specs for the clock recovery circuit.

#### **FEATURES**

- Fully compatible with industry standard read data processor
- Write to Read recovery time 2µs typical, 10µs max
- Pulse pairing 1ns max
- Data rates up to 24 megabits/second
- Supports MFM and RLL encoded read data
- 30MHz wide-bandwidth AGC amplifier
- Fast AGC region for fast transient recover
- Slow AGC region for minimum zero crossing distortion
- +5V and +12V undervoltage fault detection (ML4042 only)
- Write to read transient suppression
- Hold pin supports embedded servo decoding

The ML4042 is identical to the ML4041 but in addition it includes a +5V and +12V undervoltage detector. The ML4041 is available in a 24-pin PDIP, 24-pin SOIC, or a 28-pin PCC, while the ML4042 is available in a 28-pin PDIP, 28-pin SOIC, or a 28-pin PCC.

#### SIMPLIFIED BLOCK DIAGRAM



### PIN CONNECTIONS

ML4041 24-Pin DIP and SOIC Package



#### ML4042 28-Pin DIP and SOIC Package



# 28-Pin PCC Package HYS DIF- DIN+

ML4041



#### ML4042 28-Pin PCC Package



### PIN DESCRIPTION

| NAME               | FUNCTION                                     | NAME                  | FUNCTION                                  |
|--------------------|----------------------------------------------|-----------------------|-------------------------------------------|
| V <sub>CC</sub>    | +5V                                          | HYS                   | Input for setting hysteresis level of the |
| $V_{\mathrm{DD}}$  | +12 V                                        |                       | hysteresis comparator.                    |
| AGND               | Analog Ground.                               | LEVEL                 | Provides rectified signal level for input |
| DGND               | Digital Ground.                              |                       | to the hysteresis comparator.             |
| $R/\overline{W}$   | TTL compatible Read/Write Control            | D <sub>OUT</sub>      | Buffered test point for monitoring D      |
|                    | pin.                                         |                       | input of the flip-flop.                   |
| IN+, IN-           | Analog Signal Input pins                     | $C_{IN+}, C_{IN-}$    | Analog input to the differentiator.       |
| OUT+, OUT –        | AGC Amplifier Output pins                    | $D_{lF+}$ , $D_{lF-}$ | External differentiating network con-     |
| BYP                | The AGC timing capacitor C <sub>AGC</sub> is |                       | nection pins.                             |
|                    | tied between this pin and AGND.              | C <sub>OUT</sub>      | Buffered test point for monitoring the    |
| HOLD               | TTL compatible pin that holds the            | 001                   | clock input to the flip-flop.             |
|                    | AGC gain when pulled low.                    | OS                    | Connection for read output pulse          |
| AGC                | Reference input voltage level for the        | garage and the        | width setting capacitor Cos.              |
|                    | AGC circuit.                                 | RD                    | TTL compatible read output.               |
| $D_{lN+}, D_{lN-}$ | Analog input to the hysteresis               | $\overline{V_{FLT}}$  | Undervoltage detector output, active      |
|                    | comparator.                                  |                       | low; ML4042 only.                         |

#### **TABLE 1 MODE SELECT**

| R/W HOLD |     | MODE  | DESCRIPTION                                                                       |  |
|----------|-----|-------|-----------------------------------------------------------------------------------|--|
| 1 .      | 1   | READ  | AGC amp section active, Digital section active.                                   |  |
| 1        | 0   | HOLD  | AGC gain constant, Digital section active.                                        |  |
| 0        | Χ . | WRITE | AGC gain maximum, Digital section inactive, Input common mode resistance reduced. |  |

0 = Logic level low

1 = Logic level high

X = Don't care

### **ABSOLUTE MAXIMUM RATINGS**

#### (Note 1)

| Power Supply Voltage Range                       |
|--------------------------------------------------|
| V <sub>CC</sub> 0.3 to 6V <sub>DC</sub>          |
| $V_{DD}$ 0.3 to 14 $V_{DC}$                      |
| Terminal Voltage Range                           |
| $R/W_{1}N+_{1}N{1}HOLD$ $-0.3V$ to $V_{CC}+0.3V$ |
| RD0.3V to V <sub>CC</sub> +0.3V or +12 mA        |
| All others                                       |
| Storage Temperature Range65°C to +150°C          |
| Junction Temperature (T <sub>I</sub> )+135°C     |
| Lead Temperature (Soldering, 10 sec) 260°C       |

### **OPERATING CONDITIONS**

| Supply Voltage                                           |           |
|----------------------------------------------------------|-----------|
| 11.7                                                     | 100/      |
|                                                          |           |
| V <sub>DD</sub>                                          |           |
| $V_{(C_{IN+}-C_{IN-})}, V_{(D_{IN+}-D_{IN-})}$           | $V_{P-P}$ |
| VHYS                                                     | 1.0V      |
| Cos                                                      | 30 pF     |
| Typical Component Values (Refer to Typical Applications) |           |
| C <sub>IN</sub> 0.0                                      | 01µF      |
| $C_{S}^{"}$                                              |           |
| C <sub>OUT</sub> 0.00                                    |           |
| R <sub>OUT</sub> 4                                       |           |
| C <sub>AGC1</sub>                                        |           |
|                                                          | ΩnF       |
|                                                          |           |
| R <sub>AGC</sub> 2.2                                     |           |
| C <sub>LEVEL</sub>                                       |           |
| R <sub>LEVEL1</sub>                                      | 4kΩ       |
| R <sub>LEVEL2</sub> 6.4                                  | 9kΩ       |
| $C_{OS}$                                                 | 50pF      |

### **ELECTRICAL CHARACTERISTICS**

The following specifications apply over the recommended operating conditions of  $V_{CC} = 5V \pm 10\%$ ,  $V_{DD} = 12V \pm 10\%$ ,  $0^{\circ}C < T_A < 70^{\circ}C$  and external components as specified under operating conditions unless otherwise specified. (See Note 2.)

|                  |                                                               | :                                                        |      | TYP    |     |       |
|------------------|---------------------------------------------------------------|----------------------------------------------------------|------|--------|-----|-------|
| SYMBOL           | PARAMETER                                                     | CONDITIONS                                               | MIN  | NOTE 4 | MAX | UNITS |
| DC Charact       | teristics                                                     |                                                          |      |        | 1 1 |       |
| lcc              | V <sub>CC</sub> Supply Current                                | Outputs unloaded                                         |      |        | 14  | mA    |
| I <sub>DD</sub>  | V <sub>DD</sub> Supply Current                                | Outputs unloaded                                         |      |        | 70  | mA    |
| P <sub>D</sub> . | Power Dissipation                                             | Outputs unloaded,<br>T <sub>A</sub> =70°C                |      | :      | 930 | mW    |
| Digital Inpu     | uts Characteristics ( $\overline{HOLD}$ , R/ $\overline{W}$ ) |                                                          |      |        | ~   |       |
| V <sub>IH</sub>  | High Voltage                                                  |                                                          | 2    |        |     | · V   |
| V <sub>IL</sub>  | Low Voltage                                                   |                                                          | -0.3 |        | 0.8 | V     |
| I <sub>IH</sub>  | High Current                                                  | V <sub>IH</sub> = 2.4V                                   |      | 11.    | 100 | μΑ    |
| I <sub>IL</sub>  | Low Current                                                   | V <sub>IL</sub> = 0.4 V                                  | -0.4 |        |     | mA    |
| Digital Out      | puts Characteristics (C <sub>OUT</sub> , RD)                  |                                                          |      |        |     |       |
| V <sub>OL</sub>  | Output Low Voltage                                            | I <sub>OL</sub> =4mA                                     |      |        | 0.4 | V     |
| V <sub>OH</sub>  | Output High Voltage                                           | $I_{OH} = 400 \mu A$                                     | 2.4  |        |     | V     |
| WRITE ANI        | D HOLD MODE CHARACTERISTI                                     | CS                                                       |      |        |     |       |
| Mode Cont        | rol                                                           |                                                          |      |        | ю.  |       |
| t <sub>RW</sub>  | Read to Write<br>Transition Time                              | ·                                                        |      |        | . 1 | μs    |
| t <sub>WR</sub>  | Write to Read Transition Time                                 | AGC settling not included, time to high input resistance | 1.2  |        | 3.  | μs    |
| t <sub>RH</sub>  | Read to Hold Transition Time                                  |                                                          |      |        | 1   | μs    |
| Write Mode       |                                                               |                                                          |      |        |     | •     |
| Z <sub>IC</sub>  | Common Mode Input<br>Impedance (both sides)                   | R/W pin=low                                              |      | 250    |     | Ω     |

**ELECTRICAL CHARACTERISTICS** (Continued)

The following specifications apply over the recommended operating conditions of  $V_{CC} = 5V \pm 10\%$ ,  $V_{DD} = 12V \pm 10\%$ ,  $0^{\circ}C \le T_{A} \le 70^{\circ}C$ , IN + and IN – AC coupled, OUT + and OUT – differentially loaded with >600Ω and each side loaded with <10 pF to GND,  $C_{BYP} = 2000$  pF, OUT + and OUT – AC coupled to  $D_{IN+}$  and  $D_{IN-}$  respectively,  $V_{AGC} = 2.2V$  unless otherwise specified. (See Note 2.)

| SYMBOL                              | PARAMETER                                                                       | CONDITIONS                                                                                                                                 | MIN  | TYP<br>NOTE 4                           | MAX                                       | UNITS               |
|-------------------------------------|---------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|------|-----------------------------------------|-------------------------------------------|---------------------|
| READ MOD                            | E CHARACTERISICS                                                                |                                                                                                                                            |      |                                         |                                           |                     |
| AGC Amplifi                         | ier                                                                             |                                                                                                                                            |      |                                         |                                           |                     |
| R <sub>ID</sub>                     | Differential Input Resistance                                                   | $V_{(IN+-IN-)} = 100 \text{mV}_{P-P} @ 2.5 \text{MHz}$                                                                                     |      | 5                                       |                                           | kΩ                  |
| C <sub>ID</sub>                     | Differential Input Capacitance                                                  | $V_{(IN+-IN-)} = 100 \text{mV}_{P-P} @ 2.5 \text{MHz}$                                                                                     |      |                                         | 10                                        | pF                  |
| Z <sub>IC</sub>                     | Common Mode Input                                                               | $R/\overline{W}$ pin high                                                                                                                  |      | 1.8                                     |                                           | kΩ                  |
| 1.                                  | Impedance (both sides)                                                          | $R/\overline{W}$ pin low                                                                                                                   |      | 0.25                                    |                                           | kΩ                  |
| A <sub>VMAX</sub>                   | Maximum Gain                                                                    | $V_{BYP} = 2.6V$                                                                                                                           | 83   |                                         |                                           | V/V                 |
| A <sub>VMIN</sub>                   | Minimum Gain                                                                    | $V_{BYP} = 6V$                                                                                                                             | 2    |                                         | 4                                         | V/V                 |
| e <sub>N</sub>                      | Input Noise Voltage                                                             | Gain set to maximum                                                                                                                        |      |                                         | 30                                        | nV/ √Hz             |
| BW                                  | Bandwidth                                                                       | Gain set to maximum, -3dB point                                                                                                            | 30   | ,                                       |                                           | MHz                 |
| ΔV <sub>OS</sub>                    | Maximum Gain and Minimum<br>Gain AGC Amp Output Offset<br>Voltage Difference    | $V_{BYP} = 2.6 V$ for maximum gain $V_{BYP} = 5.0 V$ for minimum gain                                                                      |      |                                         | 700                                       | mV                  |
| V <sub>BYPMAX</sub>                 | Max Voltage at BYP Pin at<br>Minimum Gain                                       | $V_{(D_{IN} + -D_{IN} -)} = 1.6 \text{ V}, V_{AGC} = 3.0 \text{ V}$                                                                        |      | 6.0                                     | 6.7                                       | V                   |
| V <sub>OP</sub>                     | Maximum Output Voltage<br>Swing                                                 | Set by V <sub>AGC</sub>                                                                                                                    | 3    |                                         | 100                                       | $V_{P-P}$           |
| I <sub>OD</sub>                     | OUT + to OUT - Pin Current                                                      | No DC path to GND, See Note 3                                                                                                              | ±3.2 |                                         |                                           | mA-                 |
| $R_{O}$                             | Output Resistance                                                               |                                                                                                                                            |      | 18                                      | 32                                        | Ω                   |
| Co                                  | Output Capacitance                                                              |                                                                                                                                            |      | 12                                      |                                           | pF                  |
| V <sub>IP</sub><br>V <sub>AGC</sub> | (D <sub>IN+</sub> —D <sub>IN-</sub> ) Input Voltage<br>Swing VS AGC Input Level | $30 \text{mV}_{P-P} \le V_{(IN+-IN-)} \le 550 \text{mV}_{P-P},$<br>$0.5 \text{V}_{P-P} \le V_{(D_{IN}+-D_{IN-)}} \le 1.5 \text{V}_{P-P}$   | 0.37 | 0.48                                    | 0.56                                      | V <sub>P-P</sub> /V |
| V <sub>IP</sub>                     | (D <sub>IN+</sub> — D <sub>IN-</sub> ) Input Voltage<br>Swing Variation         | $30 \text{ mV}_{P.P} < V_{(IN+-IN-)} < 550 \text{ mV}_{P.P}$<br>AGC Fixed, over supply and temp.                                           |      |                                         | +8                                        | %                   |
| t <sub>D</sub>                      | Gain Decay Time                                                                 | See Figure 1a; $V_{IN} = 300  \text{mV}_{P-P}$<br>then $> 150  \text{mV}_{P-P}$ at 2.5 MHz,<br>$V_{OUT}$ to 90% of final value.            |      | 50                                      |                                           | μs                  |
| t <sub>A</sub>                      | Gain Attack Time                                                                | See Figure 1b; from Write to Read transition to V <sub>OUT</sub> at 110% of final value, V <sub>IN</sub> = 400 mV <sub>P.P</sub> @ 2.5 MHz |      | 4                                       |                                           | μs                  |
| I <sub>AGCfc</sub>                  | Fast AGC Capacitor<br>Charge Current                                            | $V_{(D_{IN} + -D_{IN})} = 1.6 \text{ V}, V_{AGC} = 3.0 \text{ V}$                                                                          | 1.3  | 1.5                                     | 2.0                                       | mA                  |
| $I_{AGCsc}$                         | Slow AGC Capacitor<br>Charge Current                                            | $V_{(D_{IN} + -D_{IN} -)} = 1.6 \text{ V, Vary } V_{AGC} \text{ until}$ slow discharge begins                                              | 0.14 | 0.17                                    | 0.22                                      | mA                  |
|                                     | Fast to Slow Attack<br>Switchover Point                                         | $\frac{V_{(D_{1N+}-D_{1N-})}}{D_{1N+}D_{1N-}}$                                                                                             | 1 %  | 1.25                                    | 1. 2. 2. 2. 2. 2. 2. 2. 2. 2. 2. 2. 2. 2. | -                   |
|                                     |                                                                                 | V <sub>(DIN+</sub> -D <sub>IN-</sub> ) Final                                                                                               |      | , , , , , , , , , , , , , , , , , , , , |                                           | Λ'                  |
| I <sub>AGCD</sub>                   | AGC Capacitor Discharge Current                                                 | $V_{(D_{IN}+D_{IN}-)}=0.0V$ Read Mode                                                                                                      |      | 4.5                                     |                                           | μΑ                  |
|                                     | Discharge Current                                                               | Hold Mode                                                                                                                                  | -0.2 |                                         | +0.2                                      | μΑ                  |
| CMRR                                | CMRR (Input Referred)                                                           | $V_{IN+} = V_{IN-} = 100 \text{ mV}_{P-P} @ 5 \text{ MHz},$ gain at maximum                                                                | 40   |                                         | A A SA                                    | dB                  |
| PSRR                                | PSRR (Input Referred)                                                           | V <sub>CC</sub> or V <sub>DD</sub> =100 mV <sub>P-P</sub> @ 5 MHz, gain at maximum                                                         | 30   |                                         |                                           | dB                  |
| TREC                                | Write to Read Recovery Time. Includes AGC Settling                              | $V_{(IN+-IN-)} = 100 \text{mV}_{P-P} @ 2.5 \text{MHz}$                                                                                     | 1.2  | 2                                       | 10                                        | μs                  |

**ELECTRICAL CHARACTERISTICS** (Continued) The following specifications apply over the recommended operating conditions of  $V_{CC}=5V\pm10\%$ ,  $V_{DD}=12V\pm10\%$ ,  $0^{\circ}C \le T_{A} \le 70^{\circ}C$ , IN+ and IN- AC coupled, OUT+ and OUT- differentially loaded with >600 $\Omega$  and each side loaded with <10 pF to GND,  $C_{BYP}=2000$  pF, OUT+ and OUT- AC coupled to  $D_{IN+}$  and  $D_{IN-}$  respectively,  $V_{AGC}=2.2V$  unless otherwise specified. (See Note 2.)

| SYMBOL                                 | PARAMETER                                                   | CONDITIONS                                                                      | MIN                  | TYP<br>NOTE 4      | MAX                   | UNITS                  |
|----------------------------------------|-------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------|--------------------|-----------------------|------------------------|
| READ MOD                               | DE CHARACTERISICS (Continued)                               |                                                                                 |                      |                    |                       | with the second second |
|                                        | Comparator                                                  |                                                                                 |                      |                    |                       |                        |
| V <sub>IP</sub>                        | Input Signal Range                                          |                                                                                 |                      |                    | 1.5                   | V <sub>P-P</sub>       |
| R <sub>ID</sub>                        | Differential Input Resistance                               | $V_{(D_{ N+}-D_{ N-})} = 100 \text{ mV}_{P-P} @ 2.5 \text{ MHz}$                | 5                    |                    | 15                    | kΩ                     |
| C <sub>ID</sub>                        | Differential Input Capacitance                              | $V_{(D_{IN}+-D_{IN}-)} = 100 \text{mV}_{P-P} @ 2.5 \text{MHz}$                  |                      |                    | 6.0                   | pF                     |
| Z <sub>IC</sub>                        | Common Mode Input<br>Impedance                              | (both sides)                                                                    |                      | 2.0                |                       | kΩ                     |
| V <sub>IO</sub>                        | Comparator Offset Voltage                                   | HYS pin at $-0.5$ V, $\leq 1.5$ kΩ across $D_{IN+}$ , $D_{IN-}$                 |                      | 5                  |                       | mV                     |
| V <sub>HYSP</sub><br>V <sub>HYS</sub>  | Peak Hysteresis Voltage vs HYS pin voltage (input referred) | 1V <v<sub>HYS&lt;3V</v<sub>                                                     | 0.16                 | 0.21               | 0.25                  | V/V                    |
| l <sub>l</sub>                         | HYS Pin Input Current                                       | 1V <v<sub>HYS&lt;3V</v<sub>                                                     | 0                    |                    | -20                   | μΑ                     |
| lo                                     | LEVEL Pin Max Output Current                                |                                                                                 | 3                    |                    |                       | mA                     |
| $R_{O}$                                | LEVEL Pin Output Resistance                                 | I <sub>LEVEL</sub> = 0.5 mA                                                     |                      | 180                |                       | Ω                      |
| V <sub>OL</sub>                        | D <sub>OUT</sub> Pin Output Low Voltage                     | T <sub>A</sub> = 70°C                                                           | V <sub>DD</sub> -4.0 |                    | V <sub>DD</sub> -2.5  | · V                    |
| V <sub>OH</sub>                        | D <sub>OUT</sub> Pin Output High Voltage                    | T <sub>A</sub> = 70°C                                                           | V <sub>DD</sub> -2.2 |                    | V <sub>DD</sub> – 1.5 | V                      |
| V <sub>LEVEL</sub><br>V <sub>DIN</sub> | Level Pin Output Voltage vs $V_{(D_{IN+}-D_{IN-})}$         | $0.6 <  V_{(D_{ N+}-D_{ N-})}  < 1.3 V_{P-P}$<br>10 kΩ from level pin to GND    | 1.5                  |                    | 2.5                   | V/V <sub>P-P</sub>     |
| Active Diffe                           | rentiator                                                   |                                                                                 |                      |                    |                       |                        |
| V <sub>IP</sub>                        | Input Signal Range                                          |                                                                                 |                      |                    | 1.5                   | V <sub>P-P</sub>       |
| R <sub>ID</sub>                        | Differential Input Resistance                               | $V_{(C_{ N+}-C_{ N-})} = 100 \text{mV}_{P-P} @ 2.5 \text{MHz}$                  | 5 .                  |                    | 11                    | kΩ                     |
| C <sub>ID</sub>                        | Differential Input Capacitance                              | $V_{(C_{IN+}-C_{IN-})} = 100 \text{mV}_{P-P} @ 2.5 \text{MHz}$                  |                      |                    | 6                     | pF                     |
| Z <sub>IC</sub>                        | Common Mode Input<br>Impedance                              | (both sides)                                                                    |                      | 2.0                |                       | kΩ                     |
| l <sub>OD</sub>                        | D <sub>IF+</sub> to D <sub>IF-</sub> Pin Current            | Differentiator Imped must be set so as not to clip signal at this current level | ±1.3                 |                    |                       | mA                     |
| V <sub>IO</sub>                        | Comparator Offset Voltage                                   | D <sub>IF+</sub> , D <sub>IF-</sub> AC Coupled                                  |                      | 5                  |                       | mV                     |
| V <sub>OL</sub>                        | C <sub>OUT</sub> Pin Output Low Voltage                     | 0≤l <sub>OH</sub> ≤0.5mA                                                        |                      | V <sub>DD</sub> -3 |                       | V                      |
| V <sub>PO</sub>                        | C <sub>OUT</sub> Pin Output Pulse Voltage                   | 0≤l <sub>OH</sub> ≤0.5mA                                                        | : "                  | 0.4                |                       | V                      |
| $PW_0$                                 | C <sub>OUT</sub> Pin Output Pulse Width                     | 0≤I <sub>OH</sub> ≤0.5mA                                                        |                      | 30                 |                       | ns                     |
| A <sub>V</sub>                         | Voltage Gain From $C_{IN \pm}$ to $D_{IF} \pm$              | $R_{(D_{ F+} \text{ to } D_{ F-})} = 2 k\Omega$                                 | 1.7                  |                    | 2.2                   | . V/V                  |
| Undervoltag                            | ge Detector (ML4042 Only)                                   |                                                                                 |                      |                    | ,                     |                        |
| V <sub>CC TH+</sub>                    | V <sub>CC</sub> Fault Threshold +                           | V <sub>FLT</sub> transition from low to high                                    | 3.8                  | 4.2                | 4.5                   | V                      |
| CC TH-                                 | V <sub>CC</sub> Fault Threshold –                           | V <sub>FLT</sub> transition from high to low                                    | 3.8                  | 4.1                | 4.5                   | : V                    |
| V <sub>DD TH+</sub>                    | V <sub>DD</sub> Fault Threshold +                           | V <sub>FLT</sub> transition from low to high                                    | 9.6                  | 10.2               | 10.8                  | V                      |
| V <sub>DD</sub> TH−                    | V <sub>DD</sub> Fault Threshold –                           | V <sub>FLT</sub> transition from high to low                                    | 9.6                  | 10.0               | 10.8                  | V.                     |
| V <sub>OL</sub>                        | Output Low Voltage (V <sub>FLT</sub> )                      | I <sub>OL</sub> = 1.6 mA                                                        |                      | <del></del>        | 0.4                   | V                      |
| V <sub>OH</sub>                        | Output High Voltage (V <sub>FIT</sub> )                     | $I_{OH} = -400 \mu A$                                                           | 2.7                  | <del></del>        |                       | V                      |

#### **ELECTRICAL CHARACTERISTICS** (Continued)

The following specifications apply over the recommended operating conditions of  $V_{CC}=5V\pm10\%$ ,  $V_{DD}=12V\pm10\%$ ,  $0^{\circ}C \leqslant T_{A} \leqslant 70^{\circ}C$ ,  $V_{(C|N_{+}-C|N_{-})}=V_{(D|N_{+}-D|N_{-})}=1.0V_{P-P}$  AC coupled sine wave at  $2.5\,\text{MHz}$ ,  $R_{D|F}=100\Omega$ ,  $C_{D|F}=65\,\text{pF}$ ,  $V_{HYS}=1.8V$ ,  $C_{OS}=60\,\text{pF}$ ,  $4\,\text{k}\Omega$  to  $V_{CC}$  and  $10\,\text{pF}$  to GND on pin  $\overline{RD}$  unless otherwise specified.

| SYMBOL                           | PARAMETER                            | CONDITIONS                                                                                                                                                  | MIN | TYP<br>NOTE 4 | MAX | UNITS |
|----------------------------------|--------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------|-----|-------|
| Output Data                      | Characteristics (Refer to Figure 2   | 387                                                                                                                                                         |     | 18.           |     |       |
| t <sub>D1</sub>                  | D-Flip-Flop Set Up Time              | $\begin{array}{l} \text{Min delay from V}_{(D_{IN}+-D_{IN}-)} \\ \text{exceeding threshold to V}_{(D_{IF}+-D_{IF}-)} \\ \text{reaching a peak} \end{array}$ | 0   |               |     | ns    |
| t <sub>D3</sub>                  | Propagation Delay                    |                                                                                                                                                             | 2   |               | 110 | ns    |
| t <sub>D5</sub>                  | Output Data Pulse Width<br>Variation | (See Note 5)<br>C <sub>OS</sub> = 60pF, T <sub>A</sub> = 25°C                                                                                               | 40  | 50            | 65  | ns    |
| t <sub>D3</sub> -t <sub>D4</sub> | Logic Skew (Pulse Pairing)           |                                                                                                                                                             |     |               | 1   | ns    |
| $\overline{t_R}$                 | Output Rise Time                     | V <sub>OH</sub> =2.4V                                                                                                                                       | 1 1 |               | 18  | ns    |
| t <sub>F</sub>                   | Output Fall Time                     | V <sub>OL</sub> =0.4V                                                                                                                                       | i   |               | 14  | ns    |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 3: AGC amplifier output current may be increased as in Figure 4.

Note 4: Typicals are parametric norm at 25°C.

**Note 5:**  $t_{D5} = 830 (C_{OS})$ ,  $50pF < C_{OS} < 150pF$ 

### **FUNCTIONAL DESCRIPTION**

#### **Operating Modes**

The ML4041, ML4042 has three definitive operation modes which are: Read mode, Write mode and Hold mode. These modes are defined by input pins HOLD and R/W as shown in Table 1. Read mode, the mode used normally for pulse detection, is assumed in the following sections unless otherwise noted.

#### **AGC Amplifier Section**

The purpose of the AGC amplifier is to provide a constant read signal level for both the level and slope detectors. Full differential processing of the read signal is used to minimize noise and distortion in the analog signal. A wide gain range is required due to large signal variation when moving the recording head from an inside to outside data track or variations in media.

The differential output voltage level  $V_{OUT}$  from the AGC amp is determined by voltage  $V_{AGC}$  present at pin AGC.  $V_{OUT}$  is full wave rectified and compared against  $V_{AGC}$  to create charge/discharge current for capacitor  $C_{BYP}$  connected at pin BYP. Voltage  $V_{BYP}$  across  $C_{BYP}$  controls the gain in the AGC amplifier.

Two distinct values of  $I_{BYP}$  are possible which determine a fast and slow AGC gain response attack rate. When  $V_{OUT}$  is more than 125% of the set level a high value of  $I_{BYP}$  is sourced which provides a fast AGC attack rate. When  $V_{OUT}$  is within 100% to 125% of the set level a reduced value of  $I_{BYP}$  is sourced which provides a slower attack rate. The fast-slow gain response attack rates provides for an initial quick system

response and then minimum zero crossing distortion of the analog signal once the gain is within working range.  $V_{AGC}$  should be set so that the differential input voltage  $V_{D|N}$  into the level comparator is  $1V_{P,P}$  at nominal Read signal conditions. The AGC amp section gain is given by:

$$\frac{A_{V2}}{A_{V1}} = \exp \frac{V_{BYP2} - V_{BYP1}}{5.8 \times V_{T}}$$

Where:  $A_{V1}$ ,  $A_{V2}$  are initial and final amplifier gain values corresponding to initial and final  $V_{BYP}$  values.

$$V_T = (KT)/Q = 26 \,\text{mV}$$
 at room temperature.

The AGC amp's differential inputs must be AC coupled to the read amplifier (ML117, ML501, etc.) differential outputs. Similarly, AC coupling must be used at the AGC amp outputs.

AGC Amp During Write Mode — When the ML4041, ML4042 is put into write mode, the AGC amp's input impedance is lowered to allow a faster dampening of the Write to Read transient from the head pre-amp. The AGC gain is also set to maximum gain so that fast AGC attack will occur when changing back to the Read mode. Internal device timing is controlled so that setling occurs prior to Read mode activation. Minimal value input coupling capacitors should be chosen to reduce settling time, however, bandwidth requirements also need to be considered.

**AGC Amp During Hold Mode** — During the Hold mode, the charge/discharge current driving pin BYP is internally disconnected. AGC compensation capacitor  $C_{AGC}$  will then hold the present gain setting. The amplitude of  $V_{OUT}$  will therefore not affect the AGC gain and gain will remain constant.

Hold mode is used so that AGC gain will not be adjusted when embedded servo information is read. This prevents loosing the pulse peak amplitude information needed during position decoding, or creating additional gain settling time when again reading data. Embedded servo pulses are normally taken at outputs  $D_{IF-}$  and  $D_{IF+}$ , as shown in the typical application.

#### **External Filter Network**

Filtering for the level and slope detectors can be performed with a single filter or two separate filters. If separate filters are used, care must be used to insure that time delays are matched. A multi-pole Bessell filter is recommended due to the group delay and linear phase characteristics.

#### Level Detector

The full wave rectified  $V_{OUT}$  is buffered and available at pin LEVEL. The level detector uses a hysteresis comparator to compare the processed read signal amplitude against a reference voltage derived from voltage  $V_{LEVEL}$  output from pin LEVEL. Using  $V_{LEVEL}$  provides a feed-forward function that allows valid level detection to be performed prior to AGC amp gain settling. The level detector hysteresis value is set in a way that will only allow relatively large read pulse peaks (negative or positive) to be detected.

#### **Slope Detector**

The slope detector uses an external reactive component network to produce a voltage signal proportional to the differential of the read signal. By using a hysteresis comparator to detect zero slope of the read signal, the time occurrence of positive or negative read pulse peak values can be determined.

An external reactive network, shown in the Typical Application, is used between the  $D_{IF+}$  and  $D_{IF-}$  pins to provide the differential function given by:

$$A_{V} = \frac{-2000Cs}{LCs^{2} + (R + 92)Cs + 1}$$

Where:  $C = External \ capacitor (20 pF to 150 pF)$ 

L = External inductor

R = External resistor  $s = j\omega = j2\pi f$ 

#### **Output Logic**

The output logic provides a negative TTL pulse at pin RD which begins at the peak of a valid read pulse, as shown below.



Pin R/ $\overline{\mathbb{W}}$  must be high for the output logic to be active. The key element in the output logic is the D flip-flop. The flip-flop is clocked by the slope detector at the time of a zero crossing, which loads data from level detector. The flip-flop inputs only change state when the level detector detects a peak amplitude of a polarity opposite to the previous valid peak. Thus, through the output logic the slope detector determines output timing and the level detector determines pulse validity.

#### **Layout Considerations**

As with any high gain, wide bandwidth analog circuitry, care needs to be exercised in PC layout. Power supply and ground lines should be bypassed and well isolated from other circuitry. A ground plane is recommended, as is keeping analog lines short and well balanced to prevent interaction with nearby circuitry in the disk drive.

### **BLOCK DIAGRAM**





Figure 1. AGC Timing Diagram



Figure 2. Output Logic Timing Diagram



Figure 3. Typical Application Diagram



Figure 4. Modification of AGC Amplifier Output to Drive Low Impedance Filters

### ORDERING INFORMATION

| PART NUMBER | TEMP. RANGE  | PACKAGE            |
|-------------|--------------|--------------------|
| ML4041CP    | 0°C to +70°C | MOLDED DIP (P24)   |
| ML4041CQ    | 0°C to +70°C | MOLDED PCC (Q28)   |
| ML4041CS    | 0°C to +70°C | MOLDED SOIC (S24)  |
| ML4042CP    | 0°C to +70°C | MOLDED DIP (P28)   |
| ML4042CQ    | 0°C to +70°C | MOLDED PCC (Q28)   |
| ML4042CS    | 0°C to +70°C | MOLDED SOIC (\$28) |



## **ML4401**

## **Servo Demodulator**

### GENERAL DESCRIPTION

The ML4401 provides all of the analog circuitry necessary for the demodulation of di-bit servo signal information in Winchester disk drives. It interfaces to the servo head preamp and provides quadrature position signal outputs for the servo controller circuitry.

The ML4401 includes a high-performance 592-type input amplifier and differential AGC circuit. External logic is designed to meet the needs of the particular servo system utilizing the VCO and Charge Pump to create a PLL time base for Peak Detector gating. The SYNC output provides servo channel timing information for the logic.

The ML4401 when combined with the ML4402, ML4406/07/08 Servo Driver, the ML4403, ML4413 Servo Controller and the ML4404 Trajectory Generator, provides a flexible closed-loop servo control system.

### **FEATURES**

- Combines all analog di-bit demodulation circuitry
- Logic track-type switching can be used to minimize demodulator offset
- Exponential AGC characteristics makes AGC settling independent of input step size
- External loop compensation of analog blocks
- External digital circuitry allows flexible pattern format
- On-chip band gap voltage reference eliminates external referencing
- Operates from 12V power supply
- Compatible with Micro Linear's ML4403, ML4413
   Servo Controller, ML4402, ML4406/07/08
   Driver and ML4404
   Trajectory Generator



## **PIN CONNECTIONS**

### ML4401 28-Pin DIP (Prototypes Only)



#### ML4401 28-Pin PCC



## PIN DESCRIPTION

| PIN# | NAME         | FUNCTION                                                                | PIN# | NAME     | FUNCTION                                                     |
|------|--------------|-------------------------------------------------------------------------|------|----------|--------------------------------------------------------------|
| 1    | FINC         | Charge pump frequency incre-                                            | 15   | CAP1     | Peak detector 1 capacitor terminal.                          |
|      |              | ment input (TTL).                                                       | 16   | CAP2     | Peak detector 2 capacitor terminal.                          |
| 2    | <b>V.COL</b> | PLL loop compensation terminal.                                         | 17   | CAP3     | Peak detector 3 capacitor terminal.                          |
| 3    | VCOI         | VCO high impedance input.                                               | 18   | CAP4     | Peak detector 4 capacitor terminal.                          |
| 4    | VCOP         | VCO positive output, for capacitive feedback to VCOI.                   | 19   | GÄTE1    | Peak detector 1 gate input (TTL) high enabled, low disabled. |
| 5    | VCON         | VCO negative output, drives resist-<br>ance feedback to VCOI, also pro- | 20   | GATE2    | Peak detector 2 gate input (TTL) high enabled, low disabled. |
|      |              | vides ECL output on ML4401 and<br>TTL output on ML4411.                 | 21   | GATE3    | Peak detector 3 gate input (TTL) high enabled, low disabled. |
| 6    | $V_{CC}$     | +12 V supply.                                                           | 22   | GATE4    | Peak detector 4 gate input (TTL)                             |
| 7    | $V_{REF}$    | Voltage reference output (+5V).                                         |      |          | high enabled, low disabled.                                  |
| 8    | GND          | Ground.                                                                 | 23   | TP       | Composite test point, normally left                          |
| 9    | $V_{AGC}$    | AGC gain reference voltage input.                                       |      |          | unconnected.                                                 |
| 10   | $C_{AGC}$    | External capacitor terminal to set AGC response.                        | 24   | $C_{DC}$ | External capacitor terminal to set DC restore response.      |
| 11   | GAIN1        | Input amplifier gain adjusting RC                                       | 25   | SYNC     | SYNC pulse output (TTL).                                     |
|      |              | terminal 1.                                                             | 26   | POSA     | Position output A.                                           |
| 12   | INX          | X input into input amplifier.                                           | 27   | POSB     | Position output B.                                           |
| 13   | INY.         | Y input into input amplifier.                                           | 28   | FDEC     | Charge pump frequency decre-                                 |
| 14   | GAIN2        | Input amplifier gain adjusting RC terminal 2                            |      | • .      | ment input (TTL).                                            |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Power Supply Voltage, V <sub>CC</sub>                                               | / |
|-------------------------------------------------------------------------------------|---|
| GAIN1, GAIN20.3 to 8\                                                               | / |
| GAIN1, GAIN2 -0.3 to 8\ C <sub>AGC</sub> -0.3 to 7.0\ V <sub>AGC</sub> -0.3 to 5.3\ | / |
| V <sub>AGC</sub> 0.3 to 5.3\                                                        | / |
| CAP1, CAP2, CAP3, CAP4                                                              | / |
| GATE1, GATE2, GATE3, GATE4, VCOP0.3 to 7.5\                                         | / |
| INX, INY, VCON, VCOI, FINC, FDEC, C <sub>DC</sub>                                   |   |
| -0.3 to V <sub>CC</sub> +0.3\                                                       | / |
| Θ <sub>JA</sub> for 28-Pin Plastic Dip ≤60°C/Wat                                    | t |
| Θ <sub>JA</sub> for 28-Pin PLCC 60°C/Wat                                            | t |
| Storage Temperature Range65°C to 150°C                                              |   |
| Junction Tempearture (T <sub>IMAX</sub> ) 150°C                                     | 2 |
| Lead Temperature (Soldering, 10sec) 260°C                                           |   |

## **OPERATING CONDITIONS**

| Temperature Range                                                |
|------------------------------------------------------------------|
| Supply Voltage ( $V_{CC}$ )                                      |
| Input Coupling Capacitance (Ci) 0.01μF                           |
| Input Amp Gain Capacitance ( $C_G$ ) 0.047 $\mu F$               |
| Input Amp Gain Resistance ( $R_G$ )                              |
| AGC Response Compensation Capacitance (C <sub>A</sub> ) 0.082 µF |
| Composite DC Restore Capacitance ( $C_D$ ) 0.01 $\mu$ F          |
| PLL Compensation Components:                                     |
| C <sub>CP1</sub> 0.1μF                                           |
| $C_{CP2}$ $1\mu F$                                               |
| $R_{CP}$                                                         |
| PLL Gain Components:                                             |
| $R_V$ 1000 $\Omega$                                              |
| RL1, RL2 1000Ω                                                   |
| Peak Detector Capacitance (CAP1 thru CAP4) 270pF                 |
| SYNC Output Pull-Up Resistor (to 5V)                             |
| On track Base-to-Peak Voltage at pin TP 1.75V                    |
| $V_{GA}$ Gain Control Voltage (at pin $C_{AGC}$ )                |
|                                                                  |

### **ELECTRICAL CHARACTERISTICS**

The following specifications apply over the recommended operating conditions of  $T_A = 0$  to  $70^{\circ}$  C,  $V_{CC} = 10.8$  to 13.2 V,  $V_{VAGC} = 5.0$  V, and external components as recommended above, unless otherwise specified (See Note 1.)

| SYMBOL                             | PARAMETER                                        | CONDITIONS                 | MIN      | NOTE 2                | MAX  | UNITS        |
|------------------------------------|--------------------------------------------------|----------------------------|----------|-----------------------|------|--------------|
| Power Suppl                        | y                                                |                            | <u> </u> | 4, 1                  |      | Taran Indian |
| Icc                                | Supply Current                                   | V <sub>CC</sub> = 12 V     |          | 81                    | 110  | mA           |
| TTL Inputs F                       | INC, FDEC, GATE1, GATE2, GATE                    | 3, GATE4                   |          |                       |      |              |
| $\overline{V_{IH}}$                | High Level Input Voltage                         |                            | 2.0      | 7                     |      | V            |
| V <sub>IL</sub>                    | Low Level Input Voltage                          |                            |          |                       | 0.8  | V            |
| I <sub>IH</sub>                    | High Level Input Current                         | V <sub>IH</sub> =2.4V      | : -1     |                       | 30   | μΑ           |
| I <sub>IL</sub>                    | Low Level Input Current                          | $V_{IL} = 0.4V$            | -20      |                       | 1    | μΑ           |
| SYNC Outpu                         | it (TTL Open Collector) See Note                 | 3                          |          |                       |      |              |
| V <sub>OL</sub>                    | Low Level Output Voltage                         | I <sub>OL</sub> = 1.6 mA   | 0        | 0.3                   | 0.5  | V            |
| V <sub>THR</sub>                   | Positive going input threshold                   |                            |          | V <sub>REF</sub> +0.9 |      | V            |
| $V_{THF}$                          | Negative going input threshold                   |                            |          | V <sub>REF</sub>      |      | V            |
| t <sub>PD</sub> ±                  | Propagation Delay Rising,<br>Falling             | $RL = 2 k$ , $C_L = 15 pF$ |          | 50                    |      | ns           |
| VCOP Outpo                         | ut ML4401 (T <sub>A</sub> = 25° C)               |                            | , 4, 41  |                       |      |              |
| V <sub>OH</sub>                    | High Level Output Voltage                        | RL=1kΩ                     | 4.0      | 4.3                   | 4.6  | V            |
| $V_{OL}$                           | Low Level Output Voltage                         | RL=1kΩ                     | 2.9      | 3.2                   | 3.5  | V            |
| VCOP Outpo                         | ut ML4411                                        |                            |          |                       |      |              |
| $V_{OH}$                           | High Level Output Voltage                        | $I_{OH} = 50 \mu A$        | 2.4      | territoria            |      | V            |
| $V_{OL}$                           | Low Level Output Voltage                         | I <sub>OL</sub> = 1.6 mA   | 0        |                       | 0.5  | V            |
| VCO and Ch                         | arge Pump Section                                |                            |          | **, .                 |      |              |
| I <sub>BIAS</sub>                  | V <sub>COI</sub> Input Bias Current              |                            | 0        | 25                    | 50   | μA           |
| I <sub>CH</sub> , I <sub>DIS</sub> | V <sub>COL</sub> Charge and Discharge<br>Current |                            | 495      | 660                   | 825  | μΑ           |
| I <sub>CH</sub> /I <sub>DIS</sub>  | V <sub>COL</sub> Charge/Discharge Ratio          |                            | 0.95     | 1.00                  | 1.05 | μΑ/μΑ        |
| l <sub>OFF</sub>                   | V <sub>COL</sub> OFF State Current               | FINC = 2.0<br>FDEC = 0.8   | 0        | 25                    | 50   | nA           |

## **ELECTRICAL CHARACTERISTICS** (Continued)

The following specifications apply over the recommended operating conditions of  $T_A = 0$  to  $70^{\circ}$  C,  $V_{CC} = 10.8$  to 13.2 V,  $V_{AGC} = 5.0$  V, and external components as recommended above, unless specified (See Note 1.)

| SYMBOL                           | PARAMETER                                                                               | CONDITIONS                                                                          | MIN  | TYP<br>NOTE 2 | MAX  | UNITS  |
|----------------------------------|-----------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------|------|---------------|------|--------|
| VCO and Cl                       | harge Pump Section (Continued)                                                          |                                                                                     |      |               |      |        |
| F <sub>MAX</sub>                 | MAX VCO Frequency to Maintain + and – 5% Control<br>Range Note 4                        |                                                                                     | 30   |               |      | MHz    |
| F <sub>VCO</sub>                 | VCO Frequency Range<br>Note 4                                                           | $T_A = 25$ °C, $V_{CC} = 12$ , $V_{COL} = 6V$<br>$C_V = 1000$ pF, $R_V = 604\Omega$ | 9.7  | 10.0          | 10.3 | MHz    |
| K <sub>VCO</sub>                 | VCO Voltage to Frequency<br>Factor                                                      |                                                                                     |      | 2             |      | %/V    |
| Input AMP,                       | AGC AMP, and DC Restore                                                                 |                                                                                     |      |               |      |        |
| R <sub>IN</sub>                  | INX, INY Differential Input<br>Resistance                                               |                                                                                     | 7.5  | 10            | 20   | kΩ     |
| I <sub>GAIN1, 2</sub>            | GAIN1, GAIN2 Bias Current                                                               |                                                                                     | 0.66 | 1.0           | 1.20 | mA     |
| I <sub>BIAS</sub>                | V <sub>AGC</sub> Input Bias Current                                                     |                                                                                     | 0    | . 5           | 20   | μΑ     |
| G <sub>MAGC</sub>                | AGC Transconductance at C <sub>AGC</sub>                                                |                                                                                     |      | 370           |      | μMHOS  |
| R <sub>AGC</sub>                 | Control Range of AGC Loop to<br>Regulate Composite Amplitude<br>to within 2% of Nominal |                                                                                     |      | 7/1           |      | V/V    |
| BW                               | Bandwidth from INX, INY to<br>Composite Note 4                                          |                                                                                     | 10   | 15            |      | MḤz    |
| GMDCR :                          | DC Restore Transconductance                                                             |                                                                                     |      | 200           |      | μMHOS  |
| <b>Peak Detect</b>               | ors                                                                                     |                                                                                     |      |               |      |        |
| I <sub>CH</sub>                  | Charge Current                                                                          |                                                                                     | 12.7 |               |      | mA     |
| I <sub>DIS</sub>                 | Discharge Current                                                                       | T <sub>A</sub> = 25° C                                                              | 25   | 45            | 60   | μΑ     |
| T <sub>CDIS</sub>                | Tempco of I <sub>DIS</sub>                                                              |                                                                                     |      | -0.17         |      | μA/°C  |
| Voltage Refe                     | erence                                                                                  |                                                                                     |      |               |      |        |
| $V_{REF}$                        | Reference Voltage                                                                       | T <sub>A</sub> = 25° C                                                              | 4.85 | 5.10          | 5.35 | V      |
| TČ                               | Tempco                                                                                  |                                                                                     |      | 50            |      | ppm/°C |
| R <sub>OUT</sub>                 | Load Regulation                                                                         |                                                                                     |      | 2             |      | mV/mA  |
| PSRR                             | Line Regulation                                                                         |                                                                                     |      | 10            |      | mV/V   |
| I <sub>SINK</sub>                | Maximum SINK Current                                                                    |                                                                                     | 0.8  |               |      | mA     |
| Output Am                        | plifiers (POSA, POSB)                                                                   |                                                                                     |      |               |      |        |
| V <sub>OS</sub>                  | Input Offset                                                                            | $V_{CAP}1-4=6V$                                                                     | -10  | 0             | 10   | mV     |
| A <sub>V</sub>                   | Gain                                                                                    |                                                                                     | 1.23 | 1.28          | 1.33 | V/V    |
| A <sub>VA</sub> /A <sub>VB</sub> | Gain Tracking                                                                           |                                                                                     | -3   | 0             | +3   | %      |
| V <sub>OUT</sub>                 | Output Voltage Range                                                                    |                                                                                     | 1.0  |               | 9.5  | V      |
| I <sub>SRC</sub>                 | Output Source Current                                                                   |                                                                                     | 5    |               |      | mA     |
| I <sub>SNK</sub>                 | Output Sink Current                                                                     |                                                                                     | 2    |               |      | mA     |
| SR                               | Slew Rate                                                                               |                                                                                     |      | 2.5           |      | V/µs   |
| BW                               | 3 dB Gain Bandwidth                                                                     |                                                                                     |      | 3             |      | MHz    |

Note 1: 0° C to 70° C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 2: Typicals are parametric norm at 25°C.

Note 3: Pin 25 is an open collector output which should not exceed 7 volts in the high state.

Note 4: This parameter is guaranteed but not 100% tested and is not used in outgoing quality level calculations.

#### APPLICATION HINTS

Using a nominal on-track servo signal, amplitude adjustment should be made as follows:

- 1. Set composite signal amplitude, measured at pin TP, by adjusting voltage at pin  $V_{AGC}$  (approximately 4.7 volts). The composite signal should be set to 1.75 volts base to peak of an on-track position pulse (an off-track position pulse will be about 3.5 volts maximum).
- 2. Adjust Rg so that the VGA is in mid-range. This is determined by measuring the voltage at pin  $C_{AGC}$ ; it should be approximately 0.9 volts.  $C_{AGC}$  voltage will vary approximately  $\pm 0.5$  volts over the AGC range.

## **FUNCTIONAL DESCRIPTION**

#### **Input Amplifier**

The input amplifier is equivalent to a wide-band 592 type video amplifier and provides amplification and buffering to the AGC circuitry. The Inputs INX and INY, which must be AC coupled, accept the composite analog signal from the servo head differential preamplifier. Internal input termination resistors eliminate the need for external bias resistors. Prefiltering of the signal is normaly desired to eliminate unwanted components. External components  $R_{\rm G}$  and  $C_{\rm G}$  determine the input amplifier's low frequency cutoff and gain as follows:

$$FC = \frac{1}{2\pi \ (R_G + 60\Omega) \ C_G} \qquad A_V = \frac{1700}{R_G + 60\Omega}$$
 Where:  $C_G =$  External series capacitance between pins

GAIN1 and GAIN2

R<sub>G</sub> = External series resistance between pins

GAIN1 and GAIN2

#### **Automatic Gain Control (AGC)**

The purpose of the AGC loop is to maintain a constant peak output voltage level at outputs POSA and POSB. This peak level is established by the reference voltage applied to pin VAGC.

$$V_{P.P.(Composite)} = K1 \times V_{AGC} + K2$$
  
Where:  $K1 = 0.65$   
 $K2 = 0.41V$ 

In this closed-loop system, the peak detector output voltages are fed back and combined with the  $V_{AGC}$  voltage to provide a gain control current. The current controls the variable gain amplifier (VGA) and is compensated at pin  $C_{AGC}$  to provide control of AGC bandwidth. The bandwidth of the entire AGC loop is determined by:

$$BW = \frac{K V_{VAGC}}{2\pi C_A}$$

Where:  $K = 4.3 \times 10^{-4}$ 

 $V_{VAGC}$  = External reference voltage at pin  $V_{AGC}$  $C_A$  = External capacitance at pin  $C_{AGC}$ 

Optimum system stability is achieved by deriving  $V_{VAGC}$  from the  $V_{RFF}$  output using a resistive divider.

#### **Composite Amplifier**

The input amplifier and AGC circuit of the ML4401 operate in a differential signal mode to provide good common mode and power supply rejection. The composite amplifier converts the differential signal into a buffered single-ended signal for the peak detector circuitry. The DC base line of the composite signal is equal to  $V_{REF}$ . The bandwidth of the DC restore function is controlled by capacitor  $C_{D}$  at pin  $C_{DC}$  with the following relationship:

$$BW = \frac{gm}{2\pi C_D}$$

Where: gm =  $1/5 k\Omega$ 

 $C_D$  = External capacitance at pin  $C_{DC}$ 

The composite signal is available at pin TP and is normally left unconnected. For short circuit protection a  $425\,\Omega$  resistor is connected in series with pin TP internally.

#### **Synchronization Pulse Separator**

The SYNC pulse separator is a threshold comparator with hysteresis which passes pulses from the composite amplifier above a set threshold. It provides a buffered open collector TTL output. The SYNC output, when gated through an external one-shot, is used to control the external gate timing and PLL logic.

#### **Peak Detector**

The peak detector circuit captures the peak signal amplitude of the di-bit pulses. The gates are controlled by inputs GATE1 through GATE4. Timing is established by the external logic circuitry. The external peak detector capacitors are connected from pins CAP1 through CAP4 to ground. The peak detector discharge rate (set by CAP1-CAP4) determines the maximum track crossing rate during an access operation. The performance of this block can be enhanced by using the velocity output of the ML4403, ML4413 to create a velocity proportional discharge. The peak detector outputs are fed into internal differential amplifiers that calculate the track error signals and provide buffered outputs POSA and POSB as follows:

 $POSA = 1.25 (CAP1-CAP2) + V_{REF}$  $POSB = 1.25 (CAP3-CAP4) + V_{REF}$ 

#### Voltage Controlled Oscillator and Charge Pump

The VCO and external phase compare logic provide a time base for peak detector gate sychronization. Inputs FINC and FDEC provide increment and decrement signals to the charge pump for changing the oscillator frequency. The FINC and FDEC inputs gate the charge pump for the duration of the pulse width. The RC timing network formed by C<sub>V</sub> and R<sub>V</sub> at pins VCOI, VCON, and VCOP control the oscillators center frequency. (See Typical Performance Characteristics)

 $R_V$  should be greater than 330  $\Omega$ . Too low of a value will result in excessive power dissipation. RL1, RL2 and  $R_V$  should be approximately equal, although the values of RL1 and RL2 do not require accuracy.

The VCO output should only be taken from pin VCON. Charge pump capacitor  $C_{CP1}$  is connected from pin VCOL to ground. Components  $R_{CP}$  and  $C_{CP2}$  are also connected in series from pin VCOL to ground to provide VCO loop compensation.

#### **Internal Voltage Reference**

 $V_{REF}$  is an internal band-gap voltage reference. It is buffered and available at pin  $V_{REF}$  and is used by the ML4402, ML4403, ML4404 and other chips requiring a  $5\,\text{volt}$  reference.

#### **External Logic**

The external logic provided by the user typically has a complexity of about 150 to 300 equivalent gates. Complexity and architecture depends on the users di-bit pattern and control function.

Note: Stray capacitance should be considered in applying the above relationships when low capacitor values are used. Stray capacitance of the integrated circuit terminal is typically about 2 to 3 pF.

## **TYPICAL PERFORMANCE CHARACTERISTICS**





## ORDERING INFORMATION

| PART NUMBER | TEMP. RANGE  | PACKAGE          |
|-------------|--------------|------------------|
| ML4401CP    | 0°C to +70°C | MOLDED DIP (P28) |
| ML4401YCQ   | 0°C to +70°C | MOLDED PCC (Q28) |



## **Servo Driver**

### **GENERAL DESCRIPTION**

The ML4402 Servo Driver contains all of the control circuitry necessary to drive the head positioning actuator of a hard or rigid disk drive system. It receives the error signal generated from a servo controller circuit, such as the ML4403, ML4413, and drives an external transistor bridge which controls the head positioning voice coil actuator. The ML4402 output control circuitry includes current sense inputs to provide closed-loop control of actual actuator current. By using an external power transistor bridge, flexible thermal and space management is allowed as well as transistor selection which enables a wide application range.

Included in the device is a unique disable function which permits interruption of actuator current. During a disable, the output control amplifiers are shut down which cuts off all current to the external transistor bridge. Disable can be activated by a logic high into pin DIS or by the on-board low-voltage detector. Use of the low-voltage disable function prevents actuator response to a false error signal during a power failure. The low voltage detector can monitor up to two power supplies and has user definable low voltage trigger levels.

The ML4402, when combined with the ML4401/4431 Servo Demodulator, the ML4403, ML4413 Analog Servo Controller and the ML4404 Trajectory Generator, provides a flexible high-performance head positioning servo system.

#### **FEATURES**

- Low differential input offset voltage
- Contains all control circuitry necessary to drive an external transistor bridge
- Differential amplifiers internally compensated
- Unique disable function interrupts actuator current
- Programmable dual supply low voltage detector
- Single +12 V power supply
- Compatible with Micro Linear's ML4401/4431
   Servo Demodulator, ML4403, ML4413 Servo
   Controller and ML4404 Trajectory Generator chips

The ML4402-1 and ML4402-2 differ in offset voltage at the differential error signal inputs which is a result of the manufacturing trim process.

#### **BLOCK DIAGRAM**



## PIN CONNECTIONS



20-PIN DIP (Prototypes Only)



## **PIN DESCRIPTION**

| PIN# | NAME               | FUNCTION                                                                                                                                                                                                                                  | PIN# | NAME                                     | FUNCTION                                                                                                                                                         |
|------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | V <sub>INY</sub>   | Inverting input for error voltage signal. Used as a reference voltage (analog ground) input when using a single ended output from the ML4403 Servo Controller. Obtained from the V <sub>REF</sub> output of the ML4401 Servo Demodulator. | 11   | СМР2                                     | Compensation node of AMP2 used to add additional compensation; the device is manufactured with approximately 27 pF of internal compensation.  Bandwidth Effects: |
| 2    | V <sub>INX</sub>   | Non-inverting input for error<br>voltage signal. Used as the signal<br>input pin when using a single                                                                                                                                      |      |                                          | $f = \frac{gm}{2\pi (C + 27 pF)}$ Slew Rate Effects:                                                                                                             |
| 3    | REFA               | ended output from the ML4403.<br>Reference pin for low voltage<br>comparator.                                                                                                                                                             |      | en e | $SR = \frac{20 \mu\text{A}}{C + 27 \text{pF}}$                                                                                                                   |
| 4    | $V_{CC}$           | +12 V power supply pin.                                                                                                                                                                                                                   |      |                                          | Where:                                                                                                                                                           |
| 5    | , V <sub>ALT</sub> | Optional +5V power supply pin to keep the PSF pin operating if V <sub>CC</sub> fails. With V <sub>ALT</sub> at +5V, the PSF pin will go low if V <sub>CC</sub> goes to zero, or                                                           |      |                                          | gm = 150 µmhos C = External Compensation Capacitor C <sub>CMP1</sub> or C <sub>CMP2</sub>                                                                        |
|      |                    | too low to operate the comparator.                                                                                                                                                                                                        | 12   | S2                                       | Current sense input for AMP2.                                                                                                                                    |
| 6    | PS1                | Voltage input for low voltage comparator.                                                                                                                                                                                                 | 13   | C2                                       | Collector of output transistor of AMP2.                                                                                                                          |
| 7    | PS2                | Voltage input for low voltage comparator.                                                                                                                                                                                                 | 14   | E2                                       | Emitter of output transistor of AMP2.                                                                                                                            |
| 8    | PSF                | Power supply failure indication, is<br>an open collector output of com-                                                                                                                                                                   | 15   | C1                                       | Collector of output transistor of AMP1.                                                                                                                          |
|      |                    | parator. Logic low indicates PS1<br>and/or PS2 voltage has gone be-                                                                                                                                                                       | 16   | E1                                       | Emitter of output transistor of AMP1.                                                                                                                            |
| 0    | DIC                | low REFA.                                                                                                                                                                                                                                 | 17   | S1                                       | Current sense input for AMP1.                                                                                                                                    |
| 9    | DIS                | Amplifier Disable pin. TTL input that disables both amplifiers with a                                                                                                                                                                     | 18   | SGND                                     | Reference ground for S1, S2 feedback.                                                                                                                            |
| 10 . | RETR               | logic high.<br>Return spring output, clamped<br>open collector output, opposite                                                                                                                                                           | 19   | CMP1                                     | Compensation node of AMP1, used to add additional compensa-                                                                                                      |
|      |                    | logic polarity as pin PSF. Used to drive optional safety circuitry.                                                                                                                                                                       |      |                                          | tion. The device is manufactured with approximately 27 pF of internal compensation. Bandwidth and Slew Rate effects are the same as the CMP2 pin.                |
|      |                    |                                                                                                                                                                                                                                           | 20   | GND                                      | Ground.                                                                                                                                                          |

## **ABSOLUTE MAXIMUM RATINGS**

# Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| are stress ratings only and functional device operation is not implied              |
|-------------------------------------------------------------------------------------|
| Power Supply Voltage (V <sub>CC</sub> )                                             |
| Terminal Voltage Range                                                              |
| $(V_{INX}, V_{INY}, V_{ALT}, PS1, PS2, REFA, DIS) \dots -0.3 to V_{CC} +0.3 V_{CC}$ |
| S1, S2 7V                                                                           |
| Terminal Input Current (CMP1, CMP2)                                                 |
| Storage Temperature Range65°C to +150°C                                             |
| Junction Temperature (T <sub>I</sub> )125° C                                        |
| Lead Temperature (Soldering, 10 sec)                                                |

## **OPERATING CONDITIONS**

| Supply   | Voltage |                   |           |
|----------|---------|-------------------|-----------|
|          |         |                   | 12V ± 10% |
|          |         |                   | 5V ± 10%  |
|          |         | (Refer to Typical |           |
| $R_{OA}$ |         | <br>              | 470Ω      |
| $R_{OB}$ |         | <br>              | 240Ω      |
| $R_{OC}$ |         | <br>              | 150Ω      |
| $R_{OD}$ |         | <br>              | 0.5Ω      |

## **ELECTRICAL CHARACTERISTICS**

The following specifications apply over the recommended operating conditions of  $V_{CC} = 10.8 \, \text{V}$  to  $13.2 \, \text{V}$ ,  $V_{\text{INY}} = 5 \, \text{V}$ ,  $T_{\text{A}} = 0$  to  $70 \, ^{\circ}$  C, and external components as shown above unless otherwise specified (See Note 1).

| SYMBOL               | PARAMETER                                                                                                                               | CONDITIONS                                                                         | MIN       | TYP<br>NOTE 2 | MAX                                   | UNITS |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----------|---------------|---------------------------------------|-------|
| Power Suppl          | ly                                                                                                                                      |                                                                                    |           |               |                                       |       |
| Icc                  | V <sub>CC</sub> Supply Current                                                                                                          | Outputs unloaded, Pin REFA open                                                    | Ì         | 10            | 20                                    | mA    |
| I <sub>DD</sub>      | V <sub>ALT</sub> Supply Current                                                                                                         | V <sub>CC</sub> =GND                                                               | 1, 1      | 150           | 500                                   | μΑ    |
| Amplifier Cl         | naracteristics                                                                                                                          |                                                                                    |           |               |                                       |       |
| A <sub>V1</sub>      | Voltage Gain at Pin S1,<br>V <sub>S1</sub> /(V <sub>INX</sub> – V <sub>INY</sub> );<br>Applies when V <sub>INX</sub> > V <sub>INY</sub> | V <sub>INX</sub> = 5.1 and 6V<br>V <sub>INY</sub> = 5.0V                           | 0.342     | 0.352         | 0.362                                 | V/V   |
| A <sub>V2</sub>      | Voltage Gain at Pin S2,<br>V <sub>S2</sub> /(V <sub>INY</sub> – V <sub>INX</sub> );<br>Applies when V <sub>INY</sub> > V <sub>INX</sub> | V <sub>INX</sub> = 4.9 and 4V<br>V <sub>INY</sub> = 5.0V                           | 0.342     | 0.352         | 0.362                                 | * V/V |
| e <sub>AV</sub>      | Gain Linearity Error                                                                                                                    | $(A_{V1} - A_{V2}/0.5(A_{V1} + A_{V2})$                                            | -2        | . 0           | 2                                     | %     |
| V <sub>OS</sub>      | V <sub>INX</sub> , V <sub>INY</sub> Input Offset Voltage<br>with Respect to Either Pin S1 or<br>Pin S2                                  | $V_{OS}$ defined where<br>$A_{V1}$ or $A_{V2} > 0.16$<br>$T_A = 25^{\circ}$ C      | -10       |               | +10                                   | mV    |
| V <sub>OS DIFF</sub> | Differential<br>Input Offset                                                                                                            | V <sub>OS1</sub> -V <sub>OS2</sub> ML4402-1<br>T <sub>A</sub> =25°C ML4402-2       | -5<br>-10 |               | +5<br>+10                             | mV    |
| T <sub>CVOS</sub>    | Offset Voltage Tempco                                                                                                                   |                                                                                    |           | 15            |                                       | μV/°C |
| V <sub>S</sub>       | Voltage Swing Range of Pin S1,<br>S2 Above Ground                                                                                       | $V_{S1}$ ; $V_{INX} = 6.7 V$<br>$V_{S2}$ ; $V_{INX} = 3.3 V$                       |           | 0.5           | 0.65                                  | V     |
| I <sub>VR</sub>      | Input Voltage Range into V <sub>INX</sub> and V <sub>INY</sub>                                                                          |                                                                                    | 3.3       |               | 10                                    | V     |
| I <sub>IB1</sub>     | Input Bias Current, $V_{INX}$ and $V_{INY}$                                                                                             |                                                                                    | 0         | 10            | 75                                    | μA    |
| I <sub>IB2</sub>     | Input Bias Current, Pin S1 or S2 (sourcing)                                                                                             | $V_{S1}$ , $V_{S2}$ = GND                                                          | -1.6      | -1.2          | -0.8                                  | mA    |
| PSRR                 | Power Supply Rejection                                                                                                                  |                                                                                    |           | 60            |                                       | dB    |
| CMRR                 | Common Mode Rejection<br>Ratio                                                                                                          |                                                                                    |           | 80            |                                       | dB :  |
| GBP                  | Gain Bandwidth Product                                                                                                                  | C <sub>CMP1, 2</sub> =0                                                            |           | 0.83          |                                       | MHz   |
| SR ·                 | Slew Rate                                                                                                                               | $C_{CMP1, 2} = 0$                                                                  |           | 0.74          |                                       | V/µS  |
| Output Tran          | sistor Characteristics                                                                                                                  |                                                                                    |           |               | · · · · · · · · · · · · · · · · · · · |       |
| lout                 | Output Current; $I_{C1}$ , $I_{E1}$ , $I_{C2}$ , $I_{E2}$                                                                               | $V_{INX} - V_{INY} = +1V$<br>$V_{C1}$ , $V_{C2} = 3V$ ; $V_{E1}$ , $V_{E2} = 0.7V$ | 50        | 100           |                                       | mA    |

**ELECTRICAL CHARACTERISTICS** (Continued) The following specifications apply over the recommended operating conditions of  $V_{CC}$  = 10.8 V to 13.2 V,  $V_{INY}$  = 5 V,  $T_A$  = 0 to 70° C, and external components as shown unless otherwise specified (See Note 1).

| SYMBOL            | PARAMETER                                    | CONDITIONS                                            | MIN  | TYP<br>NOTE 2 | MAX  | UNITS  |
|-------------------|----------------------------------------------|-------------------------------------------------------|------|---------------|------|--------|
| Internal Vol      | tage Reference (V <sub>REF</sub> )           |                                                       |      |               |      |        |
| PS <sub>MIN</sub> | Minimum Allowable V <sub>CC</sub><br>Voltage | Where V <sub>REF</sub> >2.48 V                        | 4.75 |               |      | V      |
| V <sub>REF</sub>  | V <sub>REF</sub> Voltage                     | T <sub>J</sub> =25°C                                  | 2.44 | 2.55          | 2.66 | V      |
| T <sub>REG</sub>  | V <sub>REF</sub> Thermal Stability           | Over Specified Range                                  |      | 50            |      | ppm/°C |
| R <sub>REF</sub>  | R <sub>REF</sub> Resistance                  | (Internal Resistor from V <sub>REF</sub> to Pin REFA) |      | 2.55          |      | kΩ     |
| Comparato         | r                                            |                                                       |      |               |      |        |
| V <sub>OS</sub>   | Input Offset Voltage, any Two<br>Inputs      |                                                       | -30  | 5             | 30   | mV     |
| I <sub>IN</sub>   | Input Bias Current                           |                                                       | -0.5 | -0.1          | 0    | μΑ     |
| V <sub>OL</sub>   | PSF Logic 0 Voltage                          | I <sub>OL</sub> = 1.6 mA                              | 0    | 0.2           | 0.4  | V      |
| $V_{OL}$          | RETR Logic 0 Voltage                         | I <sub>SINK</sub> =3mA                                | 0    | 0.5           | 1    | V      |
| I <sub>ОН</sub>   | PSF Logic 1 Leakage Current                  | $V_{PSF} = 5V$                                        | -10  | 0.2           | 10   | μΑ     |
| loh               | RETR Logic 1 Leakage Current                 | V <sub>RETR</sub> = 2V                                | - 20 | 0.05          | . 20 | μΑ     |
| Amplifier D       | isable Section                               |                                                       |      |               |      |        |
| V <sub>IH</sub>   | DIS Logic High Voltage                       |                                                       | 2.0  |               |      | V      |
| l <sub>IH</sub>   | DIS Logic High Current                       | V <sub>IH</sub> = 2.4V                                | - 20 |               | 20   | μΑ     |
| V <sub>IL</sub>   | DIS Logic Low Voltage                        |                                                       |      |               | 0.8  | V      |
| կլ                | DIS Logic Low Current                        | V <sub>IL</sub> = 0.4 V                               | - 20 |               | 20   | μΑ     |

Note 1: 0° C to 70° C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.

Note 2: Typicals are parametric norm at 25°C.

## TYPICAL APPLICATION DIAGRAM



## **ORDERING INFORMATION**

| PART NUMBER | TEMP. RANGE  | PACKAGE          | COMMENTS                   |
|-------------|--------------|------------------|----------------------------|
| ML4402-1CP  | 0°C to +70°C | MOLDED DIP (P20) | Input Offset = $\pm 5$ mV  |
| ML4402-1CQ  | 0°C to +70°C | MOLDED PCC (Q20) | Input Offset = $\pm 5$ mV  |
| ML4402-2CP  | 0°C to +70°C | MOLDED DIP (P20) | Input Offset = $\pm 10$ mV |
| ML4402-2CQ  | 0°C to +70°C | MOLDED PCC (Q20) | Input Offset = $\pm 10$ mV |



# ML4403, ML4413

## **Servo Controller**

#### GENERAL DESCRIPTION

The ML4403/4413 Servo Controller provides analog circuitry used in high performance trajectory and position control system for disk drive transducer heads. As a part of a head positioning servo system, this bipolar monolithic chip is designed to accept quadrature position signals and generate a servo error signal. While designed for minimum track access time, the ML4403/4413 supports a wide range of system designs.

Trajectory control functions include a track crossing detector, a velocity signal generator, and a velocity event detector. System stability and short settling time is insured by the interpolator function, which generates a ramp signal used to smooth the external position DAC output.

Position control is provided by a signal error amplifier within the device. When used with the ML4401/4431 Servo Position Demodulator, the track selection is performed by ML4401/4431 peak detector timing. This selection method eliminates track to track voltage offset problems and allows minimum track spacing. The ML4413

#### **FEATURES**

- Interpolate function smooths trajectory curve
- Flexible architecture allows user defined loop response
- Provides minimum track access time and maximum track density
- Single +12 V power supply
- Compatible with ML4401 Servo Demodulator, ML4402, ML4406/07/08 Servo Driver and ML4404 Trajectory Generator

has a discharge function that enables zeroing of the external error amplifier compensation. This feature further reduces position settling time. An on-board on-track detector is provided which is used as a safety alarm by the controller for an off-track condition.

The ML4403/4413 Servo Controller, when combined with the ML4401 Servo Demodulator, the ML4402, ML4406/07/08 Servo Driver and the ML4404 Trajectory Generator provides a flexible closed-loop servo control system.

## **BLOCK DIAGRAM**



## PIN CONNECTIONS

ML4403 20-PIN DIP (Prototypes only)



ML4403 20-PIN PLCC



ML4413 24-PIN SKINNY DIP (Prototypes only)



ML4413 28-PIN PLCC



NC = NO CONNECTION

## PIN DESCRIPTION

| ML4403          |    |      |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------------|----|------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                 | ML | 4413 |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| DIP and<br>PLCC |    | PLCC | NAME             | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 1               | 1  | 1    | DECO             | Digital output from the velocity event detector. In application, this output goes to a logic high when the actual actuator velocity reaches the trajectory curve. It remains high through the "braking" or negative acceleration. This pin goes low when velocity is zero and remains low during actuator acceleration. This pin is only allowed to go high during access mode. This output is open collector and requires an external pull-up resistor. |
| 2               | 2  | 2    | MODE             | Digital input used to select Hold mode (low level) or Access mode (high level).                                                                                                                                                                                                                                                                                                                                                                          |
| 3               | 3  | 3    | FILL             | Analog output that provides a sawtooth waveform that, when summed with stair-step output of the external DAC, provides a smooth trajectory curve. Refer to Figure 3.                                                                                                                                                                                                                                                                                     |
| 4               | 4  | 5    | POSA             | Analog input for quadrature position signals from demodulator (ML4401/                                                                                                                                                                                                                                                                                                                                                                                   |
| 5               | 5  | 6    | POSB             | 4431). Low pass prefiltering is recommended to eliminate peak detector ripple and external noise.                                                                                                                                                                                                                                                                                                                                                        |
| 6               | 7  | 8    | GND              | Device ground connection.                                                                                                                                                                                                                                                                                                                                                                                                                                |
|                 | 8  | 9    | CMP1             | Digital outputs that can be used for various control and count schemes. These                                                                                                                                                                                                                                                                                                                                                                            |
|                 | 6  | 7    | CMP2             | pins are only available on the ML4413. Timing is shown in Figure 3. These outputs are open collector outputs with an internal pull-up resistor tied to +5V.                                                                                                                                                                                                                                                                                              |
| 7               | 9  | 10   | $V_{CC}$         | +12 V power supply connection.                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 8               | 10 | 12   | TRKX             | Digital output that provides a logic transition at each track crossing which is defined as the point midway between two tracks. Refer to Figure 3. This output is open collector with an internal pull-up resistor tied to +5V.                                                                                                                                                                                                                          |
| 9               | 11 | 13   | TCO              | Digital output from the on-track detector. Used in Hold mode, this pin goes to logic high when the position signal exceeds an established window. This output is open collector with an internal pull-up resistor tied to +5 V.                                                                                                                                                                                                                          |
| 10              | 12 | 14   | TCI              | Analog input into the on-track detector. The input is normally derived from the position signal.                                                                                                                                                                                                                                                                                                                                                         |
| 11              | 13 | 15   | DIFA             | Analog inputs for differentiated quadrature position signals. These inputs are                                                                                                                                                                                                                                                                                                                                                                           |
| 12              | 14 | 16   | DIFB             | used to generate the velocity signal at output VELO.                                                                                                                                                                                                                                                                                                                                                                                                     |
| 13              | 15 | 17   | VELO             | Analog output that provides a continuous velocity (tachometer) signal by time multiplexing/inverting the DIFA, DIFB input signals.                                                                                                                                                                                                                                                                                                                       |
| 14              | 16 | 19   | VR               | Reference voltage input. This value should typically be $+5V$ , which is obtainable from the $V_{REF}$ output of ML4401/4431.                                                                                                                                                                                                                                                                                                                            |
| 15              | 17 | 20   | E <sub>VO</sub>  | Multiplexed analog output of both velocity error and position error signals. This output is used as the input for the servo actuator driving circuity such as the ML4402.                                                                                                                                                                                                                                                                                |
|                 | 18 | 21   | DIS              | Digital input that, upon a logic high, electrically shorts pins CDIS and CMPO in order to keep the compensator capacitor discharged after entering hold mode. This pin and function is only available on ML4413. This function is used to reduce settling time when entering the Hold mode. Unlike pins MODE and DIN which float to logic high, this pin floats to logic low when left unconnected.                                                      |
| 16              | 19 | 22   | CMPO             | Analog connection point for position compensation circuitry that is connected between this pin and POSI.                                                                                                                                                                                                                                                                                                                                                 |
|                 | 20 | 23   | C <sub>DIS</sub> | Used to discharge external position compensation as shown in Figure 5. This pin is only available on ML4413. On the ML4403 this pin is internally connected to pin POSI.                                                                                                                                                                                                                                                                                 |
| 17              | 21 | 24   | POSI             | Analog input for position control amplifier.                                                                                                                                                                                                                                                                                                                                                                                                             |
| 18              | 22 | 26   | VELC .           | Analog input into velocity comparator. The velocity comparator trigger level is VR and is used for velocity event detection as described below.                                                                                                                                                                                                                                                                                                          |
| 19              | 23 | 27   | VELE             | Analog input for velocity error signal generated off-chip, referenced to VR.                                                                                                                                                                                                                                                                                                                                                                             |
| 20              | 24 | 28   | $D_{IN}$         | Digital input that controls actuator direction during Seek mode. This input affects the waveforms of outputs $F_{\rm ILL}$ , $V_{\rm ELO}$ , and $E_{\rm VO}$ . Refer to Figure 3.                                                                                                                                                                                                                                                                       |
|                 |    |      |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied. (All voltages referenced to GND.)

| Power Supply Voltage, V <sub>CC</sub> 14 V<br>Terminal Voltage Range |
|----------------------------------------------------------------------|
| VR0.3 to 7.0 V                                                       |
| POSI0.3 to V <sub>R</sub> +0.3 V                                     |
| DIN, POSA, POSB, DIFA, DIFB, VELE, VELC, MODE, DIS,                  |
| TCI0.3 to V <sub>CC</sub> +0.3 V                                     |
| Storage Temperature Range65°C to +150°C                              |
| Junction Temperature+125°C                                           |
| Lead Temperature (Soldering, 10sec)                                  |

## **OPERATING CONDITIONS**

| Temperature Range           |      |   |       |    |      |    | Ŀ | ٠. | ٠     |  | <br>  |  | 0°C to 70°C  |
|-----------------------------|------|---|-------|----|------|----|---|----|-------|--|-------|--|--------------|
|                             |      |   |       |    |      |    |   |    |       |  |       |  |              |
| Supply Voltage ( $V_{CC}$ ) | <br> |   |       |    | ٠.   | ٠. |   |    |       |  |       |  | . 12 V ±/10% |
| ambhili raiman (r.CC)       |      | • | <br>• | ٠. | , ž. |    |   | •  | <br>• |  | <br>• |  |              |

### **ELECTRICAL CHARACTERISTICS**

The following specifications apply over the recommended operating conditions of  $V_{CC}$  = 10.8 to 13.2 V, and  $V_R$  = 5.0 V, unless otherwise specified. (See Note 1.)

| SYMBOL                   | PARAMETER                      | CONDITIONS                 | MIN  | TYP<br>NOTE 2 | MAX  | UNITS |
|--------------------------|--------------------------------|----------------------------|------|---------------|------|-------|
| Power Suppl              | ly                             |                            |      |               |      |       |
| Icc                      | V <sub>CC</sub> Supply Current | Outputs unloaded           |      | 38            | 60   | mA    |
| DIGITAL IN               | PUT/OUTPUT CHARACTERIST        | ICS                        |      |               |      |       |
| Inputs D <sub>IN</sub> a | and Mode                       |                            |      |               |      |       |
| V <sub>IH</sub>          | Logic High Voltage             |                            | 2.0  |               |      | V     |
| I <sub>IH</sub>          | Logic High Current             | V <sub>IH</sub> = 2.4V     | -40  | 1             | 40   | μΑ    |
| V <sub>IL</sub>          | Logic Low Voltage              |                            | ,    |               | 0.8  | V     |
| կլ                       | Logic Low Current              | V <sub>IL</sub> =0.4V      | -100 | - 50          | . 0  | μΑ    |
| Input DIS (A             | AL4413 Only)                   |                            |      |               |      |       |
| V <sub>IH</sub>          | Logic High Voltage             |                            | 2.0  |               |      | V     |
| I <sub>IH</sub>          | Logic High Current             | V <sub>IH</sub> = 2.4V     | 0    | 180           | 250  | μΑ    |
| V <sub>IL</sub>          | Logic Low Voltage              |                            |      |               | 0.65 | V     |
| Outputs TC               | O and TRKX                     |                            |      |               | ,    |       |
| $V_{OL}$                 | Output Low Voltage             | I <sub>OL</sub> = 1.6 mA   | 0    |               | 0.4  | V     |
| V <sub>OH</sub>          | Output High Voltage            | I <sub>OH</sub> – 50μA     | 2.4  |               |      | V     |
| t <sub>PD</sub>          | Propagation Delay              | C <sub>L</sub> = 15 pF     |      | 200           |      | ns    |
| $V_{TH}$                 | Track Comparator Window        | + and - relative to VR     | 235  | 257           | 270  | mV    |
| Outputs CM               | IP1 and CMP2 (ML4413 Only)     |                            |      |               |      |       |
| V <sub>OL</sub>          | Output Low Voltage             | $l_{OL} = 0.4 \mathrm{mA}$ | 0    |               | 0.4  | V     |
| V <sub>OH</sub>          | Output High Voltage            | $I_{OH} = -50 \mu A$       | 2.4  |               |      | V     |
| Output DEC               | O                              |                            | -    |               |      |       |
| V <sub>OL</sub>          | Output Low Voltage             | I <sub>OL</sub> = 1.6 mA   | . 0  |               | 0.5  | V     |

**ELECTRICAL CHARACTERISTICS** (Continued) The following specifications apply over the recommended operating conditions of  $V_{CC}$  = 10.8 to 13.2 V, and  $V_R$  = 5.0 V, unless otherwise specified. (See Note 1.)

| SYMBOL             | PARAMETER                                                     | CONDITIONS                                                                   | MIN  | TYP<br>NOTE 2 | MAX | UNITS    |
|--------------------|---------------------------------------------------------------|------------------------------------------------------------------------------|------|---------------|-----|----------|
| ANALOG II          | NPUT/OUTPUT CHARACTERISTI                                     | CS                                                                           | 1    |               |     | <u> </u> |
|                    | I, VELO, COMPO, and EVO                                       |                                                                              |      |               |     |          |
| V <sub>OS1</sub>   | Input Offset Voltage EVO, FILL                                |                                                                              |      | 2             |     | mV       |
| V <sub>OS2</sub>   | Input Offset Voltage COMPO                                    |                                                                              | -5   |               | 5   | mV       |
| V <sub>OS3</sub>   | VELO Input Offset Voltage Tracking Between 4 Multiplex States | Variation in output level in<br>4 multiplex states with<br>DIFA = DIFB = 5 V | -10  |               | 10  | mV       |
| SR <sub>1</sub>    | Slew Rate FILL                                                |                                                                              |      | 4             |     | V/µs     |
| SR <sub>2</sub>    | Slew Rate COMPO, VELO,<br>EVO                                 |                                                                              |      | 1             |     | V/µs     |
| V <sub>OUT</sub>   | Output Range All                                              |                                                                              | 1.0  |               | 9.0 | V        |
| I <sub>SRC1</sub>  | Source Current COMP, VELO,<br>FILL                            |                                                                              | 3    |               |     | mA       |
| I <sub>SRC2</sub>  | Source Current EVO                                            | ,                                                                            | 1.5  |               |     | mA       |
| I <sub>SNK1</sub>  | Sink Current FILL                                             | 5. 4.1                                                                       | 0.25 |               |     | mA       |
| I <sub>SNK2</sub>  | Sink Current EVO, VELE                                        |                                                                              | 2    |               |     | mA       |
| I <sub>SNK3</sub>  | Sink Current COMPO                                            |                                                                              | 4    |               |     | mA       |
| Operationa         | l Amplifiers                                                  |                                                                              |      |               |     |          |
| V <sub>OS</sub>    | Input Offset Voltage                                          | ·.                                                                           |      | . 2           |     | mV       |
| t <sub>C</sub>     | Average Temperature Coeff of<br>Input Offset Voltage          |                                                                              |      | 20            |     | μV/°C    |
| l <sub>OS</sub>    | Input Offset Current                                          |                                                                              |      | 10            |     | nA       |
| I <sub>B</sub>     | Input Bias Current                                            |                                                                              |      | 100           |     | nA       |
| AV <sub>OL</sub>   | Open Loop Gain                                                | ٠.                                                                           |      | 200           |     | V/mV     |
| GBW                | Gain Bandwidth Product                                        |                                                                              |      | 1             |     | MHz      |
| POSA, POS          | B Comparators                                                 |                                                                              |      |               |     | 71       |
| V <sub>OS</sub>    | Input Offset Voltage                                          |                                                                              |      | 2             |     | mV       |
| V <sub>HYS</sub>   | Hysteresis                                                    |                                                                              |      | ± 500         |     | mV       |
| t <sub>C</sub>     | Average Temp Coeff of Input<br>Offset Voltage                 |                                                                              |      | 20            |     | μV/°C    |
| I <sub>OS</sub>    | Input Offset Current                                          |                                                                              |      | 50            |     | nA       |
| l <sub>B</sub>     | Input Bias Current                                            | ·                                                                            |      | 500           |     | nA       |
| A <sub>V 5</sub> * | Voltage Gain                                                  | : · · · · · · · · · · · · · · · · · · ·                                      | 1 1  | 200           |     | V/mV     |
| Pd                 | Response Time                                                 |                                                                              |      | 500           | 1   | ns       |

Note 1: 0°C to +70°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.

Note 2: Typicals are parametric norm at 25°C.

### **FUNCTIONAL DESCRIPTION**

#### **Power Supply and Reference Requirements**

The ML4403/4413 operates from a single  $12V \pm 10\%$  power supply, a 5.0V reference is required at pin VR which is available from pin  $V_{REF}$  on the ML4401/4431. VR serves as a system reference or "analog ground".

#### **Modes of Operation**

The device has two modes of operation, Access and Hold mode, which are controlled by pin MODE. To accomplish this, pin MODE controls the output multiplexer that selects either the velocity or position error signal.

#### Access Mode

The head actuator servo system uses Access mode to move the recording head(s) from one data track to another. Access mode circuitry within the ML4403/4413 includes analog functions necessary to measure and control head actuator velocity. The head velocity is controlled in a fashion that provides for a fast track-to-track movement and minimum settling time, which results in minimum track access time.

#### **Actuator Trajectory**

Similar to racing to the next stop sign, the fastest way to move from one data track to the next is through maximum acceleration and maximum braking (negative acceleration). In a disk drive the acceleration, either positive or negative, is governed by maximum available actuator current. To do this in a controllable manner and land on the target track, an achievable "braking curve" or trajectory function is first defined. At the beginning of Access mode, maximum acceleration is applied until the head velocity reaches this defined braking curve. Following the velocity profile of the trajectory curve, controlled braking stops the head on the target track.

Unlike acceleration, velocity and distance are accurately measurable and therefore controllable parameters. The trajectory function, as shown in Figure 2, is therefore expressed as velocity (track crossing rate) vs. distance (tracks to go). The desirable constant positive and negative acceleration will result in the expression of velocity as a function of the square root of distance. Therefore generation of the trajectory curve, velocity vs. distance, requires a non-linear function.

#### **Actuator Trajectory Generation**

At the start of a track access cycle, initial tracks-to-go count is supplied by the microprocessor. As the head moves, the count is decremented by the ML4403/4413 track crossing detector. To generate the analog "desired velocity" signal required for braking control, the tracks-to-go count (distance variable) is converted through a DAC (Digital to Analog Converter) with a non-linear square function included either before or after the conversion. One common approach used to obtain this non-linear function is to pre-process the tracks-to-go count (or multiple thereof) in the microprocessor. This can be performed algorithmically by the use of a look up table.

An alternate method, as shown in the typical application of Figure 5 places the non-linear function after the DAC conversion. The tracks-to-go count is maintained by a simple discrete down-counter that is initialized by the microprocessor. To eliminate the DAC steps and provide a smooth distance signal, the DAC output is summed with the ML4403/4413's FILL output in the external summing amplifier shown. The FILL output generates a sawtooth wave, as shown in Figure 3. This distance signal is then passed through the non-linear trajectory generator which generates the "desired velocity" signal used during braking. Generating a smooth trajectory curve reduces electrical/mechanical system oscillation and target track settling time.

Inductance-caused actuator lag can also create a target track overshoot problem. The trajectory curve generator, as indicated, can be designed to allow the microprocessor to modify the non-linear function in a way to account for this lag. Refer to Figure 2. The amount of lag will depend on duration of braking. Braking duration can be correlated against acceleration duration which is indicated by the timing of pin DECO.

The track crossing detector, which drives the trajectory position counter (see Figure 5), is generated with external logic. The input comparators have a fixed amount of internal hysteresis to provide noise immunity and media dropouts. The CMP1 and CMP2 outputs on the ML4413 can be used to perform more sophisticated sequential track crossing detection schemes. This can further reduce the detector's susceptability to media dropouts.

#### Hold Mode

At the end of an Access cycle, the head is stopped, or nearly so, on the target track. Hold mode is then selected to maintain accurate head positioning on that track. In this mode, the compensator output (CMPO) is multiplexed into the error amplifier output (EVO).

#### **Track Selection**

Track position is held by maintaining a zero value of the position input signal, with respect to VR. However, to allow selection of one of four track types and maintain error signal polarity, selection of POSA, POSB, or their inverse needs to be possible. Commonly this selection process is accomplished with an analog multiplexer-inverter matrix. The problem inherent with this approach is the track-to-track offset differences, caused by the amplifier input offset differences within the matrix.

The track selection scheme adopted by the ML4401/4431 and ML4403/4413 combination performs the multiplexing within the ML4401/4431. The selection/inversion operation is performed with the external support logic of the ML4401/4431 by changing the peak detector sample timing. This method eliminates the offset problems and allows a higher track density.

#### **Position Amplifier and Compensator Zeroing**

During track following mode (mode low), the compensator amplifier acts as an integrator which nulls out the position error. The timing of the transition between access mode and track follow is critical to minimize settling time. The velocity at which this transition occurs can be externally set by resistor RCMP (see Figure 5). During seek mode, the large compensator capacitor (CCMP) is discharged through an internal switch, so that the integrating loop sees no initial charge at the beginning of track follow mode. This can reduce settling time by several milliseconds.

The ML4413 provides a further enhancement of this feature. The switch can remain closed after the beginning of the seek-to-track follow transition by holding pin DIS high. In this way, the time at which the logic switches modes, and the time that integration begins can be controlled independently, and further settling time reduction can be acheived.

#### **On-Track Detector**

The on board on-track detector is a window comparator that provides a digital alarm of an off-track condition. This feature is useful as a safety to prevent data transfer during an off-track condition that may occur during track settling or mechanical jarring.

#### **Velocity Control**

As a necessary element of velocity control, a velocity signal is generated and is output at pin VELO. To

accomplish this, the quadrature position signals are first differentiated through external RC networks and then input into pins DIFA and DIFB. The ML4403/4413 then time multiplexes these differentiated signals to obtain a continous velocity signal that is output at pin VELO. It is important to note that the trajectory generator shown in Figure 5 generates a "desired velocity" signal positive with respect to VR, and that VELO creates a negative signal with respect VR. This allows the use of a simple external resistor bridge to create the velocity error signal.

The summing function can be modified, as illustrated, by the action of pin DECO when the actual velocity reaches the trajectory curve. Modification can also be made just prior to that time with the "optional trajectory overshoot compensation" circuit, shown in Figure 5, that prevents overshoot due to actuator motor inductance.

Inductance-caused actuator lag can also create a track overshoot problem. The trajectory curve generator, as indicated, can be designed to allow the microprocessor to modify the non-linear function in a way to account for this lag as shown in Figure 2. The amount of lag will depend on duration of braking. Braking duration can be correlated against acceleration duration which is indicated by the timing of pin DECO.



Figure 2.





\*NOTE: THESE PINS ONLY AVAILABLE ON ML4413

Detailed Function of Block Diagram of the ML4403/13

Figure 4.



Figure 5. Connecting the ML4403 to the ML4404 Trajectory Generator and the ML4402 Servo Driver

## ORDERING INFORMATION

| PART NUMBER | TEMP. RANGE  | PACKAGE          |
|-------------|--------------|------------------|
| ML4403CP    | 0°C to +70°C | MOLDED DIP (P20) |
| ML4403CQ    | 0°C to +70°C | MOLDED PCC (Q20) |
| ML4413CP    | 0°C to +70°C | MOLDED DIP (P24) |
| ML4413CQ    | 0°C to +70°C | MOLDED PCC (Q28) |

### GENERAL DESCRIPTION

The ML4404 Trajectory Generator provides the trajectory function for time optimal head positioning systems. The ML4404 receives position and velocity information from a servo controller, such as the ML4403, and generates the desired time optimal velocity trajectory. Desired Velocity is then compared with the actual velocity to create the error signal used by the servo controller.

An anticipate function is included to compensate for phase shift error caused by actuator inductance. Another feature on the ML4404 is an error measure output which averages the velocity error during deceleration, so that the control system can monitor and adjust the necessary transducer gain for minimum access time.

The servo system usually requires accurate analog voltages to be set through software control. This is easily accomplished with a duty cycle to current translator function on the ML4404. By controlling the duty cycle of a TTL line, a processor can set an analog voltage on the translator output. These translators are fully independent blocks which can be used anywhere in the control system.

#### **FFATURES**

- Flexible architecture allows a user defined trajectory function
- Anticipate function compensates for phase delay caused by actuator inductance
- Feed forward function improves system stability
- Uncommitted PWM to current translators allow an analog voltage to be set with microprocessor control
- Single +12V power supply
- Compatible with Micro Linear's ML4401, ML4431 Demodulator, ML4402, ML4406/07/08 Driver, and ML4403, ML4413 Controller

## **BLOCK DIAGRAM**



## PIN CONNECTIONS

#### ML4404 28-Pin PLCC



## **PIN DESCRIPTION**

|         | PIN#   |                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------|--------|---------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 75 A.S. | ML4404 | NAME                | FUNCTION TO THE SECOND TO THE |
|         | 1      | MSB                 | Pulse width modulated (PWM) DAC TTL input (active low). The DAC output current is the position input to the trajectory generator. The MSB/LSB ratio is 8/1. The duty cycle of these two TTL inputs are controlled by a processor to form                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|         | 2      | LSB                 | an 8-bit PWM DAC. The 3 higher order bits are modulated into the MSB.  Pulse width modulated (PWM) DAC TTL input (active low). The 5 lower order bits are modulated into the LSB input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
|         | 3      | I <sub>SET</sub>    | A resistor ( $R_{SET}$ ) from this pin to $V_{REF}$ sets the internal bias levels. $I_{BIAS} = 3V/R_{SET}$ . The nominal value should be between 0.25 and 0.5 mA.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|         | 4      | TRAJ <sub>IN</sub>  | The trajectory generator input. This node is connected through an external filter to the sum of the PWM DAC output and the multiplier output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|         | 5      | Isum                | The trajectory DAC output which is summed with the multiplier output feedback. An external RC filter network from this pin to TRAJ <sub>IN</sub> smooths out PWM DAC ripple.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|         | 6      | RY <sub>VOS</sub>   | Nulls out the offset of the trajectory curve at the origin. A resistor equal to RY is connected from this pin to $V_{REF}$ . This pin is available only on the ML4404.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|         | 7      | PWM <sub>OUTB</sub> | PWM to current translator output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|         | 8      | PWM <sub>OUTA</sub> | PWM to current translator output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|         | 9      | PWM <sub>INA</sub>  | TTL input for the PWM to current translator. This converter translates a signal's duty cycle to an analog voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|         | 10     | PWMINB              | TTL input for the PWM to current translator. This converter translates a signal's duty cycle to an analog voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|         | 11     | NC                  | No Connection.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|         | 12     | DIR                 | TTL direction input from the processor. Controls the polarity of the V/I converter output.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |

## PIN DESCRIPTION (Continued)

| PI | N | # |
|----|---|---|
|    |   |   |

|     | FIIN#  |                        | and the control of th |
|-----|--------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|     | ML4404 | NAME                   | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| . * | 13     | VI <sub>OUT</sub>      | The V/I converter output. This circuit block monitors the differential voltage across the sense resistors of an actuator driver (such as the ML4402) and converts it to a bidirectional current whose scale factor is set by two external resistors. This current can be used to compensate for a noise reducing low pass filter in the output of the velocity transducer so that there is no net phase shift in the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|     | 14     | R <sub>SENSEA</sub>    | velocity signal.  A gain setting resistor is connected from this input to the sense resistor on the bridge driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|     | 15     | R <sub>SENSEB</sub>    | A gain setting resistor is connected from this input to the sense resistor on the bridge driver.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|     | 16     | RY                     | A resistor (RY) is connected from this pin to $V_{REF}$ . RY and RX set the second or-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     | 17     | $RX_B$                 | der term of the trajectory curve. A resistor (RX) is connected between ${\sf RX}_{\sf A}$ AND ${\sf RX}_{\sf B}$ to set the second order term                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     | 18     | RXA                    | in the trajectory curve. A resistor (RX) is connected between $RX_A$ and $RX_B$ to set the second order term in the trajectory curve. An additional resistor (RK3) can be connected from $RX_A$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|     | 19     | TRAJ <sub>OUT</sub>    | to either the trajectory output (TRAJ <sub>OUT</sub> ) or to $V_{REF}$ to set the third order term. The trajectory output. This voltage relative to $V_{REF}$ is proportional to the desired velocity. A resistor and capacitor from this pin to TRAJ <sub>IN</sub> sets the first order term                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|     | 20     | DECEL                  | and the loop compensation.  Decelerate mode TTL input from the servo controller (such as the ML4403).  When low (during accelerate) the anticipate output becomes a voltage follower,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|     | 21     | ELATCH <sub>OUT</sub>  | the error measure output is a high impedance, and the error sign is latched. When high (during deceleration) anticipate goes to high impedance, error measure integrates the velocity error, and the error sign latch is transparent. The latched sign of the access loop error during deceleration. This TTL output can be used by the processor to adjust the velocity transducer gain to match that                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|     | 22     | ANTICIPATE             | required by the mechanical system.  Modifies the trajectory curve during acceleration and the accelerate to decelerate transition. This accounts for the time delay error caused by the actuator industrials access to the contract of the con |
|     | 23     |                        | ductance.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|     | 23     | V <sub>CC</sub><br>GND | +12 V power supply.<br>Ground.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|     | 25     | EAMP <sub>OUT</sub>    | Error amplifier output. The positive trajectory output (desired velocity) is summed with the negative velocity input (actual velocity) to form a difference output. The velocity input comes from the servo controller (such as the ML4403).                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|     | 26     | EMEAS <sub>OUT</sub>   | Error measure output. This output averages the value of the access loop error during deceleration.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|     | 27     | $V_{REF}$              | The analog zero reference point. This pin is intended to be driven with the ML4401 V <sub>REF</sub> output. The ML4404 has an internal 5V reference connected through a current limiting resistor to this pin so that standalone operation/                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|     | 28     | EAMPIN                 | evaluation is available.  Error amplifier input. The INPUT summing node for the trajectory and velocity signals.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied. (All voltages referenced to GND.)

| Power Supply Voltage, V <sub>CC</sub>                                           | 14V                                          |
|---------------------------------------------------------------------------------|----------------------------------------------|
| VREE RSENSEA, RSENSER                                                           | 0.3 to +7V                                   |
| TTL Inputs, IBIAS, ELATCHOUT                                                    | 0.3 to +7V                                   |
| PWM <sub>OUTA</sub> , PWM <sub>OUTB</sub> , PWM <sub>OUTC</sub>                 | $-0.3$ to $V_{CC}$ +0.3 V                    |
| Anticipate, V <sub>IOUT</sub> , EAMP <sub>OUT</sub>                             | $-0.3$ to $V_{CC}$ +0.3 $V_{CC}$             |
| EAMP <sub>IN</sub> , TRAJ <sub>IN</sub>                                         | $-0.3$ to $V_{CC}$ +0.3 $V_{CC}$             |
| I <sub>SUM</sub>                                                                | V <sub>REF</sub> –1 to V <sub>REF</sub> +1 V |
| TRAJ <sub>OUT</sub> , RX <sub>A</sub> , RX <sub>B</sub> , RY, RY <sub>VOS</sub> | $V_{REF}$ -1 to $V_{CC}$ +0.3 V              |
| Storage Temperature Range                                                       | – 65°C to +150°C                             |
| Junction Temperature (T <sub>I</sub> )                                          |                                              |
| Lead Temperature (Soldering, 10 sec)                                            |                                              |
|                                                                                 |                                              |

## **OPERATING CONDITIONS**

(See Figure 7)

| Temperature Range                 |                                       | 0°C to 70°C               |
|-----------------------------------|---------------------------------------|---------------------------|
| Supply Voltage (V <sub>CC</sub> ) |                                       | 12V ± 10%                 |
| R <sub>SET</sub>                  |                                       | 6.2 K                     |
| RK1                               |                                       | 110 K                     |
| RY                                |                                       | 3K                        |
| RY <sub>VOS</sub>                 | · · · · · · · · · · · · · · · · · · · | 3K                        |
| RX                                |                                       | 6.8K                      |
| RK3                               |                                       | 12 K to V <sub>REF</sub>  |
|                                   |                                       |                           |
| CF1                               |                                       | 0.0022μF                  |
| CF2                               |                                       | Open                      |
| RF                                |                                       | 10 K                      |
| R <sub>LOAD</sub>                 |                                       | $\dots$ 20 K to $V_{REF}$ |
|                                   |                                       |                           |

### **ELECTRICAL CHARACTERISTICS**

The following specifications apply over the recommended operating conditions of  $V_{CC} = 10.8$  to 13.2 V,  $V_{REF} = 5$  V, TA = 0 to  $70^{\circ}$ C,  $R_{FILT} = 10$  K,  $RY = RY_{VCS} = 3$  K, RK1 = 100 K, RX = 6.8 K,  $R_{SET} = 6.2$  K and RK3 = 12 K to  $V_{REF}$  unless otherwise specified. (See Note 1.)

| SYMBOL              | PARAMETER                               | CONDITIONS                      | MIN    | TYP<br>NOTE 2 | MAX                 | UNITS      |
|---------------------|-----------------------------------------|---------------------------------|--------|---------------|---------------------|------------|
| DC CHARA            | CTERISTICS                              |                                 |        |               |                     |            |
| lcc                 | Power Supply Current                    |                                 |        | 23            | 35                  | mA         |
| DIGITAL IN          | PUT/OUTPUT CHARACTERISTI                | CS                              |        |               |                     |            |
| (Inputs PW          | M <sub>INA</sub> , B, C, MSB, LSB, DIR) |                                 |        |               |                     |            |
| $V_{IH}$            | Logic High Voltage                      |                                 | 2.0    |               |                     | . V        |
| I <sub>IH</sub>     | Logic High Current                      | V <sub>IH</sub> = 2.4V          | - 40   | 10            | 40                  | μΑ         |
| $\overline{V_{IL}}$ | Logic Low Voltage                       |                                 |        | 4.            | 0.8                 | V          |
| I <sub>IL</sub>     | Logic Low Current                       | V <sub>IL</sub> = 0.4V          | - 40   | 1             | 40                  | μΑ         |
| Inputs (DEC         | EL)                                     |                                 |        |               |                     |            |
| V <sub>IH</sub>     | Logic High Voltage                      |                                 | 2.0    |               |                     | V          |
| I <sub>IH</sub>     | Logic High Current                      | V <sub>IH</sub> =2.4V           | - 250  | 5             | 40                  | μΑ         |
| V <sub>IL</sub>     | Logic Low Voltage                       | 7.44                            |        |               | 0.8                 | V          |
| I <sub>IL</sub>     | Logic Low Current                       | V <sub>IL</sub> =0.4V           | - 1600 | - 850         | 0                   | μΑ         |
| Outputs (EL         | ATCH <sub>OUT</sub> )                   |                                 | A      |               |                     | the second |
| V <sub>OL</sub>     | Output Low Voltage                      | I <sub>OL</sub> = 1.6 mA        | 0      | 0.3           | 0.4                 | V          |
| V <sub>OH</sub>     | Output High Voltage                     | $R_L = 5 \text{ K to } V_{REF}$ | 2.4    | 5.0           | 5.5                 | V          |
| Trajectory A        | mplifier (See Note 3)                   |                                 |        |               | ,                   |            |
| I <sub>B</sub>      | Input Bias Current                      |                                 | 0      | 7             | 20                  | nA ·       |
| A <sub>V</sub>      | Open Loop Gain                          |                                 |        | 75 k          |                     | V/V        |
| BW                  | Unity Gain Bandwidth                    |                                 |        | 1             |                     | MHz        |
| PHIM                | Phase Margin                            |                                 |        | 75            |                     | DEG        |
| Velocity Err        | or Amplifier                            |                                 |        |               |                     |            |
| V <sub>OS</sub>     | Input Offset Voltage                    |                                 | - 10   | ,             | 10                  | mV         |
| I <sub>B</sub>      | Input Bias Current                      |                                 | 0      | 50            | 300                 | nA         |
| A <sub>V</sub>      | Open Loop Gain                          |                                 |        | 120 k         | 1                   | . V/V      |
| I <sub>SOURCE</sub> | Source Current                          |                                 | 4      | .8            |                     | mA         |
| I <sub>SINK</sub>   | Sink Current                            |                                 | . 1    | 2             |                     | mA         |
| BW                  | Unity Gain Bandwidth                    |                                 |        | . 1           |                     | MHz        |
| PHIM                | Phase Margin                            |                                 |        | 75            |                     | DEG        |
| V <sub>OUT</sub>    | Output Voltage Range                    |                                 | 0.5    |               | V <sub>CC</sub> - 3 | V          |

**ELECTRICAL CHARACTERISTICS** (Continued) The following specifications apply over the recommended operating conditions of  $V_{CC}$  = 10.8 to 13.2V,  $V_{REF}$  = 5V,  $T_A$  = 0 to 70°C,  $R_{FILT}$  = 10K, RY =  $R_{VOS}$  = 3K, RK1 = 100K, RX = 6.8K,  $R_{SET}$  = 6.2K and RK3 = 12K to  $V_{REF}$  unless otherwise specified. (See Note 1)

| SYMBOL                                      | PARAMETER                                                                  | CONDITIONS                                                                            | MIN                                     | TYP<br>NOTE 2 | MAX   | UNITS        |
|---------------------------------------------|----------------------------------------------------------------------------|---------------------------------------------------------------------------------------|-----------------------------------------|---------------|-------|--------------|
| Biasing                                     |                                                                            |                                                                                       |                                         |               |       |              |
| V <sub>IS</sub>                             | I <sub>SET</sub> Voltage                                                   |                                                                                       | 2.00                                    | 2.02          | 2.06  | V            |
| PWM to C                                    | urrent Translators                                                         |                                                                                       |                                         |               |       |              |
|                                             | I <sub>CHARGE</sub> /I <sub>SET</sub> , I <sub>DIS</sub> /I <sub>SET</sub> | PWM <sub>OUT</sub> = 5.0V                                                             | *************************************** | 0.98          |       | mA/mA        |
|                                             | I <sub>CHARGE</sub> /I <sub>DIS</sub>                                      | PWM <sub>OUT</sub> = 5.0V                                                             | 0.910                                   | 0.99          | 1.10  | mA/mA        |
| V <sub>OUT</sub>                            | Output Voltage Range                                                       |                                                                                       | 1.5                                     |               | 9     | V            |
| Transcondu                                  | ctance Amps                                                                |                                                                                       |                                         |               |       |              |
| V <sub>OS</sub>                             | Input Offset Voltage                                                       |                                                                                       | -10                                     |               | 10    | mV           |
| gm                                          | Transconductance                                                           |                                                                                       |                                         | 1700          |       | μMhos        |
| I <sub>OUTMAX</sub>                         | Max Output Current                                                         |                                                                                       |                                         | 90            |       | μA           |
| I <sub>B</sub>                              | Input Bias Current                                                         |                                                                                       |                                         | 4.5           |       | μΑ           |
| Latch/Com                                   | parator                                                                    |                                                                                       |                                         |               |       |              |
| I <sub>B</sub>                              | Input Bias Current                                                         |                                                                                       | 0                                       | 2             | 10    | μΑ           |
| V <sub>OS</sub>                             | Input Offset Voltage                                                       | V <sub>TRAJOUT</sub> @ 5V                                                             | -10                                     |               | 10    | mV           |
| A <sub>V</sub>                              | Open Loop Gain                                                             |                                                                                       |                                         | 15k           |       | V/V          |
| t <sub>pd</sub>                             | Propagation Delay                                                          | $C_1 = 10 \text{pF}, R_1 = 2 \text{K to } V_{\text{RFF}}$                             |                                         | 60            |       | ns           |
| V/I Amp                                     |                                                                            |                                                                                       |                                         |               |       |              |
| I <sub>OS</sub> /I <sub>SENSE</sub><br>*100 | Sense Current Offset                                                       |                                                                                       | -2                                      | 0             | 2     | %            |
| V <sub>SMAX</sub>                           | Max R <sub>SENSE</sub> Voltage                                             |                                                                                       | 0.5                                     | 0.64          |       | V            |
| V <sub>OUT</sub>                            | Output Range                                                               |                                                                                       | 1.8                                     |               | 9     | V            |
| Trajectory I                                | DAC                                                                        |                                                                                       |                                         |               |       |              |
| I <sub>MSB</sub> /I <sub>SET</sub>          | MSB Current                                                                |                                                                                       |                                         | 0.98          |       | mA/mA        |
| I <sub>MSB</sub> /I <sub>LSB</sub>          | MSB to LSB Ratio                                                           |                                                                                       | 7.8                                     | 8.00          | 8.5   | mA/mA        |
| Trajectory A                                | Multiplier (Note 4)                                                        |                                                                                       |                                         |               |       |              |
| V <sub>OS</sub>                             | V <sub>OUT</sub> - V <sub>REF</sub> at Origin                              | V <sub>OUT</sub> at I <sub>SUM</sub> = 0                                              | -5                                      |               | 5     | mV ·         |
|                                             | V <sub>TRACK1</sub> : V <sub>TRACK32</sub>                                 | (V <sub>OUT</sub> at I <sub>LSB</sub> /32)/(V <sub>OUT</sub> at I <sub>LSB</sub> )    | 0.090                                   |               | 0.140 | mV/mV        |
|                                             | V <sub>TRACK2</sub> : V <sub>TRACK32</sub>                                 | (V <sub>OUT</sub> at I <sub>LSB</sub> /16)/(V <sub>OUT</sub> at I <sub>LSB</sub> )    | 0.165                                   |               | 0.205 | mV/mV        |
|                                             | V <sub>TRACK4</sub> : V <sub>TRACK32</sub>                                 | (V <sub>OUT</sub> at I <sub>LSB</sub> /8)/(V <sub>OUT</sub> at I <sub>LSB</sub> )     | 0.270                                   |               | 0.320 | mV/mV        |
|                                             | V <sub>TRACK8</sub> : V <sub>TRACK32</sub>                                 | (V <sub>OUT</sub> at I <sub>LSB</sub> /4)/(V <sub>OUT</sub> at I <sub>LSB</sub> )     | 0.430                                   | 1             | 0.470 | mV/mV        |
|                                             | V <sub>TRACK16</sub> : V <sub>TRACK32</sub>                                | (V <sub>OUT</sub> at I <sub>LSB</sub> /2)/(V <sub>OUT</sub> at I <sub>LSB</sub> )     | 0.660                                   |               | 0.695 | mV/mV        |
| $V_{LSB}$                                   | V <sub>TRACK32</sub>                                                       | V <sub>OUT</sub> at I <sub>SUM</sub> = I <sub>LSB</sub>                               | 0.935                                   |               | 1.035 | V            |
| V <sub>CROSS</sub>                          | Crossover Error                                                            | $(V_{OUT} \text{ at } I_{SUM} = I_{LSB}) - (V_{OUT} \text{ at } I_{SUM} = I_{MSB}/8)$ | -25                                     |               | +10   | mV           |
|                                             | V <sub>TRACK32</sub> : V <sub>TRACK256</sub>                               | (V <sub>OUT</sub> at I <sub>MSB</sub> /8)/(V <sub>OUT</sub> at I <sub>MSB</sub> )     | 0.305                                   |               | 0.325 | mV/mV        |
|                                             | V <sub>TRACK64</sub> : V <sub>TRACK256</sub>                               | (V <sub>OUT</sub> at I <sub>MSB</sub> /4)/(V <sub>OUT</sub> at I <sub>MSB</sub> )     | 0.450                                   |               | 0.470 | mV/mV        |
|                                             | V <sub>TRACK128</sub> : V <sub>TRACK256</sub>                              | (V <sub>OUT</sub> at I <sub>MSB</sub> /2)/(V <sub>OUT</sub> at I <sub>MSB</sub> )     | 0.670                                   |               | 0.685 | mV/mV        |
|                                             | V <sub>TRACK192</sub> : V <sub>TRACK256</sub>                              | (V <sub>OUT</sub> at I <sub>MSB</sub> *3/4)/(V <sub>OUT</sub> at I <sub>MSB</sub> )   | 0.840                                   |               | 0.860 | mV/mV        |
| V <sub>MSB</sub>                            | V <sub>TRACK256</sub>                                                      | V <sub>OUT</sub> at I <sub>SUM</sub> = I <sub>MSB</sub><br>(Full Scale + 1)           | 3.070                                   |               | 3.225 | V            |
| PSRR                                        | Supply Rejection                                                           | at Origin<br>at Full Scale                                                            |                                         | 0.2           |       | mV/V<br>mV/V |

Note 1: 0°C to +70°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or by correlation with worst-case test conditions.

Note 2: Typicals are parametric norm at 25°C.

Note 3: Minimum recommended load resistor is  $10k\Omega$  from the trajectory output to  $V_{REF}$ .



## **FUNCTIONAL DESCRIPTION**

#### **Power Supply and Reference Requirements**

The ML4404 operates from a single 12V power supply. In addition, a 5.0V reference is required at pin  $V_{REF}$  which is available from the ML4401, ML4431.  $V_{REF}$  serves as a system reference or "analog ground".

#### Biasing

All of the critical internal biasing on the ML4404 is set as a function of an external resistor,  $R_{SET}$ . An internal feed-back loop forces the voltage on  $I_{SET}$  (pin 3) to be 2.0V.  $R_{SET}$  is connected from this pin to  $V_{REF}$  (5.0V) and the resulting current is used in the multiplier and duty cycle-to-current translators.

$$I_{BIAS} = (V_{REF} - 2)/R_{SET} = 3V/R_{SET}$$

The nominal value of  $I_{BIAS}$  should be between 0.25 and 0.50 mA.

#### Trajectory Multiplier/Amplifier

The Trajectory Multiplier/Amplifier generates the optimal velocity output from the position-to-go input. The optimal velocity is the TRAJ $_{\rm OUT}$  voltage relative to V $_{\rm REF}$ . The input position is set by the duty cycle of the MSB and LSB-inputs.

During an access operation, the actuator is first driven to maximum acceleration, and then into braking or deceleration. To minimize access times the trajectory curve (velocity vs position) during deceleration must be accurately controlled so that the head stops exactly on the desired track (without overshooting or undershooting). The head is driven to maximum acceleration until this braking curve is reached. Then the velocity is controlled to follow this optimal trajectory during deceleration.

According to the theory for a second order system, time optimal access is achieved if the position is proportional to the square of velocity ( $P = KV^2$ , or  $V = KP^{1/2}$ ). However, in the real system environment, this theory needs modification in two important areas. First, as shown in Figure 1, the slope of the trajectory at the origin (final position) is infinite for a pure square root function. This infinite slope would result in an infinite bandwidth servo loop. As a result, a first order linear term needs to be included which will reduce the slope of this curve near the origin. Second, at large velocity, the square root function is not quite optimal, due to non-zero actuator inductance. A higher order term to modify the curve in this region needs to be included.

This trajectory curve, with its first, second, and third order terms is implemented with a multiplier in the feedback loop of an opamp (see Figure 2). The position input is a current which is a fraction of  $I_{BIAS}$ , as discussed in the trajectory DAC section below. The first order term is implemented with a feedback resistor (RK1) directly in the feedback path of the opamp. This transfer function of this I/V converter is expressed by  $V_{OUT}$  = RK1 \*  $I_{IN}$ . The second order term comes from the multiplier.

$$I_{IN} = (V_{OUT}^2/(2.25 I_{BIAS} * RX * RY))$$

With both terms together,

$$I_{N} = \frac{V_{OUT}}{RK1} + \frac{V_{OUT}^2}{2.25 I_{BIAS} * RX * RY}$$

The first order term dominates near the origin, and the second order term dominates, at higher velocities.

The multiplier is modified by the addition of a resistor (RK3) which results in the third order term. This resistor is connected from RXA (pin 18) to either TRAJ<sub>OUT</sub> or V<sub>REF</sub>. As shown in Figure 3, the shape of the trajectory curve for large velocities can be adjusted in either direction from nominal, depending on which pins RK3 is connected between. It should be noted that the above equations are only approximate. The actual multiplier transfer function is not a pure second order function, even with RK3 unconnected. The multiplier is designed to approximate the required trajectory for most typical servo systems. For most applications, very little correction with RK3 will be required. On the ML4404, an additional resistor (RY<sub>VOS</sub>) equal to RY can be included which nulls the offset of the curve near the origin.

Since the resistors  $R_{SET}$ , RK1, RX, RY, RK3, and  $RY_{VOS}$  are all external, any desired trajectory can be set. The constraints on these values are as of follows:

 $\begin{array}{l} V_{OUTMAX}\!<\!1.5*RX*I_{BIAS} \\ V_{OUTMAX}\!>\!1.5*RY*I_{BIAS} \\ V_{OUTMAX}\!<\!3.5V \\ 6k\!<\!R_{SET}\!<\!12k \text{ for } V_{REF}\!=\!5V \\ R_{FILT}\!<\!RK1/10 \\ R_{FILT}\!<\!C_{FILT2}\!<\!RK1*C_{COMP} \\ R_{LOAD}\!>\!10k \text{ to } V_{REF} \end{array}$ 

 $V_{\mbox{\scriptsize OUTMAX}}$  is the maximum trajectory output voltage (relative to  $V_{\mbox{\scriptsize REF}}).$ 

#### **Trajectory DAC**

The trajectory DAC creates, a position input for the trajectory multiplier. The position input is controlled by the duty cycle of the TTL inputs MSB and LSB. For most applications the position information will be digitally encoded to 8-bit resolution — each code representing one track. Therefore, the full scale input of the trajectory curve is 255 tracks. The input current corresponding to this full scale is I<sub>BIAS</sub>.

Since the duty cycle of a single line is difficult to control to 0.4% (1/256), the duty cycle to input current translator section is divided into 2 signals (MSB and LSB). As shown in Figure 4, the ratio between these two currents is 8/1. The 5 lower order bits of code are modulated into the LSB input, and the 3 higher order bits into the MSB input. For example, a position input of 32 tracks would correspond to the MSB line always inactive, and the LSB line always active. 256 tracks would be MSB always active, and the LSB always inactive. 1 track would be MSB always inactive, and LSB 1/32 of the period active.

In general for an 8-bit binary code D7 D6 D5 D4 D3 D2 D1 D0 where D7 is the high order bit, the active duty cycle for the MSB input is D7 D6 D5/8 and the active duty cycle for the LSB input is D4 D3 D2 D1 D0 /32. For example 10100011 (163 tracks) would be active 5/8 of a period on the MSB, and 3/32 of a period on the LSB.



Figure 1.



Figure 3.

#### AC Considerations — Trajectory Amp/Multiplier

The AC response of the trajectory output is primarily controlled by the external components  $C_{FILT1}$ ,  $C_{FILT2}$ ,  $R_{FILT}$ , RK1, and  $C_{COMP}$  Four parameters must be considered to determine the values of these components.

First, the value of RK1 is set based on the bandwidth of the servo loop. RK1 sets the gain of the trajectory function at the origin. As the system bandwidth increases, more gain is required near the origin, and the value of RK1 increases.

Second, the exponential decay rate of the trajectory output during deceleration must be fast enough for the mechanical system to dominate the loop response. As the head approaches the target track, the multiplier (2nd and 3rd order terms) becomes less significant, and the first order term dominates. In this region, the exponential decay is dominated by the RK1 \* C<sub>COMP</sub> product. This product should be set at a frequency which is a few times higher than that of the position loop bandwidth, so that the overall phase margin is not significantly degraded.

Third, the filter components should be set such that the ripple from the trajectory DAC is minimized. Once the values for  $C_{COMP}$  and RK1 have been set, then the values of the remaining components,  $C_{FILT1}$ ,  $C_{FILT2}$ , and  $R_{FILT}$ , can be determined. As the capacitance and resistance of these components increase the PWM ripple from the trajectory DAC is reduced. Due to the nonlinear nature of this circuit block, a mathematical analysis of the ripple is quite cumbersome, so the values of these components are best chosen



Figure 2.



Figure 4.

empirically. The PWM ripple is dependent on  $R_{FILT}$ ,  $C_{FILT1}$ ,  $C_{FILT2}$ , as well as the duty cycle (50% duty cycle on the MSB will result in the largest ripple), and the frequency of modulation (the ripple is proportional to the square of the period).

Fourth, the R<sub>FILT</sub>-C<sub>FILT</sub> combination must be set such that the dynamic response of the trajectory output does not overshoot during deceleration. Ideally, the RC combination should be set such that the system is critically damped to a maximum deceleration input.

Note that a tradeoff exists between the ripple amplitude and the transient response. Too large a value of RFILT CFILT will cause an overshoot in the transient response, and a low ripple level. Too small a value will provide acceptable transient response, but a large ripple amplitude. A range of values exists for most applications which results in acceptable performance for both ripple and transient response.

#### **Anticipate**

The function of the anticipate block is to modify the trajectory curve during acceleration. This compensates for the actuator inductance delay during the accelerate-to-decelerate transition.

At the start of a access operation, the actuator is driven into acceleration. The actuator velocity increases until either the maximum velocity is reached, or the trajectory deceleration curve is reached. As shown in Figure 5, if the trajectory curve is reached first, then the actuator needs to be driven into deceleration so that the trajectory curve can be followed. This accelerate-to-decelerate transition requires that the



current in the actuator be reversed. Since this cannot happen instantaneously (due to actuator inductance), a phase shift results. The actuator will then overshoot the desired trajectory, and miss the target track. However, if the curve can be modified (see Figure 5) such that the accelerate-to-decelerate transition begins before the nominal trajectory is reached, this overshoot problem can be eliminated. This function is implemented with a switched transconductance amp. During acceleration (DECEL input low), the anticipate output becomes a voltage follower-the anticipate signal is identical to the TRAJ<sub>OUT</sub> signal. An external resistor from anticipate to TRAJ<sub>IN</sub> will modify the trajectory curve as required. During deceleration, the anticipate output becomes a high impedance and the normal trajectory curve is followed.

In addition to the external resistor, an external capacitor to  $V_{REF}$  sets the anticipate decay time constant equal to the current reversal time for the actuator.

#### **Velocity Error Amplifier**

The function of this block is to subtract the desired velocity (from the trajectory output) with the actual velocity (from the servo controller) to create a velocity error output. This error output is multiplexed through the servo controller into the servo driver during access mode (see ML4403, ML4413 data sheet).

Since the polarity of the velocity input from the ML4403, ML4413 is the opposite of the trajectory output polarity, the difference function is accomplished with a summing amplifier, as shown in the application diagram. The summing resistors and the feedback resistor are external.

#### V/I Amp — Velocity Filter

The function of this block is to create a low noise velocity input. The velocity error amp requires that a clean, noise-free velocity input be compared with the desired velocity (from the trajectory output) to create a velocity error signal.

One way to create this velocity signal is to differentiate position. However, the differentiated signal will be noisy, and this noise can excite the mechanical resonances in the system. Another way to create velocity is to integrate acceleration. This eliminates the noise problem, however, the integrator DC accuracy will be poor due to the drift.

The ML4404 uses both of these techniques to achieve a low noise tachometer function which will operate at low frequencies noise from the mechanical resonances is attenuated by the RC filter. The filter output is then summed with a current proportional to acceleration.



I<sub>M</sub> = ACTUATOR MOTOR CURRENT

#### Figure 6.

The V/I amp creates this current by monitoring the sense resistors in the bridge driver. The resulting transfer function has both a pole and a zero, and can be expressed by:

$$\frac{V_{OUT}}{V_{IN}} = \frac{R^*(M^*RSB/(KF^*KT^*RSA))^*S + 1}{R^*C^*S + 1}$$

Where KT = The velocity transducer gain (from differentiator)

KF = Motor force constant

M = Total moving mass

The above equation is a first order approximation which assumes that the, frictional components of the system (such as windage) are negligible. If the pole and zero are set to identical frequencies, then an all pass function is achieved. To do this, first, set the pole (W=1/RC) at a frequency much lower than the mechanical resonances. Then set the scaling resistors, RSA, such that:

#### RSA = M\*RSB/(KF\*KT\*C)

Note that setting a lower corner frequency results in increased dependence on the actuator current being an accurate representation of true acceleration. Some frictional terms and bias forces (such as flex cable force), as well as variations in KF, will distort this relationship. The lower limit on this corner frequency will be determined by these non ideal effects.

#### **Error Averaging**

The velocity error output should ideally be within a few millivolts of  $V_{REF}$  (near zero error) through the deceleration region. However, due to manufacturing tolerances, this error will not be identical for each drive. The EMAS<sub>OUT</sub> and ELAT-CH<sub>OUT</sub> pins, allow this error to be nulled out for each individual system.

During deceleration (DECEL input high) a transconductance amplifier is switched on (see Block Diagram) and the velocity error output is integrated through an external capacitor. This average velocity error is then compared with  $V_{REF}$  and sent to ELATCH (TTL output).

During acceleration (DECEL input low) the amplifier is switched off (high impedance output) and the external capacitor is discharged to  $V_{REF}$  through an external resistor. In this condition, the TTL output, ELATCH\_OUT, is held in its previous state. Since the velocity error during acceleration is not of interest, the ELATCH\_OUT during acceleration is the sign of the average velocity error output at the end of the previous deceleration cycle.

The processor can modify the velocity transducer gain based on the state of the ELATCH<sub>OUT</sub> signal. During a power-up sequence, this transducer gain can be iteratively adjusted through several seek operations until the velocity error is minimized. As described below, one of the PWM to current translators on the ML4404 could be used to adjust this transducer gain.

#### **PWM To Current Translators**

The function of this block is to convert the duty cycle of a TTL input line to an analog output voltage. To optimize a complex servo control system, the manufacturing tolerances of some components must be accounted for. Traditionally, the manufacturing process included an expensive sequence of measurement and adjustment to bring each individual unit within specification. A more cost effective solution is to perform these tasks through software control.

The ML4404 implements this function with TTL to current translators. The external components R<sub>PWM</sub> and C<sub>PWM</sub> set the desired characteristics. The operation of these translators can be expressed by:

VO =  $V_{REF} + I_{BIAS} * R_{PWM} * (2 * DUTY CYCLE/100 - 1)$ Thus for a 50% duty cycle, the output voltage equals the reference voltage. The output voltage increases linearly with the input duty cycle.

The external capacitor (C<sub>PWM</sub>) should be made sufficiently large to smooth out the PWM ripple.

The ML4404 has two translators. These stand-alone converters can be used for any purpose, but their intended functions are:

- To set the AGC reference voltage on the ML4401, ML4431 servo demodulator.
- To offset the position loop null location for data recovery (compensator inputs on the ML4403, ML4413 servo controller).
- To offset the access arrival point for the trajectory (I<sub>SUM</sub> node on the ML4404).



- \* Not available on the ML4404
- \*\* Not available on the ML4414

Figure 7. Block Diagram of Trajectory Generator.



Figure 8. Connecting the ML4403 to the ML4404 Trajectory Generator and the ML4402 Servo Driver

## ORDERING INFORMATION

| PART NUMBER | TEMP. RANGE  | PACKAGE          |
|-------------|--------------|------------------|
| ML4404YCQ   | 0°C to +70°C | MOLDED PCC (Q28) |



# ML4406, ML4407

## Disk Voice Coil Servo Driver

### GENERAL DESCRIPTION

The ML4406 is a voice coil power driver intended for use in Hard Disk servo systems. The ML4406 contains all power and control circuitry necessary to drive the voice coils of most 3.5" drives. In addition, power fail detection and head retraction functions are provided for orderly shut-down of the drive.

The transconductance is programmed by a logic input at 1/4 A/V and 1/24 A/V respectively, using a  $1\Omega$  sense resistor. This allows for greater DAC resolution in digitally controlled servos during track follow without compromising dynamic range during seek.

The retraction circuit, main drive circuit, and control circuits are each powered from their own supplies. This allows maximum flexibility and provides for the lowest forward drop.

The power fail detection circuit includes a precision 2.5V bandgap reference with the option of either

internally generated power-fail thresholds (ML4406) or open comparator inputs for adjustable thresholds (ML4407).

The ML4406 is implemented using Micro Linear's bipolar array technology. This allows for easy customization of the IC for a user's specific application.

#### **FEATURES**

- 500mA power output with 1.5V total forward drop
- Low offsets, cross-over distortion and quiescent current
- Pin-programmable transconductance settings
- Retraction circuitry with programmable retract current, voltage limiting, and separate supply pin
- On-chip precision power fail detect circuitry
- Over-temperature protection with flag output
- Logic input available for disabling outputs



## PIN CONFIGURATION

#### ML4406/ML4407 20-Pin PCC



## PIN DESCRIPTION

| PIN NO. | NAME       | FUNCTION                                                                                                           | PIN NO. | NAME       | FUNCTION                                                                                                     |
|---------|------------|--------------------------------------------------------------------------------------------------------------------|---------|------------|--------------------------------------------------------------------------------------------------------------|
| 1       | RETRACT    | A logic "0" input causes the main outputs to tri-state and                                                         | 11      | PWR VC     | Power supply for bridge amplifier.                                                                           |
|         |            | the retraction circuit to activate. This input also functions as a flag output and                                 | 12      | OUTPUT-    | Output terminal for bridge amplifier.                                                                        |
|         |            | will go low in the event of an over-temperature condition.                                                         | 13      | PWR GND A  | Ground Terminal for power amplifier.                                                                         |
| 2       | +12V       | 12V power to the circuit and input to the power fail                                                               | 14      | CONTROL+   | Positive input for current command.                                                                          |
| 3       | DISABLE    | detection circuit.  A logic "1" turns off the main                                                                 | - 15    | CONTROL-   | Negative input for current command.                                                                          |
|         |            | outputs.                                                                                                           | 16      | REF        | Reference input to the Power                                                                                 |
| 4       | I(RET) SET | A resistor to ground sets the retract current.                                                                     |         |            | Fail comparator. Leave open to use internal 2.5V reference.                                                  |
| 5       | HIGH/LOW   | A logic "1" sets the trans-<br>conductance gain to 1/4 while                                                       | 17      | 12V COMP   | Input to the Power Fail<br>Comparator. Connect to an                                                         |
|         |            | a logic "0" sets the gain to 1/24. Transconductance gain is voltage across R <sub>SENSE</sub> ÷ the input voltage. |         |            | external resistor divider for the ML4407. Internally connected to a resistor divider from 12V in the ML4406. |
| 6       | GND        | Analog Signal Ground.                                                                                              | 18      | 5V COMP    | Input to the Power Fail                                                                                      |
| 7       | V(RET)     | Power supply for the retract circuit.                                                                              |         |            | Comparator. Connect to an external resistor divider for the                                                  |
| 8       | R(SENSE)   | Current sensing resistor terminal.                                                                                 |         |            | ML4407. Internally connected to a resistor divider from 5V in the ML4406.                                    |
| 9       | PWR GND B  | Ground Terminal for power amplifier.                                                                               | 19      | +5V        | 5V power supply terminal.                                                                                    |
| 10      | OUTPUT+    | Output terminal for bridge amplifier.                                                                              | 20      | POWER FAIL | Open collector output drives<br>low if pin 17 or pin 18 are<br>below pin 16. Normally tied to<br>pin 1.      |

## **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage (Pins 11, 13, 7, 2) 14V        |
|-----------------------------------------------|
| Voltage Pins 19, 18, 17, 16, 1, 3, 53V to +7V |
| Pins 14, 153 to +V <sub>CC</sub>              |
| Output Current ±750mA                         |
| Retraction Current 80mA                       |
| Retract Set Current (Pin 4) 3mA               |
| Junction Temperature                          |
| Storage Temperature Range65℃ to 150℃          |
| Lead Temperature (soldering 10 sec.) 260℃     |
| Thermal Resistance ( $\theta_{JA}$ )          |

## **OPERATING CONDITIONS**

| Temperature Range                     | 0°C to 70°C                                   |
|---------------------------------------|-----------------------------------------------|
| Supply Voltage (PWR VC, +12V)         | $12V \pm 10\%$                                |
| +5V (Pin 19)                          |                                               |
| V(RET) (Pin 7)                        | 2.5V to 16V                                   |
| Control + Voltage Range (Pin 15 = 5V) | . $^{\circ}$ 0V to $^{\circ}$ V <sub>CC</sub> |
| Control - Voltage Range1V             | to $V_{CC}$ – 1V                              |

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = 12V,  $R_{SENSE}$  = 1 $\Omega$ ,  $R_{LOAD}$  = 15 $\Omega$ , CONTROL- (Pin 15) = 5V,  $R_{SET}$  (Pin 4) = 1.2K $\Omega$ .

| PARAMETER                       | CONDITIONS                 |                                          | MIN   | TYP         | MAX  | UNITS   |
|---------------------------------|----------------------------|------------------------------------------|-------|-------------|------|---------|
| Amplifier                       |                            |                                          |       |             |      |         |
| Offset                          |                            |                                          |       |             | ±10  | mA      |
| Gain                            | Pin 5 = 2V                 | 238                                      | 250   | 263         | mA/V |         |
|                                 | Pin 5 = 0.8V               | Pin 5 = 0.8V                             |       |             | 43.8 | mA/V    |
| Bandwidth                       |                            | 1                                        |       | 100         |      | KHz     |
| Sinking Saturation              | I <sub>OUT</sub> = 100m/   |                                          |       |             | .6   | V       |
|                                 | I <sub>OUT</sub> = 300m/   | \                                        |       |             | .8   | 1       |
|                                 | I <sub>OUT</sub> = 500m/   | 2.5                                      |       | 1.0         | 1    |         |
| Sourcing Saturation             | I <sub>OUT</sub> = 100m/   |                                          |       |             | 1.2  | V       |
|                                 | I <sub>OUT</sub> = 300m/   | V 10 10 10 10 10 10 10 10 10 10 10 10 10 | 2.25  |             | 1.3  | 1       |
|                                 | I <sub>OUT</sub> = 500m/   | 1                                        | :     |             | 1.5  |         |
| Retraction Circuit              |                            |                                          |       |             |      |         |
| I(RET)SET                       | Ì                          |                                          | N     | .75         |      | V       |
| Turn On Time                    |                            |                                          |       | 300         |      | ns      |
| Turn Off Time                   |                            |                                          | 4, 17 | . 2         |      | ms      |
| I(RET) Current                  | Pin 1 = 0.8V               | ,                                        | 34    | 50          | 65   | mA      |
| Power Fail Detection Circuit    |                            |                                          |       |             |      |         |
| Reference Voltage               |                            | . ,                                      | 2.35  | 2.50        | 2.65 | V       |
| Reference Source Impedance      |                            |                                          | 2.25  |             | kΩ   |         |
| Comparator Bias Current         | ML4407 only, F             |                                          | 50    | 250         | nA   |         |
| Hysteresis Current              | Pin 20 low, ML             | 4407 only                                |       | 10          |      | μΑ      |
| Offset Voltage                  | ML4407 only                |                                          |       |             | 10   | mV      |
| 12V Threshold<br>Hysteresis     | ML4406 only<br>ML4406 only |                                          | 9.5   | 10<br>120   | 10.5 | V<br>mV |
| 5V Threshold<br>Hysteresis      | ML4406 only<br>ML4406 only |                                          |       | 4.575<br>30 | 4.75 | V<br>mV |
| Logic Inputs                    |                            |                                          |       |             |      |         |
| Voltage High (V <sub>IH</sub> ) |                            | · · · · · · · · · · · · · · · · · · ·    | 2     | 1.4         |      | V       |
| Voltage Low (V <sub>IL</sub> )  |                            |                                          |       | 1.4         | 8.   | V       |
| Current High (I <sub>IH</sub> ) | V <sub>IN</sub> = 5V       |                                          | 4.    | 1 1         | ±10  | μΑ      |
| Current Low (I <sub>IL</sub> )  | V <sub>IN</sub> = 0V       | Except Pin 1                             | -40   | -10         |      | μΑ      |
|                                 | Pin 1 Only                 |                                          |       | -160        |      | μΑ      |

## **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = 12V,  $R_{SENSE}$  = 1 $\Omega$ ,  $R_{LOAD}$  = 15 $\Omega$ , CONTROL- (Pin 15) = 5V,  $R_{SET}$  (Pin 4) = 1.2k $\Omega$ .

| PARAMETER           | CONDITIONS            | MIN | TYP | MAX | UNITS |
|---------------------|-----------------------|-----|-----|-----|-------|
| Current Consumption | * .                   |     |     |     |       |
| Pin 19              | $I_{LOAD} = 0$        |     | · 1 | 2   | mA    |
| Pin 7               | $I_{RET} = 0$         |     | 1   | . 2 | mA    |
| Pin 2 + Pin 11      | I <sub>LOAD</sub> = 0 |     | 10  | 15  | mA    |

### **FUNCTIONAL DESCRIPTION**

#### POWER AMPLIFIER

The ML4406 power amplifier circuit is set up as a Howland current source with a fixed gain of 1/4 or 1/24 (set by driving pin 5 high or low respectively). This architecture yields minimal cross-over distortion while maintaining low output cross conduction currents. The gain figure refers to the ratio of input voltage to the output voltage seen across  $R_{\text{SENSE}}$ . For example, at a 1/4 gain setting with V– input at 2.5 and the V+ input at 4.5V, +500mA would flow through the coil using a  $1\Omega$  sense resistor. Under the same conditions with pin 5 low, the current would be 83mA. The ability to change from low to high gain allows more complete utilization of DAC resolution when in the track follow mode.

The output stage (Figure 2) is designed to provide minimal saturation losses and employs a "composite PNP" for the sourcing drive and a saturable NPN to sink current. Sourcing saturation drop is typically .9V while sinking saturation drop is typically < 0.4V.



Figure 2. Main Power Output Stage



Figure 1. Power Amplifier Topology



Figure 3. Output Saturation Voltage vs. Output Current (Power  $V_C = 12V$ )

#### **Power Fail Detect**

The ML4406 power fail detection circuit consists of a precision trimmed reference, resistor dividers, and an "or-function" comparator with hysteresis. The 10µA current sink on the comparator input lowers the comparator's positive input by 15mV when the output of the comparator is high. This creates an effective hysteresis of 30mV at the 5V input (on the ML4406). The amount of hysteresis and threshold levels can be programmed by external resistor dividers on the ML4407. The impedance of the external divider sets the amount of hysteresis while the division ratio sets the power fail threshold. The output at pin 20 is open-collector and is normally tied to pin 1 which is internally pulled-up to 5V.

#### Retract

The retract circuit features a current sink which is programmed via external resistor from pin 4 to ground (R<sub>RET</sub>). The output of the retract circuit is voltage limited to 1.4V. The current sink provides an acceleration limit during retract while the voltage limited source provides a velocity limit. Pin 1 (Retract Input) also serves as a flag to indicate an overtemperature condition on the die. Pin 1 goes low in the event of over-temperature, which occurs when the die temperature exceeds a safe operating limit (about 160°C).

The retraction current is set by programming  $R_{RET}$  (figure 4). The retract circuit works down to 3V on  $V_{RETRACT}$  (Pin 7).

#### Compensation

Figure 6 shows the equivalent AC circuit for the transconductance amplifier.

The amplifier's current bandwidth is limited by  $C_{OUT}$  which varies with the value chosen for  $R_{SENSF}$ 

$$C_{OUT} = \frac{25nF}{R_{SENSE}}$$

With no snubber (RS and CS) the bandwidth is limited to

$$F_{-3dB} = \frac{1}{2\pi} \sqrt{\frac{2.414}{L(M) C(OUT)}}$$

Since this is a second order system with L(M) and C(OUT) forming a resonant circuit, some damping is desirable to reduce ringing in the step response. This is accomplished with a resistive snubber. The optimum value of R(S) occurs when the following condition is met.

$$R(S) = \sqrt{\frac{L(VCM)}{C(OUT)}}$$

For a given C(S), setting R(S) to this value will minimize the ringing in the transient response. Larger values of R(S) will result in more ringing and more bandwidth. Smaller values of R(S) will result in more ringing and less bandwidth. R(S) should not exceed 300Ω.



Figure 4. Retract Current vs. R<sub>SET</sub>



Figure 5. Total Harmonic distortion vs Frequency Low Gain Setting (V<sub>PIN</sub>  $_5$  = 0), R<sub>SENSE</sub> = 1 $\Omega$ , V<sub>IN</sub> = 2.4V<sub>P-P</sub> High Gain Setting (V<sub>PIN</sub>  $_5$  = 0), R<sub>SENSE</sub> = 1 $\Omega$ , V<sub>IN</sub> = 0.4V<sub>P-P</sub>



Figure 6. AC Equivalent Circuit for Current Amplifier, Voice Coil Motor (VCM) and Snubber.

C(S) (snubber capacitor) values of between 200nF and  $1\mu$ F are usually necessary to achieve the desired reduction of ringing in the step response. At the optimum value of R(S) larger values of C(S) further reduce the ringing but do not affect the bandwidth.

Tuning the current loop response can be easily done simulating the network in figure 6 with a computer simulator (such as SPICE).

# **APPLICATIONS**



Figure 7. Typical Application: ML4406 used with ML2341 8-bit DAC provides up to 12-bit effective resolution

# **ORDERING INFORMATION**

| PART NUMBER | TEMP. RANGE  | PACKAGE          |
|-------------|--------------|------------------|
| ML4406CQ    | 0°C to +70°C | MOLDED PCC (Q20) |
| ML4407CQ    | 0°C to +70°C | MOLDED PCC (Q20) |



# Low Voltage Drop Voice Coil Servo Driver

## GENERAL DESCRIPTION

The ML4408 is a voice coil power driver intended for use in High Performance 12V Hard Disk servo systems. The ML4408 contains all control circuitry necessary to drive the voice coils of most small drives. To maximize compliance voltage, the ML4408 includes two 1-Amp NPN drivers and provides drivers for external PNP transistors. In addition, power fail detection and a low voltage head retraction functions are provided for orderly shut-down of the drive.

The transconductance is programmed by a logic input at 1/4 A/V and 1/24 A/V respectively, when using a  $1\Omega$  sense resistor. This allows for greater DAC resolution in digitally controlled servos during track follow without compromising dynamic range during seek.

The retraction circuit, main drive circuit, and control circuits are each powered from their own supplies. Retract is self-contained for 12V systems but allows the use of an external PNP retraction with as little as 1V of back EMF from the spindle.

The power fail detection circuit includes a precision 1.5V bandgap reference and a power fail comparator.

The ML4408 is implemented using Micro Linear's bipolar array technology. This allows for customization of the IC for a user's specific application.

## **FEATURES**

- Low saturation voltage (<1V at 1A)
- No cross-over distortion with low quiescent current
- Pin-programmable transconductance settings
- Retraction circuitry with programmable retract voltage and separate power pin
- On-chip precision power fail detect circuitry
- Over-temperature protection with flag output

## **BLOCK DIAGRAM**



# PIN CONFIGURATION

### ML4408 24-Pin SOIC



# PIN DESCRIPTION

| PIN #  | NAME                       | FUNCTION                                                                                                           | PIN # | NAME       | FUNCTION                                                                                                   |
|--------|----------------------------|--------------------------------------------------------------------------------------------------------------------|-------|------------|------------------------------------------------------------------------------------------------------------|
| 1<br>2 | V <sub>CC</sub><br>DISABLE | Supply input to power amplifiers.  A Logic "1" puts the IC into a low                                              | 12    | SOURCE A   | PNP Base drive output for non-inverting power amplifier.                                                   |
| 2      |                            | power state and disables the power amplifiers.                                                                     | 13    | SINK A REF | Kelvin sensing point for power amplifier. Connect to SINK A.                                               |
| 3      | HIGH/LOW                   | A logic "1" sets the<br>transconductance gain to 1/4<br>while a logic "0" sets the gain to                         | 14    | SINK A     | Current sinking output for non-<br>inverting power amplifier.<br>Connects to voice coil (+) termina        |
| 4      | RETR OUT                   | 1/24. Transconductance gain is the V <sub>RSENSE</sub> ÷ V <sub>CONTROL</sub> .  Open collector output which pulls | 15    | PWR GND A  | Power return pin for non-invertin<br>power amplifier. Normally used for<br>current sensing.                |
|        |                            | low during retract. Used to drive<br>external power transistor to<br>source retract current to the coil            | 16    | CONTROL+   | Positive input for current command.                                                                        |
|        |                            | and can provide a braking signal to spindle.                                                                       | 17    | CONTROL-   | Negative input for current command.                                                                        |
| 5      | RET SET                    | External set resistor to establish a voltage limit for the internal                                                | 18    | COMP 1     | Pin for external compensation capacitor.                                                                   |
| 6      | GND                        | retract driver. Analog signal ground.                                                                              | . 19  | COMP 2     | Pin for external compensation capacitor.                                                                   |
| 7 .,   | R(SENSE)                   | Current sense resistor terminal.                                                                                   | 20    | 5V SENSE   | Center node of a resistor divider from +5V.                                                                |
| 8<br>9 | V(RET)<br>Source B         | Supply pin for retract circuits.  PNP Base drive output for inverting power amplifier.                             | 21    | +5V        | Input for +5V for power fail detection and logic power supply                                              |
| 10     | PWR GND B                  | Power return pin for inverting power amplifier. Normally used for                                                  | 22    | POWER FAIL | Open Collector output drives low for low voltage conditions.                                               |
| 11     | SINK B                     | current sensing.                                                                                                   | 23    | RETRACT    | A logic "0" initiates retract. Also used as an open-collector over-                                        |
|        | SHINK B                    | Current sinking output for inverting power amplifier. Connects to voice coil (-) terminal.                         | 24    | 12V SENSE  | temperature output flag.  Input to the power fail comparator from a resistor divide from V <sub>CC</sub> . |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (pins 1, 8)               | 14V                   |
|------------------------------------------|-----------------------|
| Voltage pins 2, 3, 23 –                  |                       |
| pins 4, 7, 9, 11, 12, 13, 14, 16, 17, 22 | 3V to V <sub>CC</sub> |
| Output Sink Current                      | ±1A                   |
| Retraction Current                       | 80mA                  |
| Retract Set Current (pin 5)              | 3mA                   |
| Junction Temperature                     | 150°C                 |
| Storage Temperature Range65°C            | to +150°C             |
| Lead Temperature (Soldering 10 sec)      | 150°C                 |
| Thermal Resistance ( $\theta_{JA}$ )     | 60°C/W                |

# **OPERATING CONDITIONS**

| Temperature Range                     | 0°C to +70°C                 |
|---------------------------------------|------------------------------|
| V <sub>CC</sub> Supply Voltage        |                              |
| 12V operation                         |                              |
| +5V (pin 21) Supply Voltage           | 4.5V to 5.5V                 |
| V(RET) (pin 8) Supply Voltage         |                              |
| 12V operation                         | 2.5V to 13.2V                |
| Control + Voltage Range (pin 15 = 5V) | 0V to V <sub>CC</sub>        |
| Control - Voltage Range               | 2V to V <sub>CC</sub> - 1.5V |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = Operating Range,  $R_{SENSE}$  =  $1\Omega$ ,  $R_{COIL}$  =  $15\Omega$ , CONTROL- (pin 17) =  $V_{CC/2}$ , C1 = 30pF, Q1, Q2 = MJE210,  $R_{SET}$  = 3.7K $\Omega$ .

| PARAMETER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | CONDITIONS                                                                           | MIN  | TYP   | MAX  | UNITS |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------|-------|------|-------|
| Amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                      |      |       |      |       |
| Offset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ·                                                                                    |      |       | ±10  | mA    |
| Gain                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Pin 5 = 2V                                                                           | 238  | 250   | 263  | mA/V  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Pin 5 = 0.8V                                                                         | 39.6 | 41.7  | 43.8 | mA/V  |
| Bandwidth                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                      | · .  | 100   | :    | KHz   |
| Sinking Saturation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | I <sub>OUT</sub> = 100mA                                                             |      | .3    |      | V     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | I <sub>OUT</sub> = 300mA                                                             |      | .4    |      | V     |
| in the second of | I <sub>OUT</sub> = 500mA                                                             | 4    | .5    |      | V     |
| Sourcing Saturation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | I <sub>OUT</sub> = 100mA                                                             |      | .1    |      | V     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | I <sub>OUT</sub> = 300mA                                                             |      | .2    |      | V     |
| But the second                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | I <sub>OUT</sub> = 500mA                                                             |      | .3    |      | V     |
| Source A/B Base Drive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                      | 20   |       |      | mA    |
| Q1/Q2 Standby Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | V <sub>PIN 16</sub> = 5V                                                             |      | 4     |      | mA    |
| Retraction Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                      |      |       |      |       |
| I(RET) SET                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                      |      | .75   |      | V     |
| Turn On Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 10 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                                               | 11 1 | 800   |      | ns    |
| Turn Off Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                      |      | 8     |      | μs    |
| Source Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | V <sub>PIN 23</sub> = 0.8V, V <sub>PIN 8</sub> = 3V,<br>I <sub>PIN 7</sub> = 50mA    | 0.95 | 1.2   | 1.5  | V     |
| Sink Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | V <sub>PIN 23</sub> = 0.8V, V <sub>PIN 8</sub> = 1.2V,<br>V <sub>PIN 11</sub> = 0.5V | 36   | 48    | 60   | mA    |
| RETR OUT V <sub>OL</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | V <sub>PIN 23</sub> = 0.8V, I <sub>PIN 4</sub> = 1mA                                 |      | 0.1   | 0.4  | V     |
| Power Fail Detection Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                      |      | 1     |      |       |
| 12V Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                                      | 9.5  | 10    | 10.5 | V     |
| Hysteresis — 12V Sense                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                      |      | 120   |      | mV    |
| 5V Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                      | 4.40 | 4.575 | 4.75 | V     |
| Hysteresis — 5V Sense                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | · · · · · · · · · · · · · · · · · · ·                                                |      | 30    |      | mV    |

## **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = Operating Range,  $R_{SENSE}$  = 1 $\Omega$ ,  $R_{COIL}$  = 15 $\Omega$ , CONTROL- (pin 17) =  $V_{CC/2}$ , C1 = 30pF, Q1, Q2 = MJE210,  $R_{SET}$  = 3.7 $K\Omega$ .

| PARAMETER                       | CONDITIONS                                           | MIN  | TYP  | MAX | UNITS |
|---------------------------------|------------------------------------------------------|------|------|-----|-------|
| Logic Inputs and Outputs        |                                                      |      |      |     |       |
| Voltage High (V <sub>IH</sub> ) |                                                      | 2    | 1.4  |     | V     |
| Voltage Low (V <sub>IL</sub> )  |                                                      |      | 1.4  | .8  | V     |
| Current High (I <sub>IH</sub> ) | V <sub>IN</sub> = 5V                                 |      |      | ±10 | μΑ    |
| Current Low (I <sub>IL</sub> )  | V <sub>IN</sub> = 0V, except pin 23                  | -40  | -10  |     | μΑ    |
|                                 | V <sub>IN</sub> = 0V, pin 23 only                    | -250 | -160 |     | μΑ    |
| Voltage Low (pins 22, 23)       | I <sub>OL</sub> = 1mA                                |      | -    | .4  | V     |
| Over-Temperature Detection      |                                                      |      |      |     | .,    |
| T <sub>J</sub> Threshold        |                                                      |      | 160  |     | °C    |
| Hysteresis                      |                                                      |      | 30   |     | °C    |
| Current Consumption             |                                                      |      |      |     |       |
| Pin 21                          | Pin 21 = 5.5V                                        |      | . 5  | 7   | mA    |
| Pin 1                           | $V_{CC}$ = 13.2V, $V_{PIN 16}$ = $V_{CC/2}$          |      | 5    | 10  | mA    |
| Pin 8                           | V <sub>PIN 8</sub> = 13.2V, V <sub>PIN 23</sub> = 5V |      | 3.5  | 5   | mA    |

## **FUNCTIONAL DESCRIPTION**

#### **POWER AMPLIFIER**

The ML4408 power amplifier circuit (figure 1) is set up as a Howland Current source with a fixed gain of 1/4 or 1/24 (set by driving pin 3 high or low respectively). This architecture yields minimal cross-over distortion while maintaining low output cross conduction currents. The gain figure refers to the ratio of input voltage to the output voltage seen across R<sub>SENSE</sub>. For example, at a 1/4 gain setting, with V(-) input at 2.5V and the V(+) input at 4.5V, +500mA would flow through the coil using a  $1\Omega$  sense resistor. Under the same conditions with pin 3 low, the current would be 83mA. If lower input voltage swings and higher currents are desired, the overall transconductance gain may be increased by using a lower value of sense resistor, however offset current will increase proportionally. The ability to change from low to high gain allows more complete utilization of DAC resolution when in the track follow mode.

The output stage is designed to provide minimal saturation losses and employs an external PNP transistor for the sourcing drive and an internal saturable NPN to sink current. Sinking saturation drop is typically under 0.4V. Sourcing saturation drop depends on the external transistors used.

Care should be taken to avoid drawing substrate currents due to negative excursions on any pin of the ML4408. Schoktty diodes should be included on both sides of the VCM to prevent negative excursions from forward biasing the substrate diodes on the IC.



Figure 1. Simplified Power Amplifier Schematic (High Gain Mode)

Two areas should be considered to avoid high frequency oscillation in the output stage:

- 1. Choose external PNP transistors with a  $F_{\tau}$  of at least 50MHz.
- An RC compensation network should be used to cancel the zero presented to the output by the L/R of the voice coil motor as shown in figure 2.

#### COMPENSATION

Figure 2 shows the equivalent AC circuit for the current amplifier.



Figure 2. AC Equivalent Circuit for Current Amplifier, Voice Coil Motor (VCM) and Snubber.

The amplifier's current bandwidth is limited by  $C_{OUT}$  which varies with the value chosen for  $R_{SFNSF}$ 

$$C_{OUT} \approx \frac{1200 \times (C_{COMP} + 12.8 pF)}{R_{SENSE}}$$

Where  $C_{COMP}$  is C1 between pins 18 and 19. With no snubber ( $R_S$  and  $C_S$ ) the bandwidth is limited to

$$F_{-3dB} = \frac{1}{2\pi} \sqrt{\frac{2.414}{L(M) C(OUT)}}$$

Since this is a second order system with L(M) and C(OUT) forming a resonant circuit, some damping is desirable to reduce ringing in the step response. This is accomplished with a resistive snubber. The optimum value of R(S) occurs when the following condition is met:

$$R(S) = \sqrt{\frac{L(VCM)}{C(OUT)}}$$

For a given C(S), setting R(S) to this value will minimize the ringing in the transient response. Larger values of R(S) will result in more ringing and more bandwidth. Smaller values of R(S) will result in more ringing and less bandwidth. C(S) (snubber capacitor) values of between 200nF and 1µF are usually necessary to achieve the desired reduction of ringing in the step response. At the optimum value of R(S) larger values of C(S) further reduce the ringing but do not affect the bandwidth.

Tuning the current loop response can be easily done simulating the network in figure 2 with a computer simulator (such as SPICE).

#### **POWER FAIL DETECT CIRCUIT**

The ML4408 circuit consists of a precision trimmed reference, resistor dividers and an "or function" comparator with hysteresis. The output (open collector) of this circuit appears on pin 22. When either comparator input (pins 20 and 24) falls below the 1.5V reference, pin 22 pulls low.

#### RETRACT CIRCUITS

When pin 23 goes low, pin 4 will pull low. The internal NPN transistor will saturate, pulling SINK B (pin 11) low. This portion of the circuit will function with less than 1V on V(RET). An internal voltage limited pull-up transistor is provided which sources current on pin 7 to the VCM. This circuit will operated reliably down to a V(RET) voltage of around 2.5V, making the ML4408 retract circuit adequate for 12V systems where the spindle motor EMF provided is adequate.



Figure 3. Output Current:  $V_{IN}$  = 100 Hz Sine Wave,  $1V_{P-P}$ Low Gain Mode ( $V_{PIN 3}$  = 0),  $R_{SENSF}$  =  $1\Omega$ 



Figure 4. Output Current:  $V_{IN} = 1$  KHz Sine Wave,  $1V_{P-P}$  Low Gain Mode ( $V_{PIN 3} = 0$ ),  $R_{SENSE} = 1\Omega$ 



Figure 5. Output Saturation Voltage vs Output Current  $(Q_1 = Q_2 = MJE210)$ 



Figure 7. Retract Source Voltage Limit



Figure 6. Output Saturation Voltage vs Output Current with BSR31  $(Q_1 = Q_2 = BSR31)$ 



Figure 8. Retract Sink Voltage vs Current



Figure 9. Typical 12V Application



Figure 10. ML4408 Used with ML2341 8-Bit DAC Provides up to 13-Bit Effective Resolution



# **ML4410**

# Sensorless Spindle Motor Controller

## GENERAL DESCRIPTION

The ML4410 provides complete commutation for delta or wye wound Brushless DC (BLDC) motors without the need for signals from Hall Effect sensors. This IC senses the back EMF of the 3 motor windings (no neutral required) to determine the proper commutation phase angle using phase lock loop techniques. This technique will commutate virtually any 3-phase BLDC motor and is insensitive to PWM noise and motor snubbing.

Included in the ML4410 is the circuitry necessary for a Hard Disk Drive microcontroller driven control loop. The ML4410 controls motor current with either a constant off-time PWM or linear current control driven by the microcontroller. Speed feedback for the micro is a stable digital frequency equal to the commutation frequency of the motor. All commutation is performed by the ML4410. Braking and Power Fail are also included in the ML4410.

Two different start-up sequencing (minimum start-up time or minimum reverse rotation at start up) algorithms are supported by the ML4410. Since the timing of the start-up sequencing is determined by the

micro, the system can be optimized for a wide range of motors and inertial loads.

The ML4410 modulates the gates of external N-channel power MOSFETs to regulate the motor current. The IC drives external PNP transistors or P-channel MOSFETs directly. Special circuits are used to save base drive power at low load currents.

## **FEATURES**

- Back-EMF Commutation Provides Maximum Torque for Minimum "Spin-Up" Time for Spindle Motors
- Accurate, Jitter-Free Phase Locked Motor Speed Feedback Output
- Linear or PWM Motor Current Control
- Easy Microcontroller Interface for Optimized Start-Up Sequencing and Speed Control
- Power Fail Detect Circuit with Delayed Braking
- Drives External N-Channel FETs and PNP's or P-Channel FETs

## **BLOCK DIAGRAM**



# PIN CONFIGURATION





# PIN DESCRIPTION

|       |                  |                                                               |     |     |                 | and the second of the second o |
|-------|------------------|---------------------------------------------------------------|-----|-----|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIN # | NAME             | FUNCTION                                                      | PIN | 1#  | NAME            | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 1     | GND              | Signal and Power Ground.                                      | 1   | 6   | RESET           | Input which holds the VCO off                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| . 2   | PNP1             | Drives the external PNP power transistor driving motor PH1.   |     |     |                 | and sets the ML4410 to the RESET condition.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 3     | PNP2             | Drives the external PNP power transistor driving motor PH2.   | 1   | 7   | PWR FAIL        | A "0" output indicates 5V or 12V is under-voltage.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| 4     | $V_{CC2}$        | 12V power and power for the braking function.                 | 1   | 8   | ENABLE E/A      | A "1" logic input enables the error amplifier and closes the back-EMF feedback loop.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 5     | PNP3             | Drives the external PNP power transistor driving motor PH3.   | 1   | 9   | +5V             | 5V power supply input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 6     | C <sub>OTA</sub> | Compensation capacitor for                                    | 2   | 0 . | RC              | VCO loop filter components.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|       | 0                | linear motor current amplifier loop.                          | 2   | 1   | I(RAMP)         | Current into this pin sets the initial acceleration rate of the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| 7     | OTA OUT          | Output of motor current error                                 |     | _   |                 | VCO during start-up.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|       |                  | amplifier, normally connected to OTA IN or to external MOSFET |     | 2   | PH1             | Motor Terminal 1.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|       |                  | gate.                                                         |     | 3   | PH2             | Motor Terminal 2.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| 8     | OTA IN           | Driving voltage for N1–N3.                                    | 2   | 4   | PH3             | Motor Terminal 3.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|       |                  | Normally tied to OTA OUT.                                     | 2   | 5   | V <sub>CC</sub> | 12V power supply. Terminal which is sensed for power fail.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 9–11  | N1, N2, N3       | Drives the external N-channel MOSFETs for PH1, PH2, PH3.      | 2   | 6   | BRAKE           | A "0" activates the braking circuit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| 12    | I(SENSE)         | Motor current sense input.                                    | 2   | 7   | I(LIMIT)        | Sets the threshold for the PWM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
| 13    | $C_{OS}$         | Timing capacitor for fixed off-<br>time PWM current control.  |     | /   | ((LIIVIII)      | comparator.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 14    | $C_{VCO}$        | Timing capacitor for VCO.                                     | 2   | 8   | I(CMD)          | Current Command for Linear Current amplifier.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| 15    | VCO OUT          | Open Collector Logic Output from VCO.                         |     |     |                 | , v                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (pins 4, 25)                  | 14V   |
|----------------------------------------------|-------|
| Output Current (pins 2, 3, 5, 9, 10, 11) ±15 | 0mA   |
| Logic Inputs (pins 16, 17, 18, 26)0.3 t      | o 7.V |
| Junction Temperature 1                       | 50°C  |
| Storage Temperature Range65°C to +1          | 50°C  |

| Lead Temperature (Solde              | ring 10 sec) | <br>150°C  |
|--------------------------------------|--------------|------------|
| Thermal Resistance ( $\theta_{IA}$ ) |              | <br>60°C/W |

# **OPERATING CONDITIONS**

| Temperature Range                     | 0°C to +70°C          |
|---------------------------------------|-----------------------|
| V <sub>CC</sub> Voltage +12V (pin 25) | $\dots$ 12V $\pm$ 10% |
| +5V (pin 19)                          | 5V $\pm$ 10%          |
| I(RAMP) Current (pin 21)              | 0 to 100µA            |
| I Control Voltage Range (pins 27, 28) | 0V to 7V              |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  =  $V_{CC2}$  = 12V,  $R_{SENSE}$  = 1 $\Omega$ ,  $C_{OTA}$  =  $C_{VCO}$  = .01 $\mu$ F,  $C_{OS}$  = .02 $\mu$ F.

| PARAMETER                               | CONDITIONS                                      | MIN  | TYP  | MAX  | UNITS |
|-----------------------------------------|-------------------------------------------------|------|------|------|-------|
| Oscillator (VCO) Section (Mode 1 or 2 u | unless otherwise specified)                     |      |      |      | ı.    |
| Frequency vs. V <sub>PIN 20</sub>       | $1V \le V_{PIN 20} \le 10V$                     |      | 300  |      | Hz/V  |
| Frequency                               | V <sub>VCO</sub> = 6V                           | 1450 | 1800 | 2150 | Hz    |
|                                         | V <sub>VCO</sub> = .5V                          | 70   | 140  | 210  | Hz    |
| Reset Voltage at C <sub>VCO</sub>       | Mode = 0                                        |      | 125  | 250  | mV    |
| Sampling Amplifier                      |                                                 |      |      |      |       |
| V <sub>RC</sub>                         | Mode 0                                          | **   | 125  | 250  | mV    |
| I <sub>RC</sub>                         | Mode 1, $R_{RAMP} = 39K\Omega$                  | 70   | 100  | 130  | μΑ    |
|                                         | Mode 2A, V <sub>PH2</sub> = 4V                  | 30   | 50   | 70   | μΑ    |
|                                         | Mode 2A, V <sub>PH2</sub> = 6V                  | -15  | 2    | +15  | μΑ    |
|                                         | Mode 2A, V <sub>PH2</sub> = 8V                  | -30  | -50  | -70  | μА    |
| Motor Current Control Section           |                                                 |      |      |      |       |
| I(SENSE) Gain                           | $V_{PIN 27}$ = 5V, $0V \le V_{PIN 28} \le 2.5V$ | 4.5  | 5    | 5.5  | V/V   |
| One Shot Off Time                       |                                                 | 12   | 25   | 33   | μs    |
| I(CMD) Transconductance Gain            |                                                 |      | .19  |      | mmho  |
| Power Fail Detection Circuit            |                                                 |      |      |      |       |
| 12V Threshold                           |                                                 | 9.1  | 9.8  | 10.5 | V     |
| Hysteresis                              |                                                 |      | 150  |      | mV    |
| 5V Threshold                            |                                                 | 3.8  | 4.25 | 4.5  | V     |
| Hysteresis                              |                                                 |      | 70   |      | mV    |
| Logic Inputs                            | 7 8                                             |      |      | •    | -     |
| Voltage High (V <sub>IH</sub> )         |                                                 | 2 .  |      |      | V     |
| Voltage Low (V <sub>IL</sub> )          |                                                 |      |      | .8   | V     |
| Current High (I <sub>IH</sub> )         | V <sub>IN</sub> = 2.7V                          | -10  | . 1  | 10   | μΑ    |
| Current Low (I <sub>II</sub> )          | V <sub>IN</sub> = 0.4V                          | -500 | -350 | -200 | μΑ    |

## **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  =  $V_{CC2}$  = 12V,  $R_{SENSE}$  = 1 $\Omega$ ,  $C_{OTA}$  =  $C_{VCO}$  = .01 $\mu$ F,  $C_{OS}$  = .02 $\mu$ F

| PARAMETER                              | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | MIN  | TYP | MAX     | UNITS |
|----------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|-----|---------|-------|
| Outputs                                | I(CMD) = I(LIMIT) = 2.5V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |     |         | 4.7   |
| I <sub>PNP</sub> Low                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 50   | 75  | 100     | mA    |
| I <sub>PNP</sub> High                  | Off State                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | -100 |     | 100     | μΑ    |
| V <sub>N</sub> High                    | V <sub>PIN 8</sub> = 10V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 9.7  | 10  | 10.3    | V     |
| V <sub>N</sub> Low                     | And the second of the second o |      | .2- | .7      | V .   |
| A <sub>V</sub> Pin 8 to V <sub>N</sub> | V <sub>PIN 8</sub> = 6V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | .95  | 1   | 1.05    | V/V   |
| LOGIC Low                              | I <sub>OUT</sub> = 0.5mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1154 |     | .4      | V.    |
| LOGIC I <sub>OUT</sub> High            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 5   |         | μΑ    |
| Supply Currents                        | (N and PNP Outputs Open)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |      |     | n talka |       |
| 5V Current                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 2   | 4       | mA    |
| V <sub>CC</sub> Current                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 38. | 50      | mA    |
| V <sub>CC2</sub> Current               | £                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |      | 4   | 10      | mA    |

Note 1: For explanation of states, see figure 5 and table 1.

### **FUNCTIONAL DESCRIPTION**

The ML4410 provides closed-loop commutation for 3-phase brushless motors. To accomplish this task, a VCO, integrating Back-EMF Sampling error amplifier and sequencer form a phase-locked loop, locking the VCO to the back-EMF of the motor. The IC also contains circuitry to control motor current with either linear or constant off-time PWM modes. Braking and power fail detection functions are also provided on chip. The ML4410 is designed to drive external power transistors (N-channel MOSFET sinking transistors and PNP sourcing transistors) directly, and contains a special circuit to reduce PNP base currents when output current demand is reduced.

Start-up sequencing and motor speed control are accomplished by a microcontroller. Speed sensing is accomplished by monitoring the output of the VCO, which will be a signal which is phased-locked to the commutation frequency of the motor.

#### BACK-EMF SENSING AND COMMUTATOR

The ML4410 contains a patented back-EMF sensing circuit which samples the phase which is not energized (Shaded area in figure 2) to determine whether to increase or decrease the commutator (VCO) frequency. A late commutation causes the error amplifier to charge the filter (RC) on pin 20, increasing the VCO input while early commutation causes pin 20 discharge. Analog speed control loops can use pin 20 as a speed feedback voltage.

The input impedance of the three PH inputs is about  $8K\Omega$  to GND. When operating with a higher voltage motor, the PH inputs should be divided down in voltage so that the maximum voltage at any PH input does not exceed VCC. See ML4411 data sheet for applications.

#### **VCO AND PHASE DETECTOR CALCULATIONS**

The VCO should be set so that at the maximum frequency of operation (the running speed of the motor) the VCO



Figure 1. Back EMF Sensing Block Diagram.



Figure 2. Typical Motor Phase Waveform with Back-EMF Superimposed (Ideal Commutation).

control voltage will be no higher than VCC<sub>MIN</sub> – 1V. The VCO maximum frequency will be:

$$F_{MAX} = 0.05 \times POLES \times RPM$$

where POLES is the number of poles on the motor and RPM is the maximum motor speed in Revolutions Per Minute.

The minimum VCO gain derived from the specification table (using the minimum Fvco at  $V_{VCO} = 6V$ ) is:

$$K_{VCO(MIN)} = \frac{2.42 \times 10^{-6}}{C_{VCO}}$$

Assuming that the  $V_{VCO(MAX)} = 9.5V$ , then

$$C_{VCO} = \frac{9.5 \times 2.42 \times 10^{-6}}{F_{MAX}}$$

or

$$C_{VCO} = \frac{460}{POLES \times RPM} \mu F$$

Figure 4 shows the transfer function of the Phase Lock Loop with the phase detector formed from the sampled phase through the Gm amplifier with the loop filtered formed by R, C1, and C2.



Figure 3. VCO Output Frequency vs. V<sub>VCO</sub> (Pin 20)



Figure 4. Back EMF Phase Lock Loop Components.

The impedance of the loop filter is

$$Z_{RC}(s) = \frac{1}{C_1 s} \frac{(s + \omega_{LEAD})}{(s + \omega_{LAG})}$$

Where the lead and lag frequencies are set by:

$$\omega_{LEAD} = \frac{1}{RC_2}$$

$$\omega_{LAG} = \frac{C_1 + C_2}{R C_1 C_2}$$

Requiring the loop to settle in 20 PLL cycles with a spread of 10 between  $\omega_{LEAD} = 10 \times \omega_{LAG}$  produces the following calculations for R, C<sub>1</sub> and C<sub>2</sub>:

$$C_1 \approx \frac{8.06 \times 10^{-9}}{C_{VCO} \times F_{VCO}^2}$$

$$C_2 = 9 \times C_1$$

$$R = \frac{12.54}{C_2 \times F_{VCO}}$$

## START-UP SEQUENCING

When the motor is intitially at rest, it is generating no back-EMF. Because a back-EMF signal is required for closed loop commutation, the motor must be started "open-loop" until a velocity sufficient to generate some back-EMF is attained (around 100 RPM). The following steps are a typical procedure for starting a motor which is at rest.

**Step 1:** The IC is held in reset (state R) with full power applied to the windings (see figure 6). This aligns the rotor to a position which is 30° (electrical) before the center of the first commutation state.

**Step 2:** Reset is released, and a fixed current is input to pin 21 and appears as a current on pin 20, and will ramp the VCO input voltage, accelerating the motor at a fixed rate

**Step 3:** When the motor speed reaches about 100 RPM, the back EMF loop can be closed by pulling pin 18 high.

| 1 1    |     | . , | INPUT |      |      |      |          |
|--------|-----|-----|-------|------|------|------|----------|
| STATE  | N1  | N2  | N3    | PNP1 | PNP2 | PNP3 | SAMPLING |
| R or 0 | OFF | ON  | OFF   | ON   | OFF  | ON   | N/A      |
| Α      | OFF | OFF | ON    | ON   | OFF  | OFF  | PH2      |
| В      | OFF | OFF | ON    | OFF  | ON   | OFF  | PH1      |
| С      | ON  | OFF | OFF   | OFF  | ON   | OFF  | PH3      |
| D      | ON  | OFF | OFF   | OFF  | OFF  | ON   | PH2      |
| E ·    | OFF | ON  | OFF   | OFF  | OFF  | ON   | PH1      |
| F      | OFF | ON  | OFF   | ON   | OFF  | OFF  | PH3      |

**Table 1. Commutation States.** 



Figure 5. Commutation Timing and Sequencing.



Figure 6. Typical Start-up Sequence.

Using this technique, some reverse rotation is possible. The maximum amount of reverse rotation is 360/N, where N is the number of poles. For an 8 pole motor, 45° reverse rotation is possible.

| Step | Pin<br>16 | Pin<br>18 | Pin<br>21 | I(LIMIT)<br>I(CMD) |
|------|-----------|-----------|-----------|--------------------|
| 1    | 0 .       | 0         | Fixed     | I <sub>MAX</sub>   |
| 2    | 1         | 0         | Fixed     | I <sub>MAX</sub>   |
| 3    | .1 .      | 1 -       | 0         | I <sub>MAX</sub>   |

**Table 2. Start-up Sequence.** 

### ADJUSTING OPEN LOOP STEP RATE

 $I_{RAMP}$  should be set so that the VCO's frequency ramp during "open loop stepping" phase of motor starting is less than the motor's acceleration rate. In other words, the motor must be able to keep up with the VCO's ramp rate in open loop stepping mode. The VCO's input voltage ( $V_{PIN\ 20}$ ) ramp rate is given by:

$$\frac{dV_{VCO}}{dt} \approx \frac{I_{RAMP}}{C_1 + C_2}$$

since

$$F_{VCO} = K_{VCO} \times V_{VCO}$$

$$K_{VCO(MAX)} \approx \frac{4 \times 10^{-6}}{C_{VCO}}$$

then combining the 3 equations I<sub>RAMP</sub> can be calculated from the desired maximum open loop stepping rate the motor can follow.

$$I_{RAMP} < \frac{dF_{VCO}}{dt} \frac{C_{VCO} \times (C_1 + C_2)}{4 \times 10^{-6}}$$

The motor will start more consistently and tolerate a wider variation in open loop step rate if there is some damping on the motor (such as head drag) during the open loop modes.

The tolerance of the open loop step VCO acceleration

$$\left( \frac{dF_{VCO}}{dt} \right)$$
 depends on the tolerances of  $K_{VCO}$ ,  $I_{RAMP}$ ,  $C1$ ,

- C2, and  $C_{VCO}$ . For more optimum spin up times, these variables can be digitally "calibrated" out by the microprocessor using the following procedure:
  - 1. Reset the IC by holding pin 16 low for at least 5µs.
  - 2. Go into open loop step mode with no current on the motor and measure the difference between the first two complete VCO periods with the PWM signal at 50% duty cycle:

ENABLE E/A = (see below)  

$$I(CMD) = 0V$$
  
PWM OUT = 50%



Figure 7. Auto-Calibration of Open-Loop Step Rate.

3. Compute a correction factor to adjust I<sub>RAMP</sub> current by changing the PWM duty cycle from the Micro (D.C.)

D.C.(NEW) = 
$$50\% \times \frac{\Delta F_{VCO}(DESIRED)}{\Delta F_{VCO}(MEASURED)}$$

4. Use new computed duty cycle for open loop stepping mode and proceed with a normal start-up sequence.

If this auto calibration is used ENABLE E/A can be tied permanently high, eliminating a line from the Micro. Since there is offset associated with the Phase Detector Error Amp (E/A), more current than is being injected by I<sub>RAMP</sub> may be taken out of pin 20 if the offset is positive (into pin 20) if the error amp were enabled during the open loop stepping mode. In that case, V<sub>VCO</sub> would not rise and the motor would not step properly. The effect of E/A offset can also be canceled out by the auto calibration algorithm described above allowing the E/A to be permanently enabled.

#### **PWM AND LINEAR CURRENT CONTROL**

To facilitate speed control, the ML4410 includes two current control loops — linear and PWM (figure 9). The linear control loop senses the motor current on the I(SENSE) terminal through R<sub>SENSE</sub>. An internal current sense amplifier's (A2) output modulates the gates of the 3 N-channel MOSFET's when OTA OUT is tied to OTA IN, or can modulate a single MOSFET gate tied to OTA OUT. When operated in this mode, OTA IN is tied to 12V, and N1-N3 are saturated switches. This method produces the lowest current ripple at the expense of an extra MOSFET.

The linear current control modulates the gates of the external MOSFET drivers. Amplifier A2 is a transconductance amplifier which amplifies the difference between I(CMD) and I(SENSE). The transconductance gain of A2 is:

$$g_m = 1.875 \times 10^{-4} \, \text{U}$$

The current loop is compensated by C<sub>OTA</sub> which forms a pole given by

$$\omega_P = \frac{9.375 \times 10^{-4}}{C_{OTA}}$$

This time constant should be fast enough so that the current loop settles in less than 10% of  $T_{VCO}$  at the highest motor speed to avoid torque ripple to  $V_{TH}$  mismatch of the N-Channel MOSFETs, or use a separate MOSFET in series with N1-N3 with a lower time constant.

The ML4410 also includes a current mode constant off-time PWM circuit. When motor current builds to the threshold set on I(LIMIT) input (pin 27), a one-shot is fired whose timing is set by  $C_{OS}$ . The current in the motor will be controlled by the lower of pin 27 and pin 28.

The I(SENSE) input pin should be kept below 1V. If I(SENSE) goes above 1V, a bias current of about  $-300\mu A$  will flow out of pin 12 and the N outputs will be inhibited. Bringing I(SENSE) below .7V removes the bias current to its normal level. For this reason, the noise filter resistor on the I(SENSE) pin (1K $\Omega$  on Figure 11) should be less than 1.5K $\Omega$ .

The noise filter time constant should be less than 1µs to avoid excessive phase shift in the I(SENSE) signal.



Figure 8. I(LIMIT) Output Off-Time vs. Cos.

#### **OUTPUT DRIVERS**

The motor's source transistor drivers are open-collector NPN's with internal  $50 \text{K}\Omega$  pull-up resistors, whose current is controlled according to the current demanded through the motor. To conserve power, the ML4410 sets the current to PNP1, PNP2, and PNP3, proportional to the lower of pin 27 and pin 28.

Drivers N1 through N3 are totem-pole outputs capable of sourcing and sinking 10mA. Switching noise in the external MOSFETs can be reduced by adding resistance in series with the gates.

#### **BRAKING**

Applying a 0 on pin 26 activates the braking circuit. The brake circuit turns on PNP1 through PNP3 and turns off NPN1 and NPN3.



Figure 9. Current Control, Output Drive and Braking Circuits.

## **APPLICATIONS**



Figure 11. ML4410 Typical Application.

## **APPLICATIONS** (Continued)



| Symbol | Value  |
|--------|--------|
| A1     | LM358  |
| Q1     | 74HC14 |
| D1, D2 | 1N4148 |
| R1     | 1ΜΩ    |
| R2     | 1ΜΩ    |
| R3     | 100ΚΩ  |

| Symbol | Value          |
|--------|----------------|
| R4     | 100ΚΩ          |
| R5     | 50ΚΩ           |
| R6     | 50ΚΩ           |
| C1     | 3.3 <b>µ</b> F |
| C2     | 3.3 <b>µ</b> F |
| C3     | .47 <b>μ</b> F |

Figure 12. Analog Start-up Circuit.

Figure 13. Analog Speed Control.

Figure 11 shows a typical application of the ML4410 in a hard disk drive spindle control. Although the timing necessary to start the motor in most applications would be generated by a microcontroller, Figure 12 shows a simple "one-shot" start-up timing approach.

Speed control can be accomplished either by:

- Sensing the VCO OUT frequency with a Microcontroller and adjusting I(CMD) via an analog output from the Micro (PWM DAC).
- 2. Using analog circuitry for speed control (Figure 13).

#### **OUTPUT STAGE HINTS**

Q1, Q2, and Q3 are MJE210 or equivalent. Q4, Q5, and Q6 are IRFU010 or equivalent. Base resistors (100 $\Omega$ ) are included to reduce power dissipation in the IC during start-up. If requested currents are low, these can be eliminated. Switching transients due to commutation can be reduced by increasing the  $470\Omega$  gate resistors on Q4-Q6.

Since the output section in a full bridge application consists of three half-H switches, cross-conduction can occur. Cross-conduction is the condition where an N-FET and PNP in the same phase of the bridge conduct simultaneously. This could happen under two conditions (see figure 14):

- 1. When transitioning from mode 0 to mode A (see table 1) or from braking to mode R, a PNP goes from on to off at the same time N goes from off to on in the same phase. If the PNP turns off slowly and N turns on quickly, cross-conduction may occur. This condition has been prevented inside the IC on later revisions of the ML4410. Consult your Micro Linear representative for date code information. On earlier revision parts, forcing the PNP to turn off more quickly than the NPN turns on will minimize the cross-conduction current.
- 2. When the MOSFET (or PNP) in the same phase switches on gate current flows due to capacative coupling of current through the FET's drain to gate capacitance (or PNP's Miller Capacitance). This could cause the device that was off to be turned on.

In Condition 2 above, the PNP is pulled up inside the ML4410 with a  $50K\Omega$  resistor. If the current through C(CB) is greater than  $0.7V \div 50K$  when the N-FET turns on, the PNP could turn on simultaneously, causing cross-conduction. Adding R1 as shown in figure 14 eliminates this. The size of R1 will depend on the fall time of the phase voltage, and the size of the C(CB).

## **APPLICATIONS** (Continued)



Figure 14. Causes of Cross-conduction.

Adding a series damping resistor to the N-FET gate (RGn) will slow the fall time. The damping resistor should be low enough to:

Avoid turning on the N-Channel gate when the PNP turns on via the same mechanism outlined in condition 2 above

Not severely increase the switching losses in the N-FET

In higher power applications, when large MOSFETs are used, the N-Output can be pulled below GND, causing the internal substrate diode (Dint) to conduct. The negative substrate current should be limited to less than 2mA, which can be done by adding D1 as shown in figure 14. D1 prevents the gate from going below 0.7V, limiting the substrate current to:

$$\frac{V_{BE(D1)} - V_{BE(Dint)}}{RG(N)}$$

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                 |
|-------------|-------------------|-------------------------|
| ML4410CQ    | 0°C to +70°C      | 28-Pin Molded PCC (Q28) |





# **Sensorless Spindle Motor Controller**

### GENERAL DESCRIPTION

The ML4411 provides complete commutation for delta or wye wound Brushless DC (BLDC) motors without the need for signals from Hall Effect sensors. This IC senses the back EMF of the 3 motor windings (no neutral required) to determine the proper commutation phase angle using phase lock loop techniques. This technique will commutate virtually any 3-phase BLDC motor and is insensitive to PWM noise and motor snubbing. The ML4411 is architecturally similar to the ML4410 but with improved braking and brown-out recovery circuitry.

Included in the ML4411 is the circuitry necessary for a Hard Disk Drive microcontroller driven control loop. The ML4411 controls motor current with either a constant off-time PWM or linear current control driven by the microcontroller. Speed feedback for the micro is a stable digital frequency equal to the commutation frequency of the motor. All commutation is performed by the ML4411. Braking and Power Fail are also included in the ML4411.

The timing of the start-up sequencing is determined by the micro, allowing the system to be optimized for a wide range of motors and inertial loads.

The ML4411 modulates the gates of external N-Channel power MOSFETS to regulate the motor current. The IC drives P-Channel MOSFETS directly.

#### **FEATURES**

- Back-EMF Commutation Provides Maximum Torque for Minimum "Spin-Up" time for Spindle Motors.
- Accurate, Jitter-Free Phase Locked Motor Speed Feedback Output
- Linear or PWM Motor Current Control
- Easy Microcontroller Interface for Optimized Start-up Sequencing and Speed Control
- Power Fail Detect Circuit with Delayed Braking
- Drives External N-Channel FETs and P-Channel FETs
- Back-EMF comparator detects motor rotation after power fail for fast re-lock after brownout.
- Improved version of ML4410

## **BLOCK DIAGRAM**



## PIN CONFIGURATION

ML4411



## PIN DESCRIPTION

| PIN# NAME           | FUNCTION                                                                  | PIN# NAME                               | FUNCTION                                                                         |
|---------------------|---------------------------------------------------------------------------|-----------------------------------------|----------------------------------------------------------------------------------|
| 1 GND               | Signal and Power Ground                                                   | 15 VCO/TACH                             | Logic Output from VCO or TACH                                                    |
| 2 P1                | Drives the external P-Channel transistor driving motor PH1                | OUT<br>16 RESET                         | comparator.  Input which holds the VCO off and sets                              |
| 3 P2                | Drives the external P-Channel transistor driving motor PH2                | 17 PWR FAII                             | the IC to the RESET condition.  A "0" output indicates 5V or 12V is under        |
| 4 VCC2              | 12V power and power for the braking function                              | 17 1 ********************************** | voltage. This is an open collector output with a 4.5KW pull-up to +5V.           |
| 5 P3                | Drives the external P-Channel transistor driving motor PH3                | 18 ENABLE E/A                           | A "1" logic input enables the error amplifier and closes the back-EMF            |
| 6 C <sub>OTA</sub>  | Compensation capacitor for linear motor current amplifier loop            | 19 +5V                                  | feedback loop  5V power supply input                                             |
| 7 C(BRK)            | Capacitor which stores energy to charge                                   | 20 RC                                   | VCO loop filter components                                                       |
|                     | N-Channel MOSFETS for braking with power off.                             | 21 I(RAMP)                              | Current into this pin sets the initial acceleration rate of the VCO during start |
| 8 DIS PWR           | A logic 0 on this pin turns off the N and P                               |                                         | up                                                                               |
|                     | outputs and causes the TACH compara-<br>tor output to appear on TACH OUT. | 22 PH1                                  | Motor Terminal 1                                                                 |
| 9-11                | N1, N2, N3 Drives the external N-                                         | 23 PH2                                  | Motor Terminal 2                                                                 |
| 5-11                | channel MOSFETs for PH1, PH2, PH3                                         | 24 PH3                                  | Motor Terminal 3                                                                 |
| 12 I(SENSE)         | Motor current sense input                                                 | 25 VCC                                  | 12V power supply. Terminal which is sensed for power fail.                       |
| 13 C <sub>OS</sub>  | Timing capacitor for fixed off-time PWM current control                   | 26 BRAKE                                | A "0" activates the braking circuit                                              |
| 14 C <sub>VCO</sub> | Timing capacitor for VCO.                                                 | 27 I(LIMIT)                             | Sets the threshold for the PWM comparator                                        |
|                     |                                                                           | 28 I(CMD)                               | Current Command for Linear Current amplifier                                     |

## **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (pins 4, 25)          | 14V            |
|--------------------------------------|----------------|
| Output Current (pins 2,3,5,9,10,11)  |                |
| Logic Inputs (pins 16,17,18,26)      | 0.3 to 7V      |
| Junction temperature                 | 150°C          |
| Storage Temperature Range            | -65°C to 150°C |
| Lead Temperature (Soldering 10 sec.) | 150°C          |
| Thermal Resistance (θ JA)            | 60°C/W         |
|                                      |                |

## **OPERATING CONDITIONS**

| Temperature Range                    | 0°C to 70°C      |
|--------------------------------------|------------------|
| VCC Voltage +12V (pin 25)            | 12V <u>+</u> 10% |
| +5V (pin 19)                         |                  |
| I(RAMP) current (pin 21)             |                  |
| I Control Voltage Range (pins 27,28) | 0V to 7V         |

## **ELECTRICAL CHARACTERISTICS**

 $Unless \ otherwis \textbf{@} specified, T_A = Operating \ Temperature \ Range, VCC = VCC2 = 12V, R_{SENSE} = 1\Omega, C_{OTA} = C_{VCO} = .01\mu F, C_{OS} = .02\mu F$ 

| PARAMETER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | CONDITIONS                                             | MIN  | TYP  | MAX  | UNITS |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|------|------|------|-------|
| Oscillator (VCO) section                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | V <sub>PIN16</sub> = 5V                                |      |      |      |       |
| Frequency vs. V <sub>PIN20</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | $1V \le V_{PIN20} \le 10V$                             |      | 300  |      | hz/V  |
| Frequency                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>VCO</sub> = 6V                                  | 1450 | 1800 | 2150 | hz    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | V <sub>VCO</sub> = .5V                                 | 70   | 140  | 210  | hz    |
| Reset Voltage at C <sub>VCO</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Mode = 0                                               |      | 125  | 250  | mV    |
| Sampling Amplifier (note 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                        |      |      |      |       |
| $V_{RC}$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | State R                                                |      | 125  | 250  | mV    |
| I <sub>RC</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | $V_{PIN18}=0V$ , $R_{RAMP}=39K\Omega$                  | 70   | 100  | 130  | μΑ    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | V <sub>PIN18</sub> =5V, State A, V <sub>PH2</sub> =4V, | 30   | 50   | 70   | μΑ    |
| er <del>e</del> n grand and a state of the state of th | V <sub>PIN18</sub> =5V,State A, V <sub>PH2</sub> =6V   | -13  | 2    | 13   | μΑ    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | V <sub>PIN18</sub> =5V,State A, V <sub>PH2</sub> =8V   | -30  | -50  | -70  | μΑ    |
| V <sub>PIN21</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | $R_{PIN21} = 39K\Omega$ to +5V                         | 1.0  | 1.1  | 1.20 | V     |
| Motor Current Control Section                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                        | -    |      | ١    | **    |
| I(SENSE) Gain                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | $V_{PIN27}=5V$ , $0V \le V_{PIN28} \le 2.5V$           | 4.5  | 5    | 5.5  | V/V   |
| One Shot off time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                        | 12   | 25   | · 33 | μS    |
| I(CMD) Transconductance Gain                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                        |      | .19  |      | mmho  |
| I(CMD), I(LIM) Bias Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V <sub>IN</sub> =0                                     | 0    | -100 | -400 | nA    |
| Power Fail Detection Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                        |      |      |      |       |
| 12V Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ·                                                      | 9.1  | 9.8  | 10.5 | V     |
| Hysteresis                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                        |      | 150  |      | mV    |
| 5V Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                        | 3.8  | 4.25 | 4.5  | V     |
| Hysteresis                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                        |      | 70   |      | mV    |
| Logic Inputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                        |      |      |      |       |
| Voltage High (V <sub>IH</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                        | 2    |      |      | V     |
| Voltage Low (V <sub>IL</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                        | 1    |      | .8   | V     |
| Current High (I <sub>IH</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | V <sub>IN</sub> =2.7V                                  | -10  | 1    | 10   | μΑ    |
| Current Low (I <sub>IL</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | V <sub>IN</sub> =0.4V                                  | -500 | -350 | -200 | μΑ    |
| Braking Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | V <sub>PIN17</sub> =0V                                 |      |      |      | ,     |
| Brake Active Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                        | 0.8  | 1.2  | 1.6  | L V   |
| PIN 26 Bias Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | $V_{PIN26} = 0V$                                       |      | 0.3  | . 1  | μΑ    |
| N-Channel Leakage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | VCC,VCC2=0V                                            | 0    | .06  | 10   | nA    |
| er de la company de la comp                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | $V_{PIN17}=0V, V_N=4V$                                 |      |      |      |       |
| C(BRK) Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | $VCC, VCC2 = 0V, V_{PIN26} = 3V$                       |      | 20   | 85   | μΑ    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | V <sub>PIN7</sub> = 6V                                 |      |      |      |       |

## **ELECTRICAL CHARACTERISTICS** (continued)

Unless otherwise specified,  $T_A$ =Operating Temperature Range, VCC=VCC2=12V,  $R_{SENSE}$ =1 $\Omega$ ,  $C_{0TA}$ = $C_{VCO}$ = .01 $\mu$ F,  $C_{OS}$  = .02 $\mu$ F

| PARAMETER                    | CONDITIONS               | MIN                     | TYP                     | MAX                | UNITS |
|------------------------------|--------------------------|-------------------------|-------------------------|--------------------|-------|
| Outputs                      | I(CMD) = I(LIMIT) = 2.5V |                         | <u> </u>                |                    | 1     |
| I <sub>P</sub> low           | $V_{P} = 0.8V$           | 5                       | 7                       | 19.5               | mA    |
| ·                            | $V_P = 0.4V$             | 2                       | 4                       |                    | mA    |
| V P high                     | $I_P = -10\mu A$         | VCC2 - 0.4              |                         |                    | V     |
|                              |                          |                         |                         |                    |       |
| V <sub>N</sub> high          | $V_{PIN12} = 0V$         | VCC-3.2                 | 10                      | VCC-1.2            | V     |
| V <sub>N</sub> low           | I <sub>N</sub> = 1mA     |                         | 0.2                     | 0.7                | V     |
| LOGIC low (V <sub>OL</sub> ) | I <sub>OUT</sub> =0.4mA  |                         |                         | 0.5                | V     |
| VCO/TACH V <sub>OH</sub>     | I <sub>OUT</sub> =-100μA | 2.4                     |                         |                    | V     |
| POWER FAIL V <sub>OH</sub>   | I <sub>OUT</sub> =-10μA  | V <sub>PIN19</sub> -0.2 | V <sub>PIN19</sub> -0.1 | V <sub>PIN19</sub> | . V   |
| Supply Currents              | (N and P outputs open)   |                         |                         |                    |       |
| 5V Current                   |                          |                         | 3                       | 4                  | mA    |
| VCC Current                  |                          |                         | 38                      | 50                 | mA    |
| VCC2 Current                 |                          |                         | 2                       | 3                  | mA    |

Note 1. For explanation of states, see Figure 5 and Table 1.

### **FUNCTIONAL DESCRIPTION**

The ML4411 provides closed-loop commutation for 3-phase brushless motors. To accomplish this task, a VCO, Integrating Back-EMF Sampling error amplifier and sequencer form a phase-locked loop, locking the VCO to the back-emf of the motor. The IC also contains circuitry to control motor current with either linear or constant off-time PWM modes. Braking and power fail detection functions are also provided on chip. The ML4411 is designed to drive external power transistors (N-channel sinking transistors and P-Channel sourcing transistors) directly.

Start-up sequencing and motor speed control are accomplished by a microcontroller. Speed sensing is accomplished by monitoring the output of the VCO, which will be a signal which is phased-locked to the commutation frequency of the motor.



Figure 1. Back EMF sensing block diagram

#### **BACK-EMF SENSING AND COMMUTATOR**

The ML4411 contains a patented back-emf sensing circuit which samples the phase which is not energized (Shaded area in fig. 2 below) to determine whether to increase or decrease the commutator (VCO) frequency. A late commutation causes the error amplifier to charge the filter (RC) on pin 20, increasing the VCO input while early commutation causes pin 20 to discharge. Analog speed control loops can use Pin 20 as a speed feedback voltage.

The input impedance of the three PH inputs is about  $8K\Omega$  to GND. When operating with a higher voltage motor, the PH inputs should be divided down in voltage so that the maximum voltage at any PH input does not exceed VCC.



Figure 2. Typical motor phase waveform with Back-EMF superimposed (Ideal Commutation)

#### **VCO AND PHASE DETECTOR CALCULATIONS**

The VCO should be set so that at the maximum frequency of operation (the running speed of the motor) the VCO control voltage will be no higher than VCC<sub>MIN</sub> - 1V. The VCO maximum frequency will be:

$$F_{MAX} = .05 \text{ X POLES X RPM}$$

where POLES is the number of poles on the motor and RPM is the maximum motor speed in Revolutions Per Minute.

The minimum VCO gain derived from the specification table (using the minimum  $F_{VCO}$  at  $V_{VCO}$ =6V) is:

$$K_{VCO(MIN)} = \frac{2.42 \times 10^{-6}}{C_{VCO}}$$

Assuming that the  $V_{VCO(MAX)} = 9.5V$ , then

$$C_{VCO} = \frac{9.5 \times 2.42 \times 10^{-6}}{F_{MAX}}$$

or

$$C_{VCO} = \frac{460}{POLES \times RPM} \mu F$$



Figure 3. VCO Output Frequency vs. V<sub>VCO</sub> (pin20)

Figure 4 below shows the transfer function of the Phase Lock Loop with the phase detector formed from the sampled phase through the Gm amplifier with the loop filtered formed by R,  $C_1$ , and  $C_2$ .

The impedance of the loop filter is

5-110

$$Z_{RC}(s) = \frac{1}{C_1 s} \frac{(s + \omega_{LEAD})}{(s + \omega_{LAG})}$$



Figure 4. Back EMF Phase Lock Loop Components

Where the lead and lag frequencies are set by:

$$\omega_{\text{LEAD}} = \frac{1}{R C_2}$$

$$\omega_{LAG} = \frac{C_1 + C_2}{R C_1 C_2}$$

Requiring the loop to settle in 20 PLL cycles with a spread of 10 between  $\omega_{LEAD}$  =10 x  $\omega_{LAG}$  produces the following calculations for R, C<sub>1</sub> and C<sub>2</sub>:

$$C_1 \approx \frac{4.66 \times 10^{-9}}{C_{VCO} \times F_{VCO}^2}$$

$$C_2 = 9 \times C_1$$

$$R = \frac{12.54}{C_2 \times F_{VCO}}$$

#### START-UP SEQUENCING

When the motor is initially at rest, it is generating no back-EMF. Because a back-EMF signal is required for closed loop commutation, the motor must be started "open-loop" until a velocity sufficient to generate some back-EMF is attained (around 100 RPM). The following steps are a typical procedure for starting a motor which is at rest. It is possible to determine if the motor is running by polling the VCO/TACH OUT pin with power disabled (Pin 8 = low).

**Step 1:** The IC is held in reset (state R) with full power applied to the windings (see fig. 6). This aligns the rotor to a position which is 30° (electrical) before the center of the first commutation state.

**Step 2:** Reset is released, and a fixed current is input to pin 21 and appears as a current on pin 20, and will ramp the VCO input voltage, accelerating the motor at a fixed rate.

**Step 3:** When the motor speed reaches about 100 RPM, the back EMF loop can be closed by pulling pin 18 high.

|        |     | OUTPUTS |     |     |     |     |          |  |
|--------|-----|---------|-----|-----|-----|-----|----------|--|
| STATE  | N1  | N2      | N3  | P1  | P2  | Р3  | SAMPLING |  |
| R OR 0 | OFF | ON      | OFF | ON  | OFF | ON  | N/A      |  |
| A      | OFF | OFF     | ON  | ON  | OFF | OFF | PH2      |  |
| В      | OFF | OFF     | ON  | OFF | ON  | OFF | PH1      |  |
| С      | ON  | OFF     | OFF | OFF | ON  | OFF | PH3      |  |
| D      | ON  | OFF ·   | OFF | OFF | OFF | ON  | PH2`     |  |
| Е      | OFF | ON      | OFF | OFF | OFF | ON  | PH1      |  |
| F      | OFF | ON      | OFF | ON  | OFF | OFF | PH3      |  |

**Table 1. Commutation States** 



Figure 5. Commutation Timing and Sequencing



Figure 6. Typical Start-up Sequence

Using this technique, some reverse rotation is possible. The maximum amount of reverse rotation is 360/N, where N is the number of poles. For an 8 pole motor, 45° reverse rotation is possible.

For quick recovery following a momentary power failure, the following steps can be taken:

| STEP | PIN<br>16 | PIN<br>18 | PIN<br>21 | I(LIMIT)<br>I(CMD) |
|------|-----------|-----------|-----------|--------------------|
| 1    | 0         | 0         | -FIXED    | ¹ I <sub>MAX</sub> |
| 2    | 1         | 0 -       | FIXED     | I <sub>MAX</sub>   |
| 3    | 1         | 1         | 0         | I <sub>MAX</sub>   |

Table 2. Start-up Sequence

**Step 1a:** The IC is held in reset (state R) with I(CMD) low and DIS PWR low. The Micro Processor monitors the VCO/TACH OUT pin to determine if a signal is present. If a signal is present, the frequency is determined (by measuring the period). If a signal is not present, proceed to the routine described above for starting a motor which is at rest.

**Step 2a:** Release RESET and DIS PWR. Apply a current to pin 21 and monitor the VCO/TACH OUT pin for VCO frequency.

**Step 3a:** When the VCO frequency approaches 6 X the motor frequency (or where the motor frequency has decelerated to by coasting during the time the VCO frequency was ramping up) the back EMF loop can be closed by pulling pin 18 high and motor current brought up with I(CMD) or I(LIMIT).

#### ADJUSTING OPEN LOOP STEP RATE

I<sub>RAMP</sub> should be set so that the VCO's frequency ramp during "open loop stepping" phase of motor starting is less than the motor's acceleration rate. In other words, the motor must be able to keep up with the VCO's ramp rate in open loop stepping mode. The VCO's input voltage (V<sub>PIN20</sub>) ramp rate is given by:

$$\frac{dV_{VCO}}{dt} \approx \frac{I_{RAMP}}{C_1 + C_2}$$

since

$$F_{VCO} = K_{VCO} \times V_{VCO}$$

$$K_{VCO(MAX)} \approx \frac{4 \times 10^{-6}}{C_{VCO}}$$

then combining the 3 equations I<sub>RAMP</sub> can be calculated from the desired maximum open loop stepping rate the motor can follow.

$$I_{RAMP} < \frac{dF_{VCO}}{dt} \frac{C_{VCO} \times (C_1 + C_2)}{4 \times 10^{-6}}$$

The motor will start more consistently and tolerate a wider variation in open loop step rate if there is some damping on the motor (such as head drag) during the open loop modes.

The tolerance of the open loop step VCO acceleration

$$\left( \frac{dF_{VCO}}{dt} \right)$$
 depends on the tolerances of  $K_{VCO}$  ,  $I_{RAMP}$  , C1.

C2. and  $C_{VCO}$ . For more optimum spin up times, these variables can be digitally "calibrated" out by the microprocessor using the following procedure:

- Reset the IC by holding pin 16 low for at least 5µS.
- Go into open loop step mode with no current on the motor and measure the difference between the first two complete VCO periods with the PWM signal at 50% duty cycle:



Figure 7. Auto-Calibration of open-loop step rate

 Compute a correction factor to adjust I<sub>RAMP</sub> current by changing the PWM duty cycle from the Micro (D.C.)

D. C. (NEW) = 50% × 
$$\frac{\Delta F_{VCO}(DESIRED)}{\Delta F_{VCO}(MEASURED)}$$

 Use new computed duty cycle for open loop stepping mode and proceed with a normal start-up sequence.

If this auto calibration is used ENABLE E/A can be tied permanently high, eliminating a line from the Micro. Since there is offset associated with the Phase Detector Error Amp (E/A), more current than is being injected by I<sub>RAMP</sub> may be taken out of pin 20 if the offset is positive (into pin 20) if the error amp were enabled during the open loop stepping mode. In that case, V<sub>VCO</sub> would not rise and the motor would not step properly. The effect of E/A offset can also be canceled out by the auto calibration algorithm described above allowing the E/A to be permanently enabled.

$$A_{V} = \frac{1.875 \times 10^{-4}}{sC_{OTA}}$$

### **PWM AND LINEAR CURRENT CONTROL**

To facilitate speed control, the ML4411 includes two current control loops - linear and PWM (fig. 9). The linear control loop senses the motor current on the I(SENSE) terminal through R<sub>SENSE</sub>. An internal current sense amplifier's (A2) output modulates the gates of the 3 N-channel MOSFET's.

The ML4411 also includes a current mode constant off-time PWM'circuit. When motor current builds to the threshold set on I(LIMIT) input (pin 27), a one-shot is fired whose timing is set by  $C_{OS}$ . The current in the motor will be controlled by the lower of pin 27 and pin 28.

The linear currrent control modulates the gates of the external MOSFET drivers. Amplifier A2 is a transconductance amplifier which amplifies the difference between I(CMD) and I(SENSE). The transconductance gain of A2 is:

$$g_{\rm m} = 1.875 \times 10^{-4} \, \text{ } \sigma$$

The current loop is compensated by C<sub>OTA</sub> which forms a pole given by

$$\omega_{\mathsf{P}} = \frac{9.375 \times 10^{-4}}{\mathsf{C}_{\mathsf{OTA}}}$$

This time constant should be fast enough so that the current loop settles in less than 10% of  $T_{VCO}$  at the highest motor speed to avoid torque ripple to  $V_{TH}$  mismatch of the N-Channel MOSFETs.

The I(SENSE) input pin should be kept below 1V. If I(SENSE) goes above 1V, a bias current of about -300µA will flow out of pin 12 and the N outputs will be inhibited. Bringing I(SENSE) below .7V returns the bias current to its normal

level. For this reason, the noise filter resistor on the I(SENSE) pin (1K $\Omega$  on Figure 10) should be less than 1.5K $\Omega$ .

The noise filter time constant should be great enough to filter the leading edge current spike when the N-FETs turn on but small enough to avoid excessive phase shift in the I(SENSE) signal.

#### **OUTPUT DRIVERS**

The motor's source drivers (P1 thru P3) are open-collector NPN's with internal  $16K\Omega$  pull-up resistors.

Drivers N1 through N3 are totem-pole outputs capable of sourcing and sinking 10mA. Switching noise in the external MOSFETs can be reduced by adding resistance in series with the gates.

#### **BRAKING**

As shown in figure 9, the braking circuit pulls the N-Channel MOSFET gates high when BRAKE falls below a 1.4V threshold. After a power failure, C(DLY) is discharged slowly through R(DLY) providing a delay for retract to occur before the braking circuit is activated. The N-Channel buffer (B1) tri-states when the BRAKE pin reaches 2.1V to ensure that no charge from C(BRK) is lost through the pull-down transistor in B1. To brake the motor with external signals, first disable power by pulling pin 8 low, then pull



Figure 8. I (LIMIT) output off-time vs. COS

pin 26 below 1.4V using an open drain (or diode isolated) output.

The bias current for the Braking circuits comes from VCC2. When the N-Channel MOSFETs turn on, no additional power is generated for VCC2 (motor back-EMF recitified throught the MOSFET body diodes). After VCC2 drops below 4V, Q2 turns off. Continued braking relies on the  $C_{GS}$  of the N-Channel MOSFETs to sustain the MOSFET gate enhancement voltage.



Figure 9. PWM and Linear Current Control, Gate Drive and Braking Circuits

## **APPLICATIONS**

Figure 10 shows a typical application of the ML4411 in a hard disk drive spindle control. Although the timing necessary to start the motor in most applications would be generated by a microcontroller, Fig. 11 shows a simple "one shot" start-up timing approach.

Speed control can be accomplished either by:

- 1. Sensing the VCO OUT frequency with a Microcontroller and adjusting I(CMD) via an analog output from the Micro (PWM DAC).
- 2. Using analog circuitry for speed control. (Fig. 12).

#### **OUTPUT STAGE HINTS**

In the circuit in Figure 10, Q1, Q2, and Q3 are IRFR9024 or equivalent. Q4, Q5, and Q6 are IRFR024 or equivalent. New MOSFET packaging technology such as the Little Foot® series may decrease the PC board space. These packages, however have much lower thermal enertia and dissipation capabilities than the larger packages, and care should be taken not to exceed their rated current and junction temperature.

Since the output section in a full bridge application consists of three half-H switches, cross-conduction can occur.

Cross-conduction is the condition where an N-FET and



Figure 10. ML4411 Typical Application



Figure 11. Analog Start-up Circuit



| SYMBOL | VALUE  | SYMBOL | VALUE  |
|--------|--------|--------|--------|
| A1.    | LM358  | R4     | 100ΚΩ  |
| IC1    | 74HC14 | R5     | 50ΚΩ   |
| D1, D2 | 1N4148 | R6     | 50ΚΩ   |
| R1     | 1ΜΩ    | C1     | 3.3 µF |
| R2     | 1ΜΩ    | C2     | 3.3 µF |
| R3     | 100ΚΩ  | C3     | .47 μF |
|        |        | i      |        |

Figure 12. Analog Speed Control

P-FET in the same phase of the bridge conduct simultaneously. This could happen under two conditions (see figure 13):

- When transitioning from mode 0 to mode A (see table 1) P3 goes from on to off at the same time N3 goes from off to on. If P3 turns off slowly and N3 turns on quickly, cross-conduction may occur. This condition has been prevented inside the IC on later revisions of the ML4411. Consult your Micro Linear representative for date code information. On earlier revision parts, forcing P3 to turn off quickly will minimize the crossconduction current.
- When the a MOSFET in the same phase switches on gate current flows due to capacative coupling of current through the MOSFET's drain to gate capacitance. This could cause the MOSFET that was off to be turned on.

In Condition 2 above, the P-Channel MOSFET is pulled up inside the ML4411 with a 16K $\Omega$  resistor. If the current through C(DGp) is greater than V<sub>TH</sub> ÷ 16K when the N-FET turns on, the P-FET could turn on simultaneously, causing cross-conduction. Adding R1 as shown in fig. 13 eliminates this. The size of R1 will depend on the fall time of the phase voltage, and the size of the C(DGp). D1 may be needed for high power applications to limit the negative current pulled (through C(DGn)) out of the substrate diode in the ML4411 when P-FET turns off.



Figure 13. Causes of Cross-conduction

Adding a series damping resistor to the N-FET gate (RGn) will slow the fall time. The damping resistor should be low enough to:

Avoid turning on the N-Channel gate when the P-Channel turns on via the same mechanism outlined in condition 2 above

Not severely increase the switching losses in the N-FET

#### UNIPOLAR OPERATION

Unipolar mode offers the potential advantage of lower motor drive cost by only requiring the use of 3 transistors to drive the motor. The ML4411 will operate in unipolar mode (fig. 14) provided the following precautions are taken:

- 1. The IC supplies should not exceed 12V+10%.
- The phase pins on the IC should not exceed the supply voltage.

In unipolar operation, the motor's windings must be allowed to drive freely to:

$$V_{\Phi(MAX)} = V_{SUPPLY(MAX)} + V_{EMF(MAX)}$$

Therefore, there can be no diodes to clamp the inductive energy to V<sub>SUPPLY</sub>. This energy must be clamped, however, to avoid an over-voltage condition on the MOSFETs and other components. Typically, a V(CLAMP) voltage is created to provide the clamping voltage. The inductive energy may either be dissipated (fig 15) or alternately efficiently regenerated back to the system supply (fig 16).

The circuit in Figure 14 is designed to minimize the external components necessary, at some compromise to performance. The 3 resistors from the motor phase windings to the PH inputs work with the ML4411's  $8K\Omega$  internal resistance to ground to divide the motor's phase voltage down, providing input signals that do not exceed 12V.



Figure 14. ML4411 Unipolar Drive Application

This circuit uses analog speed regulation. The  $1M\Omega$  resistor from pin 20 to the speed regulation op amp provides the function of injecting current into the VCO' loop filter for the open loop stepping phase of start-up operation. The "one shot" circuitry to time the reset is replaced by a diode and RC delay from the rising edge or the POWERFAIL signal. The error amplifier is left enabled continuously since at low speeds its current contribution is negligable. The current injected into the loop filter must be greater than the leakage current from the phase detector amplifier for the motor to start reliably.



Figure 15. Dissipative Clamping Technique



Figure 16. Non-Dissipative Clamping Technique



Figure 17. High Voltage Translation using PNP Power Transistor

To drive a higher voltage motor, the same precautions regarding ML4411 voltage limitations as were outlined for Unipolar drive above should be followed. Figs. 17-19 provide several methods of translating the ML4411's P outputs to drive a higher voltage.



Figure 18. High Voltage Translation using "Composite" PNP Power Transistor



Figure 19. High Voltage Translation with NPN Darlington

## **ORDERING INFORMATION**

| PART     | PART TEMPERATURE |                    |  |  |
|----------|------------------|--------------------|--|--|
| NUMBER   | RANGE            | PACKAGE            |  |  |
| ML4411CS | 0°C to +70°C     | 28-PIN SOIC (S28W) |  |  |



# ML4415, ML4415R ML4416, ML4416R

# 15 Channel Read/Write Circuit

## GENERAL DESCRIPTION

The ML4415, ML4416 devices are bipolar monolithic read/write circuits designed for use with fixed disk ferrite center-tapped recording heads. They provide a low noise read path, write current control, and data protection circuitry for all channels.

These multiplexed read/write data channels exhibit features not found in similar read/write circuits such as improved write current stability and elimination of write current "glitches" during power up.

The ML4416 has fourteen read/write data channels and a chip select pin. The chip select pin allows additional read/write circuits in the system by enabling or disabling a particular chip. The ML4415 has fifteen read/write data channels and no chip select pin.

The ML4415R and ML4416R versions include on-chip damping resistors.

## **FEATURES**

- Write current disable during power up
- Enhanced write current stability
- Designed for center-tapped ferrite heads
- ML4415 provides 15 read/write channels
- ML4416 easily multiplexed for larger systems
- Includes write unsafe detection
- TTL compatible control signals
- Programmable write current source
- +5V, +12V power supplies

## **BLOCK DIAGRAM**



\* ML4416 ONLY \*\* ML4415 ONLY

## PIN CONNECTIONS

### ML4415CQ, ML4415RCQ 44-Pin PCC



#### ML4416CQ, ML4416RCQ 44-Pin PCC



## PIN DESCRIPTION

| NAME        | FUNCTION                                                                    | NAME              | FUNCTION                                                |
|-------------|-----------------------------------------------------------------------------|-------------------|---------------------------------------------------------|
| <br>HS0-HS3 | Head Select (14 heads for the ML4416,                                       | H0X-H14X          | X head connections                                      |
|             | and 15 heads for ML4415).                                                   | H0Y-H14Y          | Y head connections                                      |
| CS          | Chip Select (low level enables, ML4416 only)                                | RDX, RDY          | X, Y Read Data (differential read signal out)           |
| R/W         | Read/Write (high level select Read<br>Mode)                                 | WC                | Write Current (used to set the write current magnitude) |
| WUS         | Write Unsafe, open collector output (high level indicates an unsafe writing | V <sub>CT</sub>   | Voltage Center Tap (center tap voltage source)          |
|             | condition)                                                                  | $V_{CC}$          | +5 volts                                                |
| WDI         | Write Data In (negative transition                                          | $V_{\mathrm{DD}}$ | +12 volts                                               |
|             | toggles head current direction)                                             | GND               | Ground                                                  |

## **ABSOLUTE MAXIMUM RATINGS**

## **OPERATING CONDITIONS**

(Note 1)

| Power Supply Voltage Range                                                               |
|------------------------------------------------------------------------------------------|
| $V_{DD}1$ 0.3 to 14 $V_{DC}$                                                             |
| $V_{DD}^2$ 0.3 to 14 $V_{DC}$                                                            |
| $V_{CC}$ $-0.3$ to $6V_{DC}$                                                             |
| Input Voltage Range                                                                      |
| Digital Inputs ( $\overline{\text{CS}}$ , R/W, HS, WDI) $-0.3$ to $V_{CC}$ +0.3 $V_{DC}$ |
| Head Ports0.3 to V <sub>DD</sub> 1 +0.3V <sub>DC</sub>                                   |
| Write Unsafe (WUS)0,3 to 14V <sub>DC</sub>                                               |
| Write Current (I <sub>W</sub> ) 60 mA                                                    |
| Output Current                                                                           |
| Read Data (RDX, RDY) – 10 mA                                                             |
| Center Tap Current (I <sub>CT</sub> ) – 60 mA                                            |
| Write Unsafe (WUS)                                                                       |
| Storage Temperature –65°C to 150°C                                                       |
| Junction Temperature (T <sub>J</sub> )                                                   |
| Lead Temperature (Soldering 10 sec.)                                                     |
|                                                                                          |

| Supply Voltage                                                      |
|---------------------------------------------------------------------|
| $V_{DD}1$                                                           |
| $V_{CC}$ 5V ± 10%                                                   |
| Head Inductance                                                     |
| L <sub>H</sub> 5 to 15μΗ                                            |
| Damping Resistor (R <sub>D</sub> , ML4415R or ML4416R) 500 to 2000Ω |
| RCT Resistor ( $\frac{1}{4}$ Watt)                                  |
| Write Current (I <sub>W</sub> )                                     |
|                                                                     |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified  $V_{DD}1 = V_{DD}2 = 12V \pm 10\%$ ,  $V_{CC} = 5V \pm 10\%$ ,  $R_{CT} = 120\Omega \pm 5\%$ ,  $I_{W} = 40 \text{ mA}$ ,  $0^{\circ}\text{C} \le T_{A} \le 70^{\circ}\text{C}$  (Notes 2 and 3).

| SYMBOL                     | PARAMETER                      | CONDITIONS                                             | MIN     | TYP               | MAX                                   | UNITS            |
|----------------------------|--------------------------------|--------------------------------------------------------|---------|-------------------|---------------------------------------|------------------|
| DC OPERA                   | ATING CHARACTERISTICS          |                                                        |         |                   |                                       |                  |
| POWER SU                   | JPPLY                          |                                                        |         |                   |                                       | -                |
| I <sub>CC</sub>            | V <sub>CC</sub> Supply Current | Read or Idle Mode                                      |         | 31                | 35                                    | mA               |
|                            |                                | Write Mode                                             |         | 26                | 30                                    | mA               |
| I <sub>DD</sub>            | V <sub>DD</sub> Supply Current | Read Mode                                              | e e e   | 29                | 35                                    | - mA             |
|                            |                                | Write Mode                                             |         | 17+I <sub>W</sub> | 20+l <sub>W</sub>                     | mA ,             |
|                            |                                | Idle Mode                                              |         | 17                | 20                                    | mA               |
| $P_D$                      | Power Dissipation              | Read Mode                                              | 37.80   | 550               | 655                                   | mW               |
| - 4                        |                                | Write Mode $I_W = 40 \text{ mA}$ , $R_{CT} = 0 \Omega$ | 12      | 890               | 960                                   | mW               |
|                            | A transfer                     | Idle Mode                                              |         | 378               | 455                                   | mW-              |
| DIGITAL II                 | NPUTS (CS, R/W, HS, WDI)       | <del></del>                                            | L.,     | <del>'</del>      |                                       |                  |
| $\overline{V_{\text{IH}}}$ | High Voltage                   |                                                        | 2       | - 11 22           |                                       | ·V <sub>DC</sub> |
| $\overline{V_{IL}}$        | Low Voltage                    |                                                        |         |                   | 0.8                                   | V <sub>DC</sub>  |
| I <sub>IH</sub>            | High Current                   | V <sub>IH</sub> =2.0V                                  | 753 . 1 |                   | 100                                   | μΑ               |
| IIL                        | Low Current                    | V <sub>IL</sub> =0.8V                                  | -0.4    | No.               |                                       | mA               |
| WUS OUT                    | PUT                            |                                                        |         |                   | Ta W                                  |                  |
| $\overline{V_{OL}}$        | Output Low Voltage             | I <sub>OL</sub> =8mA (Safe)                            |         |                   | 0.5                                   | V <sub>DC</sub>  |
| I <sub>OH</sub>            | Output High Current            | V <sub>OH</sub> =5V (Unsafe)                           |         |                   | 100                                   | μΑ               |
| CENTER T                   | AP VOLTAGES                    |                                                        |         | :                 | · · · · · · · · · · · · · · · · · · · |                  |
| V <sub>CT</sub>            | Read Mode                      | Read Mode                                              |         | 4                 |                                       | V <sub>DC</sub>  |
| V <sub>CT</sub>            | Write Mode                     | Write Mode                                             |         | 6                 |                                       | V <sub>DC</sub>  |

# ML4415, ML4415R, ML4416, ML4416R

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified  $V_{DD}1$  = 12V  $\pm$  10%,  $V_{CC}$  = 5V  $\pm$  10%,  $R_{CT}$  = 120Ω  $\pm$  5%,  $I_W$  = 35mA,  $L_H$  = 10 $\mu$ H,  $R_D$  = 750Ω (ML4415, ML4416),  $f_{DATA}$  = 5MHz,  $C_L$  (RDX, RDY)  $\leq$  20pF, 0°C  $\leq$   $T_A$   $\leq$  70°C (Notes 2 and 3) ( $V_{IN}$  is referenced to  $V_{CT}$  for Read Mode Characteristics).

| SYMBOL           | PARAMETER                            | CONDITIONS                                                                                                                        | MIN   | TYP  | MAX      | UNITS            |
|------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-------|------|----------|------------------|
| WRITE MC         | DE CHARACTERISTICS                   |                                                                                                                                   |       |      |          |                  |
| I <sub>HCW</sub> | Head Current (per side)              | Write Mode $0 \le V_{CC} \le 3.7V$ $0 \le V_{DD} 1 \le 8.7V$                                                                      | - 200 | 0.15 | 200      | μА               |
| I <sub>WR</sub>  | Write Current Range                  | $I_W = K/R_{WC}$                                                                                                                  | 10    |      | 40       | mA               |
| K                | Write Current Constant               |                                                                                                                                   | 2.375 | 2.5  | 2:625    |                  |
| $V_{HD}$         | Differential Head Voltage Swing      |                                                                                                                                   | 7.0   | 10.2 |          | V <sub>PK</sub>  |
| I <sub>HU</sub>  | Unselected Head Transient<br>Current |                                                                                                                                   |       |      | 2        | mA <sub>PK</sub> |
| C <sub>OD</sub>  | Differential Output Capacitance      |                                                                                                                                   |       | 8.8  | 15       | pF               |
| R <sub>OD</sub>  | Differential Output Resistance       | ML4415, 4416                                                                                                                      | 10 k  | ,    |          | Ω                |
|                  |                                      | T <sub>J</sub> = 25°C ML4415R, 4416R                                                                                              | 600   |      | 960      | Ω                |
| f <sub>WDI</sub> | WDI Transition Frequency             | WUS = Low                                                                                                                         | 250   | 490  |          | kHz              |
| A <sub>I</sub>   | I <sub>WC</sub> to Head Current Gain |                                                                                                                                   |       | 0.99 |          | mA/mA            |
| 1լ               | Unselected Head Leakage              | Sum of X & Y Side Leakage Current                                                                                                 |       |      | - 85     | μΑ               |
| READ MOI         | DE CHARACTERISTICS                   |                                                                                                                                   |       |      |          |                  |
| A <sub>V</sub>   | Differential Voltage Gain            | $V_{IN}$ =1m $V_{P.P}$ @ 300 kHz,<br>R <sub>L</sub> (RDX, RDY)=1k $\Omega$                                                        | 85    | 106  | 115      | V/V              |
| DR               | Dynamic Range                        | DC Input Voltage ( $V_1$ ) Where Gain Falls 10%,<br>$V_{IN} = V_1 + 0.5 \text{ mV}_{P,P} @ 300 \text{ kHz}$                       | -3    | ±7   | +3       | mV               |
| BW               | Bandwidth (-3dB)                     | $ Z_S  < 5\Omega$ , $V_{IN} = 1 \text{ mV}_{P-P}$                                                                                 | 30    | 40   |          | MHz              |
| e <sub>IN</sub>  | Input Noise Voltage                  | BW=15MHz, $L_H=0$ , $R_H=0$                                                                                                       |       | 1.2  | 1.5      | nV/ √Hz          |
| C <sub>IN</sub>  | Differential Input Capacitance       | f=5MHz                                                                                                                            |       | 14   | 20       | pF               |
| R <sub>IN</sub>  | Differential Input Resistance        | f = 5MHz, T <sub>j</sub> = 25°C ML4415, 4416                                                                                      | 2k    | 15K  |          | Ω                |
|                  |                                      | $V_{IN} = 6 \text{mV}_{P-P} \text{ ML4415R, 4416R}$                                                                               | 460   |      | 860      | Ω                |
| I <sub>HCR</sub> | Head Current (per side)              | Read or Idle Mode<br>0 ≤ V <sub>CC</sub> ≤ 5.5 V<br>0 ≤ V <sub>DD</sub> 1 ≤ 13.2 V                                                | -200  |      | 200      | μА               |
| I <sub>IN</sub>  | Input Bias Current (1 side)          |                                                                                                                                   |       | 8.5  | 45       | μΑ               |
| CMRR             | Common-Mode Rejection Ratio          | $V_{CM} = V_{CT} + 100 \text{mV}_{P-P} @ f = 5 \text{MHz}$                                                                        | 50    | 77   |          | dB               |
| PSRR             | Power Supply Rejection Ratio         | 100 mV <sub>P-P</sub> @ 5 MHz on V <sub>DD</sub> 1, V <sub>DD</sub> 2, or V <sub>CC</sub>                                         | 45    |      |          | dB               |
| CS               | Channel Separation                   | Unselected Channels:<br>$V_{IN} = 100  \text{mV}_{P,P} @ 5  \text{MHz}$<br>and Selected Channel:<br>$V_{IN} = 0  \text{mV}_{P,P}$ | 45 .  | 57   |          | dB               |
| V <sub>OS</sub>  | Output Offset Voltage                | Read Mode                                                                                                                         | - 460 | ±29  | +460     | mV               |
|                  |                                      | Write or Idle Mode                                                                                                                | -20   | ±1   | +20      | mV               |
| V <sub>OCM</sub> | Common-Mode Output Voltage           |                                                                                                                                   | 4.5   | 5.5  | 6.5      | V                |
| Ju               | 3.22.27.31.31.030                    | Write or Idle Mode                                                                                                                |       | 5.6  |          | V                |
| R <sub>OUT</sub> | Single-Ended Output Resistance       | f=5MHz                                                                                                                            |       |      | 30       | Ω                |
| <br>Մ            | Leakage Current, RDX, RDY            | (RDX, RDY) = 6V Write or Idle Mode                                                                                                | -100  | ±15  | 100      | μΑ               |
| lo               | Output Current                       | AC Coupled Load, RDX to RDY                                                                                                       | ± 2.1 | ±2.7 | <u> </u> | mA               |

# ML4415, ML4415R, ML4416, ML4416R

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified  $V_{DD}1$  = 12V ± 10%,  $V_{CC}$  = 5V ± 10%,  $R_{CT}$  = 120Ω ± 5%,  $I_W$  = 35mA,  $L_H$  = 10 $\mu$ H,  $R_D$  = 750Ω (ML4415, ML4416),  $f_{DATA}$  = 5MHz,  $0^{\circ}C \leq T_A \leq 70^{\circ}C$  (Notes 2 and 3)

| SYMBOL                                   | PARAMETER                                | CONDITIONS                                                                                 | MIN | TYP  | MAX     | UNITS         |
|------------------------------------------|------------------------------------------|--------------------------------------------------------------------------------------------|-----|------|---------|---------------|
| SWITCHIN                                 | G CHARACTERISTICS                        |                                                                                            |     | 1000 |         | Sales and the |
| t <sub>RW</sub>                          | R/W to Write Switching Delay             | To 90% of Write Current Output                                                             |     | .105 | 1       | μs            |
| t <sub>WR</sub>                          | $R/\overline{W}$ to Read Switching Delay | To 90% of 100 mV, 10 MHz Read Signal<br>Envelope or to 90% Decay of<br>Write Current       |     | .036 | . 1     | μs            |
| t <sub>IW</sub><br>or<br>t <sub>IR</sub> | CS to Select Switching Delay             | To 90% of Write Current or to 90% of<br>100 mV, 10 MHz Read Signal Envelope                |     | .165 | 1 1 1 x | μs            |
| t <sub>Wl</sub><br>or<br>t <sub>Rl</sub> | CS to Unselect Switching Delay           | To 90% Decay of 100 mV, 10 MHz Read<br>Signal Envelope or to 90% Decay of Write<br>Current |     | .084 | 1       | μs            |
| t <sub>HS</sub>                          | Head Select Switching Delay              | To 90% of 100 mV, 10 MHz Read Signal<br>Envelope                                           |     | .045 | 1.      | μs            |
| tD1                                      | Safe to Unsafe<br>Write Unsafe Delay     | $I_W = 35 \mathrm{mA}$                                                                     | 1.6 | 3.9  | 8       | us            |
| tD2                                      | Unsafe to Safe<br>Write Unsafe Delay     | $I_W = 35 \mathrm{mA}$                                                                     |     | .387 | 1       | us            |
| tD3                                      | Prop. Delay Head Current                 | $L_H = 0$ , $R_H = 0$ From 50% points                                                      |     | 23   | 25      | ns            |
|                                          | Asymmetry Head Current                   | WDI has 50% Duty Cycle and 1nS Rise/Fall<br>Time                                           |     | 0.9  | 2       | ns            |
|                                          | Rise/Fall Head Current                   | 10% and 90% Points                                                                         |     | 5    | 20      | ns . 🗀        |

Note 1: Absolute maximum ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: Limits are guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 3: Maximum junction temperature (T<sub>1</sub>) should not exceed 135°C.

# **TIMING DIAGRAM**



Write Mode Timing Diagram

### **FUNCTIONAL DESCRIPTION**

#### CIRCUIT OPERATION

For any selected head, the ML4415/4416 functions as a read amplifier when in the Read mode, or as a write current switch when in the Write mode. Pins HS0, HS1 and HS2 determine head selection while pin R/W controls the Read/Write mode. A detected "write-unsafe" condition is indicated by pin WUS.

#### READ MODE

When the ML4415, 4416 is in the Read Mode, it operates as a low-noise differential amplifier on the selected channel. In Read mode the write data flip-flop is set and both the write unsafe detector and the write current source are deactivated. The center tap voltage is also lowered. Pins RDX and RDY provide differential emitter follower outputs which are in phase with the X and Y head input pins.

Note that during the Read or Chip Deselect mode the internal write current is deactivated, thus making external write current gating unnecessary.

#### WRITE MODE

The ML4415, 4416 operates as a write-current switch when in the Write mode. Write current magnitude is determined by the following relationship:

 $I_W = K/R_{WC}$ 

Where: K = Write Current Constant

R<sub>WC</sub> = Resistance connected between pin WC and GND.

The head current is toggled between the X and Y side of the selected head by a negative transition WDI (Write Data Input). When switching the ML4415, 4416 to write mode, the WDFF (Write Data Flip-Flop) is initialized to pass write current through the X-side of the head.

The ML4415, 4416 exhibit enhanced write current stability, compared to similar read/write circuits, which reduces the problem of oscillation. This is a result of increased internal write current compensation. Also, write current "glitches" during power-up, common in similar read/write circuits, are eliminated with an exclusive write current disabling function.

The WUS (Write Unsafe) pin is an open collector output that gives a logic high level for any of the following unsafe write conditions:

- · Open head
- Open head center-tap
- Too low WDI frequency
- Read mode selected
- · Device not selected
- No write current

Two negative transitions on WDI are required to clear WUS after the fault condition is removed.

The ML4415, 4416 also offers a voltage fault detection circuit that prevents write current during power-loss or power-up.

Table 1.

#### **Head Select**

| HS3 | HS2 | HS1 | HS0 | HEAD |
|-----|-----|-----|-----|------|
| 0   | 0   | 0   | 0   | H0   |
| 0   | 0   | 0   | 1   | H1   |
| 0   | 0   | 1   | 0   | H2   |
| 0   | 0   | 1   | 1   | H3   |
| 0   | 1   | 0   | 0   | H4   |
| 0   | 1   | 0   | 1   | H5   |
| O,  | 1.  | 1   | 0   | H6   |
| 0   | 1   | · 1 | 1   | H7   |
| . 1 | 0   | 0   | 0   | H8   |
| 1   | 0   | 0   | 1   | H9   |
| 1   | 0   | 1   | 0   | H10  |
| 1   | 0   | -1  | 1   | H11  |
| 1   | 1   | 0   | 0   | H12  |
| 1   | 1   | 0   | 1   | H13  |
| 1   | 1   | 1   | 0   | H14* |

- \* ML4415 only
- 0 = Logic Level Low
- 1 = Logic Level High
- X = Don't Care

Table 2.

#### Mode Select

| CS** | R/W | MODE  |
|------|-----|-------|
| 0    | 0   | Write |
| 0    | 1   | Read  |
| 1    | X   | Idle  |

- \*\* ML4416 only
- 0 = Logic Level Low
- 1 = Logic Level High
- X = Don't Care

# TYPICAL APPLICATION



#### NOTES

- 1. RCT is optional and is used to limit internal power dissipation (Otherwise connect  $V_{DD}1$  to  $V_{DD}2$ ). RCT (1/2 Watt) = 120 (40/ $I_W$ ) ohms where  $I_W$  = Write Current, in mA
- 2. Ferrite head optional: used to suppress write current overshoot and ringing. Recommend Ferroxcube 3659065/4A6.
- 3. RDX and RDY load capacitance 20pF maximum. RDX and RDY output current must be limited to  $100\mu\text{A}$ ,
- 4. Damping resistors not required on ML4415R, 4416R.

# ORDERING INFORMATION

| PART NUMBER | PACKAGE          | NUMBER OF CHANNELS |  |  |
|-------------|------------------|--------------------|--|--|
| ML4415CQ    | MOLDED PCC (Q44) | 15                 |  |  |
| ML4415RCQ   | MOLDED PCC (Q44) | 15                 |  |  |
| ML4416CQ    | MOLDED PCC (Q44) | 14 with CS         |  |  |
| ML4416RCQ   | MOLDED PCC (Q44) | 14 with CS         |  |  |



# ML4417/ML4427

# **Zoned Bit Recording Circuit**

### GENERAL DESCRIPTION

The ML4417/27 is a bipolar monolithic integrated circuit that simplifies the design of zoned bit recording systems in hard disk drives. It contains a VCO capable of operating at frequencies up to 95 MHz, a charge pump, and the active electronics required for a loop filter to form a variable rate data encoding and decoding system.

The ML4417/27 also includes a code clock output and the dividers required for an interface clock output whose frequency is equal to the code clock output frequency divided by 1.5. This feature simplifies the use of RLL (1, 7) coding for improved storage density.

In addition, the ML4417/27 includes two uncommitted ECL to TTL level translators to simplify interfacing with TTL-based systems. The ML4417/27 is designed for operation from 12V and 5V supplies, but may be operated from a single 5V supply if desired.

The ML4417 has TTL-compatible logic input levels on the charge pump, and the ML4427 has a charge pump control input, which, when driven by a CMOS tri-state output, eliminates one logic interface line to the circuit.

#### **FEATURES**

- Wide VCO Range (3:1 Range to 95 MHz)
- Allows RLL (1, 7) or (2, 7) Encoding
- SO-16 (Narrow) Packaging
- Coarse and Fine VCO Control Inputs
- Two Uncommitted ECL to TTL Converters
- 12V, 5V or Single 5V Operation

# **BLOCK DIAGRAM**



# PIN CONNECTIONS

ML4417, ML4427 SOIC-16 (Narrow) Package

OSCTP III 1 16 CODECLK (ECL) INTCAP (COARSE) [ 2 15 ECLIN1 LOOPFLTR (FINE) ...... 3 14 D VC1 V<sub>C2</sub> (5 TO 12V) - 4 13 CAPA QIN2 III 5 12 DU VCC (5V) QINI EE 6 11 DE GND ECLIN2 III 10 INTCLK (TTL) TTLOUT2 CTT TILOUT1

TOP VIEW

ML4417, ML4427 PDIP-16 Package (Prototypes Only)



# PIN DESCRIPTION

| PIN NO. | NAME            | <b>FUNCTION</b>                                                                                      | PIN NO. | NAME                 | <b>FUNCTION</b>                                                                         |
|---------|-----------------|------------------------------------------------------------------------------------------------------|---------|----------------------|-----------------------------------------------------------------------------------------|
| 1.      | OSCTP (ECL)     | Oscillator Test Point. An ECL output of the VCO                                                      | 15, 7   | ECLIN1, 2            | ECL inputs for ECL to TTL level translators.                                            |
|         |                 | that is useful for direct evaluation of the VCO output.                                              | 9, 8    | TTLOUT1, 2           | TTL outputs for ECL to TTL level translators.                                           |
| 2       | INTCAP (COARSE) | The coarse input for the loop filter time constant setting.                                          | 10      | INTCLK (TTL)         | Interface clock output. This output is a TTL output at one third of the VCO frequency.  |
| 3       | LOOPFLTR (FINE) | The fine input for loop                                                                              | 11      | GND                  | Ground.                                                                                 |
| 4       | $V_{C2}$        | Analog power supply                                                                                  | 12      | V <sub>CC</sub> (5V) | Logic power supply input, nominally 5V.                                                 |
| 5       | QIN2            | input, nominal 5V or 12V.<br>Increment input on the charge pump. This input is TTL-compatible on the | 13      | CAPA                 | VCO capacitor<br>connection. This<br>capacitor determines the<br>nominal VCO frequency. |
|         |                 | ML4417. On the ML4427, it can be connected, along with pin 6, to a single CMOS tri-state             | 14      | V <sub>C1</sub>      | $V_{C1}$ should be connected to a well-regulated 5V $\pm$ 5% supply.                    |
|         |                 | output, eliminating one<br>pin on the controlling<br>gate array. (Active high)                       | 16      | CODECLK (ECL)        | The code clock output. This is an ECL output at half the VCO frequency.                 |
| 6       | QIN1            | Decrement input on the charge pump. (Active low)                                                     |         |                      | gger en Angele en Francisco.<br>Transport                                               |

# **ABSOLUTE MAXIMUM RATINGS**

| Power Supply Voltage Range                      |
|-------------------------------------------------|
| V <sub>C1</sub> 0.3 to V <sub>CC</sub> + .3 VDC |
| V <sub>C2</sub> –0.3 to 14 VDC                  |
| V <sub>CC</sub> 0.3 to 6 VDC                    |
| Digital Inputs                                  |
| ECLIN1, 20.3 to V <sub>CC</sub> + 0.3V          |
| QIN1, 20.3 to V <sub>CC</sub> + 0.3V            |
| Analog Inputs                                   |
| LOOPFLTR, INTCAP0.3 to $V_{C2}$ + 0.3V          |
| CAPA0.3 to V <sub>C1</sub> + 0.3V               |
| Digital Outputs                                 |
| TTLOUT1, 2, OSCTP,                              |
| CODECLK, INTCLK0.3 to V <sub>CC</sub> + 0.3V    |

# TYPICAL OPERATING CONDITIONS

| Temperature Range 0°C                     | to +70°C |
|-------------------------------------------|----------|
| Analog Supply Voltage (V <sub>C2</sub> )* | 5 or 12V |
| Digital Supply Voltage (V <sub>CC</sub> ) | 5V       |
| V <sub>C1</sub>                           |          |

 This supply voltage is designed for 5V or 12V operation. This data sheet specifies the ML4417/4427 for 12V operation. For 5V specification, please contact Micro Linear.

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied. (All voltages are referenced to GND.)

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $V_{C2}$  = 12V  $\pm$  10%,  $V_{CC}$  = 5V  $\pm$  5%,  $V_{C1}$  = 5V  $\pm$  5%,  $T_A$  = 25°C.

| SYMBOL                | PARAMETER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | COI                             | NDITIONS                            | MIN  | TYP                 | MAX             | UNITS |
|-----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|-------------------------------------|------|---------------------|-----------------|-------|
| Power Supp            | ly                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                 |                                     |      |                     |                 |       |
| I <sub>CC</sub>       | V <sub>CC</sub> Supply Current <sup>(1)</sup>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Pin 12                          |                                     |      | 90.0                |                 | mA    |
| I <sub>C1</sub>       | V <sub>C1</sub> Supply Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Pin 14                          |                                     |      | 11.0                |                 | mA    |
| I <sub>C2</sub>       | V <sub>C2</sub> Supply Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Pin 4                           |                                     |      | 4.5                 |                 | mA    |
| Digital Inpu          | ts                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                 |                                     | •    |                     |                 |       |
| V <sub>IH (ECL)</sub> | High Voltage ECL Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Pin 15, V <sub>CC</sub> = 5V    |                                     | 4.0  |                     | 77.1            | V     |
| V <sub>IL (ECL)</sub> | Low Voltage ECL Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Pin 15, V <sub>CC</sub> = 5V    | 10/8/10                             |      | 7 - 3               | 3.6             | V     |
| I <sub>IH (ECL)</sub> | High Current ECL Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Pin 15, V <sub>CC</sub> = 5V    |                                     |      |                     | 1250            | μΑ    |
| I <sub>IL (ECL)</sub> | Low Current ECL Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Pin 15, V <sub>CC</sub> = 5V    |                                     | 625  |                     | 1000            | μΑ    |
| Digital Outp          | outs (ECL are Open Emitter)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                 |                                     |      |                     |                 |       |
| V <sub>OH (TTL)</sub> | High Voltage TTL Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | I <sub>OH</sub> = -0.4mA        | TTL OUT <sub>1, 2, 3</sub>          | 3.75 |                     |                 | V     |
| V <sub>OL (TTL)</sub> | Low Voltage TTL Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | I <sub>OL</sub> = 1.6mA         | Pins 8, 9, 10, V <sub>CC</sub> = 5V |      |                     | 0.50            | V     |
| V <sub>OH (ECL)</sub> | High Voltage ECL Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | I <sub>OH</sub> = -4mA          | ECL Code CLK                        | 4.05 | 4.22                | 4.30            | V     |
| V <sub>OL (ECL)</sub> | Low Voltage ECL Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | I <sub>OL</sub> = -4mA          | Pin 16, V <sub>CC</sub> = 5V        | 2.80 | 3.22                | 3.55            | V     |
| Voltage Con           | trolled Oscillator (VCO) (Transfer Function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | on Pin 2 to Pin 1 =             | 7.5MHz/Volt @ 10pF)                 |      |                     |                 |       |
| $f_{VCO}$             | VCO Range                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | C <sub>OSC</sub> = 10pF Pin     |                                     |      | 20-95               |                 | MHz   |
|                       | A The Control of the | (Pin 2 = 1V to 11V, Pin 3 = 6V) |                                     |      |                     |                 |       |
| Charge Pum            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | (Pin 14 = V <sub>CC</sub> )     |                                     |      | J                   |                 |       |
|                       | Charge Pump Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Pin 3                           |                                     | Γ    | ±125                |                 | μΑ    |
| $\frac{I_Q}{V_{QH}}$  | Charge Pump Maximum Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Pin 3                           | at .                                |      | V <sub>C2</sub> -1V |                 | V     |
| V <sub>QL</sub>       | Charge Pump Minimum Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Pin 3                           |                                     | -    | 1.0                 |                 | V     |
| INC, DEC I            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | Lims                            |                                     | L    | 1.0                 |                 |       |
| V <sub>IH</sub>       | High Voltage Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Pin 6, V <sub>CC</sub> = 5V     | <u> </u>                            | 1.9  | 1                   | V <sub>CC</sub> | V     |
| VIH                   | Low Voltage Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Pin 6                           |                                     | 0    | -                   | 0.8             | V     |
|                       | High Voltage Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Pin 5 (ML4417), V               | / = 5V                              | 1.9  | -                   | V <sub>CC</sub> | V     |
| V <sub>IH</sub>       | Low Voltage Input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Pin 5 (ML4417), V               | CC - 3A                             | 0    | -                   | 0.8             | V     |
| V <sub>IL</sub>       | Low voitage input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | FIII 3 (MIL441/)                |                                     |      |                     | 0.0             | v     |

Note 1: This value includes current consumed in 1KΩ terminating resistors from pins 1 and 16 to ground.

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified,  $V_{C2}$  = 12V  $\pm$  10%,  $V_{CC}$  = 5V  $\pm$  5%,  $V_{C1}$  = 5V  $\pm$  5%,  $T_A$  = 25°C.

| SYMBOL            | PARAMETER                                           | CONDITIONS                                              | MIN               | TYP                | MAX  | UNITS |
|-------------------|-----------------------------------------------------|---------------------------------------------------------|-------------------|--------------------|------|-------|
| INC, DEC In       | puts (Continued)                                    | ,                                                       |                   |                    |      |       |
| V <sub>IH</sub>   | High Voltage Input                                  | Pin 5 (ML4427) see figure 2, $V_{CC}$ = 5V              | 4.2               |                    | 5.0  | V     |
| V <sub>IL</sub>   | Low Voltage Input                                   | Pin 5 (ML4427) see figure 2, $V_{CC}$ = 5V              | 0                 |                    | 3.1  | V     |
| l <sub>IH</sub>   | High Current Input                                  | Pin 6, V <sub>IN</sub> = 1.9V                           | -5.0              |                    | +1.0 | μΑ    |
| I <sub>IL</sub>   | Low Current Input                                   | Pin 6, V <sub>IN</sub> = 0V                             | -25               |                    | -1,9 | μΑ    |
| l <sub>IH</sub>   | High Current Input                                  | Pin 5 (ML4417), V <sub>IN</sub> = 5V                    | +30               |                    | +200 | μΑ    |
| I <sub>IL</sub>   | Low Current Input                                   | Pin 5 (ML4417), $V_{IN} = 0 \rightarrow 0.9V$           | -25               |                    | +40  | μΑ    |
| I <sub>IH</sub>   | High Current Input                                  | Pin 5 (ML4427), V <sub>IN</sub> = 5V                    | +1.0              |                    | +20  | μΑ    |
| I <sub>IL</sub>   | Low Current Input                                   | Pin 5 (ML4427), V <sub>IN</sub> = 3.1V                  | -0.1              |                    | +7.0 | μΑ    |
| ECL Input 2       | (Pin 7) at 25°C, 5MHz $<$ $f_{\text{IN}}$ $<$ 35MHz | , $40\% < \text{Duty Cycle} < 60\%$ (If Unused, Pin 7 = | V <sub>CC</sub> ) | * -                | ,    |       |
| V <sub>IH</sub>   | High Voltage Input                                  | V <sub>CC</sub> = 5V                                    | 3.0               | 4.2                | 5.1  | V     |
| V <sub>IL</sub>   | Low Voltage Input                                   | $V_{CC} = 5V$                                           | 2.5               | 3.4                | 4.6  | V     |
| V <sub>A</sub>    | Voltage Swing                                       | $V_{IH} - V_{IL} V_{CC} = 5V$                           | .5                |                    | 2.0  | V     |
| I <sub>IN</sub>   | Input Current                                       | DC Bias Value                                           |                   | 35                 |      | μΑ    |
| Transconduct      | ance Amplifier                                      |                                                         |                   |                    |      |       |
| V <sub>REFI</sub> | Inverting Input of Amplifier                        |                                                         |                   | V <sub>C2</sub> /2 |      | V     |
| G <sub>M</sub>    | Transconductance                                    | ΔI (Pin 2) ÷ ΔV (Pin 3)                                 |                   | 27.5               |      | μmho  |
| I <sub>SAT</sub>  | Limiting Value of Output Current                    | Pin 2                                                   |                   | ±120               |      | μA    |



Figure 1. Typical Passive Component Connections



Figure 2.

The ML4427 version has an input on pin 5 that allows a single-line control interface on the charge pump. By connecting pins 5 and 6 together, the charge pump can be controlled from a single CMOS tri-state output as follows: HI = increment, LO = decrement, tri-state = coast. The benefit is a savings of one output pin on a control gate array. A resistive termination to  $V_{\rm CC}/2$  is required to establish the logic level during tri-state, as shown.

# TYPICAL PERFORMANCE CHARACTERISTICS

$$\frac{\text{VCO}}{2} \text{ (MHz) vs. V}_{\text{INT}}$$

$$V_{\text{C2}} = 5V$$
(5V-Only Operation)









Figure 3. Read Channel Using ML4417/27 ZBR Circuit with RLL (1, 7) Encoding



Figure 4. Read Channel Using ML4417/27 ZBR Circuit with RLL (2, 7) Encoding



# 4417/4427 LOOP RESPONSE



$$K_{FLTR}$$
 — To Be Derived, Units =  $\frac{Volts}{Amp}$ 

$$V_1$$
 $I_{QP}$ 
 $V_1$ 
 $I_{QP}$ 
 $V_2$ 
 $V_1$ 
 $V_2$ 
 $V_3$ 
 $V_4$ 
 $V_4$ 
 $V_5$ 
 $V_6$ 
 $V_7$ 
 $V_8$ 
 $V_8$ 
 $V_9$ 
 $V_9$ 

$$V_{1} = I_{QP} * \frac{\left(R_{1} + \frac{1}{SC_{1}}\right) \frac{1}{SC_{2}}}{R_{1} + \frac{1}{SC_{1}} + \frac{1}{SC_{2}}} = I_{QP} * \frac{SR_{1}C_{1} + 1}{S(C_{1} + C_{2})\left(SR_{1} + \frac{C_{1}C_{2}}{C_{1} + C_{2}} + 1\right)}$$

$$V_2 = V_1 * \frac{G_M}{SC_3}$$
,  $V_C = V_1K_1 + V_2K_2 = V_1(K_1 + \frac{G_MK_2}{SC_3}) = V_1 \frac{S \frac{K_1}{K_2G_M} C_3 + 1}{S \frac{1}{G_MK_2} C_3}$ 

$$\therefore \frac{V_C}{I_{QP}} = \frac{G_M K_2 (SR_1C_1 + 1) \left(S \frac{K_1}{K_2 G_M} C_3 + 1\right)}{S^2 (C_1 + C_2) C_3 \left(SR_1 \frac{C_1 C_2}{C_1 + C_2} + 1\right)}$$

$$= \frac{\left( \mathsf{SR}_1 \mathsf{C}_1 + 1 \right) \left( \mathsf{S} * 3.6 * 10^3 \; \mathsf{C}_3 + 1 \right)}{36 * 10^3 \; \mathsf{S}^2 (\mathsf{C}_1 + \mathsf{C}_2) \mathsf{C}_3 \left( \mathsf{SR}_1 \; \frac{\mathsf{C}_1 \mathsf{C}_2}{\mathsf{C}_1 + \mathsf{C}_2} + 1 \right)} \; = \mathsf{K}_{\mathsf{FLTR}}$$

$$K_1 = .1 \frac{V}{V}$$

$$K_2 = 1 \frac{V}{V}$$

$$G_M = 27.5 * 10^{-6} \frac{Amp}{Volt}$$

Thus complete open loop transfer function T<sub>OI</sub>:

$$T_{OL} = \frac{K_{FP}}{S} * K_{\phi} * K_{FLTR} * K_{VCO} * F_{REF} = \frac{2\pi}{S} * \frac{.125 * 10^{-3}}{2\pi} * K_{FLTR} * \frac{1}{2.5} * F_{REF}$$

$$= \frac{K_{FLTR}}{S} * \frac{F_{REF}}{20 * 10^{3}} = \frac{(SR_{1}C_{1} + 1) (S * 3.6 * 10^{3} C_{3} + 1) * F_{REF}}{S^{3}(C_{1} + C_{2})C_{3} \left(SR_{1} \frac{C_{1}C_{2}}{C_{1} + C_{2}} + 1\right) * 720 * 10^{6}}$$



Must define desired F<sub>REF</sub>, f<sub>0</sub>, Z<sub>2</sub>, P<sub>1</sub>, Z<sub>1</sub>; then can proceed with component value determination.

If  $F_{OUT}$  = 36 \* 10<sup>6</sup>, N = 50 (typical numbers), then  $F_{REF}$  = 720 \* 10<sup>3</sup> Assume:  $f_0 = 1000$ Hz,  $Z_2 = 250$ Hz,  $P_1 = 3000$ Hz,  $Z_1 = 45$ Hz

1. Set  $Z_1$  with  $C_3$ :

$$3.6 * 10^3 * C_3 = \frac{1}{2\pi Z_1} - C_3 = \frac{1}{2\pi * 45 * 3.6 * 10^3} = .982 * 10^{-6} \sim 1\mu F$$

2. Set -3 intercept frequency  $f_3$  with  $(C_1 + C_2)$ :  $f_3 = (Z_1 Z_2 f_0)^{1/3} = (11.25 * 10^6)^{1/3}$ 

$$- C_1 + C_2 = \frac{720 * 10^3}{(2\pi)^3 * 11.25 * 10^6 * 10^{-6} * 720 * 10^6} = .358 * 10^{-6}$$

3. Ratio 
$$\frac{Z_2}{P_1} = \frac{R_1 \left(\frac{C_1 C_2}{C_1 + C_2}\right)}{R_1 C_1} = \frac{C_2}{C_1 + C_2} \longrightarrow C_2 = (C_1 + C_2) \frac{Z_2}{P_1} = .358 * 10^{-6} * \frac{250}{3000} = .0298 * 10^{-6} \sim .030 \mu F$$
4.  $C_1 = (C_1 + C_2) - C_2 = .358 * 10^{-6} - .030 * 10^{-6} = .328 * 10^{-6} \sim .33 \mu F$ 

4. 
$$C_1 = (C_1 + C_2) - C_2 = .358 * 10^{-6} - .030 * 10^{-6} = .328 * 10^{-6} \sim .33 \mu F$$

5. Set 
$$Z_2$$
 with  $R_1$ :  $R_1C_1 = \frac{1}{2\pi Z_2} \rightarrow R_1 = \frac{1}{2\pi * 250 * .33 * 10^{-6}} = 1.929 * 10^3 \sim 1.91 \text{K}$ 

# **ORDERING INFORMATION**

| PART NUMBER | TEMP. RANGE  | PACKAGE            |
|-------------|--------------|--------------------|
| ML4417CP    | 0°C to +70°C | MOLDED DIP (P16)   |
| ML4417CS    | 0°C to +70°C | MOLDED SOIC (S16N) |
| ML4427CP    | 0°C to +70°C | MOLDED DIP (P16)   |
| ML4427CS    | 0°C to +70°C | MOLDED SOIC (S16N) |



# Low Saturation Voice Coil Servo Driver

#### **GENERAL DESCRIPTION**

The ML4418 is a voice coil power driver intended for use in High Performance 12V Hard Disk servo systems. The ML4418 contains all control circuitry necessary to drive the voice coils of most drives. To maximize compliance voltage, the ML4418 includes two 1-Amp NPN drivers and provides base drive for external PNP transistors. In addition, power fail detection and a low voltage head retraction functions are provided for orderly shut-down of the drive. A current sense amplifier is included to enable voice coil current feedback for velocity calculations. Special care has also been taken to maximize system loop bandwidth.

The transconductance programmed by a logic input at 1/2 A/V and 1/7 A/V respectively, when using a  $1\Omega$  sense resistor. This allows for greater DAC resolution in digitally controlled servos during track follow without compromising dynamic range during seek.

The retraction circuit, main drive circuit, and control circuits are each powered from their own supplies. Retract is self-contained for 12V systems but allows the use of an external PNP to allow retraction with as little as 1V of back EMF from the spindle.

The power fail detection circuit includes a precision 1.5V bandgap reference and a power fail comparator.

The ML4418 is implemented using Micro Linear's bipolar array technology. This allows for customization of the IC for a user's specific application.

#### **FEATURES**

- Low saturation voltage (<1V at 1A.)
- No cross-over distortion with low quiescent current
- VCM coil current output referenced to V<sub>RFF</sub>
- Pin-programmable transconductance settings
- Retraction circuitry with programmable retract voltage and separate power pin operates to 1V
- On-chip precision power fail detect circuitry
- Over-temperature protection with flag output
- Operates from +12 supplies



## PIN CONFIGURATION

#### ML4418 24-Pin SOIC



#### **TOP VIEW**

## PIN DESCRIPTION

| PIN# NAME          | FUNCTION                                                                                                                                   | PIN# NAME     | FUNCTION                                                                         |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------------------------------------------------------------------------------|
| 1 VCC              | Supply input to power amplifiers                                                                                                           |               | power amplifier.                                                                 |
| 2 DISABLE          | A Logic "1" puts the IC into a low power state and disables the power amplifiers.                                                          | 14 SINK A     | Current sinking output for non-inverting power amplifier. Connects to voice coil |
| 3 HIGH/LOW         | A logic "1" sets the transconductance gain to $1/2$ while a logic "0" sets the gain to $1/2$ . Transconductance gain is the $V_{R(SENSE)}$ | 15 PWR GND A  | (+) terminal.  Power return pin for non-inverting power amplifier A.             |
|                    | ÷ V <sub>CONTROL</sub> .                                                                                                                   | 16 CONTROL +  | Positive input for current command.                                              |
| 4 RETR OUT         | Open collector output which pulls low                                                                                                      | 17 I(SENSE) + | Positive input for current sense amplifier.                                      |
|                    | during retract. Used to provide a braking signal to spindle.                                                                               | 18 CONTROL -  | Negative input for current command.                                              |
| 5 RET SET          | External set resistor to establish a voltage                                                                                               | 19 COMP 1     | Pin for external compensation capacitor.                                         |
| o neroe.           | limit for the internal retract driver.                                                                                                     | 20 COMP 2     | Pin for external compensation capacitor.                                         |
| 6 GND              | Analog signal ground.                                                                                                                      | 21 +5V        | Input for +5V for power fail detection and                                       |
| 7 R(SENSE)         | Current sense resistor terminal.                                                                                                           |               | logic power supply.                                                              |
| 8 V(RET)           | Supply pin for retract circuits.                                                                                                           | 22 POWER FAIL | ·                                                                                |
| 9 SOURCE B         | PNP Base drive output for inverting power amplifier.                                                                                       | 23 RETRACT    | voltage conditions.  A logic "0" initiates retract. Also used as                 |
| 10 I(SENSE)<br>OUT | Output of the Current Sense amplifier                                                                                                      |               | an open-collector over-temperature output flag.                                  |
| 11 PWR GND B       | Power return pin for inverting power amplifier B.                                                                                          | 24 12V SENSE  | Input to the power fail comparator from a resistor divider from VCC.             |
| 12 SINK B          | Current sinking output for inverting power amplifier. Connects to voice coil (-) terminal.                                                 |               |                                                                                  |
| 13 SOURCE A        | PNP Base drive output for non-inverting                                                                                                    |               |                                                                                  |

# **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage (pins 1,8)            | 14V         |
|--------------------------------------|-------------|
| Voltage pins 2, 3, 23, 22            | 0.3V to +7V |
| pins 4,7,8,9,12,13,14,17             | 0.3V to VCC |
| Output Sink Current                  | <u>+</u> 1A |
| Retraction Current                   | 80mA        |
| Retract set current (pin 5)          | 3 mA        |
| Junction temperature                 | 150°C       |
| Storage Temperature Range            |             |
| Lead Temperature (Soldering 10 sec.) | 260°C       |
| Thermal Resistance $(\theta_{JA})$   | 60°C/W      |
|                                      |             |

# **OPERATING CONDITIONS**

| Temperature Range                 | 0°C to 70°C    |
|-----------------------------------|----------------|
| VCC Supply Voltage                | 10.8V to 13.2V |
| +5V (pin 21) Supply Voltage       | 4.5V to 5.5V   |
| V(RET) (pin 8) Supply Voltage     | 2.5V to 13.2V  |
| CONTROL + Voltage Range (pins 16) | 0V to VCC      |
| CONTROL - Voltage Range (pins 18) | 2.4V to 6.0V   |

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

#### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$ =Operating Temperature Range, VCC=operating range,  $R_{SENSE}$ =1 $\Omega$ ,  $R_{COIL}$ =15 $\Omega$  CONTROL - (pin 18) = VCC/2,  $R_{SET}$  (pin 5) = 7.5 $K\Omega$ , C1=30pF, Q1=Q2= MJE210.

| PARAMETER CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                               | MIN                                     | TYP   | MAX  | UNITS |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------|-----------------------------------------|-------|------|-------|
| Amplifier                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                               | *************************************** | h,    |      |       |
| Offset                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                               |                                         |       | ±12  | mA    |
| Common Mode Transconductance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $2V \le V_{PIN18} \le 6V$                                                     |                                         | 0.5   | 1    | mA/V  |
| Gain                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | pin 3 = 2V                                                                    | 475                                     | 500   | 525  | mA/V  |
| The second secon | pin 3 = 0.8V                                                                  | 136                                     | 143   | 150  | mA/V  |
| Maximum Bandwidth                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                               |                                         | . 100 |      | Khz   |
| Sinking saturation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | I <sub>OUT</sub> = 100mA                                                      | y."                                     | 0.3   | 0.6  | V     |
| and the second of the second                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I <sub>OUT</sub> = 300mA                                                      |                                         | 0.4   | 0.8  | V     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | I <sub>OUT</sub> = 500mA                                                      |                                         | 0.5   | 1    | V.    |
| Sourcing saturation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | I <sub>OUT</sub> = 100mA                                                      |                                         | 0.1   |      | V     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | I <sub>OUT</sub> = 300mA                                                      |                                         | 0.2   |      | V     |
| , as                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | I <sub>OUT</sub> = 500mA                                                      |                                         | 0.3   |      | · , V |
| Source A/B Base Drive                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                               | 20                                      | 30    | 50   | mA    |
| Q1/Q2 Standby Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | $\beta_{PNP} = 200, \ V_{PIN16} = 5V$                                         | 1                                       | 4     | 7    | mA    |
| Retraction Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                               |                                         |       |      |       |
| Turn on time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                               |                                         | 800   |      | nS    |
| Turn off time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                               |                                         | 8     | 17   | μS    |
| Source Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | V <sub>PIN23</sub> =0.8V, V <sub>PIN8</sub> = 3V, I <sub>PIN7</sub> = -50mA   | 0.53                                    | 0.75  | 0.97 | V     |
| Sink Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | V <sub>PIN23</sub> =0.8V, V <sub>PIN8</sub> = 1.2V, V <sub>PIN12</sub> = 0.6V | 36                                      | 48    | 150  | mA    |
| RETR OUT V <sub>OL</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | V <sub>PIN23</sub> =0.8V, I <sub>PIN4</sub> =1mA                              |                                         |       | 0.4  | V     |
| Power Fail Detection Circuit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                               |                                         |       |      |       |
| 12V Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                                               | 9.5                                     | 10    | 10.5 | V ·   |
| Hysteresis - 12V Sense                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                               | 5                                       | 120   | 190  | mV    |
| 5V Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                               | 4.35                                    | 4.525 | 4.70 | V.    |
| Hysteresis - 5V Sense                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                               | 5                                       | 30    | 80   | mV.   |
| Logic Inputs and Outputs                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                               |                                         |       |      |       |
| Voltage High (V <sub>IH</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                               | 2                                       | 1.4   | 7    | · V   |
| Voltage Low (V <sub>IL</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                               |                                         | 1.4   | 0.8  | V     |
| Current High (I <sub>IH</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>IN</sub> =5V                                                           |                                         |       | ±10  | μΑ    |
| Current Low (I <sub>IL</sub> )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | V <sub>IN</sub> =0V, except pin 23                                            | -40                                     | -10   |      | μΑ    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>IN</sub> =0V, pin 23 only                                              | -250                                    | -160  |      | μΑ    |
| Voltage Low (pins 22, 4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | I <sub>OL</sub> =1mA                                                          |                                         |       | 0.4  | V     |

# **ELECTRICAL CHARACTERISTICS** (continued)

Unless otherwise specified,  $T_A$ =Operating Temperature Range, VCC=operating range,  $R_{SENSE}$ =1 $\Omega$ ,  $R_{COIL}$ =15 $\Omega$  CONTROL - (pin 18) = VCC/2,  $R_{SET}$  (pin 5) = 7.5 $K\Omega$ , C1=30pF, Q1=Q2= MJE210.

| PARAMETER                  | CONDITIONS                                         | MIN  | TYP | MAX  | UNITS |
|----------------------------|----------------------------------------------------|------|-----|------|-------|
| Over-Temperature Detection |                                                    |      |     |      |       |
| T <sub>J</sub> Threshold   |                                                    | 150  | 160 |      | °C    |
| Hysteresis                 |                                                    |      | 30  |      | °C    |
| Current Sense Amplifier    |                                                    |      |     |      |       |
| Voltage Offset             |                                                    |      |     | ±50  | · mV  |
| Differential Mode Gain     | ·                                                  | 1.95 | 2   | 2.05 | V/V   |
| Common Mode Gain           |                                                    | -44  |     |      | dB    |
| Current Consumption        |                                                    |      | L   |      |       |
| Pin 21                     | Pin 21 = 5.5V                                      |      | 5   | 8    | mA .  |
| Pin 1                      | VCC=13.2V, V <sub>PIN16</sub> = VCC/2              |      | 8 - | : 13 | mA .  |
| Pin 8                      | V <sub>PIN8</sub> = 13.2V, V <sub>PIN23</sub> = 5V |      | 3.5 | 5    | mA    |

# FUNCTIONAL DESCRIPTION POWER AMPLIFIER

The ML4418 power amplifier circuit is set up as a Howland Current source with a fixed gain of 1/2 or 1/7 (set by driving pin 3 high or low respectively). This architecture yields minimal cross-over distortion while maintaining low output cross conduction currents.

The gain figure refers to the ratio of input voltage to the output voltage seen across  $R_{SENSE}$ . For example, at a 1/2 gain setting, with V(–) input at 2.5V and the V(+) input at 3V, +500 mA would flow through the coil using a  $0.5\Omega$  sense resistor. Under the same conditions with pin 3 low, the current would be 143 mA. The ability to change from low to high gain allows more complete utilization of DAC resolution when in the track follow mode.



Figure 1. Power Amplifier Topology

The output stage is designed to provide minimal saturation losses and employs an external PNP transistor for the sourcing drive and an internal saturable NPN to sink current. Sinking saturation drop is typically under 0.4V. Sourcing saturation drop depends on the external transistors used. To avoid oscillation in the output stage, PNP transistors with  $F_{\tau}{\geq}50\text{Mhz}$ . should be used.



Figure 5. Output Saturation Voltage vs. Output Current (Q1 = Q2 = MJE210)



Figure 6. Output Saturation Voltage vs. Output Current (Q1 = Q2 = BSR31)



Figure 4. Output Current :  $V_{IN}$  = 100 Hz Sine Wave, 2.4 $V_{P.P.}$ , Low Gain Mode ( $V_{PIN3}$ =0), R(SENSE) = 1 $\Omega$ 



Figure 5. Output Current:  $V_{IN} = 1$  KHz Sine Wave, 2.4 $V_{P-P}$ Low Gain Mode ( $V_{PIN3} = 0$ ), R(SENSE) =  $1\Omega$ 



Figure 6. Retract Source Voltage at Pin 7 vs. R(SET) I<sub>VCM</sub>=50mA



Figure 7. Retract Sink Voltage at Pin 12 vs. I<sub>VCM</sub>=50mA

#### **POWER FAIL DETECT CIRCUIT**

The ML4418 circuit consists of a precision trimmed reference, resistor dividers and an "or function" comparator with hysteresis. The output (open collector) of this circuit appears on pin 22. When either comparator input falls below the 1.5V reference, pin 22 pulls low.

#### RETRACT CIRCUITS

The ML4418 retract circuit provides for spindle EMF energized power fail retraction of the VCM. When pin 23 goes low, pin 4 will pull low, providing a signal which can be delayed for spindle braking. The internal NPN transistor will saturate, pulling SINK B (pin 12) low. This portion of the circuit will function with less than 1V on V(RET). An internal voltage limited pull-up transistor is provided which sources current on pin 7 to the VCM. This circuit will operate reliably down to a V(RET) voltage of around 2.5V, making the ML4418 retract circuit adequate for 12V systems where the spindle motor EMF provided is adequate.

Figure 6 shows the saturation characteristics of the SINK B output ( $R_{SAT} \approx 9\Omega$ ) The  $R_{SAT}$  of the pull down transistor does not vary appreciably with V(RET) voltage. Figure 7 shows the voltage sourced at R(SENSE) during Retract vs. R(SET) at various V(RET) input voltages.

#### **CURRENT SENSE AMPLIFIER**

The current sense amplifier in the ML4418 creates a signal referenced to CONTROL – (normally the Vref pin of the system's DAC and ADC) appearing accross a resistor in series with the VCM. Its output is twice the voltage that appears between pins 17 and 7.

# **APPLICATIONS**

#### POWER AMPLIFIER COMPENSATION

Figure 8 below shows the equivalent AC circuit for the current amplifier.



Figure 8. AC Equivalent Circuit for Current Amplifier, Voice Coil Motor (VCM) and Snubber

The amplifier's current bandwidth is limited by C<sub>OUT</sub> which varies with the value chosen for R<sub>SENSE</sub>

$$C_{OUT} \approx \frac{1197 \times (C_{COMP} + 3.5pF)}{R_{SENSE}}$$

Where  $C_{COMP}$  is C1 between pins 19 and 20. With no snubber (RS and CS) the bandwidth is limited to.

$$F_{-3dB} = \frac{1}{2\pi} \sqrt{\frac{2.414}{L(M) C(OUT)}}$$

Since this is a second order system with L(M) and C(OUT) forming a resonant circuit, some damping is desirable to reduce ringing in the step response. This is accomplished with a resistive snubber. The optimum value of R(S) occurs when the following condition is met:

$$R(S) = \sqrt{\frac{L(VCM)}{C(OUT)}}$$

For a given C(S), setting R(S) to this value will minimize the ringing in the transient response. Larger values of R(S) will result in more ringing and more bandwidth. Smaller values of R(S) will result in more ringing and less bandwidth.

C(S) (snubber capacitor) values of between 200nF and 1  $\mu$ F are usually necessary to achieve the desired reduction of ringing in the step resonse. At the optimum value of R(S) larger values of C(S) further reduce the ringing but do not affect the bandwidth.

Tuning the current loop response can be easily done simulating the network in figure 8 with a computer simulator (such as SPICE).



Figure 9. ML4418 Used with ML2341 8-Bit Gain Ranging DAC Provides up to 13-Bit Effective Resolution

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE<br>RANGE | PACKAGE |
|-------------|----------------------|---------|
| ML4418CS    | 0°C to +70°C         | S20W    |



# Servo Demodulator

### **GENERAL DESCRIPTION**

The ML4431 provides all of the analog circuitry necessary for the demodulation of di-bit servo signal information in Winchester disk drives. It interfaces to the servo head preamp and provides quadrature position signal outputs for the servo controller circuitry.

The ML4431 includes a high-performance 592-type input amplifier and differential AGC circuit. External logic is designed to meet the needs of the particular servo system utilizing the VCO and Charge Pump to create a PLL time base for Peak Detector gating. The SYNC output provides servo channel timing information for the logic.

The ML4431 has an ECL-type VCO, with an internal ECL-to-TTL converter for simplified interfacing.

The ML4431, when combined with the ML4402 Servo Driver, the ML4403, ML4413 Servo Controller and the ML4404 Trajectory Generator, provides a flexible closed-loop servo control system.

#### **FEATURES**

- Combines all analog di-bit demodulation circuitry
- Logic track-type switching can be used to minimize demodulator offset
- Exponential AGC characteristics makes AGC settling independent of input step size
- External loop compensation of analog blocks
- External digital circuitry allows flexible pattern format
- On-chip band gap voltage reference eliminates external referencing
- Operates from 5V and 12V power supplies
- Programmable Peak Detector Discharge Current
- Digitally-controlled AGC set point
- TTL output VCO
- AGC Sense switchable to "POSA only" or both "POSA and POSB"
- Compatible with Micro Linear's ML4403, ML4413
   Servo Controller, ML4402 Servo Driver and ML4404
   Trajectory Generator

#### **BLOCK DIAGRAM**



# PIN CONNECTIONS

#### ML4431 32-Pin PCC



# PIN DESCRIPTION

| PIN NO. | NAME  | FUNCTION                                                | PIN NO. | NAME      | FUNCTION                                                                                         |
|---------|-------|---------------------------------------------------------|---------|-----------|--------------------------------------------------------------------------------------------------|
| 1       | TP    | Composite test point, normally left unconnected.        | 18      | AGCSW     | Selects between "POSA only" or "POSA and POSB" AGC sense                                         |
| 2       | FDEC  | Charge pump frequency decrement input.                  | •       |           | operation. Logic "0" selects "POSA only" operation. Logic "1" selects "POSA and POSB" operation. |
| 3       | FINC  | Charge pump frequency increment input.                  | 19      | CAP1      | Peak detector 1 capacitor.                                                                       |
| 4       | FLTR  | PLL loop compensation terminal.                         | 20      | CAP2      | Peak detector 2 capacitor.                                                                       |
| 5       | +5V   | +5V supply.                                             | , 21    | CAP3      | Peak detector 3 capacitor.                                                                       |
| 6       | VCOI  | VCO input.                                              | 22      | CAP4      | Peak detector 4 capacitor.                                                                       |
| 7       | VCOP  | VCO positive output, for capacitive feedback to VCOI.   | 23      | GATE1     | Peak detector 1 gate input (TTL)<br>Logic "1" enabled, "0" disabled.                             |
| 8       | VCON  | VCO negative output, drives resistive feedback to VCOI. | 24      | GATE2     | Peak detector 2 gate input (TTL)<br>Logic "1" enabled, "0" disabled.                             |
| 9       | GND   | Ground.                                                 | 25      | GATE3     | Peak detector 3 gate input (TTL)<br>Logic "1" enabled, "0" disabled.                             |
| 10      | SYNC  | SYNC pulse output.                                      | 26      | GATE4     | Peak detector 4 gate input (TTL)                                                                 |
| 11      | PWM   | PWM DAC input to adjust AGC set point.                  | 27      | PKDECAY   | Logic "1" enabled, "0" disabled.                                                                 |
| 12      | VAGC  | AGC gain reference voltage input.                       | 27      | FRDECAI   | Sets peak detector discharge current.                                                            |
| 13      | CAGC  | External capacitor to set AGC                           | 28      | +12V      | +12V supply.                                                                                     |
| 14      | GAIN1 | response.                                               | 29      | $V_{REF}$ | Voltage reference output.                                                                        |
| 14      | GAINT | Input amplifier gain adjusting RC terminal 1            | 30      | POSA      | Position output A.<br>POSA = Peak Detector 1 – Peak                                              |
| 15      | INX   | X input into input amplifier.                           |         |           | Detector 2                                                                                       |
| 16      | INY   | Y input into input amplifier.                           | 31      | POSB      | Position output B.                                                                               |
| 17      | GAIN2 | Input amplifier gain adjusting RC terminal 2.           |         |           | POSA = Peak Detector 3 - Peak<br>Detector 4                                                      |
|         |       |                                                         | 32      | CDC       | External capacitor terminal to set DC restore response.                                          |

## ABSOLUTE MAXIMUM RATINGS

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Power Supply Voltage Range, V <sub>CC</sub> 14V                       |
|-----------------------------------------------------------------------|
| Input Voltages:                                                       |
| GAIN1, GAIN20.3 to 8V                                                 |
| C <sub>AGC</sub> 0.3 to 7.0V                                          |
| V <sub>AGC</sub> , PWM, VCOI –0.3 to 5.3V                             |
| CAP1, CAP2, CAP3, CAP40.3 to 10V                                      |
| GATE1, GATE2, GATE3, GATE4, VCOP0.3 to 7.5V                           |
| INX, INY, VCON, FINC, FDEC, C <sub>DC</sub> , C <sub>AGC</sub> , FLTR |
| -0.3 to V <sub>CC</sub> +0.3V                                         |
| $\theta_{\text{IA}}$ for PLCC-32≈60°C/Watt                            |
| Storage Temperature Range65°C to +150°C                               |
| Junction Temperature (T <sub>IMAX</sub> ) 150°C                       |
| Lead Temperature (Soldering, 10 sec) 260°C                            |

# **OPERATING CONDITIONS**

| Temperature Range                                                 |
|-------------------------------------------------------------------|
| Supply Voltage $V_{(+12V)}$                                       |
| Supply Voltage $V_{(\pm 5V)}$                                     |
| Input Coupling Capacitance (C <sub>I</sub> ) 0.01µF               |
| Input Amp Gain Capacitance ( $C_G$ ) 0.047 $\mu$ F                |
| Input Amp Gain Resistance ( $R_G$ )                               |
| AGC Response Compensation Capacitance (C <sub>A</sub> ) 0.018µF   |
| Composite DC Restore Capacitance (C <sub>D</sub> ) 0.018µF        |
| PLL Compensation Components:                                      |
| C <sub>CP1</sub> 0.1 <i>µ</i> F                                   |
| C <sub>CP2</sub> 1μF                                              |
| $R_{CP}$ 910 $\Omega$                                             |
| VCO Components:                                                   |
| C <sub>V</sub> 39pF                                               |
| $R_V$ 1500 $\Omega$                                               |
| RL 680Ω                                                           |
| Peak Detector Capacitance (CAP1 thru CAP4) 270pF                  |
| On track Base-to-Peak Voltage at pin TP 1.75V                     |
| $V_{GA}$ Gain Control Voltage (at pin $C_{AGC}$ ) $\approx 2.4 V$ |
| $R_{SET}$                                                         |

# **ELECTRICAL CHARACTERISTICS**

The following specifications apply over the recommended operating conditions of  $T_A$  = 0°C to 70°C,  $V_{(+12V)}$  = 10.8 to 13.2V,  $V_{(+5V)}$  = 4.5 to 5.5V,  $V_{VAGC}$  = 4.0V, and external components as recommended above, unless otherwise specified (See Note 1)

| SYMBOL                             | PARAMETER                                                          | CONDITIONS                     | MIN  | TYP                       | MAX  | UNITS |
|------------------------------------|--------------------------------------------------------------------|--------------------------------|------|---------------------------|------|-------|
| Power Supp                         | ly                                                                 | ,                              |      |                           |      |       |
| I <sub>+12</sub>                   | Supply Current                                                     | $V_{+12} = 12V, V_{+5} = 5V$   |      | 73                        | 51   | mA    |
| I <sub>+5</sub>                    | Supply Current                                                     | $V_{+12} = 12V, V_{+5} = 5V$   |      | 37                        | 47   | mA    |
| TTL Inputs F                       | INC, FDEC, GATE1, GATE2, GATE3, GATE4,                             | PWM, AGCSW                     |      |                           |      |       |
| V <sub>IH</sub>                    | High Level Input Voltage                                           |                                | 2.0  |                           |      | V     |
| V <sub>IL</sub>                    | Low Level Input Voltage                                            |                                |      |                           | 0.8  | V     |
| I <sub>IH</sub>                    | High Level Input Current                                           | V <sub>IH</sub> = 2.4V         | -1   |                           | 30   | μΑ    |
| I <sub>IL</sub>                    | Low Level Input Current                                            | V <sub>IL</sub> = 0.4V         | -20  |                           | 1    | μΑ    |
| SYNC Outpo                         | ıt                                                                 |                                |      |                           |      |       |
| V <sub>OL</sub>                    | Low Level Output Voltage                                           | I <sub>OL</sub> = 1.6mA        | 0    | 0.35                      | 0.5  | V     |
| V <sub>THR</sub>                   | Positive going input threshold                                     |                                |      | V <sub>REF</sub> +0.9     |      | V     |
| $V_{THF}$                          | Negative going input threshold                                     |                                |      | V <sub>REF</sub>          |      | V     |
| t <sub>PD</sub> ±                  | Propagation Delay Rising, Falling                                  | RL = 2k, C <sub>L</sub> = 15pF |      | 50                        |      | ns .  |
| VCON Outp                          | out                                                                |                                |      |                           |      |       |
| $V_{OH}$                           | High Level Output Voltage                                          | $I_{OH} = 50\mu A$             | 2.4  |                           |      | V     |
| V <sub>OL</sub>                    | Low Level Output Voltage                                           | I <sub>OL</sub> = 1.6mA        | 0    |                           | 0.5  | V     |
| VCO and Cl                         | narge Pump Section                                                 |                                |      |                           |      |       |
| I <sub>BIAS</sub>                  | V <sub>COI</sub> Input Bias Current                                |                                | . 0  | 20                        | 50   | μΑ    |
| I <sub>CH</sub> , I <sub>DIS</sub> | FLTR Charge and Discharge Current                                  |                                | 330  | 450                       | 590  | μΑ    |
| I <sub>CH</sub> /I <sub>DIS</sub>  | FLTR Charge/Discharge Ratio                                        |                                | 0.95 | 1.00                      | 1.05 | μΑ/μΑ |
| l <sub>OFF</sub>                   | FLTR OFF State Current                                             | FINC = 2.0, FDEC = 0.8         | 0    | 25                        | 50   | nA    |
| F <sub>MAX</sub>                   | MAX VCO Frequency to Maintain<br>+ and - 5% Control Range (Note 3) |                                | 20   |                           | 3    | MHz   |
| V <sub>QH</sub> (FLTR)             | Charge Pump Maximum Voltage                                        |                                |      | V <sub>(+12V)</sub> -1.2V |      | V     |
| V <sub>QL</sub> (FLTR)             | Charge Pump Minimum Voltage                                        |                                |      | 1.0                       |      | V     |

# **ELECTRICAL CHARACTERISTICS** (Continued)

The following specifications apply over the recommended operating conditions of  $T_A = 0^{\circ}C$  to  $70^{\circ}C$ ,  $V_{(+12V)} = 10.8$  to 13.2V,  $V_{(+5V)} = 4.5$  to 5.5V,  $V_{AGC} = 4.0V$ , and external components as recommended above, unless otherwise specified (See Note 1)

| SYMBOL                           | PARAMETER                                                                               | CONDITIONS                                                                                             | MIN  | TYP  | MAX  | UNITS  |
|----------------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------|------|------|------|--------|
| VCO and Cl                       | narge Pump Section (Continued)                                                          |                                                                                                        |      | , ,  |      |        |
| F <sub>VCO</sub>                 | VCO Frequency Range (Note 3)                                                            | $T_A = 25$ °C, $V_{+5} = 5V$ , $V_{FLTR} = 6V$ , $C_V = 30$ pF, $R_V = 3.74$ K $\Omega$ , see figure 1 | 9.7  | 10.0 | 10.3 | MHz    |
| K <sub>VCO</sub>                 | VCO Voltage to Frequency Factor                                                         | North Park Service                                                                                     |      | 2    |      | %/V    |
| Input AMP, A                     | AGC AMP, and DC Restore                                                                 |                                                                                                        |      |      |      |        |
| R <sub>IN</sub>                  | INX, INY Differential Input Resistance                                                  |                                                                                                        | 7    | 10   | 14   | kΩ     |
| I <sub>GAIN1,2</sub>             | GAIN1, GAIN2 Bias Current                                                               |                                                                                                        | 0.66 | 1.0  | 1.20 | mA     |
| R <sub>INAGC</sub>               | V <sub>AGC</sub> Input Resistance                                                       |                                                                                                        | 7    | 10   | 13   | kΩ     |
| G <sub>MAGC</sub>                | AGC Transconductance at CAGC                                                            |                                                                                                        |      | 370  |      | μMHOS  |
| R <sub>AGC</sub>                 | Control Range of AGC Loop to Regulate<br>Composite Amplitude to within 2%<br>of Nominal |                                                                                                        |      | 7/1  |      | V/V    |
| BW                               | Bandwidth from INX, INY to Composite (Note 4)                                           |                                                                                                        | 10   | 15   |      | MHz    |
| GMDCR                            | DC Restore Transconductance                                                             |                                                                                                        |      | 500  | 1    | μMHOS  |
| Peak Detect                      | ors                                                                                     |                                                                                                        |      |      |      |        |
| I <sub>CH</sub>                  | Charge Current                                                                          |                                                                                                        | 5    |      |      | mA     |
| I <sub>DIS</sub>                 | Discharge Current                                                                       | T <sub>A</sub> = 25°C, R <sub>SET</sub> = 330K                                                         | 10   | 15   | 20   | μΑ     |
| Voltage Refe                     | rence                                                                                   |                                                                                                        |      |      |      | 18 .   |
| V <sub>REF</sub>                 | Reference Voltage                                                                       | T <sub>A</sub> = 25°C                                                                                  | 4.75 | 5.00 | 5.25 | V      |
| TC                               | Tempco                                                                                  |                                                                                                        |      | 50   |      | ppm/°C |
| R <sub>OUT</sub>                 | Load Regulation                                                                         |                                                                                                        | 4    | 2    | 7    | mV/mA  |
| PSRR                             | Line Regulation                                                                         |                                                                                                        |      | . 10 |      | mV/V   |
| I <sub>SINK</sub>                | Maximum SINK Current                                                                    |                                                                                                        | 0.8  |      |      | mA     |
| Output Amp                       | lifiers (POSA, POSB)                                                                    |                                                                                                        |      |      |      |        |
| V <sub>OS</sub>                  | Input Offset                                                                            | V <sub>CAP</sub> 1-4 = 6V                                                                              | -10  | 0    | 10   | mV     |
| A <sub>V</sub>                   | Gain                                                                                    |                                                                                                        | 1.15 | 1.20 | 1.25 | V/V    |
| A <sub>VA</sub> /A <sub>VB</sub> | Gain Tracking                                                                           |                                                                                                        | -3   | 0    | +3   | %      |
| V <sub>OUT</sub>                 | Output Voltage Range                                                                    |                                                                                                        | 1.0  |      | 9.5  | V      |
| I <sub>SRC</sub>                 | Output Source Current                                                                   |                                                                                                        | 3    |      |      | mA     |
| I <sub>SNK</sub>                 | Output Sink Current                                                                     |                                                                                                        | 2.   |      |      | mΑ     |
| SR                               | Slew Rate                                                                               |                                                                                                        |      | 2.5  | * 0  | V/μs   |
| BW                               | 3dB Gain Bandwidth                                                                      | , 1                                                                                                    |      | 3    | 1000 | MHz    |

Note 1: 0°C to 70°C operating temperature range devices are 100% tested with temperature limits guaranteed by 100% testing, sampling, or correlation with worst-case test conditions.

Note 3: This parameter is guaranteed but not 100% tested and is not used in outgoing quality level calculations. APPLICATION HINTS

Using a nominal on-track servo signal, amplitude adjustment should be made as follows:

Note 2: Typicals are parametric norm at 25°C.

Set composite signal amplitude, measured at pin TP, by adjusting voltage at pin V<sub>ACC</sub> (approximately 4.7 volts). The composite signal should be set to 1.75 volts base to peak of an on-track position pulse (an off-track position pulse will be about 3.5 volts maximum).

Adjust Rg so that the VGA is in mid-range. This is determined by measuring the voltage at pin C<sub>AGC</sub> it should be approximately 0.9 volts. C<sub>AGC</sub> voltage will vary approximately ±0.5 volts over the AGC range.

# **FUNCTIONAL DESCRIPTION**

#### **INPUT AMPLIFIER**

The input amplifier is equivalent to a wide-band 592 type video amplifier and provides amplification and buffering to the AGC circuitry. The Inputs INX and INY, which must be AC coupled, accept the composite analog signal from the servo head differential preamplifier. Internal input termination resistors eliminate the need for external bias resistors. Prefiltering of the signal is normally desired to eliminate unwanted components. External components  $R_{\rm G}$  and  $C_{\rm G}$  determine the input amplifier's low frequency cutoff and gain as follows:

$$FC = \frac{1}{2\pi(R_G + 60\Omega)C_G}$$

$$A_V = \frac{1700}{R_G + 60\Omega}$$

Where:  $C_G$  = External series capacitance between pins GAIN1 and GAIN2

R<sub>G</sub> = External series resistance between pins GAIN1 and GAIN2

#### AUTOMATIC GAIN CONTROL (AGC)

The purpose of the AGC loop is to maintain a constant peak output voltage level at outputs POSA and POSB. This peak level is established by the reference voltage applied to pin  $V_{AGC}$ .

 $V_{P-P}$  (Composite Position Pulses) = K1 ×  $V_{AGC}$  + K2

Where: K1 = 0.65 $K2 = .13 * V_{RFF}$ 

In this closed-loop system, the peak detector output voltages are fed back and combined with the  $V_{AGC}$  voltage to provide a gain control current. The current controls the variable gain amplifier (VGA) and is compensated at pin  $C_{AGC}$  to provide control of AGC bandwidth. The bandwidth of the entire AGC loop is determined by:

$$BW = \frac{K V_{VAGC}}{2\pi C_{A}}$$

Where: K =  $2.8 \times 10^{-4}$ 

 $V_{VAGC}$  = External reference voltage at pin  $V_{AGC}$  = External capacitance at pin  $C_{AGC}$ 

#### PWM CONTROL OF AGC SET POINT

The PWM input (pin 10) accepts a variable duty-cycle input to control the AGC set point. The relationship between duty-cycle and set point is:

100% duty-cycle ....... AGC set point is equal to  $V_{REF}$ . 0% duty-cycle ...... AGC set point equal to  $0.6 \times V_{REF}$ .

A filter capacitor from pin 11 to ground is required to filter the PWM signal. This capacitor should be sufficiently large relative to the  $10 \mathrm{K}\Omega$  nominal internal termination resistance at pin 11.

The AGC set point may be set manually via direct voltage control of pin 12 if desired. Pin 11 should be grounded in this case.

#### SWITCHING THE AGC SENSE RESISTORS

The AGCSW input (pin 17) allows selection of the AGC sense. The choices are:

AGCSW low ...... AGC senses POS A peak detector outputs only.

AGCSW high ....... AGC senses POS A and POS B peak detector outputs.

#### COMPOSITE AMPLIFIER

The input amplifier and AGC circuit of the ML4431 operate in a differential signal mode to provide good common mode and power supply rejection. The composite amplifier converts the differential signal into a buffered single-ended signal for the peak detector circuitry. The DC base line of the composite signal is equal to  $V_{REF}$ . The bandwidth of the DC restore function is controlled by capacitor  $C_D$  at pin  $C_{DC}$  with the following relationship:

$$BW = \frac{gm}{2\pi C_D}$$

Where: gm =  $\frac{1}{2K\Omega}$ 

 $C_D$  = External capacitance at pin  $C_{DC}$ 

The composite signal is available at pin TP and is normally left unconnected. For short circuit protection a  $750\Omega$  resistor is connected in series with pin TP internally.

#### SYNCHRONIZATION PULSE SEPARATOR

The SYNC pulse separator is a threshold comparator with hysteresis which passes pulses from the composite amplifier above a set threshold. It provides a buffered TTL output. The SYNC output, when gated through an external one-shot, is used to control the external gate timing and PLL logic. Active pull-up differs from ML4401 SYNC.

#### PEAK DETECTOR

The peak detector circuit captures the peak signal amplitude of the di-bit pulses. The gates are controlled by inputs GATE1 through GATE4. Timing is established by the external logic circuitry. The external peak detector capacitors are connected from pins CAP1 through CAP4 to ground. The peak detector discharge rate (set by CAP1–CAP4 and current out of PKDECAY) determines the maximum track crossing rate during an access operation. The peak detector outputs are fed into internal differential amplifiers that calculate the track error signals and provide buffered outputs POSA and POSB as follows:

 $POSA = 1.20 (CAP1 - CAP2) + V_{REF}$  $POSB = 1.20 (CAP3 - CAP4) + V_{REF}$ 

#### PEAK DETECTOR DECAY RATE CONTROL

The decay rate of the peak detector can be programmed by changing the external resistor  $R_{SET}$  (pin 26, see connection diagram). The decay rate is determined by the discharge current for the hold capacitors C1 – C4. The relationship between the discharge current and  $R_{SET}$  is:

$$I_{DISCHARGE} = \frac{V_{REF}}{R_{SET}}$$

# VOLTAGE CONTROLLED OSCILLATOR AND CHARGE PUMP

The VCO and external phase compare logic provide a time base for peak detector gate synchronization. Inputs FINC and FDEC provide increment and decrement signals to the <u>charge</u> pump for changing the oscillator frequency. The FINC and FDEC inputs gate the charge pump for the duration of the pulse width. The RC timing network formed by C<sub>V</sub> and R<sub>V</sub> at pins VCOI, VCON, and VCOP control the oscillators center frequency. (See Typical Performance Characteristics)

 $R_V$  should be greater than 1000  $\!\Omega\!$  , Too low of a value will result in excessive power dissipation. RL should be about  $680\Omega$ 

The VCO output should only be taken from pin VCON. Charge pump capacitor  $C_{CP1}$  is connected from pin FLTR to ground. Components  $R_{CP}$  and  $C_{CP2}$  are also connected in series from pin FLTR to ground to provide VCO loop compensation.

#### INTERNAL VOLTAGE REFERENCE

 $V_{REF}$  is an internal band-gap voltage reference. It is buffered and available at pin  $V_{REF}$  and is used by the ML4402, ML4403, ML4404 and other chips requiring a 5 volt reference.

#### **EXTERNAL LOGIC**

The external logic provided by the user typically has a complexity of about 150 to 300 equivalent gates. Complexity and architecture depends on the users dibit pattern and control function.

Note: Stray capacitance should be considered in applying the above relationships when low capacitor values are used. Stray capacitance of the integrated circuit terminal is typically about 2 to 3pf.

# TYPICAL PERFORMANCE CHARACTERISTICS



Figure 1. ML4431 Connection Diagram



# ORDERING INFORMATION

| PART NUMBER | TEMP. RANGE  | PACKAGE          |   |
|-------------|--------------|------------------|---|
| ML4431CQ    | 0°C to +70°C | MOLDED PCC (Q32) | - |

# 5V Disk Voice Coil Servo Driver

#### GENERAL DESCRIPTION

The ML4506 is a voice coil power driver intended for use in 5V Hard Disk servo systems. The ML4506 contains all power and control circuitry necessary to drive the voice coils of most small form factor drives. In addition, power fail detection and head retraction functions are provided for orderly shut-down of the drive.

The transconductance is programmed by a logic input at 1/4 A/V and 1/24 A/V respectively, using a  $1\Omega$  sense resistor. This allows for greater DAC resolution in digitally controlled servos during track follow without compromising dynamic range during seek.

The retraction circuit, main drive circuit, and control circuits are each powered from their own supplies. This allows maximum flexibility and provides for the lowest forward drop by eliminating the need for a blocking diode.

The power fail detection circuit includes a precision 1.5V bandgap reference.

The ML4506 is implemented using Micro Linear's bipolar array technology. This allows for easy customizing of the IC for a user's specific application.

#### **FEATURES**

- 500mA power output with 1.3V total forward drop
- Low offsets, cross-over distortion and quiescent current
- Pin-programmable transconductance settings
- Retraction circuitry with programmable retract current, voltage limiting, and separate supply pin.
- On-chip precision power fail detect circuitry
- Over-temperature protection with flag output
- Logic input available for disabling outputs

## **BLOCK DIAGRAM**



# PIN CONNECTION

### ML4506 20-PIN SOIC (S20W) OR 20-PIN SSOP (R20W)

|            |    | 100 | 100  | 1          |
|------------|----|-----|------|------------|
| Vcc 🔲      | 1  |     | 20   | RETRACT    |
| DISABLE    | 2. |     | 19   | RETR OUT   |
| RET SET    | 3  |     | 18   | POWER FAIL |
| HIGH/LOW   | 4  |     | 17   | 5V COMP    |
| GND        | 5  |     | . 16 | REF        |
| VRET       | 6  |     | 15   | CONTROL+   |
| RSENSE     | 7  |     | 14   | CONTROL-   |
| PWR GND A  | 8  |     | 13   | PWR GND B  |
| OUTPUT+    | 9  |     | 12   | OUTPUT-    |
| OUT+ SENSE | 10 |     | 11   | PWR VC     |
|            |    |     |      | ı          |

#### **TOP VIEW**

# PIN DESCRIPTION

| PIN#     | NAME               | FUNCTION                                                               | PIN# | NAME       | FUNCTION                                                                                                   |
|----------|--------------------|------------------------------------------------------------------------|------|------------|------------------------------------------------------------------------------------------------------------|
| 1        | V <sub>CC</sub>    | Positive Power supply for the IC.<br>Normally connected to +5V.        | 12   | OUTPUT-    | Negative Output terminal for bridge amplifier.                                                             |
| 2 .      | DISABLE            | A logic "1" turns off the main outputs.                                | 13   | PWR GND B  | Ground Terminal for power amplifier.                                                                       |
| <b>3</b> | RET SET            | A Current into this sets up the voltage limit for the internal retract | 14   | CONTROL-   | Negative input for current command.                                                                        |
|          |                    | sourcing circuit                                                       | . 15 | CONTROL+   | Positive input for current command.                                                                        |
| 4        | HIGH/LOW           | A logic "1" sets the transconductance gain to 1/4 while                | 16   | REF        | Reference input to the Power Fail                                                                          |
|          |                    | a logic "0" sets the gain to 1/24.  Transconductance gain is defined   |      |            | comparator. Leave open to use internal 2.5V reference.                                                     |
|          |                    | as: V <sub>RSENSE</sub>                                                | 17   | 5V COMP    | Input to the Power Fail Comparator.<br>Can be connected to a bypass<br>capacitor for noise immunity.       |
| 5        | GND                | (CONTROL +) – (CONTROL –) Analog Signal Ground                         | 18   | POWER FAIL | Open collector output drives low if pin 17 or pin 18 are below pin 16.                                     |
| 6        | $V_{RET}$          | Power supply for the retract circuit.                                  |      |            | Normally tied to pin 20.                                                                                   |
| 7        | R <sub>SENSE</sub> | Current sensing resistor terminal.                                     | 19   | RETR OUT   | Open collector output pulls low to                                                                         |
| 8        | PWR GND A          | Ground Terminal for power amplifier A.                                 | ٠    |            | drive external PNP for retract if $V_{CC}$ is less than 3.5V and pin 20 is low.                            |
| 9        | OUTPUT+            | Positive Output terminal for bridge amplifier.                         | 20   | RETRACT    | A logic "0" input causes the main outputs to tri-state and the retraction circuit to activate. This        |
| 10       | OUT+ SENSE         | Positive Amplifier Kelvin sense terminal. Tie to OUTPUT+.              |      |            | input also functions as a flag output<br>and will go low in the event of an<br>over-temperature condition. |
| 11       | PWR VC             | +5V supply for bridge amplifier                                        |      |            | over-temperature condition.                                                                                |

#### **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (pins 1,6,11) | 7V               |
|------------------------------|------------------|
| Voltage Pins 2,4,18,19,20    |                  |
| Pins 14, 15                  | 0.3 to $+V_{CC}$ |
| Output Current               | ±750mA           |
| Retraction Current           | 80mA             |
| Retract set current (pin 3)  | 3mA              |

| Junction Temperature                  | 150°C         |
|---------------------------------------|---------------|
| Storage Temperature Range             | 65°C to 150°C |
| Lead Temperature (Soldering 10 sec.)  | 150°C         |
| Thermal Resistance (θ <sub>IA</sub> ) |               |
| SOIC Package (S)                      | 55°C/W        |
| SSOP Package (R)                      | 65°C/W        |

## **OPERATING CONDITIONS**

| Temperature Range          | 0°C to 70°C           |
|----------------------------|-----------------------|
| Supply Voltage (pins 1,11) | 5V ± 10%              |
| V <sub>RET</sub> (pin 6)   | 1V to V <sub>CC</sub> |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = 5V  $\pm$  10%,  $R_{SENSE}$  = 1 $\Omega$ , CONTROL– (pin 15) = 2.5V,  $R_{SET}$  (pin 3) = 3.7k $\Omega$ , Load = 10 $\Omega$ .

| PARAMETER                                   | CONDITION                                                                        | MIN         | TYP         | MAX                 | UNITS        |
|---------------------------------------------|----------------------------------------------------------------------------------|-------------|-------------|---------------------|--------------|
| AMPLIFIER                                   |                                                                                  |             |             |                     | •            |
| Control Common Mode Range                   |                                                                                  | 0.5         |             | V <sub>CC</sub> - 1 | V            |
| Offset                                      |                                                                                  |             |             | ±10                 | mV           |
| Transconductance Gain                       | pin 4 = 2V<br>pin 4 = 0.8V                                                       | 238<br>39.6 | 250<br>41.7 | 263<br>43.8         | mA/V<br>mA/V |
| Bandwidth                                   |                                                                                  |             | 100         |                     | kHz          |
| Sinking saturation                          | I <sub>OUT</sub> = 100mA<br>I <sub>OUT</sub> = 300mA<br>I <sub>OUT</sub> = 500mA |             |             | 0.5<br>0.6<br>0.8   | V<br>V<br>V  |
| Sourcing saturation                         | I <sub>OUT</sub> = 100mA<br>I <sub>OUT</sub> = 300mA<br>I <sub>OUT</sub> = 500mA |             |             | 1.1<br>1.2<br>1.3   | . V<br>V     |
| RETRACTION CIRCUIT V <sub>PIN20</sub> = 0.8 | 3V, V <sub>RET</sub> = 2.5V                                                      |             | 1.11        |                     |              |
| I <sub>RET</sub> SET                        |                                                                                  |             | 0.75        |                     | V            |
| Turn on time                                |                                                                                  |             | 300.        |                     | ns           |
| Turn off time                               |                                                                                  |             | 8           |                     | μs           |
| Sink current (I <sub>PIN12</sub> )          | $V_{PIN12} = 0.4V$                                                               | 34          | 50          | 150                 | mA           |
| Source Voltage (V <sub>PIN7</sub> )         | $I_{PIN7} = -50 \text{mA}$                                                       | 0.4         | 0.6         | 0.8                 | V            |
| POWER FAIL DETECTION CIRCUIT                |                                                                                  |             |             |                     |              |
| Reference Voltage                           |                                                                                  | 1.35        | 1.50        | 1.65                | V            |
| Reference Source Impedance                  |                                                                                  | -           | 2.25        |                     | kΩ           |
| 5V Threshold<br>Hysteresis                  |                                                                                  | 4.40        | 4.575<br>30 | 4.75                | V<br>mV      |
| LOGIC INPUTS                                |                                                                                  |             |             |                     |              |
| Voltage High (V <sub>IH</sub> )             |                                                                                  | 2           | 1.4         |                     | V            |
| Voltage Low (V <sub>IL</sub> )              |                                                                                  |             | 1.4         | 0.8                 | V            |
| Current High (I <sub>IH</sub> )             | V <sub>IN</sub> = 5V                                                             |             |             | ±10                 | mA           |
| Current Low (I <sub>IL</sub> )              | V <sub>IN</sub> = 0V, except pin 20<br>V <sub>IN</sub> = 0V, pin 20 only         | -40<br>-250 | -10<br>-160 |                     | mA<br>mA     |
| CURRENT CONSUMPTION                         |                                                                                  |             |             |                     |              |
| Pin 1 + Pin 11                              | $V_{PIN14} = V_{PIN15} = 2.5V$                                                   |             | 10          | 15                  | mA           |
| Pin 6                                       | $V_{PIN14} = 2.5V$                                                               |             | 2.5         | 5.0                 | mA           |

#### **FUNCTIONAL DESCRIPTION**

#### **POWER AMPLIFIER**

The ML4506 power amplifier circuit is set up as a Howland Current source with a fixed gain of 1/4 or 1/24 (set by driving pin 4 high or low respectively). This architecture yields minimal cross-over distortion while maintaining low output cross conduction currents.

The gain figure refers to the ratio of input voltage to the output voltage seen across  $R_{SENSE}$ . For example, at a 1/4 gain setting, with V(–) input at 2.5V and the V(+) input at 3.5V, +500mA would flow through the coil using a 0.5 $\Omega$  sense resistor. Under the same conditions with pin 4 low, the current would be 83mA. The ability to change from low to high gain allows more complete utilization of DAC resolution when in the track follow mode.

The output stage (figure 2) is designed to provide minimal saturation losses and employs a "composite PNP" for the sourcing drive and a saturable NPN to sink current. Sourcing saturation drop is typically 0.9V while sinking saturation drop is typically 0.4V.



Figure 1. Power Amplifier Topology.

#### **POWER FAIL DETECT**

The ML4506 power fail detection circuit consists of a precision trimmed reference, resistor dividers, and a comparator with an effective hysteresis of 30mV. The output at pin 18 is open-collector and is normally tied to pin 1 which is internally pulled-up to 5V.

#### RETRACT

The retract circuit features provision for very low voltage operation as well as voltage limiting when a "live" retract with 5V on  $V_{RET}$  is performed. When pin 20 goes low, the internal NPN transistor will saturate, pulling SINK B (pin 11) low. A RETR OUT signal (open collector) saturates to drive an external PNP source transistor when pin 20 is low and when  $V_{RET}$  (pin 6) is below 3.5V. This portion of the circuit will function with less than 1V on  $V_{RET}$ .

An internal voltage limited pull-up circuit is provided which sources current on pin 7 to the VCM. This limit is set by an external resistor (see fig. 7) This circuit will operated reliably down to a  $V_{RET}$  voltage of around 2.5V. Pin 20 (Retract input) also serves as a flag to indicate an over-temperature condition on the die and goes low when the die temperature exceeds a safe operating limit (about 160°C).



Figure 2. Power Output Stage.



Figure 3. Output Saturation Voltage vs. Output Current.  $(V_{CC} = PWR \ VC = 5V)$ 



 $\label{eq:VIN} Figure~4.~Output~Current: $$V_{IN}=100\text{Hz}~Sine~Wave,}~100\text{mA}_{P-P}$$Low~Gain~Mode~(V_{PIN~5}=0), $R_{SENSE}=0.5\Omega, $R_L=10\Omega.$$ 



Figure 5. Output Current:  $V_{IN}=1 kHz \mbox{ Sine Wave, } 100mA_{P.P} \\ \mbox{Low Gain Mode } (V_{PIN.5}=0), \mbox{ } R_{SENSE}=0.5\Omega, \mbox{ } R_{L}=10\Omega. \\ \mbox{}$ 



Figure 6. Total Harmonic Distortion vs. Frequency. Low Gain Setting (V<sub>PIN5</sub> = 0), R<sub>SENSE</sub> =  $1\Omega$ , V<sub>IN</sub> = 2.4V<sub>P-P</sub> High Gain Setting (V<sub>PIN5</sub> = 0), R<sub>SENSE</sub> =  $1\Omega$ , V<sub>IN</sub> = 0.4V<sub>P-P</sub>



Figure 7. R<sub>SET</sub> vs. Retract Source Voltage Limit.

# **APPLICATIONS**

#### COMPENSATION

Figure 8 shows the equivalent AC circuit for the transconductance amplifier.



Figure 8. AC Equivalent Circuit for Current Amplifier, Voice Coil Motor (VCM) and Snubber.

The amplifier's current bandwidth is limited by  $C_{OUT}$  which varies with the value chosen for  $R_{SENSE}$ 

$$C_{OUT} = \frac{25nF}{R_{SENSE}}$$

With no snubber (RS and CS) the bandwidth is limited to:

$$F_{-3dB} = \frac{1}{2\pi} \sqrt{\frac{2.414}{L(M) C(OUT)}}$$

Since this is a second order system with L(M) and C(OUT) forming a resonant circuit, some damping is desirable to reduce ringing in the step response. This is accomplished with resistive snubber. The optimum value of R(S) occurs when the following condition is met:

$$R(S) = \sqrt{\frac{L(VCM)}{C(OUT)}}$$

For a given C(S), setting R(S) to this value will minimize the ringing in the transient response. Larger values of R(S) will result in more ringing and more bandwidth. Smaller values of R(S) will result in more ringing and less bandwidth. R(S) should not exceed  $300\Omega$ .

C(S) (snubber capacitor) values of between 200nF and  $1\mu F$  are usually necessary to acheive the desired reduction of ringing in the step response. At optimum value of R(S) larger values of C(S) further reduce the ringing but do not affect the bandwidth.

Tuning the current loop response can be best done simulating the network in figure 8 with a computer simulator (such as SPICE).



Figure 9. Typical Application: ML4506 used with ML2341 8-bit DAC provides up to 12-bit effective resolution.

# **ORDERING INFORMATION**

| <br>PART NUMBER | TEMPERATURE RANGE | PACKAGE            |
|-----------------|-------------------|--------------------|
| ML4506CS        | 0°C to 70°C       | 20-Pin SOIC (S20W) |
| ML4506CR        | 0°C to 70°C       | 20-Pin SSOP (R20)  |



## **Low Saturation 5V Voice Coil Servo Driver**

### GENERAL DESCRIPTION

The ML4508 is a voice coil power driver intended for use in both High Performance 5V Hard Disk servo systems. The ML4508 contains all control circuitry necessary to drive the voice coils of most small drives. To maximize compliance voltage, the ML4508 includes two 1 Amp NPN drivers and provides drivers for external PNP transistors. In addition, power fail detection and a low voltage head retraction functions are provided for orderly shut-down of the drive.

The transconductance programmed by a logic input at 1/4 A/V and 1/24 A/V respectively, when using a  $1\Omega$  sense resistor. This allows for greater DAC resolution in digitally controlled servos during track follow without compromising dynamic range during seek.

The retraction circuit, main drive circuit, and control circuits are each powered from separate supply pins. Retract is self-contained and allows the use of an external PNP for 5V systems to allow retraction with as little as 1V of back EMF from the spindle.

The power fail detection circuit includes a precision 1.5V bandgap reference and a power fail comparator.

The ML4508 is implemented using Micro Linear's bipolar array technology. This allows for customization of the IC for a user's specific application.

### **FEATURES**

- Low saturation voltage (<1V at 1A.)
- No power supply blocking diode necessary
- No cross-over distortion with low quiescent current
- Pin-programmable transconductance settings
- Retraction circuitry with programmable retract voltage and separate power pin operates to 1V
- On-chip precision power fail detect circuitry
- Over-temperature protection with flag output
- Operates from +5V supplies

### **BLOCK DIAGRAM**



# **5V Sensorless Spindle Motor Controller**

### GENERAL DESCRIPTION

The ML4510 provides complete commutation for delta or wye wound Brushless DC (BLDC) motors without the need for signals from Hall Effect sensors. This IC senses the back EMF of the 3 motor windings (no neutral required) to determine the proper commutation phase angle using phase lock loop techniques. This technique will commutate virtually any 3-phase BLDC motor and is insensitive to PWM noise and motor snubbing.

Included in the ML4510 is the circuitry necessary for a Hard Disk Drive microcontroller driven control loop. The ML4510 controls motor current with either a constant off-time PWM or linear current control driven by the microcontroller. Speed feedback for the micro is a stable digital frequency equal to the commutation frequency of the motor. All commutation is performed by the ML4510. Braking and Power Fail are also included in the ML4510.

Since the timing of the start-up sequencing is determined by external circuitry, the system can be optimized for a wide range of motors and inertial loads.

The ML4510 modulates the gates of external N-channel power MOSFETs to regulate the motor current. The IC drives external PNP transistors or P-channel MOSFETs directly. Special circuits are used to save base drive power at low load currents.

### **FEATURES**

- Back-EMF Commutation Provides Maximum Torque for Minimum "Spin-Up" Time for Spindle Motors
- Accurate, Jitter-Free Phase Locked Motor Speed Feedback Output
- Operates on Single 5V Power Supply
- Linear or PWM Motor Current Control
- Easy Microcontroller Interface for Optimized Start-Up Sequencing and Speed Control
- Power Fail Detect Circuit
- Drives External N-Channel FETs and PNP's or P-Channel FETs

### **BLOCK DIAGRAM**



## PIN CONFIGURATION

ML4510 28-Pin SOIC (S28W)



## PIN DESCRIPTION

| PIN# | NAME            | FUNCTION                                                               | PIN | <b>1</b> # | NAME       | FUNCTION                                                  |
|------|-----------------|------------------------------------------------------------------------|-----|------------|------------|-----------------------------------------------------------|
| 1    | GND             | Signal and Power Ground.                                               | 1   | 6          | RESET      | Input which holds the VCO off                             |
| 2    | PNP1            | Drives the external PNP power transistor driving motor PH1.            |     |            |            | and sets the ML4510 to the RESET condition.               |
| 3    | PNP2            | Drives the external PNP power transistor driving motor PH2.            | 1   | 7          | PWR FAIL   | A "0" output indicates 5V is under-voltage.               |
| 4    | VCC2            | 5V power.                                                              | 1   | 8          | ENABLE E/A | A "1" logic input enables the                             |
| 5    | PNP3            | Drives the external PNP power transistor driving motor PH3.            |     |            |            | error amplifier and closes the back-EMF feedback loop.    |
|      | C               | g                                                                      | 1   | 9          | NC         | No Electrical Connection.                                 |
| 6 ,  | $C_{OTA}$       | Compensation capacitor for linear motor current amplifier              | 2   | 0          | RC         | VCO loop filter components.                               |
|      |                 | loop.                                                                  | 2   | 1          | I(RAMP)    | Current into this pin sets the                            |
| 7    | OTA OUT         | OTA OUT Output of motor current error amplifier, normally connected to |     |            |            | initial acceleration rate of the VCO during start-up.     |
|      |                 | OTA IN or to external MOSFET                                           | 2   | 2          | PH1        | Motor Terminal 1.                                         |
|      |                 | gate.                                                                  | 2   | 3          | PH2        | Motor Terminal 2.                                         |
| 8    | OTA IN          | Driving voltage for N1-N3.  Normally tied to OTA OUT.                  | 2   | 4          | PH3        | Motor Terminal 3.                                         |
| 9–11 | N1, N2, N3      | Drives the external N-channel MOSFETs for PH1, PH2, PH3.               | 2   | 5          | VCC        | 5V power supply. Terminal which is sensed for power fail. |
| 12   | I(SENSE)        | Motor current sense input.                                             | . 2 | 6          | BRAKE      | A "0" activates the braking circuit.                      |
| 13   | C <sub>OS</sub> | Timing capacitor for fixed off-time PWM current control.               | 2   | 7          | I(LIMIT)   | Sets the threshold for the PWM comparator.                |
| 14   | $C_{VCO}$       | Timing capacitor for VCO.                                              | 2   | 8          | I(CMD)     | Current Command for Linear                                |
| 15   | VCO OUT         | Logic output from VCO.                                                 |     |            | ,          | Current amplifier.                                        |

### ABSOLUTE MAXIMUM RATINGS

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (pins 4, 25)              | 7V         |
|------------------------------------------|------------|
| Output Current (pins 2, 3, 5, 9, 10, 11) |            |
| Logic Inputs (pins 16, 18, 26)           | -0.3 to 7V |
| I(SENSE) Voltage (pin 12)                | 0.9V       |
| Junction Temperature                     | 150°C      |
| Storage Temperature Range65°C            | to +150°C  |
| Lead Temperature (Soldering 10 sec)      | 150°C      |
| Thermal Resistance ( $\theta_{IA}$ )     | . 60°C/W   |

## **OPERATING CONDITIONS**

| Temperature Range 0°C to +70°C                 |
|------------------------------------------------|
| $V_{CC}$ Voltage (pins 4, 25)                  |
| I(RAMP) Current (pin 21) 0 to 100μA            |
| I Control Voltage Range (pins 27, 28) 0V to 3V |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  =  $V_{CC2}$  = 5V,  $R_{SENSE}$  = 1 $\Omega$ ,  $C_{OTA}$  =  $C_{VCO}$  = .01 $\mu F$ ,  $C_{OS}$  = .02 $\mu F$ 

| PARAMETER                             | CONDITIONS                                      | MIN  | TYP  | MAX  | UNITS |
|---------------------------------------|-------------------------------------------------|------|------|------|-------|
| Oscillator (VCO) Section (Mode 1 or 2 | unless otherwise specified)                     |      |      |      |       |
| Frequency vs. V <sub>PIN 20</sub>     | $1V \le V_{PIN 20} \le 3.5V$                    |      | 670  |      | Hz/V  |
| Frequency                             | V <sub>VCO</sub> = 2.5V                         | 830  | 1675 | 2500 | Hz    |
|                                       | V <sub>VCO</sub> = .5V                          | 120  | 245  | 350  | Hz    |
| Reset Voltage at C <sub>VCO</sub>     | Mode = 0                                        |      | 125  | 250  | mV    |
| Sampling Amplifier                    |                                                 |      |      |      |       |
| V <sub>RC</sub>                       | Mode 0                                          |      | 125  | 250  | mV:   |
| I <sub>RC</sub>                       | Mode 1, $R_{RAMP} = 39K\Omega$                  | 16   | . 33 | 50   | μΑ    |
|                                       | Mode 2A, V <sub>PH2</sub> = 0.5V                | 30   | 60   | 90   | μΑ    |
|                                       | Mode 2A, V <sub>PH2</sub> = 2.5V                | -6   | 2    | 6    | μΑ    |
|                                       | Mode 2A, V <sub>PH2</sub> = 4.5V                | -30  | -60  | -90  | μΑ    |
| Motor Current Control Section         | ·                                               |      |      |      |       |
| I(SENSE) Gain                         | $V_{PIN 27}$ = 5V, $0V \le V_{PIN 28} \le 2.5V$ | 4    | 5    | 6    | V/V   |
| One Shot Off Time                     |                                                 | 12   | 25   | 33   | μs    |
| I(CMD) Transconductance Gain          |                                                 |      | .19  |      | mmho  |
| Power Fail Detection Circuit          |                                                 |      |      |      |       |
| 5V Threshold                          |                                                 | 3.8  | 4.25 | 4.5  | V     |
| Hysteresis                            |                                                 |      | 70   |      | mV    |
| Logic Inputs                          |                                                 |      |      |      |       |
| Voltage High (V <sub>IH</sub> )       |                                                 | 2    |      |      | V     |
| Voltage Low (V <sub>IL</sub> )        |                                                 |      |      | .8   | V     |
| Current High (I <sub>IH</sub> )       | V <sub>IN</sub> = 2.7V                          | -10  | 1    | 10   | μΑ    |
| Current Low (I <sub>II</sub> )        | $V_{IN} = 0.4V$                                 | -250 | -120 | -60  | μΑ    |

### **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified,  $T_A$  = Operating Temperature Range,  $V_{CC}$  =  $V_{CC2}$  = 5V,  $R_{SENSE}$  = 1 $\Omega$ ,  $C_{OTA}$  =  $C_{VCO}$  = .01 $\mu$ F,  $C_{OS}$  = .02 $\mu$ F

| PARAMETER                              | CONDITIONS                | MIN  | TYP                     | MAX                   | UNITS |
|----------------------------------------|---------------------------|------|-------------------------|-----------------------|-------|
| Outputs                                | I(CMD) = I(LIMIT) = 2.5V  |      |                         | 1                     | 194.5 |
| I <sub>PNP</sub> Low                   |                           | 50   | 75                      | 100                   | mA    |
| I <sub>PNP</sub> High                  | Off State                 | -100 |                         | 100                   | μΑ    |
| V <sub>N</sub> High                    | V <sub>PIN 8</sub> = 0.5V | 2.4  | -3.1                    | 3.8                   | , V   |
| V <sub>N</sub> Low                     |                           |      | .2                      | .7                    | V     |
| A <sub>V</sub> Pin 8 to V <sub>N</sub> | V <sub>PIN 8</sub> = 0.5V | -3.0 | -3.75                   | -4.5                  | V/V   |
| LOGIC Low                              | I <sub>OUT</sub> = 0.5mA  |      |                         | .4                    | V     |
| LOGIC I <sub>OUT</sub> High            |                           |      | 5                       |                       | μΑ    |
| Supply Currents                        | (N and PNP Outputs Open)  |      | I <sub>LMT</sub> = 2.5V | I <sub>CMD</sub> = 0V |       |
| V <sub>CC</sub> Current (Pin 25)       |                           |      | 28                      | 40                    | mA    |
| V <sub>CC2</sub> Current (Pin 4)       |                           |      | 2                       | 5                     | mA    |

### **FUNCTIONAL DESCRIPTION**

The ML4510 provides closed-loop commutation for 3-phase brushless motors. To accomplish this task, a VCO, Integrating Back-EMF Sampling error amplifier and sequencer form a phase-locked loop, locking the VCO to the back-EMF of the motor. The IC also contains circuitry to control motor current with either linear or constant off-time PWM modes. Braking and power fail detection functions are also provided on chip. The ML4510 is designed to drive external power transistors (N-channel MOSFET sinking transistors and PNP sourcing transistors) directly, and contains a special circuit to reduce PNP base currents when output current demand is reduced.

Start-up sequencing and motor speed control are accomplished by a microcontroller. Speed sensing is accomplished by monitoring the output of the VCO, which will be a signal which is phased-locked to the commutation frequency of the motor.

#### **BACK-EMF SENSING AND COMMUTATOR**

The ML4510 contains a patented back-EMF sensing circuit which samples the phase which is not energized (Shaded area in figure 2) to determine whether to increase or decrease the commutator (VCO) frequency. A late commutation causes the error amplifier to charge the filter (RC) on pin 20, increasing the VCO input while early commutation causes pin 20 discharge. Analog speed control loops can use pin 20 as a speed feedback voltage.

The input impedance of the three PH inputs is about  $8K\Omega$  to GND. When operating with a higher voltage motor, the PH inputs should be divided down in voltage so that the maximum voltage at any PH input does not exceed VCC. See ML4411 data sheet for applications.

### **VCO AND PHASE DETECTOR CALCULATIONS**

The VCO should be set so that at the maximum frequency of operation (the running speed of the motor) the VCO



Figure 1. Back EMF Sensing Block Diagram.



Figure 2. Typical Motor Phase Waveform with Back-EMF Superimposed (Ideal Commutation).

control voltage will be no higher than VCC<sub>MIN</sub> – 1V. The VCO maximum frequency will be:

$$F_{MAX} = 0.05 \times POLES \times RPM$$

where POLES is the number of poles on the motor and RPM is the maximum motor speed in Revolutions Per Minute.

The minimum VCO gain derived from the specification table (using the minimum  $F_{VCO}$  at  $V_{VCO} = 2.5V$ ) is:

$$K_{VCO(MIN)} = \frac{3.32 \times 10^{-6}}{C_{VCO}}$$

Assuming that the  $V_{VCO(MAX)} = 3.2V$ , then

$$C_{VCO} = \frac{3.2 \times 3.32 \times 10^{-6}}{F_{MAX}}$$

or

$$C_{VCO} = \frac{212}{POLES \times RPM} \mu F$$

Figure 3 shows the transfer function of the Phase Lock Loop with the phase detector formed from the sampled phase through the Gm amplifier with the loop filtered formed by R,  $C_1$ , and  $C_2$ .

The impedance of the loop filter is

$$Z_{RC}(s) = \frac{1}{C_1 s} \frac{(s + \omega_{LEAD})}{(s + \omega_{LAG})}$$



Figure 3. Back EMF Phase Lock Loop Components.



Figure 4. VCO Output Frequency vs. V<sub>VCO</sub> (Pin 20)

Where the lead and lag frequencies are set by:

$$\omega_{LEAD} = \frac{1}{RC_2}$$

$$\omega_{LAG} = \frac{C_1 + C_2}{R C_1 C_2}$$

Requiring the loop to settle in 20 PLL cycles with a spread of 10 between  $\omega_{LEAD} = 10 \times \omega_{LAG}$  produces the following calculations for R,  $C_1$  and  $C_2$ :

$$C_1 \approx \frac{1.97 \times 10^{-9}}{C_{VCO} \times F_{VCO}^2}$$

$$C_2 = 9 \times C_1$$

$$R = \frac{12.65}{C_2 \times F_{VCO}}$$

### START-UP SEQUENCING

When the motor is intitially at rest, it is generating no back-EMF. Because a back-EMF signal is required for closed loop commutation, the motor must be started "open-loop" until a velocity sufficient to generate some back-EMF is attained (around 100 RPM).

Two modes are possible for starting the motor. For the lowest possible starting time, the chip is held in the reset (mode R) state by holding pin 16 low and providing full current to the motor (figure 5).

| Step | Pin<br>16 | Pin<br>18 | Pin<br>21 | I(LIMIT)<br>I(CMD) |
|------|-----------|-----------|-----------|--------------------|
| 1    | 0         | 0         | Fixed     | I <sub>MAX</sub>   |
| 2    | 1         | 0         | Fixed     | I <sub>MAX</sub>   |
| 3    | 1         | 1         | 0         | I <sub>MAX</sub>   |

Figure 5. Minimum Time Start-Up Sequence.

## ML4510

**Step 1:** The IC is held in reset (mode R) with full power applied to the windings (see figure 7). This aligns the rotor to a position which is 30° (electrical) before the center of the first commutation state.

**Step 2:** A fixed current is input to pin 21 and appears as a current on pin 20, and will accelerate the motor at a fixed rate.

**Step 3:** When the motor speed reaches about 100 RPM, the back-EMF loop can be closed by pulling pin 18 low.

Using this technique, some reverse rotation is possible. The maximum amount of reverse rotation is 360/N, where N is the number of poles. For an 8 pole motor, 45° reverse rotation is possible.

|        |     | San Carlo | OUT | PUTS  |      | INPUT |          |  |
|--------|-----|-----------|-----|-------|------|-------|----------|--|
| STATE  | N1  | N2        | N3  | PNP1  | PNP2 | PNP3  | SAMPLING |  |
| R or 0 | OFF | ON        | OFF | ON    | OFF  | ON    | N/A      |  |
| A      | OFF | OFF       | ON  | ON :  | OFF  | OFF   | PH2      |  |
| В      | OFF | OFF       | ON  | OFF   | ON   | OFF   | °PH1     |  |
| C      | ON  | OFF       | OFF | OFF   | ON   | OFF   | PH3      |  |
| , D    | ON  | OFF       | OFF | OFF - | OFF  | ON    | PH2      |  |
| E      | OFF | ON        | OFF | OFF   | OFF  | ON    | PH1      |  |
| F      | OFF | ON        | OFF | ON /  | OFF  | OFF   | PH3      |  |

Figure 6. Commutation State Table.



Figure 7. Start-Up Timing and Mode Sequencing.

### SPEED CONTROL — CURRENT LOOP

To facilitate speed control, the ML4510 includes two current control loops — linear and PWM (figure 8). The linear control loop senses the motor current on the ((SENSE) terminal through R<sub>SENSE</sub>. An internal current sense amplifier's output modulates the gates of the 3 N-channel MOSFET's when OTA OUT is tied to OTA IN, or can modulate a single MOSFET gate to control current.

The ML4510 also includes a current mode constant off-time PWM circuit. When motor current builds to the threshold set on I(LIMIT) input (pin 27), a one-shot is fired whose timing is set by C<sub>OS</sub>. The current in the motor will be controlled by the lower of pin 27 and pin 28.

#### **OUTPUT DRIVERS**

The motor's source transistor drivers are open-collector NPN's with internal  $8K\Omega$  pull-up resistors, whose current is controlled according to the current demanded through the motor. To conserve power, the ML4510 sets the current to PNP1, PNP2, and PNP3, proportional to the lower of pin 27 and pin 28.

Drivers N1 through N3 are totem-pole outputs capable of sourcing and sinking 10mA. Switching noise in the external MOSFETs can be reduced by adding resistance in series with the gates.

#### **BRAKING**

Applying a logic 0 on pin 26 activates the braking circuit. The brake circuit turns on PNP1 through PNP3 and turns off NPN1 through NPN3.



Figure 8. Current Control and Output Drive.



Figure 9. I(LIMIT) Output Off-Time vs. Cos.



Figure 10. Available PNP Drive Current vs. I(CMD) Input.



### **APPLICATIONS**

Figure 11 shows a typical application of the ML4510 in a hard disk drive spindle control. Although the timing necessary to start the motor in most applications would be generated by a microcontroller, Figure 12 shows a simple "one-shot" start-up timing approach.

Speed control can be accomplished either by:

- Sensing the VCO OUT frequency with a Microcontroller and adjusting I(CMD) via an analog output from the Micro (PWM DAC).
- 2. Using analog circuitry for speed control (Figure 13).
- Q1, Q2, and Q3 are MJE210 or equivalent. Q4, Q5, and Q6 are IRFU010 or equivalent. Base resistors ( $50\Omega$ ) are included to reduce power dissipation in the IC during start-up. If requested currents are low, these can be eliminated. Switching transients due to commutation can be reduced by increasing the  $470\Omega$  gate resistors on Q4-Q6.



Figure 11. ML4510 Typical Application.





Figure 12. Analog Start-up Circuit.

| Symbol | Value   |
|--------|---------|
| A1     | - LM358 |
| Q1     | 74HC14  |
| D1, D2 | 1N4148  |
| R1     | 1ΜΩ     |
| R2     | 1ΜΩ     |
| R3     | 100ΚΩ   |

| Symbol | Value          |
|--------|----------------|
| R4     | 100ΚΩ          |
| R5     | 50ΚΩ           |
| R6     | 50ΚΩ           |
| C1     | 3.3 <i>µ</i> F |
| C2     | 3.3µF          |
| C3     | .47μF          |

Figure 13. Analog Speed Control.

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE             |  |  |
|-------------|-------------------|---------------------|--|--|
| ML4510CS    | 0°C to +70°C      | 28-Pin SOIC (\$28W) |  |  |



# ML4532, ML4533, ML4536

## Servo Burst Area Detector

### GENERAL DESCRIPTION

The ML4532 and ML4533 Area Detectors are designed to minimize the pipeline transport delay while accurately quantizing the area of servo bursts in high-speed embedded servo systems. Combined with the ML2261 or ML2264 High Speed A/D Converters, the ML4532 and ML4533 are designed to capture back-to-back servo bursts in a 700ns or larger window. Power dissipation is minimized by the use of a digital power down pin which allows the area detector to be powered down between the servo sectors. The ML4536 is the ML4533 with different reference voltage levels.

The ML4532 includes a PWM D/A for microprocessor control of the actuator driver, changing the REF<sub>AGC</sub> pin voltage during head change, or other system control functions.

| FEATURES                       | ML4532     | ML4533 | ML4536 |
|--------------------------------|------------|--------|--------|
| Package Options                | 20-Pin PCC | 16-Pin | 16-Pin |
|                                | or SSOP    | SOIC   | SOIC   |
| Zero-Scale Ref. Output Voltage | 1.25V      | 1.25V  | 1.0V   |
| Full-Scale Ref. Output Voltage | 3.75V      | 3.75V  | 3.4V   |
| Reference Output Voltage       | 2.5V       | 2.5V   | 2.2V   |
| PWM D/A Onboard                | Yes        | No     | No     |

### **FEATURES**

- Allows for Area Detection of 1µs back-to-back bursts
- AGC amplifier for maintaining accuracy
- 0.2% nonlinearity between 25% and 75% of input signal range
- 2% nonlinearity over the input signal range
- Provides zero- and full-scale outputs for A/D converter
- 5V supply, at 29mA for ML4533/ML4536, 35mA for MI 4532
- Digitally controlled power down for minimizing power between sectors
- Bandgap Reference output
- ML4532 includes PWM D/A for controlling voice coil driver or AGC during head change
- ML4533/ML4536 available in 16-pin SOIC package ML4532 available in 20-pin PCC or SSOP package
- Reference outputs defining the minimum and maximum demodulation output values

### TYPICAL APPLICATION



Typical HDD Digital Servo Application

### ML4532 BLOCK DIAGRAM AND PIN CONNECTION





#### 20-Pin SSOP



### ML4533/ML4536 BLOCK DIAGRAM AND PIN CONNECTION







### 16-Pin SOIC (ML4536)



## ML4532, ML4533, ML4536

## PIN DESCRIPTION

|   | ML4532 | ML4533/<br>ML4536 |                      |                                                              | ML4532 | ML4533/<br>ML4536 | 1 (1 )<br>1 (2 )     |                                     |
|---|--------|-------------------|----------------------|--------------------------------------------------------------|--------|-------------------|----------------------|-------------------------------------|
|   | PIN #  | PIN #             | NAME                 | DESCRIPTION                                                  | PIN #  | PIN #             | NAME                 | DESCRIPTION                         |
|   | 1      | 1                 |                      | Zero scale reference                                         | 11     | 9                 | IN-                  | Negative input.                     |
| 1 |        |                   |                      | output.                                                      | 12     | 10                | IN+                  | Positive input.                     |
| 1 | 2      |                   | D/A <sub>OUT</sub>   | Analog output of PWM D/A.                                    | 13     | 11.               | $V_{CC}$             | 5V power supply.                    |
|   | 3      | 2                 | 2.50V <sub>REF</sub> | 2.50 voltage reference                                       | 14     | 12                | ZERO X               | Zero detector crossing output.      |
|   | 4      |                   | 2.20V <sub>REF</sub> | output.                                                      | 15     | 13                | GND                  | Ground.                             |
|   | 4      | 13                | C <sub>PWM</sub>     | PWM D/A smoothing capacitor.                                 | 16     |                   | $MSB_{PWM}$          | PWM D/A most significant bit input. |
|   | 5      | 3                 | RESET                | Reset, active high.                                          | 17     | <sup></sup> 14    | D                    | Power down control,                 |
|   | 6      | 4                 | DEMOD<br>OUT         | Area detector output.                                        | . 17   | 14                | P <sub>DN</sub>      | reduces power if logic<br>high.     |
|   | 7      | 5                 | CAGC                 | AGC capacitor.                                               | 18     | 15                | 3.75V <sub>RFF</sub> | Full scale reference                |
|   | 8      | 6                 | GATE                 | Defines area detect                                          |        |                   | 3.40V <sub>REF</sub> | output.                             |
|   |        | 100               |                      | window, active high.                                         | 19     |                   | LSB <sub>PWM</sub>   | PWM D/A least significant           |
|   | 9      | 7                 | $TP_{AGC}$           | Output test point for                                        |        |                   |                      | bit input.                          |
|   |        |                   |                      | AGC.                                                         | 20     | 16                | REFAGC               | AGC voltage reference.              |
| , | 10     | 8                 | H <sub>AGC</sub>     | AGC hold input, AGC active when high; AGC constant when low. |        |                   |                      |                                     |

## ABSOLUTE MAXIMUM RATINGS

(Note 1)

| 875mW |
|-------|
| 750mW |
| 750mW |
|       |
| 260°C |
| 215°C |
| 220°C |
|       |

## **OPERATING CONDITIONS**

| Temperature Range                               | 0 to +70°C                                                                                                           |
|-------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|
| Supply Voltage (V <sub>CC</sub> )               | $\dots \dots $ |
| $(I_{ N+}) - (I_{ N-}) \dots \dots \dots \dots$ | 1V <sub>P-P</sub>                                                                                                    |
| C <sub>AGC</sub>                                | 100pF                                                                                                                |
| REF <sub>AGC</sub>                              | 2.5V                                                                                                                 |
| C <sub>PWM</sub>                                |                                                                                                                      |
| CH at DEMOD OUT                                 | 100pF                                                                                                                |

### **ELECTRICAL CHARACTERISTICS**

The following specifications apply over the recommended operating conditions of  $T_A = 0$  to +70°C,  $V_{CC} = 4.75$  to 5.25V, and external component values as recommended above, unless otherwise specified.

| PARAMETER                                       | NOTES        | CONDITIONS                                                               | MIN          | TYP<br>(Note 2) | MAX                                     | UNITS                                   |
|-------------------------------------------------|--------------|--------------------------------------------------------------------------|--------------|-----------------|-----------------------------------------|-----------------------------------------|
| DEMODULATOR                                     |              |                                                                          |              |                 |                                         | -                                       |
| Differential Input Range                        | 3            | For Full Scale Output                                                    | .25          |                 | 2                                       | V <sub>P-P</sub>                        |
| Differential AGC Range                          | 3            |                                                                          | 0.8          |                 | 1.5                                     | V/V                                     |
| Differential Input Resistance                   |              |                                                                          |              | 4               |                                         | kΩ                                      |
| Differential Input Capacitance                  |              |                                                                          |              | 5               | ,                                       | pF                                      |
| Common Mode Input Resistance                    |              |                                                                          |              | 2               | *************************************** | kΩ                                      |
| Power Supply RR                                 |              |                                                                          |              | 40              |                                         | dB                                      |
| Differential Nonlinearity                       | 5, 3<br>5, 4 | 25% to 75% of Full Scale<br>Zero to Full Scale                           |              | .2              | 2 5                                     | %                                       |
| DEMOD OUT Offset Current                        |              | V <sub>IN</sub> = ±500mV                                                 |              |                 | 20                                      | μΑ                                      |
| Maximum DEMOD OUT Charge Current                | 3            | GATE = High                                                              | 500          |                 |                                         | μA                                      |
| DEMOD OUT Leakage Current                       | 3            | GATE = Low                                                               |              |                 | +5                                      | μΑ                                      |
| DEMOD OUT Reset Voltage (ML4532/33)<br>(ML4536) |              |                                                                          | 1.15<br>0.9  | 1.25<br>1.0     | 1.35<br>1.1                             | V                                       |
| DEMOD OUT Reset Current                         |              | Discharge, RESET = High                                                  | 2.0          |                 |                                         | mA                                      |
| AUTOMATIC GAIN CONTROL                          |              |                                                                          | L            |                 |                                         |                                         |
| AGC Dynamic Range                               | 3            |                                                                          | 2.5          |                 | ,                                       | V/V                                     |
| AGC Output Swing                                | 3            |                                                                          | 1            |                 |                                         | V                                       |
| C <sub>AGC</sub> Charging Current               | 3            |                                                                          | 150          |                 | 250                                     | μΑ                                      |
| C <sub>AGC</sub> Discharging Current            | 3            |                                                                          | 150          |                 | 250                                     | μΑ                                      |
| C <sub>AGC</sub> Leakage Current                | 3            |                                                                          |              |                 | 5                                       | μΑ                                      |
| VOLTAGE REFERENCES                              |              |                                                                          |              |                 |                                         | , , , , , , , , , , , , , , , , , , , , |
| 1.25V <sub>REF</sub> Output Voltage (ML4532/33) | 3            | T <sub>A</sub> = 25°C                                                    | 1.20         | 1.25            | 1.30                                    | V                                       |
| 3.75V <sub>REF</sub> Output Voltage (ML4532/33) | 3            | T <sub>A</sub> = 25°C                                                    | 3.60         | 3.75            | 3.90                                    | V                                       |
| 2.50V <sub>REF</sub> Output Voltage (ML4532/33) | 3            | $T_A = 25^{\circ}C$                                                      | 2.40         | 2.50            | 2.60                                    | v                                       |
| 1.0V <sub>REF</sub> Output Voltage (ML4536)     | 3            | $T_A = 25^{\circ}C$                                                      | 0.95         | 1.0             | 1.05                                    | v                                       |
| 3.4V <sub>REF</sub> Output Voltage (ML4536)     | 3            |                                                                          | 3.2          | 3.4             | 3.6                                     | V                                       |
|                                                 | 3            | T <sub>A</sub> = 25°C                                                    | <del> </del> | 2.2             | 2.35                                    | V                                       |
| 2.2V <sub>REF</sub> Output Voltage (ML4536)     |              | $T_A = 25^{\circ}C$                                                      | 2.05         | 2.2             |                                         | ·                                       |
| Load Regulation                                 | 3            | $0$ mA $\leq I_{OUT} \leq 5$ mA                                          | -5           | -               | +5                                      | mV/mA                                   |
| Line Regulation                                 | L            |                                                                          | -30          |                 | +30                                     | mV/V                                    |
| DIGITAL AND DC Logical "0" Input Voltage        | 3            | · · · · · · · · · · · · · · · · · · ·                                    | T            | T -             | 0                                       | V                                       |
| Logical "1" Input Voltage                       | 3            |                                                                          | 2.0          |                 | .8                                      | V                                       |
| Logical "0" Input Current                       | 3            | V <sub>IN</sub> = 0.4V                                                   | 0            |                 | -1.5                                    | mA                                      |
| Logical "1" Input Current                       | 3            | V <sub>IN</sub> = 2.5V                                                   |              |                 | +100                                    | μΑ                                      |
| Logical "0" Output Voltage                      | 3            | ZERO X, I <sub>OUT</sub> = 1mA                                           |              |                 | .5                                      | V                                       |
| Logical "1" Output Voltage                      | 3            | I <sub>OUT</sub> = -1mA                                                  | 3.0          |                 |                                         | V                                       |
| Supply Current ML4532 ML4533/ML4536             | 3<br>3<br>3  | P <sub>DN</sub> = Low<br>P <sub>DN</sub> = High<br>P <sub>DN</sub> = Low |              | 11              | 45<br>15<br>38                          | mA<br>mA<br>mA                          |
| THE TOO DIVINE TOO                              | 3            | P <sub>DN</sub> = High                                                   |              | 5               | 12                                      | mA                                      |
| Monotonicity                                    | 4            |                                                                          | 9            | 10              |                                         | Bits                                    |
| LSB to MSB Ratio                                | 3            |                                                                          | 16.0         | 16.5            | 18.0                                    | V/V                                     |

## **ELECTRICAL CHARACTERISTICS** (Continued)

The following specifications apply over the recommended operating conditions of  $T_A$  = 0 to +70°C,  $V_{CC}$  = 4.75 to 5.25V, and external component values as recommended above, unless otherwise specified.

| PARAMETER                                                           | NOTES    | CONDITIONS             | MIN  | TYP<br>(Note 2) | MAX        | UNITS |
|---------------------------------------------------------------------|----------|------------------------|------|-----------------|------------|-------|
| D/A CONVERTER (ML4532 Only)                                         |          |                        |      |                 | , s. Ster. | 100   |
| Output Voltage Swing                                                | 3        | R <sub>L</sub> = 5K    | 1.25 |                 | 3.75       | V     |
| Logical "0" Input Voltage                                           | 3        |                        |      |                 | .8         | V     |
| Logical "1" Input Voltage                                           | 3        |                        | 2.0  |                 | 1 ast 1    | V     |
| Logical "0" Input Current                                           | 3        | V <sub>IL</sub> = .4V  |      |                 | -1         | mA    |
| Logical "1" Input Current                                           | 3        | V <sub>IH</sub> = 2.5V |      | a.              | 300        | μΑ    |
| DYNAMIC AND AC PARAMETERS (Figures                                  | 1 and 2) |                        |      |                 | · Mary     |       |
| f <sub>B</sub> , Burst Input Frequency                              | 4        |                        | 1    |                 | 10         | MHz   |
| t <sub>GS</sub> , Gate Edge Setup Prior to<br>Burst ↓ Zero Crossing | 4, 6     |                        |      |                 | 30         | ns    |
| t <sub>RESET</sub> , Reset Pulse Width                              | 4, 6     | $C_{H} \leq 200 pF$    | 300  |                 |            | ns    |
| t <sub>BZX</sub> , Burst Zero Crossing to<br>ZERO X Output          | 4, 6     | C <sub>L</sub> = 50pF  | 14.  |                 | 25         | ns    |
| t <sub>PG</sub> , Power Down↓to Gate †                              | 4, 5     |                        |      | 200             | 400        | ns    |

Note 1: Absolute Maximum Ratings are limits beyond which the life of the integrated circuit may be impaired. All voltages unless otherwise specified are measured with respect to ground.

Note 2: Typicals are parametric norm at 25°C.

Note 3: Parameter guaranteed and 100% production tested.

Note 4: Parameter guaranteed. Parameters not 100% tested are not in outgoing quality level calculation.

Note 5: Linearity measured as a percentage of the midpoint between 25% to 75% of full scale.

Note 6: Timing measured at 1.4V.



Figure 1. AGC Burst Timing



Figure 2. Burst Area Detect Timing

## **TYPICAL PERFORMANCE CURVES**



Figure 3. DEMOD Output Current vs. Input



Figure 4. Linearity vs. Input

### 1.0 FUNCTIONAL DESCRIPTION

The ML4532, ML4533 and ML4536 are composed of an AGC amplifier, an area detector, and a band-gap reference with three buffered outputs. In addition the ML4532 (see Figure 5) includes a pulse width modulation D/A. The ML4536 is essentially the ML4533 with a different set of reference voltages.

### 1.1 INPUT AMPLIFIER AND AUTOMATIC GAIN CONTROL

The inputs of the ML4532, ML4533 and ML4536 are intended for use at the output of the read channel filter, accepting a 0.25V<sub>P-P</sub> to 2V<sub>P-P</sub> signal range. The input amplifier and AGC circuit of these area detectors operate in a differential signal mode to provide good common mode and power supply rejection. The purpose of the AGC loop is to maintain a constant area detect value that correlates to the zero scale (1.25V<sub>RFF</sub>/1.0V<sub>RFF</sub>) and full scale (3.75V<sub>RFF</sub>/3.4V<sub>RFF</sub>) output values based upon the minimum and maximum burst value. The sensing for the AGC is at the output of the area detector, allowing signal ranging based on the area of burst rather than the signal level of the burst. The AGC is intended to be updated at every sector of servo position bursts such that the signal variances due to platter radius and differences in read channel data frequencies can be corrected. The initial gain of the AGC circuit is established by the voltage applied to the REF<sub>AGC</sub> input.

In this closed-loop system, the area detected output voltage is fed back and compared with the REF $_{AGC}$  voltage in the  $G_M$  amplifier with a  $G_M$  of 1/4000 ohms, to provide a gain control current, charging and discharging  $C_{AGC}$ .

The AGC value is held constant by the hold function and is controlled by  $H_{AGC}$  pin. When  $H_{AGC}$  is at a logic high the level of gain can change up or down and is held at a constant gain with a logic low input.

A capacitor from ground to the  $C_{AGC}$  pin holds the gain setting when  $H_{AGC}$  is at a logic low level and the area detector output does not affect the gain setting in this mode. See figure 1 for the AGC burst timing.

### 1.2 AREA DETECTOR

The area detector provides a measurement of servo burst area during a time window beginning at the first falling zero crossing edge after the GATE input is placed in a logic high state and ends at the first falling zero crossing edge after the GATE input is placed in a logic low state. The Zero crossing output enables the user to time the gate pulse by counting zero crossings. The analog input should be without open baseline by either keeping burst pulse spacing sufficiently close to avoid it or band limiting the signal. In most cases, both are necessary.



 May clock anywhere and give multiple transitions, not acceptable.



b. Proper spacing.



### c. Band limiting.

The value of the area measurement is held on the output hold capacitor ( $C_H$ ) until the RESET line is asserted. The RESET pin when placed in a logic high state for at least 300ns resets the area detector output to 1.25V which is the zero scale reference point and equals the voltage value on the 1.25V<sub>REF</sub> pin. See Figure 2 for position area burst detection timing.

#### ZERO X Detector Output

The output of the zero crossing detector (comparator) is provided for system synchronization. This signal is internally generated in ECL, but an internal ECL to TTL converter is provided to simplify external interfacing to this signal.

#### 1.3 BANDGAP REFERENCE

A 2.5V bandgap reference is included on the ML4532 and ML4533 and a 2.2V one in the ML4536, to set up internal biasing and establish the on-track reference level. This is also a buffered output. Full-scale (V<sub>REF+</sub>) and zero scale (V<sub>REF-</sub>) outputs are derived and buffered from the bandgap to simplify the interface to A/D converters, such as the ML2261 or ML2264. The 1.25V<sub>REF</sub> pin is tied directly to the V<sub>REF-</sub> pin of the A/D converter and with a 510 $\Omega$  resistor to ground. The 3.75V<sub>REF</sub> pin is tied directly to the V<sub>REF+</sub> pin of the high speed A/D converter. The ML4536 offers a 1.0V<sub>REF</sub> and 3.4V<sub>REF</sub> for interface with the A/D converter on the Zilog type microcontroller devices.

### 1.4 PWM D/A OF THE ML4532

A D/A is included on the ML4532 for driving the VCM driver to position the head or for any other desired system error compensation, such as processor-controlled AGC set point during head change. This is a PWM D/A and requires a pulse width modulation logic signal from the microcontroller signal to be applied to the MSB<sub>PWM</sub> and LSB<sub>PWM</sub> pins. The buffered and filtered output appears at the (D/A OUT) pin. This output voltage swing is centered around the 2.5V<sub>REF</sub> pin (2.5V). The end-points of the D/A output are defined by:

**PWM DAC Output Description:** 

|                        | Duty C             | Voltage            |        |
|------------------------|--------------------|--------------------|--------|
| Range Point            | MSB <sub>PWM</sub> | LSB <sub>PWM</sub> | Output |
| "Negative" Full-Scale: | 0%                 | 0%                 | 1.094V |
|                        | 0%                 | 100%               | 1.250V |
|                        | 100%               | 0%                 | 3.594V |
| "Positive" Full Scale: | 100%               | 100%               | 3.750V |

The D/A is designed for 8-bit binary coding with the MSB weighted 16 times the LSB. The MSB<sub>PWM</sub> and LSB<sub>PWM</sub> inputs are negative true in that if these inputs are in a low state for 100% of the time the D/A output will be 1.094 volts and if are held in a high state for 100% of the time the output will be at 3.75 volts. The D/A output voltage is 1.25 volts if the MSB<sub>PWM</sub> input pulse width has a 1/16 or 6.25% positive duty cycle and the LSB<sub>PWM</sub> is in a constant low state or if the MSB<sub>PWM</sub> input is held in a low state and the LSB<sub>PWM</sub> input is held in a high state. The output voltage range that is controlled by the MSB<sub>PWM</sub> input is 2.5 volts and the LSB<sub>PWM</sub> input controls 156mV. The time constant for the PWM smoothing filter is approximately  $3k\Omega \times$ C<sub>PWM</sub>. The external capacitor (C<sub>PWM</sub>) should be made sufficiently large to smooth out the PWM ripple.



Figure 5. ML4532 Functional Block Diagram



Figure 6. Typical Application ML4533/ML4536



Figure 7. ML4532 Application Timing with ML2261 A/D Converter

## ORDERING INFORMATION

| PART NUMBER | TEMP. RANGE  | PACKAGE           |
|-------------|--------------|-------------------|
| ML4532CQ    | 0°C to +70°C | MOLDED PCC (Q20)  |
| ML4532CR    | 0°C to +70°C | MOLDED SSOP (R20) |
| ML4533CS    | 0°C to +70°C | MOLDED SOIC (S16) |
| ML4536CS    | 0°C to +70°C | MOLDED SOIC (S16) |



## Area Detector Based Embedded Servo Demodulator

### **GENERAL DESCRIPTION**

The ML4534 Embedded Servo Demodulator IC is designed for use in the hybrid data surface channel of an high-performance disk drive. Hybrid data are interleaved on the data surface with data records and encoded in A/B differential burst format, with a AGC field preceding the burst information. The AGC field is used by the read channel to set AGC gain levels in the burst area, which once established are held fixed for the duration of the servo burst. The demodulator measures burst amplitude using an area detection scheme, for improved noise immunity and provides both (A-B) and (A+B), to permit position error normalization with on-chip synchronization and reset functions. Using the SEL and CARR inputs the on-chip multiplexer allows selection of either (A-B) or (A+B) as the output. The multiplexer and area detection capacitors operate in concert to provide a hold capability for both the (A-B) and (A+B) outputs. Also included is an uncommitted operational amplifier which could be used for voice-coil motor current sensing.

### **FEATURES**

- Allows for Area Detection of back-to-back bursts
- 2% nonlinearity over input signal range
- Reset forces voltage on the Area Detecting capacitors C<sub>ADD</sub> to V<sub>REF</sub> & C<sub>ADS</sub> to V<sub>REF</sub>/2
- Separate Reset provided for Resync Flip-Flop
- Muxed/Selectable (A–B) & (A+B) demodulator output
- General purpose operational amplifier, applicable for use in voice coil motor current sensing
- 5V supply, 20-pin, J-leaded, PLCC package

### **BLOCK DIAGRAM**



## PIN CONNECTION



## PIN DESCRIPTION

| PIN<br>NO. | NAME      | FUNCTION                                                                                                                                                                                      | PIN<br>NO.                    | NAME                       | FUNCTION                                                                                                                                                      |
|------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1          | VAGC      | Gain Control input on the VGA                                                                                                                                                                 | 12                            | (Cont.)                    | area detector integrates the B burst in                                                                                                                       |
| 2          | VAGCTP    | Test point connected through an isolation resistor to the output of the VGA                                                                                                                   |                               |                            | a direction opposite to that in which<br>the A burst is integrated, thus realizing<br>the (A–B) differencing operation.<br>Carrier polarity in the (A+B) Area |
| 3          | RESET     | Asserting this input pin resets the area detector (DIFF) to $V_{REF}$ (+2.5V) and the area detector (SUM) to $V_{REF}/2$                                                                      |                               |                            | Detector is not affected by the state of<br>the CARR pin. CARR pin in<br>conjunction with the SEL pin, selects                                                |
| 4          | HYBOUT    | Output of the multiplexing amplifier, with $V_{REF}$ , (A–B) or (A+B) area detector output, depending on the state of the SEL & CARR pins.                                                    | 13                            | ZEROX                      | the multiplexer output.  This is the output of the Carrier Comparator. +ZEROX is a nominally square wave having transitions                                   |
| 5          | $V_{REF}$ | +2.5V reference voltage input.                                                                                                                                                                |                               |                            | coinciding with zero crossings of the output VGA.                                                                                                             |
| 8 .        | CHSUM     | The (A+B) area detector integrating capacitor is connected between this pin and the ground.                                                                                                   | 14                            | GATE                       | Asserting this line enables the (A+B) and (A–B) area detectors to measure area of the output signal of the VGA.                                               |
| 7          | $V_{CC}$  | +5 Volt supply                                                                                                                                                                                |                               |                            | This signal is re-synchronized to the area detector carrier internally before                                                                                 |
| 6          | CHDIFF    | The (A–B) area detector integrating capacitor is connected between this                                                                                                                       |                               |                            | application to the area detectors.                                                                                                                            |
|            |           | pin and the ground.                                                                                                                                                                           | 15                            | OPOUT                      | Optional operational amplifier (short circuit protected) output.                                                                                              |
| 9          | GND       | Ground                                                                                                                                                                                        | 16                            | OPINN                      | Optional operational amplifier                                                                                                                                |
| 10         | RESETFF   | Active high signal resets the resynch flip-flop                                                                                                                                               |                               |                            | inverting input.                                                                                                                                              |
| 11         | SEL       | This pin in conjunction with the CARR pin, governs the multiplexer channel                                                                                                                    | 17                            | OPINP                      | Optional operational amplifier non-<br>inverting input.                                                                                                       |
|            |           | selection as follows:                                                                                                                                                                         | . 18                          | GND                        | Ground                                                                                                                                                        |
|            |           | SEL CARR Mux Channel 0 X V <sub>REF</sub> 1 0 (A–B)                                                                                                                                           | 19                            | VGAINP                     | VGA non-inverting input. Inputs should be AC coupled                                                                                                          |
| 10         | CARR      | 1 1 (A+B)                                                                                                                                                                                     | 20                            | VGAINN                     | VGA inverting input. Inputs should be AC coupled                                                                                                              |
| 12         | CARK      | Asserting this pin high inverts the carrier input of the (A–B) area detector. CARR should be asserted throughout the B burst of the A/B burst pair. While the CARR pin is asserted, the (A–B) | roughly<br>advisat<br>capacit | twice that<br>le to includ | e of the CHSUM capacitor should be<br>of the CHDIFF capacitor. It is also<br>de a small resistor in series with the<br>HSUM pin and also the CHDIFF pin, to   |

improve settling time.

### **ABSOLUTE MAXIMUM RATINGS**

| DC Supply Voltage (V <sub>CC</sub> )    | -0.3 to $+ / VDC$ |
|-----------------------------------------|-------------------|
| Storage Temperature (T <sub>STG</sub> ) | 65 to +150°C      |
| Package Dissipation                     |                   |
| $T_A = 25$ °C (Board Mount)             | 875mW             |
| Package Lead Temperature:               |                   |
| Soldering (10 sec)                      | 260°C             |
| Vapor Phase (60 sec)                    | 215°C             |
| Infrared (15 sec)                       | 220°C             |

# RECOMMENDED OPERATING CONDITIONS

| DC Supply Voltage Range (V <sub>CC</sub> )       | 5 ± 5% VDC    |
|--------------------------------------------------|---------------|
| Temperature Range                                | 0 to +70°C    |
| Operating Junction Temperature (T <sub>1</sub> ) | +25 to +125°C |

### **ELECTRICAL CHARCTERISTICS**

The following specifications apply over the recommended operating conditions of  $T_A = 0$  to  $+70^{\circ}$ C,  $V_{CC} = 4.75$  to 5.25V, and external component values as recommended, unless otherwise stated.

| PARAMETER                                    | CONDITIONS                                                   | MIN          | TYP | MAX       | UNIT     |
|----------------------------------------------|--------------------------------------------------------------|--------------|-----|-----------|----------|
| Icc                                          | VAGC = 4.0V, V <sub>REF</sub> = 2.5V                         | 20           | 40  | 60        | mA       |
| I <sub>VREF</sub>                            | V <sub>REF</sub> = 2.5 V                                     | -50          | 25  | 200       | μА       |
| GATE, CARR, SEL,<br>RESET, RESETFF           | For all signals in test program $V_{IH}$ $V_{IL}$            | 0.8          |     | 2.0       | V        |
| GATE, CARR, SEL,<br>RESET, RESETFF           | $ \begin{array}{llllllllllllllllllllllllllllllllllll$        | -250<br>-400 |     | -10<br>40 | μA<br>μA |
| VGAINPDC (VINP)                              | VGAINP, VGAINN open                                          | 2.3          | 2.5 | 2.7       | V        |
| VGAINNDC (VINN)                              | VGAINP, VGAINN open                                          | 2.3          | 2.5 | 2.7       | V        |
| V <sub>OH</sub> ZEROX                        | $VGAINP = 3.5, I_{OH} = -0.4mA$ $VGAINN = 1.5V$              | 2.7          |     | 5.0       | V        |
| V <sub>OL</sub> ZEROX                        | VGAINN = 3.5, I <sub>OL</sub> = 2.0mA<br>VGAINP = 1.5V       | . 0          |     | 0.5       | V        |
| OPERATIONAL AMPLIFIER USED F                 | OR MOTOR CURRENT SENSING                                     |              |     |           |          |
| I <sub>BIAS</sub> Offset                     | OPINN = OPINP = 1.0V                                         | -200         |     | 200       | nA       |
| V <sub>OS</sub> - MCS                        | $A_V = 2.0, V_{IN} = 0$                                      | -15          |     | +15       | mV       |
| V <sub>OH</sub> - MCS                        | $A_V = 2.0$ , $V_{IN} = -1.0$ , $I_{SRC} = -1.5$ mA          | 3.8          |     | 5.0       | V        |
| V <sub>OL</sub> - MCS                        | $A_V = 2.0$ , $V_{IN} = 1.0$ , $I_{SINK} = 1.5$ mA           | 0            |     | 1.0       | V        |
| I <sub>SINK</sub> - MCS                      | Openloop, OPINP = $0.0V$<br>OPINN = $1.0$ , OPOUT = $V_{CC}$ | 1.5          |     | 10        | mV       |
| I <sub>BIAS</sub> - MCS                      | OPINN = 1.0, OPINP = 1.0<br>(IOPINN + IOPINP)/2              | -2.0         |     | 0.0       | μА       |
| Amplifier Settling Time (t <sub>SMCS</sub> ) | $R_{OUT} = 604\Omega$ , $C_{OUT} = 36pF$                     |              | 0.4 | 1.0       | μs       |
| Amplifier Bandwidth                          |                                                              | 4            | 8   |           | MHz      |
| Amplifier Gain (A <sub>V</sub> )             | Open Loop                                                    | 58           | 63  |           | dB       |
| AGC                                          | *                                                            |              |     |           |          |
| A <sub>V</sub> - VGAMIN                      | Minimum Gain of AGC with 400mV input                         | 0            |     | 1.1       | V/V      |
| A <sub>V</sub> - VGAMAX                      | Maximum Gain of AGC with 100mV input                         | 6.6          |     | 20        | V/V      |
| VAGCBIAS                                     | VAGC = 1.0                                                   | 0            |     | 200       | μА       |

## ML4534

## **ELECTRICAL CHARCTERISTICS** (Continued)

| PARAMETER                        | CONDITIONS                                                                                                                                                                                       | MIN   | TYP   | MAX         | UNIT         |
|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|-------|-------------|--------------|
| RESET CIRCUITRY                  |                                                                                                                                                                                                  |       |       | er en en se |              |
| IRESET SUM, DIFF                 | RESET = V <sub>IH</sub>                                                                                                                                                                          | 80    | 100   | 400         | μA           |
| IOFF SUM, DIFF                   | RESET = V <sub>IL</sub>                                                                                                                                                                          | -10   |       | 10          | nA           |
| VCH SUMRESET = V <sub>IH</sub>   | 1.245                                                                                                                                                                                            | 1.260 | 1.275 | V           |              |
| VCH DIFF RESET = V <sub>IH</sub> |                                                                                                                                                                                                  | 2.490 | 2.5   | 2.510       | V            |
| I SUM, DIFF UNBAL                | GATE = V <sub>IH</sub> , CLOCK, 1V swing VAGC<br>1X, Measure Current with VGAINP =<br>VINP + 0.2 and VGAINN =<br>VINN - 0.2, then do VGAINP =<br>VINP - 0.2 and VGAINN =<br>VINN + 0.2, Subtract | -40   |       | 40          | μA           |
| I DIFF UNBALXOR                  | CARR = V <sub>IH</sub>                                                                                                                                                                           | -40   |       | +40         | μА           |
| I PEAK SUM                       | VGAINP = VINP + 1.0<br>VAGC = 1.0                                                                                                                                                                | -540  | -400  | -265        | μА           |
| I PEAK DIFF P                    | VGAINP = VINP + 1.0<br>VGAINN = VINN - 1.0<br>VAGC = 1.0, CARR = V <sub>IL</sub>                                                                                                                 | -540  | -400  | -265        | μΑ           |
| I PEAK DIFF ON                   | VGAINP = VINP + 1.0<br>VGAINN = VINN - 1.0<br>VAGC = 1.0, CARR = V <sub>IH</sub>                                                                                                                 | 265   | 400   | 540         | μА           |
| VOH SUM                          | VGAINP = VINP + 1.0<br>VGAINN = VINN - 1.0                                                                                                                                                       | 3.9   |       | 5.0         | . <b>V</b> . |
| VOH DIFF                         | VGAINP = VINP + 1.0<br>VGAINN = VINN - 1.0<br>CARR = V <sub>IL</sub>                                                                                                                             | 3.9   |       | 5.0         | V            |
| VOL DIFF                         | VGAINP = VINP + 1.0<br>VGAINN = VINN - 1.0<br>CARR = V <sub>IH</sub>                                                                                                                             | 0.0   |       | 1.0         | V            |
| IGATE                            | GATE = V <sub>IH</sub> , CLOCK,<br>VAGC 1X, V <sub>SWING</sub> = 1.0                                                                                                                             | -10   |       | 10          | nA           |
| IRESETFF                         | RESETFF = V <sub>IH</sub>                                                                                                                                                                        | -10   |       | 10          | nA           |

## **ELECTRICAL CHARCTERISTICS** (Continued)

| PARAMETER                                    | CONDITIONS                                                                                 | MIN | TYP | MAX         | UNIT |
|----------------------------------------------|--------------------------------------------------------------------------------------------|-----|-----|-------------|------|
| MUX AMPLIFIER                                | J                                                                                          |     | !   | <del></del> |      |
| VHYBOUT                                      | $CARR = V_{IL}, SEL = V_{IL}$                                                              | 2.4 |     | 2.6         | V    |
| VOS MUX SUM                                  | CARR = SEL = V <sub>IH</sub> ,<br>CHSUM = 2.5                                              | -8  | :   | 8           | mV   |
| VOS MUX DIFF                                 | CARR = V <sub>IL</sub> , SEL = V <sub>IH</sub> ,<br>CHDIFF = 2.5                           | -8  |     | 8           | mV   |
| IBIASSUM                                     | CARR = SEL = V <sub>IH</sub> ,<br>CHSUM = 2.5                                              | 0   |     | 300         | nA   |
| IBIASDIFF                                    | CARR = VIL, SEL = V <sub>IH</sub> ,<br>CHSUM = 2.5                                         | 0   |     | 300         | nA   |
| VOHMUX                                       | $CARR = SEL = V_{IH}$ $CHSUM = 3.95, I_{SRC} = 1.5mA$                                      | 3.8 |     | 5.0         | V    |
| VOLMUX                                       | CARR = V <sub>IL</sub> , SEL = V <sub>IH</sub><br>CHDIFF = 0.95, I <sub>SINK</sub> = 1.5mA | 0   |     | 1.0         | V    |
| ISINKMUX                                     | CARR = $V_{IL}$ , CHDIFF = 0.95<br>SEL = $V_{IH}$ , VHYBOUT = $V_{CC}$                     | 1.5 | ·   | 10          | mA   |
| Amplifier settling time (t <sub>SMUX</sub> ) | $R_{OUT} = 604\Omega$ , $C_{OUT} = 36pF$                                                   |     | 0.4 | 1           | μs   |
| ILEAKAGE                                     |                                                                                            | 1   | 10  | nA          |      |
| Linearity                                    | 0 to 1 V <sub>INPUT</sub> , with VAGC such that A <sub>V</sub> VAGC = 1.0                  | -5  |     | 5           | %F.S |

### **FUNCTIONAL DESCRIPTION**

The ML4534, +5V Embedded Servo Demodulator IC is designed for use in the hybrid data surface channel of an high-performance disk drive. Hybrid data are interleaved on the data surface with data records and encoded in A/B differential burst format, with an AGC field preceding the burst information. The AGC field is used by the read channel to set AGC gain levels in the burst area, which once established are held fixed for the duration of the servo burst. The demodulator measures burst amplitude using an area detection scheme, for improved noise immunity and provides both (A-B) and (A+B), to permit position error normalization. Using the SEL and CARR inputs, the on-chip multiplexer allows selection of either (A-B) or (A+B) on the output. The multiplexer and area detection capacitors operate in concert to provide a hold capability for both the (A-B) and (A+B) outputs. The area detectors are designed to minimize the pipeline transport delay while accurately quantizing the area of servo bursts in high speed hybrid servo systems. The major functional blocks of the ML4534 are briefly discussed below.

### **VARIABLE GAIN AMPLIFIER**

Hybrid servo burst data from the disk read channel are capacitively coupled into the VGA through the differential input pins (VGAINP, VGAINN). VGA gain is controlled by the voltage on the VAGC pin, and the gain is varied in order to secure constant area of the output signal and counteract the amplitude regulating operation of the read channel AGC loop.

#### VGABUF COMPARATOR

The VGABUF comparator detects zero crossings of the composite signal delivered by the VGA. The output of this comparator controls the synchronous rectification of the composite VGA output, in the area detectors.

The comparator output is provided at a TTL level on the ZEROX pin. Control logic in the servo channel employs the ZEROX signal to produce an area detector enabling gate, which spans a fixed number of cycles of the composite signal.

### AREA DETECTORS (SUM AND DIFF)

The area detectors detect A and B burst levels by area detection. Two area detectors are provided — one to measure the sum of A and B bursts (A+B), and a second one to measure the difference (A-B). Each area detector is

implemented as a gated current — output synchronous rectifier driving an external charge accumulating integrating capacitor. Area detection occurs only while the area detector is enabled under control of the GATE pin. When the detector is disabled, the integrating capacitor is effectively floated. An on-chip binary (FF) re-synchronizes the gating signal to remove any phase shifts due to logic delays in the external gate control logic. Initial conditions on the integrating capacitors are established prior to an area detecting operation by a reset circuit controlled by the RESET pin. A reset operation forces the voltage on the area detecting capacitors to equal the 2.5 volts applied on the  $V_{RFF}$  pin. Determination of the burst difference (A–B) is accomplished under control of the CARR pin, by inverting the phase of the carrier input to the second area detector, while the burst B is being detected. The inversion is performed by an XOR gate. Accordingly (A-B) is bipolar relative to  $V_{RFE}$ , while (A+B) is unipolar.

#### **MULTIPLEXER AMPLIFIER**

The multiplexer amplifier drives the HYBOUT pin and allows sequential interrogation of the (A–B) and (A+B) measurements, the results of which are stored on the external integrating capacitors. The amplifier is implemented as two independently selectable input stages, driving a common output structure, to form a voltage follower. To minimize the droop of the (A–B) and the (A+B) measurements, both input stages are biased off during periods when neither measurement is required to be routed to the HYBOUT pin. The SEL and CARR pins govern multiplexer channel selection through a decoding network.

Figure 1 shows a typical hybrid servo system application diagram for the ML4534 and also illustrates waveforms characteristic of a hybrid demodulator in a typical application.

## OPERATIONAL AMPLIFIER USED FOR MOTOR CURRENT SENSE

This general purpose operational amplifier is intended for use as a differential to single-ended convertor and level shift stage. It performs voice coil motor current sensing by monitoring the voltage developed differentially across current sense resistors, on the ground side of the voice coil power driver bridge.



Figure 1. A Typical Servo System Application with the ML4534.



Figure 2. Illustrative Waveforms

### **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                  |
|-------------|-------------------|--------------------------|
| ML4534CQ    | 0°C to +70°C      | 20-Pin Molded PLCC (Q20) |



## **Area Detection Based Hybrid Servo Demodulator**

### GENERAL DESCRIPTION

The ML4535 is a bipolar monolithic hybrid servo circuit that provides area measurement demodulation of both the continuous servo surface (dedicated servo) and the sectored servo data (embedded servo) information in a high performance "hybrid servo" based disk drive. It operates on a single +5V supply and is intended to interface to a moderate speed, successive approximation ADC, with multiplexed inputs and sample and holds, like the ML2377 family.

The area detectors are designed to minimize the pipeline transport delay while accurately quantizing the area of servo bursts in high speed servo systems. The data surface (embedded) servo demodulator section of the ML4535 consists of Sum and Difference area detectors along with an AGC control loop, so that the amplitude control function is self contained on the chip. The continuous (dedicated) servo demodulator section of the ML4535 consists of a variable gain amplifier, variable frequency oscillator and four synchronous detectors.

The ML4535 provides a high level of integration for designing the complex Hybrid Servo systems becoming popular in disk drives requiring very high bit and track densities.

### **FEATURES**

- Allows for area detection of back-to-back bursts
- 2% non-linearity over the input signal range
- Single +5 volt operation
- Internal 2.5V bandgap reference with reference output
- Seperate AGC control loop for data surface and servo surface demodulator sections.
- Data surface amplitude control self contained on chip
- Data surface demodulator has muxed/selectable (A-B) and (A+B) outputs.
- Four synchronous area detectors onboard for implementing the continuous servo demodulator.
- Available in 32-pin PLCC package
- Future availability in 32-pin TQFP package.

### **BLOCK DIAGRAM**



## PIN CONNECTION

## ML4535 32-Pin PLCC



# ML4535

## PIN DESCRIPTION

| PIN#     | NAME           | FUNCTION                                                                                                                                  | PIN# | NAME                                  | FUNCTION                                                                                                                                                                               |
|----------|----------------|-------------------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 29       | DCRCAP         | DC Restore capacitor input                                                                                                                | 13   | MUXSEL                                | This pin in conjunction with the                                                                                                                                                       |
| 30<br>31 | DSINP<br>DSINN | Differential input to AGC from Continuous (dedicated) servo                                                                               |      |                                       | MUXEN pin governs the multiplexer channel selection as follows:                                                                                                                        |
|          |                | surface. Inputs must be AC coupled                                                                                                        |      |                                       | MUXSEL MUXEN MUX CHANNEL  0 X VREF                                                                                                                                                     |
| 8        | SELDET         | Select signal for synchronous detectors 1 or 2                                                                                            |      |                                       | 1 0 Difference (A-B)<br>1 Sum (A+B)                                                                                                                                                    |
| 2        | CLK3           | Clock for Area Detectors 1 & 2                                                                                                            | 14   | MUXEN                                 | Asserting this pin inverts the carrier                                                                                                                                                 |
| 7        | CLK1           | Clock for Area Detector 3                                                                                                                 |      | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | input of the Difference (A-B) area detector. MUXEN should be                                                                                                                           |
| 1        | CLK2           | Clock for Area Detector 4                                                                                                                 |      |                                       | asserted throughout the B burst of                                                                                                                                                     |
| 4<br>5   | RT<br>CT       | Pins to connect a resistor/capacitor network for setting the center frequency of the internal VCO; R from RT to CT, C from CT to $V_{CC}$ |      |                                       | the A/B burst pair. While this pin is asserted, the Difference (A-B) area detector integrates the B burst in a direction opposite to that in which A is integrated, thus realizing the |
| 6        | VCOOUT         | VCO clock output                                                                                                                          |      |                                       | (A-B) operation. Carrier polarity in                                                                                                                                                   |
| 3 ·      | VCOIN          | Pin for connecting the loop filter for the PLL                                                                                            |      |                                       | the (A+B) area detector is not<br>affected by the state of the MUXEN<br>pin. This pin along with the                                                                                   |
| 32       | SYNC           | Servo frame sync signal output                                                                                                            |      |                                       | MUXSEL pin, also selects the multiplexer output.                                                                                                                                       |
| 28       | DSSUM          | Pin for connecting the filter for the AGC loop                                                                                            | 12   | ZEROX                                 | This is the output of the carrier                                                                                                                                                      |
| 27       | DSDIFF2        | Area Detector #2 (C,D) or the Q output                                                                                                    |      |                                       | comparator, nominally a square wave having transitions coinciding with zero crossings of the VGA                                                                                       |
| 23       | VREF           | 2.5V Bandgap reference output                                                                                                             |      |                                       | output.                                                                                                                                                                                |
| 26       | DSDIFF1        | Area Detector #1 (A,B) or the N output                                                                                                    | . 11 | GATE                                  | Asserting this pin defines the (A+B) and (A-B) area detect windows, to measure the area under the curve of                                                                             |
| 19       | VAGCTP         | Test point connected through an isolation resistor to the output of the VGA                                                               |      |                                       | the VGA output. This signal is<br>resynchronized to the area detector<br>carrier internally before application                                                                         |
| 16       | VAGCCAP        | AGC Loop Filter/Hold Capacitor                                                                                                            |      |                                       | to the area detectors.                                                                                                                                                                 |
| 20       | AGCEN          | AGC enable pin, defines area detect window                                                                                                | 25   | MUXOUT                                | Output of the multiplexer with (A-B) or (A+B) output                                                                                                                                   |
| 15       | VAGCREF        | AGC voltage reference                                                                                                                     | 21   | RDSUM                                 | The (A+B) area detector integrating capacitor is connected here.                                                                                                                       |
| 18<br>17 | rdinp<br>rdinn | Differential input to VGA from Data surface (embedded servo). Inputs must be AC coupled.                                                  | 22   | RDDIFF                                | The (A-B) area detector integrating capacitor is connected here.                                                                                                                       |
| 10       | RESET          | Asserting this input pin resets the                                                                                                       | 24   | GND                                   | Ground pin                                                                                                                                                                             |
|          |                | Area Detector (DIFF) to VREF<br>(+2.5V) and the Area Detector<br>(SUM) to VREF/2                                                          | 9    | VCC                                   | + 5V supply                                                                                                                                                                            |

## **ABSOLUTE MAXIMUM RATINGS**

## **OPERATING CONDITIONS**

| DC Supply Voltage (VCC)      | 0.3 to +7 VDC |
|------------------------------|---------------|
| Package Dimension, TA = 25°C |               |
| (board mount)                | TBD mW        |
| Package Lead Temperature     |               |
| Soldering (10 sec)           | 260°C         |
| Vapor Phase (60 sec)         | 215°C         |
| Infared (15 sec)             | 220°C         |
| Storage Temperature (tstg)   | 65 to +150°C  |

| DC Supply Voltage (VCC)             | 5+/-10% VDC    |
|-------------------------------------|----------------|
| Temperature Range                   | 0 to +70°C     |
| Operating Junction Temperature (Tj) | +25 to +125 °C |

## **ELECTRICAL CHARACTERISTICS**

| PARAMETER                                          | CONDITIONS                                                    | MIN  | TYP. | MAX  | UNITS |
|----------------------------------------------------|---------------------------------------------------------------|------|------|------|-------|
| DC CHARACTERISTICS                                 |                                                               |      |      |      |       |
| ICC Supply Current                                 | VAGCCAP = 4.0V                                                | 60   | 80   | 110  | mA    |
| Bandgap Reference voltage, VREF                    |                                                               | 2.45 | 2.5  | 2.55 | V     |
| VIH                                                | For CLK1, CLK2, CLK3<br>SELDET, GATE, MUXEN,<br>MUXSEL, AGCEN |      |      | 2.0  | V     |
| VIL                                                | For CLK1, CLK2, CLK3<br>SELDET, GATE, MUXEN,<br>MUXSEL, AGCEN | 0.8  |      |      | V     |
| IIH                                                | For CLK1, CLK2, CLK3<br>SELDET, GATE, MUXEN,<br>MUXSEL, AGCEN | -40  |      | +40  | μА    |
| IIL                                                | For CLK1, CLK2, CLK3<br>SELDET, GATE, MUXEN,<br>MUXSEL, AGCEN | -400 |      | 10   | μA    |
| AGC ( for dedicated servo )                        |                                                               |      |      |      | 1     |
| DSINPDC, DSINNDC                                   | open                                                          | 2.4  |      | 2.6  | V     |
| AvAGC min<br>Voltage gain from input to test point | DSSUM = 4.0V,<br>Measure DSDIFF1<br>DSINP - DSINN = 0.5V      |      |      | 0.4  | V/V   |
| AvAGC max                                          | DSSUM = 1.0V<br>DSINP - DSINN = 10 mV                         | 75   |      |      | V/V   |
| DCRHIGH<br>(DCR CAP VOLTAGE)                       | DSSUM = 1.0V<br>DSINP - DSINN = 7mV                           | 3.0  | 3.3  |      | v     |
| DCRLOW<br>(DCR CAP VOLTAGE)                        | DSSUM = 1.0V<br>DSINN - DSINP = 7 mV                          | 2.3  | 2.5  | 2.7  | V     |
| AREA DETECTOR 1 and 2                              |                                                               |      |      |      |       |
| DSDIFF HI 1                                        | SELDET = VIH                                                  | 3.2  |      |      | V     |
| DSDIFF LO 2                                        | DSINP - DSINN = 0.1<br>DSSUM = 1V, CLK3=VIH                   |      |      | 1.1  | V     |
| DSDIFF LO 1                                        | CLK3 = VIL                                                    |      |      | 1.1  | V     |
| DSDIFF HI 2                                        |                                                               | 3.2  |      |      | V.    |

## **ELECTRICAL CHARACTERISTICS**

| PARAMETER                         | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | MIN  | TYP. | MAX  | UNITS       |
|-----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------------|
| AREA DETECTOR 1 and 2 (continued) |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |      |      |             |
| DSDIFF HI R1                      | DSINN - DSINP = 0.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 3.2  |      |      | V           |
| DSDIFF LO R2                      | CLK3 = VIL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |      |      | 1.1  | V           |
| DSDIFF LO R1                      | DSINN - DSINP = 0.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      |      | 1.1  | V           |
| DSDIFF HI R2                      | CLK3 = VIH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 3.2  |      |      | V           |
| DSDIFF UNSEL 1,2                  | DSINP - DSINN = 1.0V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 1.8  |      | 2.6  | V           |
| DSDIFF OFF                        | DSINP - DSINN = 0V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 1.8  | 1    | 2.6  | V           |
| AREA DETECTOR 3                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |      | 4.3  |             |
| SYNC LO                           | CLK1 = VIH, IIL = 1.6 mA<br>DSSUM = 1.0V<br>DSINN - DSINP = 0.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 0.25 | 0.5  | V           |
| SYNC HI                           | CLK1 = VIH, IIH= -0.4 mA<br>DSSUM = 1.0V<br>DSINN - DSINP = 0.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.4  |      |      | ·: <b>V</b> |
| I DSSUM LO                        | DSINN - DSINP = 0V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 60   | 68   | 200  | μA          |
| DSSUM HI                          | CLK1= VIH, DSSUM= 1 V<br>DSINP - DSINN = 0.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -10  | -30  | -100 | μA          |
| AREA DETECTOR 4, VCO              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |      |      |             |
| I VCOIN HI                        | CLK2= VIH, DSSUM= 1 V<br>DSINP - DSINN = 0.1V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -200 |      | -60  | μA          |
| I VCOIN LO                        | CLK2 = VIL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 60   |      | 200  | μΑ          |
| VCO HI                            | CT = 4.0V, VCOIN= 4.0V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2.5  | 0    |      | V           |
| VCO LO                            | CT = 1.0V, VCOIN = 1.0V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |      | 0.25 | 0.5  | V           |
| <u> </u>                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      |      | 1    |             |
| RDINPDC, RDINNDC                  | open                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2.3  | 2.5  | 2.7  | V ,         |
| VOH ZEROX                         | RDINP - RDINN = 2.0V<br>IOH = -0.4 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2.4  |      |      | V           |
| VOL ZEROX                         | RDINP - RDINN = 2.0V<br>IOL = 2.0 mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      |      | 0.5  | V           |
| AGC (for embedded servo)          | and the second of the second o |      |      |      |             |
| VAGCTP                            | RDINP - RDINN = 2.0 V<br>VAGC = 1.0V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2.4  |      | 3.6  | V           |
| Av VGA MIN                        | RDINP - RDINN = 1.0 V<br>VAGC = 4.0V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |      | 100  | 0.5  | V/V         |
| Av VGA MAX                        | RDINP - RDINN = 0.4 V<br>VAGC = 1.0 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 2.0  |      |      | - V/V       |
| VAGC BIAS                         | XAGC = 1.0 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 0    |      | 200  | μA          |

## **ELECTRICAL CHARACTERISTICS**

| PARAMETER                       | CONDITIONS                                          | MIN   | TYP. | MAX   | UNIT |
|---------------------------------|-----------------------------------------------------|-------|------|-------|------|
| RESET LOGIC                     |                                                     |       |      | -     |      |
| IRESET SUM, DIFF                | RESET = VIL                                         | 80    |      | 400   | μА   |
| IOFF SUM, DIFF                  | RESET = VIH                                         | -100  |      | 100   | nA   |
| VSUM                            | RESET = VIL                                         | 1     |      | 1.3   | V    |
| VDIFF                           | RESET = VIL                                         | 2.1   |      | 2.4   | V    |
| I SUM, DIFF UNBAL               | GATE = VIH, CLOCK<br>VAGC 1X, 1 Vp-p swing          | -40   |      | 40    | μA   |
| idiff unbal xor                 | MUXSEL = VIH                                        | -40   |      | 40    | μА   |
| I PEAK SUM                      | RDINP - RDINN = 1.0 V<br>MUXSEL = VIH               | 300   | 400  | 600   | μA   |
| I PEAK DIFF P                   | RDINP - RDINN = 1.0 V<br>MUXSEL = VIH,<br>VAGC = 1V | 300   | 400  | 600   | μА   |
| I PEAK DIFF XOR                 | RDINP - RDINN = 1.0 V<br>MUXEN = VIH, VAGC = 1.0V   | -600  | -400 | -300  | μА   |
| vohsum, vohdiff                 | RDINP - RDINN = 1.0V                                | 3.55  | -    |       | V    |
| VOL DIFF, VOLSUM                | RDINP - RDINN = 1.0V<br>MUXSEL = VIH                | 0     |      | 1.0   | V    |
| IGAȚE                           | GATE = VIH, CLOCK 1X                                | -100  |      | 100   | nA   |
| MUXAMPLIFIER                    |                                                     |       |      |       |      |
| VOS MUXSUM                      | MUXSEL = MUXEN = VIL                                | 2.492 |      | 2.508 | V    |
| VOS MUXDIFF                     | MUXSEL = VIH,<br>VDIFF = 2.5V,<br>MUXEN = VIL       | 2.492 |      | 2.508 | V    |
| IBIASSUM DIFF                   | SUM = DIFF = 2.5V                                   | 0     |      | 300   | nA   |
| VOHMUX                          | SUM = 3.9 V                                         | 3.55  |      |       | V    |
| VOLMUX                          | DIFF = 0.95                                         | 0     |      | 1.0   | V    |
| Insingmux                       | VMUXOUT = VXX                                       | 1.5   |      | 2.5   | mA   |
| Amplifier settling time - tsmux | Rout = 604 ohms, Cout = 36 pF                       |       | 0.4  | . 1   | μsec |
| lleakage                        |                                                     |       | -    | 10    | nA   |
| Linearity                       | 0 to 1V input with VAGC such that AvVAGC = 1.0V     | -5    |      | 5     | %F.S |

### **FUNCTIONAL DESCRIPTION**

The ML4535 provides area measurement demodulation of both the continuous (dedicated) servo surface and the sectored (embedded) servo data on each of the data surfaces of a "hybrid" servo disk drive. It operates on a single +5V supply and is intended to interface to a moderate speed, successive approximation ADC with multiplexed inputs and sample and holds, like the ML2377. In a conventional peak detection based servo scheme, the attack rate of the peak detectors are inherently faster than the decay, high crest factor noise sensitivity is high and rectification must have a very low offset for it to be functionally correct. On the other hand area detection has much better noise rejection and is more tolerant of small rectifier offsets. However it requires that the measurement period be an integer number of signal half cycles. Hence when the timing requirements are satisfied, area detection is certainly more accurate than peak detection schemes.

## DATA SURFACE OR EMBEDDED SERVO DEMODULATOR SECTION

The data surface (embedded) servo demodulator section of the ML4535 consists of a standalone AGC control loop so that the amplitude control function is self contained on the chip and two area detectors providing the sum (A+B) and difference (A-B) outputs which are muxed out through a mux amplifier.

### Input Amplifier and AGC

The input amplifier and AGC circuit operate with differential inputs in the range of 0.25Vp-p to 2Vp-p. from the read channel filter's lowpass outputs. The purpose of the AGC loop is to maintain a constant area detect value that correlates to the zero scale and full scale output values based upon the minimum and maximum burst value. The sensing for the AGC is at the output of the area detector, allowing signal ranging based on the area of the burst rather than the peak level of the burst. The AGC is intended to be updated at every sector of servo position bursts such that the signal variances due to the platter radius and differences in the read channel data frequencies can be corrected. In this closed-loop system, the area detected output voltage is fed back and compared with the VAGCREF voltage to provide a gain control current for charging and discharging the VAGCCAP. The gain is varied to secure constant area of the output signal and provide amplitude control. The AGC gain value is held constant when the AGCEN is at logic low. When is is logic high, the level of gain can change up or down. The capacitor from VAGCCAP to ground holds the gain setting when AGCEN is at logic low and the area detector output does not affect the gain setting in this mode.

#### Zero X Detector

The output of the zero crossing detector (comparator) is provided for system synchronization. It detects zero crossings of the composite signal delivered by the Variable Gain Amplifier, VGA. The output of this comparator controls the synchronous rectification of the composite VGA output, in the area detectors. This signal is internally generated in ECL, but an internal ECL to TTL converter presents this output as a TTL level on the ZEROX pin. Control logic in the servo channel employs the ZEROX signal to produce an area detector enabling gate, which spans a fixed number of cycles of the composite signal.

#### Area Detectors (Sum & Difference)

The area detectors detect the A and B burst levels by area detection. Two area detectors — one to measure the sum of the A and B bursts (A+B), and a second one to measure the difference (A-B). Each area detector is implemented as a gated current — output synchronous rectifier, driving an external charge accumulating integrating capacitor. Area detection occurs only while the area detector is enabled under the control of the GATE pin. When the detector is disabled, the integrating capacitor is effectively floated. The on-chip D Flip-Flop resynchronizes the gating signal to remove any timing error due to logic delays in the external gate control logic. Initial conditions on the integrating capacitors are established prior to an area detecting operation by a reset circuit controlled by the RESET pin. A reset operation forces the voltage on the DIFF area detecting capacitor to equal the 2.5 volts applied on the VREF pin and the voltage on the sum area detecting capacitor to equal VREF/2. Determination of the burst difference (A-B), is accomplished under control of the MUXEN pin, by inverting the phase of the carrier input to the second area detector, while the burst B is being detected. The inversion is performed by an XOR gate. Accordingly (A-B) is bipolar relative to VREF, while (A+B) is unipolar.

#### **Multiplexer Amplifier**

The multiplexer amplifier drives the MUXOUT pin and allows sequential interrogation of the (A-B) and (A+B) measurements, the results of which are stored on the external integrating capacitors. The amplifier is implemented as two independently selectable input stages, driving a common output structure, to form a voltage follower. To minimize the droop of the (A-B) and the (A+B) measurements, both input stages are biased off during periods when neither measurement is required to be routed to the MUXOUT pin (MUXSEL = 0). The MUXSEL and MUXEN pins govern multiplexer channel selection through a decoding network.

## CONTINUOUS OR DEDICATED SERVO DEMODULATOR SECTION

The continuous (dedicated) servo demodulator section of the ML4535 consists of its own variable gain amplifier and AGC loop, a variable frequency oscillator and four synchronous detectors. The first synchronous detector (AREA DETECTOR #4) is used as a multiplying phase detector to control the variable frequency oscillator and complete the analog portion of the phase locked loop that recovers the clock.

The second synchronous detector (AREA DETECTOR #3) is used for measuring the area of the composite signal, to determine its amplitude for comparison with the on-chip reference of the AGC loop. An amplitude level comparator is also included on this detector's output to provide the logic level output for Frame sync and Index data.

The third and fourth synchronous detectors (AREA DETECTORS #1 & #2) are used to demodulate the normal and quadrature position signals. The normal and quadrature outputs are currents that have been terminated on chip with nominal 19K resistors to a 2.3 volt reference (0.9  $\times$  2.5 volts).

### **Operational Example**

An example continuous servo composite servo encoding and the associated demodulator clock waveforms are shown in figure 1. The VCO operates at twice the frequency of the fundamental of the composite signal and drives two flip flops that generate quadrature and normal phase references. The Clock generation logic circuit and synchronizing circuit for the PLL, to acquire initial lock with type 2 loop, are shown in figure 2. A state counter divides the servo frame into eight intervals which are:

NAME

LENGTH(IN CLOCK CYCLES)

2 1

n where n is an integer like 8

Note that all peaks of the composite signal are on Quad clock phase boundaries, so it contains only one fundamental frequency, which is easily acquired by the phase locked loop. The sync character is 180° out of phase with all others; thus at phase alignment it causes no disturbances to the phase comparator but gives an easily recognizable reverse polarity ripple in the AGC which is easily detected with a level detector to provide a frame sync logic signal to initialize the state counter.

The A, B demodulator is selected from the center of S to the center of  $X_2$  and the C, D demodulator is selected from the center of  $X_2$  to the center of S. The S, X1, X2, X3 information is in quadrature with the position clock and symmetrical so their contribution cancels to zero for the position output but not for AGC and phase compare. The NORMAL clock is used throughout A, B, C, D but inverted  $180^\circ$  as required by the track type to give A–B, C–D, B–A, D–C without additional analog switching in position 1 demodulator for track following.

Filters are needed on each of the four demodulators for removing the carrier ripple and providing frequency compensation for the gain control phase locked loop systems. The current output scaling of all four detectors



Figure 1. Continuous Servo Encoding and Demodulator Clock Waveforms



are the same and set by on–chip resistors. The AGC setpoint is also a current fixed by a tracking on–chip resistors. Thus a capacitor to ground provides an integrating response for the AGC control loop, as well as ripple filtering. For the phase comparation filter, two capacitors and a resistor provide D.C. integration plus a lead–lag for the PLL control loop compensation. For the position outputs, on–chip 19K nominal resistors to (0.9 x Vref) are provided so a capacitor to ground is added to form a low pass ripple filter.

The phase compare detector forms phase only (not phase frequency) characteristic, so the loop will not acquire initial lock with and integrating loop filter, which is needed to assure no steady state phase error. The synchronizing circuit suggested (refer figure 2), senses when the VCO control voltage is near either rail and applies a pulse that ramps it toward the other rail and thus through the operational frequency where it locks. The lock range is much greater than the acquire range, so it retains lock in the prescence of the resistor—coupled pulse, with a small phase error, until the pulse goes away and the phase error becomes zero.

#### HYBRID SERVO VERSUS ONLY EMBEDDED SERVO

There are a number of merits in using a hybrid servo scheme consisting of a servo surface plus limited data head servo samples over the completely embedded or data head sector servo samples scheme. These are summarized below:

Cost: Lost data surface capacity is less than 1% for a servo surface plus samples compared to 8% for samples only. This suggests that with six or more platters, the servo surface has an advantage. Without a servo surface, it is difficult to generate accurately phase and track center aligned data head (embedded) servo sectors in the drive, requiring them to be done with extra time on an expensive servo writer and moving the cost crossover point nearer to four platters. Drive hardware and costs including assembly and test favour DSP implementations in either case.

Effect on position error sources: These can be very similar for both configurations with optimized control algorithims. The servo surface does have some advantages in being able to obtain higher bandwidths and thus faster settling time and greater reduction of non–repetitive run–out and random disturbances.

### **CLOCK GENERATION LOGIC**



### SYNCHRONIZING CIRCUIT FOR THE PLL (To acquire initial lock with type 2 loop)



Figure 2. Support Circuitry for the ML4535 Based "Hybrid" Servo Subsystem

**Effect on access time:** A system with a servo surface has two advantages here. The ability to adjust the control signal at shorter time intervals and a higher small signal bandwidth, both of which reduce settling time. Move times can be equivalent.

**Data integrity:** Here there is a clear superiority for a servo surface system in preventing writes which destroy existing data. There are at least two ways in which this can happen. Electronic noise in the sector timing causes servo sectors to be over written, so that the head can no longer be positioned to read the track even if the data is intact. This probability can be made acceptably small by redundancy in the electronics. External mechanical shock while writing a data sector can not only cause improper writes of the new data but also overwrite adjacent tracks. Inherently there is no way to prevent this with servo sectors only, as there is no position data measurement available and estimators do no good for random fast disturbances. Dynamically balanced rotary actuators reduce this exposure compared to linear travel positioners but cannot eliminate it completely.

# SERVO DESIGN SUGGESTIONS FOR A HIGH TRACK DENSITY DISK DRIVE

The best design choices for a high track density disk drive with four or more platters are outlined below and the hybrid servo subsystem based on the ML4535 & ML2377, provides the most optimum solution for implementing these design choices and making track densities of 3000 TPI easily achievable.

- 1) Continuous servo surface with quadrature signals plus some position samples and/or calibration tracks for each data head.
- 2) DSP implementation of the position control system for best performance of state estimators and adaptive parameter adjustment.
- 3) Area integration position demodulation on both the servo (dedicated) surface and data head position (embedded) servo samples, for best accuracy and noise rejection.
- 4) Thin film heads with gap edges aligned and perpendicular to the disk surface.
- 5) Dynamically balanced rotary actuator for best rejection of external mechanical shock.

### APPLICATION DIAGRAM



DSP Based Hybrid Servo Subsystem.

# ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML4535CQ    | 0°C to +70°C      | 32-Pin PLCC (P32) |
| ML4535CH    | 0°C to +70°C      | 32-Pin TQFP (H32) |

# Disk Pulse Detector + Embedded Servo Detector

### GENERAL DESCRIPTION

The ML4568 is a hard disk pulse detector with two gated peak detectors to demodulate embedded servo information. The pulse detector section includes a wide bandwidth differential amplifier with automatic gain control (AGC), a precision full wave rectifier, time channel and gate channel. The embedded servo peak detector section includes a full-wave rectifier, two gated peak detectors, buffered peak detector outputs, and a difference output. A 2.25V bandgap reference is also included on-chip.

The ML4568 is a 5V-only upgrade for 8468-type devices. Upgraded features include increased data rate operation (to 24 MB/s with RLL(1, 7) coding), improve pulse pairing (1ns), and reduced power consumption (400mW typical) resulting from 5V-only operation.

The ML4568 pulse detector section detects amplitude peaks, producing a TTL-compatible output which accurately indicates the time position of signal peaks. In hard disk applications, these signal peaks represent flux reversals in the magnetic medium.

### **FEATURES**

- 5V-only operation
- Low power consumption (400mW typical)
- Supports 24 MB/s RLL(1, 7) coding
- Less than ±1 ns Pulse Pairing
- Wide input signal amplitude range (10mV<sub>PP</sub> to 100mV<sub>PP</sub>)
- On-chip differential gain controlled amplifier, differentiator, comparator gating circuitry, and output pulse generator
- Adjustable comparator hysteresis
- Dynamic hysteresis tracks signal amplitude
- AGC and differentiator time constants set by external components
- TTL compatible digital inputs and outputs
- Built in embedded servo detector
- On chip buffers provide low impedance servo output voltages
- User adjustable servo time constants



### GENERAL DESCRIPTION (Continued)

The ML4568 also incorporates two gated detectors which detect embedded servo information, used for head positioning. The ML4568 provides two buffered low impedance voltage outputs which represent the peak detected level of each servo burst. The ML4568 also provides a buffered output that represents the voltage difference between the two servo channels, centered about V<sub>REF</sub>.

### PIN CONFIGURATION





TOP VIEW

### PIN DESCRIPTION

| PIN#     | NAME                 | FUNCTION                                                                                                                                                 | PIN#     | NAME            | FUNCTION                                                                                                                                            |
|----------|----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------|----------|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------|
| Power S  | Supply               |                                                                                                                                                          | Analog   | Signals (Contin | nued)                                                                                                                                               |
| 9        | $V_{CC}$             | +5V $\pm$ 10% supply.                                                                                                                                    | 24       | LEVEL           | This is a Peak Detector Output                                                                                                                      |
| 21       | V <sub>REF</sub> OUT | Internal 2.25 V reference voltage output.                                                                                                                |          |                 | signal that is used in conjunction<br>with the set hysteresis pin 23 to<br>provide a dynamic hysteresis                                             |
| 26       | ANALOG<br>GROUND     | Analog signals should be referenced to this pin.                                                                                                         | _        |                 | function.                                                                                                                                           |
| 13       | DIGITAL<br>GROUND    | Digital signals should be referenced to this pin.                                                                                                        | 5        | AGCSET          | The AGC circuit adjusts the gain of the gain controlled amplifier to make the differential peak to                                                  |
| Analog : | Signals              |                                                                                                                                                          |          |                 | peak voltage at the Channel                                                                                                                         |
| 6<br>7   | AMP IN+<br>AMP IN-   | These are the differential inputs to the Amplifier. The output of the read/write head amplifier should be capacitively coupled to these pins.            |          |                 | inputs equal to four times the DC voltage on this pin.  VAGCSET = ½VCC + ½VPP where VPP is the peak-peak differential voltage on the channel input. |
| 28<br>27 | AMP OUT+<br>AMP OUT- | These are the differential outputs of the Amplifier. These outputs should be capacitively coupled to                                                     | 14       | CAGC            | The external capacitor for the AGC is connected between this pin and Analog Ground.                                                                 |
| 4        | -CH IN<br>+CH IN     | the channel filter.  These are the differential inputs to the time, gating and servo                                                                     | 18<br>19 | PKA<br>PKB      | The peak detected servo signal voltage appears across the RC networks connected from these pins to analog ground.                                   |
|          |                      | channels. These inputs must be capacitively coupled to the channel filter at the amp. outputs. The maximum differential peak-to-peak swing at this input | 16<br>15 | BUFA<br>BUFB    | These low impedance pins, output the DC level at pins 18 and 19 respectively, level shifted down by two diode drops.                                |
|          | *                    | is 1.5 V <sub>P-P</sub> .                                                                                                                                | 25       | DA OUT          | This low impedance pin outputs                                                                                                                      |
| 2<br>3   | CD+<br>CD-           | The external differentiator network is connected between these two pins.                                                                                 |          |                 | the difference in voltage between<br>pins 16 and 15 about a zero level<br>set by the voltage on pin 21.                                             |
| 23       | HYS.                 | The DC voltage on this pin sets the amount of hysteresis on the differential comparator.                                                                 |          |                 |                                                                                                                                                     |

### PIN DESCRIPTION (Continued)

| PIN #           | NAME   | FUNCTION                                                                                                                                                  | PIN #    | NAME             | <b>FUNCTION</b>                                                                                                                                                  |
|-----------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Digital Signals |        | Digital Si                                                                                                                                                | nued)    |                  |                                                                                                                                                                  |
| 10°             | SET PW | An external capacitor to control<br>the pulse width of the Encoded<br>Data Out (RD) is connected<br>between this pin and Digital<br>Ground. See Figure 1. | 17<br>20 | GATE 1<br>GATE 2 | These inputs accept TTL levels. When a low level is present the embedded servo signal is allowed to charge the RC network at pins 18 and 19 respectively. A high |
| 8               | R/W    | If this pin is low, the Pulse<br>Detector is in the read mode<br>and the chip is active. When this<br>pin goes high, the pulse detector                   |          |                  | level will force a hold condition of the DC voltage across the RC network and will also disable the servo channel.                                               |
|                 |        | is forced into a stand-by mode.<br>This is a standard TTL input.                                                                                          | 22       | DISCH.           | This input accepts a TTL level. A high level connects a 1.5K                                                                                                     |
| 11              | DOUT   | This is the buffered, open collector, output of the differential comparator with hysteresis.                                                              |          |                  | internal resistor to ground on pins 18 and 19.                                                                                                                   |
| 12              | RD     | This is the standard TTL output whose leading edge indicates the time position of the peaks.                                                              |          |                  |                                                                                                                                                                  |

### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage                                   |
|--------------------------------------------------|
| Pin 9 14V                                        |
| TTL Input Voltage                                |
| Pins 8, 17, 20, 22 5.5V                          |
| TTL Output Voltage                               |
| Pins 12, 11 5.5V                                 |
| Input Voltage                                    |
| Pins 23, 5 5.5V                                  |
| Minimum Input Voltage                            |
| Pins 23, 50.5V                                   |
| Differential Input Voltage                       |
| Pins 6–7, 4–1                                    |
| ESD susceptibility rating is to be determined    |
| Storage Temperature65°C to +150°C                |
| Lead Temperature (Soldering 10 sec.) 300°C       |
| Maximum Power Dissipation at 25°C:               |
| PLCC Package (derate TBD mW/°C above 25°C) 500mW |
|                                                  |

### **OPERATING CONDITIONS**

| V <sub>CC</sub>      |                | 4.5V to 5.5V   |
|----------------------|----------------|----------------|
| Ambient Temperature, | T <sub>A</sub> | . 0°C to +70°C |

**ELECTRICAL CHARACTERISTICS**Over recommended operating conditions.
Set Hysteresis = 0V,  $V_{PIN\ 17}$  = 2V, READ/WRITE = 0.4V,  $V_{PIN\ 22}$  = 0.4V, unless otherwise noted.

| Symbol               | Pins             | Parameter                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Conditions                                                                                                     | Min    | Тур | Max  | Units             |
|----------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------|--------|-----|------|-------------------|
| Amplifier            |                  | The state of the s |                                                                                                                |        |     |      |                   |
| Z <sub>INAI</sub>    | 6, 7             | Amp In Impedance (Note 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | T <sub>A</sub> = 25°C                                                                                          | 1.8    | 2.4 | 3.0  | ΚΩ                |
| A <sub>VMIN</sub>    | 28, 27           | Minimum Voltage Gain Differential                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | AC Output 3 V <sub>PP</sub>                                                                                    |        | 6   | 15   | V/V               |
| A <sub>VMAX</sub>    | 28, 27           | Maximum Voltage Gain Differential                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | AC Output 3 V <sub>PP</sub>                                                                                    | 250    | 300 |      | V/V               |
| Channel              | 1.15             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                |        |     |      |                   |
| Z <sub>INCI</sub>    | 4, 1             | Channel Input Impedance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | T <sub>A</sub> = 25°C (Note 1)                                                                                 | 1.0    | 2.5 |      | ΚΩ                |
| I <sub>CAGC</sub> -  | 14               | Pin 14 Current which Charges C <sub>AGC</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | V <sub>PIN 14</sub> = 2.2V                                                                                     | 5.0    | 5.8 |      | mA                |
| I <sub>CAGC</sub> +  | 14               | Pin 14 Current which Discharges CAGC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | V <sub>PIN 14</sub> = 2.2V                                                                                     |        | 0.5 | 2    | μA                |
| I <sub>AGCSET</sub>  | 5                | AGCSET Input Bias Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                |        | 8   | 100  | μΑ                |
| l <sub>IL</sub>      | 23               | Set Hysteresis Input Bias Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V <sub>PIN 23</sub> = 0                                                                                        |        |     | -20  | μΑ                |
| I <sub>CD</sub>      | 2, 3             | Current into Pin 2 and 3 that<br>Discharges C <sub>D</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                | 0.8    | 1.0 |      | mA                |
| HYS                  | 23               | Peak Hys. vs V <sub>HYS</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | V <sub>PIN 23</sub> = 1V                                                                                       | 0.25   | 0.4 | 0.55 | V <sub>PK</sub> / |
| water in             |                  | 17 ± 1660 - 16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | en de la companya de |        |     |      | $V_{DC}$          |
| Write Mode           |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                | 2 17 3 | -   |      |                   |
| Z <sub>INAI</sub>    | 6, 7             | Amp In Impedance in Write Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | V <sub>PIN 8</sub> = 2.0V                                                                                      |        | 350 | 450  | Ω                 |
| I <sub>AGC</sub> -   | . 14             | Pin 14 Current in Write Mode                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $V_{PIN 8} = 2.0V, V_{PIN 14} = 2.2V$                                                                          |        | 0.2 | 1.0  | μΑ                |
| Digital Pins         |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                | ·      |     |      |                   |
| V <sub>IH</sub>      | 8, 17,<br>20, 22 | High Level Input Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                | 2      | * . |      | V                 |
| VIL                  | 8, 17,<br>20, 22 | Low Level Input Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                |        |     | 0.8  | V                 |
| l <sub>IH</sub>      | 8, 17,<br>20, 22 | High Level Input Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | $V_{5V} = Max, V_1 = 2.7V$                                                                                     |        |     | 20   | μΑ                |
| կլ                   | 8, 17,<br>20, 22 | Low Level Input Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | $V_{5V} = Max, V_1 = 0.5V$                                                                                     |        | 140 | 200  | μΑ                |
| V <sub>OH</sub>      | 12               | High Level Output Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | $V_{5V}$ = Min, $I_{OH}$ = -400 $\mu$ A (Note 2)                                                               | 2.4    | :   |      | , V               |
| V <sub>OL12</sub>    | - 12             | Low Level Output Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | $V_{5V}$ = Min, $I_{OL}$ = 800 $\mu$ A (Note 2)                                                                |        |     | 0.5  | V                 |
| I <sub>LH</sub>      | 11               | High Level Output Leakage Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V <sub>PIN 11</sub> = V <sub>CC</sub> Measure Current into<br>Pin 11                                           |        |     | 50   | μΑ                |
| V <sub>OL11</sub>    | 11               | Low Level Output Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | I <sub>PIN 11</sub> = 800 μA                                                                                   |        |     | 0.5  | V                 |
| Servo Chann          | el               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                |        |     | -    | L                 |
| Z <sub>DIS</sub>     | 18, 19           | Discharge Impedance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | V <sub>PIN 22</sub> = 2V (discharge)<br>Force 2.5V on Pins 18 or 19                                            | 0.5    | 1.8 | 2.5  | ΚΩ                |
| V <sub>BOQ</sub>     | 15, 16           | Buffer Quiescent Output Level                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | V <sub>PIN 17, 20, 22</sub> = 0.4V, V <sub>CI</sub> = 0V<br>Pull 0mA from Pins 15 and 16                       | 1.0    | 1.6 | 2.0  | V                 |
| V <sub>LEVEL Q</sub> | 24               | Level Quiescent Output Level                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | V <sub>CI</sub> = 0V<br>Pull 200µA from Pin 24                                                                 |        | 0.2 | 0.5  | V                 |
| IL                   | 18, 19           | Gated Off Leakage Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | $V_{PIN 22} = 0.4V$ , $V_{PIN 20} = V_{PIN 17} = 2V$<br>Force 3V on Pin 18 or Pin 19                           | -1     |     | 1    | μΑ                |

**ELECTRICAL CHARACTERISTICS** (Continued)
Over recommended operating conditions.
Set Hysteresis = 0V, V<sub>PIN 17</sub> = 2V, READ/WRITE = 0.4V, V<sub>PIN 22</sub> = 0.4V, unless otherwise noted.

| Symbol                        | Pins       | Parameter                                                                 | Conditions                                                                                                                                                                                                 | Min  | Тур  | Max  | Units |
|-------------------------------|------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Servo Chann                   | nel (Conti | nued)                                                                     |                                                                                                                                                                                                            |      |      |      |       |
| V <sub>OSBO</sub>             | 16, 15     | Buffer Output Offset Voltage<br>for V <sub>CI</sub> = 1V <sub>PK-PK</sub> | V <sub>PIN 17, 20, 22</sub> = 0.4V, V <sub>PIN 1</sub> = 2.75V<br>Pull 0mA from Pins 15 and 16<br>V <sub>PIN 4</sub> = 2.25V,<br>V <sub>OSBO</sub> = V <sub>PIN 16</sub> - V <sub>PIN 15</sub>             |      | 2    | ±15  | mV    |
| V <sub>OSYS</sub>             | 25, 21     |                                                                           | V <sub>PIN 17, 20, 22</sub> = 0.4<br>V <sub>PIN 1</sub> = 2.688V, V <sub>PIN 4</sub> = 2.313V                                                                                                              |      | ±5   | ±20  | mV    |
| A <sub>VDA</sub> (1V)         | 25, 21     | Difference Amplifier Gain,<br>1V Differential Input                       | V <sub>PIN 17, 20</sub> = 2V<br>V <sub>PIN 19</sub> = 1.5V, V <sub>PIN 18</sub> = 2.5V,<br>V <sub>PIN 22</sub> = 0.4V                                                                                      |      | 2    | 2.4  | V/V   |
| A <sub>VDA</sub> (.5V)        | 25, 21     | Difference Amplifier Gain,<br>0.5V Differential Input                     | V <sub>PIN 17, 20</sub> = 2V<br>V <sub>PIN 19</sub> = 1.75V, V <sub>PIN 18</sub> = 2.25V,<br>V <sub>PIN 22</sub> = 0.4V                                                                                    |      | 2    | 2.4  | V/V   |
| GL <sub>DA</sub>              | 25         | Difference Amplifier Gain Linearity                                       |                                                                                                                                                                                                            |      | 0.2  | 2.5  | %     |
| Z <sub>LEVEL</sub><br>SOURCE  | 24         | Level Out Output Impedance                                                | $V_{PIN 17, 20, 22} = 0.4V$ , $V_{CI} = 0.75V$<br>Measure $V_{PIN 24}$ with $200\mu$ A and 3mA pulled out of the pin. $Z_{LEVEL} = \text{change in } V_{PIN 24} \text{ SOURCE } 3\text{mA} - 0.2\text{mA}$ |      | 180  | 250  | Ω     |
| AV <sub>GD</sub><br>(1.5V)    | 15, 16     | Gated Detector Gain for $V_{CI} = 1.5V_{PK-PK}$                           | V <sub>PIN 22, 20, 17</sub> = 0.4V<br>V <sub>PIN 1</sub> = 2.875V, V <sub>PIN 4</sub> = 2.125V                                                                                                             | 1.45 | 1.8  | 2.25 | V/V   |
| AV <sub>GD</sub><br>(0.75V)   | 15, 16     | Gated Detector Gain for $V_{CI} = 0.75V_{PK-PK}$                          | V <sub>PIN 22, 20, 17</sub> = 0.4V<br>V <sub>PIN 1</sub> = 2.688V, V <sub>PIN 4</sub> = 2.313V                                                                                                             | 1.45 | 1.7  | 2.25 | V/V   |
| AV <sub>LEVEL</sub><br>(1.5V) | 24         | Level Voltage Gain<br>For V <sub>CI</sub> = 1.5V <sub>PK-PK</sub>         | V <sub>PIN 1</sub> = 2.875V, V <sub>PIN 4</sub> = 2.125V                                                                                                                                                   |      | 1.8  | 2.25 | V/V   |
| AV <sub>LEVEL</sub> (0.75V)   | 24         | Level Voltage Gain<br>For V <sub>CI</sub> = 0.75V <sub>PK-PK</sub>        | V <sub>PIN 1</sub> = 2.687V, V <sub>PIN 4</sub> = 2.312V                                                                                                                                                   |      | 1.9  | 2.4  | V/V   |
| GL <sub>GD</sub>              | 15, 16     | Gated Detector Gain Linearity                                             |                                                                                                                                                                                                            |      | ±0.1 | ±2.5 | %     |
| lcc                           | 9          | V <sub>CC</sub> Supply Current                                            | V <sub>CC</sub> = Max                                                                                                                                                                                      | 40   | 90   | 110  | mA    |
| $V_{REF}$                     | 21         | V <sub>REF</sub> Voltage                                                  |                                                                                                                                                                                                            | 2.0  | 2.25 | 2.5  | V     |

### **AC ELECTRICAL CHARACTERISTICS**

Over Recommended Operating Temperature and Supply Range refer to AC Test Setup. f = 2.5 MHz unless otherwise indicated. PKA, PKB =  $1 \text{K}\Omega$  + 10 nF to GND.

| Symbol                 | Pins   | Parameter                     | Conditions                                                                                                                                                                                                                                         | Min | Тур | Max | Units |
|------------------------|--------|-------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|
| t <sub>CHARGE</sub>    | 15, 16 | Gated Detector Charge Time    | $V_{CI}$ = 1.5V <sub>PP</sub> , $V_{PIN~22}$ = 0.3V,<br>With PKA and PKB discharged,<br>measure the time from Pin 17 or 20<br>going from 2V to 0.3V, to V <sub>BO1</sub> or<br>V <sub>BO2</sub> respectively, reaching 90% of<br>their final value |     | 1.0 |     | μs    |
| t <sub>DISCHARGE</sub> | 15, 16 | Gated Detector Discharge Time | $V_{\rm Cl}$ = 1.5V <sub>PP</sub> . With LP1 charged, measure the time from Pin 22 going from 0.3V to 2V, to the voltage at V <sub>BO1</sub> or V <sub>BO2</sub> reaching 90% of their final value                                                 |     | 70  |     | μs    |
| t <sub>ON</sub>        | 18, 19 | Gated Detector Turn ON Time   | V <sub>CI</sub> = 0.35V <sub>DC</sub> , V <sub>PIN 22</sub> = 0.3V.<br>With LP1 discharged, measure the time from Pin 17 going from 2V to 0.3V, to the voltage on Pin 18 increasing 0.1V.<br>Do a similar measurement with LP2, Pin 20 and Pin 19  |     | 0.2 |     | μs    |
| t <sub>OFF</sub>       | 18, 19 | Gated Detector Turn OFF Time  | V <sub>CI</sub> = 0.35V <sub>DC</sub> , V <sub>PIN 22</sub> = 2V.<br>Measure the time from Pin 17 going<br>from 0.3V to 2V, to the voltage on<br>Pin 18 decreasing by 0.1V. Do a<br>similar measurement with Pins 20 and<br>19                     |     | 0.4 |     | μs    |
| t <sub>PP</sub>        | 12     | Pulse Pairing ML4568-1        | $f = 2.5MHz$ and $V_{Cl} = 1V_{PP}$ differential                                                                                                                                                                                                   |     |     | ±1  | ns    |
| t <sub>PP</sub>        | 12     | Pulse Pairing ML4568-2        | $f = 2.5MHz$ and $V_{CI} = 1V_{PP}$ differential                                                                                                                                                                                                   |     | 1   | ±3  | ns    |

#### Notes:

<sup>1.</sup> The temperature coefficient of the input impedance is typically 0.05% per °C.

<sup>2.</sup> To prevent inductive coupling from the digital outputs to Amp In, the TTL outputs should not drive more than one ALS TTL load each. Pin 11 is an open collector output which is tested with an external 1K pullup resistor to the 5V supply.

### **ML4568 CONNECTION DIAGRAM**

PLCC-28 Version



**Note 1:** K = R1/R2

Note 2: Hysterisis Level =  $0.6 \times K/V_{IN P-P}$ 

Note 3: RC on pins PKA and PKB basically tuned to minimize ripple.

### APPLICATION INFORMATION

#### SETTING THE OUTPUT PULSEWIDTH

The RD output pulsewidth is dependent on the value of  $C_{OS}$ , which is connected from pin 10 to  $V_{CC}$ . This relationship is shown in figure 1.



Figure 1. RD Output Pulsewidth as a Function of  $C_{OS}$   $PW \simeq 0.5 C_{OS}$ 

### SELECTING CD

The following table summarizes the maximum  $C_{\rm D}$  value allowed for different data rates. These values are derived using

$$C_D \text{ (max)} = \frac{176}{f_{MAX}}, R_D = 0$$

| Data Rate | f <sub>MAX</sub> | C <sub>D</sub> (max) |
|-----------|------------------|----------------------|
| 7.5 MB/s  | 2.81 MHz         | 62.6 pF              |
| 24 MB/s   | 9 MHz            | 19.6 pF              |

Table 1. Maximum  $C_D$  Value Allowed for a 1.5  $V_{P-P}$  Differential Signal Using RLL (1, 7) Code

|                  | 1, 7 RLL         | 2, 7 RLL        |
|------------------|------------------|-----------------|
| f <sub>MAX</sub> | 3/8 x Data Rate  | 1/3 x Data Rate |
| f <sub>MAX</sub> | 3/32 x Data Rate | 1/8 x Data Rate |

Table 2.

### ORDERING INFORMATION

| PART NUMBER | PACKAGE          | PULSE PAIRING |
|-------------|------------------|---------------|
| ML4568-1CQ  | MOLDED PCC (Q28) | ±1 ns         |
| ML4568-2CQ  | MOLDED PCC (Q28) | ±3 ns         |



# ML4610R, ML4611R

# **5V, 2-, 4-Channel Thin-Film Read/Write Circuit**

### GENERAL DESCRIPTION

The ML4610R/4611R is a bipolar monolithic read/write circuit designed for use with two-terminal thin-film recording heads. They provide a low noise read amplifier, write current control, and data protection circuitry for up to four channels. The ML4610R/4611R incorporates internal 700 ohm damping resistors which dampen the write signals to the disk. When the device is switched to read mode, the damping resistor is switched out to allow the full signal to be amplified. Power supply fault protection is provided by disabling the write current generator during power sequencing. System write to read recovery time is significantly improved by controlling the read channel common mode output voltage shift in the write mode. The ML4611R option also provides an user controllable write current adjustment capability, available in the 24-Pin package only.

#### **FEATURES**

- Compatible to SSIs 32R4610R/4611R
- Can drop into SSIs 32R2020R series sockets
- Single +5 volt operation
- Low Power, P<sub>IDLE</sub> < 50mW, P<sub>MAX</sub> < 200mW
- Read Mode gain = 200V/V
- Damping resistors switched out in Read mode
- Input noise =  $0.85 \text{nV}/\sqrt{\text{Hz}}$  max
- Input capacitance = 35pF max
- Write Current range = 10–35mA
- Programmable write current source
- Enhanced system write to read recovery time
- Power supply fault protection
- Head short to ground protection
- 24-pin SOIC (4 channel with WCADI)
- 20-pin SOIC (4 channel without WCADJ)
- 16-pin SOIC (2 channel without WCADI)

### **BLOCK DIAGRAM**



### ML4610R, ML4611R

### PIN CONNECTION



### PIN DESCRIPTION

| NAME      | TYPE  | FUNCTION                                                        | NAME     | TYPE | FUNCTION                                                      |
|-----------|-------|-----------------------------------------------------------------|----------|------|---------------------------------------------------------------|
| HS0, HS1  | 1     | Head Select: Selects one of four heads                          | RDX, RDY | О    | X, Y Read Data: Differential read data                        |
| CS        | , T . | Chip Select: A high inhibits the chip                           |          |      | output                                                        |
| R/W       | 1     | Read/Write: A high selects read mode                            | WC       |      | Write Current: Used to set the magnitude of the write current |
| WUS       | 0     | Write Unsafe: A high indicates an unsafe writing condition      | WCADJ ,  |      | Write Current Adjust: Used to decrease the write current      |
| WDI       | . 1,  | Write Data In: Changes the direction of the current in the head | VCC1     |      | +5 volt supply                                                |
| H0X - H3X | 1/0   | X,Y Head Connectors                                             | VCC2     | 1    | +5 volt supply for write current drivers                      |
| H0Y - H3Y | ,,,   | 7,1 Fredd Connectors                                            | GND      | 1    | Ground                                                        |

### **ABSOLUTE MAXIMUM RATINGS**

| DC Supply Voltage (V <sub>CC</sub> 1) | $-0.3 \text{ to } \pm 7 \text{VDC}$ |
|---------------------------------------|-------------------------------------|
|                                       |                                     |
| DC Supply Voltage (V <sub>CC</sub> 2) | 0.3 to +7VDC                        |
| Write Current (I <sub>W</sub> )       |                                     |
| Digital Input Voltage (VIN)           | -0.3 to VCC1 + 0.3VDC               |
| Head Port Voltage (VH)                | -0.3 to VCC1 + $0.3$ VDC            |
| Output Current: (RDX, RDY I0)         | 10mA                                |
| Output Current: (WUS)                 | +12mA                               |
| Storage Temperature Texa              | -65 to +150°C                       |

# RECOMMENDED OPERATING CONDITIONS

| DC Supply Voltage (V <sub>CC</sub> 1)               | 5 ±5% V | DC/ |
|-----------------------------------------------------|---------|-----|
| DC Supply Voltage (V <sub>CC</sub> 2)               | 5 ±5% V | /DC |
| Operating Junction Temperature (T <sub>1</sub> )+25 |         |     |

### **ELECTRICAL CHARACTERISTICS**

| SYMBOL            | PARAMETER                             | CONDITIONS                           | MIN  | TYP                | MAX                                | UNIT                                    |
|-------------------|---------------------------------------|--------------------------------------|------|--------------------|------------------------------------|-----------------------------------------|
| V <sub>CC</sub> 1 | Supply Current                        | Read Mode<br>Write Mode<br>Idle Mode |      |                    | 33<br>27<br>12                     | mA<br>mA<br>mA                          |
| V <sub>CC</sub> 2 | Supply Current                        | Read Mode<br>Write Mode<br>Idle Mode |      |                    | 11<br>10 + I <sub>W</sub><br>0.4   | mA<br>mA<br>mA                          |
|                   | Power Dissipation                     | Read Mode<br>Write Mode<br>Idle Mode |      |                    | 200<br>150 + 4l <sub>W</sub><br>50 | mW<br>mW<br>mW                          |
| DIGITAL           | INPUTS                                | ·                                    |      |                    |                                    | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, |
| V <sub>IL</sub>   | Input Low Voltage                     |                                      | ,    |                    | 0.8                                | VDC                                     |
| V <sub>IH</sub>   | Input High Voltage                    | 2                                    | 2.0  |                    |                                    | VDC                                     |
|                   | Input Low Current                     | V <sub>IL</sub> = 0.8V               | -0.4 |                    |                                    | mA                                      |
|                   | Input High Current                    | V <sub>IH</sub> = 2.0V               | 1    |                    | 100                                | μΑ                                      |
| V <sub>OL</sub>   | WUS Output Low Voltage                | I <sub>OL</sub> = 2 mA max           |      |                    | 0.5                                | VDC                                     |
|                   | VCC1 Fault Voltage                    | I <sub>W</sub> < 0.2 mA              | 3.8  | 4.0                | 4.2                                | VDC                                     |
| WRITE C           | HARACTERISTICS                        |                                      |      |                    |                                    |                                         |
|                   | Write Current Constant "K"            |                                      |      | 0.99               |                                    |                                         |
| V <sub>WC</sub>   | Write Current Voltage                 |                                      | 1.15 | 1.25               | 1.35                               | V                                       |
|                   | WCADJ Voltage                         | I <sub>WCADJ</sub> = 0 to 0.5 mA     | 2.0  | V <sub>CC</sub> /2 | 3.0                                | VDC                                     |
|                   | IHEAD (DECREASE) / IWCADJ             |                                      | 26   | 29                 | 32                                 | mA/mA                                   |
|                   | I <sub>WCADJ</sub> Range              |                                      | 0.0  |                    | 0.5                                | mA                                      |
|                   | Differential Head<br>Voltage Swing    |                                      | 3.4  | 6                  |                                    | V <sub>P-P</sub>                        |
|                   | Unselected Head Current               |                                      |      |                    | 1                                  | mA (pk)                                 |
|                   | Head Differential<br>Load Capacitance |                                      |      |                    | 25                                 | pF                                      |
|                   | Head Differential<br>Load Resistance  | R <sub>D</sub> (ML4610R/4611R)       | 560  | 700                | 950                                | Ω                                       |
|                   | WDI Transition Frequency              | WUS = low                            | 1.0  |                    |                                    | MHz                                     |
|                   | Write Current Range (Iw)              | + 1                                  | 10   |                    | 35                                 | mA                                      |

# ML4610R, ML4611R

### **ELECTRICAL CHARACTERISTICS**

| SYMBOL      | PARAMETER                                                   | CONDITIONS                                                                                                   | MIN      | TYP                                   | MAX             | UNITS                 |
|-------------|-------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------|---------------------------------------|-----------------|-----------------------|
| READ CI     | HARACTERISTICS CL (RDX,RDY)                                 | $<$ 20 pF, RL (RDX, RDY) = 1k $\Omega$                                                                       |          |                                       | ar in           |                       |
|             | Differential Voltage Gain                                   | V <sub>IN</sub> = 1mV <sub>P-P</sub> @ 1MHz                                                                  | 160      | 200                                   | 240             | V/V                   |
|             | Voltage BW<br>-1dB<br>-3dB                                  | $ Zs  < 5\Omega$ , $V_{IN} = 1 \text{mV}_{P-P}$                                                              | 20<br>35 |                                       | 1 (1)           | MHz<br>MHz            |
| v. · · ·    | Input Noise Voltage                                         | $BW = 15MHz$ , $L_H = 0$ , $R_H = 0$                                                                         | 200      | 0.6                                   | 0.85            | nV/√Hz                |
|             | Differential Input Capacitance                              | $V_{IN} = 1 \text{mV}_{P-P}, f = 5 \text{MHz}$                                                               | a de de  | 27                                    | 35              | pF                    |
|             | Differential Input resistance                               | $V_{IN} = 1 \text{mV}_{P-P}, f = 5 \text{MHz}$                                                               | 1000     |                                       |                 | Ω                     |
|             | Dynamic Range                                               | AC input voltage where gain falls to 90% of its small signal gain value, f = 5MHz                            | 3        |                                       |                 | mV <sub>P−P</sub>     |
|             | Common Mode<br>Rejection Ratio                              | $V_{IN} = 0$ volts DC + 100m $V_{P-P}$ @ 5MHz                                                                | 45       |                                       |                 | dB                    |
|             | Power Supply Rejection Ratio                                | 100mV <sub>P-P</sub> @ 5MHz on V <sub>CC</sub>                                                               | 40       |                                       |                 | dB                    |
|             | Channel Separation                                          | Unselected channels driven with $V_{IN} = 0$ volts DC + $100$ mV <sub>P-P</sub>                              | 45       | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |                 | dB                    |
| *: · .      | Output Offset Voltage                                       |                                                                                                              | -200     |                                       | +200            | mV                    |
|             | Single-Ended<br>Output Resistance                           | f = 5MHz                                                                                                     |          |                                       | 40              | $\Omega_{_{_{ m c}}}$ |
|             | Output Current                                              | AC coupled load, RDX to RDY                                                                                  | 1.5      |                                       |                 | mA                    |
| RDX,<br>RDY | Common Mode Output                                          |                                                                                                              | 2.0      | 2.8                                   | 3.5             | VDC                   |
| SWITCH      | ING CHARACTERISTICS I <sub>W</sub> = 20                     | OmA, $R_H = 30\Omega$ , $L_H = 1\mu H$ , $f_{DATA} = 5MH$ :                                                  | Z :      |                                       |                 |                       |
| R/W         | Read to Write                                               | R/W to 90% of write current                                                                                  |          | 0.1                                   | 1.0             | μs                    |
| R/W         | Write to Read                                               | R√W to 90% of 100mV<br>Read signal envelope                                                                  |          | 0.5                                   | 1.0             | ×μs                   |
| CS          | Unselect to Select                                          | CS to 90% of write current or 90% of 100mV, 10MHz                                                            |          | 0.4                                   | 1.0             | μs                    |
| CS          | Select to Unselect                                          | CS to 10% of write current                                                                                   | ·. ·     | 0.4                                   | 1.0             | μs                    |
| 1:1:1       | HS0-1 to any head                                           | To 90% of 100mV 10MHz<br>Read signal envelope                                                                |          | 0.2                                   | 1.0             | μs                    |
|             | WUS<br>Safe to Unsafe (TD1)<br>Unsafe to Safe (TD2)         |                                                                                                              | 0.6      | 2.0<br>0.2                            | 3.6<br>1.0      | μs<br>μs              |
|             | Head Current: WDI to Ix - Iy (TD3) Asymmetry Rise/Fall Time | L <sub>H</sub> = 0, R <sub>H</sub> = 0<br>From 50% points<br>WDI has 1ns rise/fall time<br>10% to 90% points |          |                                       | 32<br>1.0<br>12 | ns<br>ns<br>ns        |

### **TIMING DIAGRAM**



Figure 1. Write Mode.

#### MODE SELECT

| <del>CS</del> | R/W | MODE  |
|---------------|-----|-------|
| 0             | 0   | Write |
| 0             | 1   | Read  |
| 1             | 0   | Idle  |
| 1             | 1   | Idle  |

#### **HEAD SELECT**

| HS1 | HS0 | HEAD |  |  |  |  |
|-----|-----|------|--|--|--|--|
| 0   | 0   | 0    |  |  |  |  |
| 0   | 1   | 1    |  |  |  |  |
| 1   | 0   | 2    |  |  |  |  |
| 1   | 1   | 3    |  |  |  |  |

### **FUNCTIONAL DESCRIPTION**

The ML4610R/4611R has the ability to address up to 4 two-terminal thin-film heads and provide write drive or read amplification. Head selection and mode control are described in the tables below. The TTL inputs R/W and CS have internal pull-up resistors to prevent an accidental write condition. HS0 and HS1 have internal pull-downs. Internal clamp circuitry will protect the ML4610R/4611R from a head short to ground condition in any mode. The damping resistors are switched out during read mode, as identified by the R/W pin.

### WRITE MODE OPERATION

Taking both  $\overline{\text{CS}}$  and  $R\overline{\text{W}}$  low selects write mode which configures the ML4610R/4611R as a current switch and activates the Write Unsafe (WUS) detector circuitry. Head current is toggled between the X and Y side of the selected head on each high to low transition of the Write Data Input (WDI). A preceding read or idle mode select initializes the Write Data Flip-Flop to pass write current through the "X" side of the head. The current calculations are shown below:

Write current (peak) is given by:

$$I_W = \frac{K \times VWC}{RWC}$$

where

RWC is connected from pin WC to GND

Actual head current is given by:

$$I_{X,Y} = \frac{I_W}{1 + \frac{R_H}{R_D}}$$

where

 $R_H$  = head + external wire resistance

 $R_D$  = damping resistance

The ML4610R/4611R adds a feature which allows the user to adjust the Iw current by a finite amount using the WCADJ pin, while writing to the disk. It is used by switching a separate write current adjust resistor in and out on the WCADJ pin or by connecting a DAC to that pin to sink a controllable amount of current. It is nominally biased to  $V_{\rm CC}/2$ . Sinking current from this pin to ground, will divert a proportional amount of current from the actual head current while maintaining a constant current through the WC resistor and  $V_{\rm CC}$ . Allowing WCADJ to float or pulling it high will cut off the circuit and it will have no effect. For example, if the nominal head current is set to 30mA through WC with WCADJ open, then for a

### ML4610R, ML4611R

7.25mA head current decrease, a  $10k\Omega$  resistor would be connected from the WCADJ pin to ground. A TTL gate could be used as a switch with a small degradation in accuracy. A DAC could be programmed to sink 0.25mA from the WCADJ pin, for achieving the same function.

$$I_W head(decrease) = \frac{29 \times V_{WCADJ}}{R_{WCADJ}}$$

where

 $V_{WCADJ}$  = Voltage on the WCADJ pin  $R_{WCADJ}$  = Write current adjust setting resistor

#### **VOLTAGE FAULT DETECTION**

A voltage fault detection circuit improves data security by disabling the write current generator during a voltage fault or power start-up, regardless of mode. The Write Unsafe (WUS) open collector output goes high under the conditions given below. After the fault condition is removed, a negative transition on WDI is required to clear WUS.

- Write Data Input frequency too low
- Device in Read Mode
- Chip is disabled or head is open
- No write current

#### **READ MODE OPERATION**

The Read mode configures the ML4610R/4611R as a low noise differential amplifier and deactivates the write current generator. The RDX and RDY output are driven by emitter followers. They should be AC coupled to the load. The (X,Y) inputs are non-inverting to the (X,Y) outputs. In the Idle or Write mode, the read amplifier is deactivated and RDX, RDY outputs become high impedance. This facilitates multiple R/W applications (wired-OR RDX, RDY) and minimizes voltage drifts when switching from Write to Read mode. The write current source is also deactivated for both the Read and Idle mode. In addition the ML4610R/4611R supports the feature by which the internal damping resistors are switched out in the read mode, which allows the full signal to be amplified.

#### **IDLE MODE OPERATION**

Taking  $\overline{CS}$  high selects the idle mode which switches the RDX and RDY outputs into a high impedance state and deactivates the device. Power consumption in this mode is held to a minimum, less than 50mW.

### ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE            |
|-------------|-------------------|--------------------|
| ML4610R-2CS | 0°C to +70°C      | 16-Pin SOIC (S16W) |
| ML4610R-4CS | 0°C to +70°C      | 20-Pin SOIC (S20W) |
| ML4611R-4CS | 0°C to +70°C      | 24-Pin SOIC (S24W) |



# 24 Mbps Read Channel Filter/Equalizer

### **GENERAL DESCRIPTION**

The ML6005 is a monolithic analog filter/equalizer intended for hard disk drive read channel applications, capable of handling disk data rates upto 24Mbits/s, with an operating power dissipation of less than 300mW. Its architecture consists of a continuous type filter based on a transconductor and a high speed parasitic free active integrator, allowing complete independence of the filter response from interconnect parasitics, thus realizing a family of frequency response curves optimized for disk drive read channel equalization. It consists of a programmable 6-pole 2-zero lowpass filter stage, two pairs of high-speed drivers, and a serial microprocessor interface. The poles of the transfer function approximate a maximally flat group delay (Bessel) response, whereas the symmetric zeros provide the high-frequency boost necessary for pulse slimming. The user can independently adjust both the corner frequency, as well as the slimming level. The desired frequency response is programmed by a 14-bit serial input data stream which includes one bit for power-down, one bit for read/write control, and one bit for auto-zero control. The auto-zero circuitry, if enabled. reduces the output offsets to less than 20mV. The read/ write control is also provided by a hardware pin. The ML6005 is well suited for constant density recording systems (Zoned-bit recording) as well as for constant data rate systems. A 36Mbits/s version, ML6006 is also available.

### **FEATURES**

- 6-pole, 2-zero continuous time filter with < -45dB harmonic distortion
- Disk Data rates up to 24Mbit/s
- Programmable filter cutoff frequency (4.3:1 range in 64 steps) (f<sub>c</sub> = 3.13 to 13.5MHz)
- 32 step programmable pulse slimming equalization, 0 to 10dB boost at f<sub>c</sub>.
- Power-down, Auto-zero, R/W modes programmable through bits in the Control Register
- Lowpass output and Differentiated Lowpass (Bandpass) output provided.
- Fully I/O balanced architecture with TTL/CMOS compatible interface
- High speed (upto 25MHz clock) three wire serial microprocessor interface
- Double buffered data latch for synchronous or asynchronous data loading.
- Single 5V ± 10% power supply
- 0°C 70°C operating temperature
- Available in 20-pin SSOP package.
- 4 GHz/1.5µ BiCMOS process
- Power Dissipation  $P_{opr} = 300 \text{mW}$ ,  $P_{dn} = 7.5 \text{mW}$

### **BLOCK DIAGRAM**



### PIN CONNECTION

### 20-Pin SSOP



### **PIN DESCRIPTION**

| PIN#           | NAME             | FUNCTION                                                                     | PIN#         | NAME          | FUNCTION                                                                                                      |
|----------------|------------------|------------------------------------------------------------------------------|--------------|---------------|---------------------------------------------------------------------------------------------------------------|
| 1 2            | VOLP<br>VOLM     | Normal Lowpass outputs                                                       | 15           | <del>CS</del> | Control Register Enable. A logical low level allows the SCLK input to                                         |
| 3              | VCC2             | Positive supply for the output drivers, $5V \pm 10\%$                        |              |               | clock data into the control register<br>via the SDATA input line. A logical<br>high level latches the control |
| 4, 5,<br>9, 11 | GND              | Ground                                                                       |              |               | register contents and issues the information to the appropriate circuitry. A TTL input.                       |
| 7              | VINP             | Signal Inputs                                                                | 17           | CDATA         | , .                                                                                                           |
| 8              | VINM             |                                                                              | 17           | SDATA         | Control Register Data. A TTL input                                                                            |
| 10             | REXT             | A 10K resistor between this pin and ground sets the filters corner frequency | 18           | SCLK          | Control Register Clock. Negative edge triggerred control register clock input. A TTL input.                   |
| 13             | VCC1             | Positive supply, 5V ± 10%                                                    | 19           | VOHM          | Differentiated lowpass outputs                                                                                |
| 14             | $\overline{R}/W$ | Read/Write Control pin. A low                                                | 20           | VOHP          |                                                                                                               |
| 1-7            |                  | input level allows normal operation of the filter in the read mode. A        | 6, 12,<br>16 | NC            | No Connects, reserved for future use.                                                                         |
|                |                  | high level input puts the filter in the                                      |              |               |                                                                                                               |
|                |                  | write mode, where the input impedance is lowered to prevent                  |              |               |                                                                                                               |
|                |                  | the transients generated during                                              |              |               |                                                                                                               |
|                |                  | write to read transitions from                                               |              |               |                                                                                                               |
|                |                  | affecting the filter response. A TTL                                         |              |               |                                                                                                               |
|                |                  | input. Additionally a metal mask                                             |              |               |                                                                                                               |
|                |                  | option is available to configure this pin as either power down enable or     |              |               |                                                                                                               |
|                |                  | frequency boost disable                                                      | , ‡          |               |                                                                                                               |
|                |                  | •                                                                            |              |               |                                                                                                               |

### **ABSOLUTE MAXIMUM RATINGS**

| VCC1, VCC2+6.5 volts                              |
|---------------------------------------------------|
| VINP, VINM, REXT, CS, SCLK,                       |
| SDATA, $\overline{R}/W$ GND - 0.3V to VCC1 + 0.3V |
| VOLP, VOLM,                                       |
| VOHP, VOHMGND - 0.3V to VCC2 + 0.3V               |
| Input Current per pin± 25 mA                      |
| Package Dissipation                               |
| at Ta = 25°C (Surface Mount)1.5 Watts             |
| Junction Temperature+150°C                        |
| Storage Temperature65°C to +150°C                 |

### **OPERATING CONDITIONS**

| VCC1 = VCC2                   | + 5 volts ± 10% |
|-------------------------------|-----------------|
| VIN = (VINP-VINM)             | 1 Vp-p          |
| Rext                          | 10 Kohms        |
| Serial Clock Frequency (SCLK) | < 25 MHz        |
| AC Coupling Capacitors        | > 0.0001 µF     |

#### **ELECTRICAL CHARACHTERISTICS**

The following specifications apply over the recommended operating conditions, unless otherwise stated. Please refer to the application/test setup digram:

 $VCC1 = VCC2 = 5 \text{ volt } \pm 10\%$ ,  $Ta = 0^{\circ}C$  to  $70^{\circ}C$ , Rext = 10 Kohms

VIN = (VINP - VINM) = 1 Vp-p sinewave input

VOL = (VOLP - VOLM) and VOH = (VOHP - VOHM)

Input and Output coupling capacitors = 0.0047 µF

RB1 = 750 ohms (pins 1 & 2), RB2 = 750 ohms (pins 19 & 20)

RL = 1000 (1000) ohms and CL = 50 (50) pF on pins 1 (19) and 2 (20) Serial Clock Frequency = 20 MHz, Power Down, Auto Zero, Read/Write bits = 0

Digital timing measured at 1.4V midpoint

Input control signals from 10% - 90% of VCC1 with  $(t_r = t_f) < 5$  ns.

| SYMBOL                 | PARAMETER                  | CONDITIONS      | MIN  | TYP. | MAX  | UNITS |
|------------------------|----------------------------|-----------------|------|------|------|-------|
| DC CHARA               | CTERISTICS                 |                 |      |      |      |       |
| lcc                    | VCC Supply Current         | RB1 = RB2 = INF |      | 60   | . 74 | mA    |
| Ipd                    | Standby Current            | VIN = 0         | 1, 1 | 1.5  | 2    | mA    |
| DIGITAL IN             | NPUT CHARACTERISTICS (SCL) | C, SDATA, CS)   |      |      |      |       |
| VIL -                  | Low Voltage                |                 |      |      | 0.8  | V     |
| VIH                    | High Voltage               |                 | 2.0  |      |      | V     |
| пн                     | High Current               |                 |      |      | 1.0  | μΑ    |
| IIL                    | Low Current                |                 |      |      | -1.0 | μΑ    |
| CIN .                  | Input Current              |                 |      | . 5  |      | pF    |
| DIGITAL TI             | MING CHARACTERISTICS (SCI  | .K, SDATA, CS)  |      |      |      |       |
| t <sub>PW</sub> -CS    | Width of CS, High/Low      |                 | 25   |      |      | ns    |
| t <sub>SU</sub> -SDATA | SDATA Setup time to SCLK   |                 | 15   |      |      | ns    |
| t <sub>H</sub> -SDATA  | SDATA Hold Time            |                 | 5    |      |      | ns    |
| t <sub>SU</sub> -CS    | CS Setup Time to SCLK      | ·               | 15   |      |      | ns    |
| t <sub>H</sub> -CS     | CS Hold Time to SCLK       |                 | 0    |      |      | ns    |
| t <sub>PH</sub> -SCLK  | SCLK Pulse Width           |                 | 20   |      |      | ns    |
| t <sub>H</sub> -SCLK   | CS Inactive to SCLK Active |                 | 125  |      |      | ns    |

### **ELECTRICAL CHARACHTERISTICS**

| SYMBOL  | PARAMETER                                                     | CONDITIONS                                                                                                           | MIN                                        | TYP.                                      | MAX                                       | UNITS                      |
|---------|---------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------------------------------------------|-------------------------------------------|----------------------------|
| EQUALIZ | ER (NORMAL AND LOWPASS C                                      | OUTPUT)                                                                                                              |                                            |                                           |                                           |                            |
| AG "    | Absolute Gain                                                 | S0-S4 = 0, F0-F5 = 0 at 1MHz                                                                                         | -1.5                                       | -0.5                                      | 0.5                                       | dB                         |
| CF      | Cutoff Frequency, -3dB<br>(f <sub>ref</sub> = 1MHz)           | S0-S4 = 0, (-3dB slimming)<br>F5 F4 F3 F2 F1 F0 (f <sub>C</sub> )                                                    |                                            |                                           |                                           |                            |
|         |                                                               | 0 0 0 0 0 0 0 1<br>0 0 0 0 0 1                                                                                       | 12.15<br>11.54<br>11.04                    | 13.50<br>12.82<br>12.27                   | 14.85<br>14.10<br>13.50                   | MHz<br>MHz<br>MHz          |
| 1       | on water                                                      | 0 0 0 1 0 0<br>0 0 1 0 0 0<br>0 1 0 0 0 0<br>1 0 0 0 0                                                               | 10.13<br>8.68<br>6.75<br>4.67              | 11.25<br>9.64<br>7.50<br>5.19             | 12.38<br>10.60<br>8.25<br>5.71            | MHz<br>MHz<br>MHz<br>MHz   |
| *       | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1                         | 11/11/11/11/11                                                                                                       | 2.82                                       | 3.13                                      | 3.44                                      | MHz                        |
| SL      | Slimming Level<br>(Gain at CF Referred to AG,<br>Vout = 1Vp-p | F0-F5 = 0; at CF S4 S3 S2 S1 S0 0 0 0 0 1 0 0 0 1 0 0 0 1 0 0 1 0 0 0 0                                              | -1.4<br>-0.9<br>-0.0<br>-0.2<br>2.4<br>5.9 | -2.4<br>-1.9<br>-0.9<br>0.8<br>3.4<br>6.9 | -3.4<br>-2.9<br>-1.9<br>1.8<br>4.4<br>7.9 | dB<br>dB<br>dB<br>dB<br>dB |
| GD      | Diff Group Delay                                              | Fref = 5.0MHz, F0-F5 = 0                                                                                             | -1                                         | 23.0                                      | +1                                        | ns                         |
| ,HD     | Harmonic Distortion Second and Third related to Fundamental   | F0-F5 = 0,<br>Vout = 1.5Vp-p, Fin = 9.0MHz<br>S0-S4 = 0 (no slimming)<br>S0-S4 = 1 (full slimming)                   |                                            | Sayman d                                  | -45<br>-40                                | dB<br>dB                   |
| ICN     | Idle Channel Noise<br>(VIN = 0, DC – 78MHz)                   | F0-F5 = 0, VOLP<br>S0-S4 = 0 (no slimming)<br>S0-S4 = 1 (full slimming)                                              |                                            |                                           | 2<br>6                                    | mVrms<br>mVrms             |
| DR      | Dynamic Range<br>(Signal/(Noise + Distor))<br>Signal = 1Vp-p  | F0-F5 = 0, Fin = 13.5MHz<br>S0-S4 = 0 (no slimming)<br>S0-S4 = 1 (full slimming)                                     |                                            |                                           | -41<br>-35                                | dB<br>dB                   |
| PSRR    | Power Supply Rejection                                        | 100mVp-p sinewave on Vcc<br>F0-F5 = 0, S0-S4 = 0, Vin = 0<br>Fin = 1.0MHz<br>Fin = 40MHz                             |                                            | 40<br>30                                  | *                                         | dB<br>dB                   |
| DELP HI | Phase Shift between LP and HP Output                          | All F's and S's = 0<br>Vin = $1$ Vp-p, Fin = $9.0$ MHz                                                               | 88                                         | 90                                        | 92                                        | Degree                     |
| ANALOG  |                                                               |                                                                                                                      |                                            |                                           | -                                         |                            |
| VIP     | Input Signal Monotonicity                                     | All F's and S's = 0, (VINP - VINM)<br>Fin = 9.0MHz                                                                   |                                            | 1                                         | 2                                         | Vp-p                       |
| RID     | Differential Input Resistance                                 | VIN = 100mVp-p at 6.7MHz                                                                                             | 1.3                                        | 2                                         | . 3                                       | Kohms                      |
| CID:    | Differential Input Capacitance                                | VIN = 100mVp-p at 6.7MHz                                                                                             |                                            | 5                                         |                                           | pF                         |
| ZIC     | Common-mode<br>Input Impedence                                |                                                                                                                      |                                            | 1                                         |                                           | Kohms                      |
| RPD     | Recovery from Pwr Dn                                          | Auto Zero function OFF<br>Auto Zero function ON                                                                      |                                            | 10<br>TBD                                 |                                           | μs                         |
| VOS     | Output Offset Voltage                                         | Differential VOLP or VOHP<br>Auto Zero ON (S0-S4 = 0 or 1)<br>Auto Zero OFF (S0-S4 = 0)<br>Auto Zero OFF (S0-S4 = 1) | ,                                          |                                           | 20<br>300<br>TBD                          | mV<br>mV<br>mV             |

### **ELECTRICAL CHARACHTERISTICS**

| SYMBOL          | PARAMETER                         | CONDITIONS                                   | MIN        | TYP. | MAX      | UNITS        |
|-----------------|-----------------------------------|----------------------------------------------|------------|------|----------|--------------|
| ANALOG          | (Continued)                       | ·                                            |            |      | -        |              |
| ROD             | Output Resistance                 | Differential VIN = 0; at 6.7MHz              |            | 5    |          | Ohms         |
| COD             | Output Capacitance                | Differential VIN = 0; at 6.7 MHz             | , .        | 8    |          | pF           |
| ROC             | Output Resistance<br>Common Mode  | Common mode<br>VIN = 0; at 6.7MHz            |            | 5    |          | Ohms         |
| COC             | Output Capacitance<br>Common Mode | Common mode<br>VIN = 0; at 6.7MHz            |            | 15   |          | pF           |
| CLSE            | Load Capacitance                  | VOLP; RB1 = 750 ohms<br>VOHP; RB2 = 750 ohms |            |      | 50<br>50 | pF<br>pF     |
| RLSE            | Load Resistance                   | VOLP<br>VOHP                                 | 400<br>400 |      |          | Ohms<br>Ohms |
| RLOZ            | Input Resistance                  | Diff; PD and/or RW bit = 1                   |            |      | 350      | Ohms         |
| l <sub>OB</sub> | Output Buffer Bias Current        | VOLP or VOHP, VOLM or VOHM                   | 1          | 1.4  |          | mA           |
| losc            | Short Circuit Output Current      | VOLP or VOHP, VOLM or VOHM                   |            | 50   | 100      | mA           |
| SBA             | Stopband Attenuation              | S0 = 0 at 2CF                                | TBD        |      |          | dB           |

### **FUNCTIONAL DESCRIPTION**

#### INTRODUCTION

Many of the high-frequency continuous-time filters have principally utilized a basic integrator consisting of a transconductance stage driving a passive integrating capacitor. These approaches are susceptible to frequency response variations due to the parasitic capacitances associated with the parasitic-sensitive output nodes of the integrator. This type of transconductance stage also often has low open-circuit voltage gain, resulting in limited practical Q range in the filter. The use of an active parasitic-insensitive integrator, has generally been avoided in these filters because of the additional excess phase that the amplifier contributes.

The ML6005 is a continuous-time filter based on a transconductor and a high-speed parasitic free active integrator, allowing complete independence of the filter response from interconnect parasitics and a very wide range of realizable filter Q. A unique approach to cancelling the excess phase contributed by the hi-speed BiCMOS amplifier allows this filter to achieve reproducible responses at 13.5 MHz filter bandwidth in a 1.5µ/4GHz BiCMOS process. This active integrator incorporates a novel technique for setting the transconductance Gm value as a function of an external precision resistor, independent of temperature, supply, in conjunction with a wafer-sort trim technique to adjust capacitor process tolerances, thus eliminating the need for an on-chip PLL for tuning.

The ML6005 filter consists of a 6<sup>th</sup> order Bessel low-pass and a 2nd order cosine equalizer stage. It is made up of three biquads with lowpass and bandpass outputs. Both outputs of the last stage are available with matched group-delay characteristics. The corner frequency is digitally

programmable to 64 values over a 4 to 1 range, through the serial microprocessor interface. This is accomplished internally by changing the integrating capacitor value. Slimming equalization is done by digitally programming two real-symmetric zeroes, through the serial microprocessor interface. This boosts the high frequency response in 32 steps from 0 to 10 dB.

In a typical application, the ML6005 is used together with a pulse detector such as the ML541, ML4041 or the ML8464, making up a section of the AGC loop. Thus, the output of the AGC amplifier is AC coupled to the ML6005 input and the output of the ML6005 is AC coupled not only to the rectifier input thus closing the AGC loop, but also to the pulse detector input. The ML6005 provides two sets of fully balanced outputs. The lowpass outputs and the differentiated lowpass outputs. The ML6005 input and output common mode voltage biases are generated onchip. The ML6005 consists of an input common bias circuit, a programmable continuous type equalizer filter with normal and differentiated lowpass outputs, followed by output buffers, and a high speed serial microprocessor interface. The ML6005 processes only differential input signals, common mode inputs are rejected. The output should also be taken differentially in order to obtain the best performance.

#### INPUT COMMON MODE

The input common mode bias consists of two resistors as shown in the block diagram, and a buffer which biases the center point with a well defined voltage required by the internal circuitry. These resistors are 1000 Ohms each and together with the external coupling capacitor define the lower corner frequency of the transfer function.

#### **EQUALIZER FILTER**

The filter transfer function is composed of a second order numerator and a sixth order denominator. The low frequency attenuation is set internally to 0dB. The numerator realizes two zeros symmetrical symmetrical to the imaginary axis, one in the left and the other in the right half plane. The location of the zeros is programmable. This realizes a digitally programmable pulse slimming function in order to overcome intersymbol interference and thus contribute to increasing bit density. The slimming level is controlled by 5 bits in the control register, thus providing 32 different choices between 0 to 10 dB. The denominator approximately realizes a maximally flat group delay (Bessel) function with a digitally programmable corner frequency controlled by 6 bits in the control register, thus providing 64 different cutoff frequencies.

### SLIMMING LEVEL

The slimming levels generated by the slimming bits are shown below. There are 5 bits of control, SO - S4. The typical gain of the equalizer at the cutoff frequency is shown in the table below. The gain at  $f_c$  in dB is also given by the formula :

Gain (dB) =  $20 \times \text{Log} (0.707 \times (1 + 0.06868 \times \text{K}))$ where K =  $0, 1, \dots 31$ 

#### **CUTOFF FREQUENCY**

There are 6 bits in the control register that controls the position of the cutoff frequency, F0 - F5. The typical values of the cutoff (-3dB) frequency are shown in the table below for the case when S0 - S4=0 (no slimming). There are a total of 64 frequencies available from 13.5MHz down to 3.13MHz. Bits F1 - F5 will select one of 32 frequency settings in a monotonic fashion. Bit F0 is used to shift the whole frequency setting range by 5% lower than each of the 32 settings given by F1 - F5. This offers a scheme to increase the effective resolution of the cutoff frequency programmability. This feature is specially useful in the higher frequency range, where the granularity is coarse.

For example:

By setting F0 = 0,

Cutoff frequency = 13.50 MHz with F5 - F1 = 00000 and

Cutoff frequency = 12.27 MHz with F5 - F1 = 00001, the next consecutive setting.

Frequency delta between consecutive settings = 1.23 MHz or about 9% of 13.50 MHz.

By setting F0 = 1, we can shift the consecutive cutoff frequency settings as follows:

Cutoff frequency = 13.50 MHz with (F5 - F1, F0) = (00000, 0)

Cutoff frequency = 12.82 MHz with (F5 - F1, F0) = (00000, 1) Delta = 0.68 MHz

TABLE 1: TABLE OF SLIMMING LEVEL PROGRAMMING VALUES

|      |            |           |           |           |     | <b>GAIN AT</b>      | STEPS |
|------|------------|-----------|-----------|-----------|-----|---------------------|-------|
| S4   | <b>S</b> 3 | <b>S2</b> | <b>S1</b> | <b>SO</b> | K   | F <sub>C</sub> (dB) | (dB)  |
| 0    | 0          | 0         | 0         | 0         | 0   | - 3.0               |       |
| 0    | 0          | 0         | 0         | 1         | . 1 | - 2.4               | 0.6   |
| 0    | 0          | 0         | 1         | 0         | 2   | - 1.9               | 0.5   |
| 0    | 0          | 0         | 1         | 1         | 3   | - 1.4               | 0.5   |
| 0    | 0          | 1         | 0         | ,0        | 4   | - 0.9               | 0.5   |
| 0    | 0          | 1         | 0         | 1         | 5 . | - 0.4               | 0.5   |
| 0    | 0          | 1.        | 1         | 0         | 6   | - 0.0               | 0.4   |
| .0   | 0          | 1         | 1         | 1         | 7   | 0.4                 | 0.4   |
| 0    | 1          | 0         | 0         | - 0       | 8   | 0.8                 | 0.4   |
| 0    | 1.         | 0         | 0         | 1         | 9   | 1.2                 | 0.4   |
| 0    | 1          | 0         | 1         | 0         | 10  | 1.5                 | 0.3   |
| 0    | 1          | 0         | 1         | 1         | 11  | 1.9                 | 0.4   |
| , O- | 1          | 1         | . 0       | 0         | 12  | 2.2                 | 0.3   |
| 0    | 1          | 1         | . 0       | 1         | 13  | 2.5                 | 0.3   |
| . 0  | 1          | 1         | 1         | . 0       | 14  | 2.8                 | 0.3   |
| 0    | 1          | 1         | 1         | . 1       | 15  | 3.1                 | 0.3   |
| 1    | 0          | 0         | 0         | 0         | 16  | 3.4                 | 0.3   |
| 1    | 0          | 0         | 0         | 1         | 17  | 3.7                 | 0.3   |
| 1    | . 0        | 0         | • 1       | 0         | 18  | 4.0                 | 0.3   |
| 1    | 0          | 0         | 1         | 1         | 19  | 4.2                 | 0.2   |
| 1    | 0          | 1         | 0         | 0         | 20  | 4.5                 | 0.3   |
| 1    | 0          | 1         | 0         | 1         | 21  | 4.7                 | 0.2   |
| 1    | 0          | 1         | 1         | 0         | 22  | 5.0                 | 0.3   |
| 1    | 0          | 1         | 1         | 1         | 23  | 5.2                 | 0.2   |
| 1    | 1          | 0         | 0         | 0 .       | 24  | 5.4                 | 0.2   |
| 1    | 1          | 0         | 0         | 1         | 25  | . 5.7               | 0.3   |
| 1    | 1          | 0         | 1         | 0         | 26  | . 5.9               | 0.2   |
| 1    | 1          | 0.        | 1         | 1         | 27  | 6.1                 | 0.2   |
| 1    | 1          | 1         | 0         | 0         | 28  | 6.3                 | 0.2   |
| 1    | 1.         | . 1       | 0.        | 1         | 29  | 6.5                 | 0.2   |
| 1    | 1          | 1         | 1         | 0         | 30  | 6.7                 | 0.2   |
| 1    | 1          | 1         | 1         | 1         | 31  | 6.9                 | 0.2   |
|      |            |           |           |           |     |                     |       |

Cutoff frequency = 12.27 MHz with (F5 - F1, F0) = (00001, 0) Delta = 0.55 MHz

Hence frequency delta between consecutive settings is lower, thus higher resolution.

In the table 2 below, the cutoff frequencies are shown as two columns depending on the F0 bit being zero or one. The monotonicity is guaranteed within the individual frequency columns, however because of the limitations of the 5% frequency circuitry, the monotonicity between the two columns cannot be guaranteed. This is especially significant at the lower end of the frequency range, where the difference in frequencies between the two column settings becomes very close (< 1%). Further tuning of the cutoff frequency down to the 1 to 10% range can be achieved by modifying the value of the external resistor

from its ideal 10 Kohms value by 1 to 10%, which shifts the whole response. Larger changes are not recommended for proper operation of the filter. The corner frequency is given by the formula outlined below:

$$f_c = \left(\frac{13.5 \times \left(1 - F0 \times 0.05\right)}{\left[1 + 0.1 \times INT(N/2)\right]} \times \frac{10 \, Kohms}{Rext}\right) MHz$$

#### **OUTPUT BUFFER**

The output buffer is the final stage of the ML6005 for both the normal and differentiated outputs. This is a fully differential buffer with unity gain. Only 1.4 mA of sinking current is provided on chip. More drive can be obtained by connecting external resistors to ground. The common mode output voltage is typically 2V.

#### SERIAL MICROPROCESSOR INTERFACE

The serial microprocessor interface consists of a simple three-wire serial port. It consists of a fourteen bit serial shift register with a double bufferred latch for synchronous and asynchronous loading. A timing diagram and the control word definition are shown below. The 14-bit data word present on the SDATA line is serially shifted into the register on falling edges of the serial shift clock, SCLK, provided the CS pin is active (logical zero). F0 should be shifted in first, and F13 (the power-down bit) shifted in last as shown below. When the  $\overline{CS}$  pin is inactive (logical one), SDATA and SCLK are ignored, and the previously shifted information is latched at the rising edge of CS becoming inactive (logical one). It is reccommended that the SCLK input be kept inactive low till such time when it is in use. The SCLK input can run upto speeds of 25 MHz. The Autozero function, if enabled, minimizes the offsets at the filter outputs to 20mV.

TABLE 2: TABLE OF CUTOFF FREQUENCY PROGRAMMING VALUES IN MHZ

|    |    |    |    |    |      | f <sub>c</sub> with |      | f <sub>c</sub> with |   |    |     |     |     |    |      | f <sub>c</sub> with |                                         | f <sub>c</sub> with |
|----|----|----|----|----|------|---------------------|------|---------------------|---|----|-----|-----|-----|----|------|---------------------|-----------------------------------------|---------------------|
| F5 | F4 | F3 | F2 | F1 | N    | F0 = 0              | N    | F0 = 1              |   | F5 | F4  | F3  | F2  | F1 | N    | F0 = 0              | N                                       | F0 = 1              |
| _0 | 0  | 0  | 0  | 0  | 0    | 13.5                |      |                     |   | 0  | 1   | 1   | -1  | 1  |      | 11.500              | ⇒ 31                                    | 5.13                |
| 0  | 0  | 0  | 0  | 0  |      |                     | 1    | 12.82               |   | 1  | 0   | 0   | 0   | 1  | 34   | 5.00                |                                         |                     |
| 0  | 0  | 0  | 0  | 1  | 2    | 12.27               |      |                     |   | 1  | . 0 | .0  | . 0 | 0  |      |                     | 33                                      | 4.93                |
| 0  | 0  | 0  | 0  | 1  |      |                     | 3    | 11.66               |   | 1  | 0   | 0   | 1   | 0  | 36   | 4.82                |                                         |                     |
| 0  | 0  | 0  | 1  | 0  | 4    | 11.25               |      |                     | _ | 1  | 0   | 0   | 0   | 1  |      |                     | 35                                      | 4.75                |
| 0  | 0  | 0  | 1  | 0  |      |                     | 5    | 10.69               |   | 1  | 0   | 0   | 1   | 1  | 38   | 4.66                |                                         |                     |
| 0  | 0  | 0  | 1  | 1  | 6    | 10.38               |      |                     |   | 1  | 0   | 0   | 1   | 0  |      |                     | 37                                      | 4.58                |
| 0  | 0  | 0  | 1  | 1  |      |                     | 7    | 9.87                |   | 1  | 0   | 1   | 0   | 0  | 40   | 4.50                |                                         |                     |
| 0  | 0  | 1  | 0  | 0  | 8    | 9.64                |      |                     |   | 1. | 0.  | 0   | 1   | 1  |      |                     | 39                                      | 4.42                |
| 0  | 0  | 1  | 0  | 0  |      |                     | 9    | 9.16                |   | 1  | 0   | 1   | 0   | 1  | 42   | 4.35                |                                         |                     |
| 0  | 0  | 1  | 0  | 1  | 10   | 9.0                 |      |                     |   | 1  | 0   | 1   | 0   | 0  |      |                     | 41                                      | 4.28                |
| 0  | 0  | 1  | 0  | 1  |      |                     | 11   | 8.55                |   | 1  | 0   | 1   | 1   | 0  | 44   | 4.22                |                                         |                     |
| 0  | 0  | 1  | 1  | 0  | 12   | 8.44                |      |                     |   | 1  | 0   | 1   | 0   | 1  |      |                     | 43                                      | 4.14                |
| 0  | 0  | 1  | 1  | 0  |      |                     | 13   | 8.02                |   | 1  | 0   | 1   | 1   | 1  | 46   | 4.09                |                                         |                     |
| 0  | 0  | 1  | 1  | 1  | 14   | 7.94                |      |                     |   | 1  | 0   | . 1 | 1   | 0  |      |                     | 45                                      | 4.01                |
| 0  | 0  | 1  | 1  | 1  |      |                     | 15   | 7.54                | - | 1  | 1   | 0   | 0   | 0  | 48   | 3.97                |                                         |                     |
| 0  | 1  | 0  | 0  | 0  | 16   | 7.50                |      |                     | - | 1  | 0   | 1 . | 1   | 1  |      |                     | 47                                      | 3.89                |
| 0  | 1  | 0  | 0  | 0  |      |                     | 17   | 7.13                | _ | 1  | 1   | 0   | 0   | 1  | 50   | 3.86                |                                         |                     |
| 0  | 1  | 0  | 0  | 1  | 18   | 7.11                |      | 1.                  |   | 1  | 1   | 0   | 0   | 0  |      |                     | 49                                      | 3.77                |
| 0  | 1  | 0  | 0  | 1  |      |                     | 19   | 6.75                |   | 1  | 1   | 0   | 1   | 0  | 52   | 3.75                |                                         |                     |
| 0  | 1  | 0  | 1  | 0  | 20   | 6.75                |      |                     | _ | 1  | 1   | 0   | . 0 | 1  |      |                     | 51                                      | 3.66                |
| 0  | 1  | 0  | 1  | 1  | 22   | 6.43                |      |                     |   | 1  | 1   | 0   | 1   | 1  | 54   | 3.65                |                                         |                     |
| 0  | 1  | 0  | 1  | 0  |      |                     | 21   | 6.41                | _ | 1  | 1   | 0   | 1   | 0  |      |                     | 53                                      | 3.56                |
| 0  | 1  | 1  | 0  | 0  | 24   | 6.14                |      |                     |   | 1  | 1   | 1   | 0   | 0  | 56   | 3.55                |                                         |                     |
| 0  | 1  | 0  | 1  | 1  |      |                     | 23   | 6.11                |   | 1  | 1   | 1   | 0   | 0  |      |                     | 55                                      | 3.47                |
| 0  | 1  | 1  | 0  | 1  | 26   | 5.87                |      |                     | _ | 1  | 1   | 1   | 0   | 1  | 58   | 3.46                |                                         |                     |
| 0  | 1  | 1  | 0  | 0  |      |                     | 25 . | 5.83                |   | 1  | 1   | 1   | 0   | 0  |      |                     | 57                                      | 3.38                |
| 0  | 1  | 1  | 1  | 0  | 28   | 5.63                |      |                     |   | 1  | 1   | 1   | 1   | 0  | 60   | 3.38                |                                         |                     |
| 0  | 1  | 1  | 0  | 1  |      |                     | -27  | 5.58                |   | 1  | 1   | 1.  | 0   | 1  |      |                     | 59                                      | 3.29                |
| 0  | 1  | 1  | 1  | 1  | 30   | 5.40                |      |                     | _ | 1  | 1   | 1   | 1   | 1  | 62   | 3.29                | *************************************** |                     |
| 0  | 1  | 1  | 1  | 0  |      |                     | 29   | 5.34                |   | 1  | 1   | 1   | 1   | 0  |      |                     | 61                                      | 3.21                |
| 1  | 0  | 0  | 0  | 0  | . 32 | 5.19                | `.   | 1                   | _ | 1  | 1   | 1   | 1   | 1  |      |                     | 63                                      | 3.13                |
|    |    |    |    |    |      |                     |      |                     |   |    |     |     |     |    | C.I. |                     | Law VEE C                               | 0) : .!             |

N is the decimal value of the cutoff frequency bits (F5 - F0), in the control register

### **TIMING DIAGRAM**



### **CONTROL REGISTER DEFINITION**

| F13 F12 F11    | F10 F9 F8 F7 F6                  | F5 F4 F3 F2 F1 I  | F0 |
|----------------|----------------------------------|-------------------|----|
| AZ PD R/W      | SLIMMING CONTROL                 | FREQUENCY CONTROL |    |
| AZ AutoZero    | 1 = Autozero circuitry activated |                   |    |
|                | 0 = Autozero circuitry inactive  |                   |    |
| PD Power Down  | 1 = Chip is in power down mode   |                   |    |
| 4              | 0 = Chip is fully powered up     |                   |    |
| R/W Read/Write | 1 = Write data mode              |                   |    |
|                | 0 = Read data mode               |                   |    |

### **APPLICATIONS CIRCUIT/TEST SETUP**





### Filter Response (Lowpass Output)

Shown are the ML6005 filter response at three different cutoff frequency ( $f_c$ ) settings. Setting 1 = 3.13 MHz, 2 = 6.75 MHz and 3 = 13.5 MHz. At each of the  $f_c$  settings, the filter response is shown with no slimming (A) and with full slimming (B) activated.



#### ML6005 Filter/Equalizer group Delay Tracking

Shown are the curves to demonstrate group delay tracking between the lowpass ( $V_{OL}$ ) and bandpass ( $V_{OH}$ ) outputs, at an  $f_c$  of 13.5 MHz, with on slimming activated (A) and full slimming activated (B). It can be seen that the group delay tracking between the lowpass and bandpass outputs is well within 1 ns.



#### Filter Response (Bandpass Output)

Shown are the ML6005 filter response at three different cutoff frequency ( $f_c$ ) settings. Setting 1 = 3.13 MHz, 2 = 6.75 MHz and 3 = 13.5 MHz. At each of the  $f_c$  settings, the filter response is shown with no slimming (A) and with full slimming (B) activated.



# Phase Difference between Lowpass and Bandpass Outputs

Shown is the delta in the phase between the lowpass and bandpass outputs. Ideally the bandpass output should be  $-90^\circ$ . The curve shows that this is within  $1^\circ$  for a frequency range of 50 MHz to 10 MHz.

### ML6005 FILTER/EQUALIZER CHARACTERISTICS

# ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML6005CR    | 0°C to +70°C      | 20-Pin SSOP (R20) |



# 36 Mbps Read Channel Filter/Equalizer

### GENERAL DESCRIPTION

The ML6006 is a monolithic analog filter/equalizer intended for hard disk drive read channel applications, capable of handling disk data rates upto 36Mbits/s, with an operating power dissipation of less than 350mW. Its architecture consists of a continuous type filter based on a transconductor and a high speed parasitic free active integrator, allowing complete independence of the filter response from interconnect parasitics, thus realizing a family of frequency response curves optimized for disk drive read channel equalization. It consists of a programmable 6-pole 2-zero lowpass filter stage, two pairs of high-speed drivers, and a serial microprocessor interface. The poles of the transfer function approximate a maximally flat group delay (Bessel) response, whereas the symmetric zeros provide the high-frequency boost necessary for pulse slimming. The user can independently adjust both the corner frequency, as well as the slimming level. The desired frequency response is programmed by a 14-bit serial input data stream which includes one bit for power-down, one bit for read/write control, and one bit for auto-zero control. The read/write control is also provided by a hardware pin. The ML6006 is well suited for constant density recording systems (Zoned-bit recording) as well as for constant data rate systems. A 24 Mbits/s version, ML6005 is also available.

### **FEATURES**

- 6-pole, 2-zero continuous time filter with < -45dB harmonic distortion
- Disk Data rates up to 36 Mbit/s
- Programmable filter cutoff frequency (4.3:1 range in 64 steps) (f<sub>c</sub> = 4.69 to 20.25 MHz)
- 32 step programmable pulse slimming equalization, 0 to 10dB boost at f<sub>c</sub>.
- Power-down, Auto-zero, R/W modes programmable through bits in the Control Register
- Lowpass output and Differentiated Lowpass (Bandpass) output provided.
- Fully I/O balanced architecture with TTL/CMOS compatible interface
- High speed (upto 25MHz clock) three wire serial microprocessor interface
- Double buffered data latch for synchronous or asynchronous data loading.
- Single 5V ± 10% power supply
- 0°C 70°C operating temperature
- Available in 20-pin SSOP package.
- 4 GHz/1.5µ BiCMOS process
- Power Dissipation:  $P_{opr} = 350 \text{mW}$ ,  $P_{dn} = 7.5 \text{mW}$

### **BLOCK DIAGRAM**



### PIN CONNECTION

### 20-Pin SSOP

| VOLP 🖂  | 1  | 20 |   | VOHP          |
|---------|----|----|---|---------------|
| vоім □□ | 2  | 19 | П | VOHM          |
| VCC2 □  | 3  | 18 |   | SCLK          |
| GND □   | 4  | 17 |   | SDATA         |
| GDN 🎞   | 5  | 16 | ь | NC            |
| NC 🎞    | 6  | 15 | П | <del>cs</del> |
| VINP 🗀  | 7  | 14 |   | R/W           |
| VINM 🖂  | 8  | 13 |   | VCC1          |
| GND □   | 9  | 12 | Ь | NC            |
| REXT 🖂  | 10 | 11 | Ь | GND           |
|         |    |    |   |               |

**TOP VIEW** 

### PIN DESCRIPTION

| PIN#           | NAME         | FUNCTION                                                                                              | PIN#   | NAME  | FUNCTION                                                                                                      |
|----------------|--------------|-------------------------------------------------------------------------------------------------------|--------|-------|---------------------------------------------------------------------------------------------------------------|
| 1 2            | VOLP<br>VOLM | Normal Lowpass outputs                                                                                | 15     | CS    | Control Register Enable. A logical low level allows the SCLK input to                                         |
| 3              | VCC2         | Positive supply for the output drivers, $5V \pm 10\%$                                                 |        |       | clock data into the control register<br>via the SDATA input line. A logical<br>high level latches the control |
| 4, 5,<br>9, 11 | GND          | Ground                                                                                                |        |       | register contents and issues the information to the appropriate circuitry. A TTL input.                       |
| 7              | VINP         | Signal Inputs                                                                                         | 17     | SDATA | •                                                                                                             |
| 8              | VINM         |                                                                                                       |        |       | Control Register Data. A TTL input                                                                            |
| 10             | REXT         | A 10K resistor between this pin and ground sets the filters corner frequency                          | 18     | SCLK  | Control Register Clock. Negative edge triggerred control register clock input. A TTL input.                   |
| 13             | VCC1         | Positive supply, $5V \pm 10\%$                                                                        | 19     | VOHM  | Differentiated lowpass outputs                                                                                |
| 14             |              | Read/Write Control pin. A low                                                                         | 20     | VOHP  |                                                                                                               |
|                | * *          | input level allows normal operation                                                                   | 6, 12, | NC    | No Connects, reserved for future                                                                              |
|                |              | of the filter in the read mode. A high level input puts the filter in the write mode, where the input | 16     |       | use.                                                                                                          |
|                |              | impedance is lowered to prevent<br>the transients generated during                                    |        |       |                                                                                                               |
|                |              | write to read transitions from affecting the filter response. A TTL                                   |        |       |                                                                                                               |
|                |              | input. Additionally a metal mask                                                                      |        |       |                                                                                                               |
|                |              | option is available to configure this                                                                 |        |       |                                                                                                               |
|                |              | pin as either power down enable or<br>frequency boost disable                                         |        | * 1   | •                                                                                                             |

### **ABSOLUTE MAXIMUM RATINGS**

| VCC1, VCC2+6.5 volts                     |
|------------------------------------------|
| VINP, VINM, REXT, ~CS, SCLK,             |
| SDATA, ~R/WGND - 0.3V to VCC1 + 0.3V     |
| VOLP, VOLM,                              |
| VOHP, VOHMGND - 0.3V to VCC2 + 0.3V      |
| Input Current per pin± 25 mA             |
| Package Dissipation                      |
| at Ta = 25°C (Surface Mount)1.5 Watts    |
| Junction Temperature+150°C               |
| Storage Temperature65°C to +150°C        |
| Lead Temperature (Soldering 10 sec)260°C |

### **OPERATING CONDITIONS**

| + 5 volts ± 10% |
|-----------------|
| 1 Vp-p          |
| 10 Kohms        |
| < 25 MHz        |
| > 0.0001 µF     |
|                 |

### **ELECTRICAL CHARACTERISTICS**

The following specifications apply over the recommended operating conditions, unless otherwise stated. Please refer to the application/test setup digram:

 $VCC1 = VCC2 = 5 \text{ volt } \pm 10\%$ ,  $T_a = 0^{\circ}\text{C}$  to  $70^{\circ}\text{C}$ , Rext = 10 Kohms

VIN = (VINP - VINM) = 1 Vp-p sinewave input

VOL = (VOLP - VOLM) and VOH = (VOHP - VOHM)

Input and Output coupling capacitors =  $0.0047 \mu F$ 

RB1 = 750 ohms (pins 1 & 2), RB2 = 750 ohms (pins 19 & 20)

RL = 1000 (1000) ohms and CL = 50 (50) pF on pins 1 (19) and 2 (20)

Serial Clock Frequency = 20 MHz, Power Down, Auto Zero, Read/Write bits = 0

Digital timing measured at 1.4V midpoint

Input control signals from 10% - 90% of VCC1 with  $(t_r = t_f) < 5$  ns.

| SYMBOL                            | PARAMETER                  | CONDITIONS                 | MIN | TYP. | MAX  | UNITS |
|-----------------------------------|----------------------------|----------------------------|-----|------|------|-------|
| DC CHARA                          | CTERISTICS                 |                            |     |      |      |       |
| I <sub>CC</sub>                   | VCC Supply Current         | RB1 = RB2 = INF            |     | 70   | 84   | mA    |
| Ipd                               | Standby Current            | VIN = 0                    |     | 1.5  | 2    | mA    |
| DIGITAL IN                        | NPUT CHARACTERISTICS (SCLK | , SDATA, $\overline{CS}$ ) |     |      |      |       |
| VIL                               | Low Voltage                | ·.                         |     |      | 0.8  | V     |
| VIH                               | High Voltage               |                            | 2.0 |      |      | V     |
| IIH                               | High Current               |                            |     |      | 1.0  | μА    |
| IIL                               | Low Current                |                            |     |      | -1.0 | μA    |
| CIN                               | Input Current              |                            |     | 5    |      | pF    |
| DIGITAL TI                        | MING CHARACTERISTICS (SCL  | K, SDATA, CS)              |     |      |      |       |
| t <sub>PW</sub> - $\overline{CS}$ | Width of CS, High/Low      |                            | 25  |      |      | ns    |
| t <sub>SU</sub> -SDATA            | SDATA Setup time to SCLK   |                            | 15  |      |      | ns    |
| t <sub>H</sub> -SDATA             | SDATA Hold Time            |                            | 5   |      |      | ns    |
| t <sub>SU</sub> -CS               | CS Setup Time to SCLK      |                            | 15  |      |      | ns    |
| t <sub>H</sub> - <del>CS</del>    | CS Hold Time to SCLK       |                            | 0   |      |      | ns    |
| t <sub>PH</sub> -SCLK             | SCLK Pulse Width           |                            | 20  |      |      | ns    |
| t <sub>H</sub> -SCLK              | CS Inactive to SCLK Active |                            | 125 |      |      | ns    |

# ML6006

### ELECTRICAL CHARACTERISTICS

| SYMBOL  | PARAMETER                                                         | CONDITIONS                                                                                                                 | MIN                                        | TYP.                                      | MAX                                       | UNITS                            |
|---------|-------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------------|-------------------------------------------|-------------------------------------------|----------------------------------|
| EQUALIZ | ER (NORMAL AND LOWPASS C                                          | OUTPUT)                                                                                                                    |                                            | 4.                                        |                                           |                                  |
| AG      | Absolute Gain                                                     | S0-S4 = 0, F0-F5 = 0 at 1MHz                                                                                               | -1.5                                       | -0.5                                      | 0.5                                       | dB                               |
| CF .    | Cutoff Frequency, -3dB<br>(f <sub>ref</sub> = 1MHz)               | S0-S4 = 0, (-3dB slimming)<br>F5 F4 F3 F2 F1 F0 (f <sub>C</sub> )<br>0 0 0 0 0 0 0<br>0 0 0 0 0 1<br>0 0 0 0 1 0           | 18.23<br>17.32<br>16.57<br>15.19           | 20.25<br>19.24<br>18.41<br>16.88          | 22.28<br>21.16<br>20.25<br>18.57          | MHz<br>MHz<br>MHz<br>MHz         |
|         |                                                                   | 0 0 1 0 0 0 0 0 1 0 0 0 0 0 1 1 1 1 1 1                                                                                    | 13.01<br>10.13<br>7.01<br>4.22             | 14.46<br>11.25<br>7.79<br>4.69            | 15.91<br>12.38<br>8.57<br>5.16            | MHz<br>MHz<br>MHz<br>MHz<br>MHz  |
| SL      | Slimming Level<br>(Gain at CF Referred to AG,<br>Vout = 1Vp-p     | F0-F5 = 0; at CF<br>S4 S3 S2 S1 S0<br>0 0 0 0 1<br>0 0 0 1 0<br>0 0 1 0 0<br>0 1 0 0 0<br>1 0 0 0 0<br>1 1 1 1 1           | -1.4<br>-0.9<br>-0.0<br>-0.2<br>2.4<br>5.9 | -2.4<br>-1.9<br>-0.9<br>0.8<br>3.4<br>6.9 | -3.4<br>-2.9<br>-1.9<br>1.8<br>4.4<br>7.9 | dB<br>dB<br>dB<br>dB<br>dB<br>dB |
| GD      | Diff Group Delay                                                  | Fref = 7.5MHz, F0-F5 = 0                                                                                                   | -1                                         | · , :                                     | +1                                        | , ; ns                           |
| HD      | Harmonic Distortion<br>Second and Third related<br>to Fundamental | F0-F5 = 0,<br>Vout = 1.5Vp-p, Fin = 13.5MHz<br>S0-S4 = 0 (no slimming)<br>S0-S4 = 1 (full slimming)                        |                                            | · · · · ·                                 | -45<br>-40                                | dB<br>dB                         |
| ICN     | Idle Channel Noise<br>(VIN = 0, DC – 78MHz)                       | F0-F5 = 0, VOLP<br>S0-S4 = 0 (no slimming)<br>S0-S4 = 1 (full slimming)                                                    |                                            | ^*<br>                                    | 2<br>6                                    | mVrms<br>mVrms                   |
| DR      | Dynamic Range<br>(Signal/(Noise + Distor))<br>(Signal = 1Vp-p)    | F0-F5 = 0, Fin = 13.5MHz<br>S0-S4 = 0 (no slimming)<br>S0-S4 = 1 (full slimming)                                           |                                            | 1                                         | -41<br>-35                                | dB<br>dB                         |
| PSRR    | Power Supply Rejection                                            | 100mVp-p sinewave on Vcc<br>F0-F5 = 0, S0-S4 = 0, Vin = 0<br>Fin = 1.0MHz<br>Fin = 40MHz                                   |                                            | 40<br>30                                  |                                           | dB<br>dB                         |
| DELP HI | Phase Shift between LP and HP Output                              | All F's and S's = 0<br>Vin = 1Vp-p, Fin = 13.5MHz                                                                          | 88                                         | 90                                        | 92                                        | Degree                           |
| ANALOG  |                                                                   |                                                                                                                            |                                            |                                           | : .                                       |                                  |
| VIP     | Input Signal Monotonicity                                         | All F's and S's = 0, (VINP - VINM)<br>Fin = 13.5MHz                                                                        |                                            | 1                                         | 2                                         | Vp-p                             |
| RID     | Differential Input Resistance                                     | VIN = 100mVp-p at 10MHz                                                                                                    | 1.3                                        | 2                                         | 3                                         | Kohms                            |
| CID     | Differential Input Capacitance                                    | VIN = 100mVp-p at 10MHz                                                                                                    |                                            | 5                                         |                                           | pF                               |
| ZIC     | Common-mode<br>Input Impedence                                    |                                                                                                                            | No.                                        | 1 1                                       |                                           | Kohms                            |
| RPD     | Recovery from Pwr Dn                                              | Auto Zero function OFF<br>Auto Zero function ON                                                                            |                                            | 10<br>TBD                                 |                                           | μs                               |
| VOS     | Output Offset Voltage                                             | Differential VOLP or VOHP<br>Auto Zero ON (\$0-\$4 = 0 or 1)<br>Auto Zero OFF (\$0-\$4 = 0)<br>Auto Zero OFF (\$0-\$4 = 1) |                                            |                                           | 20<br>300<br>TBD                          | mV<br>mV<br>mV                   |

### **ELECTRICAL CHARACTERISTICS**

| SYMBOL           | PARAMETER                         | CONDITIONS                                   | MIN        | TYP. | MAX      | UNITS        |
|------------------|-----------------------------------|----------------------------------------------|------------|------|----------|--------------|
| ANALOG           | (Continued)                       |                                              |            |      |          |              |
| ROD              | Output Resistance                 | Differential VIN = 0; at 10MHz               |            | 5    |          | Ohms         |
| COD              | Output Capacitance                | Differential VIN = 0; at 10 MHz              |            | 8    |          | pF           |
| ROC              | Output Resistance<br>Common Mode  | Common mode<br>VIN = 0; at 10MHz             |            | - 5  |          | Ohms         |
| COC              | Output Capacitance<br>Common Mode | Common mode<br>VIN = 0; at 10MHz             |            | 15   |          | pF           |
| CLSE             | Load Capacitance                  | VOLP; RB1 = 750 ohms<br>VOHP; RB2 = 750 ohms |            |      | 50<br>50 | pF<br>pF     |
| RLSE             | Load Resistance                   | VOLP<br>VOHP                                 | 400<br>400 |      |          | Ohms<br>Ohms |
| RLOZ             | Input Resistance                  | Diff; PD and/or RW bit = 1                   |            |      | 350      | Ohms         |
| I <sub>OB</sub>  | Output Buffer Bias Current        | VOLP or VOHP, VOLM or VOHM                   | 1          | 1.4  |          | mA           |
| I <sub>OSC</sub> | Short Circuit Output Current      | VOLP or VOHP, VOLM or VOHM                   |            | 50   | 100      | mA           |
| SBA              | Stopband Attenuation              | S0 = 0 at 2CF                                | TBD        |      |          | dB           |

#### **FUNCTIONAL DESCRIPTION**

#### INTRODUCTION

Many of the high-frequency continuous-time filters have principally utilized a basic integrator consisting of a transconductance stage driving a passive integrating capacitor. These approaches are susceptible to frequency response variations due to the parasitic capacitances associated with the parasitic-sensitive output nodes of the integrator. This type of transconductance stage also often has low open-circuit voltage gain, resulting in limited practical Q range in the filter. The use of an active parasitic-insensitive integrator, has generally been avoided in these filters because of the additional excess phase that the amplifier contributes.

The ML6006 is a continuous-time filter based on a transconductor and a high-speed parasitic free active integrator, allowing complete independence of the filter response from interconnect parasitics and a very wide range of realizable filter Q. A unique approach to cancelling the excess phase contributed by the hi-speed BiCMOS amplifier allows this filter to achieve reproducible responses at 20 MHz filter bandwidth in a 1.5µ/4GHz BiCMOS process. This active integrator incorporates a novel technique for setting the transconductance Gm value as a function of an external precision resistor, independent of temperature, supply, in conjunction with a wafer-sort trim technique to adjust capacitor process tolerances, thus eliminating the need for an on-chip PLL for tuning.

The ML6006 filter consists of a 6<sup>th</sup> order Bessel low-pass and a 2<sup>nd</sup> order cosine equalizer stage. It is made up of three biquads with lowpass and bandpass outputs. Both outputs of the last stage are available with matched group-delay characteristics. The corner frequency is digitally

programmable to 64 values over a 4 to 1 range, through the serial microprocessor interface. This is accomplished internally by changing the integrating capacitor value. Slimming equalization is done by digitally programming two real-symmetric zeroes, through the serial microprocessor interface. This boosts the high frequency response in 32 steps from 0 to 10 dB.

In a typical application, the ML6006 is used together with a pulse detector such as the ML541, ML4041 or the ML8464, making up a section of the AGC loop. Thus, the output of the AGC amplifier is AC coupled to the ML6006 input and the output of the ML6006 is AC coupled not only to the rectifier input thus closing the AGC loop, but also to the pulse detector input. The ML6006 provides two sets of fully balanced outputs. The lowpass outputs and the differentiated lowpass outputs. The ML6006 input and output common mode voltage biases are generated onchip. The ML6005 consists of an input common bias circuit, a programmable continuous type equalizer filter with normal and differentiated lowpass outputs, followed by output buffers, and a high speed serial microprocessor interface. The ML6005 processes only differential input signals, common mode inputs are rejected. The output should also be taken differentially in order to obtain the best performance.

#### **INPUT COMMON MODE**

The input common mode bias consists of two resistors as shown in the block diagram, and a buffer which biases the center point with a well defined voltage required by the internal circuitry. These resistors are 1000 Ohms each and together with the external coupling capacitor define the lower corner frequency of the transfer function.

#### **EOUALIZER FILTER**

The filter transfer function is composed of a second order numerator and a sixth order denominator. The low frequency attenuation is set internally to 0dB. The numerator realizes two zeros symmetrical symmetrical to the imaginary axis, one in the left and the other in the right half plane. The location of the zeros is programmable. This realizes a digitally programmable pulse slimming function in order to overcome intersymbol interference and thus contribute to increasing bit density. The slimming level is controlled by 5 bits in the control register, thus providing 32 different choices between 0 to 10 dB. The denominator approximately realizes a maximally flat group delay (Bessel) function with a digitally programmable corner frequency controlled by 6 bits in the control register, thus providing 64 different cutoff frequencies.

#### SLIMMING LEVEL

The slimming levels generated by the slimming bits are shown below. There are 5 bits of control, S0 - S4. The typical gain of the equalizer at the cutoff frequency is shown in the table below. The gain at  $f_{\text{C}}$  in dB is also given by the formula :

Gain (dB) =  $20 \times \text{Log} (0.707 \times (1 + 0.06868 \times K))$ where K =  $0, 1, \dots 31$ 

### **CUTOFF FREQUENCY**

There are 6 bits in the control register that controls the position of the cutoff frequency, F0 - F5. The typical values of the cutoff (-3dB) frequency are shown in the table below for the case when S0 - S4=0 (no slimming). There are a total of 64 frequencies available from 20.25MHz down to 4.69MHz. Bits F1 - F5 will select one of 32 frequency settings in a monotonic fashion. Bit F0 is used to shift the whole frequency setting range by 5% lower than each of the 32 settings given by F1 - F5. This offers a scheme to increase the effective resolution of the cutoff frequency programmability. This feature is specially useful in the higher frequency range, where the granularity is coarse.

For example:

By setting F0 = 0.

Cutoff frequency = 20.25 MHz with F5 - F1 = 00000 and

Cutoff frequency = 18.41 MHz with F5 - F1 = 00001, the next consecutive setting.

Frequency delta between consecutive settings = 1.84 MHz or about 9% of 20.25 MHz.

By setting F0 = 1, we can shift the consecutive cutoff frequency settings as follows:

Cutoff frequency = 20.25 MHz with (F5 - F1, F0) = (00000, 0)

Cutoff frequency = 19.24 MHz with (F5 - F1, F0) = (00000, 1) Delta = 1.01 MHz

TABLE 1: TABLE OF SLIMMING LEVEL PROGRAMMING VALUES

|     |           |           |     |     | 4   | GAIN AT             | STEPS |  |  |
|-----|-----------|-----------|-----|-----|-----|---------------------|-------|--|--|
| S4  | <b>S3</b> | <b>S2</b> | S1  | SO  | K   | F <sub>C</sub> (DB) | (DB)  |  |  |
| 0   | 0         | 0         | 0   | 0   | 0   | - 3.0               |       |  |  |
| 0 . | 0         | . 0       | 0   | 1   | 1   | - 2.4               | 0.6   |  |  |
| 0   | 0         | 0         | 1,  | 0   | 2   | - 1.9               | 0.5   |  |  |
| 0   | 0         | 0 -       | . 1 | 1   | 3   | - 1.4               | 0.5   |  |  |
| 0   | 0         | 1         | 0   | 0   | 4   | - 0.9               | 0.5   |  |  |
| 0   | 0         | 1         | 0   | 1   | 5   | - 0.4               | 0.5   |  |  |
| 0   | 0         | 1         | 1   | 0   | 6   | - 0.0               | 0.4   |  |  |
| 0   | 0         | -1        | - 1 | 1   | 7 - | 0.4                 | 0.4   |  |  |
| 0   | 1         | 0         | 0   | 0   | 8   | 0.8                 | 0.4   |  |  |
| 0   | 1         | 0         | 0   | 1   | 9   | 1.2                 | 0.4   |  |  |
| 0.  | 1         | 0         | .1  | 0   | 10  | 1.5                 | 0.3   |  |  |
| 0   | 1         | 0         | 1   | 1   | 11  | 1.9                 | 0.4   |  |  |
| 0   | 1         | 1         | 0   | 0   | 12  | 2.2                 | 0.3   |  |  |
| 0   | 1         | 1         | 0   | 1   | 13  | 2.5                 | 0.3   |  |  |
| 0   | 1         | 1         | 1   | 0   | 14  | 2.8                 | 0.3   |  |  |
| 0   | 1         | 1         | 1   | 1   | 15  | 3.1                 | 0.3   |  |  |
| 1   | . 0       | 0         | 0   | . 0 | 16  | 3.4                 | 0.3   |  |  |
| 1   | 0         | 0         | 0   | 1   | 17  | 3.7                 | 0.3   |  |  |
| 1   | 0         | 0         | 1   | 0   | 18  | 4.0                 | 0.3   |  |  |
| 1   | 0         | 0         | 1   | 1   | 19  | 4.2                 | 0.2   |  |  |
| 1   | 0         | 1         | 0   | 0   | 20  | 4.5                 | 0.3   |  |  |
| 1   | 0         | 1         | 0   | 1   | 21  | 4.7                 | 0.2   |  |  |
| 1   | 0         | 1         | 1   | . 0 | 22  | 5.0                 | 0.3   |  |  |
| 1   | 0         | 1         | . 1 | 1   | 23  | 5.2                 | 0.2   |  |  |
| 1   | 1         | 0         | 0   | 0   | 24  | 5.4                 | 0.2   |  |  |
| 1 - | 1         | 0         | 0   | . 1 | 25  | 5. <i>7</i>         | 0.3   |  |  |
| 1   | 1         | 0         | 1 . | 0   | 26  | 5.9                 | 0.2   |  |  |
| 1   | 1         | 0         | 1   | 1   | 27  | 6.1                 | 0.2   |  |  |
| 1   | 1         | 1         | 0   | 0   | 28  | 6.3                 | 0.2   |  |  |
| 1   | 1         | 1         | 0   | 1.  | 29  | 6.5                 | 0.2   |  |  |
| 1   | 1         | 1         | .1  | .0  | 30  | 6.7                 | 0.2   |  |  |
| 1   | 1         | 1         | 1   | 1   | 31  | 6.9                 | 0.2   |  |  |

Cutoff frequency = 18.41 MHz with (F5 - F1, F0) = (00001, 0) Delta = 0.83 MHz

Hence frequency delta between consecutive settings is lower, thus higher resolution.

In the table 2 below, the cutoff frequencies are shown as two columns depending on the F0 bit being zero or one. The monotonicity is guaranteed within the individual frequency columns, however because of the limitations of the 5% frequency circuitry, the monotonicity between the two columns cannot be guaranteed. This is especially significant at the lower end of the frequency range, where the difference in frequencies between the two column settings becomes very close (< 1%). Further tuning of the cutoff frequency down to the 1 to 10% range can be achieved by modifying the value of the external resistor

from its ideal 10 Kohms value by 1 to 10%, which shifts the whole response. Larger changes are not recommended for proper operation of the filter. The corner frequency is given by the formula outlined below:

$$f_c \!=\!\! \left( \frac{20.25 \!\times\! \! \left(1 \!-\! F0 \!\times\! 0.05\right)}{\left[1 \!+\! 0.1 \!\times\! INT(N/2)\right]} \!\times\! \frac{10 Kohms}{Rext} \right) \! MHz$$

#### **OUTPUT BUFFER**

The output buffer is the final stage of the ML6006 for both the normal and differentiated outputs. This is a fully differential buffer with unity gain. Only 1.4 mA of sinking current is provided on chip. More drive can be obtained by connecting external resistors to ground. The common mode output voltage is typically 2V.

#### SERIAL MICROPROCESSOR INTERFACE

The serial microprocessor interface consists of a simple three-wire serial port. It consists of a fourteen bit serial shift register with a double bufferred latch for synchronous and asynchronous loading. A timing diagram and the control word definition are shown below. The 14-bit data word present on the SDATA line is serially shifted into the register on falling edges of the serial shift clock, SCLK, provided the CS pin is active (logical zero). F0 should be shifted in first, and F13 (the power-down bit) shifted in last as shown below. When the  $\overline{CS}$  pin is inactive (logical one), SDATA and SCLK are ignored, and the previously shifted information is latched at the rising edge of  $\overline{CS}$ becoming inactive (logical one), it is reccommended that the SCLK input be kept inactive low till such time when it is in use. The SCLK input can run upto speeds of 25 MHz. The Autozero function, if enabled, minimizes the offsets at the filter outputs to 20mV.

TABLE 2: TABLE OF CUTOFF FREQUENCY PROGRAMMING VALUES IN MHZ

| IAR | LE 2: | IAB | LE O | r CU | HOFF | FREQUE                        | NCY PK | OGKAMMI                       |
|-----|-------|-----|------|------|------|-------------------------------|--------|-------------------------------|
| F5  | F4    | F3  | F2   | F1   | Ν    | f <sub>c</sub> with<br>F0 = 0 | N      | f <sub>c</sub> with<br>F0 = 1 |
| 0   | 0     | 0   | 0    | 0    | 0    | 20.25                         |        |                               |
| 0   | 0     | 0   | 0    | 0    |      | <i></i>                       | 1      | 19.24                         |
| 0   | 0     | 0   | 0    | 1    | 2    | 18.41                         |        |                               |
| 0   | 0     | 0   | 0    | 1    |      |                               | 3      | 17.49                         |
| 0   | 0     | 0   | 1    | 0    | 4    | 16.88                         |        |                               |
| 0   | 0     | 0   | 1    | 0    |      |                               | 5      | 16.03                         |
| 0   | 0     | 0   | 1    | 1    | 6    | 15.58                         |        |                               |
| 0   | 0     | 0   | 1    | 1    |      | ,                             | 7      | 14.80                         |
| 0   | 0 -   | 1   | 0    | 0    | 8    | 14.46                         |        |                               |
| 0   | 0     | 1   | 9    | 0    |      |                               | 9      | 13.74                         |
| 0   | 0     | 1   | 0    | 1    | 10   | 13.50                         |        |                               |
| 0   | 0     | 1   | 0    | 1    |      |                               | 11     | 12.83                         |
| 0   | 0     | 1   | 1    | 0    | 12   | 12.66                         |        |                               |
| 0   | 0     | 1   | 1    | 0    |      |                               | 13     | 12.02                         |
| 0   | 0     | 1   | 1    | 1    | 14   | 11.91                         |        |                               |
| 0   | 0     | 1   | 1    | 1    |      |                               | 15     | 11.32                         |
| 0   | 11    | 0   | 0    | 0    | 16   | 11.25                         |        |                               |
| 0   | 1     | 0   | 0    | 0    |      |                               | 17     | 10.69                         |
| 0   | 1     | 0   | 0    | 1    | 18   | 10.66                         |        |                               |
| 0   | 1     | 0   | 0    | 1    |      |                               | 19     | 10.13                         |
| 0   | 1     | 0   | 1    | 0    | 20   | 10.13                         |        |                               |
| 0   | 1     | 0   | 1    | 1    | 22   | 9.64                          |        |                               |
| 0   | 1     | 0   | 1    | 0    |      |                               | 21     | 9.62                          |
| 0   | 1     | 1   | 0    | 0    | 24   | 9.20                          |        |                               |
| 0   | 1     | 0   | 1    | 1    |      |                               | 23     | 9.16                          |
| 0   | 1     | 1   | 0    | 1    | 26   | 8.80                          |        |                               |
| 0   | 1     | 11  | 0    | 0    |      |                               | 25     | 8.74                          |
| 0   | 1     | 1   | 1    | 0    | 28   | 8.44                          |        | 5                             |
| 0   | 1     | 1   | 0    | 1    |      |                               | 27     | 8.36                          |
| 0   | 1     | 1   | 1    | 1    | 30   | 8.10                          | 730    |                               |
| 0   | 1     | 1   | 1    | 0    |      |                               | 29     | 8.02                          |
| 1   | 0     | 0   | 0    | 0    | 32   | 7.79                          |        |                               |
|     |       |     |      |      |      |                               |        |                               |

| F5       | F4   | F3  | F2 | F1 | N   | f <sub>c</sub> with<br>F0 = 0 | N     | f <sub>c</sub> with<br>F0 = 1 |
|----------|------|-----|----|----|-----|-------------------------------|-------|-------------------------------|
|          |      |     |    | 1  | IN  | ru = 0                        | 31    | 7.70                          |
| 0        | 1    | 1   | 1  |    | 2.4 | 7.50                          | 31    | 7.70                          |
| 1        | 0    | 0   | 0  | 1  | 34  | 7.50                          | - 22  | 7.40                          |
| 1        | 0    | 0   | 0  | 0  |     |                               | 33    | 7.40                          |
| 1        | 0    | 0   | 1  | 0  | 36  | 7.23                          |       |                               |
| 1        | 0    | 0   | 0  | 1  |     |                               | 35    | 7.12                          |
| 1        | 0    | 0   | 1  | 1  | 38  | 6.98                          |       |                               |
| 1        | 0    | 0   | 1  | 0  |     |                               | 37    | 6.87                          |
| 1        | 0    | 1   | 0  | 0  | 40  | 6.75                          |       |                               |
| 1        | 0    | 0   | 1  | 1  |     |                               | 39    | 6.63                          |
| 1        | 0    | 1   | 0  | 1  | 42  | 6.53                          | -     |                               |
| 1        | 0    | _1_ | 0  | 0  |     |                               | 41    | 6.41                          |
| 1        | 0    | 1   | 11 | 0  | 44  | 6.33                          |       |                               |
| 1        | 0    | 1   | 0  | 1  |     |                               | 43    | 6.21                          |
| 1        | 0    | 1   | 1  | 1  | 46  | 6.14                          |       |                               |
| 1        | 0    | 1   | 1  | 0  |     |                               | 45    | 6.01                          |
| 1        | 1    | 0   | 0  | 0  | 48  | 5.96                          |       |                               |
| 1        | 0    | 1   | 1  | 1  |     |                               | 47    | 5.83                          |
| 1        | 1    | 0   | 0  | 1  | 50  | 5.79                          |       |                               |
| 1        | 1    | 0   | 0  | 0  |     |                               | 49    | 5.66                          |
| 1        | 1    | 0   | 1  | 0  | 52  | 5.63                          |       |                               |
| 1        | 1    | 0   | 0. | 1  |     |                               | 51    | 5.50                          |
| 1        | 1    | 0   | 1  | 1  | 54  | 5.47                          |       |                               |
| 1        | 1    | 0   | 1  | 0  |     |                               | 53    | 5.34                          |
| 1        | 1    | 1   | 0  | 0  | 56  | 5.33                          |       |                               |
| 1        | 1    | 1   | 0  | 0  |     |                               | 55    | 5.20                          |
| 1        | 1    | 1   | 0  | 1  | 58  | 5.19                          |       |                               |
| 1        | 1    | 1   | 0  | 0  |     |                               | 57    | 5.06                          |
| 1        | 1    | 1   | 1  | 0  | 60  | 5.06                          | ~~~   |                               |
| 1        | 1    | 1   | 0  | 1  |     |                               | 59    | 4.93                          |
| 1        | 1    | 1   | 1  | 1  | 62  | 4.94                          |       |                               |
| 1        | 1    | 1   | 1  | 0  |     |                               | 61    | 4.81                          |
| 1        | 1    | 1   | 1  | 1  |     |                               | 63    | 4.69                          |
| <u> </u> | NI I |     |    |    |     |                               | - U.S | 7.0<br>                       |

N is the decimal value of the cutoff frequency bits (F5 - F0), in the control



Note:

### **TIMING DIAGRAM**



Figure 1.

### **CONTROL REGISTER DEFINITION**

|    | F13 F12    | F11                                                            | F10 | F9               | F8 | F7        | F6       | F5 | F4 | F3                | F2 | F1 | FO |  |  |
|----|------------|----------------------------------------------------------------|-----|------------------|----|-----------|----------|----|----|-------------------|----|----|----|--|--|
|    | AZ PD      | RW                                                             | SLI | SLIMMING CONTROL |    |           |          |    |    | FREQUENCY CONTROL |    |    |    |  |  |
| AZ | AutoZero   |                                                                |     |                  |    | rcuitry a | ctivated |    |    |                   |    |    |    |  |  |
| PD | Power Do   | 1 = Chip is in power down mode<br>0 = Chip is fully powered up |     |                  |    |           | le .     |    |    |                   |    |    |    |  |  |
| ₹W | Read/Write | 1 = Write data mode<br>0 = Read data mode                      |     |                  |    |           |          |    |    |                   |    |    |    |  |  |

### **APPLICATIONS**





#### Filter Response (Lowpass Output)

Shown are the ML6006 filter response at three different cutoff frequency ( $f_c$ ) settings. At each of the  $f_c$  settings, the filter response is shown with no slimming and with full slimming activated.



### Filter Response (Lowpass and Bandpass Outputs)

Shown are the ML6006 filter characteristic curves for the lowpass and bandpass outputs, with no slimming and full slimming activated.



#### ML6006 Filter/Equalizer Group Delay Tracking

Shown are the curves to demonstrate group delay tracking between the lowpass ( $V_{OL}$ ) and bandpass ( $V_{OH}$ ) outputs, with no slimming activated (min) and full slimming activated (max). It can be seen that the group delay tracking between the lowpass and bandpass outputs is well within 1 ns.



# Phase Difference between Lowpass and Bandpass Outputs

Shown is the delta in the phase between the lowpass and bandpass outputs. Ideally the bandpass output should be –90°. The curve shows that this is within 1° for a frequency range of 50 MHz to 10 MHz.

## ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML6005CR    | 0°C to +70°C      | 20-Pin SSOP (R20) |



## ML6007

## 48 Mbps Read Channel Filter/Equalizer

#### GENERAL DESCRIPTION

The ML6007 is a monolithic analog filter/equalizer intended for hard disk drive read channel applications, capable of handling disk data rates upto 48Mbits/s, with an operating power dissipation of less than 400mW. Its architecture consists of a continuous type filter based on a transconductor and a high speed parasitic free active integrator, allowing complete independence of the filter response from interconnect parasitics, thus realizing a family of frequency response curves optimized for disk drive read channel equalization. It consists of a programmable 6-pole 2-zero lowpass filter stage, two pairs of high-speed drivers, and a serial microprocessor interface. The poles of the transfer function approximate a maximally flat group delay (modified Bessel type) response, whereas the symmetric zeros provide the highfrequency boost necessary for pulse slimming. The user can independently adjust both the corner frequency, as well as the slimming level. The desired frequency response is programmed by a 14-bit serial input data stream which includes one bit for power-down, one bit for read/write control, and one bit for auto-zero control. Realtime power down control is provided by a hardware pin. Metal mask options are available to configure this pin to realize Read/Write or Slimmer disable functions. The ML6007 is well suited for constant density recording systems (Zoned-bit recording) as well as for constant data rate systems.

#### **FEATURES**

- 6-pole, 2-zero continuous time filter with < -45dB harmonic distortion
- Disk Data rates up to 48 Mbit/s
- Programmable filter cutoff frequency (2.8:1 range in 64 steps) (f<sub>c</sub> = 9.37 to 27 MHz)
- 32 step programmable pulse slimming equalization, 0 to 10dB boost at f<sub>c</sub>.
- Power-down, Auto-Zero, R/W modes programmable through bits in the Control Register
- Lowpass output and Differentiated Lowpass (Bandpass) output provided.
- Fully I/O balanced architecture with TTL/CMOS compatible interface
- High speed (upto 25MHz clock) three wire serial microprocessor interface
- Double buffered data latch for synchronous or asynchronous data loading.
- Single 5V ± 10% power supply
- Available in 20-pin SSOP package.
- 4 GHz/1.5µ BiCMOS process
- Power Dissipation:  $P_{opr} = 400 \text{mW}$ ,  $P_{dn} = 10 \text{mW}$

#### **BLOCK DIAGRAM**



## PIN CONNECTION

20-Pin SSOP



### PIN DESCRIPTION

| PIN#             | NAME         | FUNCTION                                                                                                                                                                                                                                     | PIN#               | NAME       | FUNCTION                                                                                                      |
|------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|------------|---------------------------------------------------------------------------------------------------------------|
| 1 2              | VOLP<br>VOLM | Normal Lowpass outputs                                                                                                                                                                                                                       | 15                 | CS         | Control Register Enable. A logical low level allows the SCLK input to                                         |
| 3                | VCC2         | Positive supply for the output drivers, $5V \pm 10\%$                                                                                                                                                                                        |                    |            | clock data into the control register<br>via the SDATA input line. A logical<br>high level latches the control |
| . 4, 5,<br>9, 11 | GND          | Ground                                                                                                                                                                                                                                       |                    |            | register contents and issues the information to the appropriate circuitry. A TTL input.                       |
| 7<br>8           | VINP<br>VINM | Signal Inputs                                                                                                                                                                                                                                | 17                 | SDATA      | Control Register Data. A TTL input                                                                            |
| 10               | REXT         | A 10K resistor between this pin and ground sets the filters corner frequency                                                                                                                                                                 | 18                 | SCLK       | Control Register Clock. Negative<br>edge triggerred control register<br>clock input. A TTL input.             |
| 13               | VCC1         | Positive supply, $5V \pm 10\%$                                                                                                                                                                                                               | 19                 | VOHM       | Differentiated lowpass outputs                                                                                |
| 14               | PDN          | Power Down Control pin. A low level input allows normal operation of the filter. A high level input puts the filter in the power down mode, a TTL input. Additionally a metal mask option is available to configure this pin as either READ/ | 20<br>6, 12,<br>16 | VOHP<br>NC | No Connects, reserved for future use.                                                                         |
|                  |              | WRITE or FREQUENCY BOOST<br>DISABLE.                                                                                                                                                                                                         |                    |            |                                                                                                               |



## **Users Guide**

Dave McKay Ram Gopalan

## ML600X - Filter/Equalizer Eval Board

#### 1.0 INTRODUCTION

The ML6005/6 eval board provides a vehicle to conveniently evaluate the ML6005/6 Filter/Equalizer chips, intended for hard disk read channel applications. Detailed specifications of the part can be found in the ML6005/6 data sheet. The eval board consists of three BNC connectors for the input signal to the filter, the normal lowpass filter output and the differentiated bandpass output. The programming of the filter is accomplished with an interface to an IBM PC through the standard parallel printer port. An executable program is provided, which provides the user interface to program the various parameters of the filter, through this parallel port interface.

## 2.0 EVALUATION BOARD DESCRIPTION & SETUP

The filter response from the demo board can be evaluated with the help of a network analyzer (NA). Refer to a detailed schematic of the board attached. The demo board has one analog input and two analog outputs. The BNC from the SOURCE output of the NA is connected to the input BNC,  $V_{\rm IN}$ , of the demo board, which drives the one-to-one input transformer. The output side of the input path transformer is terminated with  $50\Omega$  to match the SOURCE, and is AC coupled to the input of the ML6005/6. The input of the ML6005/6 has an impedance of  $1000\Omega$  so the input corner frequency, with  $C=0.0047\mu F$ , is 33.8 kHz.

Both the outputs from the ML6005/6, the normal lowpass output and the differentiated bandpass output, are handled in the same way. Consider the low-pass,  $V_{OL}$  path. The plus and minus outputs are both biased by  $750\Omega$  and are then AC coupled to  $1000\Omega$  resistors in series with the transformer inputs.

The output side of the transformer goes directly to the NA where it is terminated by  $50\Omega$ . The  $1000\Omega$  resistors in series with the transformer inputs results in an attenuation, since the transformer reflects the NA  $50\Omega$  load back to the input side; 1/2 of the  $50\Omega$  is in the plus-side circuit and 1/2 is in the minus-side circuit so the attenuation is 25/(1025) = 1/41 (-32.26dB). The NA gain/attenuation setting has to take this into account. This is for normalization and does not effect the shape of the frequency response curve. The eval board output coupling capacitors are  $0.0047\mu F$  and therefore each has a break point with its  $1000\Omega$  series resistor at 33.8kHz, the same as the corner frequency of the input coupling capacitors.

The corner frequency and boost of the ML6005/6 are programmable through the serial interface. The upper left hand corner of the schematic shows the serial interface connection. As pointed out earlier, the programming of the ML6005/6 serial interface is done through the parallel port of an IBM PC. The interface program supplied with the demo board implements the three wire serial interface protocol to transmit the 14 control bits to the ML6005/6 internal shift register. The LSB is transmitted first. For details on the timing relationship of the serial interface, please refer to the data sheet. CS is a active low signal that is asserted before the first data bit is transmitted. This signals the start of data being clocked into the control register and is de-asserted after thelast data bit is transmitted, which latches the data internally. SCLK is the clock signal of the three wire serial interface and has the negative edge active. NOTE: The last active low going edge must remain low at least 150ns after the CS signal is de-asserted. SDATA is the active high serial data line.

#### 3.0 GETTING STARTED

To start evaluation of the ML6005/6 using the Eval board, the following equipment will be required:

- IBM PC-AT (or compatible) with 640K of RAM, a parallel printer port card and a mouse, (with a math co-processor, not mandatory)
- A parallel printer cable (shielded preferred) with a male connector on both ends.
- A +5 volt power supply and banana plugs.
- A HP 3577A Network Analyzer (or some other analyzer to see the frequency response).
- 3 BNC cables, short cables recommended
- ML6005/6 Eval board and interface program, (ver 2.0).

The socket on the demo board has 24 pins whereas the ML6005/6 is a 20-pin SSOP package. Hence, ensure that pin one of the part is justified to pin one of the socket. Holding the board with the socket lid opening to the right, pin one is on the top left corner of the socket. Set up the PC and connect the parallel cable from LPT1 or LPT2 to the demo board. Connect the +5V power and ground to the demo board with banana jacks. Connect the NA output or any other input source to  $\rm V_{IN}$  of the demo board. Connect the NA inputs to  $\rm V_{OL}$  and  $\rm V_{OH}$  of the demo board.

## ML600X User Guide

The demo program is provided on a diskette and comes with a number of files. It is important that all the files reside in the same directory that the ".exe" file is executed from. Hence follow these steps to install the program on drive C:

- type A: <enter>
- type INSTALL.BAT <enter>

The program will be installed on your C: drive and will automatically start execution. If the user quits from the program and wishes to restart the demo program again, then while in the ml600x directory

#### — type uLDEMO.BAT <enter>

The first screen (refer screen#1 in attached figure), comes up with the Micro Linear logo and asks the user to let the program know the parallel port selected (LPT1 or LPT2) and the device under test ( ML6005 or ML6006 ). In addition the Eval board shows the frequency response of a 6th order Bessel including the effect due to the (0.0047µF) input and output coupling capacitors. It asks the user to program the start and stop frequency values for this frequency response display. NOTE: This ideal Bessel response is shown to give a feeling of the frequency response. The actual filter response is embellished by the finer realizations in actual silicon implementation. Having done that, click on the run box to get the operating screen which allows the user to change the parameters of the filter, or click on the guit box to end the program altogether.

The main operating screen (refer screen #2 in attached figure), allows the entry of three pieces of information; the mode bits, the boost values and the corner frequency values. The mode bits viz. power down, read/write, and autozero are shown as toggle switches and can be turned on or off, as desired, using the mouse. The cutoff frequency is seen as a sub-window in the main dialog window.

This sub-window shows the cutoff frequency in MHz, the 6 bit binary value of the cutoff frequency setting in the control register, and also the decimal value of this setting. The slimming boost options are seen as another subwindow in the main dialog window. This sub-window shows the boost values in dB, the five bit binary value of the boost setting in the control register, and also the decimal value of this setting. The values in the subwindows can be changed by clicking on the up and down arrows seen at the edge of the box or if the user clicks once with the cursor inside the sub-window, a menu pops up showing the various values available for that subwindow. Keeping the mouse button pressed at the last line scrolls the sub-window. Moving the mouse one line up, with the button pressed, stops the scrolling. Move the mouse to the desired setting, while keeping the button pressed, and release for selecting that setting. In the bottom of the dialog box is a sub-window showing the current programmed contents of the control register. In addition, there is a SERIAL SEND box, clicking on which, sends the programmed information, over the serial

interface to the chip. However, if the AUTO SEND box is selected, then whenever any of the information is updated in the dialog window, the control register is automatically updated in a real-time manner. When the user clicks on the **PLOT** box, the frequency response is plotted on the screen, based on the current control register parameters. If the AUTO PLOT box is selected, then every time the control register parameters are updated, the plot on the screen is also automatically updated. The **ERASE** box is used to clear the plot on the screen. If the **OVERLAY** box is selected then the multiple frequency response curves are overlayed, one on top of the previous one, as long as the original scale can handle the responses. However if the most current response plot requires a change of scale on the Y-axis, then all the previous plots will be erased. Hence, if the previous plots need to be retained, even if the most current plot needs a different scale, then the LOCK GRAF box needs to be selected.

Clicking on the **RETURN** box, takes the user back to the first screen. It should be noted that the frequency response shown on the screen is an ideal bessel type response, and hence is not an exact representation of the filter transfer function implemented inside the chip.

## 4.0 SAMPLE EVALUATION EXPERIMENTS

Caution: Before running any tests on the eval board using the Network Analyzer, be sure to normalize it for its own internal phase errors.

Normalization on the HP network analyser is done by setting the receiver ATTEN to 20dB and connecting the SOURCE via a BNC cable directly back to INPUT A. Set up the frequency range etc. and press TRIGGER to get a sweep and then press MEASR CAL. After caliberation set the receiver ATTEN to 0dB. Outlined below are some of the evaluation experiments.

#### 4.1 POWER DOWN MODE TEST

Put a current meter in series with the demo board's +5V power supply and monitor the current in both the power down state and the non power down state. This measured current includes the drop through the external bias resistors. Therefore, to get an accurate value subtract the current due to the 750 $\Omega$  external bias resistors, approximately 10.7mA, and the 50 $\mu$ A current due to the pull-up resistor R9.

#### 4.2 READ/WRITE CONTROL FUNCTION TEST

Set the RW bit on and off in the control register and measure the input impedance in each state. In the read mode, with the bit low, the differential input impedance is 2k, while in the write mode the impedance is  $350\Omega$ . The Read/Write mode can be controlled through the serial interface or by the switch provided on the eval board (optional). The filter provides a clamping of the input to protect against transients generated during a write to read transition.

#### 4.3 FREQUENCY RESPONSE MEASUREMENTS

At maximum  $f_C$ , no slimming and full slimming At minimum  $f_C$ , no slimming and full slimming

- Normal lowpass output (VOL), refer graph 1
- Differentiated Bandpass output ( VOH ), refer graph 2

#### **4.4 GROUP DELAY TRACKING**

Tracking between the normal lowpass output  $(\mbox{\ensuremath{V_{OL}}})$  and the differentiated bandpass output

(V<sub>OH</sub>) for both cases of no slimming and full slimming. **Refer to graph 3**, showing that the group delay tracking is within 1ns within the frequency range of interest.

#### **4.5 LOG PHASE**

Phase Difference between the normal lowpass output and differentiated bandpass output. **Refer to graph 4**, which shows that the phase difference is actually within 1° for the frequency range of 5 to 20MHz.



Graph 1 (Frequency Response – Lowpass)



Graph 2 (Frequency Response – Bandpass)



Graph 3 (Group Delay)



 $\begin{array}{c} \textbf{Graph 4} \\ \textbf{(Phase Error - V}_{OH} \ \textbf{vs. V}_{OL} \textbf{)} \end{array}$ 

Micro Linear



| DESCRIPTION                                                                                                                                              | VENDOR                              | PART#      | QUAN             |
|----------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|------------|------------------|
| Transformer T1, T2, T3                                                                                                                                   | Mini-circuits                       | T1-6T      | 3                |
| 25 pin D-shell connector, J1                                                                                                                             | Pan Pacific                         | DRB-25SR   | 1                |
| BNC, right angle, female,<br>PC mount                                                                                                                    | Pomona                              | model 4788 | 3                |
| Power inputs, banana jacks                                                                                                                               | Pomona                              |            | 2                |
| Slide Switch, SW1                                                                                                                                        | Alco                                | tss11      | 1                |
| Resistors, metal film 1/4 watt<br>R2<br>R3,R4,R5,R6<br>Added transformer input resistors<br>(in series with C6, C7, C8, C9)<br>R7, R8 (now wire jumperd) | 50Ω<br>750Ω<br>1000Ω                |            | · 1 4 4 4        |
| Capacitors C10, Tantalum C1, C2 ceramic C6,C7,C8,C9 C2                                                                                                   | 1.0μF<br>0.1μF<br>0.0047μF<br>100pF |            | 1<br>2<br>4<br>1 |
| IC - ML6006                                                                                                                                              | Micro Linear                        |            | 1                |



**Eval Board Component Layout** 

|             | Micro Li<br>Concourse Dr. San Jo   |                                                                                           |           |
|-------------|------------------------------------|-------------------------------------------------------------------------------------------|-----------|
|             |                                    | *** WELCOME to MICRO LINEAR'S FILTER DEMO * *                                             | •         |
|             |                                    |                                                                                           |           |
|             |                                    |                                                                                           |           |
| Select prin | nter port for Demo Board<br>LPT1 H | Set 'Ideal Bessel Plot' Param's:   Start Frequency:   Stop Frequence   10000.00   7.00e+7 | y:<br>RUN |
| N           | Select Device:<br>ML6005<br>ML6006 |                                                                                           | QUIT      |



ML6006/ML6005 Eval Board User Interface Templetes.



## **Integrated Disk Read Channel Processor**

### **GENERAL DESCRIPTION**

The ML6010 Integrated Disk Read Channel Processor. incorporates a pulse detector, two channel gated servo peak detectors, a data synchronizer, a partial frequency synthesizer, a (1.7) RLL encoder/decoder and write precompensation circuitry onto a single chip, providing a complete read channel solution for hard disk drive subsystems. The chip receives serial NRZ data from the disk controller, encodes the data into (1,7) RLL code with precompensation and writes to the disk. In the read mode it peak detects preamplified read pulses for both data and embedded servo information, resynchronizes the data, and decodes the (1.7) RLL data back to NRZ. The chip operates at data rates up to 36 Mbits/s with three levels of write precompensation, set with an external capacitor and a pulse detector with less than 1ns of pulse pairing. The ML6010 supports constant density recording (CDR) applications with an onboard charge pump and VCO for the frequency synthesizer and requires an external phase detector and M & N dividers to realize a complete frequency synthesizer. It is set to interface directly to ML6005/6 family of BICMOS filter/equalizer chips with programmable cutoff frequency and pulse slimming (equalization) capability.

#### **FFATURES**

- NRZ data rates up to 36 Mbits/s
- Single +5 volt power supply +/- 5%
- Operating power dissipation 700mW
- Industry standard pulse detector circuitry with less than
   1 ns pulse pairing
- Pattern—insensitive wide bandwidth AGC amplifier
- Two channel gated servo peak detectors for embedded servo recovery
- Industry standard fast acquisition PLL with zero phase start capability
- VCO/Charge pump has greater than 3:1 tuning range
- On-board frequency synthesizer charge pump and VCO for addressing ZBR applications
- Interface to industry standard channel filtering/ equalizer chips like ML6005/6
- Three level Write Data Precompensation support
- (1,7) RLL encoding/decoding support
- Available in a 52 pin OFP package

#### **BLOCK DIAGRAM**



### **GENERAL DESCRIPTION** (Continued)

The ML6010 is fabricated in a BiCMOS process (4GHz npn  $f_t$ ; 1.5 $\mu$  CMOS) and operates off of a single 5 volt supply. The ML6010 is based on a semi-standard tile array (FC3560) with built in uncommitted gain stages for the flexibility of user defined channel pulse detector and/or passive differentiator or matched delay applications and a

digital gate array for adding user specific functions, thus allowing for customizable options of this feature set, based on the user requirements. Some examples are the optional servo demod outputs—unbuffered A,B,C,D, or buffered A, B and A-B outputs; a 2,7 RLL Endec instead of the 1,7 RLL Endec or maybe implement the M & N dividers instead of the Endec, digital glue, etc.

#### PIN CONNECTION AGCSET SDLY GATEB D PEAKA [ GATEA ] LEVEL DISCHG == HOLD VCCDS [ 52-Pin QFP CVCO1 = VCCFS CINT1 CVCO2 POUT1 : CINT2 VCOIN1 □ J VCOIN2 GNDPLL [ TEST PUP 🖂 ☐ CWPE CWPN PDN 🗔 VCO/3 DRD

#### PIN DESCRIPTION

| PIN# | NAME  | FUNCTION                                                                                               | PIN# | NAME   | FUNCTION                                                                                                     |
|------|-------|--------------------------------------------------------------------------------------------------------|------|--------|--------------------------------------------------------------------------------------------------------------|
| 1    | PEAKB | A capacitor or a capacitor in series with a resistor, connected between this pin and GNDA functions as | 5    | DISCHG | TTL input (active high). When this pin is forced to a TTL high, both the servo peak detectors are discharged |
|      | · .   | a servo sample and hold for channel B.                                                                 | 6    | VCCDS  | Analog + 5 volt supply for data synchronizer related blocks.                                                 |
| 2    | GATEB | TTL input (active low). When this pin is forced TTL low, servo peak detector B is enabled.             | 7    | CVCO1  | Capacitor between this pin and VCCDS sets up the VCO center frequency for the data synchronizer.             |
| 3    | PEAKA | A capacitor or a capacitor in series with a resistor, connected between this pin and GNDA              | 8    | CINT1  | Coarse input for data synchronizer loop filter time constant setting.                                        |
|      |       | functions as a servo sample and hold for channel A.                                                    | 9    | POUT1  | Data synchronizer's charge pump output, drives the loop filter input.                                        |
| 4    | GATEA | TTL input (active low). When this pin is forced TTL low, servo peak detector A is enabled.             | 10   | VCOIN1 | Data synchronizer's VCO control input, driven by the loop filter output.                                     |
|      |       |                                                                                                        |      |        |                                                                                                              |

## PIN DESCRIPTION (Continued)

| PIN# | NAME    | FUNCTION                                                                                                                                                                                                                                                           | PIN#         | NAME       | FUNCTION                                                                                                                                                                                                                                                   |
|------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 11   | GNDPLL  | Analog ground for data synchronizer and frequency synthesizer.                                                                                                                                                                                                     | 27           | CWPN       | RC network to setup the normal delay time constant for write precompensation.                                                                                                                                                                              |
| 12   | PUP     | Charge pump input for the frequency synthesizer (pump up).                                                                                                                                                                                                         | 28           | CWPE       | RC network to setup the early delay time constant for write precompensation.                                                                                                                                                                               |
| 13   | PDN     | Charge pump input for the frequency synthesizer (pump down).                                                                                                                                                                                                       | 29           | TEST       | Reserved for test purposes. Must be tied to DGND for normal operation.                                                                                                                                                                                     |
| 14   | DGND    | Digital ground.                                                                                                                                                                                                                                                    | 30           | VCOIN2     | Fine input for the frequency                                                                                                                                                                                                                               |
| 15   | NRZIN   | NRZ write data input from disk controller. This pin can be                                                                                                                                                                                                         |              | OU 170     | synthesizer loop filter time constant setting.                                                                                                                                                                                                             |
|      |         | connected to the NRZOUT pin to form a single bi-directional NRZ port if desired.                                                                                                                                                                                   | 31           | CINT2      | Coarse input for frequency synthesizer loop filter time constant setting.                                                                                                                                                                                  |
| 16   | WCLK    | Write clock input synchronous with the NRZ Write data input.                                                                                                                                                                                                       | 32           | CVCO2      | Capacitor between this pin and VCCA sets up the VCO center frequency for the frequency                                                                                                                                                                     |
| 17   | WD      | Write precompensated, active low (1,7) RLL encoded write data output                                                                                                                                                                                               |              |            | synthesizer PLL.                                                                                                                                                                                                                                           |
| 18   | NRZOUT  | to the read/write amplifier.  NRZ read data output to the disk                                                                                                                                                                                                     | 33           | VCCFS      | Analog +5 volt supply for frequency synthesizer.                                                                                                                                                                                                           |
| 10   | MZCCT   | controller. This pin can be connected to the NRZIN pin to form a single bi-directional NRZ port if desired.                                                                                                                                                        | 34           | CRWD       | Capacitor between this pin and GNDA determines the write to read (input clamp) delay time, e.g. a 1800 pF capacitor gives a delay                                                                                                                          |
| 19   | RRC     | Read/Reference clock: a multiplexed clock source used by the disk controller. During mode change there will be no glitches on this line and no more than two lost clock pulses will occur. When Read Gate goes high, RRC synchronized to the NRZ read data will be | 35<br>:<br>: | HOLD       | time of 3 us typ.  TTL input pin (active low). When this pin is forced low, all the charging and discharging pathes on the CAGC pin are disabled. The AGC amplifier now acts as a fixed gain amp. with the gain determined by the voltage on the CAGC pin. |
| 20   | VCCD    | available after 19 read data pulses.  Digital VCC +5 volts.                                                                                                                                                                                                        | 36           | LEVEL      | Emitter follower output, provides rectified signal level, which can be                                                                                                                                                                                     |
| 21   | VCOCLK1 | An open emitter ECL output for testing purposes.                                                                                                                                                                                                                   |              |            | used through a resistor divider<br>network as a dynamic hysteresis<br>control signal to the hysteresis pin.                                                                                                                                                |
| 22   | VCO/3   | Divide by three output of the frequency synthesizer VCO clock output.                                                                                                                                                                                              | 37           | HYS        | The voltage applied to this pin determines the threshold level of the qualification channel. In a                                                                                                                                                          |
| 23   | DRD     | 1/3 cell delayed read data for testing purposes.                                                                                                                                                                                                                   |              |            | typical application, the signal on this pin is derived from the LEVEL                                                                                                                                                                                      |
| 24   | RG      | Active high read gate input from the disk controller. This signal is used to select the PLL reference input.                                                                                                                                                       | 38<br>39     | IN-<br>IN+ | pin.  AGC amplifier differential input, AC coupled from the R/W amplifier. Signal range recommended 15 mV                                                                                                                                                  |
| 25   | WG      | Active high write gate input from the disk controller. This signal is used to enable the write mode.                                                                                                                                                               | 40           | GNDA       | to 150 mVp-p differential.  Analog ground.                                                                                                                                                                                                                 |
| 26   | CWPL    | RC network to setup the late delay time constant for write precompensation.                                                                                                                                                                                        |              |            |                                                                                                                                                                                                                                                            |

## PIN DESCRIPTION (Continued)

| PIN#     | <br>NAME     | FUNCTION A WAY IN THAT                                                                                                                                                | PIN#     | NAME         | FUNCTION                                                                                                                                                            |
|----------|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 41<br>42 | OUT-<br>OUT+ | AGC amplifier differential outputs,<br>AC coupled to ML6005/ML6006<br>filter chip. These pins have a<br>current sink capability of 2 mA<br>typical.                   |          |              | of the ML6005/ML6006 filter/<br>equalizer chip. Peak to Peak<br>differential signal at these pins are<br>determined by the DC voltage<br>applied to the AGCSET pin. |
| 43       | AGCSET       | Voltage on this pin sets up the peak<br>to peak differential voltage at the<br>CH+/CH- pins when the AGC<br>amplifiers are settled.                                   | 48<br>49 | DIF+<br>DIF- | Time Channel zero crossing comparator differential inputs. These are AC coupled from the differentiated (bandpass) outputs of                                       |
|          |              | Vp-p diff @CH+/CH-<br>= 4 * (VAGCSET - VCCA/2)                                                                                                                        | 50       | RD           | the ML600X filter/equalizer chip.  Pulse detector raw read data output                                                                                              |
| 44       | CAGC         | AGC loop capacitor to GNDA.<br>Lead-Lag network may be used for<br>different loop filter characteristics, if                                                          |          |              | This signal internally goes to the 1/3 cell delay block enroute to the data synchronizer. This is an ECL output.                                                    |
|          |              | needed.                                                                                                                                                               | 51       | COS          | The capacitor between this pin and                                                                                                                                  |
| 45       | VCCA         | Analog +5 volt supply for pulse detector and servo peak detector.                                                                                                     |          |              | the VCCA sets up the raw read data<br>pulse width from the pulse detector<br>section to the data synchronizer.                                                      |
| 46<br>47 | CH+<br>CH-   | Gating channel differential inputs to hysteresis comparator, AGC fullwave rectifier and two-channel servo peak detector. These are AC coupled from the lowpass output | 52 .     | RDLY         | Resistor between this pin and VCCDS sets the charging current in 1/3 cell delay based on data rate range.                                                           |

### **ABSOLUTE MAXIMUM RATINGS**

## **OPERATING CONDITIONS**

| DC Supply Voltage (VCCD)          | 0.3 to +7 V         |
|-----------------------------------|---------------------|
| TTL Output Voltage (Vout)         | 5.5 V               |
| TTL Input Voltage (Vin)           |                     |
| Differential Input Voltage (Vdif) |                     |
| Analog Inputs                     | 0.3 to VCCA + 0.3 V |
| Storage Temperature (Tstg)        | 65 to +150 °C       |
| Maximum Junction Temperature (T   | max)125°C           |

| DC Supply Voltage (VCCD)5 +/- 5  | 5% VDC  |
|----------------------------------|---------|
| DC Supply Voltage (VCCA) 5 +/- 5 | 5% VDC  |
| Operating Temperature Range0     | to 70°C |

### **ELECTRICAL CHARACTERISTICS**

| PARAMETER                          | CONDITIONS                                 |     | MIN | TYP. | MAX | UNITS |
|------------------------------------|--------------------------------------------|-----|-----|------|-----|-------|
| AGC Amplifier and I/P Z-Clamp      |                                            | .5. |     |      |     |       |
| AGC 3dB bandwidth (Note 1)         | VCAGC = 2V,<br>VIN(Diff) = 15 mVp-p        |     |     | 60   |     | MHz   |
| Maximum AGC gain                   | VCAGC = 2V,<br>VIN(Diff) = 15 mVp-p        | ,   | 100 | 150  |     | V/V   |
| Minimum AGC gain                   | VCAGC = 3.5V,<br>VIN(Diff) = 150 mVp-p     |     |     | 5    | 10  | V/V   |
| AGC Control Range                  |                                            |     |     | 27   |     | dB    |
| AGC Control Sensitivity            |                                            |     |     | 37   |     | dB/V  |
| Input Signal Range (Differential)  |                                            |     | 15  |      | 150 | mV .  |
| Output Signal Swing (Differential) | VCAGC = 2.0V,<br>VIN(Diff) = +/- 100 mVp-p |     |     | 1.5  | 2.5 | Vp-p  |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                               | CONDITIONS                                                       | MIN  | TYP.  | MAX  | UNITS  |
|-----------------------------------------|------------------------------------------------------------------|------|-------|------|--------|
| AGC Amplifier and I/P Z-Clamp (continue | rd)                                                              |      |       |      |        |
| Input Voltage Noise (Note 1)            | VIN = 0 V                                                        |      | 20    |      | nV/√Hz |
| Differential Input Resistance           | Read Mode Vin+ = 2.575V<br>Vin- = 2.425                          | 4.5  | 6.0   | 7.5  | kohm   |
| Differential Input Resistance           | Write Mode Vin+ = 2.575V<br>Vin- = 2.425                         | 200  | 300   | 400  | ohm    |
| Common Mode Rejection Ratio (Note 1)    | Vin+ = Vin- = 100 mV<br>VCAGC = 2V                               | ·    | 45    |      | dB     |
| AGC offset ( I/P referred )             | VIN+ = VIN- = VCCA/2<br>VCAGC = 2 V                              | -4   |       | 4    | mV     |
| Power supply Rejection Ratio            | VCCA = 5V + 100  mVp-p $VCAGC = 2V,$                             |      | 45    |      | dB     |
| AGC output common mode bias             | VCCA = 5V, Vin+ = Vin-                                           |      | 2.7   | 3.0  | V      |
| AGC capacitor bias current              | VCAGC = 3.5 V                                                    |      | 1     | 20   | μA     |
| AGC input offset voltage                | VCAGC=2 V, Vin+ = Vin-                                           |      |       | 400  | mV     |
| AGC output sink current                 | VCCA = 5V                                                        | 1    | 2     | 3    | mA     |
| AGC output resistance                   | Measured on OUT+/OUT-                                            |      | 40    |      | ohms   |
| CAGC voltage range                      |                                                                  | 2.2  |       | 3.4  | V      |
| Clamp Off time delay (Note 1)           | Crwd=1800 pF, VCAGC=2.0V,<br>Vin (diff)=5 mV                     | 2    | 2.5   | 3.0  | μs     |
| Clamp Propagation Delay R W (Note 1)    | Crwd=1800 pF, VCAGC=2.0V,<br>Vin (diff)=5 mV                     |      | 15    | 100  | ns     |
| AGCVOS vs Gain                          | VCAGC=VCC/2 to VCC/2 + 0.25V                                     | -400 |       | 400  | mV     |
| AGC Rectifier and Comparator            |                                                                  |      |       |      |        |
| Input signal range (Note 1)             |                                                                  |      |       | 2.0  | Vp-p   |
| Input Bias voltage                      |                                                                  | 40   | 50    | 60   | %VCCA  |
| Input resistance (differential)         |                                                                  | 3.75 | 5     | 6.25 | Kohms  |
| CAGC Output voltage                     | @CAGC, Vin > VAGCSET<br>RCAGC = 100K<br>VAGCSET = VCCA/2 + 100mV |      | VCCA8 | -    | V      |
| CAGC charge resistance                  | Vin > VAGCSET<br>VAGCSET = VCCA/2 + 100mV                        |      | 300   |      | ohms   |
| CAGC clamped voltage (CAGCLMPV)         | Vin < VAGCSET<br>VAGCSET = VCCA/2 + 100mV                        |      | 2.2   |      | V      |
| AGCSET bias current                     | VAGCSET = 2.5 V                                                  |      | 1.5   | 10   | μA     |
| CAGC Decay current                      | Read , VCAGC=VCCA                                                |      | 4.7   | A    | μA     |
| CAGC leak current                       | Hold Mode<br>VCAGC=CAGCLMPV + 0.4V                               |      | 0.03  | 0.5  | μА     |
| Hold On & Hold Off time                 |                                                                  |      |       | 1    | μs     |

## ML6010

## **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                                 | CONDITIONS                             | MIN  | TYP.       | MAX   | UNITS     |
|-------------------------------------------|----------------------------------------|------|------------|-------|-----------|
| Zero Crossing Comparator                  |                                        |      |            | 1.35  |           |
| Differential input signal range (Note 1)  |                                        |      |            | 1.5   | Vp-p      |
| Differential input bias current           | @ VCCA/2                               |      |            | 20    | μΑ        |
| Diff comparator offset voltage            | HYS = 0V                               | -3.0 |            | + 3.0 | · mV      |
| Differentail input resistance             |                                        | 4.5  | 6.0        | 7.5   | kohms     |
| Differential bias voltage                 |                                        | 40   | 50         | 60    | %VCCA     |
| Zero crossing comparator gain (Note 1)    |                                        |      | . 65       |       | dB        |
| Hysteresis Comparator                     |                                        |      |            |       |           |
| HYS input signal range (Note 1)           |                                        |      |            | 1.5   | Vp-p      |
| Peak Hysterisis vs HYS voltage            |                                        | 0.44 | 0.5        | 0.56  | V         |
| HYS bias current                          | 1 44                                   |      |            | 20    | μΑ        |
| LEVEL pin max output current              |                                        | 2    |            |       | mA        |
| LEVEL pin output resistance               |                                        |      | 130        |       | ohms      |
| Internal and Pulse Qualification One-shot |                                        | 1    |            |       | L         |
| Internal one-shot (tpw) (Note 1)          |                                        |      | 15         |       | ns ns     |
| Pulse Qualification one-shot ( tpw )      | Cos = 47 pF                            |      | 35         |       | ns        |
| Pulse Detector raw data VOH               |                                        |      | VCCA-2Vbe  |       | V         |
| Pulse Detector raw data VOL               |                                        | 1.   | VOH - 0.73 | 1.    | V         |
| Pulse Pairing Vdiff=1Vp-p diff @ 5 MHz    |                                        |      | 0.5        | 1.0   | ns        |
| Data Seperator PLL                        | ·                                      |      | <u> </u>   |       | •         |
| Phase Detector range                      | ,                                      |      | +/- pi     |       | radians   |
| Charge pump gain                          | V/I - VCOIN1 @DSVCC/2                  |      | 125        |       | μA        |
| Data Synch fVCO max                       | CVCO1 = 10pF VCCDS                     | 108  |            |       | MHz       |
|                                           | RG = 1, WG = 0,<br>VCINT1 = VCCDS - 1  |      |            |       |           |
|                                           | VVCOIN1 = VCCDS/2                      |      |            |       |           |
| Data Synch VCO range                      | CVCO1 = 10pF VCCDS                     | 3:1  | 4:1        |       |           |
|                                           | RG = 1, WG = 0,<br>VCINT1 = 1V to 4.2V |      |            |       |           |
| Data Synch VCO Course Gain                | CVCO1 = 10pF VCCDS                     |      | 300        |       | Mrad/s ∧  |
|                                           | RG = 1, WG = 0,<br>VCINT1 = 2V to 2.5V |      |            |       |           |
| · · · · · · · · · · · · · · · · · · ·     | VVCOIN1 = VCCDS/2                      |      |            |       |           |
| Data Sync VCO fine Gain                   | CVCO1 = 10pF VCCDS<br>RG = 1, WG = 0,  |      | TBD        |       | Mrad/s ∕\ |
|                                           | VCINT1 = VCCDS/2                       |      |            |       |           |
|                                           | VVCOIN1 = 2V  to  3V                   |      |            |       | <u> </u>  |
| PLL jitter specifications                 |                                        |      | 0.7        |       | ns        |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                                  | CONDITIONS                                                                      | MIN  | TYP.      | MAX       | UNITS     |
|--------------------------------------------|---------------------------------------------------------------------------------|------|-----------|-----------|-----------|
| Data Seperator PLL (continued)             |                                                                                 |      |           | ***       | ***       |
| Data sync window center offset             |                                                                                 |      | 1%Tw +/-2 |           | ns        |
| Maximum data rate (1,7 RLL)                | CVCO1 = 10pF VCCDS<br>RG = 1, WG = 0,                                           |      | 28        | 36        | Mbits/s   |
| Frequency Synthesizer PLL                  |                                                                                 |      |           |           |           |
| Charge pump gain                           | V/I - VCOIN2 @VCCFS/2                                                           |      | 125       |           | μА        |
| Freq Synthesizer fVCO max                  | CVCO2 = 10pF VCCFS<br>RG = 0, WG = 1,<br>VCINT2 = VCCFS -1<br>VVCOIN2 = VCCFS/2 | 108  |           |           | MHz       |
| Freq Synthesizer VCO range                 | CVCO2 = 10pF VCCFS<br>VCINT2 = 1V to 4.2V                                       | 3:1  | 4:1       |           |           |
| Freq Synthesizer fine VCO gain             | CVCO2 = 10pF VCCFS<br>VVCOIN2 = 2V to 3V                                        |      | TBD       |           | Mrad/s /V |
| Freq Synthesizer coarse VCO gain           | CVCO2 = 10pF VCCFS<br>VCINT2 = 2V to 2.5V<br>VVCOIN2 = VCCFS/2                  |      | 300       |           | Mrad/s /V |
| Servo Peak Detector                        |                                                                                 |      |           | :         |           |
| Input signal range (differential) (Note 1) |                                                                                 |      |           | 1.5       | Vp-p      |
| Servo demod voltage gain                   |                                                                                 |      | 2         | ·         | V/V       |
| Offset mismatch between two chnls          | Vin = 1.5 Vp-p differential                                                     | -20  |           | +20       | mV        |
| Output leakage current (ch disabled)       | GATE A/B =1, DISCHG=0                                                           |      |           | 10        | μΑ        |
| Servo demod discharge current              | R = 750 ohms                                                                    |      | 650       |           | μΑ        |
| Miscellaneous                              |                                                                                 |      |           |           |           |
| Operating power dissipation                |                                                                                 |      | 750       | 1000      | mW        |
| Write Precompensation time                 | Cwpn=20pF, Cwpl=39pF<br>fWCLK = 36 MHz                                          |      | 2         |           | ns        |
| Write Precompensation time                 | Cwpn=100pF, Cwpl=200pF<br>fWCLK = 7.2 MHz                                       |      | 20        |           | ns        |
| TTL compatible inputs and outputs          |                                                                                 |      |           |           |           |
| Input low voltage ( VIL )                  | ·                                                                               | -0.3 |           | 0.8       | ν         |
| Input high voltage ( VIH )                 |                                                                                 | 2.0  |           | VCC + 0.3 | V         |
| Input low current ( IIL )                  | VIL = 0.4V                                                                      |      |           | 0.4       | mA        |
| Input high current ( IIH )                 | VIH = 2.7V                                                                      |      |           | 100       | μΑ        |
| Output low voltage ( VOL )                 | IOL = 1 mA                                                                      |      |           | 0.4       | V         |
| Output high voltage ( VOH )                | IOH = -400 μA                                                                   | 2.4  |           |           | V         |

Note 1: These parameters are guaranteed by design. They are not 100% tested and are not in outgoing quality level calculation.

#### **FUNCTIONAL DESCRIPTION**

The ML6010 provides the integration of most of the functions associated with the implementation of disk read channel design up to 36 Mbits/s data rates. It incorporates a pulse detector, two gated servo peak detectors, a data seperator with fast acquisition capability, the charge pump and VCO functions for implementing a frequency synthesizer, write precompensation circuitry and a (1,7) RLL Endec. It is targeted at one/two platter 3 1/2" and high capacity 2 1/2" drives, where performance and capacity requirement take priority to power requirements, although the overall power requirements are much lower than earlier discrete block implementations.

The **Pulse Detector** section includes a wide bandwidth differential amplifier with automatic gain control, a precision full wave rectifier, time channel and gate channel. User programmable equalization or pulse slimming, and CDR band selection is supported through an external filter chip (ML6006). The Pulse detector will support pulse pairing specifications less than +/– 1ns.

**Two Gated Servo Peak Detectors** are incorporated for recovery of embedded servo information. Optionally it can provide buffered (A,B and a position error signal—PES) low impedance outputs which represent the peak detected level of each servo burst. These voltages are suitable for digitizing by an A/D converter and processed by the controlling processor, for head positioning.

The **Data Synchronizer** incorporates a fast acquisition phase lock loop with zero phase start capability and a 3:1 tuning range. Precise decode window control is

achievable using external components and the 1/3 cell-delay automatically tunes to the synthesized frequency depending on the zone. The settling time is typically less than 2 µs which is well within the requirements, e.g. for 36 Mbps data rate with 8 bytes of 3T preamble, and 1,7RLL code the minimum settling time required equals:

$$1/36 * 2 * 8 * 8 = 3.55 \mu s$$

The partial **Frequency Synthesizer** generates all necessary clocks for data encoding and synchronizer reference. The synthesizer requires external logic for the input divider (N) and feedback divider (M) programming and also uses an external loop filter, giving the user full control over the PLL's dynamics.

The **Endec** employs the 2/3 (1,7) RLL code type and supports a hard sectored drive implementation. After the index/sector pulse has been detected, an internal counter counts negative transitions of the incoming read data looking for three consecutive "3T" pattern. Once detected the VCO lock process is established. The **Write Precompensation** circuitry, provides control of the normal, early and late settings.

The ML6010 is fabricated in a BiCMOS process (4GHz npn  $f_t$ ; 1.5 $\mu$  CMOS) and operates off of a single 5 volt supply and is based on the **FC3560 semi-standard array**. The tile array allows a number of configurable features to realize a ML6010 like read channel combo chip, with customized features and pinout. For more information on the configurable options contact the factory:

#### ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE          |
|-------------|-------------------|------------------|
| ML6010CG    | 0°C to +70°C      | 52-Pin QFP (G52) |



## ML8464B, ML8464C

## **Pulse Detector**

#### GENERAL DESCRIPTION

The ML8464 is a Pulse Detector designed for use in magnetic disk applications to detect the amplitude peaks on the output of the read/write amplifier. These signal peaks are caused by flux reversal on the disk media, which when connected to the read/write amplifier result in an output consisting of a series of pulses of alternating polarity. The relative time position of these signal peaks is indicated by the leading edge of the TTL output pulses. The Pulse Detector accurately represents the time position of these peaks.

The ML8464 contains three major blocks. The amplifier block contains a wide bandwidth differential amplifier with Automatic Gain Control (AGC) and a precision full wave rectifier. The time channel block includes a programmable differentiator followed by a bidirectional one shot multivibrator. The gate channel block includes a differential comparator with programmable hysteresis, a D flip-flop and an output bi-directional one shot multivibrator. The ML8464C internally connects the time channel output to the D flip-flop.

#### **FEATURES**

- Wide differential input signal range 20-660 mV<sub>P-P</sub>
- TTL compatible digital Inputs and Output
- Externally gain controlled input differential amplifier
- Variable hysteresis comparator with gating circuitry
- Differentiator with externally programmable time constants
- Standard 12V power requirement
- Available in 24-pin DIP package, or a 28-pin surface mount PCC
- Improved pulse pairing (±1 ns max.)
- Handles RLL (1, 7) or (2, 7) data to 24 MB/s

#### ML8464B FEATURES

■ Direct replacement for DP8464B

### **BLOCK DIAGRAM**



\* ML8464C ONLY

### PIN CONNECTIONS



### PIN DESCRIPTION

|                    | •                                                                                                                                                                              |                                 |                                                                                                                                                                                  |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NAME               | FUNCTION                                                                                                                                                                       | NAME                            | FUNCTION                                                                                                                                                                         |
| Amp In+, Amp In-   | Differential inputs to the Amplifier. The output of the read/write head amplifier should be capacitively coupled to these pins.                                                | Set Pulse Width                 | External capacitor between this pin and Digital ground is connected to control the pulse width of the Encoded Data Out.                                                          |
| Amp Out+, Amp Out- | Differential outputs of the Amplifier. These outputs should be capacitively coupled to the gating channel filter and to the                                                    | Read/Write                      | TTL input. When low, the chip is in read mode and active. When High, the chip is forced into stand by mode.                                                                      |
|                    | time channel filter.  Differential inputs to the AGC block and the gating channel. Must be capacitively coupled from the Amp Out.  Differential inputs to the time             | Channel Alignment               | Buffered output of the differential comparator with hysteresis. This output is TTL on the ML8464B, and is open emitter on ML8464C. The ML8464C is specified with a 2KΩ pull-down |
|                    | channel differentiator. A filter is required between these pins and Amp Out pins to band limit the noise and to correct for any phase distortion due to read                   | Time Pulse In<br>(ML8464B only) | resistor to ground.  This is the TTL input to the clock of the D flip-flop. Usually it is connected to the Time Pulse Out pin.                                                   |
|                    | circuitry. Also inputs must be capacitively coupled to prevent disturbing the DC input level.                                                                                  | Time Pulse Out                  | ML8464B: This is the TTL output from the bidirectional one shot following the differentiator.                                                                                    |
| CD+, CD-           | External differentiator network is connected between these two pins.                                                                                                           |                                 | Usually it is connected to the Time Pulse In pin. ML8464C: Open emitter-follower test point.                                                                                     |
| Set Hysteresis     | DC voltage on this pin sets the amount of hysteresis on the differential comparator.                                                                                           | Encoded Data Out                | TTL output. Leading edge of this pin indicates the time                                                                                                                          |
| V <sub>REF</sub>   | AGC circuit adjusts the gain of<br>the amplifier to make the differ-<br>ential peak to peak voltage on<br>the Gate Channel. Input is four<br>times the DC voltage on this pin. | V <sub>CC</sub><br>GND<br>AGND  | position of the peaks.  12V power supply.  Digital ground. Digital signals should be referenced to this pin.                                                                     |
| $C_{AGC}$          | External capacitor between this pin and Analog ground is connected for the AGC.                                                                                                | AUND                            | Analog ground. Analog signals should be referenced to this pin.                                                                                                                  |

### **FUNCTIONAL DESCRIPTION**

The output from the read/write amplifier is AC coupled to the amp input of the ML8464. The amplifier's output voltage is fed back via an external filter to an internal fullwave rectifier and compared against the external voltage on the V<sub>RFF</sub> pin. The AGC circuit adjusts the gain of the amplifier to make the peak to peak differential voltage on the Gate Channel Input four times the DC voltage on the V<sub>RFF</sub>. Typically the signal on the amp out will be set for  $4V_{P-P}$  differential. Since the filter usually has a 6dB loss, the signal on the Gate Channel Input will be 2V<sub>P-P</sub> differential. The user should therefore set 0.5V on  $V_{REF}$  which can be done with a simple voltage divider from the +12V supply or other suitable reference.

The peak detection is performed by feeding the output of the amplifier through an external filter to the differentiator. The differentiator output changes state when the input pulse changes direction, generally this will be at the peaks. However, if the signal exhibits shouldering, the differentiator will also respond to noise near the baseline. To avoid this problem, the signal is also fed to a gating channel which is used to define a level either side of the baseline. This gating channel is

comprised of a differential comparator with hysteresis and a D flip-flop. The hysteresis for this comparator is externally set via the Set Hysteresis pin. In order to have data out, the input amplitude must first cross the hysteresis level which will change the logic level on the D input of the flip-flop. The peak of the input signal will generate a pulse out of the differentiator and bidirectional one shot. This pulse will clock the new data at the D input through to the output. In this way, when the differentiator is responding to noise at the baseline, the output of the D flip-flop is not changing since the logic level into the D input has not been changed. The comparator circuitry is therefore a gating channel which prevents any noise near the baseline from contaminating the data. The amount of hysteresis is twice the DC voltage on the Set Hysteresis pin. For instance, if the voltage on the Set Hysteresis pin is 0.3V, the differential AC signal across the gate channel input must be larger than 0.6V before the comparator will change states. In this case, the hysteresis is 30% of a 2V peak to peak differential signal at the gate channel

### ABSOLUTE MAXIMUM RATINGS

| Supply Voltage                                                | 14'    |
|---------------------------------------------------------------|--------|
| TTL Input Voltage                                             | . 5.5\ |
| TTL Output Voltage                                            | . 5.5  |
| Input Voltage                                                 | . 5.5  |
| Differential Input Voltage                                    | +3     |
| $\theta_{ A}$ for 24-Pin Plastic DIP (Copper Lead Frame) 60°C | C/Wat  |
| $\theta_{ A}$ for 28-Pin PLCC (Copper Lead Frame) 60°C        | C/Wat  |
| Storage Temperature Range65°C to                              | +150°0 |
|                                                               |        |

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not

## DC ELECTRICAL CHARACTERISTICS

Over recommended operating conditions of  $T_A$  = 0 to 70°C,  $V_{CC}$  = 12.0V  $\pm$  10%,  $V_{REF}$  = 0.5V, Set Hysteresis = 0.3V, Read/Write = 0.8V unless otherwise noted. (All pin numbers refer to DIP package.)

| SYMBOL              | PARAMETER                                               | MIN  | TYP        | MAX  | UNITS  | CONDITIONS                                                |
|---------------------|---------------------------------------------------------|------|------------|------|--------|-----------------------------------------------------------|
| AMPLIFIER           |                                                         |      | ,          | 100  | 1      | Agents and a second second                                |
| Z <sub>INAI</sub>   | Amp In Impedance                                        | 0.8  | 1.0        | 1,5  | kΩ     |                                                           |
| A <sub>VMIN</sub>   | Min Voltage Gain                                        | 100  |            | 6.0  | V/V    | AC Output 4V <sub>P-P</sub> Differential                  |
| A <sub>VMAX</sub>   | Max Voltage Gain                                        | 180  |            |      | V/V    | AC Output 4V <sub>P_P</sub> Differential                  |
| V <sub>CAGC</sub>   | Voltage on C <sub>AGC</sub>                             | 2.8  | 4.5<br>3.4 | 5.5  | V<br>V | $A_{V} = 6.0$<br>$A_{V} = 180$                            |
| GATE CHAN           | INEL                                                    |      |            |      |        |                                                           |
| Z <sub>INGCI</sub>  | Gate Channel Input Impedance                            | 1.75 | 2.5        | 3.25 | kΩ     |                                                           |
| I <sub>CAGC</sub>   | Current that charges C <sub>AGC</sub>                   | -1.5 | -2.5       | -3.5 | mA     | Pin 16 = 3.9V<br>Pin 21 – Pin 22 = 1.3V                   |
| I <sub>CAGC</sub> + | Current that discharges C <sub>AGC</sub>                |      | 1          | 5    | μΑ     | Pin 16 = 5.0V<br>Pin 21 - Pin 22 = 0.7V                   |
| I <sub>VREF</sub>   | V <sub>REF</sub> Input Bias Current                     |      | -0.01      | -100 | μΑ     |                                                           |
| V <sub>THAGC</sub>  | AGC Threshold                                           | 0.88 | 1.0        | 1.12 | V      | Pin .16 = 4.2V See Note 1                                 |
| l <sub>sh</sub>     | Set Hysteresis Bias Current                             |      | -60        | -100 | μΑ     |                                                           |
| V <sub>THSH</sub>   | Set Hysteresis Threshold                                | 0.48 | 0.6        | 0.72 | V      | See Note 2                                                |
| TIME CHAN           | NEL                                                     |      |            |      |        |                                                           |
| Z <sub>INTC</sub>   | Time Channel Input Impedance                            | 3.5  | 5          | 6.5  | kΩ     |                                                           |
| I <sub>CD</sub>     | Current into pins 1 & 24 that discharges C <sub>D</sub> | 2.1  | 2.7        | 3.4  | mA     |                                                           |
| WRITE MOI           | DE .                                                    |      |            |      |        |                                                           |
| Z <sub>INAI</sub>   | Amplifier Input Impedance in Write Mode                 | 100  |            | 500  | Ω      | Pin 11 = 2V                                               |
| I <sub>CAGC</sub>   | Pin 16 Current in Write Mode                            |      | 1.0        | 5.0  | μΑ     | Pin 11 = 2V<br>Pin 16 = 3.9V<br>Pin 21 - Pin 22 = 1.3V    |
| DIGITAL PIN         | NS                                                      |      |            |      |        |                                                           |
| V <sub>IH</sub>     | High Level Input Voltage                                | 2.0  |            |      | V      | ML8464B: Pins 11, 13                                      |
| V <sub>IL</sub>     | Low Level Input Voltage                                 |      |            | 0.8  | V      | ML8464C: Pin 11                                           |
| V <sub>i</sub>      | Input Clamp Voltage                                     |      |            | -1.5 | V      | V <sub>CC</sub> = 10.8V, I <sub>1</sub> = -18mA           |
| I <sub>IH</sub>     | High Level Input Current                                | 11   |            | 20   | μΑ     | V <sub>CC</sub> = 13.2V, V <sub>I</sub> = 2.7V            |
| l <sub>l</sub>      | Input Current at Maximum Input Voltage                  |      |            | 1    | mA     | $V_{CC} = 13.2V,$<br>$V_1 = 5.5V$                         |
| I <sub>IL</sub>     | Low Level Input Current                                 |      |            | -200 | μΑ     | V <sub>CC</sub> = 13.2V, V <sub>I</sub> = 0.5V            |
| V <sub>OH</sub>     | High Level Output Voltage                               | 2.4  |            |      | V      | $V_{CC} = 10.8V$ , $V_{IOH} = -40\mu A$<br>See notes 3, 7 |
| V <sub>OL</sub>     | Low Level Output Voltage                                |      |            | 0.5  | V      | $V_{CC}$ = 10.8V, $I_{OL}$ = 800 $\mu$ A, see note 2      |
| I <sub>OSC</sub>    | Output Short Circuit Current                            |      |            | -100 | mA     | $V_{CC}$ = 13.2V, $V_{O}$ = 0V                            |
| I <sub>CC</sub>     | Supply Current                                          |      | 54         | 75   | mA     | V <sub>CC</sub> = 13.2V                                   |

DC ELECTRICAL CHARACTERISTICS (Continued) Over recommended operating conditions of  $T_A$  = 0 to 70°C,  $V_{CC}$  = 12.0V  $\pm$  10%,  $V_{REF}$  = 0.5V, Set Hysteresis = 0.3V, Read/Write = 0.8V unless otherwise noted. (All pin numbers refer to DIP package.)

| SYMBOL            | PARAMETER                                                   | MIN | TYP · | MAX | UNITS  | CONDITIONS                                              |
|-------------------|-------------------------------------------------------------|-----|-------|-----|--------|---------------------------------------------------------|
| DIGITAL PIN       | NS (Continued)                                              |     |       |     |        |                                                         |
| V <sub>OHCA</sub> | Channel Alignment Pin V <sub>OH</sub><br>ML8464B<br>ML8464C | 2.4 | 7.6   |     | V      | (Note 3)<br>$I_{OH} = -40\mu A$<br>10kΩ Load to GND     |
| V <sub>OLCA</sub> | Channel Alignment Pin V <sub>OL</sub><br>ML8464B<br>ML8464C |     | 6.9   | 0.4 | V      | (Note 3)<br>I <sub>OL</sub> = 800μA<br>10kΩ Load to GND |
| V <sub>OHTP</sub> | Time Pulse Out Pin V <sub>OH</sub><br>ML8464B<br>ML8464C    | 2.4 | 9.6   |     | V<br>V | 10kΩ Load to GND<br>10kΩ Load to GND                    |
| V <sub>OLTP</sub> | Time Pulse Out Pin V <sub>OL</sub> ML8464B ML8464C          |     | 8.6   | 0.4 | V      | 10kΩ Load to GND<br>10kΩ Load to GND                    |

### AC ELECTRICAL CHARACTERISTICS

Over recommended operating temperature and supply range of  $V_{CC}$  = 10.8 to 13.2V,  $T_A$  = 0 to 70°C.

| SYMBOL           | PARAMETER                  | MIN | TYP  | MAX  | UNITS | CONDITIONS                                               |
|------------------|----------------------------|-----|------|------|-------|----------------------------------------------------------|
| ML8464-1         |                            |     |      |      |       |                                                          |
| t <sub>P-P</sub> | Pulse Pairing              |     | ±0.5 | ±1.0 | ns    |                                                          |
| ML8464-1.5       |                            |     |      |      |       | f = 2.5MHz                                               |
| t <sub>P-P</sub> | Pulse Pairing <sup>6</sup> |     | ±0.8 | ±1.5 | ns    | $V_{IN} = 40 \text{mV}_{P-P}$ differential<br>See note 4 |
| ML8464-2         |                            |     |      |      |       |                                                          |
| t <sub>P_P</sub> | Pulse Pairing              |     | ±1.5 | ±3.0 | ns    | ·                                                        |

- The AGC threshold is defined as the voltage across the gate channel input when the voltage on CAGC is 4.2V. Note 1.
- Note 2: The Set Hysteresis threshold is defined as the voltage across the gate channel input when the channel alignment output voltage
- To prevent inductive coupling from the digital outputs to amplifier inputs, the TTL outputs should not drive more than one ALS TTL Note 3: load.
- The filter and differentiator network are described in the pulse pairing set-up. Note 4:
- All limits are guaranteed by 100% testing or alternate methods. Note 5: Note 6: The 1.5 ns pulse pairing specification is available only on the ML8464C, not the ML8464B.
- ML8464B: Pins 12, 14, 15 Note 7:
  - ML8464C: Pins 14 and 15 only.



#### PULSE PAIRING SET UP

#### PARTS LIST

| R1 220Ω      | C1 82pF           |
|--------------|-------------------|
| R4 680Ω      | C2, C3, C6 0.01μF |
| R2, R3 240Ω  | C4 100pF          |
| R5, R6 3.3kΩ | C5 15pF           |
| R7 100kΩ     | C7, C8 0.0022μF   |
| L1 1.5μH     | C9 47pF           |
| L2, L3 4.7μH |                   |
|              |                   |

<sup>\*</sup> The connection between pins 12 and 13 is required only for the ML8464B.

### **PULSE PAIRING MEASUREMENT**

The scope probe is connected to pin 14 (Encoded Data Out) and triggered off of its positive edge. The trigger holdoff is adjusted so that the scope first triggers off the pulse associated with the positive peak and then off

the pulse associated with the negative peak. Pulse pairing is displayed on the second pair of pulses on the display. If the second pair of pulses are separated by 6ns, then the pulse pairing for the part is  $\pm 3$ ns.

#### ML8464C



#### ML8464B



#### DIFFERENCES BETWEEN ML8464C AND ML8464B

#### THE EXTERNAL DELAY

The ML8464B open circuits the digital signal at pins 12 and 13. This allows for the insertion of an external delay filter. The ML8464C has no TTL buffers at these pins and closes the signal path internally bringing out a test point at pin 12. Hence, the ML8464 does not allow for the external delay.

#### **TEST POINTS**

The ML8464B has two TTL test points at pins 12 and 15. The ML8464C uses open emitter followers in an ECL configuration. Hence, the voltage levels are not similar at pins 12 and 15 on both devices. The typical voltage level at pins 12 are  $V_{OH} = 9.6V$ ,  $V_{OL} = 8.6V$  and at pin 15 are  $V_{OH} = 1.6V$ ,  $V_{OL} = 1.0V$ .

#### AGC GAIN CONTROL FACTOR

The AGC reference level is a DC voltage externally set at  $V_{REF}$  (pin 4). Increasing this DC voltage will increase the gain of the gain controlled amplifier.

AGC gain control factor =

$$\frac{\text{V}_{\text{OUT PEAK}} = \text{peak of the AGC amp}}{\text{V}_{\text{REF}}}$$
AGC gain control factor =  $\frac{2.5\text{V}_{\text{PP}}}{0.5\text{V}_{\text{DC}}} = 5$  for ML8464B
$$= \frac{2.0\text{V}_{\text{PP}}}{0.5\text{V}_{\text{DC}}} = 4$$
 for ML8464C

Thus, at  $V_{REF} = 0.5V_{DC}$ ,  $V_{OUT}$  AGC = 2.5V for ML8464B and 2.0V for ML8464C. This smaller signal amplitude should be taken into consideration at the hysteresis comparator. To set the desired amount of hysteresis, and external DC control voltage is used. The particular settings for  $V_{REF}$  and control voltage at pin 3 that optimizes the ML8464B performance may not necessarily optimize the ML8464C performance.

## ORDERING INFORMATION

| PART NUMBER   | TEMP. RANGE  | PACKAGE                                                                              | PULSE PAIRING |
|---------------|--------------|--------------------------------------------------------------------------------------|---------------|
| ML8464C-1CP   | 0°C to +70°C | MOLDED DIP (P24) MOLDED PCC (Q28) MOLDED DIP (P24) MOLDED PCC (Q28) MOLDED DIP (P24) | ±1 ns         |
| ML8464C-1CQ   | 0°C to +70°C |                                                                                      | ±1 ns         |
| ML8464C-1.5CP | 0°C to +70°C |                                                                                      | ±1.5 ns       |
| ML8464C-1.5CQ | 0°C to +70°C |                                                                                      | ±1.5 ns       |
| ML8464C-2CP   | 0°C to +70°C |                                                                                      | ±3 ns         |
| ML8464C-2CQ   | 0°C to +70°C | MOLDED PCC (Q28)                                                                     | ±3 ns         |
| ML8464B-1CP   | 0°C to +70°C | MOLDED DIP (P24)                                                                     | ±1 ns         |
| ML8464B-1CQ   | 0°C to +70°C | MOLDED PCC (Q28)                                                                     | ±1 ns         |
| ML8464B-2CP   | 0°C to +70°C | MOLDED DIP (P24)                                                                     | ±3 ns         |
| ML8464B-2CQ   | 0°C to +70°C | MOLDED PCC (Q28)                                                                     | ±3 ns         |

# **Power Supply ICs**

## Section 6

| Selection Guide |                                               | 6-1   |
|-----------------|-----------------------------------------------|-------|
| ML1825          | High Frequency Power Supply Controller        | 6-5   |
| ML4809          | High Frequency Current Mode PWM Controller    | 6-12  |
| ML4810          | High Frequency Current Mode PWM Controller    | 6-23  |
| ML4811          | High Frequency Current Mode PWM Controller    | 6-23  |
| ML4812          | Power Factor Controller Evaluation Kit        | 6-31  |
| ML4812EVAL      | Power Factor Controller                       | 6-45  |
| ML4813          | Flyback Power Factor Controller               | 6-46  |
| ML4815          | Zero Voltage Switching Resonant Controller    | 6-58  |
| ML4816          | High Frequency Multi-Mode Resonant Controller | 6-71  |
| ML4817          | High Frequency Single Ended PWM Controller    | 6-85  |
| ML4818          | Phase Modulation/Soft Switching Controller    | 6-93  |
| ML4818EVAL      | Phase Modulation Controller Evaluation Kit    | 6-10  |
| ML4819          | Power Factor and PWM Controller "Combo"       | 6-10  |
| ML4821          | Power Factor Controller                       | 6-119 |
| ML4821EVAL      | Average Current PFC Controller Evaluation Kit | 6-12  |
| ML4823          | High Frequency Current Mode PWM Controller    | 6-12  |
| ML4825          | High Frequency Current Mode PWM Controller    | 6-13  |
| ML4830          | Electronic Ballast Controller                 | 6-142 |
| ML4861          | Low Voltage Boost Regulator                   | 6-14  |
| ML4861EVAL      | Low Voltage Boost Regulator Evaluation Kit    | 6-15  |
| ML4862          | Battery Power Controller IC                   | 6-15  |
| ML4862EVAL      | Battery Power Controller Evaluation Kit       | 6-162 |
|                 |                                               |       |





## **Power Supplies**

## **Selection Guide**

#### SWITCH MODE POWER SUPPLY CONTROL

Micro Linear offers high performance Switch Mode Power Supply IC controllers for PWM, Phase Modulation, Resonant and Power Factor Correction as well as Power Controllers for Battery powered systems. These IC's are the highest frequency IC's available and include unique features for enhanced stability, easy synchronization and improved fault management. These controllers can be tailored to meet your unique design requirements using Micro Linear's array-based Semi-Standard capability.

For Power Factor Correction, four IC's are available to meet the needs of a variety of different applications. Boost and Buck Boost dedicated PFC control IC's are available. Also, a new IC, the ML4819, combines a boost PFC stage with a Current Mode PWM control section. This new "Combo" controller is the first IC available which controls an entire PFC corrected power supply on a single chip.

Also, a new Average Current Sensing Boost PFC controller, the ML4821, achieves the lowest harmonic distortion and highest power factor.

Two new resonant controllers are now available, one for zero voltage switching and one multi-mode controller. Both IC's offer unique overload protection features, high current output drivers, and low cross conduction. The multi-mode controller supports both series resonant converters operating above resonance and ZCS topologies.

The ML4818 Phase Modulation Controller combines the low-loss zero-voltage switching transitions of a resonant topology with the efficient energy transfer characteristics of square wave PWM.

Our new ML4861 and ML4862 offer integrated system solutions for palmtop and notebook or laptop applications. High efficiency is achieved through synchronous rectification.

These IC's are available in Commerical (0°C to +70°C), Industrial (-40°C to +85°C) and Military (-55°C to +125°C) temperature ranges in both DIP and Surface Mount packages.

#### PULSE WIDTH MODULATION IC'S

- 1MHz Operation
- Voltage Mode or Current Mode Operation
- High Current (2A peak) High Speed Totem Pole Outputs
- Precision (+1%) 5.1V Reference
- Soft Start Latch Ensures Full Soft Start Cycle
- Semi-Standard Options Available
- Unique Features to Enhance Synchronization Stability Fault Protection

### **POWER FACTOR CONTROLLERS**

- ML4812 General Purpose Boost Mode (Peak ISENSE)
- ML4821 Average Current Sense Boost Mode
- ML4813 Flyback Converter for Low Power Systems
- ML4819 Boost PFC and PWM "Combo"

#### BATTERY POWERED IC's

- ML4862 Laptop Power Controller
- ML4861 Palmtop Boost Regulator

## SOFT-SWITCHING AND RESONANT CONTROLLERS

#### ML4815 Single Ended Zero Voltage Switching Controller

- Ideal for Low Input Voltage DC to DC Converter Modules
- Operation to 1.5MHz

#### ML4816 Multi-Mode Push-Pull Resonant Controller

- Supports All Major Topologies: ZVS and ZCS
- Constant Off-Time or Constant On-Time Control

#### ML4818 Phase Modulation/Soft Switching Controller

- Full Bridge Zero Voltage Switching Operation
- Power DIP Package

## ML4830 ELECTRONIC BALLAST CONTROLLER

- A complete solution for Electronic Ballasts
- Power Factor Controller
- PWM or Frequency Modulation.

#### **BATTERY POWERED CONTROL IC's**

New in 1992 are two IC's for battery powered systems. The ML4862 is a complete control solution for multi-cell Laptop and Notebook computer systems. The ML4861 Palmtop Boost is the most compact boost converter on the market, providing 5V (or 3.3V) output for input voltages from 1V to 4.5V. Both use synchronous rectification for high efficiency.

|                     | ML4862                                          | ML4861                          |
|---------------------|-------------------------------------------------|---------------------------------|
| Application         | Notebook/Laptop                                 | Palmtop                         |
| Input Voltage Range | 5.5 to 22V                                      | 1 to 4.5V                       |
| Output Voltages     | 3.3, 5V, 12V,<br>5V (Linear)                    | 5V or 3.3V or<br>Adjustable     |
| Output Current      | Determined by<br>External Components            | 80mA (1 Cell)<br>350mA (3 Cell) |
| Other Features      | Logic to MOSFET Drivers<br>All N-Channel Design | Only 2 External<br>Components   |

#### **ELECTRONIC BALLAST CONTROL**

The ML4830 is the first commercially available IC designed specifically for Electronic Ballasts. This IC contains an average current sensing boost mode power factor controller, similar to the ML4821, as well as a ballast control section. Flexibility is built in to the ML4830, allowing it to operate with programmable starting scenarios and either PWM or Frequency modulated ballast outputs.



#### POWER FACTOR CONTROLLERS

Micro Linear offers more choices for Power Factor Correction than any other company. All of Micro Linear's PFC systems will easily meet IEC-555 requirements for AC input current harmonic distortion.

For the lowest harmonic distortion available over a wide range of input line and output load conditions, Micro Linear has introduced the ML4821 Average Current Sensing PFC controller. The ML4813 flyback controller offers the user a choice of output voltages and is easily isolated. The ML4819 PFC Combo IC provides a complete control solution for power factor corrected supplies, providing both the PFC pre-regulation and PWM control outputs. The ML4821 uses the lossless peak current sensing method for the highest efficiency possible.

All of Micro Linear's PFC control IC's provide Over-Voltage Protection and high current outputs for fast MOSFET drive.

**Power Factor Controller Comparison** 

| FEATURE                 | ML4812                             | ML4813                                                | ML4819                             | ML4821                             |
|-------------------------|------------------------------------|-------------------------------------------------------|------------------------------------|------------------------------------|
| Topology                | Continuous<br>Boost                | Flyback                                               | Boost + PWM<br>Combo               | Continuous<br>Boost                |
| Efficiency              | Highest                            | Moderate                                              | High                               | High                               |
| System Power Factor     | 0.99                               | 0.99                                                  | 0.99                               | 0.99                               |
| Usable Power Range      | Over 50W                           | Under 250W                                            | Under 400W                         | Over 50W                           |
| Output Voltage          | V <sub>OUT</sub> > V <sub>IN</sub> | V <sub>OUT</sub><br>Independent<br>of V <sub>IN</sub> | V <sub>OUT</sub> > V <sub>IN</sub> | V <sub>OUT</sub> > V <sub>IN</sub> |
| Over-Voltage Protection | YES                                | YES                                                   | YES                                | YES                                |
| Peak Output Drive       | 1A                                 | 1A                                                    | 1A                                 | 1A                                 |
| Control Method          | Peak<br>Current                    | Voltage<br>Mode                                       | Peak<br>Current                    | Average<br>Current                 |
| Sync Input              |                                    |                                                       |                                    | YES                                |
| Output can be Isolated  | NO                                 | YES                                                   | yes YES                            | NO                                 |

# HIGH FREQUENCY PWM CONTROLLERS

Micro Linear offers a complete family of 1 MHz PWM control IC's with superior performance over the Industry Standard PWM controllers. Our Family of PWM controllers feature:

- 1MHz Operation
- 2A Peak Fast Output Drive
- High Speed Cycle-by-Cycle Current Limit
- Soft Start with Complete Reset
- Under-Voltage Lockout with Low Current Start-up
- Current Mode or Voltage Mode Operation

#### PWM Control IC Comparison

| FEATURE                          | ML4809 | ML4810 | ML4811 | ML4817 | ML4823 | ML4825 |
|----------------------------------|--------|--------|--------|--------|--------|--------|
| Push-Pull                        | YES    | YES    | YES    |        |        | YES    |
| Single-Ended                     |        |        |        | YES    | YES    |        |
| Integrating Fault<br>Detection   |        | YES    | YES    | YES    | ÷      |        |
| Oscillator Sync Input            | YES    |        | YES    |        |        |        |
| Slope Compensation               | YES    |        |        |        | ,      |        |
| Precision<br>Duty-Cycle Limit    |        |        |        | YES    |        |        |
| Soft-Start Delay                 | YES    | YES    | YES    |        |        |        |
| Separate Error Amp<br>Output Pin | YES    |        |        |        | -      |        |

## **Power Supplies**

## RESONANT AND PHASE MODULATION CONTROLLERS

Adding to the family of Switch Mode Power Supply Controllers are three IC's for high frequency Zero Voltage or Zero Current Switching. Micro Linear offers both Resonant and Phase Modulation Controllers.

We have introduced two new Resonant IC's. The ML4815 is optimized for single-ended DC to DC Zero Voltage Switching converters. The ML4816 multi-mode controller is designed for push-pull or half-bridge resonant

topologies and can run in either constant on-time mode (for Zero Current Switching) or constant off-time mode (for Zero Voltage Switching). The ML4816 includes programmable frequency limits for both upper and lower frequencies, ensuring that the IC can be used in supplies that operate either above or below resonance.

The ML4818 Phase Modulation Controller. Combines the Zero Voltage Switching characteristics of a resonant supply with the efficient energy transfer and simplicity of PWM.

**Power Factor Controller Comparison** 

| FEATURE                     | ML4815               | ML4816                      | ML4818              |
|-----------------------------|----------------------|-----------------------------|---------------------|
| Zero Voltage Switching      | YES YES              |                             | YES                 |
| Zero Current Switching      |                      | YES                         |                     |
| Control Type                | Constant<br>Off-Time | Constant On or Constant Off | Phase<br>Modulation |
| Integrating Fault Detection | YES                  | YES                         | YES                 |
| Intended Application        | DC-DC                | Offline<br>or DC-DC         | Offline<br>or DC-DC |

#### SEMI-STANDARD, CUSTOMIZED CONTROLLERS

Micro Linear's unique Tile Array based designs make it possible to modify any of our standard products to suit your unique application needs. Semi-Standard is a low risk path to modify the IC to change its functionality, package, temperature range, or parametric performance. Call your Micro Linear representative for more information.



**Power Supply Array Comparison** 

| ARRAY                             | STANDARD<br>PRODUCTS                     | PERFORMANCE                                                    |  |  |
|-----------------------------------|------------------------------------------|----------------------------------------------------------------|--|--|
| FB3480<br>High Frequency<br>PWM   | ML4823/25<br>ML4810/11<br>ML4809, ML4817 | 1MHz Operation<br>2 x 2A Output Drivers<br>50ns Prop. Delay    |  |  |
| FB3490<br>General Purpose<br>SMPS | ML4812, ML4813<br>ML4819<br>ML4821       | 500KHz Operation<br>2 x 1A Output Drivers<br>100ns Prop. Delay |  |  |
| FB3491 Resonant                   | ML4816                                   | 2MHz Operation<br>2 x 1.5A Output Drivers<br>50ns Prop. Delay  |  |  |
| FB3492 Resonant                   | ML4818                                   | 2MHz Operation<br>4 x 1.5A Output Drivers<br>50ns Prop. Delay  |  |  |
| FB3680                            | ML4830                                   | 12V Bipolar<br>3 x 200mA Drivers<br>50ns Prop. Delay           |  |  |
| FC3580                            | ML4861                                   | 5V Operation<br>1A MOS Power<br>MicroPower BiCMOS              |  |  |
| FB3430                            | ML4862                                   | 36V Bipolar<br>4 Outputs                                       |  |  |



## **ML1825**

## **High Frequency Power Supply Controller**

#### GENERAL DESCRIPTION

The ML1825 High Frequency PWM Controller is an IC controller optimized for use in Switch Mode Power Supply designs running at frequencies to 1MHz. Propagation delays are minimal through the comparators and logic for reliable high frequency operation while slew rate and bandwidth are maximized on the error amplifier. This controller is designed to work in either voltage or current mode and provides for input voltage feed forward.

A 1V threshold current limit comparator provides cycle-by-cycle current limit while exceeding a 1.4V threshold initiates a soft-start cycle. The soft start pin doubles as a maximum duty cycle clamp. All logic is fully latched to provide jitter-free operation and prohibit multiple pulsing. An under-voltage lockout circuit with 800mV of hysteresis assures low startup current and drives the outputs low.

The ML1825 is fabricated on a 40V bipolar process from the FB3480 Power Supply Controller Array. Customized versions of this controller are therefore easily implemented. Please refer to the FB3480 datasheet for more information.

This controller is a pin for pin replacement for the UC1825 controller.

#### **FEATURES**

- Practical Operation at Switching Frequencies to 1.0MHz
- High Current (2A peak) Dual Totem Pole Outputs
- Wide Bandwidth Error Amplifier
- Fully Latched Logic with Double Pulse Suppression
- Pulse-by-Pulse Current Limiting
- Soft Start and Max. Duty Cycle Control
- Under Voltage Lockout with Hysteresis
- 5.1V, ±1% Trimmed Bandgap Reference
- Pin Compatible Replacement for UC1825

#### **BLOCK DIAGRAM**



## PIN CONNECTION

#### ML1825 16-Pin DIP



## PIN DESCRIPTION

| PIN # | NAME       | FUNCTION                                                       | PIN # | NAME                          | FUNCTION                                                     |
|-------|------------|----------------------------------------------------------------|-------|-------------------------------|--------------------------------------------------------------|
| 1     | INV        | Inverting input to error amp.                                  | 9     | I(LIM)/S.D.                   | Current limit sense pin. Normally                            |
| 2     | NI         | Non-inverting input to error amp.                              |       |                               | connected to current sense resistor.                         |
| 3     | E/A OUT    | Output of error amplifier and input to main comparator.        | 10    | GND                           | Analog Signal Ground.                                        |
| . 4   | CLOCK      | Oscillator output.                                             | 11    | OUT A                         | High Current Totem pole output. This output is the first one |
| 5     | R(T)       | Timing Resistor for Oscillator —                               |       |                               | energized after Power On Reset.                              |
|       |            | sets charging current for oscillator timing capacitor (pin 6). | 12    | PWR GND                       | Return for the High Current Totem pole outputs.              |
| 6     | C(T)       | Timing Capacitor for Oscillator.                               | 13    | V <sub>C</sub> <sup>1</sup> , | Positive Supply for the High                                 |
| 7     | RAMP       | Non-Inverting input to main                                    | , ,13 | <b>v</b> C.,                  | Current Totem pole outputs.                                  |
|       |            | comparator. Connected to C(T) for Voltage Mode operation or to | 14    | OUT B                         | High Current Totem pole output.                              |
|       |            | current sense resistor for current                             | -15   | $V_{CC}$                      | Positive Supply for the IC.                                  |
| _     |            | mode.                                                          | 16    | 5.1V REF                      | Buffered output for the 5.1V                                 |
| 8     | SOFT START | Normally connected to Soft Start Capacitor.                    |       |                               | voltage reference.                                           |

### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage (Pins 15, 13)                 | 30V |
|----------------------------------------------|-----|
| Output Current, Source or Sink (Pins 11, 14) |     |
| DC 0                                         | .5A |
| Pulse (0.5 <i>µ</i> s)                       | .0A |
| Analog Inputs                                |     |
| (Pins 1, 2, 7)0.3V to                        | 7V  |
| (Pins 9, 8)0.3V to                           | 6V  |
| Clock Output Current (Pin 4)5                | mΑ  |
| Error Amplifier Output Current (Pin 3) 50    | mΑ  |
| Soft Start Sink Current (Pin 8)              | mΑ  |
| Oscillator Charging Current (Pin 5)5i        | mΑ  |
| Junction Temperature                         |     |
| ML4825M 150                                  | )°C |
| ML4825I, ML4825C 125                         | 5°C |
| Storage Temperature Range65°C to +150        | )°C |
| Lead Temperature (Soldering 10 sec.) +260    | )°C |
| Thermal Resistance ( $\theta_{IA}$ )         |     |
| Ceramic DIP 65°C                             | /W  |

### **OPERATING CONDITIONS**

| Temperature | Range | . V             |
|-------------|-------|-----------------|
| ML1825M     |       | -55°C to +125°C |

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $R_T = 3.65 \text{K}\Omega$ ,  $C_T = 1000 \text{pF}$ ,  $T_A = \text{Operating Temperature Range}$ ,  $V_{CC} = 15 \text{V}$ .

| PARAMETER               | CONDITIONS                                   | MIN  | TYP  | MAX  | UNITS |
|-------------------------|----------------------------------------------|------|------|------|-------|
| Oscillator              |                                              |      |      |      | •     |
| Initial Accuracy        | T <sub>J</sub> = 25°C, (note 1)              | 360  | 400  | 440  | KHz   |
| Voltage Stability       | $10V < V_{CC} < 30V$ , (note 1)              |      | 0.2  | . 2  | %     |
| Temperature Stability   | (note 1)                                     |      | 5    |      | %     |
| Total Variation         | line, temp, (note 1)                         | 340  |      | 460  | KHz   |
| Clock Out High          |                                              | 3.9  | 4.5  | 1.   | V     |
| Clock Out Low           |                                              |      | 2.3  | 2.9  | V     |
| Ramp Peak               | (note 1)                                     | 2.6  | 2.8  | 3.0  | V .   |
| Ramp Valley             | (note 1)                                     | 0.7  | 1.0  | 1.25 | V     |
| Ramp Valley to Peak     | (note 1)                                     | 1.6  | 1,8  | 2.0  | V     |
| Reference Section       | •                                            |      |      |      |       |
| Output Voltage          | T <sub>J</sub> = 25°C, I <sub>O</sub> = 1mA  | 5.05 | 5.10 | 5.15 | V     |
| Line Regulation         | 10V < V <sub>CC</sub> < 30V                  |      | 2    | 20   | mV    |
| Load Regulation         | 1mA < I <sub>O</sub> < 10mA                  |      | 5    | 20   | mV    |
| Temperature Stability   | -55°C $<$ T <sub>J</sub> $<$ 150°C, (note 1) |      | 2    | .4   | %     |
| Total Variation         | line, load, temp (note 1)                    | 5.0  |      | 5.20 | V     |
| Output Noise Voltage    | 10Hz to 10KHz                                |      | 50   |      | μV    |
| Long Term Stability     | T <sub>J</sub> = 125°C, 1000 hrs, (note 1)   |      | 5    | 25   | mV    |
| Short Circuit Current   | V <sub>REF</sub> = 0V                        | -15  | -50  | -100 | mA    |
| Error Amplifier Section |                                              |      |      |      |       |
| Input Offset Voltage    |                                              |      |      | 10   | mV    |
| Input Bias Current      |                                              |      | .6   | 3    | μΑ    |
| Input Offset Current    |                                              |      | .1   | 1    | μΑ    |
| Open Loop Gain          | $1 < V_O < 4V$                               | 60   | 95   |      | dB    |

**ELECTRICAL CHARACTERISTICS** (Continued)
Unless otherwise specified,  $R_T = 3.65 K\Omega$ ,  $C_T = 1000 pF$ ,  $T_A = Operating Temperature Range, <math>V_{CC} = 15 V$ .

| PARAMETER                           | CONDITIONS                        | MIN  | TYP  | MAX  | UNITS |
|-------------------------------------|-----------------------------------|------|------|------|-------|
| Error Amplifier Section (Continued) |                                   |      |      |      |       |
| CMRR                                | $1.5 < V_{CM} < 5.5V$             | 75   | 95   |      | dB    |
| PSRR                                | 10 < V <sub>CC</sub> < 30V        | 85   | 110  |      | dB    |
| Output Sink Current                 | V <sub>PIN.3</sub> = 1V.          | 1 .  | 2.5  |      | mA    |
| Output Source Current               | V <sub>PIN 3</sub> = 4V           | 5    | -1.3 |      | mA    |
| Output High Voltage                 | $I_{PIN \ 3} = -0.5 mA$           | 4.0  | 4.7  | 5.0  | V.    |
| Output Low Voltage                  | I <sub>PIN 3</sub> = 1mA          | 0    | 0.5  | 1.0  | V .   |
| Unity Gain Bandwidth                | (note 1)                          | 3    | 5.5  |      | MHz   |
| Slew Rate                           | (note 1)                          | 6    | 12   |      | V/µs  |
| PWM Comparator Section              |                                   |      |      |      |       |
| Pin 7 Bias Current                  | V <sub>PIN 7</sub> = 0V           |      | -1   | 5    | μΑ    |
| Duty Cycle Range                    |                                   | 0    |      | 80   | %     |
| Pin 3 Zero DC Threshold             | $V_{PIN 7} = 0V$                  | 1.1  | 1.25 |      | V     |
| Delay to Output                     | (note 1)                          |      | 50   | 80   | ns    |
| Soft-Start Section                  |                                   |      |      |      |       |
| Charge Current                      | $V_{PIN 8} = 0.5V$                | 3    | 9    | 20   | μΑ    |
| Discharge Current                   | V <sub>PIN 8</sub> = 1V           | 1    |      |      | mA    |
| Current Limit/Shutdown Section      |                                   |      |      |      |       |
| Pin 9 Bias Current                  | $0V < V_{PIN 9} < 4V$             |      |      | +15  | μΑ    |
| Current Limit Threshold             |                                   | .9   | 1    | 1.1  | V     |
| Shutdown Threshold                  |                                   | 1.25 | 1.4  | 1.55 | V     |
| Delay to Output                     | (note 1)                          |      | 50   | 80   | ns    |
| Output Section                      |                                   |      |      |      |       |
|                                     | I <sub>OUT</sub> = 20mA           |      | .25  | .4   | V     |
| Output Low Level                    | I <sub>OUT</sub> ≈ 200mA          |      | 1.2  | 2.2  | V     |
|                                     | I <sub>OUT</sub> = -20mA          | 13.0 | 13.5 |      | V     |
| Output High Level                   | I <sub>OUT</sub> = -200mA         | 12.0 | 13.0 |      | V     |
| Collector Leakage                   | V <sub>C</sub> = 30V              |      | 100  | 500  | μΑ    |
| Rise/Fall Time                      | C <sub>L</sub> = 1000pF, (note 1) |      | 30   | 60   | ns    |
| Under-Voltage Lockout Section       |                                   |      |      |      |       |
| Start Threshold                     |                                   | 8.8  | 9.2  | 9.6  | V     |
| UVLO Hysteresis                     |                                   | .4   | .8   | 1.2  | V     |
| Supply Current                      |                                   |      |      |      |       |
| Start Up Current                    | V <sub>CC</sub> = 8V              |      | 1.1  | 2.5  | mA    |
|                                     |                                   |      |      |      |       |

Note 1: This parameter not 100% tested in production but guaranteed by design.

#### **FUNCTIONAL DESCRIPTION**

#### **OSCILLATOR**

The ML1825 oscillator charges the external capacitor ( $C_T$ ) with a current ( $I_{SET}$ ) equal to  $3/R_{SET}$ . When the capacitor voltage reaches the upper threshold (Ramp Peak), the comparator changes state and the capacitor discharges to the lower threshold (Ramp Valley) through Q1. While the capacitor is discharging, Q2 provides a high pulse.

The Oscillator period can be described by the following relationship:

 $T_{OSC} = T_{RAMP} + T_{DEADTIME}$ 

where:  $T_{RAMP} = C (Ramp Valley to Peak)/I_{SET}$ 

and:  $T_{DEADTIME} = C (Ramp Valley to Peak)/I_{Q1}$ 



Figure 1. Oscillator Block Diagram



Figure 2. Oscillator Timing Resistance vs Frequency



Figure 3. Oscillator Deadtime vs Frequency



Figure 4. Oscillator Deadtime vs C(T) (3 $K\Omega \le R(T) \le 100K\Omega$ )

#### **ERROR AMPLIFIER**

The ML1825 error amplifier is a 5.5MHz bandwidth  $12V/\mu$ s slew rate op-amp with provision for limiting the positive output voltage swing (Output Inhibit line) for ease in implementing the soft start function.



Figure 5. Unity Gain Slew Rate



Figure 6. Open Loop Frequency Response

#### **OUTPUT DRIVER STAGE**

The ML1825 Output Driver is a 2A peak output high speed totem pole circuit designed to quickly switch the gates of capacitive loads, such as power MOSFET transistors.



Figure 7. Simplified Schematic



Figure 8. Saturation Curves



Figure 9. Rise/Fall Time ( $C_1 = 1000pF$ )



Figure 10. Rise/Fall Time ( $C_L = 10,000pF$ )



Figure 11. Supply Current vs Temperature

#### SOFT START AND CURRENT LIMIT

The ML1825 employs two current limits. When the voltage at pin 9 exceeds 1V, the outputs are immediately shut off and the cycle is terminated for the remainder of the oscillator period by resetting the RS flip flop.

If the output current is rising quickly such that the voltage on pin 9 reaches 1.4V before the outputs have turned off, a soft start cycle is initiated and the soft start capacitor (pin 8) is discharged. The duty cycle on start up is limited by limiting the output voltage of the error amplifier voltage to the voltage at pin 8.

### ORDERING INFORMATION

| PART NUMBER | TEMPERATURE<br>RANGE | PACKAGE            |
|-------------|----------------------|--------------------|
| ML1825MJ    | -55°C to +125°C      | Hermetic DIP (J16) |





# **High Frequency PWM Controller**

### GENERAL DESCRIPTION

The ML4809 High Frequency PWM Controller is a full-featured IC controller optimized for use in Switch Mode Power Supply designs running at frequencies to 1MHz. Propagation delays are minimized while slew rate and bandwidth are maximized for reliable high frequency operation. This controller is designed to work in either voltage or current mode and provides for input voltage feed forward.

A 1.1V threshold current limit comparator provides cycle-by-cycle current limit while exceeding a 1.5V threshold initiates a soft-start cycle. The soft start pin doubles as a maximum duty cycle clamp. All logic is fully latched to provide jitter-free operation and prohibit multiple pulsing. An under-voltage lockout circuit with 7V of hysteresis assures low startup current and drives the outputs low.

The ML4809 is fabricated on a 40V bipolar process from the FB3480 Power Supply Controller Array. Customized versions of this controller are easily implemented. This controller is similar to the UC1825 controller, however the ML4809 includes many features not found on the 1825. These features are set in *Italics*.

### **FEATURES**

- Practical Operation at Switching Frequencies to 1.0MHz
- High Current (2A peak) Dual Totem Pole Outputs
- Wide Bandwidth Error Amplifier
- Fully Latched Logic with Double Pulse Suppression
- Pulse-by-Pulse Current Limiting
- Soft Start and Max. Duty Cycle Control
- 5.1V, ±1% Trimmed Bandgap Reference
- Under Voltage Lockout: 16V Start with 7V Hysteresis
- Programmable Ramp Compensation Circuit
- VCO Input for Synchronization or Frequency Control
- External Clock Input for Synchronization
- Toggle Preset for Synchronization
- Comparator Blanker for Better Noise Immunity/Stability
- Separate Error Amplifier Output Pin for Loop Filtering Versatility
- Fast Shut Down Path from Current Limit to Outputs
- Outputs Preset to Known Condition After Under Voltage Lockout
- Soft Start Latch Ensures Full Soft Start Cycle
- Programmable Soft Start Delay

### **BLOCK DIAGRAM**



### PIN CONNECTIONS

ML4809 24-Pin DIP



### ML4809 28-Pin PCC



### PIN DESCRIPTION

| PIN #  | NAME             | FUNCTION                                                                                                    | PIN # | NAME            | FUNCTION                                                                                           |
|--------|------------------|-------------------------------------------------------------------------------------------------------------|-------|-----------------|----------------------------------------------------------------------------------------------------|
| 1      | INV              | Inverting input to error amp.                                                                               | 13    | Q-FF            | An Emitter Follower output which is High for B active.                                             |
| 2      | ni<br>E/a out    | Non-inverting input to error amp.  Output of error amplifier.                                               | 14    | RC (BLANK)      | Connect resistor and capacitor to ground for blanker function.                                     |
| 4<br>5 | CMP IN<br>V(VCO) | Main Comparator Input.  A control voltage input which sets                                                  | 15    | I(LIM)/S.D.     | Current limit sense pin. Normally connected to sense resistor.                                     |
|        |                  | the VCO frequency. May be tied to 5.1V REF (22) for fixed                                                   | 16    | GND             | Analog Signal Ground.                                                                              |
| 6      | CLOCK IN         | frequency operation.  A "1" level blanks the outputs and prepares the chip for the next                     | 17    | OUT A           | High Current Totem pole output.<br>This output is the first one<br>energized after Power On Reset. |
| 7      | CLOCK OUT        | cycle by toggling the T flip flop.                                                                          | 18    | PWR GND         | Return for the High Current Totem pole outputs.                                                    |
|        |                  | emitter follower output.                                                                                    | 19    | POWER $V_{C}$   | Positive Supply for the High Current Totem pole outputs.                                           |
| 8      | R(T)             | Timing Resistor for Oscillator — sets charging current for oscillator timing capacitor (pin 9).             | 20    | OUT B           | High Current Totem pole output.                                                                    |
| 9      | C(T)             | Timing Capacitor for Oscillator.                                                                            | . 21  | V <sub>CC</sub> | Positive Supply for the IC.                                                                        |
| 10     | RAMP             | Non-Inverting input to main                                                                                 | 22    | 5.1V REF        | Buffered output for the 5.1V voltage reference.                                                    |
|        |                  | comparator. Connected to C(T) for Voltage Mode operation or to                                              | . 23  | RAMP COMP       | Connect resistor to GND for ramp compensation.                                                     |
|        |                  | current sense resistor for current mode.                                                                    | 24    | PRESET          | Presets the toggle flip-flop. Tie to                                                               |
| 11     | SOFT START       | Normally connected to Soft Start Capacitor.                                                                 |       | TOGGLE          | GND to disable.                                                                                    |
| 12     | RESET DELAY      | Connect to capacitor for time delay before new soft-start cycle begins after 1.4V current limit is reached. |       |                 |                                                                                                    |

### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage (Pins 21, 19)                 | 36V      |
|----------------------------------------------|----------|
| Output Current, Source or Sink (Pins 17, 20) |          |
| DC                                           | 0.5A     |
| Pulse (0.5 <i>µ</i> s)                       |          |
| Input Voltage                                |          |
| (Pins 1, 2, 4, 5, 10)0.                      | 3V to 7V |
| (Pins 8, 9, 11, 12, 15, 24)0.                |          |
| Logic Output Current (Pins 7, 13)            |          |
| Blanker Charge Current (Pin 14)              |          |
| Error Amplifier Output Current (Pin 3)       |          |
| Soft Start Sink Current (Pin 11)             | 20mA     |
| Oscillator Charging Current (Pin 8)          | 5mA      |
| Junction Temperature                         |          |
| ML4809M                                      | 150°C    |
| ML4809I, ML4809C                             | 125°C    |
| Storage Temperature Range65°C t              | o +150°C |
| Lead Temperature (Soldering 10 sec.)         | +260°C   |
|                                              |          |

| Thermal Resistance ( $\theta_{IA}$ ) |        |
|--------------------------------------|--------|
| Plastic DIP                          | 50°C/W |
| Ceramic DIP                          | 55°C/W |
| Plastic Chip Carrier (PCC)           | 55°C/W |

### **OPERATING CONDITIONS**

| Temperature | Range | 1.4          |    |
|-------------|-------|--------------|----|
| ML4809M     |       | 55°C to +125 | °C |
| ML4809I     |       | 40°C to +85  | °C |
| ML4809C     |       | 0°C to +70   | °C |

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $R_T$  = 6.2 $K\Omega$ ,  $C_T$  = 1000pF, V(VCO) =  $V_{REF}$ ,  $R_L$  (Pins 7, 13) = 5 $K\Omega$ ,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = 15 $V_C$ . (note 3)

| PARAMETER             |                               | CONDITIONS                                   | MIN        | TYP   | MAX                  | UNITS |
|-----------------------|-------------------------------|----------------------------------------------|------------|-------|----------------------|-------|
| Oscillator            | and the state of the state of | The second of the second of the second       |            | and a |                      |       |
| Initial Accuracy      |                               | T <sub>J</sub> = 25°C, (note 1)              | 390        | 430   | 470                  | KHz   |
| Voltage Stability     | , '                           | 10V < V <sub>CC</sub> < 30V, (note 1)        |            | 0.2   | 4                    | %     |
| Temperature Stability |                               | (note 1)                                     | ***        |       | 5                    | %     |
| Total Variation       | The second                    | line, temp, (note 1)                         | 370        | 430   | 490                  | KHz   |
| Clock Out High        | St. 19 5                      |                                              | 3.9        | 4.5   |                      | V     |
| Clock Out Low         |                               |                                              |            | 2.3   | 2.9                  | ٧     |
| Ramp Peak             |                               | (note 1)                                     | 2.6        | 2.8   | 3.0                  | V     |
| Ramp Valley           |                               | (note 1)                                     | 0.7        | 1.0   | 1.25                 | V     |
| Ramp Valley to Peak   |                               | (note 1)                                     | 1.6        | 1.8   | 2.0                  | V     |
| V(VCO) Control Range  |                               | A11.72                                       | 1          | **    | 5.5                  | V     |
| Reference Section     | 1 .                           |                                              |            | • .   |                      |       |
| ML4809C               |                               | T <sub>J</sub> = 25°C, I <sub>O</sub> = 1mA  | 5.00       | 5.10  | 5.20                 | V     |
| Output Voltage        | ML4809M, ML4809I              |                                              | 5.05       | 5.10  | 5.15                 | V     |
| Line Regulation       |                               | 10V < V <sub>CC</sub> < 30V                  |            | 2     | 20 .                 | mV    |
| Load Regulation       |                               | 1mA < I <sub>O</sub> < 10mA                  |            | 5     | 20                   | mV    |
| Temperature Stability | egit e e ekkirist             | -55°C $<$ T <sub>J</sub> $<$ 150°C, (note 1) | \          | .2    | .4                   | %     |
| Takal Markada a       | ML4809C                       | line, load, temp, (note 1)                   | 4.95       |       | 5.25                 | V     |
| Total Variation       | ML4809M, ML4809I              |                                              | 5.0        |       | 5.20                 | V     |
| Output Noise Voltage  |                               | 10Hz to 10KHz                                | gen to the | .50   |                      | μV    |
| Long Term Stability   | and the second second         | T <sub>J</sub> = 125°C, 1000 hrs, (note 1)   |            | 5     | 25                   | mV    |
| Short Circuit Current |                               | $V_{REF}$ = 0V, $T_A \ge 0$ °C               | -15        | -50   | -100                 | mA    |
|                       |                               | T <sub>A</sub> < 0°C                         | -15        | -50   | -120                 | mA    |
| Under-Voltage Lockout | Section                       |                                              |            | : .   | and the state of the |       |
| Start Threshold       |                               |                                              | 15         | 16    | 17                   | V     |
| UVLO Hysteresis       |                               |                                              | 6.5        | 7     | 7.5                  | V     |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified,  $R_T$  = 6.2K $\Omega$ ,  $C_T$  = 1000pF, V(VCO) =  $V_{REF}$ ,  $R_L$  (Pins 7, 13) = 5K $\Omega$ ,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = 15V. (note 3)

| PARAMETER                      | CONDITIONS                                                 | MIN  | TYP  | MAX  | UNITS |
|--------------------------------|------------------------------------------------------------|------|------|------|-------|
| Error Amplifier Section        |                                                            |      |      |      |       |
| L O                            | T <sub>A</sub> = 25°C                                      |      |      | ±15  | mV    |
| Input Offset Voltage           |                                                            |      |      | ±20  | mV    |
| Input Bias Current             |                                                            |      | .6   | 3    | μΑ    |
| Input Offset Current           |                                                            |      | .1   | 1    | μΑ    |
| Open Loop Gain                 | $1 < V_O < 4V$                                             | 60   | 96   |      | dB    |
| CLUBB                          | $1.5 < V_{CM} < 5.5V, T_A \ge 0$ °C                        | 75   | 95   |      | dB    |
| CMRR                           | 1.5 < V <sub>CM</sub> < 5.5V, T <sub>A</sub> < 0℃          | 65   | 95   |      | dB    |
| DCDD                           | $10 < V_{CC} < 30V, T_A \ge 0$ °C                          | 80   | 110  |      | dB    |
| PSRR                           | 10 < V <sub>CC</sub> < 30V, T <sub>A</sub> < 0℃            | 70   | 110  |      | . dB  |
| Output Sink Current            | V <sub>PIN 3</sub> = 1V                                    | 1    | 2.5  |      | mA    |
| Output Source Current          | V <sub>PIN 3</sub> = 4V                                    | 5    | -1.3 |      | mA ·  |
| Output High Voltage            | I <sub>PIN 3</sub> = 1mA                                   | 3.5  | 4.3  | 5.0  | V     |
| Output Low Voltage             | I <sub>PIN 3</sub> = 1mA                                   | 0    | 0.5  | 1.0  | V     |
| Unity Gain Bandwidth           | (note 1)                                                   | 3    | 5.5  |      | MHz   |
| Slew Rate                      | (note 1)                                                   | 6    | 12   |      | V/μs  |
| PWM Comparator Section         |                                                            |      |      |      | -1    |
| Pin 10 Bias Current            | $V_{PIN 10} = 0V$ , $V_{PIN 23} = open$ , $V_{PIN 9} = 2V$ |      | -1   | -10  | μΑ    |
| Duty Cycle Range               | T <sub>A</sub> ≥ 0°C                                       | 0    |      | 75   | %     |
|                                | T <sub>A</sub> < 0℃                                        | 0    |      | 70   | %     |
| Pin 4 Zero DC Threshold        | V <sub>PIN 7</sub> = 0V                                    | 1.1  | 1.25 |      | V     |
| Delay to Output                | (note 1)                                                   |      | 50   | -80  | ns    |
| Ramp Compensation              |                                                            |      |      |      |       |
| Pin 10 Current                 | $V_{PIN 9} = 2V, R_{PIN 23} = 6.8K\Omega$                  | 270  | 300  | 330  | μΑ    |
| Soft-Start/Reset Delay Section |                                                            |      |      |      |       |
| Charge Current (Pin 11)        | V <sub>PIN 11</sub> = 0.5V                                 | -3   | -9   | -20  | μΑ    |
| Discharge Current (Pin 11)     | V <sub>PIN 11</sub> = 1V                                   | . 1  |      |      | mA    |
| Discharge Current (Pin 12)     | V <sub>PIN 12</sub> = 1V                                   | 3    | 9    | 20   | μΑ    |
| Charge Current (Pin 12)        | V <sub>PIN 12</sub> = 0.5V                                 | 4    |      |      | mA    |
| Current Limit/Shutdown Section |                                                            |      |      |      |       |
| Pin 15 Bias Current            | 0V < V <sub>PIN 15</sub> < 4V                              |      |      | ±20  | μΑ    |
| Current Limit Threshold        |                                                            | 1.0  | 1.1  | 1.2  | V     |
| Shutdown Threshold             |                                                            | 1.35 | 1.50 | 1.65 | V     |
| Delay to Output                | (note 1)                                                   |      | 40   | 70   | ns    |
| Blanker Section                |                                                            |      |      |      | -     |
| T <sub>BLANK</sub>             | (note 1), RC = 5.1KΩ, 68pF                                 | 80   | 100  | 120  | ns    |

### **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified,  $R_T$  = 6.2K $\Omega$ ,  $C_T$  = 1000pF, V(VCO) = V<sub>REF</sub>,  $R_L$  (Pins 7, 13) = 5K $\Omega$ ,  $T_A$  = Operating Temperature Range, V<sub>CC</sub> = 15V. (note 3)

| PARAMETER                  | CONDITIONS                                                                         | MIN  | TYP                                     | MAX    | UNITS |
|----------------------------|------------------------------------------------------------------------------------|------|-----------------------------------------|--------|-------|
| Output Section             |                                                                                    |      |                                         |        |       |
|                            | I <sub>OUT</sub> = 20mA                                                            |      | .25                                     | .4     | ٧     |
| Output Low Level           | I <sub>OUT</sub> = 200mA                                                           |      | 1.2                                     | 2.2    | V     |
| Output High Loud           | I <sub>OUT</sub> = -20mA                                                           | 13.0 | 13.5                                    | */     | V     |
| Output High Level          | I <sub>OUT</sub> = -200mA                                                          | 12.0 | 13.0                                    |        | V     |
| Collector Leakage          | V <sub>C</sub> = 30V                                                               |      | 100                                     | 500    | μΑ    |
| Rise/Fall Time             | C <sub>L</sub> = 1000pF, (note 1)                                                  |      | 30                                      | 60     | ns    |
| Logic Inputs/Outputs       |                                                                                    |      |                                         |        |       |
| Pin 24 Threshold           | (note 2)                                                                           |      | V <sub>REF</sub> 98                     |        | V     |
| Pin 13 V <sub>OH</sub>     | (note 2)                                                                           |      | V <sub>REF</sub> 65                     |        | V     |
| Pin 13 V <sub>OL</sub>     | (note 2)                                                                           |      | V <sub>REF</sub> - 1.3                  |        | V     |
| Supply Current             |                                                                                    |      | , , , , , , , , , , , , , , , , , , , , |        |       |
| Stant IIn Company (note 2) | V <sub>CC</sub> = 8V, T <sub>A</sub> = 25°C                                        |      | 1.1                                     | 3.0    | mA    |
| Start Up Current (note 2)  | V <sub>CC</sub> = 8V, T <sub>A</sub> < 25℃                                         |      |                                         | 3.5    | . mA  |
| l <sub>cc</sub>            | V <sub>PIN 1, 10, 15</sub> = 0V, V <sub>PIN 2</sub> = 1V,<br>T <sub>A</sub> = 25°C | - :  | 29                                      | : . 38 | mA    |

Note 1: This parameter not 100% tested in production but guaranteed by design.

Note 2: The thresholds on the logic input pins are set by a reference generator that is: V<sub>TH</sub> = V<sub>REF</sub> – (1.5 \* V<sub>BE</sub>). The logic outputs swing from: V<sub>OH</sub> = V<sub>REF</sub> – V<sub>BE</sub> to V<sub>OL</sub> = V<sub>REF</sub> – 2 \* V<sub>BE</sub>. V<sub>BE</sub> is nominally .65V and varies with temperature. Logic inputs and outputs will track each other with temperature variation.

Note 3: Since the Under Voltage Lockout start-up threshold is 16V, the supply is first raised to 20V to activate the IC and then lowered to 15V to conduct the electrical testing.

Note 4: Reference short circuit current, Supply current and Start-up ICC decrease with increasing temperature.

### **FUNCTIONAL DESCRIPTION**

### **OSCILLATOR**

The ML4809 Voltage Controlled Oscillator charges the external capacitor ( $C_T$ ) with a current ( $I_{CHARGE}$ ) equal to V(VCO)/ $R_T$ . When the capacitor voltage reaches the upper threshold (Ramp Peak), the comparator changes state and the capacitor discharges to the lower threshold (Ramp Valley) through Q1. While the capacitor is discharging, Q2 provides a high pulse. For Fixed Frequency Operation, V(VCO) can be tied to  $V_{REF}$ .

The Oscillator period can be described by the following relationship:

$$T_{OSC} = T_{RAMP} + T_{DEADTIME}$$

where: T<sub>RAMP</sub> = C (Ramp Valley to Peak)/I<sub>CHARGE</sub>

and:  $T_{DEADTIME} = C (Ramp Valley to Peak)/I_{DIS}$ 

An approximate expression for the oscillator frequency in fixed frequency operation (where  $V(VCO) = V_{RFF}$ ) is:

$$F_{OSC} \approx \frac{2.48}{R_T C_T}$$



Figure 1. Oscillator Block Diagram

RAMP VALLEY



Figure 2. Timing Resistance vs Frequency (V(VCO) = 5.1V)



Figure 4. Oscillator Deadtime vs Frequency (V(VCO) = 5.1V)

### **ERROR AMPLIFIER**

The ML4809 error amplifier is a 3.5MHz bandwidth  $6 \text{V}/\mu \text{s}$  slew rate op-amp with provision for limiting the



Figure 6. Unity Gain Slew Rate



Figure 3. Oscillator Frequency vs V(VCO) (RC =  $6.2K\Omega$ , 1000pF)



Figure 5. Oscillator Deadtime vs C(T) (3 $K\Omega \le R(T) \le 100K\Omega$ )

positive output voltage swing (Output Inhibit line) for ease in implementing the soft start function.



Figure 7. Open Loop Frequency Response

#### **OUTPUT DRIVER STAGE**

The ML4809 Output Driver is a 2A peak output high speed totem pole circuit designed to drive capacitive loads, such as power MOSFET transistors.



Figure 8. Saturation Curves



Figure 9. Simplified Schematic

### SOFT START, CURRENT LIMIT, AND RESET DELAY

The ML4809 employs two current limits. When the voltage at pin 15 (I(LIM)/S.D.) exceeds 1.1V, the outputs immediately pull low and the cycle is terminated for the remainder of the oscillator period by resetting the RS flip flop.

If the output current is rising quickly (usually due to transformer saturation) such that the voltage on pin 15 reaches 1.5V before the outputs have turned off, a soft start cycle is initiated. The soft start capacitor (pin 11) is discharged and outputs are held "off" until the voltage at pin 11 reaches 1.1V, ensuring a complete soft start cycle. The duty cycle on start up is limited by limiting the output voltage of the error amplifier voltage to the voltage at pin 11.



Figure 10a. Rise/Fall Time ( $C_1 = 1000pF$ )



Figure 10b. Rise/Fall Time ( $C_L = 10000pF$ )



Figure 11. Supply Current vs. Temperature

The ML4809 also includes a delay circuit which inhibits the outputs from coming on until a time determined by the RESET DELAY capacitor on pin 12. This capacitor is normally charged to a voltage equal to  $V_{\rm PIN}$  11 – .7V and is limited to  $V_{\rm REF}$ . After the 1.5V limit is reached, the capacitor is allowed to slowly discharge through the 9 $\mu$ A current sink. When this capacitor and the Soft Start Capacitor both have discharged to 1.1V, the outputs are enabled and the new soft start cycle begins. During Under Voltage Lockout, both capacitors will be discharged to prepare for a new cycle.

Since the emitter follower which drives pin 12 presents a load on Pin 11, the Soft Start Capacitor's effective value will be increased by:

 $C_{EFFECT} = C_{PIN 11} + (C_{PIN 12}/\beta)$ 

where  $\beta$  varies from 50 to 250. Should this cause unacceptable variation on the soft start capacitor value, this effect can be mitigated by connecting a resistor from  $V_{REF}$  to pin 11 to charge the Soft Start Cap (select a resistor which keeps the charge current below 2mA).



Figure 12. Normal (Cycle by Cycle) and "Runaway"

Current Timing



Figure 13. Current Limit, Soft Start and Reset Delay

### UNDERVOLTAGE LOCKOUT

In the circuit in Figure 14, the ML4809 remains in a low quiescent drain (1.1mA) during T1 while C1 charges through R(S) to 16V. After  $V_{\rm CC}$  rises to 16V the ML4809 begins running. C1 provides the energy needed to run the gate drive and ML4809 until the auxiliary winding can provide sustaining energy for the control circuit, preventing C1 from draining below the 9V lockout threshold. The 7V of hysteresis in the Undervoltage Lockout circuit allows the ML4809 to start from a bleed resistor/capacitor easily. While the ML4809 is in the standby (Lockout) condition, OUTA and OUTB will be pulled low.

#### RAMP COMPENSATION

In order to allow stable operation of a current mode regulator above 50% duty cycle, some of the oscillator ramp needs to be added to the current signal.

Notice that the waveform of (1) and the waveform of ramp (2) have different average current values. (1) is an example of a waveform for high line and (2) an example of low line. Since the controllers all regulate based on the peak value of the current in the circuit, and the control variable really wants to be the average current, adding some of the oscillator ramp to comparator input (shown here for clarity as a subtraction of the comparator reference input, which is the output of the error amplifier) allows the peak current control to more closely approximate the average current.





Figure 14. Typical Off-Line Start-Up Circuit and Timing

In the actual implementation, an external resistor (pin 23) sets a current which will be equal to  $V_{RAMP}/R1$  and will appear on the comparator input pin. Since the sense resistor is a low impedance point, putting another resistor (R2) in series with the  $V_{SENSE}$  pin (10) causes a voltage to add to the ramp voltage which is equal to  $V_{RAMP}$  (R2/R1).



Figure 15. The Effect of Ramp Compensation



Figure 16. Ramp Compensation and Blanker Block Diagram

#### MAIN COMPARATOR BLANKER

When CMP IN (EA OUT) is at a low level, spikes which occur on RAMP (which is connected to a current sense resistor or transformer) when the power MOSFETs first turn on can cause the cycle to terminate early. The result of early termination can cause instabilities. Three problems occur which all contribute to this spike.

- 1. Inductance in the sense resistor.
- 2. Inter-winding capacitance in the transformer.
- Reverse recovery current in the rectifier in the opposite FET intrinsic diode (or from the secondary diodes).



Figure 17. Unintended Early Cycle Termination

The first two problems usually cause a fairly short spike which is easy to filter out with just a simple RC before the comparator input without causing unacceptable phase delay at the input, since there is not much area underneath the spike. The third problem can have significant energy, and a filter with a low enough pole to reduce the "spike" to a level low enough not to cause early cycle termination would cause excessive phase shift.

The solution is to provide a blanking pulse to the comparator at the beginning of the cycle. The width of this pulse is programmed by an external RC. When CLOCK IN is high, a buffer in the ML4809 charges the capacitor on pin 14 to 4V. When CLOCK goes low, the capacitor discharges through the external resistor. The outputs are held low until the voltage at pin 14 falls below 3.2V. The buffer driving pin 14 is limited to 5mA output current. The Blanking period can be calculated by the expression:

$$T_{BLANK} \approx \frac{R_{BLANK}C_{BLANK}}{2.83}$$

#### SYNCHRONIZATION INPUTS AND OUTPUTS

When using the Clock (pin 7) or Q (pin 13) outputs, a  $5 \mathrm{K}\Omega$  pull down resistor is recommended. These outputs are open emitters. Clock has an internal (375 $\mu$ A) current sink load while Q is unloaded. Both will exhibit significant timing skew due to PC board capacitance if not loaded.

### Clock Output and External Clock Input

Used to synchronize multiple supplies. For synchronized operation of multiple ML4809's, tie the CLOCK OUT from the "master" to the CLOCK IN of the slaves.

### Toggle Preset and Q Output

In multiple supply systems, this is important for synchronization. To synchronize multiple chips, connect the Q output from the "master" ML4809 to the Preset Input of the "slave" in a "daisy chain". For non-synchronized operation this input would be connected to GND.

#### OTHER FEATURES

### Fast Shut Down Path from Current Limit to Outputs

Provides a 30ns path to the outputs which begins to turn off the outputs while the longer latching path is propogating. In a normal UC1825, it can be as much as 80ns until the over-current condition shuts down the outputs.

### Separate Error Amplifier Output Pin for Loop Filtering Versatility

This is especially useful for:

- 1. Diagnostic purposes, to see what the chip is really doing, it is useful to break the feedback loop.
- 2. High power supplies current sharing: In system design with more than one supply running, in order to ensure that the supplies share current equally it is often necessary to have a "master" circuit control the PWM operation of each of the "slaves". This is most easily accomplished by an "or" (where the lowest output dominates) of the Error Amp outputs, which is impossible if the output of the amp is internally connected to the input of the comparator.



Figure 18.  $T_{BLANK}$  vs.  $C_{BLANK}$  ( $R_{BLANK} = 5.1 \text{K}\Omega$ )

### **APPLICATIONS**

Figure 19 shows the ML4809 in a push-pull non-isolated application. Note the Schottky Diodes on pins 17 and 20. These diodes are necessary in order to prevent transients from driving these pins negative with respect to GND which would cause the IC to malfunction.

Care should be exercised in layout:

- 1. Avoid Ground Loops. Use "star" grounding.
- 2. Bypass the  $V_{\rm CC}$  line with a high frequency capacitor which is physically close to the IC.
- 3. Avoid running signal lines near power lines.
- 4. Employ "ground planing".



Figure 19. ML4809 Typical Application

# ORDERING INFORMATION

| PART NUMBER | TEMPERATURE<br>RANGE | PACKAGE             |
|-------------|----------------------|---------------------|
| ML4809CP    | 0°C to +70°C         | Molded DIP (P24N)   |
| ML4809CQ    | 0°C to +70°C         | Molded PCC (Q28)    |
| ML4809IP    | -40°C to +85°C       | Molded DIP (P24N)   |
| ML4809IQ    | -40°C to +85°C       | Molded PCC (Q28)    |
| ML4809MJ    | −55°C to +125°C      | Hermetic DIP (J24N) |
|             |                      |                     |



# ML4810, ML4811

# **High Frequency Power Supply Controller**

### **GENERAL DESCRIPTION**

The ML4810 and ML4811 High Frequency PWM Controllers are optimized for use in Switch Mode Power Supply designs running at frequencies to 1MHz. The ML4810/11 contain a unique overload protection circuit which helps to limit stress on the output devices and reliably performs a soft-start reset. Propagation delays are minimal through the comparators and logic for reliable high frequency operation and slew rate and bandwidth are maximized on the error amplifier. These controllers are designed to work in either voltage or current mode and provide for input voltage feed forward.

A 1.1V threshold current limit comparator provides a cycle-by-cycle current limit. An integrating circuit "counts" the number of times the 1.1V limit was reached. A soft-start cycle is initiated if the cycle-by-cycle current limit is repeatedly activated. A reset delay function is provided on the ML4811. All logic is fully latched to provide jitter-free operation and prevent multiple pulsing. An under-voltage lockout circuit with 7V of hysteresis assures low startup current and drives the outputs low during fault condition.

The ML4810/11 are fabricated on a 40V bipolar process from the FB3480 Power Supply Controller Array. Customized versions of this controller can therefore be easily implemented. Please refer to the FB3480 datasheet for more information. These controllers are similar to the UC1825 controller, however these controllers include many features not found on the 1825. These features are set in *Italics*.

### **FEATURES**

- Integrating Soft Start Reset
- High Current (2A peak) Dual Totem Pole Outputs
- Practical Operation to 1MHz (fosc)
- 5.1V, ±1% Trimmed Bandgap Reference
- Under Voltage Lockout with 7V Hysteresis
- Soft Start Reset Delay (ML4811)
- Oscillator Synchronization Function (ML4811)
- Soft Start latch ensures full soft start cycle
- Outputs pull low for undervoltage lockout
- Accurately controlled Oscillator ramp discharge current
- All timing currents "slaved" to R(T) for precise control

### **ML4811 BLOCK DIAGRAM**



### **PIN CONNECTIONS**



| DOLL I | DECCRIPTION |                    |              |
|--------|-------------|--------------------|--------------|
| PIN    | DESCRIPTION | (Pin numbers shown | for MI 4811) |

| PIN NO. | . NAME       | FUNCTION                                                                     | PIN NO. | NAME        | FUNCTION                                                              |
|---------|--------------|------------------------------------------------------------------------------|---------|-------------|-----------------------------------------------------------------------|
| 1. 2    | INV<br>NI    | Inverting input to error amp  Non-inverting input to error amp               |         | OVP         | Exceeding 2.5V terminates the PWM cycle and inhibits the outputs      |
| 3 , ,   | E/A Out      | Output of error amplifier and input to main comparator                       | 12      | I(LIM)/S.D. | Current limit sense pin. Normally connected to current sense resistor |
| 4       | RC(RESET)    | Timing elements for<br>Integrating Soft Start reset                          | 13 -    | GND         | Analog Signal Ground                                                  |
| 5       | CLOCK        | Oscillator output.                                                           | 14      | OUTA        | High Current Totem pole output. This output is the first              |
| 6       | R(T)         | Timing Resistor for Oscillator — sets charging current for                   |         |             | one energized after Power On<br>Reset                                 |
|         |              | oscillator timing capacitor<br>(Pin 6)                                       | 15      | PWR GND     | Return for the High Current<br>Totem pole outputs                     |
| 7<br>8  | C(T)<br>RAMP | Timing Capacitor for Oscillator  Non-Inverting input to main                 | 16      | $V_{C}$     | Positive Supply for the High<br>Current Totem pole outputs            |
|         |              | comparator. Connected to C(T) for Voltage Mode operation or to current sense | 17      | OUTB        | High Current Totem pole output                                        |
|         |              | resistor for current mode                                                    | 18      | $V_{CC}$    | Positive Supply for the IC                                            |
| 9       | SOFT START   | Normally connected to Soft<br>Start Capacitor                                | 19      | 5.1V REF    | Buffered output for the 5.1V voltage reference                        |
| 10      | SYNC         | A high going pulse terminates the PWM cycle and discharges C(T)              | 20      | RESET DELAY | Timing Capacitor to determine the amount of delay between fault       |

### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage (Pins 18, 16)                 |
|----------------------------------------------|
| Output Current, Source or Sink (Pins 14, 17) |
| DC 0.5A                                      |
| Pulse (0.5 <i>\mu</i> S)                     |
| Analog Inputs                                |
| (Pins 1, 2, 8)0.3V to 7V                     |
| (Pins 9, 10, 11, 12, 20)0.3V to 6V           |
| Clock Output Current (Pin 5) –5mA            |
| Error Amplifier Output Current (Pin 3) 5mA   |
| Junction Temperature                         |
| ML4811M 150°C                                |
| ML4811I, ML4810C, ML4811C, ML4810I 125°C     |
| Storage Temperature Range65°C to +150°C      |

| Lead Temperature (Soldering 10 sec.) | +260°C |
|--------------------------------------|--------|
| Thermal Resistance ( $\theta_{IA}$ ) |        |
| Plastic DIP                          | 65°C/W |
| Ceramic DIP                          | 65°C/W |
| Plastic SOIC                         | 65°C/W |

### **OPERATING CONDITIONS**

| Temperature Range |                |
|-------------------|----------------|
| ML4811M           | 55°C to +125°C |
| ML4811I           | 40°C to +85°C  |
| ML4810C, ML4811C  | 0°C to +70°C   |

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied. Pin numbers given for ML4811.

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $R_T = 3.65K\Omega$ ,  $C_T = 1000pF$ ,  $T_A = Operating Temperature Range, <math>V_{CC} = 15V$ .

| PARA/                   | METER                                 | CONDITIONS                                  | MIN      | TYP  | MAX  | UNITS |
|-------------------------|---------------------------------------|---------------------------------------------|----------|------|------|-------|
| Oscillator              |                                       | .*                                          |          |      |      |       |
| Initial Accuracy        |                                       | T <sub>J</sub> = 25°C (note 1)              | 360      | 400  | 440  | KHz   |
| Voltage Stability       |                                       | 10V < V <sub>CC</sub> < 25V, (note 1)       |          | 0.2  | 4    | %     |
| Temperature Stability   | ,                                     | (note 1)                                    |          |      | 5    | %     |
| Total Variation         |                                       | line, temp. (note 1)                        | 340      |      | 460  | KHz   |
| Clock Out High          |                                       |                                             | 3.9      | 4.5  |      | V     |
| Clock Out Low           |                                       |                                             |          | 2.3  | 2.9  | V     |
| Ramp Peak               |                                       |                                             |          | 2.8  |      | V     |
| Ramp Valley             |                                       |                                             |          | 1.0  |      | ·V    |
| Ramp Valley to Peak     |                                       |                                             | 1.6      |      | 2.3  | V     |
| Sync Input Threshold    |                                       |                                             | 0.8      | 1.0  | 1.4  | V     |
| Sync Input Current      |                                       | V <sub>P!N 10</sub> = 4V                    |          |      |      | μΑ    |
| Reference Section       |                                       |                                             | <u> </u> |      | •    |       |
| 0.4.43/4                | ML4810/11C                            | T <sub>J</sub> = 25°C, I <sub>O</sub> = 1mA | 5.00     | 5.10 | 5.2  | ν     |
| Output Voltage          | ML4811M, ML4810/11I                   |                                             | 5.05     | 5.10 | 5.15 | V     |
| Line Regulation         |                                       | 10V < V <sub>CC</sub> < 25V                 |          | 2    | 20   | mV    |
| Load Regulation         |                                       | 1mA < I <sub>O</sub> < 10mA                 |          | - 5  | 20   | mV    |
| Temperature Stability   |                                       | -55°C < T <sub>J</sub> < 150°C, (note 1)    |          | .2   | .4   | %     |
| T (-13)                 | ML4810/11C                            | line, load, temp. (note 1)                  | 4.95     |      | 5.25 | V     |
| Total Variation         | ML4811M, ML4810/11I                   |                                             | 5.0      |      | 5.20 | V     |
| Output Noise Voltage    |                                       | 10Hz to 10KHz                               |          | 50   |      | μV    |
| Long Term Stability     |                                       | T <sub>J</sub> = 125°C, 1000 Hrs (note 1)   |          | 5    | 25   | mV    |
| Short Circuit Current   |                                       | V <sub>REF</sub> = 0V                       | -15      | -50  | -100 | mA    |
| Under-Voltage Lockout S | Section                               |                                             |          |      | •    |       |
| Start Threshold         |                                       |                                             | 15       | 16   | 17   | : V   |
| UVLO Hysteresis         | · · · · · · · · · · · · · · · · · · · |                                             | 6.5      | 7    | 7.5  | · v   |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified,  $R_T = 3.65K\Omega$ ,  $C_T = 1000pF$ ,  $T_A = Operating Temperature Range, <math>V_{CC} = 15V$ .

| PARAME                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | TER              | CONDITIONS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | MIN   | TYP        | MAX        | UNITS    |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------|------------|------------|----------|
| Supply Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                  | 134 (34.4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |       |            |            |          |
| Start Up Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ML4810           | $V_{CC}$ = 8V, $T_A \ge 0$ °C<br>$V_{CC}$ = 8V, $T_A < 0$ °C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       | 2.0<br>2.5 | 3,5<br>4.0 | mA<br>mA |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ML4811           | $V_{CC}$ = 8V, $T_A \ge 0$ °C<br>$V_{CC}$ = 8V, $T_A < 0$ °C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |       | 2.5<br>3   | 4.0<br>4.5 | mA<br>mA |
| l <sub>cc</sub>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ML4810           | V <sub>PIN 1, 7, 9</sub> = 0V, V <sub>PIN 2</sub> = 1V, T <sub>A</sub> = 25°C                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 117   | 32         | 46         | mA       |
| and the second of the second o | ML4811           | $V_{PIN 1, 7, 9} = 0V, V_{PIN 2} = 1V, T_A = 25^{\circ}C$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |       | 38         | 55         | mA       |
| Error Amplifier Section                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       | . * 1.     |            |          |
| Input Offset Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       |            | ±20        | mV       |
| Input Bias Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 14.76 | .6         | 3          | μΑ       |
| Input Offset Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |       | .1         | 1          | μΑ       |
| Open Loop Gain                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                  | $1 < V_O < 4V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 60    | 96         | 7          | dB       |
| CMRR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                  | 1.5 < V <sub>CM</sub> < 5.5V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 65    | 95         | 12 14      | dB       |
| PSRR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                  | 10 < V <sub>CC</sub> < 30V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 75    | 90         |            | dB       |
| Output Sink Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                  | V <sub>PIN 3</sub> = 1V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1     | 2.5        |            | mA       |
| Output Source Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | · · · · ·        | V <sub>PIN 3</sub> = 4V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 5     | -1.3       |            | mA       |
| Output High Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                  | I <sub>PIN 3</sub> = -0.5mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 4.0   | 4.7        | 5.0        | V        |
| Output Low Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | - 1,             | I <sub>PIN 3</sub> = 1mA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 0     | 0.5        | 1.0        | V        |
| Unity Gain Bandwidth                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                  | (note 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 3     | 5.5        |            | MHz      |
| Slew Rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  | (note 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 6     | 12         |            | V/μs     |
| PWM Comparator Section                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1     | L          |            |          |
| Pin 8 Bias Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                  | V <sub>PIN 8</sub> = 0V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | T     | -1         | -5         | μΑ       |
| Duty Cycle Range                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                  | FINO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0     |            | 75         | %        |
| Pin 3 Zero DC Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                  |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1.1   | 1.25       |            | V        |
| Delay to Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  | (note 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |       | 50         | 80         | ns       |
| Soft-Start Section                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                  | (4.00 )                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |       |            |            |          |
| Charge Current (Pin 9)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | ML4811           | V <sub>PIN 9</sub> = 1V, V <sub>PIN 4, 12</sub> = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | -35   | -55        | -75        | μΑ       |
| Discharge Current (Pin 9)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  | $V_{PIN 9} = 3V, V_{PIN 4} > 2.5$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1     | 5          |            | mA       |
| 2.00.10.00                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                  | $V_{\text{PIN }9} = 3V, V_{\text{PIN }12} > 1.65, V_{\text{PIN }4} < 2$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1     | 5          |            | mA       |
| Charge Current (Pin 20)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1                | V <sub>PIN 20</sub> = 1V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 1     | 5          |            | mA       |
| Discharge Current (Pin 20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | <b>)</b>         | Requires external discharge resistor                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |       | 0          |            | μΑ       |
| Current Limit/Shutdown Se                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  | The quality of the state of the | 1     | 1          |            | ) P== 1  |
| Pin 12 Bias Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ML4810/11C       | 0V < V <sub>PIN 12</sub> < 4V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | T     |            | +15        | μΑ       |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ML4811M, ML4811I | $0V < V_{PIN 12} < 4V$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |       |            | +10        | μΑ       |
| Current Limit Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | ML4810           | OF THIN IZ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1.2   | 1.3        | 1.4        | V        |
| Sali dia 2,111 Cin Conord                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ML4811           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | .95   | 1.1        | 1.3        | V        |
| Reset Threshold (Pin 12)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | ML4810           | V <sub>PIN 4</sub> < 2V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 1.60  | 1.75       | 1.90       | V        |
| Reset Tilleshold (Fill 12)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ML4811           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1.4   | 1.50       | 1.8        |          |
| Delay to Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                  | $V_{PIN 4} < 2V$ (note 1)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | +     | 40         | 70         | ns       |
| Pin 4 Charging Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                  | V <sub>PIN 12</sub> = 2V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 120   | 150        | 180        | μΑ       |
| Restart Threshold (Pin 4)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                  | YPIN IZ ZY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 2     | 2.45       | 3          | V        |
| OVP Shutdown Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | I (Pin 11)       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 2.4   | 2.7        | 2.8        | V        |
| OVP Input Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 6 (LIII 11)      | V <sub>PIN 11</sub> = 3V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 40    | 50         | 60         | μΑ       |
| OTT INPUT CUITCH                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                  | ANN H = 24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | - +0  | 30         | 1 00       | μ/\      |

### **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified,  $R_T = 3.65K\Omega$ ,  $C_T = 1000pF$ ,  $T_A = Operating Temperature Range, <math>V_{CC} = 15V$ .

| PARAMETER         | CONDITIONS                        | MIN  | TYP  | MAX | UNITS |
|-------------------|-----------------------------------|------|------|-----|-------|
| Output Section    |                                   |      |      |     |       |
| Output Low Level  | I <sub>OUT</sub> = 20mA           |      | .25  | .4  | V     |
|                   | I <sub>OUT</sub> = 200mA          |      | 1.2  | 2.2 | V     |
| Output High Level | I <sub>OUT</sub> = -20mA          | 12.5 | 13.5 |     | V     |
|                   | I <sub>QUT</sub> = ~200mA         | 12.0 | 13.0 |     | V     |
| Collector Leakage | V <sub>C</sub> = 30V              |      | 100  | 500 | μΑ    |
| Rise/Fall Time    | C <sub>L</sub> = 1000pF, (note 1) |      | 30   | 80  | ns    |

Note 1: This parameter not 100% tested in production but guaranteed by design.

### **FUNCTIONAL DESCRIPTION**

# SOFT START AND CURRENT LIMIT — INTEGRATING SOFT START RESET

The ML4810/11 offers a unique system of fault detection and reset. Most PWM controllers use a two threshold method which relies on the buildup of current in the output inductor during a fault. This buildup occurs because:

- Inductor di/dt is a small number when the switch is off under load fault (short circuit) conditions, since V<sub>1</sub> is small.
- Some energy is delivered to the inductor since the IC must first detect the over-current because there is a finite delay before the output switch can turn off.



Figure 1. Current Waveforms for Slow Turn-Off System with Load Fault

This scheme was adequate for controllers with longer comparator propagation delays and turn-off delays than is desirable in a high frequency system. For systems with low propagation delays, very little energy will be delivered to the inductor and the current "ratcheting" described above will not occur. This results in the controller never detecting the load fault and continuing to pump full current to the load indefinitely, causing heating in the output rectifiers and inductor.



Figure 2. Current Waveforms for High Speed System with Load Fault

A method of circumventing this problem involves "counting" the number of times the controller terminates the PWM cycle due to the cycle by cycle current limit.

When the switch current crosses the 1.1V threshold A1 signals the F1 to terminate the cycle and sets F3, which is reset at the beginning of the PWM cycle. The output of F3 turns on a current source to charge C2. When, after several cycles, C2 has charged to 2.45V, A5 turns on F2 to discharge soft start capacitor C1. Charge is continually bled from C2 by R1. If a current surge is short lived (for instance a disk drive start-up or a board being plugged into a live rack) the control can "ride"



Figure 3. Integrating Soft Start Reset

out" the surge with the switch protected by the cycle by cycle limit. R1 and C1 can be selected to track diode heating, or to ride out various system surge requirements as required.

If the high current demanded is caused by a short circuit, the duty cycle will be short and the output diodes will carry the current for the majority of the PWM cycle. C2 charges fastest for low duty cycles (since F3 will be on for a longer time) providing for quicker shutdown during short-circuit when the output diodes are being maximally stressed.

#### **OSCILLATOR**

The ML4811 oscillator charges the external capacitor  $(C_T)$  with a current  $(I_{SET})$  equal to  $3/R_T$ . When the capacitor voltage reaches the upper threshold (Ramp



Figure 4. Switching Current and Pin 4 Voltage - Normal



Figure 5. Switching Current and Pin 4 Voltage — Load Fault

Peak), the comparator changes state and the capacitor discharges to the lower threshold (Ramp Valley) through Q1. While the capacitor is discharging, Q2 provides a high pulse. A discharge of the oscillator can be initiated by applying a high level to the Sync pin. A short pulse of a frequency higher than the oscillator's free running frequency can be used to synchronize the ML4811 to an external clock. The pulse can be equal to the desired deadtime (T<sub>D</sub>) or the deadtime can be determined by I<sub>DIS</sub> and C<sub>T</sub>, whichever is greater.

The Oscillator period can be described by the following relationship:

$$T_{OSC} = T_{RAMP} + T_{DEADTIME}$$

where:  $T_{RAMP} = C \text{ (Ramp Valley to Peak)/I}_{SET}$ and:  $T_{DEADTIME} = C \text{ (Ramp Valley to Peak)/I}_{O1}$ 



Figure 6. Simplified Oscillator Block Diagram and Timing



Figure 7. Oscillator Timing Resistance vs. Frequency

### **ERROR AMPLIFIER**

The ML4811 error amplifier is a 5.5MHz bandwidth 12V/µsec slew rate op-amp with provision for limiting the positive output voltage swing (Output Inhibit line) for ease in implementing the soft start function.



Figure 8. Oscillator Deadtime vs Frequency



Figure 9. Oscillator Deadtime vs C(T) (3  $\leq$  R(T)  $\leq$  100K $\Omega$ )



Figure 10. Unity Gain Slew Rate

### OUTPUT DRIVER STAGE

The ML4811 Output Driver is a 2A peak output high speed totem pole circuit designed to quickly switch the gates of capacitive loads, such as power MOSFET transistors.



Figure 11. Open Loop Frequency Response



Figure 12. Simplified Schematic



Figure 13. Saturation Curves



Figure 14. Rise/Fall Time ( $C_L = 1000pF$ )



Figure 16. Suppy Current vs. Temperature



Figure 15. Rise/Fall Time (C<sub>L</sub> = 10,000pF)

### **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE<br>RANGE | PACKAGE                    |
|-------------|----------------------|----------------------------|
| ML4810CP    | 0°C to +70°C         | 16-Pin MOLDED DIP (P16)    |
| ML4810CS    | 0°C to +70°C         | 16-Pin MOLDED SOIC (\$16W) |
| ML4811CP    | 0°C to +70°C         | 20-Pin MOLDED DIP (P20)    |
| ML4811CS    | 0°C to +70°C         | 20-Pin MOLDED SOIC (S20W)  |
| ML4811IP    | −40°C to +85°C       | 20-Pin MOLDED DIP (P20)    |
| ML4811MJ    | −55°C to +125°C      | 20-Pin HERMETIC DIP (J20)  |

## **Power Factor Controller**

### GENERAL DESCRIPTION

The ML4812 is designed to optimally facilitate a "boost" type power factor correction system. Special care has been taken in the design of the ML4812 to increase system noise immunity. The circuit includes a precision reference, multiplier, error amplifier, over-voltage protection, ramp compensation, as well as a high current output. In addition, start-up is simplified by an under-voltage lockout circuit with 6V hysteresis.

In a typical application, the ML4812 functions as a current mode regulator. The current which is necessary to terminate the cycle is a product of the sinusoidal line voltage times the output of the error amplifier which is regulating the output DC voltage. Ramp compensation is programmable with an external resistor, to provide stable operation when the duty cycle exceeds 50%.

### **FEATURES**

- Precision buffered 5V reference (±0.5%)
- Current Input Multiplier reduces external components and improves noise immunity
- Programmable Ramp Compensation circuit
- 1A Peak Current Totem-Pole Output Drive
- Over-Voltage comparator eliminates output "runaway" due to load removal
- Wide common mode range in current sense comparators for better noise immunity
- Large oscillator amplitude for better noise immunity

### **BLOCK DIAGRAM** (Pin Out shown is for DIP)



PATENTED

### PIN CONNECTIONS

ML4812 16-Pin DIP



ML4812 20-Pin PCC



### PIN DESCRIPTION (DIP)

| PIN NO. | NAME       | FUNCTION                                                                                                                    | PIN NO. | NAME                | FUNCTION                                                                                     |
|---------|------------|-----------------------------------------------------------------------------------------------------------------------------|---------|---------------------|----------------------------------------------------------------------------------------------|
| 1       | I(SENSE)   | Input from the Current<br>Sense Transformer (T1) to the<br>PWM comparator (+).                                              | 8       | R(T)                | Oscillator timing resistor pin. A 5V source sets a current in the external resistor which is |
| 2       | MULTIPLIER | Output of Current Multiplier.<br>A resistor to ground on this                                                               | 9       | CLOCK               | mirrored to charge C(T).  Digital clock output.                                              |
|         |            | pin converts the current to a voltage. This pin is clamped to 5V and tied to the PWM comparator (-).                        | 10      | SHUTDOWN            | A TTL compatible low level on this pin turns off the output.                                 |
| 3       | EA OUT     | Output of error amplifier.                                                                                                  | . 11    | PWR GND             | Return for the High Current Totem pole output.                                               |
| 4       | INV        | Inverting input to error amplifier.                                                                                         | 12,     | OUT                 | High Current Totem pole output.                                                              |
| 5       | OVP        | Input to over voltage comparator.                                                                                           | 13      | $V_{CC}$            | Positive Supply for the IC.                                                                  |
| 6       | I(SINE)    | Current Multiplier Input.                                                                                                   | 14      | 5V V <sub>REF</sub> | Buffered output for the 5V voltage reference.                                                |
| 7       | RAMP COMP  | Buffered output from the Oscillator Ramp [C(T)]. A                                                                          | 15      | SIGNAL GND          | Analog signal ground.                                                                        |
|         |            | resistor to ground sets the current which is internally subtracted from the product of I(SINE) and I(EA) in the multiplier. | 16      | C(T)                | Timing Capacitor for the Oscillator.                                                         |

### **ABSOLUTE MAXIMUM RATINGS**

| Supply Current (I <sub>CC</sub> )             |
|-----------------------------------------------|
| DC 1.0A                                       |
| Output Energy (capacitive load per cycle) 5µJ |
| Multiplier I(SINE) Input (pin 6) 1.2mA        |
| Error Amp Sink Current (pin 3) 10mA           |
| Oscillator Charge Current 2mA                 |
| Analog Inputs (pins 1, 4, 5)0.3V to 5.5V      |
| Junction Temperature                          |
| Storage Temperature Range65°C to +150°C       |
| Lead Temperature (soldering 10 sec.) +260°C   |
|                                               |

| Thermal Resistance ( $\theta_{IA}$ ) |        |
|--------------------------------------|--------|
| Plastic Chip Carrier (PCC) — Q       | 60°C/W |
| Plastic DIP — P                      | 65°C/W |
| Ceramic DIP — J                      | 65°C/W |

### **OPERATING CONDITIONS**

| Ţ | emperature | Range |               |
|---|------------|-------|---------------|
|   | ML4812C    |       | 0°C to +70°C  |
|   | ML4812I .  |       | 40°C to +85°C |
|   | ML4812M    | 55    | 5°C to +125°C |

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

# **ELECTRICAL CHARACTERISTICS** Unless otherwise specified, $R_T$ = 14K $\Omega$ , $C_T$ = 1000pF, $T_A$ = Operating Temperature Range, $V_{CC}$ = 15V (note 2), Pin numbers refer to 16-pin DIP package.

| PARAMETER                      | CONDITIONS                                                                                                    | MIN  | TYP  | MAX  | UNITS |
|--------------------------------|---------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Oscillator                     |                                                                                                               |      |      |      |       |
| Initial Accuracy               | T <sub>J</sub> = 25°C                                                                                         | 91   | 98   | 105  | KHz   |
| Voltage Stability              | 12V < V <sub>CC</sub> < 18V                                                                                   |      | 0.3  | -    | %     |
| Temperature Stability          | · ·                                                                                                           |      | 2    |      | %     |
| Total Variation                | line, temp.                                                                                                   | 90   | 1    | -108 | KHz   |
| Ramp Valley to Peak            |                                                                                                               |      | 3.3  |      | · V   |
| R(T) Voltage                   |                                                                                                               | 4.8  | 5.0  | 5.2  | V     |
| Discharge Compant (sin 9 anns) | $T_{J} = 25$ °C, $V_{PIN \ 16} = 2V$                                                                          | 7.8  | 8.4  | 9.0  | mA    |
| Discharge Current (pin 8 open) | V <sub>PIN 16</sub> = 2V                                                                                      | 7.3  | 8.4  | 9.3  | V     |
| Clock Out Voltage Low          | $R_L = 16K\Omega$                                                                                             |      | 0.2  | 0.5  | V     |
| Clock Out Voltage High         | $R_L = 16K\Omega$                                                                                             | 3.0  | 3.5  |      | V     |
| Reference Section              | e de la companya de |      |      |      |       |
| Output Voltage                 | $T_J = 25$ °C, $I_O = 1$ mA                                                                                   | 4.95 | 5.00 | 5.05 | V     |
| Line Regulation                | $12V < V_{CC} < 25V$                                                                                          |      | 2    | 20   | mV    |
| Load Regulation                | $1 \text{mA} < I_{\text{O}} < 20 \text{mA}$                                                                   |      | 2    | 20   | mV    |
| Temperature Stability          |                                                                                                               |      | 0.4  |      | %     |
| Total Variation                | line, load, temp                                                                                              | 4.9  |      | 5.1  | V     |
| Output Noise Voltage           | 10Hz to 10KHz                                                                                                 |      | 50   |      | μV    |
| Long Term Stability            | T <sub>J</sub> = 125°C, 1000 Hrs (note 1)                                                                     |      | 5    | 25   | mV    |
| Short Circuit Current          | V <sub>REF</sub> = 0V                                                                                         | -30  | -85  | -180 | mΑ    |
| Error Amplifier Section        |                                                                                                               |      |      | 111  |       |
| Input Offset Voltage           |                                                                                                               |      |      | ±15  | mV    |
| Input Bias Current             |                                                                                                               |      | -0.1 | -1.0 | μΑ    |
| Open Loop Gain                 | $1 < V_{PIN 3} < 5V$                                                                                          | 60   | 75   |      | dB    |
| PSRR                           | 12V < V <sub>CC</sub> < 25V                                                                                   | 60   | 75   |      | dB    |
| Output Sink Current            | $V_{PIN 3} = 1.1V, V_{PIN 4} = 6.2V$                                                                          | 2    | 12   |      | mA    |
| Output Source Current          | V <sub>PIN 3</sub> = 5.0V, V <sub>PIN 4</sub> = 4.8V                                                          | -0.5 | -1.0 |      | mA    |
| Output High Voltage            | I <sub>PIN 3</sub> = -0.5mA, V <sub>PIN 4</sub> = 4.8V                                                        | 5.3  | 5.5  |      | V     |
| Output Low Voltage             | I <sub>PIN 3</sub> = 1mA, V <sub>PIN 4</sub> = 6.2V                                                           |      | 0.5  | 1.0  | V     |
| Unity Gain Bandwidth           |                                                                                                               |      | 1.0  |      | MHz   |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified,  $R_T$  = 14 $K\Omega$ ,  $C_T$  = 1000pF,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = 15V (note 2), Pin numbers refer to 16-pin DIP package.

| PARAMETER                       | CONDITIONS                                                              | MIN  | TYP  | MAX  | UNITS       |
|---------------------------------|-------------------------------------------------------------------------|------|------|------|-------------|
| Multiplier                      |                                                                         | 1    |      |      |             |
| I(SINE) Input Voltage           | $I(SINE) = 500\mu A$                                                    | .4   | .7   | .9   | V           |
|                                 | $I(SINE) = 500\mu A, PIN 4 = V_{REF} - 20mV$                            | 460  | 480  | 510  | μΑ          |
|                                 | $I(SINE) = 500\mu A, PIN 4 = V_{REF} + 20mV$                            |      | 3    | 10   | μA          |
| Output Current (pin 2)          | $I(SINE) = 1mA$ , $PIN 4 = V_{REF} - 20mV$                              | 900  | 950  | 1020 | μΑ          |
|                                 | $I(SINE) = 500\mu A$ , PIN 4 = $V_{REF} - 20$ mV, $I_{PIN 7} = 50\mu A$ |      | 455  |      | μΑ          |
| Bandwidth                       |                                                                         |      | 200  |      | KHz         |
| PSRR                            | 12V < V <sub>CC</sub> < 25V                                             |      | 70   |      | dB          |
| OVP Comparator                  |                                                                         |      | ļ-   |      |             |
| Input Offset Voltage            | Output Off                                                              | -25  | ·    | +5   | mV          |
| Hysteresis                      | Output On                                                               | 95   | 105  | 115  | mV          |
| Input Bias Current              |                                                                         |      | -0.3 | -3   | μΑ          |
| Propagation Delay               |                                                                         |      | 150  |      | nS          |
| PWM Comparator: I(SENSE)        |                                                                         |      |      |      |             |
| Input Offset Voltage            |                                                                         |      |      | ±15  | mV          |
| Input Offset Current            | 1                                                                       |      |      | ±1   | . mA        |
| Input Common Mode Range         |                                                                         | -0.2 |      | -5.5 | V           |
| Input Bias Current              |                                                                         |      | -2   | -10  | μΑ          |
| Propagation Delay               |                                                                         |      | 150  |      | nS          |
| I <sub>LIMIT</sub> Trip Point   | V <sub>PIN 2</sub> = 5.5V                                               | 4.8  | 5    | 5.2  | V           |
| Output Section                  |                                                                         | 1.   |      |      |             |
| - · · · · · · ·                 | $I_{OUT} = -20$ mA                                                      |      | 0.1  | 0.4  | V           |
| Output Voltage Low              | $I_{OUT} = -200 \text{mA}$                                              |      | 1.6  | 2.2  | V           |
|                                 | I <sub>OUT</sub> = 20mA                                                 | 13   | 13.5 |      | V           |
| Output Voltage High             | I <sub>OUT</sub> = 200mA                                                | 12   | 13.4 |      | · V         |
| Output Voltage Low in UVLO      | $I_{OUT} = -5$ mA, $V_{CC} = 8$ V                                       |      | 0.1  | 0.8  | V           |
| Output Rise/Fall Time           | C <sub>L</sub> = 1000pF                                                 |      | 50   |      | nS          |
|                                 | V <sub>IH</sub>                                                         | 2.0  | . 41 |      | V           |
|                                 | V <sub>IL</sub>                                                         |      |      | 0.8  | V           |
| Shut Down Input                 | I <sub>IL</sub> , V <sub>PIN 10</sub> = 0V                              |      |      | -1.5 | . mA        |
|                                 | I <sub>IH</sub> , V <sub>PIN 10</sub> = 5V                              |      |      | 10   | μΑ          |
| Under-Voltage Lockout           |                                                                         |      |      |      |             |
| Start-Up Threshold              |                                                                         | 15   | 16   | . 17 | V .         |
| Shut-Down Threshold             |                                                                         | 9    | 10   | 11   | V           |
| V <sub>REF</sub> Good Threshold |                                                                         |      | 4.4  |      | V           |
| Total Device                    |                                                                         |      | 1    |      | <del></del> |
|                                 | Start-Up, V <sub>CC</sub> = 14V, T <sub>J</sub> = 25°C                  |      | .8   | 1.2  | mA          |
| Supply Current                  | Operating, T <sub>J</sub> = 25°C                                        |      | 20   | 25   | mA          |
| Internal Shunt Zener Voltage    | I <sub>CC</sub> = 30mA                                                  | 25   | 30   | 34   | V           |

Note 1: This parameter not 100% tested in production but guaranteed by design.

Note 2: V<sub>CC</sub> is raised above the Start-Up Threshold first to activate the IC, then returned to 15V.

### **FUNCTIONAL DESCRIPTION**

### **OSCILLATOR**

The ML4812 oscillator charges the external capacitor  $(C_T)$  with a current  $(I_{SET})$  equal to  $5/R_{SET}$ . When the capacitor voltage reaches the upper threshold, the comparator changes state and the capacitor discharges to the lower threshold through Q1. While the capacitor is discharging, Q2 provides a high pulse.

The Oscillator period can be described by the following relationship:

 $T_{OSC} = T_{RAMP} + T_{DEADTIME}$  where:  $T_{RAMP} = \frac{C_T \times V_{RAMP \ VALLEY \ TO \ PEAK}}{I_{SET}}$  and:  $T_{DEADTIME} = \frac{C_T \times V_{RAMP \ VALLEY \ TO \ PEAK}}{8.4\text{mA} - I_{SET}}$ 





Figure 1. Oscillator Block Diagram



Figure 2. Oscillator Timing Resistance vs. Frequency

#### **OUTPUT DRIVER STAGE**

The ML4812 Output Driver is a 1A peak output high speed totem pole circuit designed to quickly drive capacitive loads, such as power MOSFET gates.



Figure 3. Output Saturation Voltage vs. Output Current

#### **ERROR AMPLIFIER**

The ML4812 error amplifier is a high open loop gain, wide bandwidth, amplifier.



Figure 4. Error Amplifier Configuration



Figure 5. Error Amplifier Open-Loop Gain and Phase vs. Frequency



#### MULTIPLIER

The ML4812 multiplier is a linear current input multiplier to provide high immunity to the disturbances caused by high power switching. The rectified line input sine wave is converted to a current via a dropping resistor. In this way, small amounts of ground noise produce an insignificant effect on the reference to the PWM comparator.

The output of the multiplier is a current proportional to:

where I(SINE) is the current in the dropping resistor, and I(EA) is a current proportional to the output of the error amplifier. When the error amplifier is saturated high, the output of the multiplier is approximately equal to the I(SINE) input current.

The multiplier output current is converted into the reference voltage for the PWM comparator through a resistor to ground on the multiplier output. The multiplier output is clamped to 5V to provide current limiting.

Ramp compensation is accomplished by subtracting 1/2 of the current flowing out of pin 7 through a buffer transistor driven by C(T) which is set by an external resistor.



Figure 6. Multiplier Block Diagram



Figure 7. Multiplier Linearity

#### UNDER VOLTAGE LOCKOUT

On power-up the ML4812 remains in the UVLO condition; output low and quiescent current low. The IC becomes operational when  $V_{\rm CC}$  reaches 16V. When  $V_{\rm CC}$  drops below 10V, the UVLO condition is imposed. During the UVLO condition, the 5V  $V_{\rm REF}$  pin is "off", making it usable as a "flag" for starting up a downstream PWM converter.



Figure 8. Under-Voltage Lockout Block Diagram



Figure 9a. Total Supply Current vs. Supply Voltage



Figure 9b. Supply Current (I<sub>CC</sub>) vs. Temperature



Figure 10. Reference Load Regulation

### **APPLICATIONS**

### INPUT INDUCTOR (L1) SELECTION

The central component in the regulator is the input boost inductor. The value of this inductor controls various critical operational aspects of the regulator. If the value is too low, the input current distortion will be high and will result in low power factor and increased noise at the input. This will require more input filtering. In addition, when the value of the inductor is low the inductor dries out (runs out of current) at low currents. Thus the power factor will decrease at lower power levels and/or higher line voltages. If the inductor value is too high, then for a given operating current the required size of the inductor core will be large and/or the required number of turns will be high. So a balance must be reached between distortion and core size.

One more condition where the inductor can dry out is analyzed below where it is shown to be maximum duty cycle dependent.

For the boost converter at steady state:

$$V_{OUT} = \frac{V_{IN}}{1 - D_{ON}} \tag{1}$$

Where  $D_{ON}$  is the duty cycle  $[T_{ON}/(T_{ON} + T_{OFF})]$ . The input boost inductor will dry out when the following condition is satisfied:

$$V_{IN}(t) < V_{OUT} \times (1 - D_{ON}) \tag{2}$$

or

$$V_{INDRY} = [1 - D_{ON} (max)] \times V_{OUT}$$
 (3)

V<sub>INDRY</sub>: Voltage where the inductor dries out.

VOLT: Output dc voltage.

Effectively, the above relationship shows that the resetting volt-seconds are more than setting volt-seconds. In energy transfer terms this means that less energy is stored in the inductor during the ON time than it is asked to deliver during the OFF time. The net result is that the inductor dries out.

The recommended maximum duty cycle is 95% at 100KHz to allow time for the input inductor to dump its energy to the output capacitors.

For example:

if: 
$$V_{OUT} = .380V$$
 and  $D_{ON}$  (max) = 0.95

then substituting in (3) yields  $V_{INDRY}$  = 20V. The effect of drying out is an increase in distortion at low voltages.

For a given output power, the instantaneous value of the input current is a function of the input sinusoidal voltage waveform, i.e. as the input voltage sweeps from zero volts to a maximum value equal to its peak so does the current.

The load of the power factor regulator is usually a switching power supply which is essentially a constant power load. As a result, an increase in the input voltage will be offset by a decrease in the input current.

By combining the ideas set forth above, some ground rules can be obtained for the selection and design of the input inductor:

Step 1: Find minimum operating current.

$$I_{IN}(min)_{PEAK} = \frac{1.414 \times P_{IN}(min)}{V_{IN}(max)}$$
(4)

 $V_{IN}(max) = 260V$  $P_{IN}(min) = 50W$ 

then:  $I_{IN}(min)_{PEAK} = 0.272A$ 

Step 2: Choose a minimum current at which point the inductor current will be on the verge of drying out. For this example 40% of the peak current found in step 1 was chosen.

then:  $I_{LDRY} = 100 \text{mA}$ 

Step 3: The value of the inductance can now be found using previously calculated data.

$$L1 = \frac{V_{\text{INDRY}} \times D_{\text{ON}}(\text{max})}{I_{\text{LDRY}} \times f_{\text{OSC}}}$$

$$= \frac{20V \times 0.95}{100\text{mA} \times 100\text{KHz}} = 2\text{mH}$$
(5)

The inductor can be allowed to decrease in value when the current sweeps from minimum to maximum value. This allows the use of smaller core sizes. The only requirement is that the ramp compensation must be adequate for the lower inductance value of the core so that there is adequate compensation at high current.

Typical Application, 200W Power

Correction

Circuit



D<sub>10</sub>

Q<sub>3</sub> = 2N2222 OR EQUIVALENT

- P3 IS USED AT INITIAL TURN-ON TO CHECK THE IC FOR PROPER OPERATION, APPLY  $\approx$  16VDC.
- FIXED RESISTORS CAN BE USED FOR THE SENSING COMPONENTS. BELOW ARE 1% STANDARD RESISTORS THAT WILL FORCE THE CORRECT OUTPUT VOITAGES R1A, R1B, R4A, R4B = 178K 1% R2B = 4.75K 1%, R5B = 4.53K 1%.
  USE JUMPERS INSTEAD OF R2A AND R5A (POTS).
- \*\*\* FOR HIGHER POWER USE MORE  $V_{CC}$  DECOUPLING.  $2\mu F$  OR MORE MAY BE REQUIRED AT 1KW LEVELS.

Step 4: The presence of the ramp compensation will change the dry out point, but the value found above can be considered a good starting point. Based on the amount of power factor correction the above value of L1 can be optimized after a few iterations.

Gapped Ferrites, Molypermalloy, and Powdered Iron cores are typical choices for core material. The core material selected should have a high saturation point and acceptable losses at the operating frequency.

One ferrite core that is suitable at around 200W is the #4229PL00-3C8 made by Ferroxcube. This ungapped core will require a total gap of 0.180" for this application.

#### OSCILLATOR COMPONENT SELECTION

The oscillator timing components can be calculated by using the following expression:

$$f_{OSC} = \frac{1.36}{R_T \times C_T} \tag{6}$$

For example:

Step 1: At 100KHz with 95% duty cycle  $T_{OFF}$  = 500ns calculate  $C_T$  using the following formula:

$$C_{\mathsf{T}} = \frac{\mathsf{T}_{\mathsf{OFF}} \times \mathsf{I}_{\mathsf{DIS}}}{\mathsf{V}_{\mathsf{OSC}}} = 1000\mathsf{pF} \tag{7}$$

Step 2: Calculate the required value of the timing resistor.

$$R_T = \frac{1.36}{f_{OSC} \times C_T} = \frac{1.36}{100 \text{KHz} \times 1000 \text{pF}}$$
  
= 13.6K\Omega choose R<sub>T</sub> = 14K\Omega.

# CURRENT SENSE AND SLOPE (RAMP) COMPENSATION COMPONENT SELECTION

Slope compensation in the ML4812 is provided internally. Rather than adding slope to the noninverting input of the PWM comparator it is actually subtracted from the voltage present at the inverting input of the PWM comparator. The amount of slope compensation should be at least 50% of the downslope of the inductor current during off time as reflected to the inverting input of the PWM comparator. Note that slope compensation is required only when the inductor current is continuous and the duty cycle is more than 50%. The downslope of the inductor current at the verge of discontinuity can be found using the expression given below:

$$\frac{di_{L}}{dt} = \frac{V_{OUT} - V_{IN DRY}}{L} = \frac{380V - 20V}{2mH}$$
= 0.18 A/ $\mu$ s

The downslope as reflected to the input of the PWM comparator is given by:

$$S_{PWM} = \frac{V_{OUT} - V_{IN DRY}}{L} \times \frac{R_S}{N_C}$$
 (10)

Where  $R_S$  is the current sense resistor and  $N_C$  is the turns ratio of the current transformer (T1) used. In general, current transformers simplify the sensing of switch currents especially at high power levels where the use of sense resistors is complicated by the amount of power they have to dissipate. Normally the primary side of the transformer consists of a single turn and the secondary consists of several turns of either enameled magnet wire or insulated wire. The diameter of the ferrite core used in this example is 0.5" (SPANG/Magnetics F41206-TC). The rectifying diode at the output of the current transformer can be a 1N4148 for secondary currents up to 75mA average.

Sense FETs or resistive sensing can also be used to sense the switch current, the sensed signal has to be amplified to the proper level before it is applied to the ML4812.

The value of the ramp compensation (SC<sub>PWM</sub>) as seen at the inverting terminal of the PWM comparator is:

$$SC_{PWM} = \frac{2.5 \times R_M}{R_T \times C_T \times R_{SC}}$$
 (11)

The required value for R<sub>SC</sub> can therefore be found by equating:

$$SC_{PWM} = A_{SC} \times S_{PWM}$$

where  $A_{SC}$  is the amount of slope compensation and solving for  $R_{SC}$ .

The value of  $R_M$  (pin 2) depends on the selection of  $R_P$  (pin 6)

$$R_{P} = \frac{V_{IN}(max)_{PEAK}}{I_{SINE}(peak)} = \frac{260 \times 1.414}{0.5 \text{mA}} = 750 \text{K}$$
 (12)

$$R_{M} = \frac{V_{CLAMP} \times R_{P}}{V_{IN}(min)_{PFAK}} = \frac{4.9 \times 750K}{90 \times 1.414} = 28.8K$$
 (13)

The peak of the inductor current can be found approximately by:

$$I_{LPEAK} = \frac{1.414 \times P_{OUT}}{V_{IN}(min)_{RMS}} = \frac{1.414 \times 200}{90} = 3.14A$$
 (14)

Selection of  $N_C$  which depends on the maximum switch current, assume 4A for this example is 80 turns.

$$R_S = \frac{V_{CLAMP} \times N_C}{I_{LPEAK}} = \frac{4.9 \times 80}{4} = 100\Omega$$
 (15)

Where  $R_S$  is the sense resistor, and  $V_{CLAMP}$  is the current clamp at the inverting input of the PWM comparator. This clamp is internally set to 5V. In actual application it is a good idea to assume a value less than 5V to avoid unwanted current limiting action due to component tolerances. In this application  $V_{CLAMP}$  was chosen as 4.9V.

Having calculated  $R_{S}$  the value  $S_{PWM}$  and of  $R_{SC}$  can now be calculated:

$$S_{PWM} = \frac{380V - 20}{2mH} \times \frac{100}{80} = 0.225V/\mu s$$

$$R_{SC} = \frac{2.5 \times R_{M}}{A_{SC} \times S_{PWM} \times R_{T} \times C_{T}}$$

$$R_{SC} = \frac{2.5 \times 28.8K}{0.7 \times (.225 \times 10^{6}) \times 14K \times 1nF} = 33K$$
(16)

The following values were used in the calculation:

$$R_{M} = 28.8K$$
  $A_{SC} = 0.7$   $R_{T} = 14K$   $C_{T} = 1nF$ 

### **VOLTAGE REGULATION COMPONENTS**

The values of the voltage regulation loop components are calculated based on the operating output voltage. Note that voltage safety regulations require the use of sense resistors that have adequate voltage rating. As a rule of thumb if 1/4W resistors are available, two of them should be used in series. The input bias current of the error amplifier is approximately 0.5µA, therefore the current available from the voltage sense resistors should be significantly higher than this value. Since two 1/4W resistors have to be used the total power rating is 1/2W. The operating power is set to be 0.4W then with 380V output voltage the value can be calculated as follows:

$$R_1 = (380V)^2/0.4W = 360K$$
 (17)

Choose two 178K, 1% connected in series.

Then R<sub>2</sub> can be calculated using the formula below:

$$R_2 = \frac{V_{REF} \times R_1}{V_{OUT} - V_{REF}} = \frac{5V \times 356K}{380V - 5V} = 4.747K$$
 (18)

Choose 4.75K, 1%. One more critical component in the voltage regulation loop is the feedback capacitor for the error amplifier. The voltage loop bandwidth should be set such that it rejects the 120Hz ripple which is present at the output. If this ripple is not adequately attenuated it will cause distortion on the input current waveform. Typical bandwidths range anywhere from a few Hertz to 15Hz. The main compromise is between transient response and distortion. The feedback capacitor can be calculated using the following formula:

$$C_{F} = \frac{1}{3.142 \times R_{1} \times BW}$$

$$C_{F} = \frac{1}{3.142 \times 356K \times 2Hz} = 0.44\mu F$$
(19)

#### OVERVOLTAGE PROTECTION (OVP) COMPONENTS

The OVP loop should be set so that there is no interaction with the voltage control loop. Typically it should be set to a level where the power components are safe to operate. Ten to fifteen volts above V<sub>OUT</sub> seems to be adequate. This sets the maximum transient output voltage to about 395V.

By choosing the high voltage side resistor of the OVP circuit the same way as above i.e.  $R_4$  = 356K then  $R_5$  can be calculated as:

$$R_5 = \frac{V_{REF} \times R_4}{V_{OVP} - V_{REF}} = \frac{5V \times 356K}{395V - 5V} = 4.564K$$
 (20)

Choose 4.53K, 1%.

Note that R<sub>1</sub>, R<sub>2</sub>, R<sub>4</sub> and R<sub>5</sub> should be tight tolerance resistors such as 1% or better.

### CONTROLLER SHUTDOWN

The ML4812 provides a shutdown pin which could be used to shutdown the IC. Care should be taken when this pin is used because power supply sequencing problems could arise if another regulator with its own bootstrapping follows the ML4812. In such a case a special circuit should be used to allow for orderly start up. One way to accomplish this is by using the reference voltage of the ML4812 to inhibit the other controller IC or to shut down its bias supply current.

#### OFF-LINE START-UP AND BIAS SUPPLY GENERATION

The ML4812 can be started using a "bleed resistor" from the high voltage bus. After the voltage on pin 13 ( $V_{CC}$ ) exceeds 16V, the IC starts up. The energy stored on the 330 $\mu$ F, C15, capacitor supplies the IC with running power until the supplemental winding on L1 can provide the power to sustain operation.

The values of the start-up resistor R10 and capacitor C15 may need to be optimized depending on the application. The charging waveform for the secondary winding of L1 is an inverted chopped sinusoid which reaches its peak when the line voltage is at its minimum. In this example, C9 =  $1\mu$ F, C15 =  $330\mu$ F, D8 = 1N4148 R10 = 39K, 2W.

#### **ENHANCEMENT CIRCUIT**

The theory of operation of the power factor enhancement circuit (inside the dotted lines) in Figure 11 is described in APPLICATION NOTE 11 in detail. It improves the power factor and lowers the input current harmonics. Note that the circuit meets the proposed IEC 555 specifications (with the enhancement) on the harmonics with a large margin while correcting the input power factor to better than 0.99 under most steady state operating conditions.

### CONSTRUCTION AND LAYOUT TIPS

High frequency power circuits require special care during breadboard construction and layout. Double sided printed circuit boards with ground plane on one side are highly recommended. All critical switching leads (power FET, output diode, IC output and ground leads, bypass capacitors) should be kept as small as possible. This is to minimize both the transmission and pick-up of switching noise.

There are two kinds of noise coupling; inductive and capacitive. As the name implies inductive coupling is due to fast changing (high di/dt) circulating switching currents. The main source is the loop formed by Q1, D5, and C3–C4. Therefore this loop should be as small as possible, and the above capacitors should be good high frequency types.

The second form of noise coupling is due to fast changing voltages (high dv/dt). The main source in this case is the drain of the power FET. The radiated noise in this case can be minimized by insulating the drain of the FET from the heatsink and then tying the heatsink to the source of the FET with a high frequency capacitor (C<sub>H</sub> in Figure 11).

The IC has two ground pins named PWR GND and Signal GND. These two pins should be connected together with a very short lead at the printed circuit board exit point. In general grounding is very important and ground loops should be avoided. Star grounding schemes are preferred.

### Component Values/Bill of Materials for Figure 11

| Reference                    | Description                           |
|------------------------------|---------------------------------------|
| C1, C4                       | 1μF, 630V Film (250 VAC)              |
| C3, C <sub>H</sub>           | 6.8nF 1KV Ceramic disk                |
| C5, C6                       | 680µF 200V Electrolytic               |
| C8, C9                       | 1μF 50V Ceramic                       |
| C10, C19                     | 1μF 50V Ceramic                       |
| C11                          | .001µF 50V Ceramic                    |
| C15                          | 330μF 25V Electrolytic                |
| C16                          | 100μF 25V Electrolytic                |
| C17                          | 10μF 25V Electrolytic                 |
| C <sub>F</sub>               | .47μF-50V Ceramic                     |
| C <sub>T</sub>               | .002μF 50V Ceramic                    |
| D1, D2, D3, D4, D10          | 1N5406 (Motorola)                     |
| D5                           | MUR850 (Motorola)                     |
| D6, D8, D9,<br>D11, D12, D13 | 1N4148                                |
| F1                           | 5A 250V 3AG with clips                |
| IC1                          | ML4812CP (Micro Linear)               |
| L1                           | 2mH, 4A I <sub>PEAK</sub> (see below) |
| Q1                           | IRF840 or MTPN8N50                    |

| Reference          | Description                                                               |
|--------------------|---------------------------------------------------------------------------|
| Q2                 | LM7815CT                                                                  |
| Q3                 | 2N2222 or equivalent                                                      |
| R1A, R1B, R4A, R4B | 180ΚΩ                                                                     |
| R2A, R5A           | 10KΩ TRIMPOT BOURNS 3299<br>or equivalent                                 |
| R2B, R5B           | 3.9ΚΩ                                                                     |
| R3, R13            | 22ΚΩ                                                                      |
| R6, R7, RPB        | 150ΚΩ                                                                     |
| R10                | 39KΩ, 2W                                                                  |
| R11                | 33ΚΩ                                                                      |
| R12                | 1ΚΩ                                                                       |
| RG                 | 10Ω                                                                       |
| RM                 | 27ΚΩ                                                                      |
| RPA, R15           | 360ΚΩ                                                                     |
| RS                 | 100Ω                                                                      |
| RSC                | 33ΚΩ                                                                      |
| RT                 | 7.5ΚΩ                                                                     |
| T1                 | SPANG F41206-TC<br>N <sub>S</sub> = 80, N <sub>P</sub> = 1 (see attached) |

Notes: All resistors 1/4W unless otherwise specified. Some reference designators are skipped (e.g. C2, C12, etc.) and do not appear on the schematic. These designators were used in previous revisions of the board and are not used on this revision. Additional information on key components is included in the attached appendix.

### Magnetics Tips (Refer to Figure 11)

#### L1 - Main inductor:

One of several toroidal cores can be used for L1:

| Material      | Manufacturer      | Part #               | Turns (#24AWG) |
|---------------|-------------------|----------------------|----------------|
| Powdered Iron | Micrometals       | T225-8/90            | 200            |
| Powdered Iron | Micrometals       | T184-40              | 120            |
| Molypermalloy | SPANG (Mag. Inc.) | 58076-A2 (high flux) | 180            |

The T184-40 core above is the most economical, but has lower inductance at high current. This would yield higher ripple current and require more line EMI filtering. The value for RSC (slope compensation resistor on Pin 7) was calculated for the T225-8/90 and should be recalculated for other inductor characteristics. Selected pages of the Micrometals iron powder core data sheets are attached for your convenience. The core manufacturer also has additional applications literature available.

A gapped ferrite core can also be used in place of the powdered iron core. One such core is a Ferroxcube core #4229PL00-3C8. This is an un-gapped core. Using 145 turns of #24 AWG wire, a total air gap of .180" is required to give a total inductance of about 2mH. Since 1/2 of the gap will be on the outside of the core and 1/2 the gap on the inside, putting a .09" spacer in the center will yield a .180" total gap. To prevent leakage fields from generating RFI, a shorted turn of copper tape should be wrapped around the gap as shown below:



For production, a gapped center leg can be ordered from most core vendors, eliminating the need for the external shorted copper turn when using a pot core.

#### T1 — Sense Transformer

In addition to the core type mentioned in the parts list, the following Siemens cores should be suitable for substitution and may be more readily available in Europe.

| Material | Size Code | Part #          |
|----------|-----------|-----------------|
| N27      | R16/6.3   | B64290-K45-X27  |
| N30      | R16/6.3   | B64290-K45-X830 |

The N27 material is for high frequency and will work better above 100kHz but both are adequate. In addition, Ferroxcube/Phillips Magnetics core 768T188-3C8 can be used.

#### U.S. Core Vendors:

| Manufacturer                  | Phone Number   |
|-------------------------------|----------------|
| SPANG/Magnetics Inc.          | (412) 282-8282 |
| Micrometals                   | (800) 356-5977 |
| Ferroxcube/Phillips Magnetics | (818) 998-7311 |

Figure

12.

1KW Input Power,

Correction



- 1. ALL UNSPECIFIED DIODES ARE 1N4148.
- 2. ALL UNSPECIFIED RESISTORS ARE 1/4 WATE
- 3. ALL UNSPECIFIED CAPACITOR VOLTAGE RATINGS ARE 50V.
  4. ADJUST R<sub>2A</sub> AND R<sub>5A</sub> WITH CAUTION TO AVOID OVER VOLTAGE CONDITIONS.

Q<sub>3</sub> = 2N2222 OR EQUIVALENT

- AT INITIAL TURN-ON TO CHECK THE IC FOR PROPER OPERATION, APPLY  $\approx$  16VDC.
- \*\* FIXED RESISTORS CAN BE USED FOR THE SENSING COMPONENTS. BELOW ARE 1% STANDARD RESISTORS THAT WILL FORCE THE CORRECT OUTPUT VOLIAGES R1A, R1B, R4A, R4B = 178K 1% R2B = 4.75K 1%, R5B = 4.53K 1%. USE JUMPERS INSTEAD OF R2A AND R5A (POTS).
- \*\*\* FOR HIGHER POWER USE MORE VCC DECOUPLING.

# ORDERING INFORMATION

| PART NUMBER | TEMPERATURE<br>RANGE | PACKAGE            |
|-------------|----------------------|--------------------|
| ML4812CP    | 0°C to +70°C         | MOLDED DIP (P16)   |
| ML4812CQ    | 0°C to +70°C         | MOLDED PCC (Q20)   |
| ML4812IP    | -40°C to +85°C       | MOLDED DIP (P16)   |
| ML4812IQ    | -40°C to +85°C       | MOLDED PCC (Q20)   |
| ML4812MJ    | -55°C to +125°C      | HERMETIC DIP (J16) |



### ML4812EVAL

### **Power Factor Controller Evaluation Kit**

### GENERAL DESCRIPTION

The ML4812EVAL kit provides a convenient vehicle to evaluate the ML4812 Power Factor Correction circuit. The board implements a 200W "boost" type power factor correction system. Special care has been taken in the layout of this PC board to provide adequate space for probes and a large area for ground plane to increase system noise immunity.

This kit includes a blank PC board, schematic of a complete power factor correction system and specifications for the key external components necessary to build a prototype Power Factor Correction front end. The unit is designed to operate over 90VAC to 256VAC line range and can run from no load to a full 200W. Higher power levels can be achieved using this board by using larger external components.

This boost mode converter is set to run with a 380V output and achieves power factors of better than .99 over a wide range of input line and output load.

### **FEATURES**

- Power Factor > .99
- Harmonic currents well below proposed IEC555-2 limits.
- 90 to 256VAC input, 380V output to 200W
- 380VDC output to 200W
- Over-Voltage Protection
- Peak Current sense circuit protects Power MOSFET
- PC board and ML4812CP controller included
- Line and Load regulation better than 2%
- Complete documentation and applications information

### KIT COMPONENTS

- User's Guide
- ML4812 Datasheet
- ML4812 Sample
- Evaluation Board
- Powder Iron Toroidal Core

### **BLOCK DIAGRAM**





# Flyback Power Factor Controller

## **GENERAL DESCRIPTION**

The ML4813 is designed to optimally facilitate a discontinuous "flyback" or "buck-boost" type power factor correction system for low power, low cost applications. Special care has been taken in the design of the ML4813 to reject system noise. The circuit includes a precision reference, oscillator, error amplifier, over-voltage comparator, over-current comparator, and an extra op-amp as well as a high current output. In addition, start-up is simplified by an under-voltage lockout circuit with 6V hysteresis.

In a typical application, the ML4813 functions as a voltage mode regulator. By maintaining a constant duty cycle, the current follows the input voltage, making the impedance of the entire circuit appear purely resistive. With the flyback circuit, power factors of .99 are easily achievable with a small output inductor and a minimum of external components.

### **FFATURES**

- Precision buffered 5V reference (±1%)
- Extra op-amp for output voltage instrumentation amplifier
- Over Current comparator for switch protection
- Soft Start and 6V hysteresis under-voltage lockout for easy low surge off-line starting
- 1 A Peak Current Totem-Pole Output Drive
- Over-Voltage comparator eliminates output "runaway" due to load removal
- Large oscillator amplitude for better noise immunity

## **APPLICATIONS**

- PC power supplies
- Lamp Ballasts

# **BLOCK DIAGRAM** (Pin out shown is for DIP)



# PIN CONFIGURATION

ML4813 16-Pin DIP



ML4813 16-Pin SOIC



# PIN DESCRIPTION (DIP)

| PIN # | NAME       | FUNCTION                                                                                                              | PIN # | NAME                | FUNCTION                                                                                                              |
|-------|------------|-----------------------------------------------------------------------------------------------------------------------|-------|---------------------|-----------------------------------------------------------------------------------------------------------------------|
| 1     | I(LIMIT)   | Current limit sense pin. Normally connected to sense resistor. When this pin exceeds 1V, the PWM cycle is terminated. | 9     | R(T)                | Oscillator timing resistor pin. A 5V source sets a current in the external resistor which is mirrored to charge C(T). |
| 2     | SOFT START | Normally connected to a Soft Start capacitor.                                                                         | 10    | SYNC                | Input used to synchronize the oscillator to an external source.                                                       |
| 3     | COMP       | Output of error amplifier and input to PWM comparator.                                                                | 11    | PWR GND             | Return for the High Current Totem pole output.                                                                        |
| 4     | V(FB)      | Control loop feedback voltage.                                                                                        | 12    | OUT                 | High Current Totem pole output.                                                                                       |
| 5     | OVP        | Input to over voltage comparator.                                                                                     | 13    | $V_{CC}$            | Positive Supply for the IC.                                                                                           |
| 6     | OA OUT     | Output of uncommitted op-amp.                                                                                         | 14    | 5V V <sub>REF</sub> | Buffered output for the 5V voltage                                                                                    |
| 7     | OA-        | Negative input of uncommitted                                                                                         |       |                     | reference.                                                                                                            |
|       |            | op-amp.                                                                                                               | 15    | SIGNAL GND          | Analog signal ground.                                                                                                 |
| . 8   | OA+        | Positive input of uncommitted op-amp.                                                                                 | 16    | C(T)                | Timing Capacitor for the Oscillator.                                                                                  |

# ABSOLUTE MAXIMUM RATINGS

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Current (I <sub>CC</sub> )         | 40mA   |
|-------------------------------------------|--------|
| Output Current, Source or Sink (Pin 12)   |        |
| DC                                        | . 1.0A |
| Output Energy (capacitive load per cycle) | 5µ]    |
| Error Amp Sink Current (pin 3)            | 10mA   |
| Oscillator Charge Current                 | 5mA    |
| Analog Inputs (pins 1, 3–8) –0.3V to      | 5.5V   |

| 150°C           |
|-----------------|
| -65°C to +150°C |
| +260°C          |
|                 |
| 65°C/W          |
|                 |

# **OPERATING CONDITIONS**

| Temperature | Range |                 |
|-------------|-------|-----------------|
| ML4813C     |       | <br>0°C to 70°C |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $R_T = 14K\Omega$ ,  $C_T = 1000pF$ ,  $T_A = Operating Temperature Range, <math>V_{CC} = 15V$  (Note 2)

| PARAMETER                      | CONDITIONS                                             | MIN  | ТҮР  | MAX  | UNITS |
|--------------------------------|--------------------------------------------------------|------|------|------|-------|
| Oscillator                     |                                                        |      |      |      | ,     |
| Initial Accuracy               | T <sub>J</sub> = 25°C                                  | 90 . | 97   | 104  | KHz   |
| Voltage Stability              | 12V < V <sub>CC</sub> < 18V                            |      | 0.3  |      | %     |
| Temperature Stability          |                                                        |      | 2    |      | %     |
| Total Variation                | line, temp.                                            | 88   |      | 108  | KHz   |
| Ramp Valley                    |                                                        |      | 1.0  |      | V     |
| Ramp Peak                      |                                                        |      | 4.3  |      | V     |
| R(T) Voltage                   |                                                        | 4.8  | 5.0  | 5.2  | V     |
| Discharge Current (pin 8 open) | T <sub>J</sub> = 25°C, V <sub>PIN 16</sub> = 2V        | 7.5  | 8.4  | 9.3  | mA    |
|                                | V <sub>PIN 16</sub> = 2V                               | 7.2  | 8.4  | 9.5  | mA    |
| Sync Pulse Threshold           |                                                        | .8   | 1.4  | 2.0  | V     |
| Sync Input Bias Current        |                                                        |      | 350  | 800  | μΑ    |
| Reference Section              |                                                        |      | 1.00 |      |       |
| Output Voltage                 | $T_J = 25^{\circ}C, I_O = 1mA$                         | 4.95 | 5.00 | 5.05 | V     |
| Line Regulation                | 12V < V <sub>CC</sub> < 25V                            | . 1, | 6    | 20   | mV    |
| Load Regulation                | $1 \text{mA} < I_{\text{O}} < 20 \text{mA}$            |      | 3    | 20   | mV    |
| Temperature Stability          |                                                        |      | .4   |      | % .   |
| Total Variation                | line, load, temp.                                      | 4.9  |      | 5.1  | V     |
| Output Noise Voltage           | 10Hz to 10KHz                                          | ,    | 50   | -    | μV    |
| Long Term Stability            | T <sub>J</sub> = 125°C, 1000 Hrs, (note 1)             |      | 5    | 25   | mV    |
| Short Circuit Current          | V <sub>REF</sub> = 0V                                  | -30  | -85  | -180 | mA    |
| Error Amplifier Section        |                                                        |      |      |      |       |
| Input Offset Voltage           | ·                                                      | -15  |      | 15   | mV    |
| Input Bias Current             | ·                                                      |      | -0.1 | -1.0 | μΑ    |
| Open Loop Gain                 | 1 < V <sub>PIN 3</sub> < 5V                            | 60   | 75   |      | dB    |
| PSRR                           | 12V < V <sub>CC</sub> < 25V                            | 60   | 70   |      | dB    |
| Output Sink Current            | $V_{PIN 3} = 1.1V, V_{PIN 4} = 6.2V$                   | 2    | 12   |      | mA    |
| Output Source Current          | V <sub>PIN 3</sub> = 5.0V, V <sub>PIN 4</sub> = 4.8V   | -0.5 | -1.0 |      | mA    |
| Output High Voltage            | I <sub>PIN 3</sub> = -0.5mA, V <sub>PIN 4</sub> = 4.8V | 5.3  | 6.4  |      | V     |
| Output Low Voltage             | I <sub>PIN 3</sub> = 2mA, V <sub>PIN 4</sub> = 6.2V    |      | 0.5  | 1.0  | V     |
| Unity Gain Bandwidth           |                                                        |      | 1.0  |      | MHz   |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified,  $R_T$  = 14K $\Omega$ ,  $C_T$  = 1000pF,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = 15V (note 2)

| PARAMETER                       | CONDITIONS                      | MIN   | TYP  | MAX  | UNITS |
|---------------------------------|---------------------------------|-------|------|------|-------|
| Un-Committed Op Amp             |                                 |       |      |      | -     |
| Input Offset Voltage            |                                 | -10   |      | 10   | mV    |
| Input Bias Current              |                                 |       | -0.1 | -2.0 | μΑ    |
| Input Offset Current            |                                 | -0.35 |      | 0.35 | μΑ    |
| Open Loop Gain                  |                                 |       | 90   |      | dB    |
| PSRR                            |                                 | 80    | 125  |      | dB    |
| Output High Voltage             | I <sub>PIN 3</sub> = -10mA      | 6.5   | 8    |      | V     |
| Output Low Voltage              | $R_{L(PIN 6)} = 10K\Omega$      |       | .2   | .5   | · V   |
| I(LIMIT) Comparator             |                                 |       |      |      |       |
| Input Trip Point                | Output Off                      | .8    | 1.0  | 1.2  | V     |
| Input Bias Current              |                                 |       | -2   | -15  | μA    |
| Propagation Delay               | · ·                             |       | 150  |      | nS    |
| OVP Comparator                  |                                 |       | •    |      |       |
| Input Trip Point                | Output Off                      | 5.5   | 5.6  | 5.7  | V     |
| Hysteresis                      | Output On                       |       | 100  |      | mV    |
| Input Bias Current              |                                 |       | -0.3 | , -3 | μA    |
| PWM Comparator                  |                                 |       |      |      |       |
| Input Common Mode Range         |                                 | -0.2  |      | 5.5  | V     |
| Input Bias Current              |                                 |       | -2   | -10  | μA    |
| Propagation Delay               |                                 | 1.    | 150  |      | nS    |
| Soft Start Section              |                                 |       |      |      |       |
| Soft Start Current (pin 2)      | V <sub>PIN 2</sub> = 1V         | 40    | 60   | 80   | μA    |
| Output Section                  |                                 |       | •    |      |       |
| Output Voltage Low              | I <sub>OUT</sub> = 10mA         |       | 0.1  | 0.4  | V     |
|                                 | I <sub>OUT</sub> = 200mA        |       | 1.2  | 2.2  | V     |
| Output Voltage High             | I <sub>OUT</sub> = -20mA        | 13    | 13.6 |      | V     |
|                                 | I <sub>OUT</sub> = -200mA       | 12    | 13.4 |      | V     |
| Output Voltage Low in UVLO      | $I_{OUT}$ = 5mA, $V_{CC}$ = 8V  |       | 0.1  | 0.8  | V     |
| Output Rise/Fall Time           | C <sub>L</sub> = 1000pF         |       | 50   |      | nS    |
| Under-Voltage Lockout           |                                 |       |      |      |       |
| Start-up Threshold              |                                 | 15    | 16   | 17   | V     |
| Shut-Down Threshold             | ·                               | 9     | 10   | 11   | V     |
| V <sub>REF</sub> Good Threshold |                                 |       | 4.4  |      | V     |
| Total Device                    |                                 |       |      |      |       |
| Supply Current                  | Start-up, V <sub>CC</sub> = 14V | 4     | .9   | 1.5  | mA    |
| · · · ·                         | Operating                       |       | 20   | 30   | mĄ    |
| Internal Shunt Zener Voltage    | I <sub>CC</sub> = 30mA          | 25    | 30   | . 34 | V     |

Note 1: This parameter not 100% tested in production but guaranteed by design.

Note 2: V<sub>CC</sub> is raised above the Start-up Threshold first to activate the IC, then returned to 15V.

# **FUNCTIONAL DESCRIPTION**

#### **OSCILLATOR**

The ML4813 oscillator charges the external capacitor ( $C_T$ ) with a current ( $I_{SET}$ ) equal to  $5/R_{SET}$ . When the capacitor voltage reaches the upper threshold, the comparator changes state and the capacitor discharges to the lower threshold through Q1. While the capacitor is discharging, Q2 provides a high pulse.

The Oscillator period can be described by the following relationship:

$$T_{OSC} = T_{RAMP} + T_{DEADTIME}$$

where:

$$T_{RAMP} = C (Ramp Valley to Peak) \div I_{SET}$$

and:

$$T_{DEADTIME} = C \text{ (Ramp Valley to Peak)} \div (8.4\text{mA} - I_{SET})$$

A pulse of a duration shorter than  $T_{DEADTIME}$  from an external frequency source set to a higher frequency than  $f_{OSC}$  can be applied to pin 10 to synchronize the oscillator. R(SYNC) and C(SYNC) shorten longer pulses.



Figure 1. Oscillator Block Diagram



Figure 2. Oscillator Timing Resistance vs. Frequency

#### **OUTPUT DRIVER STAGE**

The ML4813 Output Driver is a 1A peak output high speed totem pole circuit designed to quickly drive capacitive loads, such as power MOSFET gates.



Figure 3. Output Saturation Voltage vs. Output Current

#### **ERROR AMPLIFIER**

The ML4813 error amplifier is a high open loop gain, wide bandwidth, amplifier.



Figure 4. Error Amplifier Configuration



Figure 5. Error Amplifier Open-Loop Gain and Phase vs. Frequency

#### UN-COMMITTED OP-AMP

The ML4813 contains an un-committed op-amp which is normally configured as a differencing amplifier to sense the output voltage. The output voltage in the flyback configuration is not ground referenced. The op-amp in the ML4813 is a PNP input amplifier similar to the LM324 but with an open emitter output stage (class A).

#### UNDER VOLTAGE LOCKOUT

On power-up the ML4813 remains in the UVLO condition; output low and quiescent current low. The IC becomes operational when  $V_{CC}$  reaches 16V. When  $V_{CC}$  drops below 10V, the UVLO condition is imposed. During the UVLO condition, the 5V  $V_{REF}$  pin is "off", making it usable as a "flag" for starting up a downstream PWM converter.



Figure 6. Under-Voltage Lockout Block Diagram



Figure 7. Reference Load Regulation



Figure 8. Total Supply Current vs. Supply Voltage

## **APPLICATIONS**

The ML4813 is used to implement a discontinuous mode flyback (buck-boost) power factor regulator. This topology is particularly well suited for low power applications such as: fluorescent ballasts; and low power switching supplies. Also it is a useful topology when there is a requirement for the output voltage to be lower than the peak input voltage, or where an isolated output is required. This is not possible with the boost topology, where the output voltage must always be higher than the maximum peak of the input voltage range. The typical input range for the flyback power factor regulator is from 90 VAC to 260 VAC.

The regulator operates in the discontinuous inductor current conduction mode. The inductor energy stored during the "ON" time of the power switch Q is completely delivered to the output capacitance during the "OFF" time. At steady state conditions, the inductor current at the beginning of the "ON" time starts to ramp-up from 0 Amps to a value that is determined by the instantaneous value of the input full wave rectified voltage; the "ON" time as it is set by the error amplifier and the PWM comparator; and finally by the inductor itself (L).



Figure 9. Block Diagram of the Regulator

The expression for the inductor peak current is given by:

$$I_{L}(\theta) = \frac{V_{IN}(\theta)t_{ON}}{I_{I}} \tag{1}$$

Where:

 $I_L(\theta)$  = The instantaneous peak inductor current.  $t_{ON}$  = Power switch "on" time.  $V_{IN}(\theta)$  =  $V_P$  sin  $\theta$  = Instantaneous Input Voltage.  $V_P$  = Input Peak Voltage.

Figure 10, is a diagram of the relationship between the low frequency envelope and the high frequency inductor current. Note that for clarity the scale between the two waveforms has not been preserved. Normally for 60Hz input line and 100KHz switching frequency, each half of the sine wave contains approximately 833 high frequency triangular waveforms.



Figure 10. Switch and Line Currents in the Flyback PFC Circuit

The envelope of the peaks of the switch current, which in this case represent the current drawn from the input source, have a sinewave shape. This relationship is shown as:

$$I_{I}(\theta) = I_{P} \sin \theta$$
 (2)

Combining (1) and (2) the following useful relationship is obtained:

$$t_{ON} = \frac{L I_P}{\sqrt{2} V_{PMS}}$$
 (3)

Note that  $V_{IN}(\theta) = V_P \sin \theta$ , and also  $V_P = \sqrt{2} V_{RMS}$ . The average value of the input triangular current is:

$$I_{AVG}(\theta) = \frac{t_{ON}}{2T} I_P \sin \theta$$
 (4)

Where:

I<sub>AVC</sub> = Average value of the switch current.
 This is the value of the current at the input of the regulator after filtering.
 t<sub>ON</sub> = Switch "on" time.
 T = Period of the switch cycle.

Substitution of (3) into (4) yields.

$$I_{AVG}(\theta) = \frac{L I_P^2}{2.828 T V_{RMS}} \sin \theta$$
 (5)

Equation (5) clearly shows that the average value of the switch current is sinusoidal and in phase with the input voltage. The peak value of the average current is:

$$I_{AVG(PEAK)} = \frac{L I_P^2}{2.828 \text{ T V}_{RMS}} \sin \theta \qquad (6)$$

Also:

$$I_{AVG(PEAK)} = \frac{\sqrt{2} P_{IN}}{V_{RMS}}$$
 (7)

Solving equations (7) and (6) for PIN:

$$P_{IN} = \frac{1}{4} L I_P^2 f$$
 (8)

For optimum performance and the lowest inductor peak currents, the inductor current should be at the verge of continuity at the lowest operating voltage point and at full load. The above can be satisfied if:

$$I_{P} \le \frac{V_{IN} V_{OUT}}{f L(V_{IN} + V_{OUT})} \tag{9}$$

Where:  $V_{IN} = \sqrt{2} \times V_{IN MIN (RMS)}$ 

Finally (8) and (9) can be combined to derive an upper bound for the inductor value that will guarantee that the regulator always stays in the discontinuous mode of operation. If the regulator were to operate in the continuous mode the average input current would not be sinusoidal.

$$L \le \left[ \frac{V_{IN} V_{OUT}}{2\sqrt{f P_{IN}} (V_{IN} + V_{OUT})} \right]^2$$
 (10)

#### FLYBACK INDUCTOR CALCULATION

Equation (10) gives the upper bound for the inductor value for any set of specified operating conditions. Normally a few iterations may be required, for finalizing the value. The reason for this is that equation (10) does not contain parameters to correct for second or third order effects. All this means that a good initial value for the inductor is probably 10 to 20% lower than the value calculated by the right hand side expression in (10).

Several core materials are candidates for the inductor, such as: powder iron cores, gapped ferrites, moly permalloy cores, etc. In the application that will be described later, a gapped ferrite core is used.

There are no particular restrictions on the inductor except that the inductance is of correct value and the losses are acceptable.

#### INPUT BYPASS CAPACITANCE

The triangular high frequency current is bypassed by the input capacitor ( $C_1$ ) labeled  $C_7$  in Figure 12. This is a high quality film capacitor with low ESR value for minimum losses and heating. A polyester, polypropylene or x-type (for line side) is a good candidate. Typical values, depending on the power level, can range anywhere from  $0.33\mu\text{F}$  to  $1.5\mu\text{F}$ . The

next filtering stage of the RFI filter which has an inductor as input isolates  $C_7$  from the other capacitors which may be present at the input circuit. Note that  $C_1$  ( $C_7$ ) can be on either side of the bridge rectifier. The preferred location for low crossover distortion is at the input side. The voltage ripple across this capacitor is:

$$V_{C(P-P)} = \frac{D}{C_1 f} \sqrt{\frac{P_{1N}}{L_f}} - \frac{\sqrt{2} P_{1N}}{C_1 f V_{1N}}$$
 (11)

Where:

 $V_{C(P-P)}$  = Peak to peak worst case high frequency capacitor voltage. D = Switch Duty Cycle.

Therefore the RFI filter that follows has to be able to attenuate  $V_{C(P-P)}$  to the levels set by the relevant regulatory specifications.

#### INPUT TRANSIENT OVERVOLTAGE PROTECTION

Careful examination of the power circuits reveals that there is no large capacitance at the input of the regulator. The only capacitances present are the RFI filter capacitors. These capacitors have a combined value in the range of a couple of microfarads. Thus their ability to absorb and minimize any line induced transients is almost non existent. Transients can occur also under sudden load removal. If the line impedance is inductive, hazardous drain source voltages may be generated leading to the destruction of the power switch. To keep this from happening a transient overvoltage protection device should be chosen such that enough safety margin is allowed for the power switch. A good rule of thumb is:

$$B_{VDSS} > V_{ZA} + V_{OUT(OVP)}$$
 (12)

Where:

 $B_{VDSS}$  = Drain-Source breakdown voltage for the FET.

V<sub>ZA</sub> = Activation or clamping voltage of the over-voltage transient protector.

V<sub>OUT(OVP)</sub> = Maximum output voltage. This is set by the OVP function of the controller, and will be covered later.

#### THE OUTPUT CIRCUIT

The output circuit for this topology, although it is non-isolated, does not share the same ground with the power circuit. Therefore connecting the two grounds with the measuring leads of instruments should be avoided. This is a common mistake especially with the oscilloscope leads.

The output voltage "rides" on the input voltage when the (+) output is measured with respect to PGND (figure 11).

The extra OP-AMP provided in the ML4813 is used to sense the output voltage for regulation and over voltage conditions. This op-amp is connected as a difference amplifier with its output referenced to PGND. Resistors RH1, RH2, RL1, RL2 are used to scale down the voltage.



Figure 11. Output Voltage with Respect to PGND

Normally RH1 = RH2 = RH and RL1 = RL2 = RL. Then the voltage designated as  $V_S$  in Figure 9 is given by:

$$V_{S} = V_{OUT} \frac{RL}{RH + RL}$$
 (13)

#### **OUTPUT CAPACITANCE**

The output capacitance should be calculated such that it has the required output ripple at the worst case operating point. In addition the ESR should be sufficiently low to prevent dissipation due to RMS currents. The first criterion can be met by choosing the value of the output capacitor based on the following:

$$C \ge \frac{P_{IN}}{2\pi f_L \Delta V_R V_{OUT}} \tag{14}$$

Where:

C = Total output capacitance.

P<sub>IN</sub> = Total input power.

 $\Delta V_R$  = Peak output capacitor ripple voltage.

 $V_{OUT}$  = Output Voltage.

 $f_L$  = Line Frequency times 2 (120 for 60Hz line).

The second criterion for the selection of the output capacitor can be satisfied by choosing a component with adequately low ESR value, that can safely bypass the RMS currents.

#### **OUTPUT DIODE**

The output diode can be a "fast" or ultrafast" type depending on the operating frequency. Reverse recovery losses are low since at steady state and under normal operating conditions the regulator operates in discontinuous current mode. The diode should be rated to handle the output current. The resulting power dissipation will be the forward drop of the diode times the output current.

#### **POWER SWITCH**

If a power FET is used, it should be sized for the required efficiency. Lower  $R_{DS(ON)}$  devices will yield lower losses, but if they are operated at high frequencies (100KHz) higher charge dumping losses (1/2  $C_{DS} \ V_{DS}^2$  f) will be experienced. The RMS current value through the power FET and the sensing resistor is:



Figure 12. ML4813 Typical Application: 80W Flyback Power Factor Regulator

$$I_{RMS} = \sqrt{\frac{L I_P^3 f_L}{3\sqrt{2} V_{RMS}}} \sqrt{\sum_{k=1}^{r} \sin^2 \frac{k\pi}{r}}$$
 (15)

Where:

 $I_{RMS}$  = Total RMS current through the power FET and sense resistor.

 $f_L$  = Line Frequency times 2 (120 for 60Hz line). r =  $f_{SWITCH}/f_L$ .

Table 1 is provided to assist in calculating (15) above. When the power switch is a bipolar transistor (constant  $V_{CE}$  drop) then the power dissipation produced can be calculated by using (16):

$$P_D = \frac{0.9 \ P_{IN}}{V_{RMS}} \ V_{CE}$$
 (16)

Where:

P<sub>D</sub> = Power dissipation by the transistor (conduction losses).

V<sub>RMS</sub> = RMS value of the minimum input voltage.

 $V_{CE}$  = Collector Emitter forward drop of the power transistor.

#### OFF-LINE START-UP AND BIAS SUPPLY GENERATION

A fast starting circuit is shown in figure 12. MOSFET Q2 quickly charges the IC's  $V_{CC}$  capacitor (C8) when the supply is initially turned on. This allows the supply to come on less than 1 second after AC power is applied. A simpler start-up circuit may be used which replaces the active circuit with a 39K $\Omega$  2W resistor but starts more slowly (up to 15 seconds under low line conditions). Systems which do not require quick starting can reduce cost with the latter start-up method.

| f <sub>SWITCH</sub><br>(KHz) | r     | $\sqrt{\sum_{k=1}^{r} \sin^2 \frac{k\pi}{r}}$ |
|------------------------------|-------|-----------------------------------------------|
| 20                           | 167   | 9.1                                           |
| 30                           | 250   | 11.2                                          |
| 40                           | 333   | 12.9                                          |
| 50                           | 417   | 14.4                                          |
| 60                           | 500   | 15.8                                          |
| 70                           | 583   | 17.1                                          |
| 80                           | 667   | 18.3                                          |
| 90                           | 750   | 19.4                                          |
| 100                          | 833   | 20.4                                          |
| 110                          | 917   | 21.4                                          |
| 120                          | 1000  | 22.4                                          |
| 130                          | 1083  | 23.3                                          |
| 140                          | 11,67 | 24.2                                          |
| 150                          | 1250  | 25.0                                          |
| 160                          | 1333  | 25.7                                          |
| 170                          | 1417  | 26.5                                          |
| 180                          | 1500  | 27.3                                          |
| 190                          | 1583  | 28.0                                          |
| 200                          | 1667  | 28.9                                          |

Table 1. Figures for Calculating I<sub>RMS</sub> (eq. 15)

#### **POWER FACTOR ENHANCEMENT**

Some combinations of line and load may exhibit distortion of the input current waveform. This distortion is usually caused by the inductor "ringing" with the C<sub>DS</sub> of the power MOSFET, resulting in a non-zero inductor current at the beginning of the next cycle. This ringing can be dampened by using R2 and D7 in figure 12. Applications which can get by with slightly worse power factor can eliminate these components.

#### ADJUSTING THE OUTPUT VOLTAGE

The error amplifier creates an error voltage from the difference between the output voltage presented on pin 6 and the 5V internal reference. Since the output voltage is not ground referenced, the ML4813's internal op-amp is connected as an instrumentation amplifier (figure 13).

The output voltage is set by a combination of resistors which determine the relationship between  $(V_{OUT}^+ - V_{OUT}^-)$  and the output of the op-amp (pin 6). For the following discussion, R15' = R15 + R16 and R14' = R14 + R13. The differencing amplifier operation depends on the following relationships:



Figure 13. Ground Referencing the Output Voltage

Then:

$$V_{OUT} = \left(\frac{5V \times R18}{R17 + R18}\right) \left(\frac{R15'}{R15' + R25}\right) \left(\frac{R14'}{R12} + 1\right)$$

Since R25 is a low value compared to R15', the second term reduces to approximately 1. The third term is set at approximately 200. Therefore the above equation reduces to:

$$V_{OUT} \cong 1000 \times \left(\frac{R18}{R17 + R18}\right)$$

The over voltage comparator has a threshold that is set for 1.12 ×  $V_{OUT}$  when pin 5 and pin 6 are connected directly. Figure 14 shows the connection for setting an OVP trip point higher than 1.12 ×  $V_{OUT}$ , where:



Figure 14. Setting OVP for a  $V_{OVP} > 1.12 \times V_{OUT}$ 

$$V_{OVP} \cong 1.12 \times V_{OUT} \times \left(\frac{RA + RB}{RB}\right)$$



Figure 15. Setting OVP for a  $V_{OVP} < 1.12 \times V_{OUT}$ 

Figure 15 shows OVP set for a voltage lower than 1.12  $\times$   $V_{OUT}$  where:

$$V_{OVP} \cong 1.12 \times V_{OUT} \times \left(\frac{RD + R24}{RD}\right)$$

#### INDUCTOR INFORMATION

L3 is the flyback inductor and also provides the operating power for the control circuitry. A gapped ferrite pot core was chosen for this application for it's modest high frequency losses with high ripple current operation. Some possible choices are:

| Manufacturer          | Part #         | Total Gap | Np |
|-----------------------|----------------|-----------|----|
| Magnetics Inc.        | F43019         | .05"      | 32 |
| Ferroxcube (Phillips) | 3019 PL00-3F3  | .05"      | 32 |
| Ferroxcube (Phillips) | 3019 PA125-3C8 | .07"      | 38 |

The first 2 cores are sold ungapped and require the use of a .025" spacer to gap the center leg to yield a total gap length of .05". If an ungapped core is used, a "shorted turn" should be employed as shown below (figure 16) to prevent radiated EMI. The third core listed is sold with its center leg pre-gapped (.07" total), hence the outside of the core closes completely providing shielding without the shorted turn being required. N<sub>S</sub> should be 3 turns. All windings #24AWG wire.

L1 and L2 inductors are constructed using a powdered iron. This is a suitable material for these inductors since the high frequency ripple currents (and resulting flux excursions) are much less severe than for L3. The core selected is:



Figure 16. Construction of EMI Shield for Ungapped Cores

| Manufacturer | Part #  | Turns      |
|--------------|---------|------------|
| MicroMetals  | T68-26D | 80T #24AWG |

| COMPONENT    | DESCRIPTION          |
|--------------|----------------------|
| C1, C2       | 0.68µF, 630V         |
| C3, C5, C6   | .01µF, 1KV           |
| C4           | 330µF, 250V          |
| <b>C</b> 7   | 1000pF, 50V          |
| C8           | 1000µF, 16V          |
| C9           | 1μF, 50V             |
| C10          | 6800pF, 50V          |
| C11, C14     | 0.1μF, 50V           |
| C12          | 4.7μF, 50V           |
| C13          | 0.22μF, 50V          |
| D1 thru D4   | 1N5406               |
| D5, D8       | 1N4148               |
| D6, D7       | MUR460               |
| D9           | 22V Zener, 1/4 W     |
| F1           | 3AG, 3A, 250V        |
| Heat Sink    | Thermalloy 6398-U-P3 |
| L1, L2       | 500μH, 1.5A RMS      |
| L3           | 160μH, 5A peak       |
| Q1           | MTH8N60              |
| Q2           | IRF821               |
| Q3           | 2N2222               |
| R1           | 220ΚΩ                |
| R2, R19, R20 | 4.3ΚΩ                |
| R3           | 10Ω                  |
| R4 thru R9   | 1Ω                   |
| R10          | 100Ω                 |
| R11.         | 1.8ΚΩ                |
| R12          | 4.02ΚΩ, 1%           |
| R13 thru R16 | 402KΩ, 1%            |
| R17          | 806Ω, 1%             |
| R18          | 200Ω                 |
| R21          | 510ΚΩ                |
| R22, R23     | 2ΚΩ                  |
| R24          | 100ΚΩ                |
| R25          | 3.83KΩ, 1%           |
| U1           | ML4813CP             |
| VR1          | TNR12G431KM          |

Note: All resistor values 1/4 W  $\pm$  5% unless otherwise specified. All capacitor values  $\pm$ 10% unless otherwise specified.

Table 2. Component Values for Figure 8

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE<br>RANGE | PACKAGE            |
|-------------|----------------------|--------------------|
| ML4813CP    | 0°C to +70°C         | Molded DIP (P16)   |
| ML4813CS    | 0°C to +70°C         | Molded SOIC (S16W) |



# Zero Voltage Switching Resonant Controller

### GENERAL DESCRIPTION

The ML4815 is designed to facilitate zero-voltage switched (ZVS) resonant converters requiring constant off-time and variable on-time control. Since the power MOSFET is turned on at zero voltage in ZVS resonant converters, power dissipation due to charge-dumping of the MOSFET drain-source capacitance is eliminated, allowing high frequency operation and power density to be maximized. MOSFET parasitic drain-source capacitance can also be used as part of the resonant circuit, minimizing component count.

The ML4815 features a monostable multivibrator for precise off-time setting. The on-time is modulated through a ramp comparator in a manner similar to PWM converters. Either current-mode control with maximum on-time clamp or voltage-mode control with input feedforward can be selected.

ML4815 supports pulse-by-pulse (peak) current limiting as well as "hiccup" mode for fault protection. The controller is designed for operation up to 2MHz. ML4815 also includes a wide band error amplifier and a high peak current output driver which minimizes cross-conduction current.

## **FEATURES**

- Supports Single-Switch ZVS Resonant Topology with Minimal External Components
- Ideal for Simple, High Density DC to DC Converters
- Small Converter Frequency Variation from No-Load to Full-Load
- High Current (2A Peak) Totem-Pole Output Drive with Low Cross Conduction
- Precision Buffered 5.1V Reference (±2%)
- Wideband (5.5MHz), High Slew Rate (12V/µS) Error Amp.
- Under-Voltage Lockout with Low Current Start-Up
- Integrating Fault Detection/Soft-Start Reset

# **BLOCK DIAGRAM** (Pin out shown is for 16-pin DIP)



# PIN CONNECTIONS

ML4815 16-Pin DIP



### ML4815 20-Pin PCC



# PIN DESCRIPTION

| PIN # | NAME                                                                              | FUNCTION                                                               | PIN # | NAME                                           | FUNCTION                                                         |
|-------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------|-------|------------------------------------------------|------------------------------------------------------------------|
| 1     | INV                                                                               | Inverting input to error amp.                                          | 9     | SOFT START                                     | Normally connected to Soft Start                                 |
| 2     | NI                                                                                | Non-inverting input to error amp.                                      |       |                                                | Capacitor and charging resistor.                                 |
| 3     | e/a out                                                                           | Output of error amplifier and input to main comparator.                | 10    | RC (RESET)                                     | Timing Capacitor for over-current integration and restart-delay. |
| 4     | RAMP                                                                              | Non-inverting input to main                                            | 11    | GND                                            | Analog Signal Ground.                                            |
|       |                                                                                   | comparator. Connected to pin 8                                         | 12    | OUT                                            | High Current Totem pole output.                                  |
|       | for feedforward voltage-mode<br>control or to pin 5 for current-<br>mode control. | 13                                                                     | PGND  | Return for the High Current Totem pole output. |                                                                  |
| 5     | I(LIM)                                                                            | Current limit sense pin. Normally connected to current sense resistor. | 14    | $V_{C}$                                        | Positive Supply for the High Current Totem pole output.          |
|       | D. C                                                                              |                                                                        | 15    | $V_{CC}$                                       | Positive Supply for the IC.                                      |
| 6     | $R_DC_T$                                                                          | Off-time setting capacitor and resistor.                               | 16    | 5.1V REF                                       | Buffered output for the 5.1V voltage reference.                  |
| 7     | $R_{C}$                                                                           | Resistor to pin 6 to limit $C_T$ charging rate.                        |       |                                                | voltage reference.                                               |
| 8     | FF                                                                                | Capacitor to generate feedforward ramp.                                |       |                                                |                                                                  |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (Pins 14, 15)                        |
|-----------------------------------------------------|
| Output Current, Source or Sink (Pin 12)             |
| DC 0.5A                                             |
| Pulsed (0.5μs)                                      |
| Analog Inputs (Pins 1, 2, 4, 5, 8, 9, 10)0.3V to 6V |
| Error Amplifier Output Current (pin 3) –5mA         |
| Soft Start Sink Current (Pin 9) 100mA               |
| Feedforward Sink Current (Pin 8) 80mA               |
| C <sub>T</sub> Charging Current (Pin 7) –50mA       |

| Junction Temperature                 |         |
|--------------------------------------|---------|
| ML4815C                              | . 125°C |
| Storage Temperature Range65°C to     |         |
| Lead Temperature (Soldering 10 sec)  | +260°C  |
| Thermal Resistance ( $\theta_{IA}$ ) |         |
| Plastic DIP                          | 65°C/W  |
| Plastic Chip Carrier (PCC)           | 60°C/W  |

# **OPERATING CONDITIONS**

| emperature | Range |      |                 |
|------------|-------|------|-----------------|
| ML4815C    |       | <br> | <br>0°C to 70°C |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise noted, these specifications apply for  $C_T$  = 330pF,  $R_C$  = 100 $\Omega$ ,  $R_D$  = 2K $\Omega$ ,  $V_{CC}$  = 15V,  $T_A$  = Operating Temperature Range. Pin numbers refer to 16-pin DIP.

| PARAMETER               | CONDITIONS                                                                                                                                       | MIN  | TYP  | MAX  | UNITS |
|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Reference Section       |                                                                                                                                                  |      |      |      |       |
| Output Voltage          | T <sub>J</sub> = 25°C, I <sub>O</sub> = 1mA                                                                                                      | 5.00 | 5.10 | 5.20 | V     |
| Line Regulation         | 10V < V <sub>CC</sub> < 30V                                                                                                                      |      | 2    | 20   | mV    |
| Load Regulation         | 1mA < I <sub>O</sub> < 10mA                                                                                                                      |      | 5    | 20   | , mV  |
| Temperature Stability   | -55°C < T <sub>J</sub> < 125°C, (note 1)                                                                                                         |      | .2   | .4   | %     |
| Total Variation         | line, load, temp (note 1)                                                                                                                        | 4.95 |      | 5.25 | V     |
| Output Noise Voltage    | 10Hz to 10KHz                                                                                                                                    |      | 50   |      | μV    |
| Long Term Stability     | T <sub>J</sub> = 125°C, 1000 hrs, (note 1)                                                                                                       |      | 5    | . 25 | mV    |
| Short Circuit Current   | V <sub>REF</sub> = 0V                                                                                                                            | -15  | -50  | -100 | mA    |
| Error Amplifier Section |                                                                                                                                                  |      |      |      |       |
| Input Offset Voltage    |                                                                                                                                                  |      |      | 20   | mV    |
| Input Bias Current      |                                                                                                                                                  |      | .6   | 3    | μΑ    |
| Input Offset Current    |                                                                                                                                                  |      | .1   | 1    | μΑ    |
| Open Loop Gain          | 1 < V <sub>O</sub> < 4V                                                                                                                          | 60   | 96   |      | dB    |
| CMRR                    | 1.5 < V <sub>CM</sub> < 5.5V                                                                                                                     | 75   | 95   | -    | dB    |
| PSRR                    | 12 < V <sub>CC</sub> < 25V                                                                                                                       | 75   | 110  |      | dB    |
| Output Sink Current     | V <sub>PIN 3</sub> = 1V                                                                                                                          | 1    | 2.5  |      | mA    |
| Output Source Current   | V <sub>PIN 3</sub> = 4V                                                                                                                          | 5    | -1.3 |      | mA    |
| Output High Voltage     | I <sub>PIN 3</sub> = -0.5mA                                                                                                                      | 4.0  | 4.7  | 5.0  | · V   |
| Output Low Voltage      | I <sub>PIN 3</sub> = 1mA                                                                                                                         | 0    | 0.5  | 1.0  | V     |
| Unity Gain Bandwidth    | (note 1)                                                                                                                                         | 3    | 5.5  |      | MHz   |
| Slew Rate               | (note 1)                                                                                                                                         | 6    | 12   |      | V/μs  |
| RAMP Comparator Section |                                                                                                                                                  |      |      |      |       |
| Pin 4 Bias Current      | V <sub>PIN 7</sub> = 0                                                                                                                           |      | -0.7 |      | μΑ    |
| Pin 3 Zero DC Threshold | V <sub>PIN 2</sub> = 2V, V <sub>PIN 1</sub> = V <sub>PIN 3</sub><br>V <sub>PIN 5</sub> = 0, V <sub>PIN 6</sub> = 1.5V<br>V <sub>PIN 8</sub> = 2V | 1.05 | 1.20 | 1.55 | V     |
| Delay to Output         | C <sub>L</sub> = 0, (note 1)                                                                                                                     |      | 55   |      | ns    |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise noted, these specifications apply for  $C_T$  = 330pF,  $R_C$  = 100 $\Omega$ ,  $R_D$  = 2K $\Omega$ ,  $V_{CC}$  = 15V,  $T_A$  = Operating Temperature Range. Pin numbers refer to 16-pin DIP.

| PARAMETER                           | CONDITIONS                                                                | MIN | TYP        | MAX        | UNITS    |
|-------------------------------------|---------------------------------------------------------------------------|-----|------------|------------|----------|
| Current Limit Comparator            |                                                                           |     |            |            |          |
| Pin 5 Input Bias Current            | 0 < V <sub>PIN 5</sub> < 4V                                               |     | 2          |            | μΑ       |
| Current Limit Threshold             |                                                                           | ev. | 1.41       |            | V        |
| Hysteresis                          |                                                                           |     | 30         |            | mV       |
| Delay to Output                     | $V_{PIN 10} = 0, C_L = 0 \text{ (note 1)}$                                |     | 50         |            | ns       |
| One-Shot Section                    |                                                                           |     |            |            | -        |
| Off-Time Initial Accuracy           | C <sub>L</sub> = 0, T <sub>A</sub> = 25°C                                 |     | 0.45       |            | μs       |
| Off-Time Voltage Stability          | $C_L = 0$ , $12V < V_{CC} < 25V$                                          |     | 5          |            | %        |
| Off-Time Temperature Stability      | C <sub>L</sub> = 0 (note 1)                                               |     | 5          |            | %        |
| Off-Time Total Variation            | C <sub>L</sub> = 0, line, temp (note 1)                                   |     | 6          |            | %        |
| Feedforward/Maximum On-Time Clamp S | ection                                                                    |     |            |            |          |
| Discharge Current                   | V <sub>PIN 8</sub> = 2.5V                                                 |     | 30         |            | mA       |
| On-Time Initial Accuracy            | $C_{FF}$ = 330pF, $R_{FF}$ = 2.7K $\Omega$ to $V_{REF}$ , $C_L$ = 0       |     | 1.0        |            | μs       |
| Shutdown/Restart Section            |                                                                           |     |            |            |          |
| Pin 10 Charging Current             |                                                                           |     | -250       |            | μΑ       |
| Overload Shutdown Threshold         |                                                                           |     | 2.3        |            | V        |
| Restart Threshold                   |                                                                           |     | 1.1        |            | V        |
| Soft-Start Section                  |                                                                           |     |            |            |          |
| Input Bias Current                  | V <sub>PIN 9</sub> = 4V                                                   |     | 1          |            | μΑ       |
| Discharge Current                   | V <sub>PIN 9</sub> = 1V                                                   |     | 25         |            | mA       |
| Under-Voltage Lockout Section       |                                                                           |     |            |            |          |
| Start Threshold                     |                                                                           |     | 13.4       |            | V        |
| UVLO Hysteresis                     |                                                                           |     | 3.6        |            | V        |
| Output Section                      | ·                                                                         |     | ,          |            |          |
| Output Low Level                    | I <sub>OUT</sub> = 20mA                                                   |     | 0.25       | 0.40       | V        |
|                                     | I <sub>OUT</sub> = 200mA                                                  |     | 1.2        | 2.2        | V        |
| Output High Level                   | I <sub>OUT</sub> = -20mA                                                  |     | 13.0       |            | V        |
|                                     | I <sub>OUT</sub> = -200mA                                                 |     | 12.7       |            | V        |
| Rise/Fall Time                      | C <sub>L</sub> = 1nF (note 1)                                             |     | 30         |            | ns       |
| Supply Current                      |                                                                           |     |            |            |          |
| Start Up Current                    | $V_{CC} = 8V, T_{J} = 25^{\circ}C$<br>$V_{CC} = 8V, T_{J} = -40^{\circ}C$ |     | 2.0<br>2.5 | 3.0<br>3.5 | mA<br>mA |
| Operating I <sub>CC</sub>           |                                                                           |     | 28         | 38         | mA       |

# **FUNCTIONAL DESCRIPTION**

# ML4815 PRINTED CIRCUIT BOARD LAYOUT CONSIDERATIONS

High speed circuits demand careful attention to layout and component placement. To assure proper performance of the ML4815, follow these rules: 1) Use a ground plane. 2) Damp or clamp parasitic inductive kick energy from the gate of driven MOSFET. Don't allow the output pins to ring below ground. A series gate resistor or a shunt 1 Amp Schottky diode at the

output pin will serve this purpose. 3) Bypass  $V_{CC}$ ,  $V_{C}$ , and  $V_{REF}$ . Use  $1\mu F$  monolithic ceramic capacitors for  $V_{CC}$  and  $V_{C}$  with low equivalent series inductance. Allow less than 1 cm of total lead length for each capacitor between the bypassed pin and the ground plane. 4) Treat the off-time setting capacitor,  $C_{T}$ , like a bypass capacitor.

#### **ERROR AMPLIFIER CIRCUIT**

#### Simplified Schematic



**Open-Loop Frequency Response** 

Unity Gain Slew Rate





#### **CONTROL METHODS**

In current-mode control, the current transformer output is fed into the RAMP comparator input. The current-sense waveform is used as the on-time

modulating ramp. The on-time can be clamped to a maximum by using  $R_{FF}$  and  $C_{FF}$  as shown.

### Current-Mode Control with Maximum On-Time Clamp



In feedforward voltage-mode control, the on-time modulating ramp is generated with an external capacitor  $C_{FF}$  from pin 8 to the ground.  $C_{FF}$  is charged through an external resistor  $R_{FF}$ . The maximum on-time

is the time taken to charge  $C_{FF}$  to 3.7V. Since the charging current depends on  $V_{IN}$ , the resulting maximum on-time varies with  $V_{IN}$ .

#### Feedforward Control



### **OUTPUT SECTION**



When driving power MOSFET's with high equivalent gate capacitance ( $C_C > 3$ nF), it is advisable to use an external 1N4148 diode between  $V_{CC}$  and  $V_C$  pins (figure above) to reduce extra power dissipation caused by slow turn-off of  $Q_7$ . In this case both  $V_{CC}$  and  $V_C$  pins should have bypass capacitors ( $C = 1\mu F$ ) as close as possible to the IC pins.





#### **ONE-SHOT**

The figure below shows the detailed block diagram of the one-shot. The one-shot is programmed with external resistors R<sub>C</sub>, R<sub>D</sub> and capacitor C<sub>T</sub>. Assuming that CLK is low and Q2 conducts initially, the timing capacitor C<sub>T</sub> is charged to 4V through R<sub>C</sub> and Q<sub>3</sub>. This corresponds to the switch conduction cycle (on-time). When either the feedforward ramp or the sensed current signal exceeds the error amplifier output voltage, a trigger pulse is sent to the one-shot, setting the R-S latch  $X_2$  and disabling  $Q_3$ .  $C_T$  is immediately discharged through RD until CT voltage reaches the lower threshold (2V) of the Schmitt-trigger X<sub>1</sub>. At this point,  $X_1$  output goes high, resetting  $X_2$ .  $Q_1$  turns off, allowing Q<sub>3</sub> to recharge C<sub>T</sub> to 4V. This time interval corresponds to the switch off-time. Since the off-time is simply the discharge time of C<sub>T</sub>, one can express

$$T_{OFF} = 0.69 R_D C_T$$

#### Block Diagram of the One-Shot



#### Timing Diagram of the One-Shot



The purpose of  $R_{\rm C}$  is to slow the charging transient of  $C_{\rm T}$  in order to widen the internal reset pulse.  $R_{\rm C}$  is usually chosen such that the following inequality is satisfied.

$$\frac{R_{\rm C}}{R_{\rm C} + R_{\rm D}} < 0.05$$

TOFF VS RD



#### CONSTANT ON-TIME CLAMP (In Current-Mode Only)



In current-mode control, the maximum on-time can be clamped by using the comparator X<sub>1</sub> (figure above). The internal transistors  $Q_1$ ,  $Q_2$  and diode  $D_2$  discharges  $C_{FF}$  to approximately  $V_{BE}$ . The time taken to charge  $C_{FF}$  from  $V_{BE}$  to  $V_{BIAS}$  (=  $\frac{V_{REF} + 0.488 \ V_{BE}}{1.499}$ ) sets the

from 
$$V_{BE}$$
 to  $V_{BIAS}$  (=  $\frac{V_{REF} + 0.488 \ V_{BE}}{1.488}$ ) sets the

maximum on-time. The diode D<sub>1</sub> compensates the V<sub>BE</sub> dependent CFF valley voltage. It can be shown that

$$T_{ON(MAX)} \approx 1.115 R_{FF} C_{FF}$$

and T<sub>ON(MAX)</sub> is relatively independent of temperature.

TON vs RFF



#### CURRENT-LIMITING, OVERLOAD SHUTDOWN AND FAULT MANAGEMENT

#### Overload Protection and Fault Management



ML4815 features a unique overload protection scheme. The power transistor current is compared with the current-limit threshold (1.4V) of  $X_3$ . When the sensed current exceeds this threshold, the one-shot is triggered and the R-S latch  $X_4$  is set. The one-shot blanks the gate drive and  $X_4$  turns on the current source  $I_{\rm F}$ . The external capacitor  $C_{\rm RD}$ , which is normally fully discharged, is charged towards an overload threshold of 2.3V. The packet of charge delivered to  $C_{\rm RD}$  in each over-current cycle is  $I_{\rm F} \times T_{\rm OFF}$  (figure below).  $X_4$  is reset after the off-time elapses. If output short is removed before  $C_{\rm RD}$  reaches the overload threshold,  $C_{\rm RD}$  will be discharged through  $R_{\rm RD}$  and normal operation will resume. Under persistent output short circuit,  $C_{\rm RD}$  is

charged until it reaches 2.3V. The gate drive is immediately terminated and the soft-start capacitor is discharged.  $C_{RD}$  then discharges through  $R_{RD}$  towards the restart threshold (1.1V). Gate drive remains off until  $C_{RD}$  is discharged below 1.1V. The time taken for  $C_{RD}$  to discharge to the restart threshold is the restart-delay time. This delay reduces the average power delivered to the load during overload, thus protecting both the load and the controller. If overload persists, the controller will continue to hiccup until the cause of overload is removed. The controller undergoes soft-start at each restart. The overload shutdown and restart sequence for a converter with non-bootstrapped power supply  $V_{CC}$  is illustrated in figure.

#### Current Limiting Overload Shutdown and Restart Sequence (Non-Bootstrapped Operation)



For a bootstrapped converter (where controller  $V_{CC}$  is obtained from an auxiliary winding of the main transformer), overload shutdown causes both the converter output and the controller  $V_{CC}$  to collapse. Undervoltage lockout (UVLO) is activated and the onchip bandgap reference is disabled. Mt4815 dissipates only 2mA of supply current during shutdown. Since

#### Simplified V<sub>CC</sub> Bootstrapping Scheme



 $l_{BLEED}$  is higher than the start-up current,  $C_S$  will be charged towards the UVLO start threshold. When this happens, the entire controller becomes operational except that the gate drive remains off.  $l_{CC}$  jumps to its full operational value. Since  $V_{CC}$  bootstrapping is not yet available,  $l_{CC}$  will discharge  $C_S$  below the UVLO stop threshold. The on-chip reference will again be disabled with the controller supply current reduced to 2mA.  $l_{BLEED}$  will again charge  $C_S$  towards the UVLO start threshold. The process repeats until  $C_{RD}$  is discharged below the restart threshold. The shutdown and restart sequence is illustrated with the timing diagram below.

# Overload Shutdown UVLO and Restart Sequence (Bootstrapped Operation)



### **OPEN LOOP LABORATORY TEST FIXTURE**



### SCHEMATIC OF THE 50W ZVS DC/DC CONVERTER



# ORDERING INFORMATION

| PART NUMBER | TEMPERATURE<br>RANGE | PACKAGE          |
|-------------|----------------------|------------------|
| ML4815CP    | 0°C to +70°C         | Molded DIP (P16) |
| ML4815CQ    | 0°C to +70°C         | Molded PCC (Q20) |

# High Frequency Multi-Mode Resonant Controller

## **GENERAL DESCRIPTION**

The ML4816 controller IC is suitable for a wide range of resonant converter topologies. This controller can be used with Zero Current Switched (ZCS) Quasi Resonant Converters (QRC) requiring constant on-time and modulated off-time, as well as frequency modulated converters such as Series Resonant Converters operating above resonance.

The ML4816's oscillator features independent control of charging and discharging currents (on-time and off-time). Output frequency can be obtained either proportional or inversely proportional to the controlling voltage. In addition, both upper and lower frequency limits (fMIN and fMAX) can be independently set.

Both pulse-by-pulse and DC current limiting are provided for. Overload protection (shutdown) is triggered after a programmable delay time. Restart after overload shutdown can be delayed by a programmable time. Internal logic disables the gate drive until the oscillator is stable.

The ML4816 includes under-voltage lockout with 6V hysteresis and high current high speed totem pole output drivers for high speed drive of external MOSFETs.

### **FEATURES**

- Supports Zero Current Switched (ZCS) Quasi-Resonant Converters
- Supports Series Resonant (ZVS) converters operating above resonance
- Wide oscillator frequency range
- Programmable f<sub>MIN</sub> and f<sub>MAX</sub> limits
- Practical Operation to 2.5MHz (f<sub>OSC</sub>)
- Low Start-up Current and Under-Voltage Lockout Circuits support Off-Line Operation
- Pulse by Pulse or DC Current Limiting
- Integrating Soft Start Reset (Fault Integration) with Programmable Restart Delay
- High current (1.5A peak) totem-pole output drive
- Precision buffered 5V Reference (±1%)

# **BLOCK DIAGRAM**



# PIN CONFIGURATION



## ML4816 20-Pin SOIC

| I(FB)         | 1          | 20 | I(SENSE)   |
|---------------|------------|----|------------|
| INV EEE       | 2          | 19 | V(REF)     |
| EA OUT 🚾      | 3          | 18 | TE VCC     |
| I(LIM) OUT DE | 4          | 17 | OUTB       |
| F(LIM)        | 5          | 16 | ma yc      |
| V(D) 🚥        | 6          | 15 | PWR GND    |
| V(F)          | <b>7</b> % | 14 | DUTA       |
| R(C)          | 8          | 13 | RC (RESET) |
| R(D)          | 9          | 12 | SOFT START |
| C(I)          | 10         | 11 | GND        |
|               | TOP VIEW   |    |            |

# PIN DESCRIPTION

| PIN # | NAME       | DESCRIPTION                                                                               | PIN # | NAME       | DESCRIPTION                                                               |
|-------|------------|-------------------------------------------------------------------------------------------|-------|------------|---------------------------------------------------------------------------|
| 1     | I(FB)      | Input for load current limit.                                                             | 9     | R(D)       | External resistor from this pin to                                        |
| 2     | INV        | Inverting input to error amp.                                                             |       |            | GND sets the oscillator discharge current (off time).                     |
| 3     | EA OUT     | Output of error amplifier.                                                                | 10    | C(T)       | Timing capacitor for Oscillator.                                          |
| 4     | I(LIM) OUT | Output for load current limit amplifier.                                                  | 11    | GND        | Signal ground.                                                            |
| 5     | F(LIM)     | A voltage input sets the maximum on time for the timer.                                   | 12    | SOFT START | Normally connected to Soft Start capacitor.                               |
| . 6   | V(D)       | Controls the C(T) discharge current and oscillator off time. Connected to error amplifier | 13    | RC(RESET)  | Timing elements for Integrating fault detection and reset delay circuits. |
|       |            | output for off-time modulation and to V(REF) for constant off                             | 14    | OUTA       | High Current Totem pole output A.                                         |
| 7     | V(F)       | time. Controls the charging current                                                       | 15    | PWR GND    | Return for the High Current Totem Pole outputs.                           |
|       |            | and oscillator on time.  Connected to error amplifier for                                 | 16    | VC         | Supply for the High Current Totem Pole outputs.                           |
|       |            | on time modulation and connected to GND for constant on time.                             | 17    | OUTB       | High Current Totem pole output B.                                         |
| 8     | R(C)       | External timing resistor to either                                                        | 18    | $V_{CC}$   | Positive supply for the IC.                                               |
|       |            | GND or V(REF) sets the charging current (oscillator on time). This                        | 19    | V(REF)     | Buffered output for the 5.0V voltage reference.                           |
|       |            | pin can either source or sink current.                                                    | 20    | I(SENSE)   | Primary current sense input for current limit.                            |
|       |            |                                                                                           |       | 3 -        | 4,7,                                                                      |

# **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage (Pins 16, 18)              |
|-------------------------------------------|
| DC 0.5A                                   |
| Pulse (0.5\(\mu\)s)                       |
| Analog Inputs                             |
| (Pins 1, 2, 5, 6, 7, 13)0.3V to 6.3V      |
| Amplifier Output Currents (Pins 3, 4) 5mA |
| Soft Start Sink Current (Pin 8) 100mA     |
| R(C) Current (Pin 8)0.5 to +0.5mA         |
| R(D) Current (Pin 9)4mA                   |
| Junction Temperature 150°C                |
| Storage Temperature Range65°C to +150°C   |

| Lead Temperature (Soldering 10 sec.) | +260°C |
|--------------------------------------|--------|
| Thermal Resistance ( $\theta_{IA}$ ) |        |
| Plastic DIP or SOIC                  | 65°C/W |

# **OPERATING CONDITIONS**

Temperature Range ...... 0°C to +70°C

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

**ELECTRICAL CHARACTERISTICS**Unless otherwise specified,  $C_T$  = 470pF,  $V_{CC}$  = 15V.  $V_{CC}$  is adjusted above the start threshold before settling at 15V.

| PARAMETER                       | CONDITIONS                                         | MIN   | TYP   | MAX   | UNITS |
|---------------------------------|----------------------------------------------------|-------|-------|-------|-------|
| Reference Section               |                                                    |       |       |       |       |
| Output Voltage                  | $T_A = 25$ °C, $I_O = -1$ mA                       | 4.90  | 5.00  | 5.10  | V     |
| Line Regulation                 | $12V \le V_{CC} \le 25V$                           |       | 2     | 20    | mV    |
| Load Regulation                 | $1 \text{mA} \le I_{\text{O}} \le 10 \text{mA}$    |       | 5     | 20    | mV    |
| Temperature Stability           | $T_{MIN} \le T_A \le T_{MAX}$ (note 1)             |       | 0.2   | 0.4   | mV/°C |
| Total Variation                 | line, load, temp.                                  | 4.85  |       | 5.15  | V     |
| Output Noise Voltage            | 10Hz < f < 10KHz                                   |       | 50    |       | μ\    |
| Long Term Stability             | T <sub>J</sub> = 125°C, 1000 Hrs (note 1)          |       | 5     | 25    | mV    |
| Short Circuit Current           | V <sub>REF</sub> = 0                               | -40   | -70 . | -100  | mA    |
| Error Amplifier Section         |                                                    |       | No.   |       |       |
| Non-Inverting Input Voltage     |                                                    | 2.37  | 2.47  | 2.57  | V     |
| Input Bias Current              |                                                    |       |       | 3     | μΑ    |
| Open-Loop Gain                  | $1 \le V_O \le 4V$                                 | 60    |       |       | dB    |
| Unity Gain Bandwidth            | (note 1)                                           | 2.5   | 2.8   |       | MHz   |
| PSRR                            | $12V \le V_{CC} \le 25V$                           | 70    |       |       | dB    |
| Output Sink Current             | V <sub>PIN 2</sub> = 2.7V, V <sub>PIN 3</sub> = 1V | 1     | 2.8   |       | mA    |
| Output Source Current           | $V_{PIN 2} = 2.3V, V_{PIN 3} = 4V$                 | -0.5  | -2.2  |       | mA    |
| Output High Voltage             | $I_{PIN 3} = -0.5mA$                               | 5.0   | 5.5   | 6.0   | V     |
| Output Low Voltage              | I <sub>PIN 3</sub> = 1mA                           |       | 0.5   | 1.0   | V     |
| Slew Rate                       |                                                    |       | 8.5   |       | V/μs  |
| Current-Limit Amplifier Section |                                                    |       |       | :     |       |
| Non-Inverting Input Voltage     |                                                    | 0.145 | 0.16  | 0.175 | V     |
| Input Bias Current              |                                                    |       |       | -1    | μΑ    |
| Open-Loop Gain                  | $1 \le V_O \le 4V$                                 | 65    |       |       | dB    |
| Unity Gain Bandwidth            | (note 1)                                           | 1.0   | 1.5   |       | MHz   |
| PSRR                            | $12V \le V_{CC} \le 25V$                           | , 55  |       |       | dB    |
| Output Sink Current             | V <sub>PIN 1</sub> = 1V, V <sub>PIN 4</sub> = 1V   | 1     | 1.6   |       | mA    |

**ELECTRICAL CHARACTERISTICS** (Continued)
Unless otherwise specified,  $C_T$  = 470pF,  $V_{CC}$  = 15V.  $V_{CC}$  is adjusted above the start threshold before settling at 15V.

| PARAME                                | TER                               | CONDITIONS                                                                                                     | MIN                   | TYP                   | MAX                   | UNITS    |
|---------------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------|-----------------------|-----------------------|-----------------------|----------|
| Current-Limit Amplifier               | Section (Continued                | )                                                                                                              |                       |                       |                       | 1 4      |
| Output Source Curren                  | t in the second                   | V <sub>PIN 1</sub> = 0V, V <sub>PIN 4</sub> = 4V                                                               | -0.5                  | -1.1                  |                       | mA       |
| Output High Voltage                   | YA                                | $I_{PIN 4} = -0.5 \text{mA}$                                                                                   | 6.0                   | 7.2                   | 8.0                   | V        |
| Output Low Voltage                    |                                   | I <sub>PIN 4</sub> = 1mA                                                                                       |                       | 0.7                   | 1.0                   | V        |
| Slew Rate                             |                                   | (note 1)                                                                                                       |                       | 0.9                   |                       | V/µs     |
| Current-Sense Section                 | ,                                 |                                                                                                                | ·,                    |                       |                       |          |
| Input Bias Current                    |                                   | V <sub>PIN 20</sub> = 0                                                                                        |                       |                       | -2                    | μΑ       |
| Current-Sense Thresho                 | ld                                |                                                                                                                | 1.20                  | 1.25                  | 1.30                  | , V      |
| Delay to Pin 13                       |                                   | (note 1)                                                                                                       |                       | 80                    | 150                   | ns       |
| Soft-Start Section                    | *.                                |                                                                                                                |                       |                       |                       |          |
| Discharging Current                   |                                   | V <sub>PIN 13</sub> = 4V, V <sub>PIN 12</sub> = 1V                                                             | 20                    | 35                    |                       | mA       |
| Charging Current                      |                                   | V <sub>PIN 13</sub> = 0, V <sub>PIN 12</sub> = 1V                                                              | -16                   | -21                   | -26                   | μΑ       |
| Overload Protection Sec               | tion                              |                                                                                                                |                       | -                     |                       |          |
| Overload Threshold                    | 1                                 |                                                                                                                | 3.0                   | 3.2                   | 3.5                   | V        |
| Restart Threshold                     |                                   |                                                                                                                | 1.0                   | 1.2                   | 1.4                   | V        |
| Pulse-by-pulse Chargin                | g Current                         | V <sub>PIN 20</sub> = 1.35V, V <sub>PIN 13</sub> = 2V                                                          |                       | -320                  |                       | μΑ       |
| Current-Limit Amp. Controlled Current |                                   | V <sub>PIN 1</sub> = 0, V <sub>PIN 13</sub> = 2V<br>V <sub>PIN 4</sub> = 1V<br>V <sub>PIN 4</sub> = 2.5V       |                       | -2.2<br>-0.9          |                       | mA<br>mA |
| Voltage-Controlled Times              | r - 3                             |                                                                                                                | <del></del>           | <u> </u>              |                       |          |
| C <sub>T</sub> Minimum Dischargi      | ing Current                       | V <sub>PIN 6</sub> = 0, V <sub>PIN 10</sub> = 3V                                                               | 15                    | 18.5                  | 22                    | μΑ       |
| C <sub>T</sub> Peak Voltage           |                                   |                                                                                                                |                       | 3.75                  |                       | V        |
| C <sub>T</sub> Valley Voltage         |                                   |                                                                                                                | 1                     | 2.1                   |                       | V        |
| R(C) Minimum Voltage                  |                                   | $V_{PIN 5} = V_{PIN 7} = 0,$<br>25KΩ from Pin 8 to GND                                                         | 0.446V <sub>REF</sub> | 0.455V <sub>REF</sub> | 0.464V <sub>REF</sub> | V        |
| R(C) Voltage                          |                                   | $V_{PIN 5} = \frac{8}{11} V_{REF}, V_{PIN 7} = 5V,$<br>25K\(\Omega\) from Pin 8 to GND                         | 0.713V <sub>REF</sub> | 0.727V <sub>REF</sub> | 0.742V <sub>REF</sub> | ٧        |
| R(D) Minimum Voltage                  |                                   | $V_{PIN 6} = 0$ , $3K\Omega$ from Pin 9 to GND                                                                 |                       |                       | . 0                   | V        |
| R(D) Maximum Voltage                  |                                   | $V_{PIN 6}$ = 5V, 3K $\Omega$ from Pin 9 to GND                                                                | 0.425V <sub>REF</sub> | 0.45V <sub>REF</sub>  | 0.475V <sub>REF</sub> | V        |
| T <sub>ON</sub>                       | T <sub>A</sub> = 25°C             | $V_{PIN 5} = V_{PIN 7} = 0$ , $V_{PIN 6} = 3V$ , $25K\Omega$ from Pin 8 to GND, $3K\Omega$ from Pin 9 to GND   | 0.62                  | 0.68                  | 0.70                  | μs       |
|                                       | Total Variation                   | $12V \le V_{CC} \le 25V \text{ (note 1)}$ $T_{MIN} \le T_A \le T_{MAX}$                                        | 0.60                  | 0.71                  | 0.79                  | μs       |
| Output Dead Time                      | T <sub>A</sub> = 25°C<br>(note 1) | $V_{PIN.5} = V_{PIN.7} = 0$ , $V_{PIN.6} = 5V$ , $25K\Omega$ from Pin. 8 to GND, $3K\Omega$ from Pin. 9 to GND | 100                   | 120                   | 145                   | ns       |
|                                       | Total Variation                   | $12V \le V_{CC} \le 25V \text{ (note 1)}$<br>$T_{MIN} \le T_A \le T_{MAX}$                                     | 100                   | 120                   | 155                   | ns       |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified,  $C_T = 470pF$ ,  $V_{CC} = 15V$ .  $V_{CC}$  is adjusted above the start threshold before settling at 15V.

| PARAMETER                |                     | CONDITIONS                                                                                                                                  | MIN  | TYP  | MAX  | UNITS |
|--------------------------|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| Voltage-Controlled       | Timer (Continued)   |                                                                                                                                             |      |      |      |       |
| Frequency                | f <sub>MAX(1)</sub> | V <sub>PIN 5</sub> = V <sub>PIN 7</sub> = 0, V <sub>PIN 6</sub> = 5V<br>25KΩ from Pin 8 to GND<br>3KΩ from Pin 9 to GND                     | 1.1  | 1.2  | 1.3  | MHz   |
|                          | f <sub>MIN(1)</sub> | $V_{PIN 5} = V_{PIN 7} = 0$ , $V_{PIN 6} = 1.4V$<br>25KΩ from Pin 8 to GND<br>3KΩ from Pin 9 to GND                                         | 17   | 22   | 28   | KHz   |
|                          | f <sub>MAX(2)</sub> | $V_{PIN 5} = \frac{8}{11} V_{REF}$ , $V_{PIN 7} = 2V$ , $V_{PIN 6} = 5V$<br>22KΩ from Pin 8 to Pin 19<br>3KΩ from Pin 9 to GND              | 1.2  | 1.45 | 1.55 | MHz   |
|                          | f <sub>MIN(2)</sub> | $V_{PIN 5} = \frac{8}{11} V_{REF}$ , $V_{PIN 7} = 5V$ , $V_{PIN 6} = 5V$<br>22KΩ from Pin 8 to Pin 19<br>3KΩ from Pin 9 to GND              | 650  | 800  | 825  | KHz   |
| Under Voltage Lo         | ckout Section       |                                                                                                                                             |      |      |      | •     |
| Start Threshold          |                     |                                                                                                                                             | 15.8 | 16.3 | 16.8 | V     |
| Stop Threshold           |                     |                                                                                                                                             | 9.2  | 9.7  | 10.2 | V     |
| Supply Current           |                     | 4.                                                                                                                                          |      |      | ,    |       |
| Start-Up Current         |                     | V <sub>CC</sub> = 15.5V                                                                                                                     | 1.2  | 1.5  | 2.2  | mA    |
| Operating Supply Current |                     | $V_{PIN 5} = V_{PIN 7} = 0$ , $V_{PIN 6} = 5V$<br>25KΩ from Pin 8 to GND<br>3KΩ from Pin 9 to GND<br>$C_{LA} = C_{LB} = 0$ , $T_A = 25$ °C, | 26   | 32   | 38   | mA    |
|                          |                     | $T_{MIN} \le T_A \le T_{MAX}$                                                                                                               |      |      | 53   | mA    |
| Output Section           |                     |                                                                                                                                             |      |      | 1    |       |
| Output Low Level         |                     | I <sub>SINK</sub> = 20mA                                                                                                                    |      | 0.1  | 0.4  | V     |
|                          |                     | I <sub>SINK</sub> = 200mA                                                                                                                   |      | 0.7  | 2.2  | V     |
| Output High Level        |                     | I <sub>SOURCE</sub> = 20mA                                                                                                                  | 12.0 | 13.5 |      | V     |
|                          |                     | I <sub>SOURCE</sub> = 200mA                                                                                                                 | 11.5 | 13.0 |      | · V   |
| Rise Time                |                     | $C_{LA} = C_{LB} = 1$ nF (note 1)                                                                                                           |      |      | 60   | ns    |
| Fall Time                |                     | $C_{LA} = C_{LB} = 1nF \text{ (note 1)}$                                                                                                    |      |      | 60   | ns    |

Note 1: This parameter is not 100% tested in production but guaranteed by design.

# **FUNCTIONAL DESCRIPTION**

### **OSCILLATOR**

The oscillator is the core of the ML4816 and is designed to allow the maximum flexibility. This oscillator can be used in two basic modes of operation:

- On time proportional to V<sub>IN</sub>, fixed off time with a maximum on time limit (where V<sub>IN</sub> is the output of the error amplifier).
- 2. Off time inversely proportional to V<sub>IN</sub>, fixed on time.





Figure 1. Oscillator Block Diagram

The internal CLOCK signal, shown above, turns the outputs off at its rising edge. Clock remains high and the outputs stay off as long as C(T) is discharging. The discharge time  $(T_{OFF})$  of C(T) is:

$$T_{OFF} = \frac{1.65 \text{ C(T) R(D)}}{10 \text{ (V(D)} - 2\text{V)} + 16\mu\text{A R(D)}}$$
(1)

### Variable Off-Time, Constant On-Time (Figure 2)

When using a variable off time control, V(D) is tied to the output of the error amplifier. Off time is given by equation (1) while the  $16\mu$ A current sink prevents the off time from becoming infinite, thereby providing an upper limit to  $T_{OFF}$  of:

Max 
$$(T_{OFF}) = C(T) \times 1.03 \times 10^5$$
 (2)

The on time is given by:

$$T_{ON} = 0.0605 \text{ R(C) C(T)}$$
 (3)



Figure 2. Variable Off Time, Constant On Time Oscillator Connections



Figure 2a. Max (TOFF) vs. CT



Figure 2b. T<sub>ON</sub> vs. R(C)

### Variable On-Time, Constant Off-Time

The on time  $(T_{ON})$  is controlled by the current flowing from V(REF) through R(C) into B2. The output of B2 is internally limited to be no less than 2.27V and no greater than F(LIM).



Figure 3. Variable On Time, Constant Off Time Oscillator Connections (T<sub>ON</sub> Proportional to EA OUT)



Figure 3a. Minimum  $T_{ON}$  for Constant Off-Time Configuration with  $V_{FLIM} = \frac{8}{11} \times V_{REF}$ 

The on time for figure 3 is given by:

$$T_{ON} = \frac{0.138 \text{ R(C) C(T)}}{V(\text{REF}) - V(\text{F})}$$
 (4)

The maximum on time is given by:

$$T_{ON(MAX)} = \frac{0.138 \text{ R(C) C(T)}}{V(\text{REF}) - \text{F(LIM)}}$$
 (5)

where F(LIM) > 2.27V. The minimum on time is:

$$T_{ON(MIN)} = 0.0506 \text{ R(C) C(T)}$$
 (6)

#### **ERROR AMPLIFIER**

The ML4816 error amplifier is a 2.5MHz bandwidth, 8.5V/µsec slew rate op-amp with provision for limiting the positive output voltage swing to implement the soft start function.



The Error Amplifier input contains protection diodes as shown above. INV should not be driven lower than  $2.5V-V_{BE}$  or higher than  $2.5V+V_{BE}$ .



Figure 5. Error Amplifier Open-Loop Gain and Phase vs. Frequency

#### **OUTPUT DRIVER STAGE**

The ML4816 has two high current high speed totem pole output drivers each capable of 1.5A peak output, designed to quickly switch the gates of capacitive loads, such as power MOSFET transistors.



Figure 6. Power Driver Simplified Schematic



Figure 6a. Output Driver Current Consumption I(C) vs. Output Load Capacitance



Figure 7. Output Saturation Voltage vs. Output Current



Figure 8. Rise/Fall Time

#### CURRENT LIMIT, FAULT DETECTION AND SOFT START

The ML4816 has two modes of current limiting: Primary pulse-by-pulse over-current protection and secondary DC average current limiting.

#### Primary Pulse-by-Pulse Current Limit Circuit

In this mode, the primary current is compared with a 1.25V threshold in comparator X1. When the sensed current exceeds the 1.25V threshold of comparator X1, the R-S latch X2 is set, turning on the 320 $\mu$ A current source to charge C<sub>RST</sub>. I<sub>F1</sub> remains on until CLOCK goes high (T<sub>OFF</sub>). When C<sub>RST</sub> has charged to 3.2V, a soft start reset occurs. The number of times the outputs reach current limit are "remembered" on C<sub>RST</sub>. Over time, C<sub>RST</sub> is discharged by R<sub>RST</sub> providing a measure of "forgetting" when the over-current condition no longer occurs. If the output fault is removed before C<sub>RST</sub> reaches 3.2V, C<sub>RST</sub> discharges slowly through R<sub>RST</sub> and normal operation resumes.

#### Over-Current Sensing, Overload Shutdown and Fault Management



Figure 9. Overload Protection and Fault Management

#### Secondary dc Current Limit Circuit

In secondary dc current-limiting, the currents in the output rectifiers are sensed, full-wave rectified and smoothed. The smoothed signal is fed into the current-limiting amplifier  $X_3$ . If the sensed current is below the 0.16V threshold, the output of  $X_3$  will go above  $V_{REF}$  and  $I_{FZ}$  will be off. As the sensed current exceeds the current-limit threshold,  $V_{ILO}$  starts to fall and

$$I_{F2}$$
 (  $\approx \frac{V_{REF} - V_{ILO} - 2V_{BE}}{1200\Omega}$  ) turns on.  $I_{F2}$  charges  $C_{RST}$ 

towards the overload threshold (3.2V) of  $X_4$ .  $C_{RST}$  charging and temporary recovery through  $R_{RST}$  here are similar to the pulse-by-pulse over-current sensing case except that  $I_{F2}$  is continuous.

Under persistent output short circuit with either form of over-current protection,  $C_{RST}$  is charged until it reaches 3.2V. The gate drives are immediately terminated and the soft-start capacitor  $C_{SS}$  is discharged.  $C_{RST}$  then discharges through  $R_{RST}$  toward the restart threshold (1.2V). Gate drives remain off until  $C_{RST}$  is discharged below 1.2V. The time taken for  $C_{RST}$  to discharge to the restart threshold is the restart-delay time. This delay reduces the average power delivered to the load during overload, thus protecting both the load and the controller. If overload persists, the controller will continue to hiccup until the cause of overload is removed. The controller undergoes soft-start at each restart.

The overload shutdown and restart sequences for both over-current protection schemes with non-bootstrapped  $V_{CC}$  are illustrated in Figures 10 and 11.



0.16V
VIFB
7V
VILO
5V

VISENSE = 0

1F2
0
3.2V

CRD

OU

OVER-CURRENT SENSING
AND TIMING
AND TIMING

Figure 10. Over-Current Sensing, Overload Shutdown and Restart Sequence (Non-Bootstrapped  $V_{CC}$ ) (ZCS-QRC Transistor Current Shown)

Figure 11. Secondary dc Current Sensing, Overload Shutdown and Restart Sequence (Non-Bootstrapped V<sub>CC</sub>)



Figure 12. Simplified V<sub>CC</sub> Bootstrapping Scheme in Half-Bridge Configuration

For a bootstrapped converter, where controller V<sub>CC</sub> is obtained from an auxiliary winding of the main transformer, (see Figure 12) overload shutdown causes both the converter output and the controller V<sub>CC</sub> to collapse. Undervoltage lockout (UVLO) is activated and the on-chip bandgap reference is disabled. ML4816 dissipates only 1.5mA during shutdown. Since IBLEED is higher than the start-up current, C<sub>S</sub> will be charged towards the UVLO start threshold. When this happens, the entire controller becomes operational except that the gate drives remain off. I<sub>CC</sub> jumps to its full operational value. Since  $V_{CC}$  bootstrapping is not yet available, I<sub>CC</sub> will discharge C<sub>S</sub> below the UVLO stop threshold. The on-chip reference will again be disabled with the controller supply current reduced to 1.5mA. IBLEED will again charge Cs towards the UVLO start threshold. The process repeats until C<sub>RST</sub> is discharged below the restart threshold. The shutdown and restart sequence is illustrated in Figure 13.

The over-current timing and shutdown sequence can be disabled by grounding pin 13.



Figure 13. Overload Shutdown, UVLO and Restart Sequence (Bootstrapped Operation)

### Auxiliary Output Current-Limiting (RC(RESET) Pin Grounded)

Constant current at power inverter output can be obtained by utilizing the current-limit amplifier with pin 13 shorted to ground. The ILO pin is connected to the EAO pin through two external OR-ing diodes  $D_1$  and  $D_2$  (Figure 14).  $R_1$  is used as a pull-up resistor. The current-limiting loop activates and takes control if the voltage at the inverting input IFB of the current-limit amplifier exceeds the 160mV threshold and ILO is pulled below EAO. The schematic shows that either the main error amplifier or the current-limiting amplifier controls the switching frequency of the converter. The voltage to the IFB pin comes from the output of a current sensor which produces a signal proportional to the output current.



Figure 14. Auxiliary Output Current-Limiting

#### First-Pulse Inhibit

ML4816 features a unique scheme to prevent input transformer from saturating during initial start-up. Before V<sub>CC</sub> rises above the undervoltage lockout (UVLO) start threshold, the bandgap reference is disabled. Since the bias circuit of the timer requires a reference output of at least 4V<sub>BF</sub> to operate, the timing capacitor C<sub>T</sub> remains fully discharged. As V<sub>CC</sub> crosses UVLO start threshold at t<sub>0</sub>, the reference becomes enabled. The reference output rises at a rate determined by the reference short-circuit current and the external bypass capacitor. C<sub>T</sub> remains discharged until V<sub>REF</sub> exceeds 4V<sub>BE</sub>. There is no gate drive until V<sub>REF</sub> reaches the "reference-good" level (4.4V) (see Figure 16). Once V<sub>REF</sub> exceeds 4V<sub>BE</sub> (t<sub>1</sub>), C<sub>T</sub> is charged towards the upper threshold of the oscilllator/timer. Although the gate drives are enabled at t2, the firstpulse inhibit latch continues to blank the outputs. This latch is reset when C<sub>T</sub> voltage crosses the upper oscillator threshold at t3. OUTA is gated on after the CLK pulse elapses.

Without the first-pulse inhibit circuit, the first OUTA pulse would be on for time  $T_{ONI}$  which could be as much as 2 to 3 times longer than the desired  $T_{ON}$  time. The first-pulse inhibit latch ensures no abnormally long first gate drive pulse, independent of  $V_{RFF}$  rise time.



Figure 15. Operation of UVLO and the First-Pulse Inhibit Circuit



Figure 16. Timing Diagram Illustrating Initial Start-Up and the First-Pulse Inhibit

### Open Loop Laboratory Test Fixture



This test fixture is useful for exercising many of the ML4816's functions and measuring their specifications. As with any wideband circuit, careful grounding and bypass procedures should be followed. The use of a ground plane is highly recommended.

# ORDERING INFORMATION

| PART NUMBER | TEMPERATURE<br>RANGE | PACKAGE             |
|-------------|----------------------|---------------------|
| ML4816CP    | 0°C to +70°C         | Plastic DIP (P20)   |
| ML4816CS    | 0°C to +70°C         | Plastic SOIC (S20W) |

# Single-Ended High Frequency PWM Controller

### GENERAL DESCRIPTION

The ML4817 High Frequency PWM Controller is optimized for use in single-ended Switch Mode Power Supply designs running at frequencies up to 1MHz. Propagation delays are minimal through the comparators and logic for reliable high frequency operation while slew rate and bandwidth are maximized in the error amplifier. This controller is designed to work in either voltage or current mode.

A unique overload protection circuit helps to limit stress on the output devices. This integrating method of fault detection also provides for reset delay before restart. A 1.5V threshold current limit comparator provides cycle-by-cycle current limit.

The ML4817 oscillator features accurately programmable dead time control to precisely limit the maximum duty cycle.

The ML4817 is fabricated on a 40V bipolar process from the FB3480 Power Supply Controller Array. Customized versions of this controller are therefore easily implemented. Please refer to the FB3480 datasheet for more information.

### **FEATURES**

- Practical Operation at Switching Frequencies to 1MHz
- High Current (2A peak) Totem Pole Output
- Temperature Stable Precise Oscillator Frequency and Dead Time
- Precision Maximum Duty Cycle Limit
- Integrating Fault Detection with Reset Delay
- Fast Shut Down Path from Current Limit to Output
- Output Pulls Low for Under-Voltage Lockout

### **BLOCK DIAGRAM**



# PIN CONFIGURATION





### ML4817 16-Pin DIP



# PIN DESCRIPTION

| PIN# | NAME        | FUNCTION                                                               | PIN # | NAME                 | FUNCTION                                                              |
|------|-------------|------------------------------------------------------------------------|-------|----------------------|-----------------------------------------------------------------------|
| 1    | INV         | Inverting input to error amp.                                          | 10    | RAMP                 | Non-inverting input to main                                           |
| 2    | NI          | Non-inverting input to error amp.                                      |       |                      | comparator. Connected to C(T) for                                     |
| 3    | E/A OUT     | Output of error amplifier and input to main comparator.                |       |                      | Voltage Mode operation or to current sense resistor for current mode. |
| 4    | CLOCK       | Oscillator output.                                                     | 11    | SIGNAL GND           | Analog Signal Ground.                                                 |
| . 5  | R(C)        | Timing Resistor for Oscillator —                                       | 12    | OUT                  | High Current Totem pole output.                                       |
|      |             | sets charging current for oscillator timing capacitor (Pin 6).         | 13    | POWER GND            | Return for the High Current Totem pole outputs.                       |
| 6    | C(T)        | Timing Capacitor for Oscillator.                                       | 14    | V                    | Positive Supply for the IC.                                           |
| 7    | R(D)        | Resistor which sets discharge                                          |       | V <sub>CC</sub>      |                                                                       |
|      |             | current for oscillator timing capacitor.                               | 15    | 5.1 V <sub>REF</sub> | Buffered output for the 5.1V voltage reference.                       |
| 8    | SOFT START  | Normally connected to Soft Start Capacitor and charging resistor.      | 16    | RC(RESET)            | Timing elements for integrating fault detection and reset delay       |
| 9    | I(LIM)/S.D. | Current limit sense pin. Normally connected to current sense resistor. |       |                      | circuits.                                                             |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| · · · · · · · · · · · · · · · · · · ·   |       |
|-----------------------------------------|-------|
| Supply Voltage (Pin 14)                 | . 30V |
| Output Current, Source or Sink (Pin 12) |       |
| DC                                      | 0.5A  |
| Pulsed (0.5µs)                          | 2.0A  |
| Analog Inputs                           |       |
| (Pins 1, 2, 8, 9, 10, 16)0.3V           | to 6V |
| Clock Output Current (Pin 4)            | -5mA  |
| Frror Amplifier Output Current (Pin 3)  | 5mA   |

| Soft Start Sink Current (Pin 8)      | 100mA   |
|--------------------------------------|---------|
| Oscillator Charging Current (Pin 5)  | 5mA     |
| Junction Temperature                 | . 125°C |
| Storage Temperature Range65°C to     |         |
| Lead Temperature (Soldering 10 sec)  | +260°C  |
| Thermal Resistance ( $\theta_{IA}$ ) |         |
| Plastic DIP                          | 65°C/W  |
| Plastic SOIC                         | 65°C/W  |
|                                      |         |

# **OPERATING CONDITIONS**

Temperature Range ...... 0°C to +70°C

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, R(C) = 2540 $\Omega$ , R(D) = 2470 $\Omega$ , C<sub>T</sub> = 470pF, T<sub>A</sub> = Operating Temperature Range, V<sub>CC</sub> = 15V.

| PARAMETER              | CONDITIONS                                                                               | MIN  | TYP  | MAX  | UNITS |
|------------------------|------------------------------------------------------------------------------------------|------|------|------|-------|
| Oscillator             |                                                                                          |      |      |      |       |
| Initial Accuracy       | T <sub>A</sub> = 25°C                                                                    | 500  | 525  | 550  | KHz   |
| Voltage Stability      | 12V < V <sub>CC</sub> < 25V                                                              |      | 0.2  |      | %     |
| Temperature Stability  | (note 1)                                                                                 |      |      | TBD  | %     |
| Total Variation        | line, temp (note 1)                                                                      | TBD  |      | TBD  | KHz   |
| Maximum Duty Cycle     | $V_{PIN 1} = 2.3V$ , $V_{PIN 2} = 2.5V$<br>$V_{PIN 9} = V_{PIN 10} = 0V$ , $T_A = 25$ °C | 44   | 45   | 46   | %     |
| Maximum Duty Cycle     | line, temp (note 1)                                                                      | 42   |      | 48   | - %   |
| C(T) Discharge Current | $V_{PIN 6} = 4V, V_{PIN 7} = 3V$                                                         |      | 4.5  |      | mA    |
| Clock Out High         |                                                                                          | 4.0  | 4.5  |      | V     |
| Clock Out Low          |                                                                                          |      | 1    | 2.2  | V     |
| Ramp Peak              |                                                                                          |      | 3.75 |      | V     |
| Ramp Valley            |                                                                                          |      | 2.15 |      | · V   |
| Ramp Valley to Peak    |                                                                                          |      | 1.60 |      | V     |
| Reference Section      | ,                                                                                        |      |      |      |       |
| Output Voltage         | T <sub>A</sub> = 25°C, l <sub>O</sub> = 1mA                                              | 5.00 | 5.10 | 5.20 | V     |
| Line Regulation        | 12V < V <sub>CC</sub> < 25V                                                              |      | 2    | 20   | mV    |
| Load Regulation        | 1mA < I <sub>O</sub> < 10mA                                                              |      | 5    | 20   | mV    |
| Temperature Stability  | $T_{MIN} < T_A < T_{MAX}$ (note 1)                                                       |      | .2   | .4   | mV/°C |
| Total Variation        |                                                                                          | 4.95 |      | 5.25 | V     |
| Output Noise Voltage   | 10Hz to 10KHz                                                                            |      | 50   |      | μV    |
| Long Term Stability    | T <sub>J</sub> = 125°C, 1000 hrs, (note 1)                                               |      | 5    | 25   | mV    |
| Short Circuit Current  | V <sub>REF</sub> = 0V                                                                    | -15  | -50  | -100 | mA    |

**ELECTRICAL CHARACTERISTICS**Unless otherwise specified, R(C) = 2540 $\Omega$ , R(D) = 2470 $\Omega$ , C<sub>T</sub> = 470pF, T<sub>A</sub> = Operating Temperature Range, V<sub>CC</sub> = 15V.

| PARAMETER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CONDITIONS                                                                                                                     | MIN  | TYP                                   | MAX  | UNITS |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------|------|---------------------------------------|------|-------|
| Error Amplifier Section                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                |      | 2                                     |      |       |
| Input Offset Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                |      |                                       | 15   | mV    |
| Input Bias Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                |      | .6                                    | 3    | μΑ    |
| Input Offset Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                |      | .1                                    | 1    | μΑ    |
| Open Loop Gain                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | $1 < V_O < 4V$                                                                                                                 | 60   | 95                                    |      | dB    |
| CMRR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | $1.5 < V_{CM} < 5.5V$                                                                                                          | 60   | 95                                    |      | dB    |
| PSRR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 12 < V <sub>CC</sub> < 25V                                                                                                     | 80   | 110                                   |      | dB    |
| Output Sink Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | V <sub>PIN 3</sub> = 1V                                                                                                        | 1    | 2.5                                   | ,    | mA    |
| Output Source Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | V <sub>PIN 3</sub> = 4.0V                                                                                                      | 5    | -1.3                                  | :    | mA    |
| Output High Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | I <sub>PIN 3</sub> = -0.5mA                                                                                                    | 5.3  |                                       |      | V     |
| Output Low Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | I <sub>PIN 3</sub> = 1mA                                                                                                       | 0    | 0.5                                   | 1.0  | V     |
| Unity Gain Bandwidth                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | (note 1)                                                                                                                       | . 3  | 5.5                                   | 3.77 | MHz   |
| Slew Rate                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | (note 1)                                                                                                                       | 6    | 12                                    |      | V/μs  |
| PWM Comparator Section                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                |      |                                       |      |       |
| Pin 10 Bias Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | V <sub>PIN 10</sub> = 0V                                                                                                       |      | -1                                    | -5   | μΑ    |
| Pin 3 Zero D.C. Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | V <sub>PIN 10</sub> = 0V                                                                                                       | 1.08 | 1.25                                  | 1.45 | V     |
| Delay to Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | (note 1)                                                                                                                       |      | 50                                    | 80   | ns    |
| Soft Start Section                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                |      | · · · · · · · · · · · · · · · · · · · |      |       |
| Pin 8 Bias Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | V <sub>PIN 8</sub> = 4V                                                                                                        |      |                                       | 10   | μΑ    |
| Discharge Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | V <sub>PIN 8</sub> = 1V                                                                                                        | 10   |                                       |      | mA    |
| Current Limit/Shutdown Section                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                |      |                                       |      |       |
| Pin 9 Bias Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | $0V < V_{PIN 9} < 4V$                                                                                                          |      |                                       | +10  | μΑ    |
| Current Limit Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V <sub>PIN. 16</sub> = 0V                                                                                                      | 1.35 |                                       | 1.65 | V     |
| Delay to Output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | (note 1)                                                                                                                       |      | 40                                    | 70   | ns    |
| Pin 16 Shutdown Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                | 2.05 | ·                                     | 2.55 | V     |
| Pin 16 Restart Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                | 0.9  |                                       | 1.3  | V     |
| Pin 16 Charging Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | V <sub>PIN 9</sub> = 2V, V <sub>PIN 16</sub> = 1.5V                                                                            | -150 | -210                                  | -275 | μΑ    |
| Output Section                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                |      |                                       |      |       |
| Output Low Level                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | I <sub>OUT</sub> = 20mA                                                                                                        |      | .25                                   | .4   | V     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | I <sub>OUT</sub> = 200mA                                                                                                       |      | 1.2                                   | 2.2  | V     |
| Output High Level                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | I <sub>OUT</sub> = -20mA                                                                                                       | 12.0 | 13.5                                  |      | V     |
| $\frac{N_{\rm eff}}{N_{\rm eff}} = \frac{N_{\rm eff}}{N_{$ | I <sub>OUT</sub> = -200mA                                                                                                      | 11.5 | 13.0                                  |      | V     |
| Rise/Fall Time                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | C <sub>L</sub> = 1000pF, (note 1)                                                                                              |      | 30                                    | 60   | ns    |
| Under-Voltage Lockout Section                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                                                                                                                |      |                                       |      | 1     |
| start Threshold                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                | 12.0 | 13.8                                  | 15.0 | V     |
| JVLO Hysteresis                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                                | 3.0  | 3.6                                   | 4.2  | V     |
| Supply Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                                |      | l                                     |      |       |
| Start Up Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                |      | 1.8                                   | 2.5  | mA    |
| сс                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | V <sub>PIN 1</sub> = 2.3V, V <sub>PIN 2</sub> = 2.5V<br>V <sub>PIN 9, 10</sub> = 0V, C <sub>L</sub> = 0, T <sub>A</sub> = 25°C |      | 34                                    | 42   | mA    |

Note 1. This parameter is not 100% tested in production but guaranteed by design.

### **FUNCTIONAL DESCRIPTION**

### **OSCILLATOR**

The ML4817 oscillator charges the external capacitor,  $C_T$ , with a current ( $I_{SET}$ ) equal to  $2/R_C$ . When the  $C_T$  voltage reaches the upper threshold (Ramp Peak), the comparator changes state, turning off the current source and turning on the 4.5mA current sink which is voltage clamped to 1.05V by Q1. The capacitor then discharges to the lower threshold (Ramp Valley) with a time constant determined by  $R_D$  and  $C_T$ .



Oscillator period can be determined by the following formula:

$$T_{OSC} = T_C + T_D \tag{1}$$

$$T_C = \frac{(RAMP PEAK - VALLEY) C_T R_C}{2}$$
 or

$$T_C = 0.8 (C_T R_C)$$
 (2)

$$T_D = R_D C_T \ln \left( \frac{RAMP PEAK - 1.05}{RAMP VALLEY - 1.05} \right)$$
 or

$$T_D = 0.90 \ (R_D C_T)$$
 (3)

since: 
$$f_{OSC} = \frac{1}{T_C + T_D}$$

then: 
$$f_{OSC} = \frac{1}{C_T (.8R_C + .90R_D)}$$
 (4)

since: Duty Cycle = 
$$\frac{T_C}{T_C + T_D}$$

then: Duty Cycle = 
$$\frac{1}{1 + 1.12 \left(\frac{R_D}{R_C}\right)}$$
 (5)



Figure 1. Oscillator Block Diagram



Figure 2. Duty Cycle vs R(D)



Figure 3. Oscillator Frequency vs  $R_D = \frac{R_C}{1.03}$ R(C) for 50% Duty Cycle

### **ERROR AMPLIFIER**

The ML4817 error amplifier is a 5.5MHz bandwidth,  $12V/\mu$ s slew rate op-amp with provision for limiting the positive output voltage swing for ease in implementing the soft start function.



Figure 4. Unity Gain Slew Rate



Figure 5. Open Loop Frequency Response

### **OUTPUT DRIVER STAGE**

The ML4817 Output Driver is a 2A peak output high speed totem pole circuit designed to quickly switch capacitive loads, such as power MOSFET transistors.



Figure 6. Power Driver Simplified Schematic





Figure 7. Saturation Curves



Figure 8. Rise/Fall Time (C<sub>L</sub> = 1000pF)



Figure 9. Rise/Fall Time ( $C_L = 10,000pF$ )

### UNDER-VOLTAGE LOCKOUT

When  $V_{CC}$  is below 13.8V, the IC draws very little current (1.8mA typ.) and  $V_{REF}$  is disabled. When  $V_{CC}$  rises above 13.8V, the IC becomes active and  $V_{REF}$  is enabled and will stay in that condition until  $V_{CC}$  falls below 10.2V.



Figure 10. Under-Voltage Lockout Circuit

### CURRENT LIMIT, FAULT DETECTION AND SOFT START

When the current (sensed on pin 9) reaches the 1.5V limit, the PWM cycle is terminated. The flip flop (figure 10) turns on current source I(1) to charge  $C_{RST}$  and remains on until CLOCK goes high. The magnitude of current source I(1) is .25 ×  $I_{SET}$  where  $I_{SET}$  is the oscillator charging current. When  $C_{RST}$  has charged to 2.3V, a soft start reset occurs. The number of times the PWM cycle is terminated due to over-current is "remembered" on C(RST). Over time, C(RST) is discharged by R(RST) providing a measure of "forgetting" when the over-current condition no longer occurs.



Figure 11. Over-Current, Soft Start, and Integrating Fault Detect Circuits

Since the per cycle charge on RC(RESET) is proportional to how early in the PWM cycle the reset occurs, a reset will occur more quickly under output short circuit conditions (figures 12c and 12d) than during a load surge (figures 12a and 12b).



Figure 12a. Pin 9 (ILIMIT) Waveform During Load Surge



Figure 12b. Corresponding Waveform on Pin 16 (RC<sub>RESET</sub>)



Figure 12c. Current Waveform During Short Circuit (Pin 9)



Figure 12d. RC(RESET) (Pin 16) Increases More Quickly During Short Circuit Condition

When the soft start reset occurs, the output is inhibited and the soft start capacitor is discharged. The output will remain off until C(RST) discharges to 1.1V through R(RST), providing a reset delay. When the IC restarts, the error amplifier output voltage is limited to the voltage at pin 8, thus limiting the duty cycle.



Figure 13. Supply Current vs. Temperature

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE<br>RANGE | PACKAGE     |
|-------------|----------------------|-------------|
| ML4817CP    | 0°C to +70°C         | DIP (P16)   |
| ML4817CS    | 0°C to +70°C         | SOIC (S16W) |



# Phase Modulation/Soft Switching Controller

### GENERAL DESCRIPTION

The ML4818 is a complete phase modulation control IC suitable for full bridge soft switching converters. Unlike conventional PWM circuits, the phase modulation technique allows for zero voltage switching transitions and square wave drive across the transformer. The IC modulates the phases of the two sides of the bridge to control output power.

The ML4818 can be operated in current mode. The delay times for the outputs are externally programmable to allow the zero voltage switching transitions to take place.

Both pulse-by-pulse current limit and integrating fault detection and soft start reset are provided. The undervoltage lockout circuit features a 6V hysteresis with a low starting current to allow off-line start up with a bleed resistor. A shutdown function powers down the IC, putting it into a low quiescent state.

The circuit can be operated at frequencies above 1MHz. The ML4818 contains four high current totem pole outputs which feature high slew rate with low cross conduction.

### **FEATURES**

- Full Bridge Phase Modulation **Zero Voltage Switching** Circuit with Programmable ZV transition times
- Constant Frequency Operation to 1.5MHz
- Current Mode Operation
- Cycle-by-Cycle Current Limiting with Integrating Fault Detection and Restart Delay
- Precision buffered 5V Reference (+ 1%)
- Four 1.5 A Peak Current Totem-Pole Output Drivers
- Under-Voltage Lockout circuit with 6V Hysteresis.
- Power DIP package allows higher dissipation

### **BLOCK DIAGRAM**



# PIN CONNECTION



# **PIN DESCRIPTION**

| PIN# | NAME             | FUNCTION                                                                                  | PIN#  | NAME                | FUNCTION                                                             |
|------|------------------|-------------------------------------------------------------------------------------------|-------|---------------------|----------------------------------------------------------------------|
| 1    | GND              | Ground                                                                                    | 12    | RC <sub>RESET</sub> | Timing elements for Integrating fault                                |
| 2    | $C_{T}$          | Timing Capacitor for Oscillator                                                           |       |                     | detection and reset delay circuits                                   |
| 3    | RAMP             | Non-Inverting input to main                                                               | 13    | CLOCK               | Oscillator output                                                    |
|      |                  | comparator. Connected to current sense resistor for current mode                          | 14    | R <sub>DELAY</sub>  | Resistor to ground on this pin programs the amount of delay from     |
| 4    | I <sub>LIM</sub> | Current limit sense pin. Normally connected to current sense resistor                     |       |                     | the time an output turns off until its complementary output turns on |
| 5    | E/A OUT          | Output of error amplifier and input                                                       | 15    | GND                 | Ground                                                               |
|      |                  | to PWM comparator                                                                         | 16    | A2 OUT              | High Current Totem pole output A1                                    |
| 6,7  | GND              | Ground and Substrate                                                                      | 17    | A1 OUT              | High Current Totem pole output A2                                    |
| 8    | INV              | Inverting input to error amp                                                              | 18,19 | GND                 | Ground and Substrate                                                 |
| 9    | SOFT START       | Normally connected to Soft Start                                                          | 20    | $V_{CC}$            | Positive Supply for the IC                                           |
| 4.0  | CLILITE CLICK    | Capacitor                                                                                 | 21    | B2 OUT              | High Current Totem pole output B1                                    |
| 10   | SHUTDOWN         | Pulling this pin low puts the IC into a power down mode and turns off                     | 22    | B1 OUT              | High Current Totem pole output B2                                    |
|      |                  | all outputs. This pin is internally                                                       | 23    | GND                 | Ground                                                               |
| 11   | R <sub>T</sub>   | pulled up to Vref.  Resistor which sets discharge current for oscillator timing capacitor | 24    | $V_{REF}$           | Buffered output for the 5.0 V voltage reference                      |

### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage (Pin 20)                | 30V   |
|----------------------------------------|-------|
| DC                                     | .0.5A |
| Pulse (0.5 μs)                         | 1.5 A |
| Analog Inputs                          |       |
| (Pins 2 thru 5, 8 thru 10, 12)0.3V     | to 6V |
| Clock Output Current (Pin 11)          |       |
| Error Amplifier Output Current (Pin 5) |       |
| Soft Start Sink Current (Pin 9)5       | MA 0  |
| Oscillator Charging Current (Pin 2)    | –5mA  |
| Junction Temperature                   | 150°C |

| Storage Temperature Range                            | 65°C to +150°C |
|------------------------------------------------------|----------------|
| Lead Temperature (Soldering 10 Sec.)                 |                |
| Thermal Resistance ( $\theta_{IA}$ ) (see fig 13,14) |                |
| Plastic Power DIP                                    | 40°C/W         |

### **OPERATING CONDITIONS**

Temperature Range ......0°C to +70°C

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $R_T$  = 12.7 $K\Omega$ ,  $C_T$  = 250pF,  $R_{CLK}$  = 3 $K\Omega$ ,  $R_{DELAY}$  = 5 $K\Omega$ ,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = 15 $V_{CC}$ 

| PARAMETER                        | CONDITIONS                                 | MIN                                   | TYP. | MAX  | UNITS |
|----------------------------------|--------------------------------------------|---------------------------------------|------|------|-------|
| OSCILLATOR                       |                                            |                                       |      |      |       |
| Initial accuracy                 | T <sub>A</sub> = 25°C                      | 460                                   | 500  | 540  | KHz   |
| Voltage stability                | 12V < V <sub>CC</sub> < 25V                |                                       | -0.3 |      | %/V   |
| Temperature stability            | (note 1)                                   |                                       | 0.2  |      | %     |
| Total Variation                  | line, temp.                                | 428                                   |      | 551  | KHz   |
| C <sub>T</sub> Discharge Current | $V_{PIN2} = 2V$                            | 4.7                                   | 5.5  | 6.3  | mA    |
| Clock out High                   |                                            | 2.4                                   | 3.1  |      | V     |
| Clock out Low                    |                                            |                                       | 0    | 0.4  | V     |
| Ramp Peak                        | ·                                          |                                       | 4.1  |      | V     |
| Ramp Valley                      |                                            |                                       | 1.5  |      | V     |
| Ramp Valley to Peak              |                                            |                                       | 2.6  |      | V     |
| REFERENCE SECTION                |                                            | · · · · · · · · · · · · · · · · · · · |      | -    |       |
| Output Voltage                   | $T_A = 25$ °C, $I_O = 1$ mA                | 4.95                                  | 5.0  | 5.05 | V     |
| Line regulation                  | 12V < V <sub>CC</sub> < 25V                |                                       | 2    | 20   | · mV  |
| Load regulation                  | 1mA < I <sub>O</sub> < 10 mA               |                                       | 3    | 20   | mV    |
| Temperature stability            | (note 1)                                   |                                       | .2   |      | mV/°C |
| Total Variation                  |                                            | 4.85                                  |      | 5.15 | V     |
| Output Noise Voltage             | 10Hz to 10 KHz                             |                                       | 50   |      | mV    |
| Long Term Stability              | T <sub>J</sub> = 125°C, 1000 hrs, (note 1) |                                       | 5    | 25   | mV    |
| Short Circuit Current            | V <sub>REF</sub> = 0V                      | -30                                   | -50  | -200 | mA    |
| ERROR AMPLIFIER SECTION          |                                            |                                       |      |      |       |
| Input Offset Voltage             | ·                                          | 35                                    |      | +25  | mV    |
| Input Bias Current               |                                            |                                       | 0.6  | 3    | μА    |
| Input Offset Current             |                                            |                                       | 0.1  | 1    | μА    |
| Open Loop Gain                   | 1 < V <sub>O</sub> < 4V                    | 85                                    | 120  |      | dB    |
| PSRR                             | 12 < V <sub>CC</sub> < 25V                 | 80                                    | 100  |      | dB    |
| Output Sink Current              | V <sub>PIN 5</sub> = 1V                    | 1                                     | 3.2  |      | mA    |

# **ELECTRICAL CHARACTERISTICS** (Continued)

| ARAMETER                                  | CONDITIONS                                                             | MIN          | TYP.         | MAX          | UNITS |
|-------------------------------------------|------------------------------------------------------------------------|--------------|--------------|--------------|-------|
| <b>ERROR AMPLIFIER SECTION (Continued</b> | )                                                                      |              |              | 3 34         |       |
| Output Source Current                     | V <sub>PIN 5</sub> = 5.1V                                              | -0.5         | : -2.2       |              | mA    |
| Output High Voltage                       | $I_{PIN 5} = -0.5 \text{mA}$                                           | 5.0          | 5.5          | 6.0          | V     |
| Output Low Voltage                        | I <sub>PIN 5</sub> = 1mA                                               |              |              | 0.5          | Ÿ     |
| Unity Gain Bandwidth                      | (note 1)                                                               | 2.0          | 2.8          |              | MHz   |
| Slew Rate (note 1)                        |                                                                        |              | 8.5          |              | V/µs  |
| PHASE MODULATOR SECTION                   | the second second                                                      |              |              |              |       |
| Pin 3 Bias Current                        | V <sub>PIN 3</sub> = 0V                                                |              | -1           | -10          | μA    |
| Pin 5 Zero D.C. Threshold                 | V <sub>PIN 3</sub> = 0V                                                | 0.4          | 0.6          | 0.8          | V     |
| T <sub>PD1</sub> , pin 3 to Output        | (note 1)                                                               |              | 50           | 80           | ns    |
| T <sub>DELAY</sub>                        |                                                                        | 150          | 200          | 270          | ns    |
| V <sub>PIN14</sub>                        |                                                                        |              | 4.3          |              | 7. V  |
| SOFT-START SECTION                        |                                                                        |              |              | 1 ,          |       |
| Pin 9 Charge Current                      | V <sub>PIN 9</sub> = 4V                                                | -20          | -25          | -30          | μA    |
| Discharge Current                         | $V_{PIN 9} = 1V$                                                       | 10           | 20           | 30           | mA    |
| CURRENT LIMIT/SHUTDOWN SECTION            | 1                                                                      |              |              |              | Longi |
| Pin 4 Bias Current                        | 0 V < V <sub>PIN 4</sub> < 4V                                          |              | -1           | -10          | μΑ    |
| Current Limit Threshold                   | V <sub>PIN 10</sub> = 0V                                               | 0.92         | 1.02         | 1.12         | V     |
| T <sub>PD1</sub> , pin 4                  | (note 1)                                                               |              | 50           |              | ns    |
| Pin 12 Shutdown Threshold                 |                                                                        | 3.15         | 3.4          | 3.65         | V     |
| Pin 12 Restart Threshold                  |                                                                        | 1.0          | 1.3          | 1.6          | V     |
| Pin 12 Charging Current                   | V <sub>PIN 4</sub> =2V, V <sub>PIN 12</sub> = 1.5V                     | -445         | -523         | -600         | μΑ    |
| Pin 10 Shutdown Threshold                 |                                                                        | 2.0          | 2.4          | 2.8          | V     |
| Pin 10 Input Bias Current                 | V <sub>PIN 10</sub> = 0                                                |              | -25          | -100         | μΑ    |
| OUTPUT SECTION                            |                                                                        |              |              |              |       |
| Output Low Level                          | I <sub>OUT</sub> = 20 mA<br>I <sub>OUT</sub> = 200 mA                  |              | 0.1<br>0.7   | 0.4 2.2      | V     |
| Output High Level                         | $I_{OUT} = -20 \text{ mA}$ $I_{OUT} = -200 \text{ mA}$                 | 12.0<br>11.5 | 13.5<br>13.0 | ** .<br>** . | V     |
| Rise/Fall Time                            | $C_L = 1000 \text{pF}, \text{ (note 1)}$                               |              | 30           | 60           | . ns  |
| UNDER-VOLTAGE LOCKOUT SECTION             |                                                                        |              |              |              |       |
| Start Threshold                           |                                                                        | 15.8         | 16.5         | 17.2         | V     |
| Stop Threshold                            |                                                                        | 9.7          | 10.2         | 10.7         | V     |
| SUPPLY CURRENT                            |                                                                        |              | <del>.</del> | •            |       |
| Start Up Current                          | V <sub>CC</sub> < 15.8V                                                |              | 3            | 4            | mA    |
| Icc                                       | $V_{PIN 8} = 4V, V_{PIN 3,4} = 0V, C_{L} = 0$<br>$T_{A} = 25^{\circ}C$ |              | 48           | 60           | mA    |

Note 1: This parameter not 100% tested in production but guaranteed by design.

### **FUNCTIONAL DESCRIPTION**

### PHASE MODULATOR

In the ML4818, power is controlled by modulating the phase of the A and B sides full bridge power section (figure 1). As shown in timing diagram, figure 2, we begin the power cycle with A2 and B1 high (Q2 and Q1 are on). Power is being delivered to the output through the transformer and the following sequence of events takes place:

- 1. After either the  $\Phi$  MOD or  $I_{LIM}$  comparator trips, B1 goes low, turning off Q2, allowing the parasitic capacitances on Q2 and Q3 to charge to +V<sub>IN</sub> driven by the leakage inductance's current ( $I_{LEAKAGE}$ ).
- 2. B2 goes high after  $T_{DELAY}$  which is set by the resistor  $R_{DELAY}$  from pin 14 to GND. At this point the source of Q3 has been charged to  $+V_{IN}$ , turning on

- Q3 at zero voltage. The transformer is now effectively shorted through Q1 and Q3, allowing l<sub>LEAKAGE</sub> to recirculate.
- 3. Clock goes high and A2 goes low while A1 remains low for time T<sub>DELAY</sub>. During this time both Q1 and Q4 are off. I<sub>LEAKAGE</sub> discharges the parasitic capacitances on Q1 and Q4 until Q4's drain is at 0V
- 4. A1 goes high after T<sub>DELAY</sub> which is set by the resistor R<sub>DELAY</sub> from pin 14 to GND. At this point the drain of Q4 has been discharged to 0V, making the turning on Q4 at zero voltage. At this point, Q4 and Q3 are both on and power is being delivered to the main transformer.

The above sequence is then repeated but with the opposite polarity on all outputs.



Figure 1. Simplified diagram of Phase Modulated power Outputs.



Figure 2. Phase Modulation control waveforms (Shaded areas indicate a power cycle).



The ML4818 can also be used in current mode by sensing load current on the RAMP input (pin 3).

The four output delay timers are programmed via an external  $R_{DELAY}$  resistor as shown below. This resistor value should be no less than  $1K\Omega.$  Expressing  $R_{DELAY}$  in  $K\Omega$  the delay, in ns is:

$$T_{DELAY} = 33 \times R_{DELAY} + 45 \tag{1}$$

The ML4818 contains special logic circuits to provide for voltage mode feed-forward and lock out long pulses into the internal logic. This prevents instability from occuring when the  $\Phi$  Comparator trips in voltage mode.



Figure 4. Voltage Feed-Forward Circuit.

The transistor in figure 4 is open only during a power cycle. When the power cycle terminates, pin 3 is pulled low. In voltage mode operation, a capacitor is connected from pin 3 to GND with a resistor from pin 3 to  $V_{\rm IN}$  to provide input voltage feed forward.

### **OSCILLATOR**

The ML4818 oscillator charges the external capacitor,  $C_T$ , with a current ( $I_{SET}$ ) equal to  $5/R_T$ . When the  $C_T$  voltage reaches the upper threshold (Ramp Peak), the comparator changes state, turning on the current sink which discharges  $C_T$  to the lower threshold (Ramp Valley). The  $C_T$  pin is clamped to Ramp Valley by Q1 (figure 1) to prevent inaccuracy due to undershoot on  $C_T$ .

To use the Clock Output for driving external synchronization circuitry, a pull-down resistor is required from CLOCK to GND.





Figure 5. Ocillator Block Diagram.



Figure 6. Oscillator Timing Resistance vs. Frequency.

Figure 6 should be used when oscillator frequencies of greater than 300KHz are required.

For frequencies of less than 300KHz, oscillator period can be determined by the following formulae:

$$T_{OSC} = T_C + T_D \tag{2}$$

$$T_C \approx 0.52R_T C_T \tag{3}$$

$$T_D \approx 500 \, C_T$$
 (4)

since: 
$$f_{OSC} = \frac{1}{T_C + T_D}$$

then: 
$$f_{OSC} = \frac{1}{0.52C_TR_T + 500C_T}$$
 (5)

### **ERROR AMPLIFIER**

The ML4818 error amplifier is a 2.5 MHz. bandwidth, 8.5V/µs slew rate op-amp with provision for limiting the positive output voltage swing (Output Inhibit line) to implement the soft start function. The error amplifier output source current is limited to 4.5mA.



Figure 7. Error Amplifier Open-Loop Gain and Phase vs. Frequency.



Figure 9. Output Saturation Voltage vs. Output Current.



Figure 8. Power Driver Simplified Schematic.



Figure 10. Rise/Fall Time.

### **OUTPUT DRIVER STAGE**

The ML4818 has four high current high speed totem pole output drivers each capable of 1.5A peak output, designed to quickly switch the gates of capacitive loads, such as power MOSFET transistors.

### **CURRENT LIMIT, FAULT DETECTION AND SOFT START**

When the current (sensed on pin 4) reaches the 1V limit, the PWM cycle is terminated. The flip flop (figure 11) turns on the current source to charge  $C_{RST}$  and remains on for the duration of the clock period. When  $C_{RST}$  has charged to 3.4V, a soft start reset occurs. The number of times the PWM cycle is terminated due to over-current is "remembered" on  $C_{RST}$ . Over time,  $C_{RST}$  is discharged by  $R_{RST}$  providing a measure of "forgetting" when the over-current condition no longer occurs.

Since the per cycle charge on RC<sub>RESET</sub> is proportional to how early in the power cycle the over-current occurs, a reset will occur more quickly under output short circuit conditions (figures 12a and 12b) than during a load surge (figures 12c and 12d).

When the soft start reset occurs, the output is inhibited and the soft start capacitor is discharged. The output will remain off until  $C_{RST}$  discharges to 1.3V through  $R_{RST}$ , providing a reset delay. When the IC restarts, the error amplifier output voltage is limited to the voltage at pin 9, thus limiting the duty cycle.



Figure 11. Over-Current, Soft-Start, and Integrating Fault Detect Circuits.



Figure 12a, 12b. I(LIMIT) and Resulting RC(RESET) Waveforms During Short Circuit.



Figure 12c, 12d. I(LIMIT) and Resulting RC(RESET) Waveforms During Load Surge.

### **UNDER-VOLTAGE LOCKOUT**

On power up, when  $V_{CC}$  is below 16V, the IC draws very little current (1.1 mA typ.) and  $V_{REF}$  is disabled. When  $V_{CC}$  rises above 16V, the IC becomes active and  $V_{REF}$  is enabled and will stay in that condition until  $V_{CC}$  falls below 10.2V.



Figure 13. Under-Voltage Lockout and Reference Circuits.



Figure 14. Supply Current vs. Temperature (°C).

### THERMAL INFORMATION

The ML4818 is offered in a Power DIP package. This package features improved thermal conduction through the leadframe. Much of the heat is conducted through the center 4 grounded leads. Thermal dissipation can be improved with this package by using copper area on the board to function as a heat sink. Increasing this area can reduce the  $\theta_{JA}$  (see figures 15 and 16), increasing the power handling capability of the package. Additional improvement may be obtained by using an external heat sink (available from Staver).



Figure 15. PC Board Copper Area Used as a Heat Sink.



Figure 16.  $\theta_{IA}$  as a Function of I (see figure 15).

### **APPLICATIONS**

The application, in figure 17, features the ML4818 in a primary-side controlled voltage mode application with feed-forward. Input voltage is rectified 120VAC (nominal). Feed-forward is provided by the ramp on pin 3 via the resistor connected to the high voltage input. Current is sensed through sense transformer T4.



# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE           |
|-------------|-------------------|-------------------|
| ML4818CP    | 0°C to +70°C      | Power DIP (P24P)* |

<sup>\*</sup>Same dimensional outline as (P24N)



# ML4818EVAL

# **Phase Modulation Controller Evaluation Kit**

### **GENERAL DESCRIPTION**

The ML4818EVAL kit provides a convenient vehicle to evaluate the ML4818 Phase Modulation Control IC. The board implements a 200W Phase Modulated Power Supply.

The application circuit is designed to show the performance of a 200W isolated AC to DC converter circuit. The circuit topology is a full bridge type, suitable for high power and very high frequency operation with zero voltage switching for high efficiency. The oscillator frequency of the circuit is 500KHz.

The PC board is designed around a 200W single output application circuit, however the circuit can be modified for other power levels and operating conditions.

### KIT COMPONENTS

- User's Guide Includes operating specification, procedure, kit component list, a complete parts list, performance data, and a detailed schematic.
- ML4818 Datasheet.
- Application Note #19: Phase Modulated PWM Topology with the ML4818
- Blank PC Board
- Kit Components A sample of the ML4818 and additional components which may be difficult to procure in small quantities.

### **FEATURES**

- Zero Voltage Switching (ZVS), high efficiency AC to DC power converter circuit
- High frequency operation resulting in smaller reactive components
- Lower conducted and radiated noise due to slower rise and fall times
- Switching and CV<sup>2</sup> losses greatly minimized
- Feed-forward compensated voltage mode control enables automatic compensation against instantaneous line changes
- Complete documentation and applications information

### **OPERATING SPECIFICATIONS**

| Input Voltage Range (switchable)                            | 90 to 260V |
|-------------------------------------------------------------|------------|
| Output Voltage                                              | 15V        |
| Output Power                                                | 200W       |
| Output Current                                              | 13A        |
| Switching Frequency                                         | 250Khz.    |
| Efficiency (V <sub>IN</sub> =120V, P <sub>OLIT</sub> =200W) | 85%        |



# Power Factor and PWM Controller "Combo"

### GENERAL DESCRIPTION

The ML4819 is a complete boost mode Power Factor Control (PFC) which also contains a PWM controller. The PFC circuit is similar to the ML4812 while the PWM controller can be used for current or voltage mode control for a second stage converter. Since the PWM and PFC circuits share the same oscillator, synchronization of the two stages is inherent. The outputs of the controller IC provide high current (>1A peak) and high slew rate to quickly charge and discharge MOSFET gates. Special care has been taken in the design of the ML4819 to increase system noise immunity.

The PFC section is a peak current sensing control which uses a current sense transformer or SENSE FET to non-dissipatively sense switch current, giving the system improved overall efficiency over the average current sensing control method.

The PWM section includes cycle by cycle current limiting, precise duty cycle limiting for single ended converters, and slope compensation.

### **FEATURES**

- Two 1A Peak Current Totem-Pole Output Drivers
- Precision buffered 5V Reference (±1%)
- Large oscillator amplitude for better noise immunity
- Precision duty cycle limit for PWM section
- Current input multiplier reduces external components and improves noise immunity
- Programmable Ramp Compensation circuit
- Over-Voltage comparator eliminates output "runaway" due to load removal
- Wide common mode range in current sense comparators for better noise immunity
- Under-Voltage Lockout circuit with 6V hysteresis

# **BLOCK DIAGRAM** (Pin out shown is for DIP)



# PIN CONFIGURATIONS

ML4819 20-Pin DIP



TOP VIEW

R(T)

I(LIM)

ML4819 20-Pin SOIC



# PIN DESCRIPTION

| PIN # | NAME       | FUNCTION                                                                                                                      | PIN # | NAME      | FUNCTION                                                                                       |
|-------|------------|-------------------------------------------------------------------------------------------------------------------------------|-------|-----------|------------------------------------------------------------------------------------------------|
| 1     | I(SENSE) A | Input from the PFC Current<br>Sense Transformer to the PWM<br>comparator (+). Current Limit<br>occurs when this point reaches | 11    | I(LIM)    | Cycle by cycle PWM current limit. Exceeding 1V threshold on this pin terminates the PWM cycle. |
|       |            | 5V.                                                                                                                           | 12    | RAMP COMP | Buffered output from the                                                                       |
| 2     | OVP        | Input to over voltage comparator.                                                                                             |       |           | Oscillator Ramp (C(T)). A resistor                                                             |
| 3     | MULTIPLIER | Output of Current Multiplier. A resistor to ground on this pin converts the current to a voltage.                             | in .  |           | to ground sets a current 1/2 of which is sourced on pins 9 and 11.                             |
| 4     | EA OUT A   | Output of error amplifier.                                                                                                    | 13    | GND B     | Return for the high current totem pole output of the PWM                                       |
| 5     | INV A      | Inverting input to error amplifier.                                                                                           |       |           | controller.                                                                                    |
| 6     | I(SINE)    | Current Multiplier input.                                                                                                     | 14    | OUT B     | PWM controller totem pole                                                                      |
| 7     | DUTY CYCLE | PWM controller duty cycle is                                                                                                  |       |           | output.                                                                                        |
|       |            | limited by setting this pin to a fixed voltage.                                                                               | 15    | $V_{CC}$  | Positive Supply for the IC.                                                                    |
|       | ح ، بریانت | •                                                                                                                             | 16    | OUT A     | PFC controller totem pole output.                                                              |
| 8     | PWM B      | Error voltage feedback input.                                                                                                 | 17    | GND A     | Return for the high current                                                                    |
| 9     | I(SENSE) B | Input for Current Sense resistor for current mode operation or                                                                | .,    |           | totem pole output of the PFC controller.                                                       |
|       |            | for Oscillator ramp for voltage mode operation.                                                                               | 18    | V(REF)    | Buffered output for the 5V voltage reference.                                                  |
| 10    | R(T)       | Oscillator timing resistor pin. A 5V source across this resistor sets                                                         | 19    | GND       | Analog signal ground.                                                                          |
|       |            | the charging current for C(T).                                                                                                | 20    | C(T)      | Timing Capacitor for the Oscillator.                                                           |

# **ABSOLUTE MAXIMUM RATINGS**

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

| Supply Voltage (V <sub>CC</sub> )             |
|-----------------------------------------------|
| DC 1.0A                                       |
| Output Energy (capacitive load per cycle) 5µJ |
| Multiplier I(SINE) Input (Pin 6) 1.2mA        |
| Error Amp Sink Current (Pin 3) 10mA           |
| Oscillator Charge Current 2mA                 |
| Analog Inputs (Pins 1, 4, 5)0.3V to 5.5V      |

| Junction Temperature                  | 150°C  |
|---------------------------------------|--------|
| Storage Temperature Range             |        |
| Lead Temperature (Soldering 10 sec)   | +260°C |
| Thermal Resistance (θ <sub>IA</sub> ) |        |
| Plastic DIP or SOIC                   | 65°C/W |

## **OPERATING CONDITIONS**

| Temperature | Range |            |     |
|-------------|-------|------------|-----|
| ML4819C     |       | 0°C to +70 | P°C |

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $R_T = 14K\Omega$ ,  $C_T = 1000pF$ ,  $T_A = Operating Temperature Range, <math>V_{CC} = 15V$  (note 2)

| PARAMETER                          | CONDITIONS                                           | MIN  | TYP  | MAX  | UNITS |
|------------------------------------|------------------------------------------------------|------|------|------|-------|
| Oscillator                         |                                                      |      |      |      |       |
| Initial Accuracy                   | T <sub>J</sub> = 25°C                                | 90   | 97   | 104  | KHz   |
| Voltage Stability                  | $12V < V_{CC} < 25V$                                 |      | 0.2  |      | %     |
| Temperature Stability              |                                                      |      | 2    |      | %     |
| Total Variation                    | line, temp                                           | 88   |      | 106  | KHz   |
| Ramp Valley                        | ·                                                    |      | 0.9  |      | V     |
| Ramp Peak                          |                                                      |      | 4.3  |      | V     |
| R(T) Voltage                       |                                                      | 4.8  | 5.0  | 5.2  | V     |
| Discharge Current (pin 8 open)     | $T_J = 25$ °C, $V_{PIN 16} = 2V$                     | 7.5  | 8.4  | 9.3  | mA    |
|                                    | V <sub>PIN 16</sub> = 2V                             | 7.2  | 8.4  | 9.5  | mA    |
| <b>Duty Cycle Limit Comparator</b> | -                                                    |      |      |      |       |
| Input Offset Voltage               |                                                      | -15  |      | 15   | mV    |
| Input Bias Current                 |                                                      |      | -2   | -10  | μΑ    |
| Duty Cycle                         | $V_{PIN 7} = V_{REF/2}$                              | 43   | 45   | 49   | %     |
| Reference Section                  |                                                      |      |      |      |       |
| Output Voltage                     | T <sub>J</sub> = 25°C, I <sub>O</sub> = 1mA          | 4.95 | 5.00 | 5.05 | V     |
| Line Regulation                    | $12V < V_{CC} < 25V$                                 |      | 2    | 20   | mV    |
| Load Regulation                    | $1 \text{mA} < l_{\text{O}} < 20 \text{mA}$          |      | 8    | 25   | mV    |
| Temperature Stability              |                                                      |      | .4   |      | %     |
| Total Variation                    | line, load, temp                                     | 4.9  |      | 5.1  | V     |
| Output Noise Voltage               | 10Hz to 10KHz                                        |      | 50   | *    | μV    |
| Long Term Stability                | T <sub>J</sub> = 125°C, 1000 hrs, (note 1)           |      | 5    | 25   | mV    |
| Short Circuit Current              | V <sub>REF</sub> = 0V                                | -30  | -85  | -180 | mA    |
| Error Amplifier Section            |                                                      |      |      |      |       |
| Input Offset Voltage               | ·                                                    | -15  |      | 15   | mV    |
| Input Bias Current                 |                                                      |      | -0.1 | -1.0 | μΑ    |
| Open Loop Gain                     | 1 < V <sub>PIN 4</sub> < 5V                          | 60   | 75   |      | dB    |
| PSRR                               | 12V < V <sub>CC</sub> < 25V                          | 60   | 90   |      | dB    |
| Output Sink Current                | V <sub>PIN 4</sub> = 1.1V, V <sub>PIN 5</sub> = 5.2V | 2    | 12   |      | mA    |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified,  $R_T$  = 14K $\Omega$ ,  $C_T$  = 1000pF,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = 15V (note 2)

| PARAMETER                                                                                                                                                                                                                        | CONDITIONS                                             | MIN          | TYP                     | MAX  | UNITS |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------|--------------|-------------------------|------|-------|
| Error Amplifier Section (Continued)                                                                                                                                                                                              |                                                        |              |                         |      |       |
| Output Source Current                                                                                                                                                                                                            | V <sub>PIN 4</sub> = 5.0V, V <sub>PIN 5</sub> = 4.8V   | -0.5         | -1.0                    | -    | mA    |
| Output High Voltage                                                                                                                                                                                                              | I <sub>PIN 4</sub> = -0.5mA, V <sub>PIN 5</sub> = 4.8V | 6.5          | 7.0                     |      | V     |
| Output Low Voltage                                                                                                                                                                                                               | I <sub>PIN 4</sub> = 2mA, V <sub>PIN 5</sub> = 5.2V    |              | 0.7                     | 1.0  | V     |
| Unity Gain Bandwidth                                                                                                                                                                                                             |                                                        | .,           | 1.0                     | :    | MHz   |
| Multiplier                                                                                                                                                                                                                       |                                                        |              | :                       |      |       |
| I(SINE) Input Voltage                                                                                                                                                                                                            | $I(SINE) = 500\mu A$                                   | .4           | .7                      | .9   | V     |
| Output Current (pin 2)                                                                                                                                                                                                           | $I(SINE) = 500\mu A$ , Pin 5 = $V_{REF} - 20mV$        | 460          | 495                     | 505  | μΑ    |
|                                                                                                                                                                                                                                  | $I(SINE) = 500\mu A$ , Pin 5 = $V_{REF} + 20mV$        |              | 0                       | 10   | μΑ    |
|                                                                                                                                                                                                                                  | I(SINE) = 1mA, Pin 5 = V <sub>REF</sub> - 20mV         | 900          | . 990                   | 1005 | μΑ    |
| Bandwidth                                                                                                                                                                                                                        |                                                        |              | 200                     |      | KHz   |
| PSRR:                                                                                                                                                                                                                            | 12V < V <sub>CC</sub> < 25V                            |              | 70                      |      | dB    |
| Slope Compensation Circuit                                                                                                                                                                                                       |                                                        | ,            |                         |      |       |
| RAMP COMP Voltage (pin 12)                                                                                                                                                                                                       |                                                        |              | V <sub>PIN 20</sub> - 1 |      | . V   |
| I <sub>OUT</sub> (pin 1 or pin 9)                                                                                                                                                                                                | I <sub>PIN 12</sub> = 100μA (note 3)                   | 45           | 48                      | 51   | μΑ    |
| OVP Comparator                                                                                                                                                                                                                   |                                                        |              |                         |      |       |
| Input Offset Voltage                                                                                                                                                                                                             | Output Off                                             | -15          |                         | 15   | mV    |
| Hysteresis                                                                                                                                                                                                                       | Output On                                              | 100          | 120                     | 140  | mV    |
| Input Bias Current                                                                                                                                                                                                               |                                                        |              | -0.3                    | -3   | μΑ    |
| Propagation Delay                                                                                                                                                                                                                |                                                        |              | 150                     |      | ns    |
| I(SENSE) Comparators A and B                                                                                                                                                                                                     |                                                        |              |                         |      |       |
| Input Common Mode Range                                                                                                                                                                                                          |                                                        | -0.2         |                         | 5.5  | V     |
| Input Offset Voltage                                                                                                                                                                                                             | I(SENSE) A                                             | -15          |                         | 15   | mV    |
| en Service de la Companya de la Com<br>La companya de la Co | I(SENSE) B                                             | +0.4         | 0.7                     | +0.9 | V     |
| Input Bias Current                                                                                                                                                                                                               |                                                        |              | -3                      | -10  | μΑ    |
| Input Offset Current                                                                                                                                                                                                             |                                                        | -3           | 0                       | +3   | μΑ    |
| Propagation Delay                                                                                                                                                                                                                |                                                        |              | 150                     |      | ns    |
| I <sub>LIMIT</sub> (A) Trip Point                                                                                                                                                                                                | V <sub>PIN 3</sub> = 5.5V                              | 4.8          | 5 .                     | 5.2  | V     |
| I(LIM) Comparator                                                                                                                                                                                                                |                                                        | :            |                         |      | ·     |
| I <sub>LIMIT</sub> Trip Point                                                                                                                                                                                                    |                                                        | .95          | 1.0                     | 1.05 | V     |
| Input Bias Current                                                                                                                                                                                                               |                                                        |              | -2                      | -10  | μΑ    |
| Propagation Delay                                                                                                                                                                                                                | 3                                                      |              | 150                     |      | ns    |
| Output Section (A and B)                                                                                                                                                                                                         |                                                        | 1            |                         |      |       |
| Output Voltage Low                                                                                                                                                                                                               | I <sub>OUT</sub> = -20mA                               |              | 0.1                     | 0.4  | V     |
|                                                                                                                                                                                                                                  | I <sub>OUT</sub> = -200mA                              |              | 1.6                     | 2.2  | V     |
| Output Voltage High                                                                                                                                                                                                              | I <sub>OUT</sub> = 20mA                                | 13           | 13.5                    |      | V     |
|                                                                                                                                                                                                                                  | I <sub>OUT</sub> = 200mA                               | 12           | 13.4                    |      | V     |
| Output Voltage Low in UVLO                                                                                                                                                                                                       | $I_{OUT} = -1 \text{mA}, V_{CC} = 8V$                  |              | 0.1                     | 0.8  | V     |
| Output Rise/Fall Time                                                                                                                                                                                                            | C <sub>L</sub> = 1000pF                                | <del> </del> | 50                      |      | ns    |

### **ELECTRICAL CHARACTERISTICS** (Continued)

Unless otherwise specified,  $R_T$  = 14K $\Omega$ ,  $C_T$  = 1000pF,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = 15V (note 2)

| PARAMETER                       | CONDITIONS                       | MIN | TYP | MAX | UNITS |
|---------------------------------|----------------------------------|-----|-----|-----|-------|
| Under Voltage Lockout           |                                  | ,   |     |     |       |
| Start-Up Threshold              |                                  | 15  | 16  | 17  | V     |
| Shut-Down Threshold             |                                  | 9   | 10  | 11  | V     |
| V <sub>REF</sub> Good Threshold |                                  |     | 4.4 |     | V     |
| Total Device                    |                                  |     |     |     |       |
| Supply Current                  | Start-Up, V <sub>CC</sub> = 14V  |     | .6  | 1.2 | mA    |
|                                 | Operating, T <sub>J</sub> = 25°C |     | 25  | 35  | mA    |

Note 1: This parameter not 100% tested in production but guaranteed by design.

Note 2: V<sub>CC</sub> is raised above the Start-up Threshold first to activate the IC, then returned to 15V.

Note 3: PWM comparator bias currents are subtracted from this reading.

# **FUNCTIONAL DESCRIPTION**

### **OSCILLATOR**

The ML4819 oscillator charges the external capacitor  $(C_T)$  with a current  $(I_{SET})$  equal to  $5/R_{SET}$ . When the capacitor voltage reaches the upper threshold, the comparator changes state and the capacitor discharges to the lower threshold through Q1. While the capacitor is discharging, Q2 provides a high pulse.

The Oscillator period can be described by the following relationship:

$$T_{OSC} = T_{RAMP} + T_{DEADTIME}$$

where:

$$T_{RAMP} = \frac{C \text{ (Ramp Valley to Peak)}}{I_{SFT}}$$

and:

$$T_{DEADTIME} = \frac{C \text{ (Ramp Valley to Peak)}}{(8.4\text{mA} - I_{SET})}$$

The maximum duty cycle of the PWM section can be limited by setting a threshold on pin 7. When the C(T) ramp is above the threshold at pin 7, the PWM output is held off and the PWM flip-flop is set:

$$D_{\text{LIMIT}} \cong \frac{D_{OSC} \times (V_{PIN \ 7} - 0.9)}{3.4}$$

Where:

D<sub>LIMIT</sub> = Desired duty cycle limit D<sub>OSC</sub> = Oscillator duty cycle



Figure 1. Oscillator Block Diagram



Figure 2. Oscillator Timing Resistance vs. Frequency



Figure 3. Output Saturation Voltage vs. Output Current

### **ERROR AMPLIFIER**

The ML4819 error amplifier is a high open loop gain, wide bandwidth, amplifier.



Figure 4. Error Amplifier Configuration



Figure 5. Error Amplifier Open-Loop Gain and Phase vs. Frequency

### MULTIPLIER

The ML4819 multiplier is a linear current input multiplier to provide high immunity to the disturbances caused by high power switching. The rectified line input sine wave is converted to a current via a dropping resistor. In this way, small amounts of ground noise produce an insignificant effect on the reference to the PWM comparator.

The output of the multiplier is a current proportional to:

$$I_{OUT} \propto I(SINE) \times I(EA)$$

where I(SINE) is the current in the dropping resistor, and I(EA) is a factor which varies from 0 to 1 proportional to the output of the error amplifier. When the error amplifier is saturated high, the output of the multiplier is approximately equal to the I(SINE) input current.

The multiplier output current is converted into the reference voltage for the PWM comparator through a resistor to ground on the multiplier output (pin 3).



Figure 6. Multiplier Block Diagram

### SLOPE COMPENSATION

Slope compensation is accomplished by adding 1/2 of the current flowing out of pin 12 to pin 1 (for the PFC section) and pin 9 (for the PWM section). The amount of slope compensation is equal to ( $I_{\text{PIN}}$   $_{12}$ /2) ×  $R_{\text{L}}$  where  $R_{\text{L}}$  is the impedance to GND on pin 1 or pin 9. Since most of the PWM applications will be limited to 50% duty cycle, slope compensation should not be needed for the PWM section. This can be defeated by using a low impedance load to the current sense on pin 9.



Figure 7. Slope Compensation Circuit



Figure 8. Multiplier Linearity

### UNDER VOLTAGE LOCKOUT

On power-up the ML4819 remains in the UVLO condition; output low and quiescent current low. The IC becomes operational when  $V_{\rm CC}$  reaches 16V. When  $V_{\rm CC}$  drops below 10V, the UVLO condition is imposed. During the UVLO condition, the 5V  $V_{\rm REF}$  pin is "off", making it usable as a "flag".



Figure 9. Under-Voltage Lockout Block Diagram



Figure 10a. Total Supply Current vs. Supply Voltage



Figure 10b. Total Supply Current (I<sub>CC</sub>) vs. Temperature



Figure 11. Reference Load Regulation

### APPLICATIONS

#### POWER FACTOR SECTION

The power factor section in the ML4819 is similar to the power factor section in the ML4812 with the exception of the operation of the slope compensation circuit. Please refer to the ML4812 data sheet for more information.

The following calculations refer to figure 12. The component designators in the equations below refer to the following components in figure 12:

$$R_T = R16$$
,  $C_T = C6$ .

### INPUT INDUCTOR (L1) SELECTION

The central component in the regulator is the input boost inductor. The value of this inductor controls various critical operational aspects of the regulator. If the value is too low, the input current distortion will be high and will result in low power factor and increased noise at the input. This will require more input filtering. In addition, when the value of the inductor is low the inductor dries out (runs out of current) at low currents. Thus the power factor will decrease at lower power levels and/or higher line voltages. If the inductor value is too high, then for a given operating current the required size of the inductor core will be large and/or the required number of turns will be high. So a balance must be reached between distortion and core size.

One more condition where the inductor can dry out is analyzed below where it is shown to be maximum duty cycle dependent.

For the boost converter at steady state:

$$V_{OUT} = \frac{V_{IN}}{1 - D_{ON}} \tag{1}$$

Where  $D_{ON}$  is the duty cycle  $[T_{ON}/(T_{ON} + T_{OFF})]$ . The input boost inductor will dry out when the following condition is satisfied:

$$V_{IN}(t) < V_{OUT} \times (1 - D_{ON})$$
 (2)

$$V_{INDRY} = [1 - D_{ON} (max)] \times V_{OUT}$$
 (3)

VINDRY: Voltage where the inductor dries out. V<sub>OUT</sub>: Output dc voltage.

Effectively, the above relationship shows that the resetting volt-seconds are more than setting voltseconds. In energy transfer terms this means that less energy is stored in the inductor during the ON time than it is asked to deliver during the OFF time. The net result is that the inductor dries out.

The recommended maximum duty cycle is 95% at 100KHz to allow time for the input inductor to dump its energy to the output capacitors.

For example:

if: 
$$V_{OUT} = 380V$$
 and  $D_{ON}$  (max) = 0.95

then substituting in (3) yields  $V_{INDRY} = 20V$ . The effect of drying out is an increase in distortion at low voltages.

For a given output power, the instantaneous value of the input current is a function of the input sinusoidal voltage waveform, i.e. as the input voltage sweeps from zero volts to a maximum value equal to its peak so does the current.

The load of the power factor regulator is usually a switching power supply which is essentially a constant power load. As a result, an increase in the input voltage will be offset by a decrease in the input current.

By combining the ideas set forth above, some ground rules can be obtained for the selection and design of the input inductor:

Step 1: Find minimum operating current.

Find minimum operating current.
$$I_{IN}(min)_{PEAK} = \frac{1.414 \times P_{IN}(min)}{V_{IN}(max)}$$
(4)

 $V_{IN}(max) = 260V$  $P_{IN}(min) = 50W$ 

 $I_{IN}(min)_{PEAK} = 0.272A$ 

Step 2: Choose a minimum current at which point the inductor current will be on the verge of drying out. For this example 40% of the peak current found in step 1 was chosen.

then:  $I_{LDRY} = 100 \text{mA}$ 

then:

Micro Linear

Figure 12. Typical Application, 180W Power Factor Corrected 12V Output Power Supply

Step 3: The value of the inductance can now be found using previously calculated data.

$$L1 = \frac{V_{\text{INDRY}} \times D_{\text{ON}}(\text{max})}{I_{\text{LDRY}} \times f_{\text{OSC}}}$$
$$= \frac{20V \times 0.95}{100\text{mA} \times 100\text{KHz}} = 2\text{mH}$$
 (5)

The inductor can be allowed to decrease in value when the current sweeps from minimum to maximum value. This allows the use of smaller core sizes. The only requirement is that the ramp compensation must be adequate for the lower inductance value of the core so that there is adequate compensation at high current.

Step 4: The presence of the ramp compensation will change the dry out point, but the value found above can be considered a good starting point. Based on the amount of power factor correction the above value of L1 can be optimized after a few iterations.

Gapped Ferrites, Molypermalloy, and Powdered Iron cores are typical choices for core material. The core material selected should have a high saturation point and acceptable losses at the operating frequency.

One ferrite core that is suitable at around 200W is the #4229PL00-3C8 made by Ferroxcube. This ungapped core will require a total gap of 0.180" for this application.

### OSCILLATOR COMPONENT SELECTION

The oscillator timing components can be calculated by using the following expression:

$$f_{OSC} = \frac{1.36}{R_T \times C_T} \tag{6}$$

For example:

Step 1: At 100KHz with 95% duty cycle  $T_{OFF}$  = 500ns calculate  $C_T$  using the following formula:

$$C_{\mathsf{T}} = \frac{\mathsf{T}_{\mathsf{OFF}} \times \mathsf{I}_{\mathsf{DIS}}}{\mathsf{V}_{\mathsf{OSC}}} = 1000\mathsf{pF} \tag{7}$$

Step 2: Calculate the required value of the timing resistor.

$$R_{T} = \frac{1.36}{f_{OSC} \times C_{T}} = \frac{1.36}{100 \text{KHz} \times 1000 \text{pF}}$$
= 13.6K $\Omega$  choose  $R_{T} = 14 \text{K} \Omega$ .

# CURRENT SENSE AND SLOPE (RAMP) COMPENSATION COMPONENT SELECTION

Slope compensation in the ML4819 is provided internally. A current equal to  $V_{\rm C(T)}/2(R18)$  is added to I(SENSE) A (pin 1). This is converted to a voltage by R10, adding slope to the sensed current through T1. The amount of slope compensation should be at least 50% of the downslope of the inductor current during the off

time as reflected on pin 1. Note that slope compensation is a requirement only if the inductor current is continuous and the duty cycle is more than 50%. The highest inductor downslope is found at the point of inductor discontinuity:

$$\frac{di_{L}}{dt} = \frac{V_{B} - V_{IN DRY}}{L} = \frac{380V - 20V}{2mH}$$
= 0.18 A/us

The downslope as reflected to the input of the PWM comparator is given by:

$$S_{PWM} = \frac{V_B - V_{IN DRY}}{L1} \times \frac{R_{11}}{N_C}$$
 (10)

Where  $N_{\rm C}$  is the turns ratio of the current transformer (T1) used. In general, current transformers simplify the sensing of switch currents especially at high power levels where the use of sense resistors is complicated by the amount of power they have to dissipate. Normally the primary side of the transformer consists of a single turn and the secondary consists of several turns of either enameled magnet wire or insulated wire. The diameter of the ferrite core used in this example is 0.5" (SPANG/Magnetics F41206-TC). The rectifying diode at the output of the current transformer can be a 1N4148 for secondary currents up to 75mA average.

Sense FETs or resistive sensing can also be used to sense the switch current, the sensed signal has to be amplified to the proper level before it is applied to the ML4819.

The value of the ramp compensation ( $SC_{PWM}$ ) as seen at pin 1 is:

$$SC_{PWM} = \frac{2.5 \times R_9}{R_{16} \times C_6 \times R_{18}}$$
 (11)

The required value for  $R_{18}$  can therefore be found by equating:

where  $A_{SC}$  is the amount of slope compensation and solving for  $R_{18}$ 

The value of  $R_9$  (pin 2) depends on the selection of  $R_2$  (pin 6)

$$R_2 = \frac{V_{IN}(max)_{PEAK}}{I_{SINE}(peak)} = \frac{260 \times 1.414}{0.72mA} = 510K$$
 (12)

$$R_9 > \frac{V_{CLAMP} \times R_2}{V_{IN}(min)_{PFAK}} = \frac{4.8 \times 510K}{80 \times 1.414} \approx 22K$$
 (13)

Choose R9 = 27K

The peak of the inductor current can be found approximately by:

$$I_{LPEAK} = \frac{1.414 \times P_{OUT}}{V_{IN}(min)_{RMS}} = \frac{1.414 \times 200}{90} = 3.14A$$
 (14)

Selection of  $N_C$  which depends on the maximum switch current, assume 4A for this example is 80 turns.

$$R_{11} = \frac{V_{CLAMP} \times N_C}{I_{LPEAK}} = \frac{4.8 \times 80}{4} \cong 100\Omega$$
 (15)

Where  $R_{11}$  is the sense resistor, and  $V_{CLAMP}$  is the current clamp at the inverting input of the PWM comparator. This clamp is internally set to 5V. In actual application it is a good idea to assume a value less than 5V to avoid unwanted current limiting action due to component tolerances. In this application  $V_{CLAMP}$  was chosen as 4.8V.

Having calculated  $R_{11}$  the value  $S_{PWM}$  and of  $R_{18}$  can now be calculated:

$$S_{PWM} = \frac{380V - 20}{2mH} \times \frac{100}{80} = 0.225V/\mu s$$

$$R_{18} = \frac{2.5 \times R_9}{A_{SC} \times S_{PWM} \times R_T \times C_T}$$

$$R_{18} = \frac{2.5 \times 27K}{0.7 \times (.225 \times 10^6) \times 14K \times 1nF} \approx 30K$$
(16)

Choose R18 = 33K

The following values were used in the calculation:

$$R_9 = 27K$$
  $A_{SC} = 0.7$   $R_T = 14K$   $C_T = 1nF$ 

### **VOLTAGE REGULATION COMPONENTS**

The values of the voltage regulation loop components are calculated based on the operating output voltage. Note that voltage safety regulations require the use of sense resistors that have adequate voltage rating. As a rule of thumb if 1/4W resistors are available, two of them should be used in series. The input bias current of the error amplifier is approximately 0.5µA, therefore the current available from the voltage sense resistors should be significantly higher than this value. Since two 1/4W resistors have to be used the total power rating is 1/2W. The operating power is set to be 0.4W then with 380V output voltage the value can be calculated as follows:

$$R_5 = (380V)^2/0.4W = 360K$$
 (17)

Choose two 178K, 1% connected in series.

Then R<sub>6</sub> can be calculated using the formula below:

$$R_6 = \frac{V_{REF} \times R_5}{V_B - V_{REF}} = \frac{5V \times 356K}{380V - 5V} = 4.747K$$
 (18)

Choose 4.75K, 1%. One more critical component in the voltage regulation loop is the feedback capacitor for the error amplifier. The voltage loop bandwidth should be set such that it rejects the 120Hz ripple which is present at the output. If this ripple is not adequately attenuated it will cause distortion on the input current waveform. Typical bandwidths range anywhere from a few Hertz to 15Hz. The main compromise is between transient response and distortion. The feedback capacitor can be calculated using the following formula:

$$C_8 = \frac{1}{3.142 \times R_5 \times BW}$$

$$C_8 = \frac{1}{3.142 \times 356K \times 2Hz} = 0.44\mu F$$
(19)

### OVERVOLTAGE PROTECTION (OVP) COMPONENTS

The OVP loop should be set so that there is no interaction with the voltage control loop. Typically it should be set to a level where the power components are safe to operate. Ten to fifteen volts above V<sub>OUT</sub> seems to be adequate. This sets the maximum transient output voltage to about 395V.

By choosing the high voltage side resistor of the OVP circuit the same way as above i.e.  $R_7$  = 356K then  $R_8$  can be calculated as:

$$R_8 = \frac{V_{REF} \times R_7}{V_{OVP} - V_{RFF}} = \frac{5V \times 356K}{395V - 5V} = 4.564K$$
 (20)

Choose 4.53K, 1%.

Note that  $R_5$ ,  $R_6$ ,  $R_7$  and  $R_8$  should be tight tolerance resistors such as 1% or better.

### OFF-LINE START-UP AND BIAS SUPPLY GENERATION

The Start-Up Circuit in figure 12 can be either a "bleed resistor" (39K $\Omega$ , 2W) or the circuit shown in figure 13. The bleed resistor method offers the advantage of simplicity and lowest cost, but may yield excessive turn-on delay at low line.

When the voltage on pin 15 ( $V_{CC}$ ) exceeds 16V, the IC starts up. The energy stored on the C10 supplies the IC with running power until the supplemental winding on T3 can provide the power to sustain operation.



Figure 13. Start-Up Circuit

### **ENHANCEMENT CIRCUIT**

The theory of operation of the power factor enhancement circuit (inside the dotted lines) in Figure 11 is described in APPLICATION NOTE 11 in detail. It improves the power factor and lowers the input current harmonics. Note that the circuit meets the proposed IEC 555 specifications (with the enhancement) on the harmonics with a large margin while correcting the input power factor to better than 0.99 under most steady state operating conditions.

#### PWM SECTION

The PWM section in figure 12 is a two switch forward converter, shown in figure 14 below for clarity. This fully clamped circuit eliminates the need for very high voltage MOSFETs. Flyback topology is also possible with the ML4819.



Figure 14. Two-Switch Forward Converter

This regulator (figure 12) uses current mode control. Current is sensed through R24 and filtered for high frequency noise and leading edge transient through R23 and C14. The main regulation loop is through PWM B. The TL431 (U3) in the secondary serves as both the voltage reference and error amplifier, with isolation provided by an opto coupler (U2) providing a current command signal on pin 8. Loop compensation is provided by R29 and C20. The output voltage is set by:

$$V_{OUT} = 2.5 \left( 1 + \frac{R_{29}}{R_{28}} \right)$$
 (21)

The control loop is compensated using standard compensation techniques.

Current is limited to a threshold of 2A (1V on R24). The duty cycle is limited in this circuit to below 50% to prevent transformer (T3) core saturation. The maximum duty cycle limit of 45% is set using a threshold of  $V_{\rm RFF}/2$  on pin 7.

The circuit in figure 12 can be modified for voltage mode operation by utilizing the slope current which appears on pin 9 as shown in figure 15 below.

The ramp amplitude appearing on pin 9 will be

$$V_{R} = \frac{I_{R18}}{2} \times R(V) \tag{22}$$

where  $R_{18}$  is the slope compensation resistor. Since this circuit operates with a constant input voltage (as supplied by the PFC section) voltage feed-forward is unnecessary.



Figure 15. Voltage Mode Configuration

#### CONSTRUCTION AND LAYOUT TIPS

High frequency power circuits require special care during breadboard construction and layout. Double sided printed circuit boards with ground plane on one side are highly recommended. All critical switching leads (power FET, output diode, IC output and ground leads, bypass capacitors) should be kept as small as possible. This is to minimize both the transmission and pick-up of switching noise.

There are two kinds of noise coupling; inductive and capacitive. As the name implies inductive coupling is due to fast changing (high di/dt) circulating switching currents. The main source is the loop formed by Q1, D6, and C3–C4. Therefore this loop should be as small as possible, and the above capacitors should be good high frequency types.

The second form of noise coupling is due to fast changing voltages (high dv/dt). The main source in this case is the drain of the power FET. The radiated noise in this case can be minimized by insulating the drain of the FET from the heatsink and then tying the heatsink to the source of the FET with a high frequency capacitor.

The IC has two ground pins named PWR GND and Signal GND. These two pins should be connected together with a very short lead at the printed circuit board exit point. In general grounding is very important and ground loops should be avoided. Star grounding schemes are preferred.

# Component Values/Bill of Materials for Figure 12

| Component              | Description                                                                               |
|------------------------|-------------------------------------------------------------------------------------------|
| C1, C3                 | 0.6μF, 630V Film (250 VAC)                                                                |
| C2                     | 330µF, 400V Electrolytic                                                                  |
| C4                     | 6800pF, 1KV Ceramic                                                                       |
| C5, C6                 | 1000pF                                                                                    |
| C7                     | 10μF, 35V                                                                                 |
| C8, C11, C13, C15, C16 | 1μF, Ceramic                                                                              |
| C9, C20, C21           | 0.1µF, Ceramic                                                                            |
| C10                    | 1500µF, 25V Electrolytic                                                                  |
| C12, C17               | 1μF, Ceramic                                                                              |
| C14                    | 2200pF                                                                                    |
| C18                    | 1500µF, 16V Electrolytic                                                                  |
| C19                    | 4.7μF                                                                                     |
| D1-D5                  | 1N5406                                                                                    |
| D6                     | MUR850                                                                                    |
| D7, D10                | 1N4148                                                                                    |
| D8                     | 3V Zener diode or 4 × 1N4148 in series                                                    |
| D9                     | MUR110                                                                                    |
| D11, D12               | MUR150                                                                                    |
| D13                    | D83-004K                                                                                  |
| D15                    | 1N4001                                                                                    |
| D16, D14               | 1N5818 or 1N5819                                                                          |
| F1                     | 5A, 250V, 3AG                                                                             |
| L1                     | 2mH, 4A I <sub>PEAK</sub><br>Core: Ferroxcube 4229-3C8<br>150 Turns #24 AWG<br>0.150" gap |
| L2                     | 10µH<br>Core: Spang OF 43019 UG00<br>8 Turns #15AWG gap 0.05"                             |
| Q1-Q3                  | IRF840                                                                                    |
| Q4, Q5                 | 2N2222                                                                                    |
| Q6                     | IRF821                                                                                    |
| R1                     | 330K                                                                                      |
| R2, R31                | 510K                                                                                      |
| R3                     | 5.6K                                                                                      |

| Component | Description                                                                                                      |
|-----------|------------------------------------------------------------------------------------------------------------------|
| R4        | 12K                                                                                                              |
| R5, R7    | 357K, 1%                                                                                                         |
| R6        | 4.75K, 1%                                                                                                        |
| R8        | 4.53K, 1%                                                                                                        |
| R9        | 27K                                                                                                              |
| R10, R18  | 33K                                                                                                              |
| R11       | 91Ω                                                                                                              |
| R12, R22  | 10Ω                                                                                                              |
| R13, R14  | 4.7K                                                                                                             |
| R15       | 4.3K                                                                                                             |
| R16       | 15K                                                                                                              |
| R17       | 3Ω                                                                                                               |
| R20       | 7.5Ω                                                                                                             |
| R21, R19  | 3K                                                                                                               |
| R23       | 100Ω                                                                                                             |
| R24, R25  | 1Ω                                                                                                               |
| R26       | 1.5K                                                                                                             |
| R27       | 1.2K                                                                                                             |
| R28       | 8.66K, 1%                                                                                                        |
| R29       | 2.26K, 1%                                                                                                        |
| R30       | 2K, 1W                                                                                                           |
| R32, R33  | 2K                                                                                                               |
| T1        | Spang F41206-TC or<br>Siemens B64290-K45-X27 or X830 or<br>Ferroxcube 768T188-3C8<br>$N_S$ = 80, $N_P$ = 1       |
| T2        | Same core as T1 $N_S = N_P = 15$ bifilar                                                                         |
| Т3        | Core: Ferroxcube 4229-3C8<br>Pri. 44 Turns #18 Litz wire<br>Sec. 4 Turns of copper strip<br>Aux. 2 Turns #24 AWG |
| U2        | MOC8102                                                                                                          |
| U3        | TL431                                                                                                            |

# ORDERING INFORMATION

| PART NUMBER | TEMPERATURE<br>RANGE | PACKAGE           |
|-------------|----------------------|-------------------|
| ML4819CP    | 0°C to +70°C         | Molded DIP (P20)  |
| ML4819CS    | 0°C to +70°C         | Molded PCC (S20W) |



## **Power Factor Controller**

## **GENERAL DESCRIPTION**

The ML4821 provides the complete control for a "boost" type power factor correction system using the average current sensing method. Special care has been taken in the design of the ML4821 to increase system noise immunity. The circuit includes a precision reference, multiplier, average current error amplifier, output error amplifier, over-voltage protection comparator, shutdown logic, as well as a high current output. In addition, startup is simplified by an under-voltage lockout circuit with 7V hysteresis.

In a typical application, the ML4821 controls the average current, adjusting the pulse width of the output to modulate the current so that its shape conforms to the shape of the input voltage. The reference for the current regulator is a product of the sinusoidal line voltage times the output of the error amplifier which is regulating the output DC voltage. Average line voltage compensation is provided in the multiplier to ensure constant loop gain over a wide input voltage range. This compensation includes a special "brown-out" control which reduces output power below 90V RMS input.

For applications information, Please see Applications Note 16.

The ML4821 uses Micro Linears bipolar array technology which allows for customization of the IC for a user's specific application. Please consult Micro Linear for semistandard options.

## **FEATURES**

- Average current sensing for lowest possible harmonic distortion
- Average Line compensation with Brown-out control
- Precision buffered 5V Reference (±1%)
- Current Input Multiplier reduces external components and improves noise immunity
- 1A Peak Current Totem-Pole Output Drive
- Over-Voltage comparator eliminates output "runaway" due to load removal
- Wide common mode range in current sense comparators for better noise immunity
- Large oscillator amplitude for better noise immunity
- Output Driver internally limited to 17V
- "Sleep mode" shutdown input

## **BLOCK DIAGRAM**



## PIN CONNECTION



## PIN DESCRIPTION

|            |                   | •                                                                            |                | , s        |                                                                                                            |
|------------|-------------------|------------------------------------------------------------------------------|----------------|------------|------------------------------------------------------------------------------------------------------------|
| PIN<br>NO. | NAME              | FUNCTION                                                                     | <br>PIN<br>NO. | NAME       | FUNCTION                                                                                                   |
| 1          | I <sub>LIM</sub>  | Peak cycle-by-cycle Current limit                                            | 10             | SYNC       | Oscillator synchronization input                                                                           |
| . 2        | IA OUT            | input.  Output and compensation node of the average current error amplifier. | 11             | OVP        | Inhibits output pulses when the voltage at this pin exceeds 5V. Also, when the voltage at this pin is less |
| . 3        | IA-               | Inverting input of the average current error amplifier.                      | 4 × 4          |            | than 0.7V, the IC goes into low current shut-down mode.                                                    |
| 4          | IA+               | Non-Inverting input of the average                                           | 12             | $R_{T}$    | Timing Resistor for the Oscillator                                                                         |
| ,          | <i>(</i> ) (1)    | current error amplifier and output of the multiplier.                        | 13             | PWR<br>GND | Return for the High Current Totem pole output.                                                             |
| 5          | I <sub>SINE</sub> | Current Multiplier input.                                                    | 14             | OUT        | High Current Totem pole output.                                                                            |
|            |                   |                                                                              | 15             | $V_{CC}$   | Positive Supply for the IC.                                                                                |
| 6          | EA OUT            | Output of output voltage error amplifier.                                    | 16             | $V_{REF}$  | Buffered output for the 5V voltage reference.                                                              |
| 7          | INV               | Inverting input to error amplifier.                                          | 17             | $C_{T}$    | Timing Capacitor for the Oscillator.                                                                       |
| 8          | V <sub>RMS</sub>  | Input for Average Line Voltage compensation                                  | 18             | GND        | Analog signal ground.                                                                                      |
| 9          | SOFT<br>START     | Normally connected to Soft Start<br>Capacitor                                |                |            |                                                                                                            |

## **ABSOLUTE MAXIMUM RATINGS**

| Supply Current (I <sub>CC</sub> )          | 35mA            |
|--------------------------------------------|-----------------|
| Output Current, Source or Sink (pin 14)    |                 |
| DC                                         | 1.0A            |
| Output Energy (capacitive load per cycle)  | 5µJ             |
| Multiplier I <sub>SINE</sub> Input (pin 5) | 1.2mA           |
| Error Amp Source Current (pin 6)           | 50mA            |
| Oscillator Charge Current                  | 2mA             |
| Analog Inputs (pins 1,3,4, 7,8,9,10,11)    |                 |
| Junction Temperature                       | 150°C           |
| Storage Temperature Range                  | -65°C to +150°C |
| Lead Temperature (Soldering 10 sec.)       | +260°C          |
| Thermal Resistance (θ <sub>IA</sub> )      |                 |
| Plastic DIP                                | 65°C/W          |
| Plastic SOIC                               | 65°C/W          |
|                                            |                 |

## **OPERATING CONDITIONS**

| Temperature Range |                  |
|-------------------|------------------|
| ML4821C           | <br>0°C to +70°C |

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $R_T = 6.2 \text{K}\Omega$ ,  $C_T = 720 \text{pF}$ ,  $T_A = \text{Operating Temperature Range}$ ,  $V_{CC} = 15 \text{V}$  (Note 2).

| PARAMETER                       | CONDITIONS                                          | MIN  | TYP. | MAX  | UNITS |
|---------------------------------|-----------------------------------------------------|------|------|------|-------|
| OSCILLATOR                      |                                                     | ·    |      |      |       |
| Initial accuracy                | T <sub>A</sub> = 25°C                               | 90   | 100  | 110  | KHz   |
| Voltage stability               | 12V < V <sub>CC</sub> < 18V                         |      | 1    |      | %     |
| Temperature stability           |                                                     |      | 2    |      | %     |
| Total Variation                 | Line, Temperature                                   | 85   |      | 115  | KHz   |
| Ramp Valley to Peak             | ·                                                   | 4.7  | 5.2  | 5.6  | V     |
| R <sub>T</sub> Voltage          |                                                     | 4.8  | 5.0  | 5.2  | V     |
| Discharge Current (pin 12 open) | V <sub>PIN17</sub> = 2V                             | 7.8  | 8.4  | 9.3  | mA    |
| Sync Input Threshold            |                                                     | 1.5  | 2.0  | 2.5  | V     |
| REFERENCE SECTION               |                                                     |      |      |      |       |
| Output Voltage                  | $T_A = 25$ °C, $I_O = 1$ mA                         | 4.95 | 5.00 | 5.05 | V     |
| Line regulation                 | 12V < V <sub>CC</sub> < 24V                         |      | 2    | 10   | mV    |
| Load regulation                 | 1mA < I <sub>O</sub> < 20mA                         |      | 2    | 15   | mV    |
| Temperature stability           |                                                     |      | .4   |      | %     |
| Total Variation                 | line, load, temp                                    | 4.9  |      | 5.1  | V     |
| Output Noise Voltage            | 10Hz to 10KHz                                       |      | 50   |      | μV    |
| Long Term Stability             | T <sub>A</sub> = 125°C, 1000 hrs, (Note 1)          |      | 5    | - 25 | mV    |
| Short Circuit Current           | V <sub>REF</sub> = 0V                               | -30  | -85  | -180 | mA    |
| VOLTAGE ERROR AMPLIFIER (EA)    |                                                     |      | 117  |      |       |
| Input Offset Voltage            |                                                     | 0    |      | -15  | mV    |
| Input Bias Current              |                                                     |      | -50  | -800 | nA    |
| Open Loop Gain                  | 2 < V <sub>PIN6</sub> < 6V                          | 60   | 75   |      | dB    |
| PSRR                            | 12V < V <sub>CC</sub> < 24V                         | 70   | 100  |      | dB    |
| Output Sink Current             | $V_{PIN6} = 4V, V_{PIN7} = 5.5V$                    | 300  | 500  |      | μА    |
| Output Source Current           | $V_{PIN6} = 4.0 \text{ V}, V_{PIN7} = 4.8 \text{V}$ | -10  | -30  |      | mA    |

## ML4821

## **ELECTRICAL CHARACTERISTICS** (Continued)

| ARAMETER                           | CONDITIONS                                                                                                                                 | MIN                         | TYP                         | MAX                                   | UNITS |
|------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|-----------------------------|---------------------------------------|-------|
| VOLTAGE ERROR AMPLIFIER (EA) (     | (Continued)                                                                                                                                |                             |                             |                                       |       |
| Output High Voltage                | $I_{PIN6} = -5 \text{mA}, V_{PIN7} = 4.8 \text{V}$                                                                                         | 7.0                         | 7.5                         |                                       | V     |
| Output Low Voltage                 | $I_{PIN6} = 0, V_{PIN7} = 5.5V$                                                                                                            |                             | 0                           | 0.5                                   | V     |
| Unity Gain Bandwidth               |                                                                                                                                            |                             | 1.0                         |                                       | MHz   |
| Soft Start Charge Current          | $V_{PIN9} = 3V$                                                                                                                            | -25                         | -38                         | -55                                   | μA    |
| CURRENT AMPLIFIER (IA)             |                                                                                                                                            | · · ·                       |                             |                                       |       |
| Input Offset Voltage               |                                                                                                                                            | -1.5                        |                             | +2.5                                  | mV    |
| Input Bias Current                 |                                                                                                                                            |                             | -0.15                       | -1                                    | μA    |
| Input Offset Current               |                                                                                                                                            |                             |                             | +400                                  | nA    |
| Open Loop Gain                     | 2 < V <sub>PIN6</sub> < 7V                                                                                                                 | 80                          | 100                         | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 | dB    |
| PSRR                               | 12V < V <sub>CC</sub> < 24V                                                                                                                | 65                          | 85                          |                                       | dB    |
| Output Voltage Low                 | I <sub>OL</sub> = 300μA                                                                                                                    |                             | 0                           | 0.5                                   | V     |
| Output Voltage High                | I <sub>OH</sub> = -10mA                                                                                                                    | 7.0                         | 7.5                         |                                       | V     |
| Input Common Mode Range            |                                                                                                                                            | -0.3                        |                             | 2.5                                   | V     |
| MULTIPLIER                         |                                                                                                                                            |                             |                             | <del></del>                           |       |
| Gain                               | $V_{PIN7} = 4.8V, V_{PIN8} = 0V$ $V_{PIN7} = 4.8V, V_{PIN8} = 1.75V$ $V_{PIN7} = 4.8V, V_{PIN8} = 2.6V$ $V_{PIN7} = 4.8V, V_{PIN8} = 5.2V$ | 0.9<br>3.25<br>1.35<br>0.25 | 1.2<br>3.88<br>1.75<br>0.38 | 1.3<br>4.40<br>2.15<br>0.50           |       |
| Output Current                     | $V_{PIN7} = 5.2V, V_{PIN8} = 5.2V$                                                                                                         |                             | -2                          | -4                                    | μА    |
| Output Current Limit               | $V_{PIN7} = 4.8V$ , $I_{PIN5} = 500$ mA, $V_{PIN8} = 1.75V$                                                                                | 370                         | 395                         | 410                                   | μА    |
| I <sub>LIM</sub> COMPARATOR        |                                                                                                                                            |                             |                             |                                       |       |
| Input Offset Voltage               |                                                                                                                                            |                             |                             | +15                                   | mV    |
| Input Bias Current                 |                                                                                                                                            |                             | -100                        | -200                                  | μA    |
| OVP COMPARATOR                     |                                                                                                                                            |                             |                             |                                       |       |
| Input Offset Voltage               | Output Off                                                                                                                                 | -25                         |                             | 5                                     | mV    |
| Hysteresis                         | Output On                                                                                                                                  | 85                          | 105                         | 130                                   | mV    |
| Input Bias Current                 |                                                                                                                                            | -                           | -0.3                        | -3                                    | μA    |
| Propagation Delay                  |                                                                                                                                            |                             | 150                         |                                       | ns    |
| Shutdown Threshold                 |                                                                                                                                            | 0.4                         | 0.7                         | 1.0                                   | V     |
| PWM COMPARATOR: I <sub>SENSE</sub> |                                                                                                                                            |                             |                             |                                       |       |
| Input Common Mode Range            |                                                                                                                                            | 0                           |                             | 8                                     | V     |
| Propagation Delay                  |                                                                                                                                            |                             | 150                         |                                       | ns    |

## **ELECTRICAL CHARACTERISTICS** (Continued)

| PARAMETER                       | CONDITIONS                                                                       | MIN      | TYP.         | MAX        | UNITS    |
|---------------------------------|----------------------------------------------------------------------------------|----------|--------------|------------|----------|
| OUTPUT SECTION                  | 4                                                                                |          |              |            |          |
| Output Voltage Low              | I <sub>OUT</sub> = 20mA<br>I <sub>OUT</sub> = 200mA                              |          | 0.1<br>1.6   | 0.4<br>2.2 | V        |
| Output Voltage High             | $I_{OUT} = -20\text{mA}$ $I_{OUT} = -200\text{mA}$                               | 13<br>12 | 13.5<br>13.4 |            | V        |
| Output Voltage Low in UVLO      | $I_{OUT} = -5 \text{mA}, V_{CC} = 8 \text{V}$                                    |          | 0.1          | 0.8        | V        |
| Output Rise/Fall Time           | C <sub>L</sub> = 1000pF                                                          |          | 50           |            | ns       |
| UNDER-VOLTAGE LOCKOUT           |                                                                                  |          |              |            |          |
| Start-up Threshold              |                                                                                  | 14.5     |              | 16.5       | V        |
| Shut-Down Threshold             |                                                                                  | 8.5      |              | 10.5       | V        |
| V <sub>REF</sub> Good Threshold |                                                                                  |          | 4.4          |            | V        |
| TOTAL DEVICE                    |                                                                                  |          |              |            |          |
| Supply Current                  | Start-up, $V_{CC} = 14V$ , $T_A = 25^{\circ}C$<br>Operating, $T_A = 25^{\circ}C$ |          | 0.6<br>26    | 1.2<br>32  | mA<br>mA |
| Internal Shunt Zener Voltage    | I <sub>CC</sub> = 35mA                                                           | 25       | 27           | 35         | · V      |

Note 1: This parameter not 100% tested in production but guaranteed by design.

Note 2: V<sub>CC</sub> is raised above the Start-up Threshold first to activate the IC, then returned to 15V

Note 3: Multiplier gain is defined as: \(\frac{lOUTPIN4}{\quad \text{INPIN6}}\)

## **FUNCTIONAL DESCRIPTION**

#### **OSCILLATOR**

The ML4821 oscillator charges the external capacitor ( $C_T$ ) with a current equal to 2.5/ $R_T$ . When the capacitor voltage reaches the upper threshold, the comparator changes state and the capacitor discharges to the lower threshold through Q1.

The Oscillator period can be described by the following relationship:

$$T_{OSC} = T_{RAMP} + T_{DEADTIME}$$

where:

 $T_{RAMP} = C(Ramp Valley to Peak) \div (I_{RT}/2)$ 

and

 $T_{DEADTIME} = C(Ramp Valley to Pk) \div (8.4mA - I_{RT}/2)$ 



The ML4821 oscillator includes a SYNC input for synchronizing to an external frequency source. A positive pulse on this pin of 2V (typ) resets the oscillators comparator and initiates a discharge cycle for  $C_T$ . The  $R_T$  and  $C_T$  component values which set the ML4821 oscillator frequency should be selected to produce a lower frequency than the external frequency source.

#### **ERROR AND CURRENT AMPLIFIERS**

The ML4821 error amplifier is a high open loop gain, wide bandwidth, amplifier with a class A output. The soft start circuit controls the input to the error amplifier for closed loop soft start operation.

The current amplifier (IA) is similar to the error amplifier but is designed for very low offsets to allow the selection of a low value resistor for R<sub>SENSE</sub>.

#### **OUTPUT DRIVER STAGE**

The ML4821 Output Driver is a 1A peak output high speed totem pole circuit designed to quickly drive capacitive loads, such as power MOSFET gates. The driver circuit's output voltage is internally limited to 17V.

#### MULTIPLIER

The ML4821 multiplier is a linear current input multiplier which provides high immunity to the disturbances caused by high power switching. The rectified line input sine wave is converted to a current via a dropping resistor. In this way, small amounts of ground noise produce an insignificant effect on the reference to the PWM comparator.

The output of the multiplier is a current which appears on pin 4 to form the reference for the current error amplifier and is given as:

$$I_{MUI} = K \times I_{SINF} \times (V_{FA} - 0.8)$$

where:

 $I_{SINE}$  is the current in the dropping resistor,  $V_{EA}$  is the output of the error amplifier and K is a constant determined by the V(RMS) input on pin 8. K assumes a higher value for the range from 90 to 170V than in the range above 170V.



Figure 1. Osccillator Block Diagram.



Figure 2. Oscillator Timing Resistance vs. Frequency.

EXCESS PHASE (DEGREES)

150

180

V<sub>CC</sub> = 15V V<sub>O</sub> = 1.0V TO 5.0V R<sub>L</sub> = 100K T<sub>A</sub> = 25°C

PHASE

Figure 3. Error and Current Amplifier Configuration



Figure 5. Output Saturation Voltage vs. Output Current.



CÁIN

VOLTAGE ON PIN #8
Figure 6. K-factor. Gain adjustor gain with respect to the voltage at pin #8.

5

13

120VAC

The output current of the multiplier is limited to:

$$I_{MUL(MAX)} = \frac{2.5}{R_T}$$

This sets the system current limit. The multiplier output current is converted into the reference voltage for the current (IA) amplifier through a resistor to ground on pin 4, the multiplier output.

Figure 6 shows the gain adjustor (K) with respect to the voltage at pin #8. The curve has been separated in two parts. The right hand part is for operation under normal conditions in the voltage range from minimum line voltage to maximum line voltage (90VAC to 260VAC). 85VAC on the curve has been chosen to account for tolerances. Under normal operating conditions as input voltage decreases the gain increases compensating for the drop in the loop gain.

Under brownout conditions (below 85VAC) the gain decreases to limit the amount of current that is drawn from the line thus preventing an overload condition. This is a very useful feature since in many cases the load for a PFC is a constant power load. The input current has to go high to compensate for a drop in the input voltage.

#### UNDER VOLTAGE LOCKOUT, OVP AND CURRENT LIMIT

100

GAIN G

OPEN-LOOP VOLJAGE

WOL

20

-20

On power-up the ML4821 remains in the UVLO condition; output low and quiescent current low. The IC becomes operational when Vcc reaches 16V. When VCC drops below 9V, the UVLO condition is imposed. During the UVLO condition, the 5V Vref pin is "off", making it usable as a "flag" for starting up a down-stream PWM converter.

#### OVP, SHUTDOWN, AND IC BIAS

When the input to the OVP comparator exceeds  $V_{REF}$ , the output of the ML4821 is inhibited. The OVP input also functions as a "sleep" input, putting the IC into the low quiescent UVLO state when the OVP pin is pulled below 0.7V.

#### OFF-LINE START-UP AND BIAS SUPPLY GENERATION

The circuit in Eigure 11 below supplies  $V_{CC}$  power to the ML4821. Start-up current is delivered via R10. The IC starts when pin 15 reaches 15.5V. After that time running power is delivered through the tap on L1. The configuration shown delivers a voltage proportional to VOUT.



Figure 7. Multiplier Linearity.



Figure 8. Under-Voltage Lockout Block Diagram.



Figure 9. Total Supply Current vs. Supply Voltage.



Figure 10. Reference Load Regulation.



Figure 11. Bias and Start-up Circuit.

## **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE RANGE | PACKAGE                   |
|-------------|-------------------|---------------------------|
| ML4821CP    | 0°C to +70°C      | 18-Pin Molded DIP (P18)   |
| ML4821CS    | 0°C to +70°C      | 18-Pin Molded SOIC (S18W) |

Note: Other packages and temperature ranges can be made available on request. Contact your local Micro Linear Representative for more information.



## ML4821EVAL

# **Average Current PFC Controller Evaluation Kit**

## GENERAL DESCRIPTION

The ML4821EVAL kit provides a convenient vehicle to evaluate the ML4821 average current sense power factor correction control IC. It contains all of the necessary documentation with the evaluation board and key components to quickly evaluate the application circuit. The board is designed for a 200W universal input PFC circuit. However power components can be replaced for higher or lower power applications.

## KIT COMPONENTS

- User's Guide
- ML4821 Datasheet
- Application Note 16
- ML4861 Sample
- Evaluation Board
- Key Power Semiconductor Components
- Powder Iron Toroidal Inductor
- Input and output filter capacitors
- Heatsinks

## **FEATURES**

- Harmonic currents well below proposed IEC555-2 limits.
- Power Factor >> .99
- THD < 5%
- Universal Input Range (85Vac to 256Vac)
- 380V output at 200W.
- Efficiency as high as 94%.
- Auxiliary supply from additional inductor winding.
- OVP protection.

## **BLOCK DIAGRAM**





# **High Frequency Power Supply Controller**

## **GENERAL DESCRIPTION**

The ML4823 High Frequency PWM Controller is an IC controller optimized for use in Switch Mode Power Supply designs running at frequencies to 1MHz. Propagation delays are minimal through the comparators and logic for reliable high frequency operation while slew rate and bandwidth are maximized on the error amplifier. This controller is designed for single-ended applications using voltage or current mode and provides for input voltage feed forward.

A 1V threshold current limit comparator provides cycle-by-cycle current limit and exceeding a 1.4V threshold initiates a soft-start cycle. The soft start pin doubles as a maximum duty cycle clamp. All logic is fully latched to provide jitter-free operation and prevent multiple pulsing. An under-voltage lockout circuit with 800mV of hysteresis assures low startup current and drives the outputs low during fault conditions.

The ML4823 is fabricated on a 40V bipolar process FB3480 Power Supply Controller Array. Customized versions of this controller are therefore easily

implemented. Please refer to the FB3480 datasheet for more information.

This controller is similar in architecture and performance to the UC1823 controller, however the ML4823 includes features not found on the 1823. These features are set in *Italics*.

## **FEATURES**

- Practical Operation at Switching Frequencies to 1.0MHz
- High Current (2A peak) Totem Pole Output
- Wide Bandwidth Error Amplifier
- Fully Latched Logic
- Pulse-by-Pulse Current Limiting
- Soft Start and Max. Duty Cycle Control
- Under Voltage Lockout with Hysteresis
- 5.1V, ±1% Trimmed Bandgap Reference
- Pin Compatible Improved Replacement for UC1823
- Fast Shut Down Path from Current Limit to Outputs
- Soft Start Latch Ensures Full Soft Start Cycle
- Outputs Pull Low for Undervoltage Lockout

## **BLOCK DIAGRAM**



## PIN CONNECTIONS

ML4823 16-Pin DIP



TOP VIEW

9 1(LIM)/S.D.

SOFT START ☐ 8

## ML4823 20-Pin PCC



TOP VIEW

## PIN DESCRIPTION

| PIN # | NAME       | FUNCTION                                                                                        | PIN # | NAME        | FUNCTION                                                     |
|-------|------------|-------------------------------------------------------------------------------------------------|-------|-------------|--------------------------------------------------------------|
| 1     | INV        | Inverting input to error amp.                                                                   | 9     | I(LIM)/S.D. | Current limit sense pin. Normally                            |
| 2     | NI         | Non-inverting input to error amp.                                                               |       |             | connected to current sense resistor.                         |
| 3     | E/A OUT    | Output of error amplifier and input to main comparator.                                         | 10    | GND         | Analog Signal Ground.                                        |
| 4     | CLOCK      | Oscillator output.                                                                              | 11    | I(LIM) REF  | Reference input for cycle-by-cycle current limit comparator. |
| 5     | R(T)       | Timing Resistor for Oscillator — sets charging current for oscillator timing capacitor (pin 6). | 12    | PWR GND     | Return for the High Current<br>Totem pole outputs.           |
| 6     | C(T)       | Timing Capacitor for Oscillator.                                                                | 13    | $V_{C}$     | Positive Supply for the High Current Totem pole outputs.     |
| 7     | RAMP       | Non-Inverting input to main comparator. Connected to C(T) for                                   | 14    | OUT B       | High Current Totem pole output.                              |
|       |            | Voltage Mode operation or to                                                                    | . 15  | $V_{CC}$    | Positive Supply for the IC.                                  |
|       |            | current sense resistor for current mode.                                                        | 16    | 5.1V REF    | Buffered output for the 5.1V voltage reference.              |
| 8     | SOFT START | Normally connected to Soft Start Capacitor.                                                     |       |             |                                                              |

## **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage (Pins 15, 13)                |
|---------------------------------------------|
| DC 0.5A                                     |
| Pulse (0.5 <i>µ</i> s) 2.0A                 |
| Analog Inputs                               |
| (Pins 1, 2, 7, 8, 9)0.3V to 6V              |
| Clock Output Current (Pin 4)5mA             |
| Error Amplifier Output Current (Pin 3) 5mA  |
| Soft Start Sink Current (Pin 8)             |
| Oscillator Charging Current (Pin 5)5mA      |
| Junction Temperature                        |
| ML4823M                                     |
| ML4823I, ML4823C 125°C                      |
| Storage Temperature Range65°C to +150°C     |
| Lead Temperature (Soldering 10 sec.) +260°C |

| Thermal Resistance ( $\theta_{IA}$ ) |        |
|--------------------------------------|--------|
| Plastic DIP                          | 65°C/W |
| Ceramic DIP                          | 65°C/W |
| Plastic Chip Carrier (PCC)           | 60°C/W |

## **OPERATING CONDITIONS**

| Temperature | Range |                 |
|-------------|-------|-----------------|
| ML4823M     |       | -55°C to +125°C |
| ML48231     |       | -40°C to +85°C  |
| ML4823C     |       | 0°C to +70°C    |

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

**ELECTRICAL CHARACTERISTICS**Unless otherwise specified,  $R_T$  = 3.65K $\Omega$ ,  $C_T$  = 1000pF,  $T_A$  = Operating Temperature Range,  $V_{CC}$  = 15V.

| PARAMETER               | CONDITIONS                                                                   | MIN  | TYP    | MAX        | UNITS    |
|-------------------------|------------------------------------------------------------------------------|------|--------|------------|----------|
| Oscillator              |                                                                              |      |        |            | <u> </u> |
| Initial Accuracy        | T <sub>J</sub> = 25°C, (note 1)                                              | 360  | 400    | 440        | KHz      |
| Voltage Stability       | 10V < V <sub>CC</sub> < 30V, (note 1)                                        |      | 0.2    | 3          | %        |
| Temperature Stability   | (note 1)                                                                     |      |        | 5          | %        |
| Total Variation         | line, temp, (note 1)                                                         | 340  |        | 460        | KHz      |
| Clock Out High          |                                                                              | 3.9  | 4.5    |            | ν.       |
| Clock Out Low           |                                                                              |      | 2.3    | 2.9        | V        |
| Ramp Peak               | (note 1)                                                                     | 2.6  | 2.8    | 3.0        | V        |
| Ramp Valley             | (note 1)                                                                     | 0.7  | 1.0    | 1.25       | V        |
| Ramp Valley to Peak     | (note 1)                                                                     | 1.6  | 1.8    | 2.0        | V        |
| Reference Section       |                                                                              |      |        |            |          |
| Output Voltage          | $T_{J} = 25^{\circ}\text{C}, I_{O} = 1\text{mA}$                             | 5.00 | 5.10   | 5.20       | · v      |
| Line Regulation         | 10V < V <sub>CC</sub> < 30V                                                  |      | 2      | 20         | mV       |
| Load Regulation         | 1mA < I <sub>O</sub> < 10mA                                                  | . *  | 5      | 20         | mV       |
| Temperature Stability   | $-55^{\circ}\text{C} < \text{T}_{\text{J}} < 150^{\circ}\text{C}$ , (note 1) |      | .2     | .4         | %        |
| Total Variation         | line, load, temp. (note 1)                                                   | 4.95 |        | 5.25       | V        |
| Output Noise Voltage    | 10Hz to 10KHz                                                                |      | 50     |            | μV       |
| Long Term Stability     | T <sub>J</sub> = 125°C, 1000 hrs, (note 1)                                   |      | - 5    | 25         | mV       |
| Short Circuit Current   | V <sub>REF</sub> = 0V                                                        | -15  | -50    | -100       | mA       |
| Error Amplifier Section |                                                                              |      | 14,114 |            |          |
| Input Offset Voltage    | T <sub>A</sub> = 25°C<br>Operating Temperature Range                         |      |        | ±15<br>±20 | mV<br>mV |
| Input Bias Current      |                                                                              |      | .6     | 3          | μΑ       |
| Input Offset Current    |                                                                              |      | .1     | 1          | μΑ       |
| Open Loop Gain          | 1 < V <sub>O</sub> < 4V                                                      | 60   | 95     |            | dB       |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified,  $R_T = 3.65 K\Omega$ ,  $C_T = 1000 pF$ ,  $T_A = Operating Temperature Range, <math>V_{CC} = 15 V$ .

| PARAMETER               |                  | CONDITIONS                                                                        | MIN TYP MAX |      | MAX          | UNITS    |
|-------------------------|------------------|-----------------------------------------------------------------------------------|-------------|------|--------------|----------|
| Error Amplifier Section | (Continued)      |                                                                                   |             |      |              |          |
| CMRR                    |                  | $1.5 < V_{CC} < 5.5V$ , $T_A = 25^{\circ}C$<br>Operating Temperature Range        | 75<br>65    | 95   |              | dB<br>dB |
| PSRR                    |                  | 10 < V <sub>CC</sub> < 30V, T <sub>A</sub> = 25°C<br>Operating Temperature Range  | 80<br>75    | 110  |              | dB<br>dB |
| Output Sink Current     |                  | V <sub>PIN 3</sub> = 1V                                                           | 1           | 2.5  |              | mA       |
| Output Source Curren    | t                | $V_{PIN 3} = 4V$                                                                  | 5           | -1.3 |              | mA       |
| Output High Voltage     |                  | $I_{PIN \ 3} = -0.5mA$                                                            | 4.0         | 4.7  | 5.0          | V        |
| Output Low Voltage      |                  | I <sub>PIN 3</sub> = 1mA                                                          | 0           | 0.5  | 1.0          | V        |
| Unity Gain Bandwidth    |                  | (note 1)                                                                          | 3           | 5.5  |              | MHz      |
| Slew Rate               |                  | (note 1)                                                                          | 6           | 12   |              | V/μs     |
| PWM Comparator Secti    | on               |                                                                                   |             |      |              |          |
| Pin 7 Bias Current      |                  | $V_{PIN 7} = 0V$                                                                  |             | -1   | -10          | μΑ       |
| Duty Cycle Range        | ML4823C          |                                                                                   | 0           |      | 80           | %        |
|                         | ML4823M, ML4823I | T <sub>A</sub> ≥ 25°C                                                             | 0           |      | 80           | %        |
|                         | ML4823M, ML4823I | T <sub>A</sub> < 25°C                                                             | 0           |      | 70           | %        |
| Pin 3 Zero DC Thresh    | old              | $V_{PIN 7} = 0V$                                                                  | 1.1         | 1.25 |              | V        |
| Delay to Output         |                  | (note 1)                                                                          |             | 50   | 80           | ns       |
| Soft-Start Section      |                  |                                                                                   |             |      |              | <u> </u> |
| Charge Current          |                  | $V_{PIN 8} = 0.5V$                                                                | 3           | 9    | 20           | μΑ       |
| Discharge Current       |                  | V <sub>PIN 8</sub> = 1V                                                           | 1           |      |              | mA       |
| Current Limit/Shutdown  | Section          |                                                                                   |             |      | <u> </u>     | d        |
| Pin 9 Bias Current      |                  | $0V < V_{PIN 9} < 4V$                                                             |             |      | ±15          | μΑ       |
| Current Limit Offset    |                  | V <sub>PIN 11</sub> = 1.1V                                                        | 0           |      | 30           | mV       |
| Pin 11 Common Mode      | Range            | $T_A > 25$ °C<br>$T_A < 25$ °C                                                    | 1.0<br>1.1  |      | 1.25<br>1.25 | V        |
| Shutdown Threshold      |                  |                                                                                   | 1.25        | 1.4  | 1.60         | V        |
| Delay to Output         |                  | (note 1)                                                                          |             | 40   | 70           | ns       |
| Output Section          |                  |                                                                                   |             |      |              |          |
| Output Low Level        |                  | I <sub>OUT</sub> = 20mA                                                           |             | .25  | .4           | V        |
|                         |                  | I <sub>OUT</sub> = 200mA                                                          |             | 1.2  | 2.2          | V        |
|                         |                  | I <sub>OUT</sub> = -20mA                                                          | 13.0        | 13.5 |              | V        |
| Output High Level       |                  | I <sub>OUT</sub> = -200mA                                                         | 12.0        | 13.0 |              | V        |
| Collector Leakage       |                  | V <sub>C</sub> = 30V                                                              |             | 100  | 500          | μΑ       |
| Rise/Fall Time          |                  | C <sub>L</sub> = 1000pF, (note 1)                                                 |             | 30   | 60           | ns       |
| Under-Voltage Lockout   | Section          |                                                                                   |             |      |              | .t       |
| Start Threshold         |                  |                                                                                   | 8.7         | 9.2  | 9.6          | V        |
| UVLO Hysteresis         |                  |                                                                                   | 0.3         | 0.8  | 1.2          | V        |
| Supply Current          |                  |                                                                                   |             |      |              | 1,       |
| Start Up Current        |                  | $V_{CC}$ = 8V, $T_A \ge 0$ °C<br>$T_A \le 0$ °C                                   |             | 1.1  | 2.5<br>3.5   | mA<br>mA |
| I <sub>CC</sub>         |                  | V <sub>PIN 1</sub> , 7, 9 = 0V,<br>V <sub>PIN 2</sub> = 1V, T <sub>A</sub> = 25°C |             | - 25 | 33           | mA       |

Note 1: This parameter not 100% tested in production but guaranteed by design.

## **FUNCTIONAL DESCRIPTION**

## **OSCILLATOR**

The ML4823 oscillator charges the external capacitor ( $C_T$ ) with a current ( $I_{SET}$ ) equal to  $3/R_{SET}$ . When the capacitor voltage reaches the upper threshold (Ramp Peak), the comparator changes state and the capacitor discharges to the lower threshold (Ramp Valley) through Q1. While the capacitor is discharging, Q2 provides a high pulse.

The Oscillator period can be described by the following relationship:

 $T_{OSC} = T_{RAMP} + T_{DEADTIME}$ where:  $T_{RAMP} = C$  (Ramp Valley to Peak)/ $I_{SET}$ and:  $T_{DEADTIME} = C$  (Ramp Valley to Peak)/ $I_{O1}$ 



Figure 2. Oscillator Timing Resistance vs Frequency



Figure 3. Oscillator Deadtime vs Frequency



Figure 1. Oscillator Block Diagram



Figure 4. Oscillator Deadtime vs C(T) ( $3K\Omega \le R(T) \le 100K\Omega$ )

#### **ERROR AMPLIFIER**

The ML4823 error amplifier is a 5.5MHz bandwidth 12V/µs slew rate op-amp with provision for limiting the positive output voltage swing (Output Inhibit line) for ease in implementing the soft start function.



Figure 5. Unity Gain Slew Rate



Figure 6. Open Loop Frequency Response

#### **OUTPUT DRIVER STAGE**

The ML4823 Output Driver is a 2A peak output high speed totem pole circuit designed to quickly switch the gates of capacitive loads, such as power MOSFET transistors.



Figure 7. Simplified Schematic



Figure 8. Saturation Curves



Figure 9. Rise/Fall Time ( $C_1 = 1000pF$ )



Figure 10. Rise/Fall Time ( $C_L = 10,000pF$ )



Figure 11. Supply Current vs Temperature

#### SOFT START AND CURRENT LIMIT

The ML4823 employs two current limits. When the voltage at pin 9 exceeds the I(LIM) REF threshold on pin 11, the outputs are immediately shut off and the cycle is terminated for the remainder of the oscillator period by resetting the RS flip flop.

If the output current is rising quickly (usually due to transformer saturation) such that the voltage on pin 9 reaches 1.4V before the outputs have turned off, a soft start cycle is initiated. The soft start capacitor (pin 8) is discharged and outputs are held "off" until the voltage at pin 8 reaches 1V, ensuring a complete soft start cycle. The duty cycle on start up is limited by limiting the output voltage of the error amplifier voltage to the voltage at pin 8.

## ORDERING INFORMATION

| PART NUMBER | TEMPERATURE<br>RANGE | PACKAGE            |
|-------------|----------------------|--------------------|
| ML4823CP    | 0°C to +70°C         | Molded DIP (P16)   |
| ML4823CQ    | 0°C to +70°C         | Molded PCC (Q20)   |
| ML4823IP    | -40°C to +85°C       | Molded DIP (P16)   |
| ML4823IQ    | -40°C to +85°C       | Molded PCC (Q20)   |
| ML4823MJ    | -55°C to +125°C      | Hermetic DIP (J16) |
| ML4823CS    | 0°C to +70°C         | Molded SOIC (S16W) |

# **High Frequency Power Supply Controller**

## **GENERAL DESCRIPTION**

The ML4825 High Frequency PWM Controller is an IC controller optimized for use in Switch Mode Power Supply designs running at frequencies to 1MHz. Propagation delays are minimal through the comparators and logic for reliable high frequency operation while slew rate and bandwidth are maximized on the error amplifier. This controller is designed to work in either voltage or current mode and provides for input voltage feed forward.

A 1V threshold current limit comparator provides cycle-by-cycle current limit while exceeding a 1.4V threshold initiates a soft-start cycle. The soft start pin doubles as a maximum duty cycle clamp. All logic is fully latched to provide jitter-free operation and prohibit multiple pulsing. An under-voltage lockout circuit with 800mV of hysteresis assures low startup current and drives the outputs low.

The ML4825 is fabricated on a 40V bipolar process from the FB3480 Power Supply Controller Array. Customized versions of this controller are therefore

easily implemented. Please refer to the FB3480 datasheet for more information.

This controller is similar in architecture and performance to the UC1825 controller, however the ML4825 includes many features not found on the 1825. These features are set in *Italics*.

## **FEATURES**

- Practical Operation at Switching Frequencies to 1.0MHz
- High Current (2A peak) Dual Totem Pole Outputs
- Wide Bandwidth Error Amplifier
- Fully Latched Logic with Double Pulse Suppression
- Pulse-by-Pulse Current Limiting
- Soft Start and Max. Duty Cycle Control
- Under Voltage Lockout with Hysteresis
- 5.1V, ±1% Trimmed Bandgap Reference
- Pin Compatible Improved Replacement for UC1825
- Fast Shut Down Path from Current Limit to Outputs
- Outputs Preset to Known Condition After Under Voltage Lockout
- Soft Start Latch Ensures Full Soft Start Cycle
- Outputs Pull Low for Undervoltage Lockout

## **BLOCK DIAGRAM**



## PIN CONNECTIONS



## PIN DESCRIPTION

| PIN # | NAME       | FUNCTION                                                       | PIN # | NAME        | FUNCTION                                                     |
|-------|------------|----------------------------------------------------------------|-------|-------------|--------------------------------------------------------------|
| 1     | INV        | Inverting input to error amp.                                  | 9     | I(LIM)/S.D. | Current limit sense pin. Normally                            |
| 2     | NI         | Non-inverting input to error amp.                              |       |             | connected to current sense resistor.                         |
| 3     | E/A OUT    | Output of error amplifier and input to main comparator.        | 10    | GND         | Analog Signal Ground.                                        |
| 4     | CLOCK      | Oscillator output.                                             | 11    | OUT A       | High Current Totem pole output.                              |
| 5     | R(T)       | Timing Resistor for Oscillator —                               |       |             | This output is the first one energized after Power On Reset. |
|       | .÷         | sets charging current for oscillator timing capacitor (pin 6). | 12    | PWR GND     | Return for the High Current<br>Totem pole outputs.           |
| 6     | C(T)       | Timing Capacitor for Oscillator.                               | : 13  | $V_{C}$     | Positive Supply for the High                                 |
| 7     | RAMP       | Non-Inverting input to main                                    |       | - C         | Current Totem pole outputs.                                  |
|       |            | comparator. Connected to C(T) for Voltage Mode operation or to | 14    | OUT B       | High Current Totem pole output.                              |
|       |            | current sense resistor for current                             | 15    | $V_{CC}$    | Positive Supply for the IC.                                  |
|       |            | mode.                                                          | 16    | 5.1V REF    | Buffered output for the 5.1V                                 |
| 8     | SOFT START | Normally connected to Soft Start Capacitor.                    |       |             | voltage reference.                                           |

## **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage (Pins 15, 13)                 |
|----------------------------------------------|
| Output Current, Source or Sink (Pins 11, 14) |
| DC 0.5A                                      |
| Pulse (0.5 <i>µ</i> s)                       |
| Analog Inputs                                |
| (Pins 1, 2, 7)0.3V to 7V                     |
| (Pins 9, 8)0.3V to 6V                        |
| Clock Output Current (Pin 4)5mA              |
| Error Amplifier Output Current (Pin 3) 5mA   |
| Soft Start Sink Current (Pin 8) 20mA         |
| Oscillator Charging Current (Pin 5)5mA       |
| Junction Temperature                         |
| ML4825I, ML4825C 125°C                       |
| Storage Temperature Range65°C to +150°C      |
| Lead Temperature (Soldering 10 sec.) +260°C  |

| Thermal Resistance ( $\theta_{IA}$ ) |      |   |        |
|--------------------------------------|------|---|--------|
| Plastic DIP or SOIC                  | <br> |   | 65°C/W |
| Plastic Chip Carrier (PCC)           | <br> | · | 60°C/W |

## **OPERATING CONDITIONS**

| Temperature Range |                |
|-------------------|----------------|
| ML4825I           | -40°C to +85°C |
| ML4825C           | 0°C to +70°C   |

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $R_T = 3.65K\Omega$ ,  $C_T = 1000pF$ ,  $T_A = Operating Temperature Range, <math>V_{CC} = 15V$ .

| PARAMETER              |           | CONDITIONS                                      | MIN  | TYP  | TYP MAX |     |
|------------------------|-----------|-------------------------------------------------|------|------|---------|-----|
| Oscillator             |           |                                                 |      |      |         |     |
| Initial Accuracy       |           | T <sub>J</sub> = 25°C, (note 1)                 | 360  | 400  | 440     | KHz |
| Voltage Stability      |           | $10V < V_{CC} < 30V$ , $T_A = 25$ °C (note 1)   | •    | 0.2  | 2       | %   |
| Temperature Stability  |           | (note 1)                                        |      |      | 5       | %   |
| Total Variation        |           | line, temp, (note 1)                            | 340  |      | 460     | KHz |
| Clock Out High         |           |                                                 | 3.9  | 4.5  |         | V   |
| Clock Out Low          |           |                                                 |      | 2.3  | 2.9     | V   |
| Ramp Peak              |           | (note 1)                                        | 2.6  | 2.8  | 3.0     | V   |
| Ramp Valley            |           | (note 1)                                        | 0.7  | 1.0  | 1.25    | V   |
| Ramp Valley to Peak    |           | (note 1)                                        | 1.6  | 1.8  | 2.0     | V   |
| Reference Section      |           |                                                 |      |      |         |     |
|                        | ML4825C   | $T_1 = 25$ °C, $I_O = 1$ mA                     | 5.00 | 5.10 | 5.20    | V   |
| Output Voltage         | ML4825I   |                                                 | 5.05 | 5.10 | 5.15    | V   |
| Line Regulation        |           | 10V < V <sub>CC</sub> < 30V                     |      | . 2  | 20      | mV  |
| Load Regulation        |           | 1mA < I <sub>O</sub> < 10mA                     |      | 5    | 20      | mV  |
| Temperature Stability  | ,         | -55°C < T <sub>J</sub> < 150°C, (note 1)        |      | .2   | .4      | %   |
| Total Variation        | ML4825C   | line, load, temp (note 1)                       | 4.95 |      | 5.25    | V   |
|                        | ML4825I   | line, load, temp T <sub>A</sub> > 0°C, (note 1) | 5.00 |      | 5.20    | V   |
|                        | ML4825I   | line, load, temp T <sub>A</sub> < 0°C, (note 1) | 4.95 |      | 5.25    | V   |
| Output Noise Voltag    | e         | 10Hz to 10KHz                                   |      | 50   |         | μV  |
| Long Term Stability    |           | T <sub>J</sub> = 125°C, 1000 hrs, (note 1)      |      | 5    | 25      | mV  |
| Short Circuit Current  |           | V <sub>REF</sub> = 0V                           | -15  | -50  | -100    | mA  |
| Error Amplifier Sectio | n         |                                                 |      |      |         |     |
| Input Offset Voltage   | ML4825I,C | T <sub>A</sub> > 0°C                            |      |      | 15      | mV  |
|                        | ML4825I   | T <sub>A</sub> < 0°C                            |      |      | 20      | mV  |
| Input Bias Current     |           | 14414                                           |      | .6   | 3       | μΑ  |
| Input Offset Current   |           |                                                 |      | .1   | 1       | μΑ  |
| Open Loop Gain         |           | 1 < V <sub>O</sub> < 4V                         | 60   | 96   |         | dB  |

**ELECTRICAL CHARACTERISTICS** (Continued) Unless otherwise specified,  $R_T = 3.65K\Omega$ ,  $C_T = 1000pF$ ,  $T_A = Operating Temperature Range, <math>V_{CC} = 15V$ .

| Continued)<br>ML4825I,C<br>ML4825I | $1.5V < V_{CM} < 5.5V, T_A > 0^{\circ}C$                                                               | 75                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ·                                                     |                                                       |
|------------------------------------|--------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------|-------------------------------------------------------|
|                                    | $1.5V < V_{CM} < 5.5V, T_A > 0$ °C                                                                     | 75                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                       |                                                       |
| ML4825I                            |                                                                                                        | ,,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 95                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                       | dB                                                    |
|                                    | $1.5V < V_{CM} < 5.5V, T_A < 0$ °C                                                                     | 65                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 95                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                       | dB                                                    |
| ML4825I,C                          | $10V < V_{CC} < 30V, T_A > 0$ °C                                                                       | 80                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 110                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                       | dB                                                    |
| ML48251                            | $10V < V_{CC} < 30V, T_A < 0$ °C                                                                       | <i>7</i> 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 110                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                       | dB                                                    |
|                                    | V <sub>PIN.3</sub> = 1V                                                                                | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 2.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                       | mA                                                    |
|                                    | V <sub>PIN 3</sub> = 4V                                                                                | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | -1.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                       | mA                                                    |
|                                    | $I_{PIN \ 3} = -0.5 mA$                                                                                | 4.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 4.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 5.0                                                   | V                                                     |
|                                    | I <sub>PIN 3</sub> = 1mA                                                                               | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1.0                                                   | V V                                                   |
|                                    | (note 1)                                                                                               | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 5.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                       | MHz                                                   |
|                                    | (note 1)                                                                                               | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 12,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                       | V/µs                                                  |
| n                                  |                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <u></u>                                               |                                                       |
| ML4825I,C                          | $V_{PIN 7} = 0V, T_A > 0^{\circ}C$                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | -5                                                    | μΑ                                                    |
| ML4825I                            |                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | -10                                                   | μΑ                                                    |
| ML4825C                            |                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 85                                                    | %                                                     |
| ML4825I                            | $T_A > 0$ °C                                                                                           | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 80                                                    | %                                                     |
| ML4825I                            |                                                                                                        | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 70                                                    | %                                                     |
| ld                                 |                                                                                                        | 1.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1.25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                       | V                                                     |
|                                    |                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 80                                                    | ns                                                    |
|                                    |                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                       | 1 1                                                   |
|                                    | $V_{\text{DINIO}} = 0.5V$                                                                              | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 20                                                    | μΑ                                                    |
| in the second                      |                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                       | mA                                                    |
| Section                            | Trin 6                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | L                                                     | 1                                                     |
|                                    | $0V < V_{\text{DIV}}$ $0 < 4V$                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | +10                                                   | μΑ                                                    |
|                                    |                                                                                                        | ****                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <del></del>                                           | μΑ                                                    |
|                                    | OV VPIN 9 VV                                                                                           | . 9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                       | V                                                     |
|                                    | T. > 0°C                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                       | V                                                     |
|                                    |                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                       | v                                                     |
|                                    |                                                                                                        | 1.23                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <del></del>                                           | ns                                                    |
|                                    | (note i)                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1 10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 70                                                    | 113                                                   |
| ·                                  | Lour = 20mA                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 25                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4                                                     | V                                                     |
| The same of the same               |                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                       | V                                                     |
| <del>1</del>                       |                                                                                                        | 13.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                                       | V                                                     |
|                                    |                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <del></del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                       | 7 V                                                   |
|                                    |                                                                                                        | 12.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 500                                                   | μΑ                                                    |
|                                    |                                                                                                        | <del> </del>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <del> </del>                                          | ns                                                    |
| action                             | C <sub>L</sub> = 1000pr, (110te 1)                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 00                                                    | 115                                                   |
| ecuon                              |                                                                                                        | 0.7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0.2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 0.0                                                   | V                                                     |
|                                    |                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <del></del>                                           | V                                                     |
|                                    | <u>:L</u>                                                                                              | U.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 0.8                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 1.2                                                   |                                                       |
| 141.400FLC                         | LV QV T > QQC                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | - 44                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | T 25                                                  | T                                                     |
|                                    |                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1.1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | <del> </del>                                          | mA                                                    |
| ML4825I                            |                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | <del></del>                                           | mA<br>mA                                              |
|                                    | n<br>ML4825I,C<br>ML4825I<br>ML4825C<br>ML4825I<br>ML4825I<br>Id<br>Section<br>ML4825C<br>ML4825I<br>J | $\begin{array}{c} I_{PIN\;3} = -0.5\text{mA} \\ I_{PIN\;3} = 1\text{mA} \\ (\text{note }1) \\ & \text{(note }1) \\ & \text{(note }1) \\ & \text{ML4825I,C} \\ & \text{ML4825I} \\ & \text{V}_{PIN\;7} = 0\text{V, }T_{\text{A}} > 0^{\circ}\text{C} \\ & \text{ML4825I} \\ & \text{ML4825I} \\ & \text{T}_{\text{A}} > 0^{\circ}\text{C} \\ & \text{ML4825I} \\ & \text{T}_{\text{A}} < 0^{\circ}\text{C} \\ & \text{ML4825I} \\ & \text{Id} \\ & \text{V}_{PIN\;7} = 0\text{V} \\ & \text{(note }1) \\ & & \text{V}_{PIN\;8} = 0.5\text{V} \\ & \text{V}_{PIN\;8} = 1\text{V} \\ & \text{Section} \\ & \text{ML4825C} \\ & \text{0V} < \text{V}_{PIN\;9} < 4\text{V} \\ & \text{II} \\ & & \text{T}_{\text{A}} > 0^{\circ}\text{C} \\ & \text{T}_{\text{A}} < 0^{\circ}\text{C} \\ & \text{(note }1) \\ & & \text{I}_{OUT} = 20\text{mA} \\ & \text{I}_{OUT} = -20\text{mA} \\ & \text{I}_{OUT} = -20\text{mA} \\ & \text{I}_{OUT} = -20\text{mA} \\ & \text{I}_{OUT} = -200\text{mA} \\ & \text{V}_{\text{C}} = 30\text{V} \\ & \text{C}_{\text{L}} = 1000\text{pF, (note }1) \\ & \text{ection} \\ & & \text{ML4825I,C} \\ & \text{V}_{\text{CC}} = 8\text{V, T}_{\text{A}} > 0^{\circ}\text{C} \\ & \text{ML4825I,C} \\ & \text{V}_{\text{CC}} = 8\text{V, T}_{\text{A}} > 0^{\circ}\text{C} \\ & \text{ML4825I,C} \\ & \text{V}_{\text{CC}} = 8\text{V, T}_{\text{A}} > 0^{\circ}\text{C} \\ & \text{ML4825I,C} \\ & \text{V}_{\text{CC}} = 8\text{V, T}_{\text{A}} > 0^{\circ}\text{C} \\ & \text{ML4825I,C} \\ & \text{ML4825I,C} \\ & \text{V}_{\text{CC}} = 8\text{V, T}_{\text{A}} > 0^{\circ}\text{C} \\ & \text{ML4825I,C} \\ & \text{ML4825I,C} \\ & \text{V}_{\text{CC}} = 8\text{V, T}_{\text{A}} > 0^{\circ}\text{C} \\ & \text{ML4825I,C} \\ & M$ | $\begin{array}{c} I_{PIN  3} = -0.5 \text{mA} & 4.0 \\ I_{PIN  3} = 1 \text{mA} & 0 \\ (\text{note } 1) & 3 \\ (\text{note } 1) & 6 \\ \hline \textbf{n} \\ \text{ML4825I,C} & V_{PIN  7} = 0 \text{V, } T_{\text{A}} > 0^{\circ} \text{C} \\ \text{ML4825I} & V_{PIN  7} = 0 \text{V, } T_{\text{A}} < 0^{\circ} \text{C} \\ \text{ML4825I} & T_{\text{A}} > 0^{\circ} \text{C} \\ \text{ML4825I} & T_{\text{A}} > 0^{\circ} \text{C} \\ \text{ML4825I} & T_{\text{A}} < 0^{\circ} \text{C} \\ \text{O} \\ \text{ML4825I} & T_{\text{A}} < 0^{\circ} \text{C} \\ \text{Id} & V_{PIN  7} = 0 \text{V} \\ \text{I1} \\ (\text{note } 1) \\ \hline & V_{PIN  8} = 0.5 \text{V} \\ \text{N} \\ \text{Section} \\ \hline \text{ML4825C} & 0 \text{V} < V_{PIN  9} < 4 \text{V} \\ \text{I} \\ \hline & Section} \\ \hline \text{ML4825I} & 0 \text{V} < V_{PIN  9} < 4 \text{V} \\ \hline \text{I} \\ \hline & T_{\text{A}} > 0^{\circ} \text{C} \\ \hline & T_{\text{A}} < 0^{\circ} \text{C} \\ \hline & (\text{note } 1) \\ \hline & I_{OUT} = 20 \text{mA} \\ \hline & I_{OUT} = 20 \text{mA} \\ \hline & I_{OUT} = -20 \text{mA} \\ \hline$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ |

Note 1: This parameter not 100% tested in production but guaranteed by design.

## **FUNCTIONAL DESCRIPTION**

#### **OSCILLATOR**

The ML4825 oscillator charges the external capacitor ( $C_T$ ) with a current ( $I_{SET}$ ) equal to  $3/R_{SET}$ . When the capacitor voltage reaches the upper threshold (Ramp Peak), the comparator changes state and the capacitor discharges to the lower threshold (Ramp Valley) through Q1. While the capacitor is discharging, Q2 provides a high pulse.

The Oscillator period can be described by the following relationship:

$$T_{OSC} = T_{RAMP} + T_{DEADTIME}$$

where:  $T_{RAMP} = C$  (Ramp Valley to Peak)/ $I_{SET}$ and:  $T_{DEADTIME} = C$  (Ramp Valley to Peak)/ $I_{O1}$ 



Figure 1. Oscillator Block Diagram



Figure 2. Oscillator Timing Resistance vs Frequency



Figure 3. Oscillator Deadtime vs Frequency



Figure 4. Oscillator Deadtime vs C(T) ( $3K\Omega \le R(T) \le 100K\Omega$ )

#### **ERROR AMPLIFIER**

The ML4825 error amplifier is a 5.5MHz bandwidth  $12V/\mu$ s slew rate op-amp with provision for limiting the positive output voltage swing (Output Inhibit line) for ease in implementing the soft start function.



Figure 5. Unity Gain Slew Rate



Figure 6. Open Loop Frequency Response

#### **OUTPUT DRIVER STAGE**

The ML4825 Output Driver is a 2A peak output high speed totem pole circuit designed to quickly switch the gates of capacitive loads, such as power MOSFET transistors.



Figure 7. Simplified Schematic



Figure 8. Saturation Curves



Figure 9. Rise/Fall Time (C<sub>L</sub> = 1000pF)



Figure 10. Rise/Fall Time  $(C_1 = 10,000pF)$ 



Figure 11. Supply Current vs Temperature

#### SOFT START AND CURRENT LIMIT

The ML4825 employs two current limits. When the voltage at pin 9 exceeds 1V, the outputs are immediately shut off and the cycle is terminated for the remainder of the oscillator period by resetting the RS flip flop.

If the output current is rising quickly such that the voltage on pin 9 reaches 1.4V before the outputs have turned off, a soft start cycle is initiated. The soft start capacitor (pin 8) is discharged and outputs are held "off" until the voltage at pin 8 reaches 1V, ensuring a complete soft start cycle. The duty cycle on start up is limited by limiting the output voltage of the error amplifier voltage to the voltage at pin 8.

# **ORDERING INFORMATION**

| PART NUMBER | TEMPERATURE<br>RANGE | PACKAGE            |
|-------------|----------------------|--------------------|
| ML4825CP    | 0°C to +70°C         | Molded DIP (P16)   |
| ML4825CQ    | 0°C to +70°C         | Molded PCC (Q20)   |
| ML4825IP    | -40°C to +85°C       | Molded DIP (P16)   |
| ML4825IQ    | -40°C to +85°C       | Molded PCC (Q20)   |
| ML4825CS    | 0°C to +70°C         | Molded SOIC (S16W) |





## GENERAL DESCRIPTION

The ML4830 is a complete solution for a dimmable, high power factor, high efficiency electronic ballast. Contained in the ML4830 are controllers for "boost" type power factor correction as well as for a dimming ballast.

The Power factor circuit uses the average current sensing method with a current fed multiplier and over-voltage protection. This system produces power factors of better than 0.99 with low input current THD at > 95% efficiency. Special care has been taken in the design of the ML4830 to increase system noise immunity by using a high amplitude oscillator, and a current fed multiplier. An over-voltage protection comparator stops the PFC section in the event of sudden load decrease.

The ballast section provides for programmable starting scenarios with programmable pre-heat and lamp out-of-socket interrupt times. The IC controls lamp output through either frequency or Pulse Width control using lamp current feedback.

The ML4830 is designed using Micro Linear's Semi-Standard tile array methodology. Customized versions of this IC, optimized to specific ballast architectures can be made available. Contact Micro Linear or an authorized representative for more information.

## **FEATURES**

■ Complete Power Factor Correction and Dimming Ballast Control on one IC

**Electronic Ballast Controller** 

- Low Distortion, High Efficiency Continuous Boost, Average Current sensing PFC section
- Programmable Start Scenario for Rapid or Instant Start Lamps
- Lamp Current feedback for Dimming Control
- Selectable Variable Frequency or PWM dimming modes
- Programmable Restart for lamp out condition to reduce ballast heating
- Over-Temperature Shutdown feature replaces external heat sensor for safety.
- PFC Over-Voltage comparator eliminates output "runaway" due to load removal
- Large oscillator amplitude and current fed multiplier improves noise immunity

## SIMPLIFIED BLOCK DIAGRAM



PAT. PEND.

## PIN CONFIGURATION



TOP VIEW

| DI | NI. | n | EC | ſ₽D | IDI | $\mathbf{O}$ | NI. |
|----|-----|---|----|-----|-----|--------------|-----|

|      | DESCRI    |                                                                                                                 |                                         |           |                                                                                                            |
|------|-----------|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------|-----------|------------------------------------------------------------------------------------------------------------|
| PIN# | NAME      | FUNCTION                                                                                                        | PIN#                                    | NAME      | FUNCTION                                                                                                   |
| 1    | IA -      | Inverting input of the PFC average current error amplifier                                                      | 10                                      | INTERRUPT | A voltage of greater than Vref resets the chip and causes a restart after a                                |
| 2    | IA OUT    | Output and compensation node of the PFC average current error amplifier                                         |                                         |           | delay of 3 times the start interval. Used for lamp-out detection and restart                               |
| 3    | I (SINE)  | PFC Current Multiplier input.                                                                                   | 11                                      | OVP/      | When the voltage of this pin exceeds                                                                       |
| 4    | IA +      | Non-Inverting input of the PFC<br>average current error amplifier and<br>input of peak current limit comparator | • • • • • • • • • • • • • • • • • • • • | inhibit   | 5V, the PFC output is inhibited. When the voltage exceeds 6.8V, the IC function is inhibited and the IC is |
| 5    | LAMP F.B. | Inverting input of an Error Amplifier used to sense (and regulate) lamp arc                                     |                                         |           | reset. This pin can be used for a remote ballast shut-down                                                 |
|      |           | current. Also the input node for dimming control                                                                | 12                                      | R(X)/C(X) | Sets the timing for the preheat, dimming lockout, and interrupt                                            |
| 6    | LFB OUT   | Output from the Lamp Current Error Amplifier used for lamp current loop                                         | 13                                      | GND       | IC Ground                                                                                                  |
|      |           | compensation                                                                                                    | 14                                      | OUT B     | Ballast MOSFET drive output                                                                                |
| 7    | R(SET)    | External resistor which sets oscillator                                                                         | 15                                      | OUT A     | Ballast MOSFET drive output                                                                                |
|      |           | $F_{MAX}$ Multiplier max $I_{OUT}$ and $R(X)$ /                                                                 | 16                                      | PFC OUT   | Power Factor MOSFET drive output                                                                           |
|      |           | C(X) charging current                                                                                           | 17                                      | VCC       | Positive Supply for the IC                                                                                 |
| 8    | MODE      | Controls how the Lamp Current Error Amp and preheat timers modulate the                                         | 18                                      | Vref      | Buffered output for the 5V voltage reference                                                               |
|      |           | ballast outputs. Two Variable Fre-<br>quency and 1 PWM mode are                                                 | 19                                      | EA -      | Inverting input to PFC error amplifier                                                                     |
|      |           | available through this pin                                                                                      | 20                                      | EA OUT    | PFC Error Amplifier output and                                                                             |
| 9    | R(T)C(T)  | Oscillator timing components                                                                                    |                                         |           | compensation node                                                                                          |
|      |           |                                                                                                                 |                                         |           |                                                                                                            |



Figure 1. ML4830 Block Diagram



Figure 2. Typical Application: 2-Lamp Dimming Ballast

## **ORDERING INFORMATION**

|             | TEMPERATURE  |                  |
|-------------|--------------|------------------|
| PART NUMBER | RANGE        | PACKAGE          |
| ML4830CP    | 0°C to +85°C | MOLDED DIP (P20) |

Other packages and temperature ranges can be made available on request. Contact your local Micro Linear Representative for more information.





# **Low Voltage Boost Regulator**

## GENERAL DESCRIPTION

The ML4861 is a complete solution for DC to DC conversion for 1 to 3 cell battery powered systems. The systems requires a minimum number of external components: one inductor and one capacitor. The boost circuit of the ML4861 is capable of running with input voltages as low as 1V. Three different versions are available: a 5V output, 3.3V output, or an adjustable version.

Special care was taken in the design of the ML4861 to optimize system efficiency. Synchronous rectification eliminates the need for an external schottky diode and provides lower forward drop. The regulator operates using discontinuous boost and only starts an output pulse when the output voltage has drooped. The regulator operates as a variable frequency system and only uses power when switching.

The circuit also contains a RESET output which goes low when the IC can no longer function due to low input voltage, or when the DETECT input drops below 200mV.

The ML4861 output is  $\pm 5\%$  accurate and is specified as a complete system. Typical efficiency is 90% for a 5V output with a 2.5V input.

The ML4861 is fabricated using Micro Linear's FC3580. This allows for customizing of the IC for a user's specific application. Contact Micro Linear for more information.

## **FEATURES**

- Synchronous Rectification for high efficiency (90%)
- Minimal External Components: 1 Cap, 1 Inductor
- Very Low  $R_{DS,ON}$  (0.2 $\Omega$  N-Channel, 0.5 $\Omega$  P-Channel)
- Works down to 1V input
- Reset flag to Microprocessor when V<sub>IN</sub> is removed
- Micro Power BiCMOS (50µA I<sub>SUPPLY</sub>)
- Low output detect comparator
- 8-Pin SOIC Package
- 5V, 3.3V and Adjustable Output Versions

## **BLOCK DIAGRAM**



## PIN CONFIGURATION

## ML4861 fixed output 8-Pin SOIC (S08)



## ML4861 adjustable 8-Pin SOIC (S08)



| Part<br>Number | Output<br>Voltage | Temperature<br>Range | Package    |
|----------------|-------------------|----------------------|------------|
| ML4861CS-3.3   | 3.3V              | 0°C to 70°C          | SOIC (S08) |
| ML4861CS-5.0   | 5.0V              | 0°C to 70°C          | SOIC (S08) |
| ML4861CS-ADJ   | ADJUSTABLE        | 0°C to 70°C          | SOIC (S08) |

## PIN DESCRIPTION

PIN# NAME

## **FIXED OUTPUT VERSIONS**

**FUNCTION** 

| 1 | V <sub>IN</sub> | Battery Input voltage.                                                            |
|---|-----------------|-----------------------------------------------------------------------------------|
| 2 | Vref            | 200mV Reference pin.                                                              |
| 3 | GND             | Analog signal ground.                                                             |
| 4 | DETECT          | When this input is below Vref, the RESET pin goes low.                            |
| 5 | $V_{OUT}$       | Output of the Boost Regulator                                                     |
| 6 | $V_1$           | Boost Inductor Connection                                                         |
| 7 | RESET           | Output goes low when regulation cannot be achieved or when DETECT is below 200mV. |
| 8 | PWR GND         | Power Ground                                                                      |

## **ADJUSTABLE VERSION**

| ΡI | N# NAME         | FUNCTION                                            |
|----|-----------------|-----------------------------------------------------|
| 1  | V <sub>IN</sub> | Battery Input voltage.                              |
| 2  | Vref            | 200mV Reference pin.                                |
| 3  | GND             | Analog signal ground.                               |
| 4  | SENSE           | Programming pin for the adjustable voltage version. |
| 5  | $V_{OUT}$       | Output of the Boost Regulator                       |
| 6  | $V_1$           | Boost Inductor Connection                           |
| 7  | RESET           | Output goes low when regulation cannot be achieved  |
| 8  | PWR GND         | Power Ground                                        |

## **ABSOLUTE MAXIMUM RATINGS**

| A. ( )                                      |
|---------------------------------------------|
| Voltage on any pin                          |
| Peak Inductor Current 1A                    |
| Junction Temperature 150°C                  |
| Storage Temperature Range65°C to +150°C     |
| Lead Temperature (Soldering 10 Sec.) +260°C |
| Thermal Resistance $(\theta_{IA})$          |
| SOIC                                        |

## **OPERATING CONDITIONS**

| Temperature Rang  | e     | 0°C       | to +70°C             |
|-------------------|-------|-----------|----------------------|
| Operating Voltage | Range |           |                      |
| V <sub>IN</sub>   |       | 1.0V to V | <sub>OUT</sub> -0.2V |

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

## **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$ =Operating Temperature Range,  $V_{OUT}$  = 5V for ML4861-5.0, -ADJ,  $V_{OUT}$  = 3.3V for ML4861-3.3.

| PARAMETER                       |                  | CONDITIONS                                            | MIN                   | TYP  | MAX   | UNITS    |
|---------------------------------|------------------|-------------------------------------------------------|-----------------------|------|-------|----------|
| SUPPLY CURREN                   | NT               |                                                       |                       |      |       | <u> </u> |
| V <sub>IN</sub> Current         |                  | V <sub>IN</sub> =V <sub>OUT</sub> -0.2V               |                       | 50   | 70    | μΑ       |
| V <sub>OUT</sub> Quiescent      | Current          |                                                       |                       | 5    | 8     | μΑ       |
| V <sub>L</sub> Quiescent Cu     | rrent            |                                                       |                       | 1    | 2     | μΑ       |
| REFERENCE SEC                   | TION             |                                                       |                       |      |       |          |
| Vref Output Volt                | age              | $0 < I_{PIN2} < -5\mu A$ , $V_{IN} = Operating Range$ | 190                   | 200  | 210   | mV       |
| PFM REGULATO                    | OR .             |                                                       |                       |      |       |          |
| Pulse Width                     |                  |                                                       | 9                     | 10   | 11    | μS       |
| Output Voltage                  | ML4861-5.0, -ADJ | Table 1, 0 < I <sub>OUT</sub> < I <sub>MAX</sub>      | 4.75                  | 5    | 5.25  | V        |
|                                 | ML4861-3.3       | Table 1, 0 < I <sub>OUT</sub> < I <sub>MAX</sub>      | 3.135                 | 3.3  | 3.465 | V        |
| RESET COMPAR                    | ATOR             |                                                       |                       |      | ,     | ,        |
| DETECT Thresho                  |                  |                                                       | 190                   | 200  | 210   | mV       |
| DETECT Bias Current             |                  |                                                       |                       | -25  | -100  | nA       |
| Pin 7 V <sub>OH</sub>           |                  | $I_{OH} = -10\mu A$ , $2V < V_{OUT} < 5V$             | V <sub>OUT</sub> -0.2 | V    |       | V        |
| Pin 7 V <sub>OL</sub>           |                  | $I_{OL} = 20\mu A$ , $2V < V_{OUT} < 5V$              |                       |      | 0.2   | V        |
| V <sub>IN</sub> Reset Threshold |                  |                                                       | 0.65                  | 0.85 | 1     | V        |

| V <sub>IN</sub> | L<br>(μH)             | EFFICIENCY<br>% (TYP) | I <sub>OUT</sub><br>(mA) |
|-----------------|-----------------------|-----------------------|--------------------------|
|                 | V <sub>OUT</sub> = 5V |                       |                          |
| 1.0             | 10                    | 75                    | 65                       |
| 1.0             | 20                    | 85                    | 40                       |
| 1.5             | 15                    | 77                    | 110                      |
| 1.5             | 30                    | 88                    | 60                       |
| 3.0             | 30                    | 81                    | 215                      |
| 3.0             | 60                    | 90                    | 120                      |
| 4.5             | 45                    | 81                    | 320                      |
| 4.5             | 90                    | 91                    | 180                      |

| $V_{IN}$ | L<br>(μH)               | EFFICIENCY<br>% (TYP) | I <sub>OUT</sub><br>(mA) |
|----------|-------------------------|-----------------------|--------------------------|
|          | V <sub>OUT</sub> = 3.3V |                       |                          |
| 1.0      | 10                      | 75                    | 120                      |
| 1.0      | 20                      | 85                    | 68                       |
| 1.5      | 15                      | 87                    | 175                      |
| 1.5      | 30                      | 87                    | 100                      |
| 3.0      | 30                      | 75                    | . 355                    |
| 3.0      | 60                      | 85                    | 200                      |

Table 1. Output Current Capabilities of ML4861 at Various Input Voltages

## **FUNCTIONAL DESCRIPTION**

The ML4861 combines Pulse Frequency Modulation (PFM) and synchronous rectification to create a boost converter that is both highly efficient and simple to use. The PFM approach allows a single inductor to be charged to a fixed peak current and then completely discharged before another cycle begins, simplifying the design by eliminating the need for the conventional current limiting circuitry. Synchronous rectification is accomplished by replacing the conventional external Schottky diode with an on chip PMOS device, reducing losses and eliminating the external component.

#### **REGULATOR OPERATION**

A block diagram of the boost converter is shown in Figure 1. When  $V_{OUT}$  is at or above the desired output voltage, the circuit remains idle, drawing only  $50\mu A$  from the input supply pin  $V_{IN}$  and only  $5\mu A$  from the output  $V_{OUT}$  through the feedback resistors, R1 and R2. When  $V_{OUT}$  drops below the desired output level, the A1 output goes high, signaling the circuit to deliver charge to the output. Since the A2 output is normally high, the flip-flop captures the A1 set signal and creates a pulse at the gate of the NMOS transistor Q1. The NMOS will charge the inductor for  $10\mu$ s, resulting in a peak current given by:

$$I_{L(MAX)} = \ \frac{T_{ON} \times \ V_{IN}}{L1} \approx \frac{10 \mu S \times \ V_{IN}}{L1}$$

For reliable operation, L1 should be chosen such that  $I_{L(MAX)}$  does not exceed 1A.

When the one shot times out the NMOS releases the  $V_L$  pin allowing the inductor to fly-back and momentarily charge the output through the body diode of PMOS

transistor Q2. But as the voltage across the PMOS changes polarity, its gate gets driven low by the current sensing amplifier A2, and the PMOS shorts out the diode. The inductor then discharges into the load with minimum voltage drop through the PMOS. The output of A2 also serves to reset the flip-flop and one shot in preparation for the next charging cycle. When current in the PMOS falls to zero, A2 releases the gate and, if  $V_{OUT}$  is still low, allows the flip-flop to initiate another pulse. The inductor current and one shot waveforms are shown in Figure 2.



Figure 2. PFM Inductor Current Wave Forms and Timing

The maximum output current available from the regulator can be determined from the following equation:

$$I_{OUT (MAX)} \approx \frac{EFFICIENCY \times V_{IN} \times 0.45 \times I_{L(MAX)}}{V_{OUT}}$$

A trade off exists between efficiency and maximum output current. Higher efficiency can be obtained by choosing a larger inductor value. However, this will also reduce the maximum output current available.



Figure 1. PFM Regulator Block Diagram

The output filter capacitor will limit the ripple on  $V_{OUT}$ . The value can be chosen based on the acceptable change in output voltage for a single inductor discharge cycle, which is given by:

$$\Delta V_{OUT} = \frac{0.5 \times V_{IN} \times 10 \mu S \times I_{L(MAX)}}{C1 \times (V_{OUT} - V_{IN})}$$

For  $V_{IN}$  = 1.5V,  $V_{OUT}$  = 5V,  $I_{L(MAX)}$  = 0.5A and C1 = 47 $\mu$ F, the output ripple will be 23mV. Capacitor equivalent series resistance (ESR) must also be considered when choosing a capacitor, both for ripple and efficiency.

If the input voltage impedance is too high, an additional  $1\mu F$  capacitor (C2) may be required from input source to keep  $V_{IN}$  from being pulled low during normal operation.

The adjustable version of the ML4861 requires an external resistor feedback string to set  $V_{\rm OUT}$ . The output level can be determined from the following equation:

$$V_{OUT} = 0.2 \times \frac{(R1 + R2)}{R2}$$

where R1 and R2 are as shown in Figure 1. R2 should be around  $40 \mathrm{K}\Omega$  or less to keep base current errors low.

In the adjustable version, the feedback node on A1 is brought out to pin 4 through R2 and the jumpers shown in Fig. 1 are not connected.

## **RESET COMPARATOR**

An additional comparator is provided to detect low  $V_{OUT}$ , low  $V_{IN}$ , or some other error condition important to the user. The inverting input of the comparator is connected to 200mV, while the non-inverting input is provided externally at the DETECT pin. The output of the comparator is the RESET pin, which swings from ground to  $V_{OUT}$ . This output is OR-ed with the internal under-voltage detect circuit, and will go low when  $V_{IN}$  is removed.



## ML4861EVAL

# Low Voltage Boost Regulator Evaluation Kit

## **GENERAL DESCRIPTION**

The ML4861EVAL kit provides a convenient vehicle to evaluate the ML4861 low voltage boost regulator IC. It contains all of the necessary documentation with the evaluation board, IC and key components to quickly evaluate the application circuit. This board can be used for either fixed or adjustable versions.

The ML4861 is a complete solution for DC to DC conversion for 1 to 3 cell battery powered systems. The systems requires a minimum number of external components: one inductor and one capacitor. The boost circuit of the ML4861 is capable of running with input voltages as low as 1V. Three different versions of the IC are available: a 5V output, 3.3V output, or an adjustable version. The evaluation kit is shipped with the ML4861-5.0

## **FEATURES**

- Synchronous Rectification for high efficiency (90%)
- Wide Input Range (1V to 4.5V)
- Accomodates either fixed or adjustable versions
- Regulation to better than ±5% over line and load
- Low Output Ripple (50mV p-p)
- Regulation down to no load

## KIT COMPONENTS

- User's Guide
- ML4861 Datasheet
- ML4861 Sample
- PC Board
- Toroid for Inductor (L1)

## **BLOCK DIAGRAM**







# **Battery Power Control IC**

## GENERAL DESCRIPTION

The ML4862 is a complete solution for DC to DC conversion and power management in multi-cell battery powered portable computers and instruments. Several advanced techniques are incorporated in the IC for the highest possible systems efficiency and lowest possible battery drain.

The 5.0V and 3.3V main regulators in the ML4862 each controls a Synchronous Rectified buck regulator and each drives two N-Channel MOSFETs. This allows high conversion efficiencies (90% or greater). Bias for all N-Channel MOSFETs in the system as well as the input for the 12V regulator for programming EEPROMs comes from an auxiliary winding on the buck regulator choke.

The ML4862 also contains 3 outputs to drive external N-Channel MOSFETs to power down disk drives and memory under control of external logic. Automatic switch-over to battery operation is also provided when the charger is removed. A  $\mu$ Power 5V linear regulator and low battery indicator are provided for the power monitoring logic.

## **FFATURES**

- Two Synchronously Rectified, 100KHz Buck Regulators: for 5V and 3.3V outputs
- Low Cost All N-Channel MOSFET Switching
- Three Logic to N-Channel Gate Drive translators for power management
- μPower 5V standby linear regulator to run power management logic
- Output and logic for N-Channel MOSFET to disconnect battery when charger is connected
- 12V Auxiliary output available with On/Off Control for E<sup>2</sup> memory programming
- Low battery detect comparator
- Wide Input Voltage Range (5V to 20V)
- Customizable Tile Array Technology Consult factory for additional options



#### PIN CONFIGURATION PIN NAME **FUNCTION** 9 OUT2B 5V Buck Regulator Synchronous ML4862 Rectifier Output 10 OUT1B 5V Buck Regulator Switch Output 32-Pin SOIC (S32W) 11 5V OUT Output of the uPower 5V regulator. Normally used to power external R(T) 32 12V OUT management circuits and logic V(ADAPTER) 2 31 ☐ Vref 12 I(SENSE)B Current Sensing for buck regulator B current limit T) ON/OFF VG5 IT 3 30 13-15 SW1-3 Inputs for power management BATTERY LOW IT 29 TT FDBK A MOSFET gate drivers V(BAT) 28 TÌ COMP A V(GT) Boosted voltage to drive N-Channel gates and input to 12V linear regulator FDBK B IT 27 T ENABLE A MOSFET gate drive outputs for power 17-19 SOUT3-1 COMP B IT 26 → OUT2A management ☐ GND ON/OFF 12 IT SOFT START 25 20 Connected to a soft start capacitor Current Sensing for buck regulator A 21 I(SENSE)A OUT2B IT 24 T PWR GND current limit OUT1B 23 → OUT1A 22 V(IN) Input from Battery or AC Adapter 5V OUT 22 TT V(IN) 23 OUT1A 3.3V Buck Regulator Switch Output **PWR GND** 24 Power Ground I(SENSE)B TT 12 21 T I(SENSE)A 25 **GND** Logic and signal Ground SW1 13 20 ☐ SOFT START 3.3V Buck Regulator Synchronous 26 OUT2A SW2 **□ 1**4 19 T SOUT1 Rectifier Output SW3 IT 18 27 **ENABLE A** A logic low disables Buck Regulator A's Synchronous Rectifier output V(GT) IT 17 TT SOUT3 Buck Regulator A frequency compen-28 COMP A sation terminal 29 FDBK A Voltage Feedback for buck regulator A **TOP VIEW** 30 ON/OFF A low on this pin disables all IC functions except the low battery detection comparator, the linear 5V PIN DESCRIPTION regulator and the 2.5V reference, and puts the IC into a low current con-PIN NAME **FUNCTION** sumption mode R(T)Timing Resistor which sets oscillator 31 Vref Buffered 2.5V reference output frequency 32 12V OUT Output of the 12V linear regulator V(ADAPTER) Input to sense whether adapter is 2 active. When this pin is above V(BAT), VG5 goes low. 3 VG5 Output to drive N-Channel MOSFET gate to switch battery out when adapter is present **BATTERY LOW** A logic low level indicates the voltage on V(BAT) is below 2.5V. This is an open-collector output. 5 V(BAT) Battery Comparator input 6 FDBK B Voltage Feedback for buck regulator B 7 COMP B Buck Regulator B frequency compensation terminal ON/OFF 12 A logic high turns on the 12V linear regulator

# **ABSOLUTE MAXIMUM RATINGS**

| Absolute maximum ratings are those values beyond     | which |
|------------------------------------------------------|-------|
| the device could be permanently damaged. Absolu      | te    |
| maximum ratings are stress ratings only and function | ıal   |
| device operation is not implied.                     |       |
| Valtage on any nin                                   | 261/  |

| device operation is not implied.                   |             |
|----------------------------------------------------|-------------|
| Voltage on any pin                                 | 36V         |
| Output Current, Source or Sink (Pins 9,10, 23, 26) |             |
| Pulsed                                             | 300mA       |
| VG5 Source Current                                 | 20mA        |
| VG5 Sink Current                                   | 200mA       |
| 12V Linear Regulator Output Current                | 200mA       |
| 5V Linear Regulator Output Current                 | 50mA        |
| Logic Inputs (pins 8,13,14,15,27,30)0              | .3V to 5.5V |
|                                                    |             |

| ISENSE Inputs (pins 12 ,21)                     | V(IN)           |
|-------------------------------------------------|-----------------|
| Comparator Inputs (pins 2, 5)                   | 0.3V to 5.5V    |
| Junction Temperature                            | 150°C           |
| Storage Temperature Range                       | -65°C to +150°C |
| Lead Temperature (Soldering 10 Sec.)            | +260°C          |
| Thermal Resistance $(\theta_{JA})$ Plastic SOIC | 60°C/W          |

# **OPERATING CONDITIONS**

| Ambient Temperature Range | 0°C to +70°C     |
|---------------------------|------------------|
| V(IN) Voltage Range       | , 5.4V to 24V    |
| V(GT) Voltage Range       | V(IN)-0.5 to 35V |

# **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified,  $T_A$ =Operating Temperature Range, V(IN)=12V, V(GT)=22V, R(T)=120K $\Omega$ .

| PARAMETER                         | PARAMETER CONDITIONS                                    |       | TYP  | MAX   | UNITS    |
|-----------------------------------|---------------------------------------------------------|-------|------|-------|----------|
| OSCILLATOR                        |                                                         | h     | k    |       | <u> </u> |
| Initial accuracy                  |                                                         | 98    | 100  | 102   | Khz.     |
| Dead Time                         | 50K ≤ R(T) ≤ 300K                                       | 600   | 800  | 1000  | nS       |
| Maximum Duty Cycle                |                                                         | 90    |      | 94    | %        |
| Voltage Stability                 | 6V ≤ V(IN) ≤ 20V                                        |       | 2    |       | - %      |
| ERROR AMPLIFIERS                  |                                                         |       |      |       |          |
| Input Offset Voltage              |                                                         |       | 2    | 10    | mV       |
| Input Bias Current                |                                                         |       | 10   | 100   | nA       |
| Output High Voltage               | I <sub>OUT</sub> = -2mA                                 | 2.8   | 2.95 |       | ν .      |
| Output Low Voltage                | I <sub>OUT</sub> = 20μΑ                                 |       |      | 0.2   | V        |
| Source Current                    | V <sub>OUT</sub> =2.5V                                  | -5    | -7   |       | mA       |
| Sink Current                      | V <sub>OUT</sub> =2.5V                                  | 10    | 50   |       | μΑ       |
| Gain-Bandwidth Product            |                                                         |       | 675  |       | KHz      |
| HIGH SIDE (OUT1) OUTPUTS (Pins    | 10, 23)                                                 |       |      | 1     |          |
| Output High Voltage               | I <sub>OUT</sub> = -400mA                               | 18.5  | 19.5 |       | V        |
|                                   | I <sub>OUT</sub> = -20mA                                | 21    | 21.3 |       | V        |
| Output Low Voltage                | I <sub>OUT</sub> = 200mA                                |       | 1.6  | . 2   | , V      |
|                                   | I <sub>OUT</sub> = 20mA                                 |       | 0.2  | 0.5   | V        |
| LOW SIDE (OUT2) OUTPUTS (Pins 9   | , 26)                                                   |       |      |       |          |
| Output High Voltage               | I <sub>OUT</sub> = -400mA                               | 13.5  | 14.1 |       | V        |
|                                   | I <sub>OUT</sub> = -20mA                                | 14    | 14.4 |       | V        |
| Output Low Voltage                | I <sub>OUT</sub> = 200mA                                | . `   | 1.6  | 2     | V        |
|                                   | I <sub>OUT</sub> = 20mA                                 |       | 0.2  | 0.5   | V        |
| SOFT START AND CURRENT LIMITS     | (Pins 12, 20 21)                                        |       |      |       |          |
| Voltage Threshold                 | From V(IN)                                              | -250  | -200 | -150  | mV.      |
| Bias Current                      | V <sub>I(SENSE)</sub> =V(IN)-200mV                      |       | 27   | 50    | μΑ       |
| Soft Start I <sub>CHARGE</sub>    |                                                         | -10   | -13  | -16   | μΑ       |
| Soft Start I <sub>DISCHARGE</sub> |                                                         | 5     | 6.2  |       | mA       |
| REFERENCE SECTION                 |                                                         |       | 74   |       |          |
| Output Voltage                    | T <sub>A</sub> =25°C, I <sub>PIN31</sub> =-1mA          | 2.475 | 2.5  | 2.525 | V        |
| Line regulation                   | 5.4V < V <sub>IN</sub> < 20V, I <sub>PIN31</sub> ≤ -1mA |       | 0.3  | 0.8   | mV/V     |

### **ELECTRICAL CHARACTERISTICS**

Unless otherwise specified, T,=Operating Temperature Range, V(IN)=12V, V(GT)=22V, R(T)=120KΩ.

| PARAMETER                                             | CONDITIONS                                         | MIN    | TYP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | MAX                                     | UNITS |
|-------------------------------------------------------|----------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-------|
| 12V LINEAR REGULATOR                                  | ,                                                  |        | L                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                         |       |
| Output Voltage                                        | I <sub>O</sub> =60mA                               | 11.25  | 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 12.75                                   | V     |
| Line regulation                                       | 16V < V(GT) < 30V                                  |        | .01                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                         | %/V   |
| Drop Out Voltage (V <sub>GT</sub> -V <sub>OUT</sub> ) | I <sub>O</sub> =10mA                               |        | 2.3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2.7                                     | V     |
| Load regulation                                       | 10μA < I <sub>O</sub> < 60mA                       | :      | 200                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 400                                     | mV    |
| 5V LINEAR REGULATOR                                   |                                                    |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         |       |
| Output Voltage                                        | I <sub>OUT</sub> =1mA                              | 4.85   | 5.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 5.15                                    | V     |
| Input Voltage                                         | V <sub>OUT</sub> ≥ 4.85V, I <sub>O</sub> =10mA     | 6.2    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | V     |
| Line Regulation                                       | 5.4V < V <sub>IN</sub> < 20V, I <sub>O</sub> =10mA |        | .75                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 1.5                                     | %     |
| Load Regulation                                       | 10μA < I <sub>O</sub> < 25mA                       |        | 1.5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 2                                       | %     |
| V(BAT) and V(ADAPTER) COMPARATO                       | DRS                                                |        | ·                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                         |       |
| Input Bias Current                                    | V(IN)=20V                                          |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 100                                     | nA    |
| Input Offset Voltage                                  |                                                    |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <u>+</u> 10                             | mV    |
| Battery Low V <sub>OL</sub>                           | $V_{OL}$ $I_{OL} = 200\mu A$                       |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | .4                                      | V ·   |
| Battery Low V <sub>OH</sub>                           | $30$ K $\Omega$ pullup to 5V 4.5                   |        | 5.0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                         | V     |
| VG5 Source Current                                    | ource Current V <sub>PIN3</sub> =V(GT)-3V -10      |        | -15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                         | mA    |
| VG5 Sink Current                                      | V <sub>PIN3</sub> =1V                              | 100    | The second of th |                                         | mA    |
| POWER MANAGEMENT DRIVERS (Pins                        | 3 13-15, 17-19)                                    |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         |       |
| Source Current                                        | V <sub>SOUT</sub> =10V                             | OV -20 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -60                                     | μΑ    |
| Sink Current                                          | V <sub>SOUT</sub> =10V                             | 20     | 42                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 60                                      | μΑ    |
| Output High Voltage                                   | $I_{SOUT} = -20\mu A$                              | 14.5   | 15.6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                         | V     |
| Output Low Voltage                                    | I <sub>SOUT</sub> = 20μA                           |        | .16                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | .4                                      | V     |
| <b>LOGIC INPUTS</b> (Pins 8, 13-15, 30, 27)           |                                                    |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | ·h    |
| Logic Low (V <sub>IL</sub> )                          | I <sub>IN</sub> ≥ -5μA                             |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1.1                                     | V     |
| Logic High (V <sub>IH</sub> )                         | $I_{\text{IN}} \ge 5\mu\text{A}$ 2.5               |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | V     |
| SUPPLY CURRENT                                        |                                                    |        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | *************************************** |       |
| I(IN)+I(GT)                                           | Sleep Mode, T <sub>A</sub> =25°C                   |        | 115                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 150                                     | μΑ    |
| I(IN)                                                 | Run Mode, T <sub>A</sub> =25°C                     |        | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 10                                      | mA    |
| I(GT)                                                 | Run Mode, T <sub>A</sub> =25°C                     |        | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 6                                       | mA    |

### **FUNCTIONAL DESCRIPTION**

### **POWER DOWN MODES**

The ML4862 operates in either a powered down mode or a run mode according to the state of the ON/OFF pin. When the ON/OFF pin is high, the IC is in the run mode and all IC sections are functioning. When the ON/OFF pin is low, the IC is in the standby mode and only the  $\mu Power 5V$  linear regulator, 2.5V reference, and BATTERY LOW comparator are on. All gate drive outputs are low. The 5V linear regulator then provides the power to run the system's power management logic.



Figure 1. 5V Linear Regulator Output at low V(IN)

#### **BUCK REGULATORS**

The two buck regulators (fig. 3) are synchronously rectifying voltage mode PWM regulators capable of being used over a wide variety of loads and input voltages. The use of synchronous rectification improves system efficiency by reducing the fixed drop associated with the "freewheeling" diode in conventional regulators. These regulators also drive all N-Channel power MOSFETs, significantly improving system efficiency at a low cost. In order to drive the MOSFET gates adequately, a V(GT) supply must be provided which is higher than the battery voltage by an amount sufficient to provide full enhancement voltage to the MOSFETs. This can be generated by using a winding from the 5V buck regulator as shown below. V(GT) must not be lower than 0.5V below V(IN).



Figure 2. Generating V(GT) bias voltage

Buck Regulator A includes a pin to disable the synchronous rectifier driver (OUT2A) to prevent pulling current out from the output, allowing the inductor current to become discontinuous at light loads.

Selection of the external MOSFETs, output inductor and capacitor determine the output capabilities of the regulator. Output voltage is set by RF1 and RF2 where.

$$V_{OUT} = \frac{2.5 \times (RF1 + RF2)}{RF2}$$
 (1)

The short circuit current limit is set by external resistor R(S).

$$I_{SHORT CKT} \approx \frac{0.2}{R(S)}$$
 (2)

C(SS) is discharged when the regulator is off or when the voltage across R(S) exceeds 200mV. F2 ensures that C(SS) is fully discharged. This circuit provides reliable output short circuit protection with very little power wasted in the sensing element. The error amplifier's output voltage is limited to the voltage on the SOFT START pin. When C(SS) is discharged, the regulator's duty cycle is 0.



Figure 4. Oscillator Frequency vs. R(T)



Figure 3. Buck Regulator Block Diagram



Figure 5. OUT1 Rise and Fall Time vs. Load CLOAD



Figure 6. OUT2 Rise and Fall Time vs. Load CLOAD

### LOGIC TO MOSFET GATE DRIVERS

This section provides a convenient translation stage for turning on low cost external N-Channel power MOSFETs for power management. SOUT sources current when SW is high and sinks current when SW is low. These outputs are limited to small currents to switch these MOSFETs slowly, reducing the transients to the main regulator output from switching in discharged capacitances. Additional slow down of the switching may be achieved by adding capacitance from the SOUT pins to GND.

#### BATTERY DETECTION AND ADAPTER SWITCH

These two functions are provided by comparators. The V(ADAPTER) comparator goes high when the V(BAT) pin is higher than V(ADAPTER), so that the system can run from the battery without the loss associated with a diode. When the AC adapter is plugged in, the voltage on pin 2 goes high, VG4 switches low, and the system runs from the AC adapter. A low battery comparator with an open collector output is also provided to monitor battery level.

### 12V LINEAR REGULATOR

The 12V regulator includes a shut-off pin. Since this regulator takes its input from V(GT) care should be taken to ensure that the regulator does not cause excessive heat in the IC when used with high values of V(IN).



Figure 7. 12V Regulator Load Regulation



Figure 8. Supply Current (V<sub>IN</sub>) vs. V<sub>IN</sub> Voltage



Figure 9. Supply Current (IGT) vs. VGT Voltage



Figure 10. SLEEP mode Current (I<sub>IN</sub>) vs. V<sub>IN</sub> Voltage

### SEMI-STANDARD OPTIONS

The ML4862 can be quickly and easily modified to suit individual customer requirements. Examples of some of the possible customizations might include:

- Reducing the number of pins, or IC cost by eliminating unwanted functions
- Replacing unwanted functions with other functions
- Putting certain external programming components on chip to save board space
- Running the 12V regulator from V(IN) instead of V(GT) (when V(IN) > 14.5V).
- Adding "Burp Mode" to increase efficiency at light loads

Please contact Micro Linear for more information on Semi-Standard options for the ML4862.

### **APPLICATIONS**

#### **BUCK REGULATOR INDUCTOR**

Inductors are specified with three main parameters; inductance (L), maximum current ( $I_{OUT(MAX)}$ ), and DC resistance. (R.)

Inductance for a given set of requirements can be calculated with the following:

$$L \approx (V_{IN} - V_{OUT}) \frac{V_{OUT}}{V_{IN} \times F \times \Delta I}$$

Assuming that the desired ripple current:

$$\Delta l = 40\%(I_{MAX})$$

By choosing the ripple current to be 40% of maximum output current ( $I_{MAX}$ ), below 20% of  $I_{MAX}$ , the inductor will actually pull current out of the output capacitor during

part of the on time of the low side MOSFET. The result of this current "shuttling" is a slight increase in losses. Buck regulator A includes the ability to disable the synchronous rectifier output to avoid current shuttling at light loads and thereby operate using conventional rectification.

To avoid inductor saturation, the maximum output current of the regulator should not exceed 80% of the current rating of the inductor, especially when using ferrites, which have a "hard" saturation characteristic. Powdered iron cores saturate more softly and may therefore be pushed closer to their rated currents.

DC resistance of the inductor sets up its conduction loss. For the same size package DC resistance decreases as inductance is decreased. It is a good rule of thumb to select the DC resistance of the inductor to be 1/4 of the sum of the on resistance of the two output MOSFETs. This sets up conduction losses evenly among the power components

### V(GT) GENERATION

A two to one secondary winding from the 5V main output inductor will provide the gate drive voltage needed for high side switching (fig. 2). Because one end of the winding is tied to the input, the secondary voltage will be 10V above the input. When specifying the inductor, the maximum current rating of the inductor is the sum of the peak main output current and turns ratio multiplication of the maximum secondary current only if both outputs draw maximum current at the same time. Depending on I(GT) load requirements, the inductor current rating may be specified for maximum main output current without including the secondary current requirement.

### FREQUENCY SELECTION

Frequency is set by the resistor R(T), which establishes the charge current for the internal capacitor. Since the discharge current is a constant, the dead time of the oscillator is constant. Therefore the maximum duty cycle increases as the oscillator frequency decreases. For low input voltage applications, a lower switching frequency may be required to maintain regulation at minimum input voltage.

A lower switching frequency may also improve efficiency. Losses are comprised of:

AC Losses:

Inductor Core MOSFET Switching MOSFET Gate Drive Current

DC Losses:

Inductor I<sup>2</sup>R MOSFET I<sup>2</sup>R<sub>DS(ON)</sub> Capacitor ESR

At lower frequency, AC losses are reduced proportionately. However the inductor's conduction losses increase for the same inductor size since inductance must increase proportionately to maintain the same amount of ripple current. Efficiency can be improved if inductor size is allowed to increase to allow more copper in the windings.

#### COMPENSATION

Proper compensation can be accomplished in many ways. The simplest compensation scheme (fig. 3, without C1) uses resistive feedback (R1) around the error amplifier. This reduces the gain of the op-amp which is in the overall loop's feedback path. This sets the overall loop gain to allow the loop's unity gain crossover to occur after the zero created by the ESR of the output capacitor has taken effect. This influences the two pole roll off created by the output inductor and the output capacitor providing the phase margin required to keep the loop stable under all conditions.

R1/RF1 sets the gain  $(A_V)$  of the loop. Based on the following assumptions a gain of 5 is sufficient for any range of input voltages:

- 1.  $C_O = 100 \mu F$  per 500mA of maximum output current.
- 2. Inductor ripple current is 40% of maximum output current.
- Load capacitance (C<sub>L</sub>) is not more than output capacitance (C<sub>O</sub>). Load capacitance is capacitance that gets switched in and out when loads are switched in and out and C<sub>O</sub> is the permanent output capacitance.
- 4. ESR of the total output capacitance is within the limits indicated in table 1. Maximum ESR shown is for medium input voltage range (9V to 18V). Higher input voltage range (12V to 24V) requires lower limits (about 30%) for the maximum ESR allowed. Lower input voltage range (6V to 12V) allows higher (40%) maximum ESR limits.
- Table 1 is for 100KHz operation. At lower switching frequency maximum ESR must be lower by a linear ratio. (i.e. at half the frequency maximum ESR must also be half).

| ESR (r | nΩ) | OUTPUT        |  |
|--------|-----|---------------|--|
| MIN    | MAX | CURRENT (MAX) |  |
| 30     | 175 | 1             |  |
| 15     | 75  | 2.5           |  |
| 8      | 40  | 5             |  |

Table 1. Recommended ESR Values for 100Khz operation

Regulation can be greatly improved with a capacitor (C1) placed in series with the feedback resistor. Its value should be high enough to be no longer a factor at high frequency. C1 can be calculated as:

$$C_1 \ge \frac{\sqrt{L_O C_{O(MAX)}}}{RE1}$$

Several of the components in Figure 11 may not be required depending on board layout and desired efficiency. V(GT) should not be allowed to go below V(IN) by more than 0.5V. D5 can be eliminated if D2 is replaced by a Schottky. D4 and D3 are required to avoid negative currents from being pulled from the substrate of the IC. These diodes can be replaced with 1N4148's on the gates of Q2 and Q4 if a damping resistor is used from the gate to the IC. D6 and D7 enhance the efficiency of the regulator by a small amount (about 1%) by preventing the MOSFET body diodes from turning on during the time when both halves of the MOSFET bridge are off. The energy which would be used for the reverse recovery of these body diodes is greatly reduced by using Schottkys. D1 can be either a conventional silicon rectifier or Schottky diode depending on efficiency vs. cost considerations.

Resistors R10 and R11 are  $20m\Omega$  resistors which can be made with a small length of wire or a PC board trace.

C15 and C14 may be necessary to overcome the inductance in the sense resistor and are typically 0.1µF.

C12 can be implemented using two 100µF tantalum capacitors in parallel or a 200µF electrolytic capacitor with a 0.1µF ceramic in parallel. C13 can be implemented in a similar fashion.

MOSFETs Q1-Q4 should be rated to withstand the maximum input voltage. Their on resistance will directly impact conduction losses and therefore efficiency. For board space considerations, the LittleFoot® series of MOSFETs provide a good trade-off between density and R<sub>DSON</sub>.

The inductor manufacturers listed above can be reached at:

Coiltronics

(305) 781-8900

Sumida Electric (708) 956-0666

Careful design of the inductor can improve efficiency by trading off cost and size.

| DESIGNATOR | DESCRIPTION                | PART NUMBER                  |
|------------|----------------------------|------------------------------|
| C14, C15   | 0.1uF, 50V (optional)      | see text                     |
| D1         | 3A, 30V RECTIFIER          | see text                     |
| D2         | 100mA, 50V (min) RECTIFIER | 1N4148                       |
| D3-D7      | SCHOTTKY DIODE             | 1N5817 or<br>MBRS130T3       |
| L1         | 47uH, 1A                   | SUMIDA CRD125                |
| L2 : /-    | 50uH, 1.5A                 | COILTRONICS<br>CTX05-11209-1 |
| Q1-Q4      | N-CHANNEL POWER MOSFET     | MTD10N05E                    |
| Q5-Q7      | N-CHANNEL POWER MOSFET     | MMDF4N02                     |
| Q8         | N-CHANNEL POWER MOSFET     | Si9410                       |
| R10, R11   | 0.02 OHM                   | see text                     |

Table 2. Circuit Values for typical application (Fig 11).

LittleFoot is a registered trademark of Siliconix Inc.



All Capacitors in  $\mu F$ , Schottky Diodes are 1N5817 except D6, D7 which are 1N5818 or 1N5819.

Figure 11. ML4862 Typical Application



Figure 12. System Efficiency vs. Output Power

The efficiency measurements taken for figure 12 were measured with 1/3 of the output power delivered by the 3.3V regulator and 2/3 of the output power delivered the 5V output.

This circuit is available as a demonstration kit. Please contact your Micro Linear Distributor or Representative for availability and price.

# **ORDERING INFORMATION**

|             | TEMPERATURE  |                    |
|-------------|--------------|--------------------|
| PART NUMBER | RANGE        | PACKAGE            |
| ML4862CS    | 0°C to +70°C | 32-PIN SOIC (S32N) |

Other packages and temperature ranges can be made available on request. Contact your local Micro Linear Representative for more information.



# ML4862EVAL

# **Battery Power Controller Evaluation Kit**

# GENERAL DESCRIPTION

The ML4862EVAL kit provides a convenient vehicle to evaluate the ML4862 battery power control IC. It contains all of the necessary documentation with the evaluation board and key components to quickly evaluate the application circuit. The board is designed for a 11W dual output power supply. However power components can be selected for higher or lower power applications.

### KIT COMPONENTS

- User's Guide
- ML4862 Datasheet
- Application Note
- ML4862 Sample
- Evaluation Board
- Key power semiconductor components
- SMD power inductors for both 5V and 3.3V outputs
- "Kool Mu®" toroid for inductor prototyping

# **FEATURES**

- Wide Input Range (5.5V to 25V)
- Dual Outputs (5V at 1.5A and 3.3V at 1A)
- Efficiency as high as 95%.
- Line and Load Reg better than 5% at all conditions.
- Output Ripple to under 50mV pk-pk.
- Complete Short Circuit Protection
- Flash Memory Program Voltage (12V at 100mA)
- Load switching outputs.
- Battery connect terminals.

### **BLOCK DIAGRAM**



Kool Mu is a registered trademark of Magnetics Division, Spang and Company.

# **USICs and Semi-Standard**

# **Section 7**

|         | Analog a  | and Mixed Analog/Digital Tile Arrays         | 7-1          |
|---------|-----------|----------------------------------------------|--------------|
|         | Semi-Sta  | ndard Products                               | 7-3          |
|         | Tile Arra | y Process Technology & Component Performance | 7-5          |
|         | FC3510    | General Purpose BiCMOS Tile Array            | 7-6          |
| GENERA  | L PURPOS  | E TILE ARRAYS                                |              |
|         | FB3600    | Tile Array Selection Guide                   | 7-7          |
|         | FB3600    | Mini Tile Description                        | 7-9          |
|         | FB3605    | Small High Frequency Tile Array              | 7-12         |
|         | FB3610    | General Purpose Tile Array                   | 7-13         |
|         | FB3620    | General Purpose Tile Array                   | 7-13         |
|         | FB3630    | General Purpose Tile Array                   | 7-13         |
|         | FB3621    | Medium High Frequency Tile Array             | 7-14         |
|         | FB3622    | Medium Power Schottky Tile Array             | 7-15         |
|         | FB3623    | Medium High Power Tile Array                 | 7-16         |
|         | FB3631    | Large Mixed Analog/Digital Tile Array        | 7-17         |
|         | FB3635    | Large Mixed Analog/Digital Tile Array        | <i>7</i> -18 |
|         | FB3400    | Tile Array Selection Guide                   | 7-19         |
|         | FB3400    | Mini Tile Array Description                  | 7-20         |
|         | FB3410    | Small General Purpose Tile Array             | 7-21         |
|         | FB3420    | Medium General Purpose Tile Array            | 7-21         |
|         | FB3430    | Large General Purpose Tile Array             | 7-21         |
| APPLICA | TION FOO  | CUSED TILE ARRAYS                            |              |
|         | FC3560    | Read Channel Tile Array                      | 7-22         |
|         | FB3651    | LAN Transceiver Tile Array                   | 7-23         |
|         | FC3580    | Micro Power Controller Tile Array            | 7-24         |
|         | FB3680    | Electronic Ballast & Power Factor Tile Array | 7-25         |
|         | FB3480    | Power Supply Controller Array                | 7-26         |
|         | FB3490    | General Purpose PWM Controller Array         | 7-37         |
|         | FB3491    | Resonant Mode Controller Array               | 7-38         |
|         | FB3492    | Phase Modulation Controller Array            | 7-39         |
|         | USIC Par  | ckage Selection Guide                        | 7-40         |





# **Analog and Mixed Analog/Digital Tile Arrays**

Micro Linear's Tile Arrays can implement a wide range of complex circuit and performance applications. They are comprised of active and passive components arranged in organized tile patterns on an integrated circuit chip to provide maximum flexibility and ease of interconnection. After a circuit is designed and simulated, several metal patterns are created to connect the components and produce a customized analog USIC. USIC is an acronym for User Specific Integrated Circuit. USICs are integrated circuits that are specific to a customer or user and are commonly referred to as ASICs.

# STANDARD AND SEMI-STANDARD PRODUCTS

The Tile Array methodology forms the foundation of many of Micro Linear's state-of-the-art product offerings. A large majority of our high volume standard products were developed using the same Tile Arrays that are used to develop high performance semi-custom solutions for customers. Standard products developed on Tile Arrays can be easily modified to meet a special need, or to gain a functional or performance advantage over a system using just standard products. This ability to change a standard product to meet a specific customer need is referred to as semi-standard products.

### **PROCESS TECHNOLOGIES**

Micro Linear utilizes many of the latest high performance process technologies to build Tile Arrays. The highest performance and complexity is obtained with our BiCMOS process. This technology combines fast bipolar transistors with dense CMOS devices. With NPN cutoff frequencies of 4 GHz and channel lengths of 1.5µ, this process allows the implementation of high complexity and high performance semi-custom devices. Poly resistors offer stable resistive elements with virtually no parasitics as compared to diffused resistors. The poly-metal capacitors are also very stable and offer a superior alternative over conventional metal-silicon types. The FC3500 family of general purpose tile arrays are built with the BiCMOS process.

Two different bipolar technologies are used with distinct voltage and speed characteristics. A 12 volt, 1 GHz technology and a 36 volt, 300 MHz technology. The 12 volt process is the higher speed process of the two, capable of implementing circuit band-widths up to 100 MHz. The 36 volt process is useful where higher power supply voltage operation is needed. The FB3600 family is built with the 12 volt bipolar process and the FB3400 is built with the 36 volt process.

Please refer to the Tile Array Process Technologies and Component Performance heading for more information.

# **GENERAL PURPOSE TILE ARRAYS**

Micro Linear has three families of general purpose Tile Arrays. The arrays are configured with groupings of minitiles. Each mini-tile consists of selections of various types of active and passive components. Each of the Tile Arrays has a different mix and amount of mini-tiles.

The three families are:

FC3500 – 5 Volt BiCMOS FB3600 – 12 Volt Bipolar FB3400 – 36 Volt Bipolar

The FC3500 family of Tile Arrays, built with 5 volt, 4 GHz,  $1.5\mu$  process, is capable of the highest performance and level of complexity. This is primarily due to the small size and high cutoff frequency (Ft) of the transistors in this technology. The FC3500 general purpose family of Tile Arrays is ideal where the circuit needs the high speed and accuracy of the bipolar transistors along with the dense logic, analog switch or FET input capability of the CMOS devices and operates from a single 5 volt power supply.

The FB3600 family offers a wide range of general purpose Tile Arrays. Ranging from the smallest, the FB3605, which can accommodate 4 analog circuit blocks and 28 digital gates to the largest pure analog, the FB3630, which can accommodate over 20 analog functional circuit blocks. The FB3635 can accommodate 9 analog circuit blocks in addition to 130 digital gates. For high current output applications the FB3623 has four 0.5A output transistors.

The FB3400 family is used when the power supply voltage in the system is greater than 12 volts. For example, common supply voltages of +/- 15 volts would require use of the FB3400 family.

### APPLICATION FOCUSED TILE ARRAYS

Application focused tile arrays are optimized for a given application. Areas on the tile arrays are customized to implement the common functions required for a given application. In this way, higher performance can be achieved for these critical circuit blocks. These application focused tile arrays still maintain all the advantages of the general purpose tile arrays. All the individual components are uncommitted until connected with the two metal layers used in the final step of the wafer manufacturing process. A summary of the currently available application focused tile arrays is as follows:

| APPLICATION<br>FOCUSED<br>TILE ARRAY | APPLICATION AREA                                   |
|--------------------------------------|----------------------------------------------------|
| FC3560                               | Mass Storage Read Channel                          |
| FC3580                               | Micro Power Controller                             |
| FB3680                               | Electronic Ballast with Power Factor<br>Correction |
| FB3651                               | Local Area Network (LAN) Transceiver               |
| FB3480                               | Power Supply Controller                            |
| FB3490                               | PWM Controller/Power Factor Correction             |
| FB3491                               | Resonant Mode Controller                           |
| FB3492                               | Phase Modulation Controller                        |

### **PACKAGING**

Many types of packaging are available for the Tile Arrays. Devices can be assembled, tested and produced in high volume in dual-in-line (DIP), chip carriers (PLCC, LCC), small outline, or gull wing (SOIC), as well as the latest fine pitch, very low profile quad flat packs (QFP, TQFP) and very small outline packages (SSOP). Tape and reel format shipments are available for automated assembly requirements. Please refer to the package selection guide in this section.

# **DESIGN METHODOLOGY**

Micro Linear has extensive experience designing and producing state-of-the-art analog and mixed analog digital USICs. The key aspects of our successful methodology include: computer simulations with extremely accurate component models; in depth design reviews with the customer; expert mask layout with computer checking for accuracy; and complete packaging and testing capability.

### COMPUTER SIMULATIONS

The expected performance of the finished IC is verified with computer simulations. Extensive simulations are performed with the latest workstation hardware running Micro Linear's proprietary SPICE simulator. The simulations are performed over the worst case conditions of temperature and power supply voltages as well as the expected process variations, to ensure a reliable and manufacturable device.

The accuracy of the simulations are strongly dependent on the accuracy of the component simulations models. Micro Linear device simulation models are derived from extensive characterization measurements on finished devices. They are verified by matching the characteristics the simulation program predicts versus regularly updated measurements from production devices.

#### **DESIGN REVIEWS**

A thorough design review can have a significant impact on the success of a USIC development. At Micro Linear detailed design reviews are conducted with the customer engineer and several Micro Linear engineers in attendance. All aspects of the design are reviewed including system performance, circuit schematics, simulation results, layout plan, test strategies, and package options. Upon completion of the review both the customer and Micro Linear have a high confidence for completely functional prototypes.

#### USIC DEVELOPMENT PROGRAM

A brief summary of the steps involved in developing a USIC with Micro Linear are:

#### 1. FORWARD INFORMATION TO MICRO LINEAR

Customer provides block diagrams, discrete component schematics, and specification requirements on prospective USIC to Micro Linear for review.

### 2. TECHNICAL REVIEW AND QUOTE

Micro Linear reviews the customers block diagram, schematics, and specifications and responds with technical assessment, costs and development times.

### 3. FINALIZE DEVELOPMENT PLAN

Micro Linear and the customer agree on the development plan.

#### 4. FINALIZE CIRCUIT REQUIREMENTS

Micro Linear consults closely with the customer to completely understand the functional and performance requirements.

### 5. CIRCUIT DESIGN AND SIMULATION

Micro Linear performs the circuit and the verification simulations.

### 6. DESIGN REVIEW

Customer participates in a detailed design review with Micro Linear engineers.

### 7. MASK LAYOUT

Micro Linear performs the mask layout for the circuit on the chosen array.

### 8. INTEGRATION

Micro Linear performs the integration steps including; Mask fabrication, wafer processing, wafer test, packaging, and prototype testing.

### 9. DELIVER PROTOTYPES

Micro Linear delivers prototypes to the customer.

### 10. CUSTOMER EVALUATES PROTOTYPES



# **Semi-Standard Products**

Semi-standard analog ICs are created by modifying existing standard products. Modifications can span all the way from a functional circuit change to simple variation in the part marking. Examples of the range of possible semi-standard modifications are as follows:

### **CIRCUIT MODIFICATIONS**

Modify Functional Blocks

Change Input/Output Levels

Adjust Gain/Thresholds

Shift Logic Levels (ECL, TTL, CMOS)

Move Current Limit Point

Increase/Reduce Bandwidth

Improve Power Consumption

Tweak Charge/Discharge Currents

#### OTHER SEMI-STANDARD MODIFICATIONS

Change Part Marking

Extend the Temperature Range

Add Electrical Tests

Modify the Pinout

Change the Package

Circuit modifications are easily made to Micro Linear's standard products because they are built using our proprietary Tile Array technology. Tile Arrays are collections of active and passive components arranged in a pattern on an integrated circuit chip. Each standard product is developed by designing two layers of metal interconnect to implement the specific circuit functions required for the product.

### SEMI-STANDARD DEVELOPMENT

A semi-standard circuit can be easily and quickly developed from a standard product. The customer need only define the functional, performance or physical nature of the modifications necessary to the Micro Linear standard product to meet his/her system requirements. Micro Linear will then accomplish the circuit design and complete the performance verification simulations. At this point a design review is held with the customer to make sure all aspects of the development are in accordance with the customer requirements. Micro Linear then proceeds with making the necessary layout changes, manufacturing, testing, and delivering the prototypes. This complete development flow is illustrated in Figure A.



Figure A.

# **USICs**

Micro Linear produces standard products using BiCMOS and bipolar Tile Arrays and CMOS standard cell technologies. The Tile Array technology allows the widest range functional and performance modification

possibilities. The CMOS standard cell technology, while not flexible for functional modifications, can still accommodate performance, specification, or physical changes. A summary of the types of modifications possible for each group of standard products is shown in Table B.

TABLE B

|                               | TECHNOLOGY | FUNCTIONAL MODIFICATIONS | PERFORMANCE MODIFICATIONS | SPECIFICATION OR PACKAGING CHANGES |
|-------------------------------|------------|--------------------------|---------------------------|------------------------------------|
| POWER AND MOTION CONTROL      |            | 100                      |                           |                                    |
| High Frequency PWM Control    | ВТ         | Yes                      | Yes                       | Yes                                |
| Resonant and Phase Modulation | ВТ         | Yes                      | Yes                       | Yes                                |
| Power Factor Control          | ВТ         | Yes                      | Yes                       | Yes                                |
| Notebook/Laptop Power         | ВТ         | Yes                      | Yes                       | Yes                                |
| Low Voltage Regulators        | BC         | Yes                      | Yes                       | Yes                                |
| Sensorless Motor Control      | ВТ         | Yes                      | Yes                       | Yes                                |
| DATA COMMUNICATIONS           |            |                          |                           |                                    |
| Fiber Optic LED Drivers       | ВТ         | Yes                      | Yes                       | Yes                                |
| Fiber Optic Quantizer         | BT         | Yes                      | Yes                       | Yes                                |
| 10Base-T Trans: AUI/MPR       | BT         | Yes                      | Yes                       | Yes                                |
| 10Base-FL Transceivers        | BT         | Yes                      | Yes                       | Yes                                |
| 10Base-T Physical Interface   | CS         | Limited                  | Limited                   | Yes                                |
| High Speed LED Drivers        | BC         | Yes                      | Yes                       | Yes                                |
| High Speed Quantizer          | BC         | Yes                      | Yes                       | Yes                                |
| AUI-MUX                       | BT         | Yes                      | Yes                       | Yes                                |
| MLT-3 Transceiver             | BC         | Yes                      | Yes                       | Yes                                |
| Token Ring Physical Interface | BC         | Yes                      | Yes                       | Yes                                |
| ANALOG TELECOM/NCTE           |            |                          |                           |                                    |
| Signal Equalizers             | - CS       | No -                     | Yes                       | Yes                                |
| Gain/Attenuators              | CS         | No                       | Yes                       | Yes                                |
| Sine Wave Generators          | CS         | No                       | Yes                       | Yes                                |
| Tone Detectors                | CS         | No                       | Yes                       | Yes                                |
| HARD DISK DRIVES              |            |                          |                           | •                                  |
| Pulse Detectors               | BT         | Yes                      | Yes                       | Yes                                |
| Data Separators               | BT         | Yes                      | Yes                       | Yes                                |
| Dedicated Servo Control       | BT         | Yes                      | Yes                       | Yes                                |
| Voice Coil Driver             | BT         | Yes                      | Yes                       | Yes                                |
| Read Channel Combo            | BC         | Yes                      | Yes                       | Yes                                |
| Area Detection Servo          | BT .       | Yes                      | Yes                       | Yes                                |
| Filter/Equalizer              | CS         | Limited                  | Limited                   | Yes                                |
| DATA CONVERSION & FILTERING   |            |                          |                           |                                    |
| 8, 10 & 12 A/D Converters     | CS         | No                       | Limited                   | Yes                                |
| 8-Bit D/A Converters          | CS         | No                       | Limited                   | Yes                                |
| Switched Cap Filter           | CS         | No                       | Limited                   | Yes                                |

(Technology Code: BT = Bipolar Tile Arrays; BC = BiCMOS Tile Arrays; CS = CMOS Standard Cells)



# **Tile Array Process Technology and Component Performance**

Micro Linear currently utilizes three advanced process technologies to manufacture Tile Array products. They are:

FC3500 — 5 volt BiCMOS

FB3600 — 12 volt Bipolar

FB3400 — 36 volt Bipolar

A comparison of some of the key parameters of the process and the components is shown in the tables below. **NOTE: All numbers are typical.** 

| PARAMETER                              | FC3500  | FB3600   | FB3400   |
|----------------------------------------|---------|----------|----------|
| Nominal Operating Voltage              | 5 volts | 12 volts | 36 volts |
| NPN Cutoff Frequency (f <sub>T</sub> ) | 4GHz    | 1GHz     | 300MHz   |
| PNP Cutoff Frequency (f <sub>T</sub> ) | 50MHz   | 12MHz    | 5MHz     |
| NPN Beta — Typical                     | 100     | 120      | 140      |
| PNP Beta — Typical                     | 30      | 40       | 40       |
| Resistor Matching — Best               | 0.5%    | 0.5%     | 2%       |
| Resistor Matching — Typical            | 1-3%    | 2-4%     | 2-4%     |
| Primary Resistor Type                  | Poly    | Diffused | Diffused |

| CIRCUIT PARAMETER                    | FC3500 | FB3600 | FB3400 |
|--------------------------------------|--------|--------|--------|
| Amplifier Bandwidth                  | 350MHz | 100MHz | 30MHz  |
| Op-Amp Bandwidth                     | 60MHz  | 20MHz  | 8MHz   |
| Offset Voltages — Untrimmed          | ±0.5mV | ±1mV   | ±3mV   |
| Offset Voltages — Trimmed            | ±0.1mV | ±0.1mV | ±0.1mV |
| Bipolar ECL Gate Delays              | 0.6ns  | 3ns    | 10ns   |
| MOS Gate Delays                      | 1ns    | N/A    | N/A    |
| Voltage Reference Accuracy — Trimmed | ±0.05% | ±0.05% | ±0.05% |



# FC3510 General Purpose BiCMOS Tile Array

### GENERAL DESCRIPTION

The FC3510 is one member of a high speed, high complexity family of General Purpose Tile Arrays using our new 5 volt, 4 GHz BiCMOS technology. These BiCMOS Tile Arrays allow high speed, high complexity, cost effective circuits to be easily integrated. The Tile Array methodology consists of simply designing and manufacturing two metal mask layers to implement the required circuitry on pre-manufactured base arrays. The base arrays contain all of the pre-defined and characterized components.

The BiCMOS process combines a fast 4 GHz analog bipolar technology with a dense  $1.5\mu$  CMOS digital capability. This powerful combination enables a high level of integration of mixed analog and digital circuits to be achieved on a single silicon device.

The array consists of different types of mini tiles. Each mini tile is a collection of a specific type of component such as NPNs, PNPs, NMOS or PMOS transistors, poly resistors, MOS capacitors, gates, etc. The FC3510 contains approximately 600 active devices and over  $2.5 M\Omega$  of poly resistance. This array can realize up to 12 analog functional blocks combined with 22 digital gates.

### **FEATURES**

- 5 volt, 4 GHz/1.5µ BiCMOS Technology
- Ideal for Very High Speed, High Complexity Circuits
- Can Integrate 12 Analog Circuit Blocks with 22 CMOS Gates
- Fast, Low Risk Circuit Development and Production using the Tile Array Technology

### **ARRAY SUMMARY**

| NPN Transistors       | 364       |
|-----------------------|-----------|
| PNP Transistors       | 96        |
| NMOS Transistors      | 68        |
| PMOS Transistors      | 68        |
| Total Poly Resistance | 2620K     |
| Total MOS Capacitance | 30pF      |
| Total Components      | 1460      |
| Bond Pads             | 28        |
| Die Size (mils)       | 70 x 88.5 |



FC3510 BiCMOS Tile Array





# FB3600 Tile Array Selection Guide

|                    | Array               | FB3605                     | FB3610                      | FB3620                       | FB3621                      | FB3622                      | FB3623                                | FB3630                      | FB3631                               | FB3635                               |
|--------------------|---------------------|----------------------------|-----------------------------|------------------------------|-----------------------------|-----------------------------|---------------------------------------|-----------------------------|--------------------------------------|--------------------------------------|
|                    | Description         | Small<br>High<br>Frequency | Small<br>General<br>Purpose | Medium<br>General<br>Purpose | Medium<br>High<br>Frequency | Medium<br>Power<br>Schottky | Medium<br>High<br>Power               | Large<br>General<br>Purpose | Large<br>Mixed<br>Analog/<br>Digital | Large<br>Mixed<br>Analog/<br>Digital |
| Mini               | Tile Summary        | de,                        |                             | <del> </del>                 | L                           | <u> </u>                    | · · · · · · · · · · · · · · · · · · · |                             |                                      |                                      |
| T1                 | General             | 10                         | 48                          | 64                           | 48                          | 48                          | 64                                    | 112                         | 92                                   | 36                                   |
| T1A                | General             | 10                         |                             |                              |                             |                             |                                       |                             |                                      |                                      |
| T2                 | Specialized         | . 2                        | 6                           | 12                           | 8                           | 12                          | 12                                    | 24                          | 12                                   | 4                                    |
| T2A                | Specialized         | 2                          |                             |                              |                             |                             |                                       |                             |                                      |                                      |
| T3                 | Power               | 2                          | 4                           | 4                            | 2                           |                             | 4                                     | 4                           | 4                                    | 2                                    |
| T4                 | Low Noise           |                            | 4                           | 4                            | 4                           |                             | 2                                     | 4                           |                                      |                                      |
| T5                 | Precision           |                            |                             | 4                            |                             |                             | 4                                     | 8                           |                                      | 2                                    |
| T6                 | NPN Intensive       |                            |                             |                              | 8                           |                             |                                       |                             |                                      | 8                                    |
| T7                 | High Frequency      |                            |                             |                              | 12                          | 12                          |                                       |                             | 4                                    | 12                                   |
| T8                 | Schottky Core       |                            |                             |                              |                             |                             |                                       |                             |                                      | 4                                    |
| T9                 | ECL Logic           | 10                         |                             |                              |                             |                             |                                       |                             | 22                                   | 42                                   |
| T10                | ECL Logic Bias      |                            |                             |                              |                             |                             |                                       |                             | 1                                    | 1                                    |
| T11                | TTL Output          | 8                          |                             |                              | 4                           |                             |                                       |                             | 8                                    | 8                                    |
| T12                | Schottky Peripheral |                            |                             |                              |                             |                             |                                       |                             |                                      | 2                                    |
| T13                | High Frequency      | 4                          |                             |                              |                             |                             |                                       |                             |                                      |                                      |
| T14                | High Power NPN      |                            |                             |                              |                             |                             | 4                                     |                             |                                      |                                      |
| T15                | Medium Current PNP  |                            |                             |                              |                             |                             | 4                                     |                             |                                      |                                      |
| T16                | Power Schottky      |                            |                             |                              |                             | 14                          |                                       |                             |                                      |                                      |
| T17                | General             |                            |                             |                              |                             |                             |                                       |                             | 1                                    |                                      |
| Array              | Summary             |                            |                             |                              |                             |                             |                                       |                             |                                      |                                      |
| Comp<br>Ana<br>Dig |                     | 4<br>28                    | 6                           | 12                           | 8                           | 12                          | 12                                    | 24                          | 12<br>62                             | 9<br>130                             |
| NPN                | Transistors         | 260                        | 178                         | 268                          | 329                         | 276                         | 272                                   | 472                         | 690                                  | 901                                  |
| PNP T              | Fransistors         | 32                         | 78                          | 124                          | 88                          | 108                         | 132                                   | 232                         | 154                                  | 63                                   |
| Schot              | tky Transistors     | 16                         |                             |                              | 8                           | 14                          |                                       |                             | 16                                   | 48                                   |
| Total              | Diffused Resistance | 240K                       | 288K                        | 425K                         | 495K                        | 432K                        | 425K                                  | 768K                        | 850K                                 | 818K                                 |
| Total              | Implant Resistance  | 816K                       | 1563K                       | 2048K                        | 2064K                       | 1920K                       | 2048K                                 | 3584K                       | 3928K                                | 3064K                                |
| Total .            | MOS Capacitance     | 20pF                       | 30pF                        | 60pF                         | 40pF                        | 60pF                        | 60pF                                  | 120pF                       | 60pF                                 | 40pF                                 |
| Total              | Components          | 840                        | 742                         | 1092                         | 1508                        | 1370                        | 1360                                  | 1944                        | 2806                                 | 2805                                 |
| Bond               | Pads                | 24                         | 24                          | 32                           | 32                          | 28                          | 27                                    | 46                          | 44                                   | 44                                   |
| Die S              | ize (mils)          | 70 × 110                   | 82 × 102                    | 102 × 115                    | 102 × 115                   | 112 × 125                   | 115 × 122                             | 131 × 150                   | 142 × 156                            | 131 × 150                            |

<sup>\*</sup> Analog complexity is in one 741 op-amp or two 339 comparator equivalents. Digital complexity is in two input NAND gate equivalents.

(See also Power Supplies Arrays in section 6)

# **USICs**

### Component Performance

| Component renormance               |                                                                      |
|------------------------------------|----------------------------------------------------------------------|
| COMPONENT                          | FB3600 FAMILY                                                        |
| NPN Transistor                     | $h_{FE}$ = 120<br>$f_T$ = 750MHz<br>$BV_{ceo}$ = 14V                 |
| NPN Large Transistor (FB3623 Only) | $h_{FE}$ = 100<br>$f_T$ = 750MHz<br>$BV_{ceo}$ = 14V<br>$I_C$ = 0.5A |
| PNP Substrate Transistor           | $h_{FE}$ = 60<br>$f_T$ = 24MHz<br>$BV_{ceo}$ = 25V                   |
| PNP Lateral Transistor             | $h_{FE}$ = 30<br>$f_T$ = 12MHz<br>$BV_{ceo}$ = 25V                   |
| Diffused Resistor                  | $2\%$ matching with $\pm 20\%$ absolute value                        |
| Precision Resistors                | 0.5% matching with $\pm 20\%$ absolute value                         |
| Implant Resistors                  | 4% matching with $\pm 25\%$ absolute value                           |
| MOS Capacitor                      | ±20% absolute value                                                  |
|                                    |                                                                      |



# FB3600 Mini Tile Description

### T1 Mini Tile

The T1 mini tile contains the components that constitute the major portion of most analog designs. It can implement many common building block functions such as current mirrors, differential gain stages and level shifters. It is the most general-purpose analog building block and has the greatest frequency of placement within the arrays.

#### T1A Small T1 Mini Tile

The T1A mini tile is a slightly modified T1 general purpose mini tile. It has the same active device count but has about half the resistor segments. Just like the T1 mini tile this tile is configured to implement many of the fundamental circuit blocks in integrated circuit design such as current mirrors, differential amplifiers and level shifters.

### T2 Mini Tile

Many analog building blocks, such as op-amps, use a T2 mini tile along with multiple T1 mini tiles. This mini tile has the second greatest frequency of placement within the arrays. The MLC3630 is a silicon dioxide capacitor whose value can be programmed up to 5pf. This capacitor is often used to provide on-chip compensation for operational amplifiers.

#### T2A Small T2 Mini Tile

This mini tile is very similar to but smaller than the T2 mini tile. This mini tile is typically used in conjunction with several T1 mini tiles. Operational amplifiers that use an on-chip compensation capacitor are built with a T2 or T2A and T1 mini tiles.

### T3 Mini Tile

This mini tile contains two NPN power transistors for output stages driving up to 100mA each. These mini tiles are located in peripheral positions around the chips, in close proximity to the bonding pads.

### T4 Mini Tile

This mini tile contains two large six emitter low noise NPN transistors. These transistors are used in circuits which require noise performance of less than  $5nV\sqrt{Hz}$ . These transistors can also be medium capacity power transistors.



| Components                   | Qt |
|------------------------------|----|
| MLC3600 minimum NPN          | 3  |
| MLC3611 lateral PNP          | 1  |
| MLC3620 750Ω base resistor   | 8  |
| MLC3621 4KΩ implant resistor | 4  |
| MLC3622 8KΩ implant resistor | 2  |



| 141.63600 :: NIDNI                 | _ |
|------------------------------------|---|
| MLC3600 minimum NPN                | 3 |
| MLC3611 lateral PNP                | 1 |
| MLC3620 750 $\Omega$ base resistor | 4 |
| MLC3621 4KΩ implant resistor       | 2 |



| MLC3601 circular emtter NPN  | : |
|------------------------------|---|
| MLC3602 three emitter NPN    |   |
| MLC3610 minimum vertical PNP |   |
| MLC3612 2X vertical PNP      |   |
| MLC3630 5pF MOS capacitor    |   |





| MLC3602 three emitter NPN |  |
|---------------------------|--|
| MLC3612 2X vertical PNP   |  |
| MLC3630 5pF MOS capacitor |  |
|                           |  |





MLC3604 6X low noise NPN

2

# **USICs**

| 5 Mini Tile                                                                                                                                      | Components Qty.                                                                 |
|--------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|
| This mini tile contains six minimum geometry  NPN transistors and twelve precision resistor links.  These special resistors have a nominal ohmic | MLC3600 minimum NPN 6 MLC3625 850Ω precision resistor 12                        |
| alue of 850Ω and are matched to within an accordance of 0.5%. It is possible to construct R-2R                                                   | Wice3023 03012 precision resistor 12                                            |
| adders to be used in the core of an 8-bit DAC by sing two T5 mini tiles.                                                                         |                                                                                 |
| 6 Mini Tile                                                                                                                                      |                                                                                 |
| he T6 mini tile is designed for NPN intensive                                                                                                    | MLC3600 minimum NPN 6 MLC3620 750Ω base resistor 8                              |
| ransistor circuit design. ECL logic can be mplemented with this tile.                                                                            | MLC3620 750 $\Omega$ base resistor 8 MLC3621 4K $\Omega$ implant resistor 4     |
| 7 Mini Tile                                                                                                                                      |                                                                                 |
| his mini tile contains six dual base contact 10mA aigh speed, low noise NPN transistors. Each of                                                 | MLC3600 minimum NPN 2<br>MLC3606 double base NPN 6                              |
| hese small transistors has a $50\Omega$ base resistance.                                                                                         | MLC3620 750 $\Omega$ base resistor 16                                           |
| wo T7 tiles can implement 100MHz cascode mplifier or a 60MHz video amplifier.                                                                    | MLC3621 4KΩ implant resistor 8                                                  |
| 8 Mini Tile                                                                                                                                      |                                                                                 |
| he T8 mini tile contains a mixture of schottky                                                                                                   | MLC3607 minimum schottky NPN 2                                                  |
| nd other components for analog design. The                                                                                                       | MLC3602 three emitter NPN 1 MLC3612 2X vertical PNP 1                           |
| chottky devices are useful for clamping signal                                                                                                   | MLC3608 minimum schottky diode 4                                                |
| esigns.                                                                                                                                          | MLC3630 5pF MOS capacitor 1                                                     |
| 9 Mini Tile                                                                                                                                      |                                                                                 |
| his mini tile contains one basic ECL logic cell which can implement one data latch (with set &                                                   |                                                                                 |
| eset). Two basic ECL logic cells can implement                                                                                                   | MLC3600 minimum NPN 8<br>MLC3600A two minimum NPNs 2                            |
| ne edge triggered D-type flip-flop (with set and eset). An alternative usage for one basic ECL logic                                             | MLC3600B minimum NPN 2                                                          |
| ell would be to implement three 2-input ECL                                                                                                      | MLC3600C minimum diode 2                                                        |
| ates, two 4-input ECL gates or one 8-input ECL                                                                                                   | MLC3620 750 $\Omega$ base resistor 12                                           |
| ate. The actual gate can be a NAND, AND, OR or                                                                                                   | MLC3621 4KΩ implant resistor 8                                                  |
| NOR gate. Two of the minimum NPNs have their collectors tied to $V_{CC}$ .                                                                       |                                                                                 |
|                                                                                                                                                  |                                                                                 |
| 10 Mini Tile The T10 mini-tile provides the necessary                                                                                            | All Casaa in the Allah                                                          |
| emperature adjusted reference voltages for                                                                                                       | MLC3600 minimum NPN 13<br>MLC3611 lateral PNP 2                                 |
| plasing the ECL logic. Unlike analog voltage                                                                                                     | MLC3611 lateral PNP 2<br>MLC3612 2X vertical PNP 1                              |
| eferences, ECL logic needs the bias reference to                                                                                                 | MLC3620 750Ω base resistor 30                                                   |
| ary with temperature. This mini tile has its                                                                                                     | MLC3621 $4K\Omega$ implant resistor 6                                           |
| unction predefined for most applications.                                                                                                        | MLC3630 5pF MOS capacitor 1                                                     |
| 11 Mini Tile                                                                                                                                     |                                                                                 |
| his mini tile contains components for building an                                                                                                | MLC3600 minimum NPN 2<br>MLC3609 6X schottky NPN 1                              |
| output buffer for a TTL or CMOS output stage                                                                                                     |                                                                                 |
| atput surer for a TTE of Civios output stage                                                                                                     |                                                                                 |
| ITL fanout of 2). The mini tile can convert the                                                                                                  |                                                                                 |
| TTL fanout of 2). The mini tile can convert the on-chip ECL logic levels to TTL or CMOS logic                                                    | MLC3620 750 $\Omega$ base resistor 5<br>MLC3621 4K $\Omega$ implant resistor 1. |

MLC3607 minimum schottky NPN

MLC3609 6X schottky NPN

2

2

The T12 mini tile contains additional Schottky components for building TTL or CMOS input or output buffers.

Qty.

### T13 High Frequency Mini Tile

High frequency circuit design requires specially designed components. This mini tile contains transistors with low internal base resistance and low value, small area base resistors essential for high frequency circuit design. The low value resistors are critical in high frequency design as load resistors to achieve a practical output swing with the high currents necessary to maximize the bandwidth of the transistors. The small area of these resistors is also very important because it minimizes the parasitic capacitance that limits high frequency performance. This mini tile contains minimum NPN transistors, circular NPN transistors, double base NPN transistors, base, implant, and small area base resistors.



| MLC3600 minimum NPN          | 2 |
|------------------------------|---|
| MLC3601 circular emitter NPN | 2 |
| MLC3606 double base NPN      | 4 |
| MLC3620 750Ω base resistor   | 8 |
| MLC3621 4KΩ implant resistor | 4 |
| MLC3629 225Ω base resistor   | 6 |

Components

### T14 High Power NPN Mini Tile

The T14 mini tile contains a high current NPN power transistor and a clamp diode. These devices along with the PNP transistors on the T15 mini tile can implement a high power output stage with surge protection. The NPN power transistor can handle 0.5 Amps of current. The clamp diode is connected to protect the large NPN from transient surge voltages and currents.



| MLC3605A | high power NPN (0.5A) |  |
|----------|-----------------------|--|
| MLC3609A | clamp diode           |  |

#### T15 Medium Current PNP Mini Tile

This mini tile has the PNP transistors that work in conjunction with the power devices in the T14 mini tile to implement an output stage. These PNP transistors can supply the necessary base drive current, up to 10 mA, for the large NPN transistors. Also on this mini tile is a smaller PNP that is a scaled version of the large PNP. This PNP is typically connected with the larger PNP as a current mirror with a gain of nine.



SHOW THE PARTY OF

### T16 Power Schottky Mini Tile

The T16 mini tile consists of one schottky NPN transistor capable of handling 120 mA. This schottky device is useful in the design of output stages that need to drive high current pulses into magnetic heads. Switching speed is enhanced over a regular power transistor because saturation, and the resulting speed degradation, is avoided with the schottky transistor.



# MLC3631 large Schottky NPN

MLC3616 36X lateral PNP

MLC3615 4X lateral PNP

| T17 | General | Purpose | Mini | Tile |
|-----|---------|---------|------|------|

The T17 mini tile is used for general purpose design. It contains minimum NPN and minimum vertical PNP transistors and implant resistors.



| 4  |
|----|
| 4  |
| 12 |
| 6  |
|    |



# FB3605 Small High Frequency Tile Array

# **GENERAL DESCRIPTION**

The FB3605 is a bipolar analog tile array developed for mixed analog and digital applications that require high frequency performance. This FB3600 family tile array utilizes our proprietary mini tile architecture. The mini tile approach combined with our 12 volt, 1 GHz technology allows high complexity, high speed circuits to be easily integrated.

High frequency circuits like a 90 MHz voltage controlled oscillator or other similar performance circuits can be integrated using the FB3605 tile array. In addition to this particular circuit block the array can also contain 4 full function op amps (741 type) as well as 28 gates of ECL logic and 8 digital output buffers capable of interfacing to ECL, TTL, or CMOS.

A new high frequency mini tile was designed for this array. This mini tile contains 4 double base, high frequency NPNs and 6 low value (225 ohm) base resistors along with other NPNs and resistors. The double base NPNs and the low value base resistors are the key to implementing high frequency circuits.

The FB3605 is the smallest of the FB3600 family of arrays. The small die, 70 by 110 mils, allows it to fit into a very small package. The FB3605 can be assembled in a 0.15 inch wide SOIC package for minimum board space.

### **FEATURES**

- High frequency operation
- Small die size Fits in narrow SOIC Package
- Mixed Analog and Digital circuitry
- 5 analog circuit blocks with 28 ECL gates
- On chip MOS capacitors
- 12 volt, 1 GHz technology

### ARRAY SUMMARY

| NPN Transistors              | 260      |
|------------------------------|----------|
| PNP Transistors              | 32       |
| Schottky Transistors         | - 16     |
| Total Diffused<br>Resistance | 240 K    |
| Total Implant<br>Resistance  | 816 K    |
| Total MOS<br>Capacitance     | 20 pF    |
| Total Components             | 840      |
| Bond Pads                    | 24       |
| Die Size (mils)              | 70 × 110 |

| T1 General         | 10 |
|--------------------|----|
| T1A Small T1       | 10 |
| T2 Specialized     | 2  |
| T2A Small T2       | 2  |
| T3 Power           | 2  |
| T9 ECL             | 10 |
| T11 TTL Output     | 8  |
| T13 High Frequency | 4  |



FB3605 — Small High Frequency Tile Array



# FB3610, FB3620, FB3630 General Purpose Tile Arrays

### GENERAL DESCRIPTION

The FB3610, FB3620, and FB3630 are general purpose analog tile arrays capable of implementing a wide range of circuit functions. These FB3600 family arrays use our proprietary mini-tile architecture. The mini-tile approach combined with our 12-volt, 1 GHz technology allows high complexity, high speed circuits to be easily integrated.

Each of these general purpose arrays have the same basic structure. The difference is in the number of mini-tiles and therefore the number of total components available on each array. The different arrays can incorporate differing levels of circuit complexities. The FB3610 is the smallest and able to contain approximately six full function operational amplifiers or twelve comparators. The largest general purpose array, the FB3630, can incorporate 24 operational amplifiers or as many as 48 comparators.

Both the FB3620 and FB3630 contain precision resistor mini-tiles which allows precision circuits to be integrated on these arrays. The typical resistor match of 0.5% enables an 8-bit DAC to be implemented. All three of these arrays also contain low noise and power devices. The low noise transistors allow circuits with less than  $5 \text{nV}/\sqrt{\text{Hz}}$  input referred noise to be realized. The power transistors can supply up to 100mA each and can be paralleled for higher currents. Other FB3600 arrays can achieve up to 2 amps.

High performance circuits can be implemented on these arrays. Amplifiers with bandwidths up to 70 MHz and voltage controlled oscillators up to 50 MHz can be implemented on the FB3610, FB3620 or FB3630 arrays. Higher frequency performance can be achieved on other FB3600 family tile arrays.

### **FEATURES**

- High complexity and high performance
- Operates with supplies up to 12 volts,  $\pm 10\%$
- Flexible mini-tile architecture
- Precision and high current components
- 12 volt, 1 GHz technology

#### **ARRAY SUMMARY**

| FB3610   | FB3620                                          | FB3630                                                        |
|----------|-------------------------------------------------|---------------------------------------------------------------|
| 178      | 268                                             | 472                                                           |
| 78       | 124                                             | 232                                                           |
| 288K     | 425K                                            | 768K                                                          |
| 1563K    | 2048K                                           | 3584K                                                         |
| 30pF     | 60pF                                            | 120pF                                                         |
| 742      | 1092                                            | 1944                                                          |
| 24       | 32                                              | 46                                                            |
| 82 × 102 | 102 × 115                                       | 131 × 150                                                     |
|          | 178<br>78<br>288K<br>1563K<br>30pF<br>742<br>24 | 178 268 78 124 288K 425K 1563K 2048K 30pF 60pF 742 1092 24 32 |

|            |             | FB3610 | FB3620 | FB3630 |
|------------|-------------|--------|--------|--------|
| T1         | General     | 48     | 64     | 112    |
| T2         | Specialized | 6      | 12     | 24     |
| <b>T</b> 3 | Power       | 4      | 4      | 4      |
| T4         | Low Noise   | 4      | 4      | 4      |
| <b>T</b> 5 | Precision   |        | 4      | 8      |







FB3620

FB3630



# FB3621 Medium High Frequency Tile Array

## **GENERAL DESCRIPTION**

The FB3621 array is ideal for applications that have high frequency and low noise requirements. This FB3600 family tile array utilizes our proprietary mini-tile architecture. The mini tile approach combined with our 12-volt, 1 GHz technology allows high complexity, high speed circuits to be easily integrated.

High frequency and low noise circuits require transistors with low parasitic base resistance. This array contains a large number of transistors with dual base contacts and therefore low base resistance. In addition to these high frequency/low noise NPNs the array has a high percentage of regular NPN devices. The high overall number of NPN transistors enables a large number of high frequency circuit blocks to be implemented. ECL logic, which uses mostly NPN devices, can also be integrated on this array.

Typical types of circuit functions that can be implemented on the FB3621 array are 100 MHz cascode amplifiers, VCOs, wideband/low noise amplifiers, and high speed comparators ( $T_D < 5$ ns).

### **FEATURES**

- High frequency operation
- Low noise circuits
- On-chip MOS capacitors
- 12 volt, 1 GHz technology

#### ARRAY SUMMARY

| NPN Transistors              | 329       |
|------------------------------|-----------|
| PNP Transistors              | 88        |
| Schottky Transistors         | 8         |
| Total Diffused<br>Resistance | 495K      |
| Total Implant<br>Resistance  | 2064K     |
| Total MOS<br>Capacitance     | 40pF      |
| Total Components             | 1508      |
| Bond Pads                    | 32        |
| Die Size (mils)              | 102 × 115 |

| T1 General        | 48 |
|-------------------|----|
| T2 Specialized    | 8  |
| T3 Power          | 2  |
| T4 Low Noise      | 4  |
| T6 NPN Intensive  | 8  |
| T7 High Frequency | 12 |
| T11 TTL Output    | 4  |
|                   |    |



FB3621 — Medium High Frequency Tile Array



# FB3622 Medium Power Schottky Tile Array

# **GENERAL DESCRIPTION**

The FB3622 is a bipolar analog tile array developed for applications that require fast high current outputs. This FB3600 family tile array utilizes our proprietary mini tile architecture. The mini tile approach combined with our 12 volt, 1 GHz technology allows high complexity, high speed circuits to be easily integrated.

Around the perimeter of the die are fourteen large schottky NPN power transistors. These power transistors, capable of handling over 100 mA each, make this array ideal for applications which call for driving inductive loads with high currents such as magnetic write heads. Twelve high frequency tiles expand the capabilities of this array. These high frequency tiles allow high frequency circuit blocks to be included on this array.

This array can accommodate eighteen functional blocks of the approximate complexity of a 324 operational amplifier.

### **FEATURES**

- 14 power schottky NPN transistors
- Design complexities of 18 functional blocks
- Precision and high frequency mini tiles
- On chip MOS capacitors
- 12 volt, 1 GHz technology

#### ARRAY SUMMARY

| NPN Transistors              | 276       |
|------------------------------|-----------|
| PNP Transistors              | 108       |
| Schottky Transistors         | 14        |
| Total Diffused<br>Resistance | 432 K     |
| Total Implant<br>Resistance  | 1920 K    |
| Total MOS<br>Capacitance     | 60 pF     |
| Total Components             | 1370      |
| Bond Pads                    | 28        |
| Die Size (mils)              | 112 × 125 |

| T1 General         | 48 |
|--------------------|----|
| T2 Specialized     | 12 |
| T7 High Frequency  | 12 |
| T16 Power Schottky | 14 |



FB3622 — Medium Power Schottky Tile Array



# FB3623 Medium High Power Tile Array

# **GENERAL DESCRIPTION**

The FB3623 is a bipolar analog tile array capable of handling up to 2 amps of current. This FB3600 family tile array utilizes our proprietary mini tile architecture. The mini tile approach combined with our 12 volt, 1 GHz technology allows high complexity, high speed circuits to be easily integrated.

The array has two distinct sections, one with the power output devices and the other for general purpose circuits. The general purpose section, the larger area, is configured for circuits that can be designed using the various types of mini tiles. Op Amps, comparators, video amplifiers, voltage controlled oscillators, analog multiplexers, and mixers, are some examples of the types of circuit functions that can be realized using these mini tiles.

The other section of the array has components designed for high current output stages. Consisting primarily of four 0.5 A power NPNs, four 10 mA lateral PNPs, and four high current clamp diodes, this area can integrate output stages with a wide variety of configurations such as a four by 0.5A, two by 1 A, or 1 by 2 A for examples. The clamp diodes protect the output transistors from spurious transient signals on the output.

The two sections are separated by a diffused region which minimizes any coupling from the output transistor section back into the rest of the circuit which might cause problems due to high gain or low signal levels.

### **FEATURES**

- High Current Capability up to 2 A
- Mixed High Power and Low Level Circuits
- High complexity with High Performance
- On chip MOS capacitors
- 12 volt, 1 GHz technology

#### ARRAY SUMMARY

| NPN Transistors              | 272       |
|------------------------------|-----------|
| PNP Transistors              | 132       |
| Total Diffused<br>Resistance | 425 K     |
| Total Implant<br>Resistance  | 2048 K    |
| Total MOS<br>Capacitance     | 60 pF     |
| Total Components             | 1360      |
| Bond Pads                    | 27        |
| Die Size (mils)              | 115 × 122 |

| T1 General         | 64 |
|--------------------|----|
| T2 Specialized     | 12 |
| T3 Power           | 4  |
| T4 Low Noise       | 2  |
| T5 Precision       | 4  |
| T14 High Power NPN | 4  |
| T15 High Power PNP | 4  |



FB3623 — Medium High Power Tile Array



# FB3631 Large Mixed Analog Digital Tile Array

# **GENERAL DESCRIPTION**

The FB3631 tile array was developed for mixed analog digital applications. This FB3600 family tile array utilizes our proprietary mini tile architecture. The mini tile approach combined with our 12 volt, 1 GHz technology allows high complexity, high speed mixed signal circuits to be easily integrated.

This array is optimized for high complexity analog with a moderate amount of digital circuitry. For example, twelve 324 style operational amplifiers, sixty-six gates of logic, eight digital output buffers, and 3 other circuit blocks can all be implemented on a FB3631 tile array.

Our 1 GHz bipolar process allows us to achieve high performance circuits on our FB3600 tile arrays. Amplifiers with a bandwidth of 100 MHz and digital ECL gates with delays of 2 ns can be implemented on Micro Linear tile arrays.

### **FEATURES**

- Mixed Analog and Digital Circuitry
- 15 Analog circuit blocks with 66 ECL Gates
- 2800 Components, 44 Bond Pads
- On chip MOS Capacitors
- 12 volt, 1 GHz technology

#### ARRAY SUMMARY

| NPN Transistors              | 690       |
|------------------------------|-----------|
| PNP Transistors              | 154       |
| Schottky Transistors         | 16        |
| Total Diffused<br>Resistance | 850 K     |
| Total Implant<br>Resistance  | 3928 K    |
| Total MOS<br>Capacitance     | 60 pF     |
| Total Components             | 2806      |
| Bond Pads                    | 44        |
| Die Size (mils)              | 142 × 156 |

| T1 General        | 92 |
|-------------------|----|
| T2 Specialized    | 12 |
| T3 Power          | 4  |
| T7 High Frequency | 4  |
| T9 ECL            | 22 |
| T10 ECL Bias      | 1  |
| T11 TTL Output    | 8  |
| T17 General       | 1  |
|                   |    |



FB3631 — Large Mixed Analog Digital Tile Array



# FB3635 Analog and Digital Tile Array

# **GENERAL DESCRIPTION**

The FB3635 offers both analog and digital circuit design on a single tile array. The top half of the FB3635 contains components for analog circuit design. The bottom half of the array contains npn components for digital design.

The analog section can implement eight LM324 type op amps or twelve LM339 type comparators. Many comparator applications can use a comparator with npn transistors in the input stage. In this case, the analog section of the array can be filled with eighteen comparators. A two quadrant analog multiplier, AGC circuit, analog multiplexer (switch), video amplifier or a MC1496 type modulator/demodulator can also be implemented. Each of these functions requires roughly the same number of components as one op amp. In addition, the array can also implement one 8-bit DAC, four 100 MHz cascode amplifiers and a voltage reference.

The digital section of the FB3635 contains forty two digital logic cells. Each digital logic cell can implement a one bit latch (with set and reset), or three NAND gates. Two digital logic cells can implement an edge triggered D type flip-flop

### **FEATURES**

- Mixed analog and digital tile array
- Analog section

  npn f<sub>t</sub> 720MHz

  pnp f<sub>t</sub> 25MHz

  Eight 5 pF MOS capacitors

  Operates up to 12 V ±10%
- Digital section
   132 NAND gates or 42 latches
   2 ns gate propagation delay
   ECL logic using a single +5 volt supply
   TTL, ECL, and CMOS compatibility

with set and reset. All logic functions are implemented using ECL logic. This provides for 2 nanosecond gate propagation delays and flip-flop toggle rates of 80 MHz. The logic area can be powered off of a single 5 V supply. On-chip logic level converters can convert the arrays ECL logic levels to standard TTL, CMOS or ECL logic levels.



FB3635 Tile Array



# FB3400 Tile Array Selection Guide

FB3400 Family (±18V or up to 36V supply operation)

| Array                    |                     | FB3410                | FB3420                 | FB3430                |
|--------------------------|---------------------|-----------------------|------------------------|-----------------------|
|                          | Description         | Small General Purpose | Medium General Purpose | Large General Purpose |
| Mini                     | Tile Summary        |                       |                        |                       |
| T1                       | General Purpose     | 16                    | 32                     | 44                    |
| T2                       | Special Devices     | 4                     | 12                     | 16                    |
| T3                       | Power Devices       | 4                     | 4                      | 4                     |
| T4                       | Low Noise Devices   | 0                     | 4                      | 0                     |
| T5                       | Precision Resistors | 0                     | 2                      | . 3                   |
| Array                    | Summary             |                       |                        | :                     |
| Comp                     | olexity*            | 4                     | 12                     | 16                    |
| NPN                      | Transistors         | 132                   | 296                    | 394                   |
| PNP                      | Transistors         | 52                    | 124                    | 168                   |
| Total                    | Diffused Resistance | 176K                  | 384K                   | 538K                  |
| Total Implant Resistance |                     | 1600K                 | 3200K                  | 4400K                 |
| Total MOS Capacitance    |                     | 40pF                  | 120pF                  | 160pF                 |
| Total                    | Components          | 524                   | 1132                   | 1500                  |
| Bond                     | Pads                | 32                    | 46                     | 66                    |

<sup>\*</sup> Analog complexity is in one 741 op amp or two 339 comparator equivalents. Digital complexity is in two input NAND gate equivalents.

Component Performance (under typical operating conditions)

| COMPONENT                          | FB3400 FAMILY                                        |
|------------------------------------|------------------------------------------------------|
| NPN Transistor                     | $h_{FE}$ = 120<br>$f_T$ = 300MHz<br>$BV_{ceo}$ = 40V |
| NPN Large Transistor (FB3623 Only) |                                                      |
| PNP Substrate Transistor           | $h_{FE}$ = 60<br>$f_T$ = 20MHz<br>$BV_{ceo}$ = 45V   |
| PNP Lateral Transistor             | $h_{FE} = 30$<br>$f_T = 3MHz$<br>$BV_{ceo} = 45V$    |
| Diffused Resistor                  | 2% matching with ±20% absolute value                 |
| Precision Resistors                | 0.5% matching with $\pm 20\%$ absolute value         |
| Implant Resistors                  | 4% matching with $\pm 25\%$ absolute value           |
| MOS Capacitor                      | ±20% absolute value                                  |



# FB3400 Mini Tile Description

#### T1 Mini Tile

This is a general-purpose analog tile. It can implement many common building block functions, such as current mirrors, differential gain stages and level shifters. A T1 tile contains seven small geometry NPNs (ft 300MHz), two quad collector PNPs (ft 4MHz), eleven  $1k\Omega$  resistors, and ten  $10k\Omega$  resistors.

# T2 Mini Tile

The T2 tile contains a collection of specialized components. Many analog building blocks, such as opamps, use a T1 tile and a T2 tile. The T2 tiles contain two medium size low noise NPN transistors, four small substrate PNPs (ft 8MHz), one large substrate PNP (ft 8MHz), one triple emitter NPN, and a MOS capacitor whose value can be programmed up to 10pF.

#### T3 Mini Tile

The T3 file contains two NPN power transistors for output stages driving up to 100mA each. These tiles are situated in peripheral positions around the chips, in close proximity to the bonding pads.

### T4 Mini Tile

The T4 tile contains two low-noise NPN transistors which are used in circuits requiring low noise performance.

#### T5 Mini Tile

This mini tile contains ten minimum geometry NPN transistors and eighteen precision resistor links. These special resistors have a nominal ohmic value of  $900\Omega$  and are matched to within an accuracy of 0.5%. It is possible to construct R-2R ladders used in the core of an 8-bit DAC by using 24 resistors.













# FB3410, FB3420, FB3430 **General Purpose Tile Arrays**

# GENERAL DESCRIPTION

The FB3400 family has been designed to utilize the traditional analog ±15V signal swings and power supply rails. A single power supply of up to 36 V or split power supplies of up to ±18V can be utilized. Significant board space and cost savings are possible with the FB3400 family of analog tile arrays.

A single FB3400 Analog ASIC can typically replace ten to twenty standard analog building block components. In addition, many of the active and passive components surrounding the discrete building blocks can be incorporated on-chip.

The FB3400 family utilizes Micro Linear's new mini-tile architecture concept. The FB3400 family uses five different minitiles. One or more mini-tiles can be combined to implement functional blocks such as op-amps, comparators, voltage references, video amplifiers, transconductance amplifiers, modulators, demodulators, RS-232, RS-432, RS-422, V.35 drivers & receivers, D/A and pulse width modulation circuits.

### **FEATURES**

- Optimized for up to 36V operation
- High Component Density, dual layer metal process
- 300MHz array technology
- Three high performance family members
- Design complexities of up to 16 op-amps
- On-chip precision resistors and compensation capacitors

# GENERAL PURPOSE ANALOG ARRAYS









# FC3560 Read Channel Tile Array

### **GENERAL DESCRIPTION**

The FC3560 is an application focused tile array targeted specifically for mass storage applications. This Tile Array can implement all of the functions required in a high performance read channel.

The array consists of optimized circuit blocks for the following functions: a pulse detector, servo demodulator, data separator, frequency synthesizer, write precompensation, two crystal oscillators, bandgap reference, as well as 800 gates of uncommitted logic. The logic can be used to implement an encoder/decoder function, address mark generation/detection, or M & N dividers.

Typical performance of circuit blocks integrated on the FC3560 Tile Array is shown in the Tile Array summary below.

Although very specialized, the FC3560 maintains a high degree of flexibility. All of the components are uncommitted until connected with two layers of metal at the final step of the production process. The performance or function of the individual circuit functions can be modified or the architecture chosen to achieve an optimum read channel system.

The FC3560 is fabricated using our advanced BiCMOS technology. This 4GHz, 1.5µ process combines the advantages of high speed bipolar with dense CMOS.

### **FEATURES**

- Application Focused Tile Array
- Optimized for Mass Storage Read Channel Functions
- Flexibility at the Functional Block and Component Level
- Advanced 4 GHz, 1.5µ BiCMOS process

### **ARRAY SUMMARY**

| Pulse Detector          | ±0.5ns Pulse Pairing |
|-------------------------|----------------------|
| Servo Demodulator       | 4 Channels           |
| Data Separator          | 36 Mbits/s           |
| Frequency Synthesizer   | VCO and Charge Pump  |
| Write Pre-Compensation  | 2 to 20ns            |
| CrystalOscillators (2)  | 36 MHz               |
| Bandgap Reference       | For Servo Reference  |
| Uncommitted Logic Gates | 800                  |
| Bond Pads               | 58                   |
| Die Size (mils)         | 134 x 142            |



FC3560 Read Channel Tile Array



# FB3651 LAN Transceiver Array

# **GENERAL DESCRIPTION**

The FB3651 is an application focused tile array intended for local area network transceiver applications. This array was developed using Micro Linear's proprietary mini tile architecture. This mini tile approach combined with our 12 volt, 1 GHz technology allows high complexity and high speed, cost effective LAN Transceiver circuits to be easily integrated.

The array consists of two distinct sections each with different component groupings, the first section, situated mostly in the middle of the array, contains custom cells to implement timer functions. These custom cells can implement up to nine timers with outputs that span from milliseconds up to 1/2 second with no external components. The long times are accomplished by generating very small yet stable currents that charge on chip capacitors. The remainder of the die area has general purpose mini-tiles for the other analog and digital circuit functions common to LAN transceiver applications.

The design of the FB3651 LAN Transceiver array is optimized for the circuit building blocks required to implement the function of a local area network transceiver. Examples of the types of circuits possible are: high speed transmitters and receivers, transmit and receive squelch, oscillators, diagnostic and fault protection circuits, LED drivers, and other similar type circuits.

This very high complexity array can realize up to 12 analog functional blocks, 6 high frequency/digital blocks, and 150 digital gates, in addition to the nine timer functions.

# **FEATURES**

- Array optimized for local area network transceivers
- Nine independent timer functions possible for deadman, squelch, and diagnostic functions (1–500ms)
- Can implement a highly symmetrical current driven transmitter for low RFI noise and low jitter
- 18 analog circuit blocks with 150 ECL gates
- 12 volt, 1 GHz technology

ARRAY SUMMARY

| ARION SOMMARI                |       |
|------------------------------|-------|
| NPN Transistors              | 1424  |
| PNP Transistors              | 152   |
| Schottky Transistors         | 20    |
| Total Diffused<br>Resistance | 1020K |
| Total Implant<br>Resistance  | 5432K |
| Total MOS<br>Capacitance     | 310pF |
| Total Components             | 4242  |

50

| MINI TILE SUMMARY       |    |
|-------------------------|----|
| T1 General              | 58 |
| T2 Specialized          | 6  |
| T7 High Frequency       | 17 |
| T9 ECL Logic            | 50 |
| T12 Schottky Peripheral | 10 |
| T13 High Frequency      | 3  |
| Timer Cells             | 9  |
| Timer Rise              | 1  |



**Bond Pads** 

FB3651 — LAN Transceiver Array





# FC3580 Micro Power Controller Tile Array

### **GENERAL DESCRIPTION**

The FC3580 is an application focused tile array optimized for battery powered controller applications. This Tile Array can implement all of the functions required for a DC to DC convertor for 1 to 3 cell battery powered systems. Examples of other configurations are, various boost buck regulators, MOSFET drivers, loud speaker drivers, or power amplifier applications, etc.

A synchronous rectifying boost regulator capable of running with input voltages as low as 1V and efficiencies greater than 90% can be implemented on the FC3580.

The FC3580 is fabricated using our advanced BiCMOS technology. This 4GHz,  $1.5\mu$  process combines the advantages of high speed bipolar with dense CMOS. The bipolar devices can be used for high bandwidth, low offset and low noise amplifiers while the CMOS devices can be used for dense digital low power logic as well as for analog switches, the front ends of FET amplifiers, or power FETs. CMOS devices allow the design of power output stages that can swing rail to rail.

Some of the specialized components on the this array include; very low R<sub>DS ON</sub> (0.2 N-Channel, 0.5 P-Channel) CMOS output transistors, high quality poly resistors, stable poly-oxide capacitors, and a large amount of total resistance (>16M ohms) for low power designs.

The small die size enables the FC3580 to fit in narrow (0.15") body SOIC packages.

### **FEATURES**

- Application Focused Tile Array
- Ideal for Battery Powered Applications
- High Efficiency Down to 1V Inputs
- Rail to Rail Output Swings Possible
- Advanced 4 GHz, 1.5µ BiCMOS Process

#### ARRAY SUMMARY

| 152          |
|--------------|
| 152          |
| 42           |
| 42           |
| 3300K        |
| 13.4M        |
| <i>77</i> pF |
| 836          |
| 29           |
| 70 x 110     |
|              |



FC3580 Micro Power Controller Tile Array



# FB3680 Electronic Ballast and Power Factor Tile Array

### GENERAL DESCRIPTION

The FB3680 is an application focused tile array optimized for electronic ballast controller applications. This Tile Array can implement all of the functions required for a high efficiency low distortion, power factor corrected dimmable ballast controller.

A ballast controller with a 0.99 power factor and greater than 95% efficiency can be implemented on the FB3680.

Certain areas on the the FB3680 are customized for the specific circuit blocks required in power factor corrected ballast applications. These circuit blocks include: a 1% voltage reference, three fast, high current (50ns, 200mA) totem pole outputs, oscillator, under voltage lockout, thermal shutdown, voltage to current convertor, timer, multipler, shunt regulator, fault protection, three op-amps (3MHz GBW), plus eight comparators and uncommited gates of RTL logic. In total the FB3680 can implement 14 analog circuit blocks plus logic.

Although optimized for these circuit blocks, the FB3680 still maintains complete flexibility. Each component remains uncommitted until connected with the two layers of metal interconnect at the final step of the wafer manufacturing process. This allows the FB3680 to used for a wide variety of circuit functions beyond the ones identified above.

The FB3680 is fabricated using our 12 volt, 1GHz bipolar technology.

### **FEATURES**

- Application Focused Tile Array
- Optimized for Dimming Electronic Ballast with Power Factor Correction Applications
- Can Implement a 0.99 Power Factor with 95% Efficiency
- All Components Uncommitted Connected with Two Metal Interconnect Layers
- 12 Volt, 1 GHz, Bipolar Technology

#### **ARRAY SUMMARY**

| NPN Transistors          | 368       |
|--------------------------|-----------|
| PNP Transistors          | 207       |
| Power NPN Transistors    | 12        |
| Total Base Resistance    | 470K      |
| Total Implant Resistance | 2.3M      |
| Total MOS Capacitance    | 50pF      |
| Total Components         | 1740      |
| Bond Pads                | 22        |
| Die Size (mils)          | 109 x 140 |
|                          |           |



**FB3680 Ballst and Power Factor Tile Array** 





## **USICs**

## FB3480 Power Supply Controller Array

### **GENERAL DESCRIPTION**

The FB3480 Power Supply Controller Array is a new concept in Switch Mode Power Supply Controller (SMPS) technology. This Array is the first configurable bipolar array specifically designed for SMPS applications. The FB3480 is optimized for high performance and low design cost and time, since most of the commonly used SMPS functions have been predesigned and characterized.

With the FB3480 a power supply designer can select his own unique controller topology and features without the need for external components. This flexibility allows compact PC board layout, minimizing interference from induced RFI/EMI, and enhancing high frequency performance.

The FB3480 contains all of the elements found in most SMPS controllers in addition to areas of uncommitted circuitry on the Array which can be configured for unique applications. The core of the array is similar in performance to the UC1825 controller and consists of an oscillator, precision voltage reference, error amplifier and two totem pole high current output stages, which are specifically optimized for high performance at high frequency. These cells can be connected with other available circuitry on the chip to form a complete SMPS controller. The "uncommitted"

sections of the array can be configured into comparators, logic, and other functions, to implement a complete control. In addition, closely matched resistors are available to precisely control thresholds and gain settings on the chip.

The FB3480 array is used to make several state of the art standard products, including the ML4825 and ML4809. Cells from these and future Micro Linear FB3480 based standard products can be made available for customer designs.

#### **FEATURES**

- Practical operation to Switching Speeds above
   1 MHz
- Precision Bandgap Reference ...... ±1%
- 2 A peak push-pull output stages for high speed drive of power MOSFETs
- Fast comparator to output response time .. <50ns
- Available in DIP or PLCC
- Mil-Temp available
- Additional user-definable logic, comparators and other circuitry available on chip

#### **BLOCK DIAGRAM**



### CIRCUIT CAPACITY

The FB3480 consists of pre-configured optimized functional cells which are commonly found in SMPS controllers. In addition the FB3480 has additional transistors and resistors available for user configuration. The Array topology is optimized to implement a full featured high performance SMPS controller utilizing both the "Dedicated Resources" (oscillator, error amp, reference and power output) and additional fully configurable resistors and transistors.

The FB3480 can be configured to fully implement the ML4825 improved pin compatible replacement for the popular UC1825 controller and still have resources on chip for additional functions.

The table below lists uncommitted resources which are still available after implementing the following controller designs completely.

The FB3480's unused elements can be configured into:

|                              | ML   | 4825   | ML   | FB3480 |       |
|------------------------------|------|--------|------|--------|-------|
| Component                    | Used | Unused | Used | Unused | Total |
| NPN Current Sink             | 20   | 9      | 15   | 14     | 29    |
| NPN Transistors              | 27   | 29     | 21   | 35     | 56    |
| Dual Emitter NPN             | 6    | 8      | 3    | 11     | 14    |
| NPN Follower (1 Emitter)     | 0    | 8      | 0    | 8      | 8     |
| NPN Follower (2 Emitter)     | 10   | 7      | 7    | 10     | 17    |
| Low Voltage 4 Collector PNP  | 3    | 8      | 3    | 8      | 11    |
| High Voltage 4 Collector PNP | 2    | 2      | 2    | 2      | 4     |
| PNP Current Source           | 3    | 3      | 2    | 4      | 6     |
| Zeners (NPN Diodes)          | 2    | 4      | 0    | . 6    | 6     |
| 2 A NPN Transistors          | 4    | 0      | 2    | 2      | 4     |
| Implanted Resistors          | 37   | 18     | 29   | 26     | 55    |
| Base Resistor                | 3    | 5      | 3    | 5      | 8     |
| Bondable Pads                | 16   | 12     | 16   | 12     | 28    |

### **DEDICATED RESOURCES**

The table below lists the dedicated functions which are available on the FB3480. Each of these blocks is described in more detail beginning on page 4.

| REF # | Description                                      | Count |
|-------|--------------------------------------------------|-------|
| OSC1  | 1.5 MHz. F <sub>MAX</sub> R-C Oscillator         | 1     |
| REF1  | 5.1 V Precision Reference                        | 1     |
| PWR1  | 2 A Peak Push-Pull Totem Pole<br>Output Buffer   | 2     |
| EA1   | 5.5 MHz Bandwidth, 12V/µS Slew<br>Rate Error Amp | 1     |
| UV1   | Under-Voltage Lockout Circuit                    | 1     |

### **UNCOMMITTED RESOURCES**

The FB3480 includes a large number of transistors and resistors which are used to make up the circuit functions or "cells" which are available for design and

listed beginning on page 8. The table below lists how many of these components are available and their typical performance characteristics.

#### TYPICAL PERFORMANCE CHARACTERISTICS OF UNCOMMITTED RESOURCES

#### **Transistors**

| Ref # | Description               | β @<br>100 μA | β@<br>1 mA | Ι <sub>(β/2)</sub><br>(Note 1) | V <sub>CEO</sub> | V <sub>CBO</sub> | F <sub>T</sub> (MHz) | Count |
|-------|---------------------------|---------------|------------|--------------------------------|------------------|------------------|----------------------|-------|
| TN1   | NPN Low Voltage           |               | 100        | 20                             | 12               | - 25             | 450                  | 55    |
| TN3   | NPN Power (100 mA)        |               | 100        | 60                             | 45               | 55               | 450                  | 1     |
| TN4   | Dual Emitter NPN          |               | 100        | 20                             | 45               | 55               | 450                  | 10    |
| TN5   | NPN Emitter Follower      |               | 100        | 20                             | 12               | 25               | 450                  | 8     |
| TN6   | NPN Dual Emitter Follower |               | 100        | 20                             | 12               | 25               | 450                  | 17    |
| TN7   | NPN Current Sinks         |               | 100        | 20                             | 12               | 25               | 450                  | 29    |
| TP1   | Lateral Low V PNP         | 30            |            | 1                              | 15               | 25               | 4                    | 8     |
| TP2   | Lateral High V PNP        | 30            |            | 1                              | 45               | 45               | 4                    | 3     |
| TP3   | Substrate PNP             | 60            | -          | 1                              | 45               | 45               | 20                   | 1     |

#### **Diodes**

| Ref # | Description | V <sub>REVERSE</sub> | I <sub>FORWARD</sub> (mA) | Count |
|-------|-------------|----------------------|---------------------------|-------|
| DN1   | NPN Diode   | 6.8                  | 2                         | 6     |

#### Resistors

| Ref # | Туре    | Value | Tolerance | Ratio Matching | Count |  |  |  |
|-------|---------|-------|-----------|----------------|-------|--|--|--|
| RB1   | Base    | 2ΚΩ   | 20%       | 0.5%           | 6     |  |  |  |
| RI1   | Implant | 2ΚΩ   | 20%       | 1.0%           | 29    |  |  |  |
| RI2   | Implant | 8ΚΩ   | 20%       | 1.0%           | 8     |  |  |  |
| R13   | Implant | 30ΚΩ  | 20%       | 3.0%           | 5     |  |  |  |

**Note 1:** This column indicates the useful current handling capability of the transistor and is defined as the current at which the  $\beta$  is down to 1/2 of its nominal  $(100\mu\text{A})$  for PNP and 1mA for NPN) value.

Transistors TP1, TP2, and TP3, are constructed with four separate collectors and can be used as current sources as shown below. TN7 is a special NPN transistor which includes a  $200\Omega$  resistor cell and is intended to be used as a current sink in conjunction with the on chip bias reference generator.

Current Sources CP1 and CP3 are examples of current sources which can be constructed with the PNP transistors. CP1 is a basic biasing current source, where the 3 output currents are equal to the input current. CP3 has an additional circuit to cancel the base current error and is more accurate and linear.





### **ABSOLUTE MAXIMUM RATINGS**

| Supply Voltage                                    |
|---------------------------------------------------|
| Output Current, Source or Sink (Power Outputs)    |
| DC 0.5A                                           |
| Pulse (0.5 <i>μ</i> S)                            |
| Input Voltage (logic, comparators etc.)0.3V to 6V |
| Error Amplifier Output Current 5mA                |
| Oscillator Charging Current5mA                    |
| Junction Temperature 150°C                        |
| Storage Temperature Range65°C to +150°C           |
| Lead Temperature (Soldering 10 sec.) +260°C       |

#### **OPERATING TEMPERATURE RANGE**

| Plastic Packages (PCC or DIP) | 40°C to +85°C  |
|-------------------------------|----------------|
| Ceramic Packages              | 55°C to +125°C |

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

### FB3480 CORE CELL DESCRIPTIONS

#### Oscillator

The FB3480 oscillator charges the external capacitor  $(C_T)$  with a current  $(I_{SET})$  equal to  $V(1)/R_T$ . When the capacitor voltage reaches the upper threshold, the comparator changes state and the capacitor discharges



to the lower threshold. While the capacitor is discharging, a high pulse is provided on (3).

Several configurations are available for the FB3480 oscillator:

- Basic ML4825 oscillator: A fixed discharge time is provided by saturating a transistor for I<sub>DIS</sub>. This discharge current is approximately 10 mA. Charge time is fixed since pin 4 is set to 3V by the internal resistor divider at node A.
- 2. Controlled Discharge: IDIS is equal to:

$$\frac{16 \times V(pin 5)}{R_{DT}}$$

3. Voltage Controlled Oscillator. The connection at node A is open and pin 4 is brought out. The control range is from 1V to 5.5V. The voltage at pin 4 sets the charge and discharge currents (if option 2 above is implemented) thereby controlling the frequency of the oscillator.

**ELECTRICAL CHARACTERISTICS** (unless otherwise noted, these specifications apply for  $R_T$  = 3.65K $\Omega$ ,  $C_T$  = 1000pF, -55°C <  $T_1$  < 150°C,  $V_{CC}$  = 15V) fixed deadtime, A connected.

|                             |                                                                   |     | DESIGN LIMIT | S    |                  |
|-----------------------------|-------------------------------------------------------------------|-----|--------------|------|------------------|
| Parameter                   | Conditions                                                        | Min | Тур          | Max  | Units            |
| OSC1 and OSC2 Oscillator    |                                                                   |     |              |      | ,                |
| Initial Accuracy            | T <sub>J</sub> = 25°C                                             | 360 | 400          | 440  | KHz              |
| Voltage Stability           | $10V < V_{CC} < 30V$                                              |     | 0.2          | 2    | %                |
| Temperature Stability       | $-55^{\circ}\text{C} < \text{T}_{\text{J}} < 150^{\circ}\text{C}$ |     |              | 5    | %                |
| Total Variation             | line, temp.                                                       | 340 |              | 460  | KHz              |
| Clock out High              |                                                                   | 3.9 | 4.5          |      | V                |
| Clock out Low               |                                                                   |     | 2.3          | 2.9  | V                |
| Ramp Peak                   |                                                                   | 2.6 | 2.8          | 3.0  | V                |
| Ramp Valley                 |                                                                   | 0.7 | 1.0          | 1.25 | V                |
| Ramp Valley to Peak         |                                                                   | 1.6 | 1.8          | 2.0  | V                |
| Capacitor Discharge Current |                                                                   | 10  |              |      | mA               |
| Current Consumption         |                                                                   |     | 3.2          |      | mA               |
| Typical VCO Control Range   | 1.5 < OSC2-4 < 5V                                                 | 75% |              | 175% | f <sub>NOM</sub> |

#### Oscillator (Continued)

The Oscillator period can be described by the following relationship:

$$T_{OSC} = T_{ramp} + T_{deadtime}$$

where:  $T_{ramp} = C (V_{upper} - V_{lower})/I_{charge}$ and:  $T_{deadtime} = C (V_{upper} - V_{lower})/I_{dis}$ 

#### Voltage Reference and Undervoltage Lockout

The FB3480 voltage reference is a buffered trimmed bandgap design with excellent thermal characteristics. The undervoltage lockout circuit (UV1) monitors  $V_{CC}$  and compares it to a zener voltage with hysteresis in the comparator. When the supply is sufficiently high to



allow operation of the controller, pin 1 of UV1 goes true, enabling  $V_{REF1}$ , which runs the bias circuitry for all the logic. In this way, when the  $V_{CC}$  is under voltage, the array goes into a low current consumption mode. The thresholds for UV1 can be selected.



**ELECTRICAL CHARACTERISTICS** (unless otherwise noted,  $V_{CC}$  = 15V, -55°C <  $T_1$  < 150°C)

|                        |                                                                   |      | rs   |      |       |
|------------------------|-------------------------------------------------------------------|------|------|------|-------|
| Parameter              | Conditions                                                        | Min  | Тур  | Max  | Units |
| VR1                    |                                                                   |      |      |      | 1     |
| Output Voltage         | $T_{J} = 25^{\circ}\text{C}, I_{O} = 1\text{mA}$                  | 5.05 | 5.10 | 5.15 | · V   |
| Line Regulation        | $10V < V_{CC} < 30V$                                              |      | 2    | 20   | mV    |
| Load Regulation        | $1 \text{mA} < I_{\text{O}} < 10 \text{mA}$                       |      | 5    | 20   | mV.   |
| Temperature Stability  | $-55^{\circ}\text{C} < \text{T}_{\text{J}} < 150^{\circ}\text{C}$ |      | .2   | .4   | mV/°C |
| Total Output Variation | line, temp.                                                       | 5.0  |      | 5.20 | V .   |
| Output Noise Voltage   | 10Hz to 10KHz                                                     | i.   | 50   |      | μV    |
| Long Term Stability    | T <sub>J</sub> = 125°C, 1000 Hrs                                  |      | 5    | 25   | mV    |
| Short Circuit Current  | V <sub>REF</sub> = 0V                                             | -15  | -50  | -100 | mA .  |
| Current Consumption    |                                                                   |      | .7   |      | mA    |
| UV1                    |                                                                   |      |      | ,    |       |
| Start Threshold        |                                                                   | 8.8  | 9.2  | 9.6  | V     |
| UVOL Hysteresis        |                                                                   | .4   | .8   | 1.2  | V     |

#### **Error Amplifier**

The FB3480 error amplifier is a 5.5 MHz bandwidth,  $12V/\mu S$  slew rate op-amp with provision for limiting the positive output voltage swing (Output Inhibit line) for ease in implementing the soft start function.



**ELECTRICAL CHARACTERISTICS** (unless otherwise noted,  $V_{CC}$  = 15V, -55°C < T<sub>1</sub> < 150°C)

|                       |                              |     | DESIGN LIMITS |     |       |  |
|-----------------------|------------------------------|-----|---------------|-----|-------|--|
| Parameter             | Conditions                   | Min | Тур           | Max | Units |  |
| EA1                   |                              |     |               |     |       |  |
| Input Offset Voltage  |                              |     |               | 10  | mV    |  |
| Input Bias Current    |                              |     | .6            | 3   | μΑ    |  |
| Input Offset Current  |                              |     | .1            | 1   | μΑ    |  |
| Open Loop Gain        | 1 < V <sub>O</sub> < 4V      | 60  | 96            |     | dB    |  |
| CMRR                  | $1.5 < V_{CM} < 5.5V$        | 75  | 95            |     | dB    |  |
| PSRR                  | 10 < V <sub>CC</sub> < 30V   | 85  | 110           |     | dB    |  |
| Output Sink Current   | V <sub>EA1-1</sub> = 1V      | 1   | 2.5           |     | mA    |  |
| Output Source Current | V <sub>EA1-1</sub> = 4V      | 5   | -1.3          |     | mA    |  |
| Output High Voltage   | $I_{EA1-1} = -0.5 \text{mA}$ | 4.0 | 4.7           | 5.0 | V     |  |
| Output Low Voltage    | I <sub>EA1-1</sub> = 1mA     | 0   | 0.5           | 1.0 | V     |  |
| Unity Gain Bandwidth  |                              | 3   | 5.5           |     | MHz   |  |
| Slew Rate             |                              | 6   | 12            |     | V/μS  |  |
| Current Consumption   | $I_{EA1-1} = 0$              |     | 1.5           |     | mA    |  |

#### **Output Driver Stage**

The FB3480 Output Driver is a 2A peak output high speed totem pole circuit designed to quickly switch the gates of capacitive loads, such as power MOSFET transistors. The external translator to the left of the PWR1 cell is shown as an example of how to interface from logic signals to the output stage and is made up of uncommitted resources available on the IC.



**ELECTRICAL CHARACTERISTICS** (unless otherwise noted,  $V_{CC}$  = 15V, -55°C < T $_{J}$  < 150°C)

| Parameter                            | Conditions                                            | Min          | Тур          | Max         | Units  |
|--------------------------------------|-------------------------------------------------------|--------------|--------------|-------------|--------|
| PWR1                                 |                                                       |              |              |             |        |
| Output Low Level (V <sub>OL</sub> )  | I <sub>OUT</sub> = 20mA<br>I <sub>OUT</sub> = 200mA   |              | 0.25<br>1.2  | 0.40<br>2.2 | V<br>V |
| Output High Level (V <sub>OH</sub> ) | I <sub>OUT</sub> = -20mA<br>I <sub>OUT</sub> = -200mA | 13.0<br>12.0 | 13.5<br>13.0 |             | V<br>V |
| Collector Leakage                    | V <sub>C</sub> = 30V                                  |              | 100          | 500         | μA     |
| Rise/Fall Time                       | C <sub>L</sub> = 1000pF                               |              | 30           | 60          | nS     |
| Current Consumption                  | I <sub>OUT</sub> = 0                                  |              | 7.3          |             | mA     |

## **UNCOMMITTED RESOURCE CELLS**

The functions listed below are pre-simulated "cells" which are available for use. These "cells' are made up from the uncommitted resources described on page 3.

#### **Comparators**

**ELECTRICAL CHARACTERISTICS** (unless otherwise noted,  $V_{CC}$  = 15V, -55°C < T $_{\rm J}$  < 150°C)

|                                        |                         |     | 3    |     |       |
|----------------------------------------|-------------------------|-----|------|-----|-------|
| Parameter                              | Conditions              | Min | Тур  | Max | Units |
| CMP1 — Simple NPN Comparator           |                         |     |      |     |       |
| Output Low Level                       | I <sub>OUT</sub> = 1mA  |     | 3.6  | 4.1 | V     |
| Output High Level                      | I <sub>OUT</sub> = -1mA |     | 4.35 | 4.7 | V     |
| Input Offset Voltage                   |                         |     | 10   |     | mV    |
| Input Common Mode Range                |                         | 1   |      | 4.1 | V     |
| $T_{PHL}$                              |                         |     | 20   | i   | nS    |
| T <sub>PLH</sub>                       |                         |     | 20   |     | nS    |
| Voltage Gain                           |                         |     | 28   |     | V/V   |
| Quiescent Current Consumption          |                         |     | 1    |     | mA    |
| CMP2 — Simple Ground Sensing PNP Input | Comparator              | 4 . |      |     |       |
| Output Low Level                       | I <sub>OUT</sub> = 1mA  |     | 3.6  | 4.1 | V     |
| Output High Level                      | I <sub>OUT</sub> = -1mA |     | 4.35 | 4.7 | V     |
| Input Offset Voltage                   |                         |     | 20   |     | mV ,  |
| Input Common Mode Range                |                         | GND |      | 3.1 | V     |
| T <sub>PHL</sub>                       |                         |     | 25   |     | , nS  |
| T <sub>PLH</sub>                       |                         |     | 25   |     | nS    |
| Voltage Gain                           |                         |     | 28   |     | V/V   |
| Quiescent Current Consumption          |                         | 1.  | 1    | •   | mA    |









### Comparators (Continued)

## **ELECTRICAL CHARACTERISTICS** (unless otherwise noted, $V_{CC}$ = 15V, -55°C < T $_{J}$ < 150°C)

|                                    |                         |     | DESIGN LIMITS |     |       |
|------------------------------------|-------------------------|-----|---------------|-----|-------|
| Parameter                          | Conditions              | Min | Тур           | Max | Units |
| CMP3 — High Gain NPN Comparator    |                         |     |               |     |       |
| Output Low Level                   | I <sub>OUT</sub> = 1mA  |     | 3.6           | 4.1 | V     |
| Output High Level                  | I <sub>OUT</sub> = -1mA |     | 4.35          | 4.7 | V     |
| Input Offset Voltage               |                         |     | 20            |     | mV    |
| Input Common Mode Range            |                         | 1   |               | 4.1 | V     |
| T <sub>PHL</sub>                   |                         |     | 35            |     | nS    |
| T <sub>PLH</sub>                   |                         |     | 35            |     | nS    |
| Voltage Gain                       |                         |     | 700           |     | V/V   |
| Quiescent Current Consumption      |                         |     | 1             |     | mA    |
| CMP4 — Very High Gain NPN Compara  | ator                    |     |               |     |       |
| Output Low Level                   | I <sub>OUT</sub> = 1mA  |     | 3.6           | 4.1 | V     |
| Output High Level                  | I <sub>OUT</sub> = -1mA |     | 4.35          | 4.7 | V     |
| Input Offset Voltage               |                         |     | 10            |     | - mV  |
| Input Common Mode Range            |                         | 1   |               | 4.1 | V     |
| T <sub>PHL</sub>                   |                         |     | 500           |     | nS    |
| T <sub>PLH</sub>                   |                         |     | 500           |     | nS-   |
| Voltage Gain                       |                         |     | 15,000        |     | V/V   |
| Quiescent Current Consumption      |                         |     | 1             |     | mA    |
| BUF1 — Voltage Follower (Buffer)   |                         |     |               |     |       |
| Input Bias Current                 |                         |     |               | 4   | μΑ    |
| Output Voltage Range               | I <sub>OUT</sub> < 1mA  | 0   |               | 4.1 | V     |
| Offset Voltage                     |                         |     |               | 10  | mV    |
| Input Common Mode Range            |                         | 1   |               | 4.1 | V     |
| Open Loop Voltage Gain             |                         | į.  | 1000          |     | V/V   |
| Slew Rate                          | $C_L < 1pF$             | 2   |               |     | V/μS  |
| Quiescent Current Consumption      |                         |     | .375          |     | mA    |
| LS1 — 1.25V Level Shift            | -                       |     | -             |     |       |
| Input Bias Current                 |                         |     |               | 12  | μΑ    |
| V <sub>OUT</sub> - V <sub>IN</sub> |                         | 1.1 |               | 1.4 | V     |





#### **Internal Logic Macro Functions**

The FB3480 logic section is a pre-characterized library made up of high speed, high noise immunity Emitter Function Logic (EFL) and Emitter Coupled Logic (ECL) functions. This logic family uses uncommitted low voltage transitors and resistors which are available to be metallized (described on page 3) to make up the logic functions below.

This family features the ability to "wire or" the outputs as well as having a very flexible structure and fast propogation delay times. For more information on designing with EFL logic, please refer to the Application Hints on page 12.

|       | -                                        |     |     | Comp | onent Uti | lization |     |     | Design               | Limits               |
|-------|------------------------------------------|-----|-----|------|-----------|----------|-----|-----|----------------------|----------------------|
| Ref # | Description                              | TN1 | TN4 | TN5  | TN6       | TN7      | DN1 | RB1 | t <sub>PD</sub> (nS) | I <sub>CC</sub> (mÅ) |
| G1    | 2-Input 2-Output OR                      | 3   |     |      | 1         | 1        |     | 1   | 7                    | .375                 |
| G2    | 2-Input 2-Output AND                     |     | . 1 | -    | 1         | 2        | 1   | 1   | 5                    | .7                   |
| G3    | 2-Input Complementary Output OR/NOR      | 2   |     | 2    |           | 1        |     | 2   | 7                    | .375                 |
| G4    | 2-Input Complementary Output<br>AND/NAND | 4   |     | 2    |           | 2        | 2,  | 2   | 7                    | .7                   |
| G5    | 2-Input NOR                              | 3   |     | 1    |           | - 1      |     | 1   | 7                    | .375                 |
| G6    | 2-Input AND                              |     | 1   | 1    | 1. 1.     | 2        | 1   | 1   | - 5                  | .7                   |
| G7    | 2-Input OR                               | 3   |     | 1    |           | 1        |     | 1   | 7                    | .375                 |
| G8    | 2-Input NAND                             | 4   |     | 1    |           | 2        | 1   | 1   | 7                    | .7                   |
| GT1   | EFL to TTL 2-Input OR Open Collector     | 4   |     |      |           | 1        | 2   | 2   | 10                   | .7                   |
| GT2   | EFL to TTL 2-Input OR Totem Pole         | 5   |     |      |           | 2        | 3   | 5   | 13                   | 1.125                |
| F1    | R-S Flip Flop                            | 2   | 1   |      | 1         | 1        |     | 1   | 8                    | .375                 |
| F2    | Positive Edge Triggered D Flip Flop      | 4   | 2   |      | 2         | 3        |     | 1   | 10                   | 1.125                |
| F3    | Positive Edge Triggered T Flip Flop      | 6   | 5   |      |           | 5        |     | 3   | 12                   | 1.875                |
| F4    | T Flip Flop with Preset                  | 8   | 1   |      |           | 6        |     | 4   | 12                   | 2.26                 |



#### APPLICATIONS INFORMATION

#### DESIGNING AND SPECIFYING A CONTROLLER

The FB3480's core cell architecture is designed to simplify the task of designing a PWM controller for unique needs or specific tasks. Micro Linear will design the IC for a nominal initial lot charge providing that the design uses the cells described in this datasheet. A specification for a customized FB3480 controller requires the following elements:

- A block diagram describing the interconnection of the cells. This could also take the form of a modified block diagram from any of Micro Linear's standard products (such as the ML4809 or ML4825). The block diagram should be drawn in terms of the cells described in this datasheet.
- 2. Packaging requirements. The FB3480 has 28 bondable pads. Industrial temperature range units can be packaged in 28 pin Plastic Leaded Chip Carrier (PLCC) Plastic DIP packages from 14 to 28 pins. Military temperature range units can be packaged in Ceramic DIP packages from 14 to 28 pins.
- 3. Test specifications.
- 4. Operating Temperature Range requirements.

An accurate indication of circuit performance can be obtained by prototyping with one of Micro Linear's standard products built from the FB3480 (such as the ML4825 or ML4809) and using "off the shell" comparators and logic of similar performance to that specified in the FB3480 datasheet.

#### DESIGNING WITH EFL LOGIC

The FB3480's logic section is a collection of high frequency NPN transistors, current sink transistors, resistors and diodes which can be configured into a variety of high speed logic functions. The logic family used in the FB3480 is Emitter Function Logic (or EFL) which features speed, flexibility and simplicity. Since most of the logic is interconnected "on chip", buffering to drive PC board layout capacitances is not needed, further minimizing the number of transistors which are used to accommplish the necessary logic. In addition, the output structure lends itself to accomplishing "wired-or" functions.

The family's output voltage swings are between ( $V_{REF} - V_{BE}$ ), logic 1, and ( $V_{REF} - 2V_{BE}$ ), logic 0, where  $V_{REF}$  is set to 5.1V internally. Input thresholds are called  $V_{BH}$  and  $V_{BL}$  and are set by the threshold generator shown below to ( $V_{REF} - V_{BE}/2$ ) for a logic 1 and ( $V_{REF} - 3 * V_{RF}/2$ ) for a logic 0.



LOGIC BIAS THRESHOLD GENERATOR

In the example below, G1 is a full OR gate. When either input A or input B exceeds  $V_{BL}$  (1.5 \*  $V_{BE}$  down from the supply), Q1 is cut off, putting the base of Q4 at  $V_{REF}$ , which puts  $V_{REF} - V_{BE}$  on the output at the emitters of Q4. When both A and B are below  $V_{BL}$ , Q1 conducts forcing the voltage on its collector to drop to  $(V_{REF} - V_{BE})$ . This occurs since TN7 is set so that its current (375  $\mu$ A) will cause a  $V_{BE}$  drop to occur in a  $2K\Omega$  resistor. The output emitters of Q4 will be at  $V_{BASE} - V_{BE}$ , or  $(V_{REF} - 2V_{BE})$ .



G6 is an AND gate using a dual emitter input. When either emitter is allowed to go below  $V_{BL}$  ( $V_{BH}$  –  $V_{BE}$ ), TN1 conducts, which causes the output to go low. If both inputs are above  $V_{BL}$ , TN4's base sits at  $V_{REF}$ , which makes TN4's output ( $V_{RFF}$  –  $V_{BF}$ ).



### APPLICATIONS INFORMATION (Continued)

When multiple outputs are tied together, they function like an OR gate. Only one of the output emitters need to go "high" for the line to become true. This assumes that the node is loaded with one current sink.

Comparator functions with combinational logic can also be easily constructed using this family. Note that G1 has a full differential input stage. By applying a voltage (V1) on the base of Q1, the output will be true when A or B exceed V1. A similar example using an AND function is shown below.

With the FB3480, a power supply designer can select his own unique controller topology and features without the need for external components. This flexibility allows compact PC board layout, minimizing interference from induced RFI/EMI, and enhancing high frequency performance.

Inverting or complementary outputs can be obtained easily from most simple logic functions simply by moving the load resistor and output transistor base connection to the opposite collector.





## FB3490 General Purpose PWM Controller Array

#### GENERAL DESCRIPTION

The FB3490 Power Supply Controller Array is optimized for use in Switch Mode Power Supply designs at frequencies up to 750 KHz. These "core cells" (Oscillator, Reference, Output Drivers) are optimized for high performance while retaining maximum flexibility. In addition, this array contains cells (or tiles) which can be used for logic, amplifiers, comparators and other special functions.

With the FB3490, a power supply designer can select a unique controller topology and feature set without the need for external components. Design and layout of a unique controller is simplified through the use of many pre-defined and pre-simulated "soft macros" which can be made available for customer designs.

This array is similar in performance to the UC1846 and was used to implement the ML4812 Power Factor Controller. Cells from these and future Micro Linear FB3490 based standard products can be made available for customer designs.

#### **FEATURES**

- Practical Operation at Switching Frequencies to 750 KHz
- Dual High Current (1A peak) Totem Pole Outputs
- ±0.5% Trimmed Bandgap Reference
- Multiple Error Amp systems possible
- Extensive library of "soft macro" building block functions available for user design
- 40V bipolar dual layer metal process

### **BLOCK DIAGRAM**





## FB3491 Resonant Mode Controller Array

### GENERAL DESCRIPTION

The FB3491 is an application focused tile array intended for resonant mode power supply controller applications. This array, built on our 40 volt technology, consists of customized and general purpose groupings of components to implement the various power supply control circuit blocks. Certain areas, such as the power output section and the oscillator, are customized to obtain a higher level of performance for these critical circuit functions.

The array has four high current (2A peak) output transistors to implement two high current, low cross conduction, totem pole type output drivers. The high current capability allows the quick charge and discharge of the gate capacitance of external power MOSFET devices.

High speed emitter function logic circuits can be implemented to achieve fast current sense circuits. A propagation delay of less than 50ns from current sense to output shutdown can be achieved. An oscillator that is capable of operating up to 3MHz and a precision reference with an accuracy of  $\pm1\%$  and a temperature stability of 50 ppm/°C are examples of the level of performance that can be achieved.

Standard products built on this tile array can be easily modified to create a semi-standard version optimized for a specific customers application.

#### **FEATURES**

- Array Optimized for Resonant Mode Power Supply Control Circuits
- High Current (2A) Output Transistors for Fast Output Drivers
- Can Implement all the Circuit Blocks for a High Performance Resonant Mode Controller
- 6 Analog Circuit Blocks and 40 Gate Complexity
- 40 Volt, 400 MHz Technology

#### **ARRAY SUMMARY**

| NPN Transistors           | 315       |
|---------------------------|-----------|
| PNP Transistors           | 126       |
| Power NPN Transistors     | 4         |
| Schottky Transistors      | 33        |
| Total Diffused Resistance | 570K      |
| Total Implant Resistance  | 2600K     |
| Total MOS Capacitance     | 34pF      |
| Total Components          | 1248      |
| Bond Pads                 | 30        |
| Die Size (mils)           | 140 × 181 |
|                           |           |



FB3491 — Resonant Mode Controller Array

## GENERAL DESCRIPTION

The FB3492 is an application focused tile array intended for phase modulated power supply controller applications. This array, built on our 40 volt technology, consists of customized and general purpose groupings of components to implement the various power supply control circuit blocks. Certain areas, such as the power output section, the oscillator, and the voltage reference are customized to obtain a higher level of performance for these critical circuit functions.

The array has eight high current (2A peak) output transistors to implement four high current, low cross conduction, totem pole type output drivers. The high current capability allows the quick charge and discharge of the gate capacitance of external power MOSFET devices.

High speed emitter function logic circuits can be implemented to achieve fast current sense circuits. A propagation delay of less than 50ns from current sense to output shutdown can be achieved. An oscillator that is capable of operating up to 3MHz and a precision reference with an accuracy of  $\pm 1\%$  and a temperature stability of 50 ppm/°C are examples of the level of performance that can be achieved.

Standard products built on this tile array can be easily modified to create a semi-standard version optimized for a specific customers application.

#### **FEATURES**

FB3492 Phase Modulation Controller Array

- Array Optimized for Phase Modulated Power Supply Control Circuits
- High Current (2A) Output Transistors for Fast Output Drivers
- Can Implement all the Circuit Blocks for a High Performance Phase Modulation Controller
- 9 Analog Circuit Blocks and 60 Gate Complexity
- 40 Volt, 400 MHz Technology

#### ARRAY SUMMARY

| NPN Transistors           | 323       |
|---------------------------|-----------|
| PNP Transistors           | 131       |
| Power NPN Transistors     | 8         |
| Schottky Transistors      | 39        |
| Total Diffused Resistance | 580K      |
| Total Implant Resistance  | 2500K     |
| Total MOS Capacitance     | 34pF      |
| Total Components          | 1290      |
| Bond Pads                 | 29        |
| Die Size (mils)           | 140 × 201 |
|                           |           |



FB3492 — Phase Modulation Controller Array



## **Package Selection Guide**

| _       | FC3510 | FC3580 | FC3560 | FB3605 | FB3610 | FB3620 | FB3621 | FB3622 | FB3623 | FB3630 | FB3631   | FB3635     | FB3680 | FB3651 | FB3410 | FB3420 | FB3430 | FB3480 | FB3490 | FB3491 | FB3492 |
|---------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|----------|------------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| Package |        | -      | Ξ.     |        |        | Ξ      |        | =      | Ξ      | 工      | <b>E</b> | 正          | Ξ.     | Ξ      | =      | Ξ      | 正      | Ξ.     | =      | 正      | =      |
| CDIP-8  | X      | X      |        | Х      | Х      |        |        |        |        |        | L        |            |        |        |        |        |        |        |        |        | _      |
| CDIP-14 | X      | X      |        | Х      |        |        |        |        |        |        |          | ·          |        |        |        |        |        |        |        |        |        |
| CDIP-16 | X      | X      |        | Х      | Х      | Х      | X      | Х      | Х      |        |          |            | Х      |        | Х      |        |        | Х      |        |        |        |
| CDIP-18 | Х      | X      |        | Х      | Х      | Х      | X      | Х      | Х      |        |          |            | Х      |        | X      |        |        | Х      |        |        |        |
| CDIP-20 | Х      | Х      |        | Х      | Х      | X      | х      |        |        |        |          |            | Х      |        |        |        |        |        |        |        |        |
| CDIP-24 | х      | Х      | Х      | х      | Х      | Х      | х      | . Х    | Х      | х      | Х        | X          | X      | X .    | Х      | х      | X.     | ·x     | Х      | Χ.     | Х      |
| CDIP-28 | Х      | х      | Х      | Х      | х      | х      | х      | X      | X      | х      | х        | <b>X</b> , | X      | Х      | X.     | X      | Х      | Х.     | X      | X      | х      |
| CDIP-40 | х      | х      | х      | х      | х      | х      | х      | X      | Х      | X      | Х        | X-         | х      | х      | х      | x      | х      | х      | х      | Х      | Х      |
| LCC-16  | х      | х      |        | · X    | х      | х      | X.     | · X    | Х      |        |          |            | Х      |        | Х      |        |        | X      | X      |        |        |
| LCC-20  | х      | х      | х      | Х      | Х      | х      | Х      | Х      | Х      |        | ,        |            | Х      |        | Х      |        |        | χ .    | Х      |        |        |
| LCC-28  | х      | Х      | х      | х      | Х      | Х      | X.     | Х      | Х      | Х      | Х        | ·X         | ·X     |        | х      | х      |        | X      | X      | Х      |        |
| LCC-32  | х      | Х      | х      | х      | х      | Х      | х      | X.     | Х      | Х      | Х        | Х          | Х      |        | Х      | х      | Х      | x      | Х      | Х      | Х      |
| LCC-44  | Х      | Х      | х      | х      | х      | Х      | ×      | Х      | Х      | · X    | Х        | X          | Х      | X      | х      | х      | Х      | ×      | X.     | X      | Х      |
| PDIP-8  | х      | Х      |        | х      | х      | х      | Х      | х      | Х      |        |          |            | Х      |        | х      |        |        | Х      | 'X     |        |        |
| PDIP-14 | х      | х      | х      | Х      | Х      | Х      | х      | х      | X      | Х      |          | Х          | Х      |        | х      |        | :      | х      | х      | х      | Х      |
| PDIP-16 | х      | Х      | Х      | х      | х      | Х      | х      | X      | X      | Х      | Х        | х          | X      | , X    | . X    | X      | Х      | х      | х      | Х      | Х      |
| PDIP-18 | х      | х      | х      | х      | Х      | X      | X      | Х      | ·X     | Х      |          | Х          | Х      | -      | х      |        |        | Х      | х      | Х      | Х      |
| PDIP-20 | х      | х      | х      | х      | X      | X      | Х      | х      | х      | X      | X        | ·X         | 2 X    | Х      | х      | Х      | Х      | х      | Х      | Х      | Х      |
| PDIP-22 | Х      | х      |        | х      | х      | х      | X      | х      | Х      |        |          |            | X      |        | х      |        | 44     | х      |        |        |        |
| PDIP-24 | х      | х      | х      | Х      | х      | Х      | X      | X      | Х      | Х      | Х        | Х          | Х      |        | х      | х      |        | X      | X      | Х      |        |
| PDIP-28 | Х      | х      | х      | ·x     | X      | Х      | x      | х      | Х      | X      | х        | X          | х      | Х      | Х      | х      | Х      | х      | х      | Х      | X      |
| PDIP-40 | Х      | х      | х      | X      | Х      | Х      | X      | Х      | X,     | Х      | Х        | Х          | Х      | Х      | х      | X      | . X    | х      | Х      | Х      | Х      |
| PDIP-48 | Х      | Х      | X.     | х      | X.     | X      | x      | Х      | Х      | X      | X        | X          | - X    | · x    | Х      | х      | х      | X      | Х      | Х      | Х      |
| PLCC-20 | Х      | Х      | х      | х      | х      | X      | Х      | X      | X      | X      | X        | Х          | X      | Х      | X      | X      | X      | х      | Х      | х      | х      |
| PLCC-28 | х      | Х      | х      | х      | х      | Х      | Х      | х      | х      | х      | х        | х          | X      | х      | X      | Х      | X      | х      | Х      | х      | Х      |
| PLCC-32 | х      | х      | Х      | X      | X      | X      | X.     | X      | x      | X      | х        | х          | х      | х      | Х      | X      | Х      | X      | Х      | х      | х      |
| PLCC-44 | X      | X      | X      | X      | X      | X      | X      | X      | Х      | X      | X        | X          | X      | X      | X      | X      | X      | X      | X      | X      | X      |

|          |        |        | ,      | ,      | ,      |        |        |        | Г      |        |        |        |        |        |        |        |        |        |        |        |        |
|----------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|--------|
| Package  | FC3510 | FC3580 | FC3560 | FB3605 | FB3610 | FB3620 | FB3621 | FB3622 | FB3623 | FB3630 | FB3631 | FB3635 | FB3680 | FB3651 | FB3410 | FB3420 | FB3430 | FB3480 | FB3490 | FB3491 | FB3492 |
| PLCC-68  | х      | х      | х      | х      | Х      | х      | х      | х      | х      | Х      | х      | х      | х      | х      | х      | х      | х      | х      | х      | х      | ×      |
| PQFP-44  | х      | х      | х      | х      | х      | Х      | х      | х      | х      | Х      | х      | Х      | х      | х      | Х      | х      | Х      | х      | Х      | х      | х      |
| PQFP-52  | Х      | х      | х      | х      | Х      | Х      | х      | Х      | х      | Х      | Х      | Х      | Х      | х      | х      | Х      | х      | х      | Х      | х      | х      |
| SDBR-14  | Х      | х      |        | х      | х      | х      | х      | Х      | х      |        |        |        | Х      |        | х      |        |        | х      | Х      |        |        |
| SDBR-16  | Х      | х      |        | х      | х      | х      | х      | Х      | х      |        |        |        | х      |        | х      |        |        | Х      |        |        |        |
| SDBR-18  | Х      | х      |        | х      | Х      | Х      | х      | х      | х      |        |        |        | х      |        | х      |        |        | х      | х      |        |        |
| SDBR-20  | Х      | х      |        | Х      | х      | Х      | х      | Х      | Х      |        |        |        | Х      |        | Х      |        |        | х      | Х      |        |        |
| SDBR-24  | х      | x      | X      | х      | х      | х      | х      | х      | х      | х      | х      | х      | х      |        | х      | х      |        | х      | х      | х      |        |
| SDBR-28  | х      | х      | х      | Х      | Х      | Х      | х      | х      | х      | х      | Х      | х      | х      | Х      | х      | х      | х      | х      | х      | Х      | х      |
| SDBR-40  | Х      | х      | Х      | Х      | х      | Х      | х      | Х      | х      | х      | х      | х      | Х      |        | х      | х      |        | х      | х      | х      |        |
| SOIC-8   | Х      | х      |        | х      |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |
| SOIC-14  | Х      | х      |        | Х      |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |        |
| SOIC-16  | Х      | х      | Х      | Х      | х      | Х      | Х      | Х      | Х      | Х      |        | х      | Х      |        | х      |        |        | х      | Х      |        |        |
| SOIC-18  | Х      | х      | х      | Х      | Х      | х      | Х      | Х      | х      | Х      | х      | х      | Х      |        | х      | Х      |        | Х      | х      | Х      | х      |
| SOIC-20  | Х      | х      | Х      | Х      | Х      | х      | х      | Х      | Х      | Х      | х      | х      | Х      | Х      | х      | х      | х      | х      | х      | х      | х      |
| SOIC-28  | Х      | х      | Х      | Х      | Х      | Х      | х      | Х      | Х      | Х      | Х      | х      | Х      |        | Х      | х      | х      | х      | х      | х      | х      |
| SOIC-32  | X      | х      | Х      | Х      | Х      | Х      | х      | Х      | Х      | Х      |        | х      | Х      |        | х      |        |        | х      | х      | х      |        |
| SSSOP-20 | Х      | х      | Х      | х      | Х      | Х      | х      | Х      | Х      | Х      |        | х      | Х      |        | Х      |        |        | х      | х      |        |        |
| SSOP-24  | Х      | х      | Х      | х      | Х      | Х      | Х      | Х      | Х      | Х      |        | Х      | Х      |        | х      |        |        | х      | Х      |        |        |
| SSOP-28  | Х      | х      |        | Х      | Х      | Х      | Х      | Х      | Х      |        |        |        | Х      |        | Х      |        |        | х      | х      |        |        |
| TQFP-32  | Х      | х      | х      | Х      | Х      | х      | х      | Х      | Х      | Х      | Х      | х      | Х      |        | х      |        |        | х      | х      |        |        |
| TQFP-44  | Х      | х      | Х      | Х      | Х      | х      | х      | Х      | х      | Х      | Х      | х      | Х      | Х      | х      | х      | Х      | х      | х      | Х      | Х      |
| TQFP-52  | Х      | х      | Х      | х      | х      | х      | х      | Х      | х      | х      | х      | х      | Х      | х      | Х      | Х      | Х      | х      | Х      | х      | Х      |
| TQFP-64  | Х      | Х      | Х      | х      | Х      | х      | х      | Х      | Х      | Х      | Х      | Х      | Х      | X      | Х      | Х      | Х      | х      | Х      | Х      | х      |

X – Indicates the array is available in this package

### **Package Descriptions**

SDBRZ = Sidebrazed DIP

LCC = Leadless Chip Carrier

CDIP = Ceramic DIP

PDIP = Plastic Dip

PCC = Plastic Leaded Chip Carrier

SOIC = Small Outline

SSOP = Shrink Small Outlline Package

TQFP = Thin Quad Flat Pack

## 8

# **Quality and Reliability**

# Section 8

| Quality and Reliability                                | 8-1  |
|--------------------------------------------------------|------|
| Appendix A — Failure Rate Calculation                  | 8-11 |
| Appendix B — Radiation Hardness of 12V Bipolar Process | 8-13 |



## **Quality and Reliability**

Micro Linear is dedicated to excellence in its people and products. By adopting a policy of continuous improvement, we pledge to provide defect free products and services which meet or exceed our customers' expectation.

#### **Total Quality Management**

At Micro Linear we are committed to total quality management by building quality into every step of the manufacturing process from design to product qualification; from receiving to shipping. The Total Quality Management program at Micro Linear Corporation is a detailed program involving engineering and manufacturing and is designed to produce the highest quality linear integrated circuits available.

#### Wafer Inspection

Emphasis is placed on statistical analysis, electrical measurements on specially designed Process Control Monitors in accordance with MIL-STD-414 (sampling by variables), visual inspection, and film measurements. Potential reliability hazards are investigated and detected early by utilizing diagnostic and device structures on each wafer and periodic SEM analysis.

#### Assembly Inspection

Comprehensive receiving inspection for all materials and piece-parts is performed in accordance with the strictest quality assurance procedures. To assure conformance and control to specifications, documented quality control checks and monitors are performed on-line.

#### **Testing**

Micro Linear has invested in the latest "state-of-the-art" analog testers to achieve the most complete and thorough parametric testing of integrated circuits in the industry. Data sheets provide the customer a precise listing of parameters which are 100% tested. The calibration system is in compliance with MIL-STD-45662.

#### **Traceability**

All units are marked with unique lot numbers. These lot numbers provide complete traceability all the way to wafer fab as well as assembly and test.

Micro Linear considers traceability to be essential for good engineering control and additional insurance for its customers.

#### ESD (Electro Static Discharge)

Products are fully characterized to MIL-STD-883C, Method 3015 and strict controls on handling and packaging are observed. A full ESD program, from design through manufacturing, incorporates training of all employees who handle Micro Linear products.

#### **Major Change Control**

Major change controls are in place to notify customers in accordance with MIL-M-38510. Micro Linear reviews all process, product, and package changes. All changes with possible impact are submitted for a requalification which may include electrical, mechanical, and/or thermal characterization. If applicable, reliability requalification is performed.

#### **Process Control**

Process monitors and gate inspections insure that all devices are properly tested and that the required sample tests are performed prior to shipment. Inspection records and reports concerning monitors and inspection data are used to status the quality level of products through the final test operations. Statistical sampling plans insure the quality of the product.

Micro Linear welcomes OEM quality system surveys. Micro Linear is qualified by a number of customers to MIL-Q-9858A and MIL-I-45208 for military programs.

#### Failure Analysis and Reporting of Customer Returns

A formal program exists to record, analyze, and take appropriate corrective action on all returns. A Corrective Action Committee reviews all discrepancies and assigns responsibility to implement solutions or improvements on a weekly basis. A report is generated and sent to the customer stating our findings and corrective action.

## **Quality and Reliability**

#### **Document Control**

All records providing product traceability are maintained in accordance with MIL-M-38510. All company documents for procedures, specifications, drawings, travelers, flow charts, schematics, etc. that define customer requirements, raw material requirements, design, manufacture, and testing of products are controlled by a Document Control organization within the Micro Linear's Quality Assurance group.

#### **Audits**

Critical manufacturing areas are audited by a quality inspector at specified intervals. The audit verifies adequacy of operator training, correct revisions, the procedures, proper data entry, and record maintenance. In addition, weekly audits include an ESD program, particle count, calibration, and document control programs.

### Supplier Control

Control of the quality of the incoming material is critical to the success of Micro Linear. Under the TQM philosophy, Micro Linear has an audit program of its suppliers of Class 1 material defined by those directly associated with the final products. Such audit is carried out on a defined frequency and performed by both manufacturing and quality personnel. Information gathered from the audit is reviewed with the supplier to incorporate programs to improve the quality of the material provided to Micro Linear.

#### **Quality Indices Report**

Various quality data are collected each month and summarized in a report presented to management for a review. This Quality Indices Report contains such information as process capability indices from wafer fab processing and assembly, on-going reliability data by process types and ppm data from in-line electrical testing as well as the AOQ data.

#### **Reliability Program**

Micro Linear's Reliability Program consistent with those of other semiconductor manufacturers utilizes various accelerated life tests as tools for establishing reliability status and progress. These tests are undertaken to identify infant mortality and wearout failure mechanisms for specific or generically similar device families.

Micro Linear's Reliability program has three components: Qualification, Quality Conformance and Reliability Audit. Each design/process technology set, each wafer fabrication facility, and each assembly location by package type is initially qualified. Periodic re-evaluation (Quality Conformance Testing) is performed, thereafter, to evaluate the on-going reliability of products and processes. In addition, Micro Linear has the third component, Reliability Audit named ACT (Advance Conformance Testing) to ensure the reliability of products shipped to customers. ACT defines auditing of samples from each process and wafer fab facility and subjecting them to an accelerated life testing. Plan for each program is illustrated in Figures 1 through 3 and detailed in Tables 1 through 4.

Micro Linear's product reliability is monitored closely and we have an extensive reliability data base for both hermetic and molded devices. This data is published on a quarterly basis.



NOTE: "Plan" are the appropriate stresses and tests determined by a qualification committee.

Figure 1. Qualification Testing



Figure 2. Quality Conformance Testing



Figure 3. Reliability Audit (ACT)

## **Quality and Reliability**

| Stress/Test | Method | Condition                | Quantity |
|-------------|--------|--------------------------|----------|
| Life Test   | 1005   | 1000 hrs<br>@ 125°C      | 77       |
| HAST        |        | 50 hrs @<br>130/85% R.H. | 45       |
| ESD         | 3015   |                          | 3        |

Table 1.

| Stress/Test          | Method   | Condition                   | Quantity    |
|----------------------|----------|-----------------------------|-------------|
| Life Test            | 1005     | 1000 hrs<br>@ 125°C         | . <i>77</i> |
| HAST                 |          | 50 hrs @<br>130/85% R.H.    | 45          |
| Autoclave            | QAP36004 | 168 hrs @<br>121°C, 15 psi  | 45          |
| Temperature<br>Cycle | 1010     | 1000 cyc. @<br>-55 to +125℃ | 45          |
| Thermal Shock        | 1011     | 200 cyc. @<br>-55 to +125℃  | 45          |
| High Temp<br>Storage | QAP36005 | 1000 hrs. @<br>150°C        | 45          |

Table 2.

|                               |          |                             | •        |
|-------------------------------|----------|-----------------------------|----------|
| Stress/Test                   | Method   | Condition                   | Quantity |
| Life Test                     | 1005     | 1000 hrs @<br>125℃          | . 77     |
| HAST                          |          | 50 hrs @<br>130/85% R.H.    | 45       |
| Autoclave*                    | QAP36004 | 168 hrs @<br>121℃, 15 psi   | 45       |
| Temperature<br>Cycle          | 1010     | 1000 cyc. @<br>-55 to +125℃ | 45       |
| Thermal Shock*                | 1011     | 200 cyc. @<br>-55 to +125℃  | 45       |
| High Temp<br>Storage          | QAP36005 | 1000 hrs. @<br>150℃         | 45       |
| Physical<br>Dimensions        | 2016     |                             | 15       |
| Solderability                 | 2003     | 22 leads                    | 3        |
| Resistance to<br>Solder Heat  | QAP36002 | 260℃, 10 sec                | 32       |
| Resistance to<br>Solvents     | 2015     |                             | 4        |
| External Visual<br>Inspection | QAP34001 |                             | 15       |
| Lead Integrity                | 2004     |                             | 3        |

Note \* Qualification testing only.

Table 3.

| Stress/Test | Method | Condition | Quantity |
|-------------|--------|-----------|----------|
| Life Test   | 1005   | 48 hrs @  | 125      |
|             |        | 125℃      |          |

Table 4.

#### **Process Control/Quality Conformance**

Reliability evaluations provide a snapshot of the product at a particular point in time. Process control is necessary to insure the picture obtained is accurate. Process control provides consistency and hence, predictability.

Defect-free material is a pre-requisite to shipping costeffective products which conform to specified
requirements. The system for doing this is shown in
Figure 4. The focal point to this system is the Vendor
Qualification Board comprised of representatives from
Manufacturing Engineering, Quality, Reliability, and
Purchasing. In addition, a Corrective Action Committee
with representatives from the above disciplines meets
weekly to evaluate all discrepant material reports. These
reports are the result of any non-conformance both
internal and external (vendors) to Micro Linear.

Because of the extreme sensitivity of wafer fabrication on product reliability, special care is taken to evaluate wafer process control. This is shown in Figure 5.

## Wafer Fab Process Control

#### FRONT-END PROCESS

- Initial Oxidation Thickness
- Buried Layer Mask CD
- · Buried Layer Resistivity
- · Epi Resistivity and Thickness
- Epi Oxidation Thickness
- Iso Mask CD
- Iso Diffusion Resistivity
- Iso Oxide Thickness
- Base Mask CD
- Implant Oxide Thickness
- Base Resistivity
- Base Oxide Thickness
- Implant Mask CD
- Emitter Mask CD
- Emitter Resistivity
- · Emitter Oxide Thickness
- Cap Mask CD
- Cap Oxide Thickness
- Emitter Oxide Thickness
- Field Oxide Thickness
- Contact Mast CD
- Metal Thickness

#### **BACK-END PROCESS**

- Dielectric Oxide Thickness
- Metal Thickness
- Passivation Thickness
- Defect Inspection
- SEM Inspection

#### ADDITIONAL CHECKS IN DIFFUSION

- CV Plots of Oxide and Drive Tubes
- Etch Rate Monitors
- Temperature Profiling
- Quartzware Cleaning
- · Particle Counts in Tubes

#### MASKING

- Photoresist Thickness
- · Incoming Mask CD Measurement
- Etch Rate Control
- Exposure Intensity
- Hard Bake Temperature
- Resist Pinhole Check
- Exposure Monitor
- CD Monitor

#### **Assembly Process Control**

- DI Water Resistivity
- Wafer Saw/Wash Monitor
- 2nd Optical Inspection
- Die Shear Monitor
- Bond Wire Pull Monitor
- Ball Bond Shear Monitor
- 3rd Optical Inspection
- Mold Temperature
- Deflash Inspection
- Solderability Test
- Plating Thickness/Composition
- Marking Permanency
- · Coplanarity Inspection
- Final Visual Inspection
- Air Monitors (temperature, humidity, particle)



Figure 4. Vendor Control System



Figure 5. Process Control System



Figure 6. Corrective Action Program

## K

### Typical Molded Package Assembly Flow



| FLOW CHART SYMBOLS                |             |  |  |  |  |  |  |
|-----------------------------------|-------------|--|--|--|--|--|--|
| PRODUCTION INSPECTION             | PRODUCTION  |  |  |  |  |  |  |
| QUALITY<br>INSPECTION/<br>MONITOR | > TRANSPORT |  |  |  |  |  |  |
| PROCESS<br>MONITOR                |             |  |  |  |  |  |  |

## Typical Test Flow

| XTERNAL VISUAL INSPECTION           | $\bigcirc$  | RECEIVING INSPECTION       |
|-------------------------------------|-------------|----------------------------|
| 100% TEST WORST-CASE<br>TEMPERATURE | $\bigcirc$  | ELECTRICAL TEST            |
|                                     |             | SAMPLE TEST                |
|                                     |             | EXTERNAL VISUAL INSPECTION |
|                                     |             | Q.A. AUDIT                 |
|                                     | $\triangle$ | FINISHED GOODS             |
|                                     | $\Diamond$  | SHIPPING INSPECTION        |
|                                     | $\bigcirc$  | PACK                       |
|                                     | $\bigvee$   | SHIP                       |
|                                     | -           | CUSTOMER                   |

| FLOW CHART SYMBOLS                |             |  |  |  |
|-----------------------------------|-------------|--|--|--|
| PRODUCTION INSPECTION             | PRODUCTION  |  |  |  |
| QUALITY<br>INSPECTION/<br>MONITOR | > TRANSPORT |  |  |  |
| STORE INVENTORY                   |             |  |  |  |

#### APPENDIX A. Failure Rate Calculations

In order to predict the rate at which product will fail, it is necessary to accelerate the life of the product. This is most commonly done by a temperature and/or voltage stress, a process known as burn-in. The equation for both stresses is exponential, hence large acceleration factors can be achieved. In our studies, only temperature was used in the acceleration equation; the devices were biased at nominal voltages. The equation is shown below. It is known as the Arrhenius Reaction Rate Equation, named for the man who modeled the relationship between temperature and the chemical reaction property of materials.

#### Arrhenius Reaction Rate Equation

Af = Exp 
$$\left[\frac{Ea}{K} \left(\frac{1}{T1} - \frac{1}{T2}\right)\right]$$

Af: Acceleration Factor

Ea: Activation Energy (in electron volts)

K: Boltzmanns Constant  $(8.62 \times 10^{-5})$ 

T1: Temperature of System Operation (°K)

T2: Temperature of Life Test (°K)

Burn-in when run for 1000 hours, is called "life test". Interim readouts normally occur at 168 and 500 hours. The hypothesis is that a "bathtub curve" will result. This curve, shown below, illustrates a device's failure rate versus time. Certain manufacturing defects have a tendency to cause failures early in the life of a device (infant mortality). The failure rate associated with these defects can be accelerated by applying stresses, such as temperature and voltage, which do not appreciably affect the normal failure rates or wear out mechanisms.

#### **Bathtub Curve**



### **Activation Energies**

In order to calculate the acceleration factor, the activation energies for various failure modes encountered in the semiconductor industry are required. Initially, failure modes are assumed based on industry experience. As failures occur, they are rigorously analyzed and the failure modes then used to determine which activation energies are appropriate for determining failure rates. The following table describes the most common failure modes and their activation energies.

Table 1.

|                                     |        | the state of the s |
|-------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Failure Mechanism                   | Ea     | Stress                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Oxide Defects                       | 0.3 eV | High Voltage Op Life                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Contamination                       | 1.0 eV | High Voltage Bias                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
| Silicon Defects                     | 0.5 eV | High Voltage                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Metal Line<br>Electromigration      | 0.5 eV | High Voltage Op Life                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Contact<br>Electromigration         | 0.9 eV | High Voltage Op Life                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Masking Defects<br>Assembly Defects | 0.5 eV | Hi Temp. Storage<br>Op Life                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Microcracks                         | N/A    | Temperature Cycling                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Short Channel<br>Charge Trapping    | 06 eV  | Low Voltage<br>Hi Vol Op Life                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

#### **Acceleration Factors**

Once the activating energy is determined for a given failure mechanism, the acceleration factor can be calculated using the Arrhenius equation. The following table lists some of the common activation engergies and its associated acceleration factors between different ambient temperature.

Table 2.

| Est. T <sub>j</sub> | Estimated T <sub>J</sub> ,       |      |      |      | Activation |
|---------------------|----------------------------------|------|------|------|------------|
| Accelerated         | Typical Application Temperatures |      |      |      | Energy     |
| Temperature         | 25°C                             | 40°C | 55°C | 70°C | (eV)       |
| 125°C               | 132                              | 52   | 22   | 10   | 0.5        |
| 150°C               | 313                              | 123  | 53   | 24   |            |
| 125°C               | 1522                             | 376  | 106  | 33   | 0.75       |
| 150°C               | 5530                             | 1367 | 384  | 121  |            |
| 125°C               | 6587                             | 1231 | 268  | 67   | 0.9        |
| 150°C               | 30994                            | 5793 | 1262 | 314  |            |

## **Quality and Reliability**

#### **Failure Rates**

At Micro Linear, failure rate are generally stated at 60% confidence level using Chi square statistic per the following formula.

$$\lambda_{\text{max}} = \frac{\chi_{1-\alpha}^2 \text{ [with df = 2(r + 1)]}}{2t}$$

where:

 $\lambda_{\text{max}}$  = maximum failure rate

 $\chi^2$  = chi square distribution

r = number of failures

df = degree of freedom

t = total number of test hours

 $\alpha$  = statistical error expected in estimate.

For 60% confidence level,  $\alpha = 0.4$  or  $1-\alpha = 0.6$ 

Selected values of Chi Square distribution are listed in Table 3.

Table 3. Percentiles of the Chi Square Distribution. (Values of chi<sup>2</sup> corresponding to certain selected probabilities)

| Probability in % |                | 60% Confidence<br>Level | 90% Confidence<br>Level |
|------------------|----------------|-------------------------|-------------------------|
|                  |                | 60.0                    | 90.0                    |
| 1 - α            |                | 0.60                    | 0.90                    |
| df               | Total Failures |                         |                         |
| 1                |                | 0.708                   | 2.71                    |
| 2                | 0              | 1.830                   | 4.61                    |
| 2 3              |                | 2.950                   | 6.25                    |
| 4                | 1              | 4.040                   | 7.78                    |
| 5                |                | 5.130                   | 9.24                    |
| 6                | 2              | 6.210                   | 10.60                   |
| 7                |                | 7.280                   | 12.00                   |
| 8                | 3              | 8.350                   | 13.40                   |
| 9                |                | 9.410                   | 14.70                   |
| 10               | 4              | 10.500                  | 16.00                   |
| 11               |                | 11.500                  | 17.30                   |
| 12               | 5              | 12.600                  | 18,50                   |
| 13               |                | 13.600                  | 19.80                   |
| 14               | 6              | 14.700                  | 21.10                   |
| 15               |                | 15.700                  | 22.30                   |
| 16               | 7              | 16.800                  | 23.50                   |
| 17               |                | 17.800                  | 24.80                   |
| 18               | . 8            | 18.900                  | 26.00                   |
| . 19             |                | 19.900                  | 27.20                   |
| 20               | 9              | 21.000                  | 28.40                   |

Failure rate may be expressed a number of ways. Table 4 compares various ways of expressing failure rates.

Table 4. Failure Rates

| NO. OF FAILURES PER DEVICE HOURS | FAILURE RATE | % PER<br>1000 HOURS | PPM<br>(HOURS) | FITS    | MTBF<br>(HOURS)     |
|----------------------------------|--------------|---------------------|----------------|---------|---------------------|
| 1/1 × 109                        | 0.000000001  | 0.0001              | 0.001          | 1       | 1 × 10 <sup>9</sup> |
| 1/1 × 108                        | 0.00000001   | 0.001               | 0.01           | 10      | 1 × 10 <sup>8</sup> |
| 1/1 × 10 <sup>7</sup>            | 0.0000001    | 0.01                | 0.1            | 100     | 1 × 10 <sup>7</sup> |
| 1/1 × 106                        | 0.000001     | 0.1                 | 1              | 1000    | 1 × 106             |
| 1/1 × 10 <sup>5</sup>            | 0.00001      | 1 .                 | 10             | 10000   | 1 × 10 <sup>5</sup> |
| 1/1 × 10 <sup>4</sup>            | 0.0001       | 10                  | 100            | 100000  | 1 × 10 <sup>4</sup> |
| 1/1 × 10 <sup>3</sup>            | 0.001        | 100                 | 1000           | 1000000 | 1 × 10 <sup>3</sup> |

#### APPENDIX B. Radiation Hardness of 12V Bipolar Process

The Micro Linear 12V bipolar process has demonstrated selective hardness to radiation exposure. The components most commonly used in the 12V process which are described in table 1, were exposed up to

106 Rads total dose ionizing radiation. A second group of the same components were exposed to non-ionizing radiation of up to 1014 fluence neutrons/sq cm. Neither group was exposed to both types of radiation.

| DESCRIPTION                | BIAS<br>DURING<br>IRRADIATION | POST<br>IRRADIATION<br>MEASUREMENTS | FIGURES |
|----------------------------|-------------------------------|-------------------------------------|---------|
| Minimum Geometry NPN       | V <sub>CES</sub> = +5V        | Δh <sub>fe</sub>                    | 1, 4    |
| Lateral Quad Collector PNP | V <sub>CES</sub> = -5V        | Δh <sub>fe</sub>                    | 2, 5    |
| Vertical PNP               | V <sub>CES</sub> = -5V        | ∆h <sub>fe</sub>                    | 3, 6    |
| 45Ω N+ Resistor            | No bias                       | ΔR                                  | 3, 6    |
| 850Ω P+ Resistor           | No bias                       | ΔR                                  | 3, 6    |
| 10KΩ Implanted P Resistor  | No bias                       | ΔR                                  | 3, 6    |
| 10pF Capacitor             | No bias                       | Δ۱                                  | 3, 6    |

Table 1. Components

Figures 1 through 3 show the results of the ionizing radiation tests. Figures 4 through 6 show the results of the non-ionizing radiation tests.

 The resistors and capacitors were not significantly altered by exposure to these radiation levels. They are not included in the figures.

#### Summary

The  $h_{\rm fe}$  of the NPN transistors degrade by approximately 50% at  $10^5$  Rads and 80% at  $10^6$  Rads. The PNPs degrade more severely by approximately 80% at  $10^5$  Rads and reach unity at  $10^6$  Rads. Degradation vs. neutron fluence is similar but less severe.

Micro Linear circuits, exclusively using NPN devices and passive components, can be designed to perform in a high radiation environment.



Figure 1.



Figure 2.



Figure 3.



Figure 5.



Figure 4.



Figure 6.

# **/M8 Military Product Flow**

## **Section 9**

| /M8 Program                | 9-1 |
|----------------------------|-----|
| /M8 Product Screening Flow | 9-2 |
| /M8 Manufacturing Flow     | 9-3 |
| /M8 Product Qualification  | 9-5 |
| Ordering Information       | 9.6 |



## **Military Product Flow**

A specification to establish the general test methods and procedures for purchase of integrated circuits to military quality and reliability assurance requirements.

Micro Linear is committed to supplying the military marketplace with service, as well as, quality and reliable components second to none. The Micro Linear /M8 program is designed to provide off-the-shelf high integration linear integrated circuits with extended screening and testing utilizing the methods of MIL-STD-883C, Class B as its reference documentation.

The Quality and Reliability Assurance program at Micro Linear Corporation is a wide ranging program involving engineering and manufacturing designed to produce the highest quality linear integrated circuits available.

#### Wafer Inspection

Emphasis is placed on statistical analysis, electrical measurements on specially designed Process Control Monitors in accordance with MIL-STD-414 (sampling by variables), visual inspection, and film measurements. Potential reliability hazards are investigated and detected early by utilizing diagnostic and device structures on each wafer and periodic SEM analysis.

#### Assembly Inspection

Comprehensive receiving inspection for all materials and piece-parts is performed in accordance with the strictest quality assurance procedures. To assure conformance and control to specifications, documented quality control checks and monitors are performed on-line.

#### Testing

Micro Linear has invested in the latest "state-of-the-art" analog testers to achieve the most complete and thorough parametric testing of integrated circuits in the industry. Data sheets provide the customer a precise listing of parameters which are 100% tested. The calibration system is in compliance with MIL-STD-45662.

#### Traceability

For complete traceability to the wafer fab and assembly lot, a mark is placed on all units giving information on a unit-by-unit basis.

Micro Linear considers traceability to be essential for good engineering control and additional insurance for its customers. The information provided exceeds the seal week control required by MIL-M-38510.

#### **ESD** (Electro Static Discharge)

Products are fully characterized to MIL-STD-883C, Method 3015 and strict controls on handling and packaging are observed. A full ESD program, from design through manufacturing, incorporates training of all employees who handle Micro Linear products.

#### **Major Change Control**

Major change controls are in place to notify customers in accordance with MIL-M-38510. Micro Linear reviews all process, product, and package changes. All changes with possible impact are submitted for a requalification, which may include electrical, mechanical, and/or thermal characterization. Reliability requalification is performed if applicable.

#### Quality Assurance

Process monitors and gate inspections insure that all devices are properly tested and that the required sample tests are performed prior to shipment. Inspection records and reports concerning monitors and inspection data are utilized to status the quality level of products going through final test operations. Statistical sampling plans ensure the quality of the product.

Micro Linear welcomes OEM quality system surveys. Micro Linear is qualified by a number of customers to MIL-Q-9858A and MIL-I-45208 for military programs.

#### Failure Analysis and Reporting of Customer Returns

A formal program exists to record, analyze and take appropriate corrective action on all returns. A Corrective Action Committee reviews on a weekly basis all discrepancies and assigns responsibility to implement solutions or improvements. A report is generated and sent to the customer stating our findings and action.

## /M8 Military Product Flow

## /M8 Product Screening Flow

Micro Linear's standard extended screening process outlined below utilizes the methods of MIL-STD-883C, Class B as it's reference documentation. Despite lower cost and faster delivery of the following standard /M8 flow, there are cases where a custom or special flow is required. Micro Linear is ready to discuss and accomodate custom flows to meet design or other mandatory requirements.

|                                                            | OPERATION                                                    | CONDITION                                                                                    |  |
|------------------------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------|--|
| 1                                                          | 100% Internal Visual                                         | Method 2010, Condition B                                                                     |  |
| 2                                                          | 100% Temperature Cycling                                     | Method 1010, Condition C                                                                     |  |
| 3                                                          | 100% Constant Acceleration,<br>Y1 Orientation Only           | Method 2001, Condition E                                                                     |  |
| 4                                                          | 100% Seal Fine Leak                                          | Method 1014, Condition A                                                                     |  |
| 5                                                          | 100% Seal Gross Leak                                         | Method 1014, Condition C                                                                     |  |
| 6                                                          | 100% Pre Burn-In Electrical, 25°C                            | Data Sheet, 100% Noted Parameters                                                            |  |
| 7 .                                                        | 100% Burn-In, 160 Hrs at 125°C                               | Method 1015                                                                                  |  |
| 8                                                          | 100% Post Burn-In Electrical, 25°C                           | Data Sheet, Parameters Noted 100% Tested                                                     |  |
| 9                                                          | Percent Defective Allowable Calculation                      | PDA = 5%                                                                                     |  |
| 10                                                         | 100% Final Electrical Test,<br>-55°C and +125°C              | Data Sheet Parameters Noted 100% Tested                                                      |  |
| 11                                                         | QA Sample 116/0 Electrical Test,<br>-55°C, +25°C, and +125°C | Group A, Subgroups 1, 2, 3, 4, 5, 6, 7, 8, 9, 10, 11 Data Sheet Parameters Noted 100% Tested |  |
| 12 Quality Conformance Inspection<br>Test Sample Selection |                                                              | Method 5005.11 Group B                                                                       |  |
| Α                                                          | Resistance to Solvents                                       | Method 2015                                                                                  |  |
| В                                                          | Solderability, Soldering Temperature of 245 ± 5°C            | Method 2022 or 2003                                                                          |  |
| С                                                          | Bond Strength, Ultrasonic                                    | Method 2011, Condition C or D                                                                |  |
| 13                                                         | Sample LTPD = 2, C = 1 Seal Fine Leak                        | Method 1014, Condition A                                                                     |  |
| 14                                                         | Sample LTPD = 2, C = 1 Seal Gross Leak                       | Method 1014, Condition C                                                                     |  |
| 15                                                         | 100% External Visual Method 2009                             |                                                                                              |  |
| SHIP                                                       |                                                              |                                                                                              |  |

#### /M8 Manufacturing Flow

Screening to the /M8 flow is part of the manufacturing flow shown below. The numbered steps correspond to the operations of the /M8 product screening flow.



#### /M8 Manufacturing Flow (Continued)



operation key
incoming material
production
production or
quality monitors
quality inspection

Note 1: Marking of product screened to /M8 test methods and procedures is as follows:



Note 2: Country of origin may be United States, Korea, Hong Kong or Thailand.

#### /M8 Product Qualification

Generic data can be provided for the following qualification conditions or methods.

Actual qualification on a given lot can be performed on a customer lot basis. Contact your Micro Linear sales representative for any additional price adder and delivery information.

#### Group C Die-Related Tests

| Test                                                             | Condition                                     | Quantity/Accept No. |
|------------------------------------------------------------------|-----------------------------------------------|---------------------|
| Steady-State Life (Burn-In<br>Circuit Available Upon<br>Request) | Method 1005<br>1000 Hr at 125°C or equivalent | LTPD 5              |
| End Point Life<br>Test Electricals 25°C                          | Data Sheet,<br>100% Noted Parameters          |                     |
|                                                                  | Group D Package-Related Tests                 |                     |
| 1. Physical Dimensions                                           | Method 2016                                   | LTPD 15             |
| 2. a. Lead Integrity                                             | Method 2004                                   | LTPD 15             |
| b. Seal<br>Fine<br>Gross                                         | Method 1014<br>Condition A<br>Condition C     |                     |
| 3. a. Thermal Shock                                              | Method 1011<br>Test Condition B<br>15 Cycles  | LTPD 15             |
| b. Temperature Cycling                                           | Method 1010<br>Test Condition C<br>100 Cycles |                     |
| c. Moisture Resistance                                           | Method 1004                                   |                     |
| d. Seal<br>Fine<br>Gross                                         | Method 1014<br>Condition A<br>Condition C     |                     |
| e. Visual Examination                                            | Method 1004<br>Method 1010                    |                     |
| f. End Point<br>Electricals 25°C                                 | Data Sheet<br>100% Noted Parameters           |                     |
| 4. a. Mechanical Shock                                           | Method 2002<br>Condition B                    | LTPD 15             |
| b. Vibration, Variable<br>Frequency                              | Method 2007<br>Condition A                    |                     |
| c. Constant Acceleration                                         | Method 2001<br>Condition E<br>Y1 Orientation  |                     |
| d. Seal<br>Fine<br>Gross                                         | Method 1014<br>Condition A<br>Condition C     |                     |
| e. Visual Examination                                            |                                               |                     |
| f. End Point Electricals 25°C                                    | Data Sheet<br>100% Note Parameters            |                     |

#### **REFERENCES**

Government documents and specifications.

|   | FED-STD-2090  | Clean Room and Work Station Requirements,<br>Controlled Environment.              |
|---|---------------|-----------------------------------------------------------------------------------|
|   | MIL-M-38510   | Micro Circuits, General Specification for.                                        |
|   | MIL-Q-9858    | Quality Program Requirements.                                                     |
|   | MIL-STD-414   | Sampling Procedures and Tables for Inspection by Variables for Percent Defective. |
|   | MIL-STD-883   | Test Methods and Procedures for Microelectronics.                                 |
| ć | MIL-STD-11331 | Parameter to be Controlled for the Specification of Microcircuits.                |
|   | MIL-STD-45662 | Calibration Systems Requirements.                                                 |

#### ORDERING INFORMATION

Product processed to the /M8 flow is ordered by adding /M8 to the standard product part number.

#### Example:



All /M8 product are shipped with a certificate of conformance. Information with regard to non-standard electrical testing or preconditioning, and wafer traceability may be obtained by contacting your Micro Linear sales representative.

# **Application Notes**

# Section 10

| Application Note 1 — FB3600 Digital Logic Design                               | 10-1   |
|--------------------------------------------------------------------------------|--------|
| Application Note 2 — Trimming Analog Bipolar Arrays                            | 10-8   |
| Application Note 3 — Design Techniques for Low Input Bias Current              | 10-11  |
| Application Note 4 — High Frequency Filter Design Using the ML2111             | 10-13  |
| Application Note 5 — ML2200, ML2208 Software Driver                            | 10-33  |
| Application Note 6 — Fiberoptics                                               | 10-37  |
| Application Note 7 — Expanding the ML2200 Input Multiplexer                    | 10-47  |
| Application Note 8 — Micro Linear's One Pin Crystal Ocillators                 | 10-52  |
| Application Note 10 — An Improved Method of Load Fault Detection               | 10-75  |
| Application Note 11 — Power Factor Enhancement Circuit                         | 10-77  |
| Application Note 12 — Generating Phase Controlled Sinewaves with ML2036        | 10-79  |
| Application Note 13 — Designing with 10BASE-T Transceivers                     | 10-81  |
| Application Note 14 — Generating Fixed Frequency Sinewaves with ML2035         | 10-84  |
| Application Note 15 — Designing an IEEE 802.3 FOIRL Transceiver                | 10-86  |
| Application Note 16 — Theory & Application of the ML4821                       | 10-102 |
| Application Note 19 — Phase Modulated PWM Topology with the ML4818             | 10-120 |
| Application Brief 1 — How to Set the Sensitivity of the ML4621, ML4622, ML4624 | 10-13  |
| Application Brief 2 — ML4632 Verses a Voltage Driven Output                    | 10-13  |



# **Application Note 1**

# FB3600 Digital Logic Design

Micro Linear's Bipolar ASIC Technology allows the mixture of both analog and digital circuitry on an integrated circuit. Micro Linear has combined the advantages of TTL, and ECL logic on our FB3600 family of bipolar tile arrays. Our +5 volt version of ECL can interface to the outside world at standard TTL, CMOS or 10K ECL levels. It requires the use of only a standard +5 volt power supply. On-chip, gate propagation delay times as low as 2 nanoseconds are possible. High density ECL digital components occupy fifty percent of Micro Linear's FB3635 tile array. In addition, a certain amount of digital logic can be implemented on all of the FB3600 tile arrays.

Traditionally, 10K ECL logic uses -5.2 volts supply. This additional supply is only needed for applications requiring an external ECL logic interface. Our FB3635 and FB3621 tile arrays contain schottky components. These components are often useful for implementing high speed TTL & CMOS output drivers. On-chip ECL Logic requires a voltage reference which changes over temperature. Normally, on-chip voltage references are designed to be stable over variations in temperature. The schematic diagram for this circuit has been provided.

This application note has been designed to aid a design engineer using a workstation with Micro Linear's analog ASIC design libraries. The circuits provide basic building blocks which can be integrated on our FB3600 family of tile arrays. The circuitry and discussion provided in this application note provide a starting point for the design engineer's own workstation circuit design and simulations.

#### Two Input ECL NOR Gate

One of the major advantages of ECL logic is that the transistors never saturate. This plus the small signal swings reduce the propagation delay time through the gate. The propagation delay can be adjusted by changing the current level used by the circuit. The gate propagation delay decreases as the operating current level increases.

The ECL NOR gate, shown in figure 1, is designed for conventional +5 volt power supply operation. VCS is a preset bias voltage of 1.35 volts. This develops a voltage drop of 750mV across R2. The two ECL inputs (Input A & Input B) have a logic high (true) value of 4.25 volts and a logic low (false) value of 3.50 volts. VBB1 is a preset bias voltage which is about half way between the logic high and logic low voltages.

Micro Linear's single +5V operation is different from traditional 10K ECL logic which uses a single -5.2 volt supply. This establishes the 10K ECL logic high level in between -.810 and -.960 volts and a logic low level is in between -1.650 and -1.850 volts.

The NOR gate operates on the current flow from Q4. All the current from Q4 will be steered through either the Q3 leg or the Q1/Q2 leg of the circuit. If either Input A

Figure 1. NOR Gate



or Input B logic voltage is high, all the current will flow up the Q1/Q2 leg of the circuit. This occurs because either or both transistors (Q1, Q2) have an input voltage which is above Q3 input voltage. Current flowing up the Q1/Q2 leg will cause a 750mV voltage drop to occur across R1 (same resistance as R2). This also results in Output Y being set at 5 volts minus 750mV minus 750mV (Q5 base to emitter voltage drop). Thus, Output Y is set at a logic low level (3.05 volts).

Both inputs need to be logic low for Output Y to have a logic high result (4.4 volts). In this case, the voltages on both Q1 and Q2 bases are less than the voltage on the base of Q3. This will cause all the current from Q4 to flow up the Q3 leg. The base of Q5 will be about 5 volts since the voltage drop across R1 is close to zero.

It is important to note that R1 always equals R2 and that the voltage drops (typically 750mV) across the base emitter will change with temperature. Since all the transistors on this IC are about the same temperature, they and the ECL voltage references will all track together with temperature. Thus the ECL logic works well over variations in temperature. The absolute values of the voltages stated above will change slightly with temperature. The values of resistors R1, R2, and R3 are adjusted for the desired speed vs power tradeoffs. The values shown in the NOR gate (figure 1) are typical values.

Figure 1 also shows an Output YY terminal. Some ECL logic gates need to have an extra diode voltage drop for its output. We will call this the "bias level B" output/input. The Output Y terminal does not have this extra diode voltage drop. Thus, we will call this the "bias level A" output/input.

#### Two Input ECL NAND/AND Gate

The basic operation of this gate's differential pair and the two output stages is very similar to the NOR gate discussion. The NAND/AND gates input stage requires Input A to be a "bias level A" input and Input B to be a "bias level B" input. A "bias level A" input needs to be driven by a "bias level A" output. Similarly, a "bias level B" input needs to be driven by a "bias level B" output.

The NAND/AND gate shown in figure 2 has two output sections. The NAND output uses section A output stage. The AND output uses section B output stage. This gate can have either output stages omitted.

The NAND gate has its "bias level A" result on Output X and its "bias level B" output on Output XX. Similarly, the AND gate has its "bias level A" result on Output W and "bias level B" output on Output WW.

#### Two Input ECL XOR Gate

The basic operation of this gate's two differential pair and the output stages is very similar to the NAND/AND gate discussion. Figure 3 contains a circuit diagram for this gate. It uses one "bias level A" (Input A) input and one "bias level B" input (Input BB). The gates output is available as "bias level A" (Output W) and as "bias level B" (Output WW).

Figure 3. XOR Gate



L L L H L H L H H H H L

Figure 2. NAND/AND Gate



| A  | В | X | W  |
|----|---|---|----|
| Ĺ  | Ĺ | Н | L  |
| ·H | L | L | L  |
| L  | Н | L | .L |
| Н  | Н | L | н  |

#### **ECL Data Latch**

The circuit diagram for a single bit ECL data latch is shown in figure 4. As long as the Clock Input is logic high, the data latch will pass the data from the Data Input through to the output. If the input data changes, the output will track the change. This is called the pass through mode of operation. The pass through mode will end as soon as the Clock Input signal changes to logic low. When this transition occurs, the current value of input data will latch. The data latch will remain fixed as long as the clock remains low. Should the Clock Input return to the high state, the data latch will return to the pass through mode of operation. The data latch is level triggered instead of edged triggered.

Both the Clock Input and the Data Input are "bias level A" inputs. The "bias level A" outputs are Q and  $\overline{Q}$ . The "bias level B" outputs are QQ and  $\overline{QQ}$ .

When the Clock Input is high, the current value of the Data Input will be present at the Q and QQ outputs. An inverted version of Data Input will be present at the  $\overline{Q}$  and  $\overline{Q}Q$  outputs. When the Clock Input is low, the latched value of the previous Data Input will be present at the Q and QQ outputs.

The data latch circuit contains circuitry to adjust the Clock Input signal. The circuitry shown in section A contains a circuit for converting a "bias level A" logic input into two "bias level B" output signals. The two output signals reflect the input signal and a complement of the input signal.

Figure 4.



The "bias level A" clock input signal drives the base of Q1. Transistor Q1 and Q2 form a different pair. The base of Q2 is driven by a reference voltage which is midway between logic high and logic low. When the Q1 input signal is high, the current will flow only through the Q1 leg of the differential pair. This will cause the collector of Q1 to have a voltage of about 4.25 volts and the collector of Q2 to have a voltage of about 5 volts. Substantial current will now flow through Q3. Thus, a "bias level A" logic low is present at the emitter of Q3. The diode in series with Q3 emitter shifts the output voltage to a "bias level B" output. This "bias level B" output will have a logic low value. Note that the Q3 outputs represent the complement of the Clock Input signal. Thus, a low Clock Input signal will result in a logic high output at the emitter of Q3.

A buffered version of the Clock Input signal is provided. This output will have the same logic level as the Clock Input signal. A "bias level A" version of the Clock Input signal is available at the emitter of Q4. The diode in series with Q4 emitter shifts the output voltage to a "bias level B" output.

The buffered Clock Input signal and its buffered complement will drive the bases of Q5 and Q6, respectively. When the data latch is in the data pass through mode (Clock Input high), transistor Q5 is turned on and transistor Q6 is turned off. If the Data Input is logic high, all of the current in the differential pair (Q7 & Q8) will flow in the Q7 leg. The current flow through the

resistor in the Q7 leg will produce a 750mV drop. This sets the collector of Q7 at 4.25 volts. This will cause Q11 emitter to be at "bias level A" logic low (output  $\overline{Q}$ ). Output  $\overline{Q}\overline{Q}$  will be "bias level B" logic low. The lack of current flow in the Q8 leg will cause the collector of Q8 to be at about 5 volts. This will cause the emitter of Q12 to be logic high ("bias level A"). Output QQ will be at "bias level B" logic high.

When the Data Input is logic low, then all of the current will flow through the Q8 leg. Transistor Q11 emitter will now be at logic high. Output  $\overline{QQ}$  will be at "bias level B" logic high. Transistor Q12 emitter will now be at logic low and the output QQ will be at logic low.

The data latch will store the current state of the output when the Clock Input signal changes to logic low. This will cause transistor Q5 to turn off and transistor Q6 to turn on. The base of Q9 gets its input from output Q. The base of Q10 gets it's input from the output Q. Since it takes a few nanoseconds for Q11 and Q12 to change state after the input data changes, the data latch is now getting its input data from the previous output data. This feedback loop causes the data latches output to remain fixed.

The data latch also contains a CLEAR input. This input should normally be logic low ("bias level B"). A logic high will reset the data latch to logic low. As long as the CLEAR input is logic high, the data latch will remain reset.

#### One Bit ECL Register or Flip Flop

The circuit shown in figure 5 can be used as a single bit positive edge triggered register or as a flip flop. We shall first review its operation as a one bit register. This circuit latches the Input Data upon the Clock Input changing from logic low to logic high. The data will remain latched until the next time the Clock Input changes from logic low to logic high. Similar to the data latch circuit, the Clock Input and Data Input signal are both "bias level A" inputs. The register has four outputs. The outputs are available in both "bias level A" (Q and  $\overline{\rm Q}$ ) and "bias level B" (QQ and  $\overline{\rm QQ}$ ). The register's stored value (Q and QQ) and its complement value ( $\overline{\rm Q}$  and  $\overline{\rm QQ}$ ) are also provided.

This circuit is simply two data latches in series. Both data latches use a common clock. When one latch is in the data pass through mode, the other latch is latched. When the Clock Input signal is high, data latch A is latched and data latch B is in the pass through mode. When the Clock Input signal is low, data latch A is in the data pass through mode and data latch B is latched. If the Clock Input signal

changes from low to high, latch A will latch its current input data and data latch B will pass data latch A output values directly to its output. This can change the data register's output. If the Clock Input signal changes from high to low, the output data will not change since latch B will latch itself using data provided by latch A previous outputs. Note that a flip flop can be implemented by connecting the register's  $\overline{\mathbf{Q}}$  output to the register's Data liquid

The register also contains a CLEAR input. This input should normally be logic low ("bias level B"). A logic high will reset the register to logic low. As long as the CLEAR input is logic high, the register will remain reset.

The Clock Input circuit has two "bias level B" outputs (point A and B). If these output connections are switched, the register will latch upon a logic high to low transition. This will cause it to be in pass through mode whenever the Clock Input is low. The data register will latch its data whenever the Clock Input is high.

Figure 5. Register or Flip Flop



#### TTL and CMOS Input Interface Circuit

This circuit, shown in figure 6, converts a TTL or CMOS logic level input into an on-chip ECL level input. Output Y is a "bias level A" version of Input A. Output YY is a "bias level B" version of Input A. Transistors Q1 and Q2 forms a differential pair. The string of three diodes (D1, D2, and D3) sets the base of transistor Q2 at 2.25 volts. Given a high TTL/CMOS logic level drive at Input A, resistor R1 will bias the base of Q1 to be above the base Q2. This will cause all of the current to flow through the Q1 leg of the differential pair. Since the voltage drop across R2 will be about zero, the base of Q4 will be at 5 volts. The emitter of Q4 will be "bias level A" logic high. A "bias level B" version of this output will be produced at Output YY.

When Input A is driven by a TTL/CMOS low logic level, the base of Q1 will be biased below the base of Q2. Now all of the current will flow through the Q2 leg of the differential pair. The current flow will causes a 750mV voltage drop to occur across R2. The emitter of Q4 (Output Y) is now set at a "bias level A" logic low. Diode D5 produces a "bias level B" version of this output.

#### **Voltage Reference for FB3600 ECL Logic**

The circuit shown in figure 8 supplies the necessary reference voltages for our ECL logic. It has been designed to vary the output voltage with temperature. This block has been designed by Mirco Linear's engineering department as a standard function block to be included on all ECL logic designs.

Figure 6. Input Interface



M3600

Figure 8.



Ę

#### On-chip ECL to TTL or CMOS Output Interface

The circuit shown in figure 7 takes an on-chip "bias level A" ECL input and produces a TTL/CMOS compatible output. If the input is logic high (true) then the output will be logic high (true). The circuit simply buffers and shifts the logic voltage level from on-chip ECL voltage levels to TTL/CMOS voltage levels.

Section A contains circuitry similar to the CLOCK input for the data latch circuit. It converts the input into two signals (buffered version and a complement buffered version). If the input is driven by a high logic level, Q1 will be turned on and Q2 will be turned off. This causes the base of Q3 to be 4.25 volts and the base of Q4 to be 5 volts. Iransistors Q3 and Q4 drives the bases of Q5 and Q6 respectively. Since the base voltage of Q4 is greater than the base voltage of Q3, the base voltage of Q6 will be greater than the base voltage of Q5. This will cause all of the current in the Q5 & Q6 differential pair to flow in the Q6 leg. If Input A is driven by a logic low level, all of the current in the Q5 & Q6 differential pair will flow in the Q5 leg.

The collector of Q6 drives the final output circuitry in section B. When Input A is at logic high, the collector of Q6 will be at .9 volts. The voltage drop across the base and emitter (.75 volts) of Q7 and Q8 will result in the bases of Q11 and Q12 being driven by less than .2 volts. Transistors Q11 and Q12 will be switched off. Since Q11 is off, the base of Q13 will be close to 5 volts. This turns Q13 on and results in a voltage of about 4.2 volts at the Output.

If Input A is at logic low, the collector of Q6 will be at 1.5 volts. The voltage drop across the base and emitter of Q7 and Q8 will result in the bases of Q11 and Q12 being driven by about .9 volts. This will turn on Q11 and Q12. With Q11 turned on, Q13 will be turned off and Q12 will be switched on. The output voltage will be about .75 volts.

We have just reviewed how section A circuitry drives the differential pair of Q5 & Q6. We have also reviewed how the collector of Q6 drives the output drive circuitry contained in section B. Next, we will examine how the Q5 & Q6 differential pair have been biased.

Section D contains a circuit known as a base emitter voltage multiplier. The voltage at the collector of Q15 will be determined by the following equation,

Voltage at collector of Q15 =  $[1 + (R1/R2)] \times .75$ 

The value of R1 and R2 is  $10 \mathrm{K}\Omega$  and  $4 \mathrm{K}\Omega$  respectively. The .75 represents the typical voltage drop across a transistors base to emitter. This sets voltage at the collector of Q15 at 2.6 volts. The voltage drop across the base and emitter of Q14 will set the collector voltage of Q5 at 2.6 – .75 = 1.85 volts.

When all of the current flows in the Q5 leg of the differential pair (Q5 & Q6), there will not be a voltage drop across the circuitry in section E (no current flow). The collector of Q6 is now set at 1.85 volts. If all of the current flows in the Q6 leg of the differential pair, there will be a .75 voltage drop across the diode. This sets the collector of Q6 at 1.1 volts.

The circuitry in section F provides a bias current for a current mirror. Resistor R3 value was chosen for a .5mA current flow with a 4.4 voltage drop across it. This input bias current generates the base to emitter voltage for Q16 which drives the bases of Q17, Q18, Q9 and Q10. Each of these transistors will sink .5mA.

Transistors Q19, Q21 and Q20 also form a current mirror. Transistor Q20 and its 8K emitter resistor have been added for stability. The purpose of the current mirror is to keep the curent flowing through Q3 and Q4 approximately equal.

Iransistors Q11 and Q12 are schottky clamped transistors. They consist of a npn transistor with a schottky diode connected between the base and the collector. The function of this diode is to limit the current flowing into the base. This prevents the transistor from saturating. The schottky diode sends the excess base current into the collector. This limits the voltage drop across the collector and the emitter to about 200mV. The typical base emitter voltage drop is .75 volts. These devices can be replaced with regular npn transistors if the logic's switching rates are low (a few MHz). Saturated transistors have much slower switching times than non saturated transistors.

## **Voltage Reference for FB3600 ECL Logic**

The circuit shown in figure 8 supplies the necessary reference voltages for our ECL logic. It has been designed to vary the output voltage with temperature. This block has been designed by Mirco Linear's engineering department as a standard function block to be included on all ECL logic designs.

Figure 7. Output Interface



\* BUILD UP OUT OF M3620s



# **Application Note 2**

# **Trimming Analog Bipolar Arrays**

High performance analog integrated circuits are becoming a necessity in the design of state of the art analog/digital systems. With standard analog IC's this requires the designer to specify premium performance parts. These same premium performance circuit functions are not typically available in semicustom arrays. By utilizing trimming techniques, though, improved performance can still be obtained. Trimming analog bipolar arrays is a very viable, cost effective approach for improving the key parameters of a circuit.

If tighter specifications are required than can be obtained using good design techniques the circuit may be trimmed at the wafer level by a technique of selectively shorting zener diodes. This is known commonly as zener zapping. This technique can be used to trim the input offset voltage of an op amp or the output voltage of a precision reference. For example, the offset voltage of our MLC350<sup>11</sup> operational amplifier can be trimmed from a maximum of 7mV to less than 1mV. The MLC340 voltage reference can be trimmed to an accuracy of better than 1%. Many types of parameters may be trimmed within the limitations of the technique as described below.

Although there are other ways in which a bipolar integrated circuit may be trimmed, zener zapping has become well established because it does not require extra processing steps and can be implemented at the wafer level. Unlike laser trimming, the technique is not limited to altering a resistive element, and does not require a large capital investment. Fusible links, another well-established method, requires currents in the ampere range in order to blow the standard 1 micron thick aluminum, resulting in a questionable blown connection. A thinner link would require additional wafer processing steps.

#### The Zener Zapping Technique

This process is called zener zapping because the emitterbase diode of a bipolar transistor is permanently shorted by passing a relatively large current through it while in the reverse breakdown avalanche mode. It produces a reliable 1-10 ohm link between the emitter and base pads. (See Fig. 1) This is a very reliable connection because of the double short which actually occurs. The first short is caused by the destruction of the pn junction. In addition, the presence of a large electric field during thermal runaway causes metal to migrate across the silicon surface beneath the oxide layer, producing a second short.

This set of events occurs when the voltage across the emitter-base junction is increased beyond the 6.3V

Figure 1.



avalanche breakdown point, to above 18V. At about 18V the instantaneous power dissipation exceeds 1.2W (figure 2) and an oscillatory, thermal runaway condition occurs. In less than a second the junction is destroyed leaving a 1–10 ohm short. The current required is less than 300mA, so remote probe pads (the bonding pads) can be used without damage to the pads or traces.

Figure 2.



Power Dissipation = iV = (69mA)(18V) = 1.24W

The circuit in figure 3 illustrates a simple implementation of this technique to alter the total resistance of a circuit path. Before any of the zeners are blown the total resistance equals 15R. This value can be altered to equal any integer multiple of R from 1R to 15R by selectively blowing only four zeners in a binary fashion. This is possible due to the binary arrangement of the resistor values. For example, to obtain a resistance of 5R,  $Q_2$  and  $Q_4$  should be shorted resulting in 4R + 1R = 5R. Note that 5 equals 0101 in binary which is represented by  $Q_4$ ,  $Q_3$ ,  $Q_2$ ,  $Q_1$  with shorts being 0's and opens being 1's.

Ź

Figure 3.



This type of circuit arrangement has two restrictions of which the designer should be aware. During normal operation of the circuit, the current through the resistor string should not be allowed to flow opposite to the direction indicated in the drawing. This would forward bias the base-emitter junction of the transistors, and effectively short out a resistor intended to be used. In

addition, the forward voltage drop across each of the resistors should not exceed the zener breakdown voltage, about 6.3V. This would allow current to flow out of the resistor string and through the zener, altering the intended operation of the circuit.

The preceding example illustrates the use of zener zapping to alter a resistive element in a circuit. In many cases modifying a current source is a more useful way of trimming a design. Figure 4a shows trimmable current sources used to reduce the input offset voltage of an op amp.

In this example the balance of current in two circuit paths is altered using zener zapping. This technique is particularly useful for reducing the input offset voltage of an operational amplifier which has added emitter degeneration in the input stage in order to improve slew rate (figure 4b). The emitter resistors used in this circuit, R<sub>6</sub> and R<sub>7</sub>, will contribute significantly to the offset voltage of the input stage. By modifying the balance of current between IA and IB the increased offset voltage V<sub>OS</sub> can be compensated. In this example there are again 4 bits of trimming resolution with the 3 least significant bits controlling one current path and the most significant bit controlling the other. With this configuration the balance of current can be altered in either direction. In other words, the current in T1 can be increased or decreased relative to T2.

Figure 4a.



Figure 4b.



To increase the current through  $T_1$  relative to  $T_2$  you simply short  $Q_1$ ,  $Q_2$ , and  $Q_3$  in a binary fashion to get increments of 1 from 11 to 71. To increase the current through  $T_2$  relative to  $T_1$  you short  $Q_4$  which increase the current through  $T_2$  by 81. Then if you want less current, short  $Q_1$ ,  $Q_2$ , and  $Q_3$  in a binary fashion to offset the increase in  $T_2$  by increments of 1 down to 11.

The source of current in the trim circuit should be of the same type as the circuit to be trimmed so their temperature coefficients will match. In this case the  $V_{REF}$  in both circuits should be the same, and resistors  $R_2$  and  $R_8$  should be of the same type,

Shorting zeners is an irreversible process. Thus, it is important to check the results of a trim bit pattern before actually destroying the junctions. This is done by shorting the probe pads externally in the desired pattern through relays. In this way all combinations can be tried and the best results can be chosen and implemented.

Although these two examples both use 4 bits (4 zeners) to trim a circuit, any number can be used to get more or less resolution. The designer should be aware though of the practical limitations of each circuit to be trimmed. Other error terms like temperature coefficients will eventually become significant, and additional trimming beyond this point would be fruitless. In addition, the more zeners you use, the more probe pads are required. In a full custom circuit where minimum die size is the ultimate goal, the additional die area required for the diodes, pads and trim circuitry may become significant. An array, however, typically has unused components available for the trim circuitry, and you only have to be concerned with the number of bonding pads available. If all of the pads are already being used for pinouts then a larger array would be required.

These examples illustrate the usefulness and flexibility of zener zapping. There are many other potential applications for this technique though, and with a good understanding of the basic diode shorting process the design engineer can be creative in its application.

<sup>&</sup>lt;sup>(1)</sup> The MLC350 is one of the circuits in Micro Linear's library of macrocells. Performance details of this circuit and other macrocells can be found in the FB300 Macrocell and Component Library booklet.

# **Application Note 3**

# **Design Techniques for Low Input Bias Current**

Analog systems often require high impedance inputs to accommodate the demand for higher accuracy. Measurement systems which interface to photodetectors or high impedance transducers require devices with low offset voltage and low input bias current. This is necessary to receive and amplify the signal without introducing any significant errors. Under this constraint, the designer will often select a FET as the primary input device. Although a FET input stage may be appropriate in a discrete circuit design, there are other all bipolar techniques which are just as effective and better suited to an analog array. In some cases, these techniques will out perform the FET alternative.

This application note describes three alternatives for obtaining low input bias currents. The design techniques described can be applied to many different types of circuits from simple emitter followers to complex amplifiers. For example, a typical all bipolar operational amplifier can achieve input bias currents of about 100nA with an offset voltages of about 1mV<sup>(1)</sup>. Unfortunately these characteristics are still not good enough for many of the applications previously mentioned. The input bias current can be minimized by using one of the following design techniques, 1) reducing the collector current 2) using a Darlington configuration 3) employing current cancellation techniques. This document will briefly describe the first two methods but will provide a detailed analysis of the cancellation technique as it provides the best performance trade-off and is the most involved.

#### **Reducing the Collector Current**

The simplest approach to achieve low input bias current is to reduce the collector current of the input transistors. Since the base current tracks the collector current by a factor of beta, reducing the collector current of the input transistors will reduce the input bias current into the bases. Beta will degrade at lower collector currents (figure 1), however, setting a practical limitation on this technique at about 50pA base current. If the circuit does not require a high slew rate or high gain bandwidth, this may be an acceptable method.

#### The Darlington Configuration

Figure 2 shows a differential Darlington configuration which will reduce the input bias requirements by a factor of beta. It will also double the offset voltage and reduce the voltage gain by 2. The offset voltage doubles due to the additional mismatching of the added devices, while the voltage gain suffers because only one-half of the input signal appears across the inner pair of transistors. A higher slew rate and gain bandwidth, though, can be achieved with this technique, over simply reducing the collector current, but it requires more components.

Figure 1. Current Gain vs. Collector Current



Figure 2.



 $I_1 \ll I_0$ 

## The Cancellation Technique

An all bipolar solution to low input bias current with low offset voltage while maintaining high collector currents for noise, slew rate or bandwidth reasons requires a technique called Input Bias Current Cancellation.

Input bias current cancellation is a circuit design technique which measures the input current and forces an equivalent amount back into the input nodes (figure 3). Ideally, this results in perfect cancellation of the input current. In the circuit in figure 3, the base currents into  $\mathbf{Q}_3$  and  $\mathbf{Q}_4$  duplicate the base currents into  $\mathbf{Q}_1$  and  $\mathbf{Q}_2$ . These currents are then sensed by  $\mathbf{Q}_5$  and  $\mathbf{Q}_7$  and equivalent currents are fed back, via  $\mathbf{Q}_6$  and  $\mathbf{Q}_8$ , into the input nodes. The total current at each input is thus,

$$l_{IN} = l_B - l_C$$

Figure 3.



Assuming all PNP betas  $(\beta_P)$  are equal, all NPN betas  $(\beta_N)$  and all base-emitter voltage drops are equal,

$$\begin{split} I_{C} &= I_{B} \, \frac{\beta_{N}}{(1+\beta_{N})} \, \frac{\beta_{P}}{(2+\beta_{P})} \\ I_{IN} &= I_{B} \, \left(1 - \frac{\beta_{N}}{(1+\beta_{N})} \, \frac{\beta_{P}}{(2+\beta_{P})} \right) \end{split}$$

If all betas are very high,

$$I_C = I_B$$
  
so  
 $I_{IN} = 0$ 

The main contributor to cancellation errors in this circuit is the low beta of the PNP devices. This sets a practical limitation on this technique at about 5-10% of the uncanceled current, as shown by the following example.

Assumptions:  $\beta_N = 100$ ,  $\beta_P = 30$ ,  $I_B = 70$ nA

$$I_{1N} = 70 \left(1 - \frac{100}{1 + 100} \frac{30}{2 + 30}\right)$$

 $I_{IN} = 70 (.0718)$ 

 $I_{1N} = 5nA$ 

This technique does not reduce the input *offset* current. In fact, the additional circuitry, with its additional mismatches, increases the offset current by a factor of about 3. The input bias current can be reduced to about the same value as the offset current, setting the limitation on this technique at about 1–10nA.

In the equations above, the betas of PNPs in the current mirror were assumed to be equal. To enhance the viability of this assumption, the  $V_{CE}$  of each PNP should be kept equal. With the cancellation circuitry tied to the positive supply the  $V_{CE}$  of  $Q_6$  and  $Q_8$  will change with the input voltage, while the  $V_{CE}$  of  $Q_5$  and  $Q_7$  will remain constant. This further aggravates any beta mismatch which already exists. To reduce this effect the circuit can be self-biased using current source  $I_{BB}$ , diodes  $D_1$  and  $D_2$ , and transistor  $Q_9$ , as shown in figure 4.

Figure 4.



This circuit keeps the voltage across the cancellation circuitry fixed as the input common mode voltage changes, which in turn keeps the beta of each device constant.

These techniques for reducing input bias current demonstrate the reality of achieving levels sometimes thought only possible with JFETs or MOSFETs. Circuits being considered for analog array integration which contain discrete FETs or FET input op amps should not be categorized as not possible. Rather, each individual circuit should be analyzed for its critical parameters, keeping in mind the trade-offs described above. If none of the bipolar solutions is adequate an external FET can always be used as an input buffer.

<sup>&</sup>lt;sup>(1)</sup> The offset voltage can be reduced by making use of wafer trimming techniques. At Micro Linear a process called zener zapping is used. For more information about this process see the application note titled "Trimming Bipolar Arrays".

# **Application Note 4**

# High Frequency Complex Filter Design Using the ML2111

Charles Yager Carlos Laber

#### 1.0 Introduction

Switched capacitor filters have been growing in popularity because of their advantages over active filters. Switched capacitor filters don't require external precision capacitors like active filters. Their cutoff frequencies have a typical accuracy of  $\pm 0.3\%$ , and they are less sensitive to temperature changes. This allows consistent, repeatable filter designs. Another distinct advantage of switched capacitor filters is that their cutoff frequency can be adjusted by changing the clock frequency. Switched capacitor filters offer higher integration at a lower system cost.

Until the introduction of the ML2111, commercially available switched capacitor filters were limited to about 20 KHz center frequencies. The ML2111 uses the versatile architecture of the MF10 with enhanced performance to reach center frequencies of up to 150 KHz with Q values up to 20.

Designing high frequency, high order filters using the ML2111 is the main topic of this application note. Particular attention is focused on mode 1c, which has the advantage of operating at high frequencies while allowing the center frequency to clock ratio to vary based on external resistors. A flexible building block is introduced which implements all the necessary types of bi-quads to realize high order complex filters. Finally an example is given which illustrates the design of an eighth order Elliptic bandpass filter with a center frequency of 90 KHz and a passband from 81 KHz to 100 KHz.

Figure 1: Signal Processing Systems

The first part of the application note covers a variety of issues: layout, how fast the system clock can be changed for sweeping filters, and some differences between continuous and sampled data filters. For the reader who is already familiar with sampled data filters, section 2 on Effects of Sampling, Aperature, Aliasing, and Signal Reconstruction may be skipped.

#### 2.0 Effects of Sampling

Since the ML2111 is a switched capacitor filter, it behaves as a sampled data system. Switched capacitor filters, as opposed to digital filters, are analog sampled data systems. The signal remains in the analog domain, as the charge on a capacitor. Whether using an analog or digital sampled data system, the effects of sampling the signal must be considered.

Figure 1 shows a time domain input and output signal of an analog sampled data system. In the ideal case, the sampled data system, samples the input signal instantaneously, or with an impulse function. The amplitude of each sample is equal to the instantaneous amplitude of the input signal. The output is a series of narrow pulses, each separated by time T, the sampling period.

#### 2.1 Aperture

Since an impulse function in the time domain corresponds to a flat spectrum in the frequency domain, the input spectrum is exactly reproduced in the frequency domain, however, in reality the sampling signal is periodic and has a finite pulse width. When convoluting a finite pulse width with an input spectrum  $F(j\omega)$  with unity amplitude, the result is found to be:

$$F_{st}(j\omega) = \frac{\tau}{T} \frac{\sin(\omega\tau/2)}{\omega\tau/2} \sum_{n = -\infty}^{\infty} F[j(\omega - n\omega_s)]$$
 (1)



Figure 2: Analysis of a Sampled Signal



From this equation, the gain is a continuous function of frequency defined by  $(\tau/T)$  (sin  $(\omega\tau/2)/(\omega\tau/2)$ ) where  $\tau$  is the sample pulse width in seconds, T is the sample period in seconds, and  $\omega$  the frequency in radians per second.

The time and frequency domain plots for the finite pulse width sampled signal are shown in figure 2. Figure 2 is a plot of the previous equations where the frequency spectrum is formed around multiples of the sampling requency. As long as the adjacent spectra do not overlay (aliasing distortion), the continuous signal can be reconstructed from the discrete samples.

To evaluate the amplitude distortion caused by having a finite pulse width, one can simply solve equation 1. Since the ML2111 has a zero-order hold  $\tau/T$  is unity. Assuming a 7.5 MHz sampling frequency and a bandwidth of 150 KHz, the amplitude distortion or attenuation is  $5.7 \times 10^{-3}$  dB.

The equation shows that when the sampling frequency is 40-50 times greater than the bandwidth, the aperture effects are negligible.

#### 2.2 Aliasing

Another potential source for distortion in a sampled data system is aliasing. Aliasing distortion occurs when the input frequency to a sampled data system contains frequency components above one half the sampling frequency. These higher frequency components beat with the sampling frequency and are reflected back into the baseband causing aliasing distortion.

The additional spectral components caused by sampling the input signal are the sum and differences of the input frequencies with multiples of the sampling frequency. For example, assume the input to a sampled data system is a sine wave with a frequency of 100 KHz ( $f_i$ ) sampled at 250 KHz ( $f_s$ ), as shown in figure 3a. The first few spectral

components will be at:  $(f_i = 100 \text{ KHz}; \text{ original signal}, f_s - f_i = 150 \text{ KHz}, f_s + f_i = 350 \text{ KHz}, 2f_s - f_i = 400 \text{ KHz}, 2f_s + f_i = 600 \text{ KHz}, \dots)$  Now assume  $f_i$  has a second harmonic, which would be at 200 KHz, the spectral components are shown in figure 3b. If our bandwidth of interest were from DC to  $f_s/2$ , then the  $f_s - 2f_i$  component interferes with the original signal. If we were to reconstruct the original signal by lowpass filtering it, we could not separate the aliased component,  $f_s - 2f_i = 50 \text{ KHz}$ , from the original signal.

If our bandwidth of interest is a bandpass, the aliased component may not interfere. For example, if the ML2111 were to be used as a four pole bandpass filter with a center frequency at 100 KHz and a Q = 10 as shown in figure 3c, then the aliasing components in the above example would be filtered out as shown in figure 3d. But if the ML2111 were to be used as a low pass filter, then the  $f_{\rm s}$  –  $2f_{\rm i}$  aliased component would not be filtered out by the ML2111, and an anti-aliasing filter would be needed.

If the input signal is not band-limited, and the aliasing components fall within the bandwidth of interest, then a lowpass filter or anti-aliasing filter must be placed in front of the ML2111. This filter must be a continuous filter rather than a sampled data filter, however, the complexity of this filter is typically much less than the ML2111 filters, and its frequency response is less critical allowing for relaxed component tolerances.

Since no frequency component can be totally eliminated, one must determine the acceptable amplitude of the aliasing components that will *not* impact the Signal to Noise ratio of the system.

The higher the ratio of sampling frequency to input bandwidth, the lower the requirements on the antialiasing filter. Figure 4 shows the effects of sampling rate

Figure 3. Aliasing Distortion Using Sample Data Filters



rate on the separation of sampled signal spectra. Note the amount of overlap increases as the sampling frequency is decreased for a fixed input signal bandwidth. In general, the higher the sampling frequency, the less aliasing distortion. Since the ML2111's sampling frequency is typically either 50 or 100 times greater than the input bandwidth, the aliasing distortion may be negligible.

# 2.3 Signal to Noise Ratio and Aliasing Distortion

To determine whether aliasing distortion could be a problem, one must first determine the Signal to Noise Ratio of the overall system. Aliasing distortion less than the signal to noise ratio is of no concern.

The data sheet specifies noise based on Q and bandwidth. From these specs one can deduce the S/N ratio of one bi-quad in the ML2111. Using a simplified example, a bandpass filter with a Q = 10 and a system clock to center frequency ratio of 50:1 has noise that is  $262 \,\mu\text{V/rms}$  over a 750 KHz bandwidth; taken from the specs in the data sheet. To determine the maximum input signal amplitude, one must consider the slew rate spec. The typical value is  $2 \, V/\mu\text{sec}$ , however a comfortable safety margin is  $1.495 \, V/\mu\text{sec}$  for the commercial temperature range and  $1.256 \, V/\mu\text{sec}$  for the military temperature range. The slew rate  $= 2\pi f A$ , where f is the maximum input frequency, and A is the peak amplitude in volts. Therefore A =  $1.495E6/(2*\pi*100E3) = 2.3 \, \text{Volts}$ ; and the S/N = 78 dB.

Based on a 100 KHz bandpass filter with a Q = 10, f<sub>CLK</sub>:f<sub>0</sub> = 50:1, and a signal to noise ratio of 78 dB, what sort of anti-aliasing filter would be sufficient? One must first look at the spectrum of the input signal, particularly in the 4.895 MHz to 4.905 MHz frequency range since this is the range that will be reflected back into the bandwidth of interest, 95 KHz to 105 KHz. If the frequency components in the 4.895 MHz to 4.905 MHz are below 78 dB, they will have a minimum impact on the signal to noise ratio. Let's assume that these frequency components are down only 20 dB. Then the anti-aliasing filter will have to attenuate the frequencies in the 4.895 MHz to 4.095 MHz range by 78 - 20 = 58 dB, and pass the frequencies in the 95 KHz to 105 KHz frequency range with no attenuation. A simple two pole Butterworth filter with a cutoff frequency of 170 KHz will be sufficient, however there will be an attenuation of about 0.5 dB at 100 KHz due to this filter.

Figure 5a shows a Sallen-Key active filter capable of implementing two poles, and figure 5b shows a Rauch filter also implementing two poles. These two active filters are good examples to use for anti-aliasing and reconstruction filters. Using the Rauch filter for the above example,  $C_5$  = 400 pF,  $C_8$  = 90 pF, and R =  $R_4$  =  $R_6$  =  $R_7$  = 5 k $\Omega$ . Fortunately the cutoff frequency for the antialiasing and reconstruction filters are not critical since capacitors can vary 5% and resistors can vary 1%. Taking into account component tolerance for our example, the cutoff frequency can vary worst case from 152 KHz up to 178 KHz.

The important aspects to note are that one must first determine the signal to noise ratio in the bandwidth of interest. Based on this bandwidth, are there any frequencies that will be reflected back into the bandwidth of interest, and if so how much will they need to be attenuated? Remember that frequency components reflected back outside of the bandwidth of interest, will be filtered by the ML2111. Since the ratio of the sampling frequency to the center frequency is large on the ML2111, most designs will not need an anti-aliasing filter, and if they do, a simple two pole butterworth should suffice.

#### 2.4 Signal Reconstruction

The output signal of a switched capacitor filter contains higher frequency components since it is a sampled signal. Many systems can accommodate these higher frequency components; however, if they interfere with the system's performance, then a signal reconstruction filter can be employed.

A time domain and frequency domain plot of the output from the ML2111 is given in figure 6. The output signal changes amplitude every clock period. These sharp transitions elicit high frequency components in the output signal. Once again, the fact that the ratio of the sampling frequency to the input bandwidth is high, reduces these distortion effects. As a result of the sin (x)/x envelope, the higher frequency components are attenuated. For example, assuming the input bandwidth is 100 KHz and

Figure 4: Effects of Sampling Rate on Aliasing Noise



the sampling rate is 5 MHz, the frequencies around 4.9 MHz are down 34 dB, and they degrade towards zero as the frequency reaches 5 MHz. A single pole reconstruction filter with a cutoff frequency at 200 KHz would add an additional attenuation of 27 dB at 4.9 MHz but would attenuate the output by 1 dB at 100 KHz. A two pole Butterworth as in figure 5a or 5b would yield 58 dB of attenuation at 4.9 MHz and only 0.5 dB at 100 KHz.

#### 3.0 Layout Considerations

The layout of any board with analog and digital circuitry combined mandates careful consideration. The most important steps in designing a low noise system are:

- 1. All power source leads should have a bypass capacitor to ground on each printed circuit board (PCB). At least one electrolytic bypass capacitor (50 µF or more) per board is recommended at the point where all power traces from the ML2111 join prior to interfacing with the edge connector pins assigned to the power leads.
- 2. Layout the traces such that analog signal and capacitor leads are far from the digital clock.
- Both grounds and power supply leads must have low resistance and inductance. This should be accomplished by using a ground plane where ever possible. Either multiple or extra large plated through holes should be used when passing the ground connections through the PCB.

- Use a separate trace for clock ground, and connect it to the edge connector board ground.
- 5. Use ground plane on both sides of PC board.
- All power pins on ICs should have 0.1 μF and a 0.01 μF capacitors in parallel tied to ground, and as close to the power pins as possible.
- Stray capacitance, lead lengths, and traces, on pin 4 and 17, the negative input of the op amp, should be kept to a minimum, particularly for high frequency filters which are more sensitive.

Figure 5a. Sallen-Key Filter



$$\frac{1}{s^2B + sC + 1}$$

B = 
$$R_4R_7C_5C_8 = 1/\omega_0^2$$
  $R_4 = R_7$   
C =  $C_5 (R_4 + R_7) = 1/Q\omega_0$ 

Figure 5b. Rauch Filter



DC Gain: 
$$\frac{R_6}{R_4}$$
 = H(0) [Minimize Parasitic C at Node  $\bigcirc$  ]

Transfer function:  $\frac{H(0)}{s^2 + s(C/B) + 1/B} = \frac{H(0)}{s^2 + s(\omega_0/Q) + \omega_0^2}$ 

$$B = R_6 R_7 C_8 C_5$$

$$C = \frac{R_6 R_7 C_8 + C_8 (R_6 + R_7) R_4}{R_4}$$

Choose Butterworth response for example:

$$\omega_0 = 2\pi [170 \text{ KHz}] \approx 1.06 \times 10^6 \text{ rad/s}$$
  
Q = .707  
say R<sub>4</sub> = R<sub>7</sub> = R<sub>6</sub> = R =>  $1/\omega_0^2$  =  $R^2C_8C_5$ 

$$\begin{split} C &= RC_8 + C_8(R_6 + R_7) = RC_8 + 2C_8R = 3RC_8 \\ &= > \frac{C}{B} = \frac{3RC_8}{R^2C_8C_5} = \frac{3}{RC_5} = \frac{\omega_0}{Q} \\ &= > \begin{cases} C_5 = \frac{3Q}{R\omega_0} & \text{say } R = 5 \text{ K}\Omega \\ & \therefore C_5 = 400 \text{ pF} \\ & C_8 = 90 \text{ pF} \end{cases} \end{split}$$

Figure 6: Signal Reconstruction





#### 3.1 Clocks and Output Loading

It is important to properly terminate the clock input to prevent overshoot. Each pin has protection diodes for Electro-Static Discharge (ESD), and any overshoot of more than 0.3 to 0.5 volts will be injected directly into the ML2111's ground and/or supplies. Matching the characteristic impedance of the line will prevent any ringing thus reduce clock noise.

When operating with high clock frequencies, the output of the op amp and integrators should be properly loaded. Ideally these outputs—LP, BP, and N—like to drive a total of 2 to 3 mA of peak current each. Assuming the output voltage swing is  $\pm 2$  volts, the sum of  $R_5$  and  $R_6$ , in mode 1c for example, should be 2 V/2 mA or about 1,000 ohms; assuming no other resistors are connected. Sometimes this is difficult to do if the ratios and loading cannot simultaneously be achieved. In this case an additional loading resistor placed as close as possible to the output pin will serve the purpose of properly loading the outputs.

#### 4.0 Sweeping Filters

One particularly nice feature of sampled data filters is the fact that the center frequency of a filter is directly related to the clock frequency. For a lowpass filter, increasing the clock frequency increases the cutoff frequency. Even though the center frequency increases proportionally with the clock, Q stays constant. Therefore in a bandpass filter, increasing the clock frequency increases the center frequency as well as the bandwidth. Table 2 in the data sheet illustrates this relationship. (Note that there is some Q deviation as the system clock goes beyond a certain value. Refer to figure 2E in the data sheet for a graph of this phenomenon)

A good rule of thumb for the maximum rate a filter can be swept is that the Sweep Rate should be less than the square of the bandwidth of the filter. This will reduce attenuation of the passband as a result of sweeping the filter. The theoretical derivation of this approximation is as follows.

Assume we have a bandpass filter with an in-band signal that starts at t = 0. The output of the filter will exponentially increase until it reaches the steady state gain of the passband. After 4 time constants ( $\tau$ ), the output sine wave will be at 98% of its final amplitude.

Sweeping a filter is analogous to keeping the filter constant and sweeping the input frequency. To prevent the filter from attenuating the sweeping input signal by more than 2% or 0.16 dB:

Sweep Rate 
$$\leq$$
 BW/4 $\tau$  (2)

but the time constant can be approximated by:

and, 
$$\tau \simeq Q/2\pi f_0 \eqno(3)$$
 
$$Q = f_0/BW \text{ or } BW = f_0/Q \eqno(4)$$

substituting  $\tau$  and BW into equation (2) results in:

Sweep Rate 
$$< \pi BW^2/2$$
 (5)

#### 5.0 High Frequency Operation

There are three basic modes for the ML2111 — mode 1, 2 and 3. Within each mode there are several variations as shown in the table below.

| Mode 1*             | High Frequency Mode                                                                             |  |
|---------------------|-------------------------------------------------------------------------------------------------|--|
| 1, 1a, 1d<br>1b, 1c | f <sub>0</sub> up to 150 KHz; Q up to about 20** f <sub>0</sub> up to 100 KHz; Q up to about 30 |  |
| Mode 2              | Flexible for Notches                                                                            |  |
| 2, 2a, 2b           | f <sub>0</sub> up to 30 KHz; Q up to about 30                                                   |  |
| Mode 3              | Most Flexible/Low Component Count                                                               |  |
| 3, 3a               | f <sub>0</sub> up to 30 KHz; Q up to about 30                                                   |  |

- Q and f<sub>0</sub> have an inverse relationship. This table is only an approximation. Actual performance depends on board layout and stray capacitance.
- \*\* 15% or less Q deviation. Higher Q's can be realized with greater deviation.

Mode 1 is the only mode which has the input amplifier outside the resonant loop. This is important because the input amplifier reduces the bandwidth potential of the filter. Only Mode 1 can achieve filters with resonant frequencies up to 150 KHz.

Inserting an ML2111 into an MF10, LMF100, or LTC1060 socket and increasing the clock frequency does not automatically increase the bandwidth potential up to 150 KHz. If these pin-compatible parts were designed using Mode 1, the bandwidth improvements would be realized; however if they were used in another mode, there would be limited bandwidth improvements.

Complex, high order filters usually have pole pairs with different center frequencies; Elliptical and Chebyshev filters are two examples. To realize two pole pairs in one ML2111 with different center frequencies, one must either use two different clocks, or use a mode which allows the center frequency to be modified by external resistors.

Using different clock frequencies to realize poles with different center frequencies is not recommended. Besides the additional expense of providing more than one clock, the two system clocks may beat with each other and possibly result in side tones that falls within the passband of the filter. Additionally if anti-aliasing is needed, separate anti-aliasing filters would be needed for each stage.

Looking at tables 1 and 2 in the ML2111 data sheet, one can see the modes that allow the center frequency to be modified by external resistors. These modes each have an additional coefficient multiplied by f<sub>CLK</sub>/100(50). From the block diagrams one can see that the modes which allow the center frequency to be modified, feedback the LP output using a resistor divider. The modes that restrict the ratio to 50 or 100 have a unity gain LP feedback.

If the coefficient multiplied by  $f_{\rm CLK}/100(50)$  is greater than or equal to 1, as in Mode 1b, then the ratio of  $f_{\rm CLK}$  to  $f_0$  can be less than 50 or 100. Whereas if this coefficient is less than or equal to 1, then the ratio of  $f_{\rm CLK}f_0$  can be greater than or equal to 50 or 100. Reducing the ratio of  $f_{\rm CLK}$  to  $f_0$  to less than 40 to 50 is not recommended. As the ratio of the sampling frequency to the center frequency is reduced, the approximation of a sample data filter to a continuous filter is reduced. Aperture effects increase, aliasing effects may increase, harmonics in the output increase, and the warpage between the discrete and the continuous filter increase. 40 to 50:1 is the minimum recommended ratio of  $f_{\rm CLK}$  to  $f_0$ .

Based on the above arguments one might conclude that 100:1 is better than 50:1. In general this is true for switched capacitor filters, but not for the ML2111. The specifications in the data sheet show that a 50:1 ratio provides a more accurate Q than a 100:1, and a 50:1 ratio allows higher frequency filters.

Mode 3 is the most flexible since the center frequency can be greater than or less than  $f_{CLK}/100(50)$  by selecting  $R_2$  and  $R_4$ . Its also the most efficient since it has the lowest component count. However mode 3 can only work up to 30 to 40 KHz or Qs up to the 10 to 30 range; higher  $f_0$  can be obtained with lower Qs. Sometimes a small capacitor ( $C_4$ ) across  $R_4$  can compensate the filter response and offer less Q deviation. The value should be selected by setting  $C_4$  equal to  $1/2\pi R_4$ BW where BW is approximately equal to 2 to 4 MHz.

Another reason mode 3 can only be used at lower frequencies is that there is a true sample and hold at the positive input of the summer. This sample and hold adds a 7.2 degree delay at the center frequency when using a 50:1 ratio (360°/50). By using a higher ratio this delay is lowered. Since the ML2111 allows a higher system clock than other competing devices, this delay can usually be made smaller for similar center frequencies.

In conclusion, for high frequency filters use Mode 1. For complex filters with various center frequencies use Mode 1c. In most cases one should choose 50:1 over 100:1 ratio for more accurate Q's and center frequencies.

#### 5.1 A Flexible Building Block

Figure 7 shows the block diagram of a second order section which includes both a complex pole pair and a complex zero pair. The poles are provided by the ML2111 and the zeros realized by one and sometimes two external op amps. This building block uses mode 1c which allows the poles to have a center frequency based on external resistors as well as the clock, plus it can be used in higher frequency filters since the op amp is outside of the resonant loop. The same feedforward circuit can be used on other modes as well, but for high

1

frequency filters, where each complex pole pair has a different center frequency, mode 1c is the best choice. As mentioned before, only when Butterworth filters are desired, use mode 1 to achieve higher frequencies and a higher dynamic range. The transfer function for the flexible building block is given below.

$$\frac{V_{O}}{V_{IN}} = \left(-\frac{R_{10}}{R_{17}}\right) \left[ \frac{s^{2} + \frac{R_{2}}{R_{3}} \left[1 - \frac{R_{17}}{R_{18}} \frac{R_{3}}{R_{1}}\right] s\omega_{1} + \left[1 + \frac{R_{2}R_{12}R_{17}}{R_{1}R_{19}} \left(1 + \frac{R_{5}}{R_{6}}\right)\right] \frac{R_{6}}{R_{5} + R_{6}} \omega_{1}^{2}}{s^{2} + \frac{R_{2}}{R_{3}} s\omega_{1} + \frac{R_{6}}{R_{5} + R_{6}} \omega_{1}^{2}} \right]$$
(6)

Figure 7: Flexible Building Block



At least one and sometimes two external op amps are required to realize the zeros. The first op amp serves as an inverter, while the second one sums the input signal with the lowpass and bandpass outputs. A fast op amp should usually be used with greater than 10 MHz bandwidth to minimize signal phase shifts. Depending on the application, sometimes a slower amplifier will suffice. In some cases no external op amp is necessary and the second op amp in the ML2111 if not being used will suffice. This was done in figure 34 in the data sheet.

With the Flexible Building Block a lowpass, highpass, notch, and allpass section can be realized by properly positioning the zero locations. Zero locations are chosen by selecting the appropriate resistors. The difference between the lowpass output provided by the ML2111 in mode 1c and the lowpass function realized by the flexible building block is that in mode 1c the response is monotonically decreasing, while the Flexible Building Block has a complex zero pair which inserts a ripple in the stop band and flattens out at high frequency.

Since the Flexible Buidling Block uses mode 1c, the pole equations remain the same whether there is feedforward or not. What changes is the zero location and the DC gain. The following equations are used to determine the pole locations and Q for the Flexible Building Block, which uses mode 1c.

$$f_0 = \frac{f_{CLK}}{100(50)} \sqrt{\frac{R_6}{R_5 + R_6}}$$

$$Q = \frac{R_3}{R_2} \sqrt{\frac{R_6}{R_5 + R_6}}$$

A handy set of equations to convert pole and zero locations given in rectangular coordinates to  $f_0$  and Q values is as follows:

Complex Pole =  $\sigma$  +  $i\omega$ ;

$$f_0 = \sqrt{\frac{\sigma^2 + \omega^2}{2\pi}} \quad Q = \frac{1}{2} \sqrt{1 + (\omega/\sigma)^2}$$
 (7)

By cascading several of these building blocks, complex high frequency Elliptical filters can be realized.

#### 5.2 Lowpass

For a lowpass design with a notch, the zeros should be placed on the  $j\omega$  axis at frequencies greater than the poles' center frequency. In the numerator of the transfer function for equation 6, the coefficient for  $s\omega_1$  should be

set to zero; setting 
$$\frac{R_3}{R_1} = \frac{R_{18}}{R_{17}}$$
.

Since 
$$\frac{R_6}{R_5 + R_6} \omega_1^2 = \omega_0^2$$
, the coefficient

1 +  $\frac{R_2R_{12}R_{17}}{R_1R_{11}R_{19}}\left(1 + \frac{R_5}{R_6}\right)$  determines the center frequency of

the zero. In this form it is always greater than one, therefore the center frequency of the zero is always greater than the center frequency for the poles; hence a lowpass filter. The pole/zero location and the frequency response are shown below.

## **Application Note 4**



Equations for the lowpass configuration:

$$\begin{split} \frac{R_{17}}{R_{19}} &= \frac{\left(\frac{f_Z}{f_0}\right)^2 - 1}{\frac{R_2}{R_1}\left(1 + \frac{R_5}{R_6}\right)} \\ &\text{ f}_Z = f_0 \ \sqrt{1 + \frac{R_2R_{12}R_{17}}{R_1R_{11}R_{19}}\left(1 + \frac{R_5}{R_6}\right)} \\ &\text{ DC Gain} = H_{OLP} = \left(-\frac{R_{10}}{R_{17}}\right) \left(1 + \frac{R_2R_{12}R_{17}}{R_1R_{11}R_{19}}\left(1 + \frac{R_5}{R_6}\right)\right) \end{split}$$

The ratio of the zero to the pole frequency determines the DC to high frequency attenuation.

When the zeros are at the same frequency as the poles the bi-quad becomes a notch, and there is no difference between the high frequency and low frequency gain. The larger the difference between the pole and zero frequencies, the greater the rejection. Figure 8 illustrates the relationship between pole/zero location and gain.

Figure 8: Varying f<sub>7</sub> and Keeping f<sub>0</sub> and Q Constant



#### 5.3 Highpass

For a highpass filter the zeros must be less than the center frequency for the poles. The pole/zero plot and the frequency plot are shown below.



To place the zeros at a lower frequency than the poles the coefficient  $1+\frac{R_2R_{12}R_{17}}{R_1R_{17}R_{19}}\left(1+\frac{R_5}{R_6}\right)$  must be less than one. This can be done by removing the inverter in figure 7, which makes the sign of  $R_{19}$  negative. To place the zeros on the j $\omega$  axis, once again  $\frac{R_3}{R_1}=\frac{R_{18}}{R_{17}}$ . Equations for the highpass configuration:

$$f_Z = f_0 \ \sqrt{1 - \frac{R_2 R_{12} R_{17}}{R_1 R_{11} R_{19}} \left(1 + \frac{R_5}{R_6}\right)}$$

$$H_{OHP} = -\frac{R_{10}}{R_{17}}$$

#### 5.4 Notch

Even though mode 1c provides a notch output, the notch realized by the flexible building block achieves 0 dB of gain at DC and at high frequencies regardless of the Q value. The problem with the notch in mode 1c is that

$$H_{ON1}$$
 (f  $\rightarrow$  0) =  $H_{ON2}$  (f  $\rightarrow$  f<sub>CLK</sub>/2) =  $\sqrt{\frac{R_6}{R_5 + R_6}}$ 

As Q increases  $H_{ON1,2}$  must decrease otherwise the bandpass output node, BP pin 2 or 19, will saturate. The restriction is that  $H_{OBP} = 1 = -R_3/R_1$ . Let's take a simple case when  $R_5 = 0$ , then  $H_{ON1} = H_{ON2} = 1/Q$ . The plot below shows the notch for different Q's in mode 1c.

Figure 9: Mode 1c Notch when R<sub>5</sub> = 0



To realize the notch using the Flexible Building Block the zeros must be placed on the  $j\omega$  axis at the same resonant frequency as the poles. Therefore from equation 6,  $\frac{R_3}{R_1} = \frac{R_{18}}{R_{17}}$  and  $R_{19} \rightarrow \infty$ . Setting  $R_{19}$  equal to infinity means removing it from the circuit; which saves an op amp and a few resistors.  $H_{OBP}$  still must equal one, however the gain at DC and  $f_{CLK}/2$  is independent of Q;  $H_{ON1}$  (f  $\rightarrow$  0) =  $H_{ON2}$  (f  $\rightarrow$   $f_{CLK}/2$ ) =  $-R_{10}/R_{17}$ . Tuning  $R_{18}$  adjusts the depth of the notch. See figure 34 in the data sheet for an example.

## 5.5 Allpass Equalizer

An allpass filter is used to linearize the filter's phase response. A linear phase response results in a constant group delay. An allpass filter keeps the gain constant and just shifts the phase. To keep the gain constant and only shift the phase, the poles and zeros must be equal but on opposite sides of the s-plane as shown below.



S-plane representation of 2nd order Allpass Filter

The Flexible Building Block can function as an allpass when  $R_{19}\to\infty$  and  $\frac{R_{17}R_3}{R_{18}R_1}$  = 2. The Transfer function for the allpass is:

$$\frac{V_O}{V_{IN}} = \left(-\frac{R_{10}}{R_{17}}\right)^3 \frac{s^2 - \frac{R_2}{R_3} \omega_1 s + \frac{R_6}{R_5 + R_6} \omega_1^2}{s^2 + \frac{R_2}{R_3} \omega_1 s + \frac{R_6}{R_5 + R_6} \omega_1^2}$$
(8)

#### 5.6 Frequency Compensation

In some cases it is possible to improve the Q accuracy and minimize Q deviation by adding a capacitor (C<sub>5</sub>) in parallel with R<sub>5</sub> in figure 7. This capacitor serves as compensation for a pole at around 2.4 MHz in the output of LP. The zero location should be placed at around 2.4 MHz, where the internal pole is. Unfortunately C<sub>5</sub> adds a pole as well as a zero to this branch. If this pole is too close to the zero, the benefit of C<sub>5</sub> is diminished. The zero location is:  $f_Z = 1/2\pi R_5 C_5$  and the pole location is:  $f_p = 1/2\pi (R_5 \parallel R_6) C_5$ , (R<sub>5</sub>  $\parallel R_6$  is the parallel equivalent resistance). The larger the ratio of the pole frequency to the zero frequency, the better this capacitor will serve.

The highest center frequency attained is when  $R_5$  equals zero. (Note: Practically speaking  $R_5$  should never be zero, to allow fine tuning of  $f_0$ .) Unfortunately  $C_5$  cannot properly compensate the 2.4 MHz internal pole with a negligible value for  $R_5$ . To overcome this problem, compensation can be achieved at high frequencies using an op amp in the LP feedback branch as shown in figure 10.

The center frequency in mode 1c is calculated by the following equation:

$$\frac{f_{CLK}}{f_0} = \frac{50}{\sqrt{k}}$$
 where k = Transfer function

With a passive feedback loop using  $R_5$  and  $R_6$ ,  $k = \frac{R_6}{R_5 + R_6}$ . However when using the op amp configuration as in figure 10,  $k = \left(\frac{R_6}{R_5 + R_6}\right)\left(1 + \frac{R_8}{R_7}\right)$ . When k = 1 the ratio is 50. Using active feedback in mode 1c has the unique advantage of allowing the ratio of clock to center frequency to be less than 50 by setting k greater than 1. It is not recommended to use ratios less than 40-50, however this feature does allow more freedom in tuning the center frequency of the pole above or below the ratio of 50. If the circuit uses a crystal for  $f_{CLK}$ , and the pole needs to be tuned,  $R_8$  could be a potentiometer to allow tuning of the pole. For this compensation to work  $\frac{R_8}{R_7}$  should be 4-9 to provide phase lead before phase lag.

Figure 10: Compensation Using Active Feedback for High Frequency Poles



 $C_5$  = 33-66pF (Depends on board's parasitics)

 $R_8 = 1800\Omega$ ;  $R_7 = 200$ 

 $R_6 = 100\Omega$ ,  $R_5 = 900\Omega$ 

Using mode 1 instead of mode 1c as configured in figure 7, is a better solution for high frequency poles; however there are certain cases where mode 1 cannot be used. For example, if one of the two bi-quads in the ML2111 is already used in mode 1c, then the other one must also operate in mode 1c. It would be less expensive to add an op amp to the second bi-quad of an existing ML2111 than to add an additional ML2111 just to use one bi-quad operating in mode 1.

Figure 11a shows the Q accuracy vs. clock frequency in mode 1c using passive feedback for a Q approximately equal to 10. Q inaccuracy dramatically increases just beyond 100 KHz center frequency. Figure 11b shows Q accuracy vs. center frequency in mode 1c using active feedback with a DC transfer function of 1. The op amp used for this measurement was an AD5539, where

 $\frac{R_8}{R_7} = \frac{R_5}{R_6} = 9.$  This op amp is a good choice because it has a wide bandwidth, 220 MHz, and is low cost. The figure shows that Q deviation does not dramatically increase until well beyond 120 KHz; therefore for higher frequency operation and high Q, the use of mode 1c with active feedback is recommended.

Figure 11a: Mode 1c with Passive Feedback



$$\frac{R_3}{R_2}$$
 = 10;  $R_5$  = 0;  $R_1$  =  $R_3$  = 20K

Figure 11b: Mode 1c with Active Feedback



$$C_5 = 33pF; \frac{R_3}{R_2} = 10; R_5 = 0; R_1 = R_3 = 20K$$

## 6.0 Design Methodology for Complex Filters

The previous section described how to use the Flexible Building Block to implement lowpass, highpass, notch, and allpass second order sections. Higher order filters are achieved by cascading these second order sections. For example an Elliptical notch is accomplished by cascading lowpass and highpass sections as shown in figure 12.

An Elliptical bandpass is also a combination of highpass and lowpass sections, except for a bandpass filter the cutoff frequency for the highpass bi-quads are lower than the cutoff frequency for the lowpass.

Figure 12: Fourth Order Elliptic Notch



Once the pole and zero location have been determined for the filter desired, the next step is to choose the proper mode of operation and translate the center frequency and Q values for each pole and zero into resistor values. If the pole and zero locations are given in real and imaginary values, they can be converted to  $f_0$  and Q by using equation 7.

For center frequencies between 0 and 20 KHz, either mode 3 or mode 1c can be used. Sometimes mode 3 or mode 3a will result in a lower component count. However mode 3 should be used with caution since high Qs and high parasitic capacitance on pin 4 and 17 can lead to oscillations. This can usually be compensated by using a capacitor across R4, which provides some phase lead, and low value resistors such as 1-2 Kohms.

For center frequencies between 20 to 100 KHz, where each pole has a different center frequency, mode 1c should be used. This range can be extended up to 120 KHz with active compensation in the LP feedback path as shown in figure 11b. The combination of high Qs (20 to 30), and high frequencies (above 80 to 100 KHz), and parasitic capacitance across  $R_6$ , can lead to oscillations. This can be dealt with by placing a capacitor  $C_5$  across  $R_5$ , or by using active compensation. Additionally the signal swing should be limited to about 1 to 1.4 volts peak-to-peak.

10

For filters where f<sub>0</sub> is the same for all pole locations, such as Butterworth, Lowpass or Highpass. High order filters with cutoff frequencies up to 150 KHz can be realized using mode 1. In this case the signal level can be increased to 2.82 volts peak-to-peak.

## 7.0 Design Example

The following is an example an eighth order Elliptic bandpass filter with a center frequency of 90 KHz and a bandwidth of 19 KHz. This filter was designed built and tested on its own printed circuit board. A print of the masks for the PCB, and a photograph of the performance of the filter is included at the end of this section.

In general, high Q filters (Elliptic and Chebyshev) will have higher sensitivity to component and temperature variations and higher noise than low Q filters such as Butterworth and Bessel.

a) 8th Order Elliptic Bandpass with the following Filter characteristics:

Amax: 0.5 dB (peak to peak passband ripple)

Amin > 50 dB (stopband attenuation)

(f<sub>1</sub>, f<sub>2</sub>) Passband: 81,000 to 100,000 Hz (geometrically symmetric) =>  $f_c^2 = f_1 \times f_2$ 

(f<sub>c</sub>) Center: 90,000 Hz

Stopband: 70.5 KHz to 115 KHz

b) Obtain:

$$\text{Poles} \left\{ \begin{array}{ll} f_{01} = 80839 \; \text{Hz} & \qquad Q_1 = 30.2 \\ f_{02} = 85820 \; \text{Hz} & \qquad Q_2 = 10.86 \\ f_{03} = 94383 \; \text{Hz} & \qquad Q_3 = 10.86 \\ f_{04} = 100200 \; \text{Hz} & \qquad Q_4 = 30.2 \end{array} \right.$$

$$Zeros \begin{cases} f_{za} = 69185 \text{ Hz} \\ f_{zb} = 50082 \text{ Hz} \\ f_{zc} = 117080 \text{ Hz} \\ f_{zd} = 161733 \text{ Hz} \end{cases}$$

 After considering a few pole-zero pairing combinations the following (not necessarily optimum) combination was adopted.



**Note:**  $G_i$  are the high frequency gains. (=  $R_{10}/R_{17}$ )

Because of difficulty in solving equations first order equation were calculated and final values found by using potentiometer.

- d) Choose  $f_{CLK}$  = highest  $f_0$  = 100200 @ 50:1 => 50 $f_0$  = 5.01 MHz. Choose ~ 10% higher  $f_{CLK}$  = 5.5 MHz. It's better to choose a slightly larger  $f_{CLK}$  to be able to adjust  $R_5$ .
- e) Design Procedure.

Section 1. \*) Want a ratio = 
$$\frac{5.5 \text{ MHz}}{80839 \text{ Hz}} \cong 68 = R_t$$
  
in Mode 1c  $R_t = 50 \times \sqrt{1 + \frac{R_5}{R_6}} = > 1 + \frac{R_5}{R_6} = 1.8516$   
Assume  $R_5 + R_6 = 1000 \Omega$   
then  $1 + \frac{R_5}{R_6} = \frac{1000}{R_6} = 1.8516$   
=>  $R_6 \cong 540\Omega$  (fixed R)  
=>  $[R_5 = R_6 \ (1.8516 - 1) \cong 460 \ \Omega]$  [1000  $\Omega$  trim pot]

\*) Want Q = 30.2 use following approximation:

$$\frac{R_3}{R_2} \approx \frac{Q~\sqrt{1+\frac{R_5}{R_6}}}{1+Q(f_0/f_X)}~\text{(Note)} \label{eq:R3} \text{; where } f_X = 2.4~\text{MHz} \\ \text{(internal pole)}$$

 $\cong$  20.4 => assume R<sub>2</sub> = 2000  $\Omega$  and R<sub>3</sub>  $\approx$  40.7 K $\Omega$  (100 K trim pot) and initially assume R<sub>1</sub> = R<sub>3</sub> = 40.7 K $\Omega$ 

\*) Zero. Use the following approximation.

$$f_{za} = 69185 \text{ Hz}$$

$$\frac{R_{17}}{R_{19}} \cong \frac{1 - (f_z/f_0)^2}{\frac{R_2}{R_1} \left(1 + \frac{R_5}{R_6}\right)} = \frac{1 - (69185/80839)^2}{1/20 \times 1.8516} = 2.89$$

Since  $R_{19}$  loads the LP output then assume  $R_{19} > 5000\Omega$ . Also since later we will fine tune the gains this relationship will slightly change. Thus, initially assume a higher  $R_{17}$  which can be change later if needed.

Choose  $R_{17} \cong$  30 K $\Omega$  (fixed R) and  $R_{19} \approx$  10 K $\Omega$  (20 K $\Omega$  trim pot) choose  $R_{18}$  =  $R_{17}$  (initially) and  $R_{10}$  =  $R_{17} \times G_1$  = 30K  $\times$  .123 = 3690  $\Omega$  (fixed R)

(Note: This is a first order approximation that underestimates the value of Q, whose final value will be tuned in later in the breadboard stage.)

- 1. By looking at the bandpass output adjust  $R_5$  until the peak frequency is  $f_0$ , in this case 80839 Hz
  - 2. Then adjust R<sub>3</sub> until Q = 30.2
  - Then change R<sub>1</sub> until the peak of the bandpass or lowpass output (larger of the two) is about 0 dB.
     R<sub>1</sub> does not need to be a trim pot.
  - Now by looking at the output of the section adjust R<sub>19</sub> to place the zero at the correct frequency (in this case 69185 Hz)

## **Application Note 4**

- Adjust R<sub>18</sub> to obtain a deeper notch. Sometimes R<sub>18</sub> is not needed at all and can be removed from the circuit.
- 6. Check the high frequency gain so that it is  $G_1 = .1231$
- 7. Design the rest of the sections the same way
- 8. Keep  $R_{10}$  of first section as a trim pot to slightly trim gain of the whole filter (if important in the application).

For this design these are the final values:

#### Section 1.

| $R_1 = 94.5 \text{ K}\Omega$                     | $R_{10} = 3.83 \text{ K}\Omega$        |
|--------------------------------------------------|----------------------------------------|
| $R_2 = 2 K\Omega$                                | $R_{17} = 32.4 \text{ K}\Omega$        |
| $R_3 = 66.2 \text{ K}\Omega \text{ (100 K pot)}$ | $R_{18} = 15 \text{ K}\Omega^{\circ}$  |
| $R_5 = 452 \Omega (1 K\Omega pot)$               | $R_{19} = 4.65 \text{ K}\Omega$        |
| $R_6 = 540 \Omega$                               | $H_{LP\ PEAK} = 1.1512 \ (+1.22 \ dB)$ |
|                                                  | $H_{BP} p_{EAV} = .846 (-1.45 dB)$     |

#### Section 2.

| $K_1 = 65 \text{ K}\Omega$                       | $R_{10} = 14.34 \text{ K}\Omega$ |
|--------------------------------------------------|----------------------------------|
| $R_2 = 2 K\Omega$                                | $R_{17} = 28.7 \text{ K}\Omega$  |
| $R_3 = 47.4 \text{ K}\Omega \text{ (100 K pot)}$ | R <sub>18</sub> = ∞              |
| $R_5 = 170 \ \Omega \ (500 \ \Omega \ pot)$      | $R_{19} = 2.9 \text{ K}\Omega$   |
| $R_6 = 830 \ \Omega$                             | $H_{LP,PEAK} = 1.12 (+.984 dB)$  |
|                                                  | $H_{BP\ PEAK} = .972\ (247\ dB)$ |

#### Section 3.

| $R_1 = 31.5 \text{ K}\Omega$                    | $R_{10} = 9.05 \text{ K}\Omega$          |
|-------------------------------------------------|------------------------------------------|
| $R_2 = 2 K\Omega$                               | $R_{17} = 40 \text{ K}\Omega$            |
| $R_3 = 23.3 \text{ K}\Omega \text{ (50 K pot)}$ | $R_{18} = 16.86 \text{ K}\Omega$         |
| $R_5 = 389 \Omega (1 K\Omega pot)$              | $R_{19} = 6.35 \text{ K}\Omega$          |
| $R_6 = 600 \Omega$                              | $H_{LP\ PEAK} = 1.074 \ (+.62 \ dB)$     |
|                                                 | $H_{BP\ PFAK} = .834 (-1.58 \text{ dB})$ |

#### Section 4.

| $R_1 = 25 \text{ K}\Omega$                      | $R_{10} = 12 \text{ K}\Omega$            |
|-------------------------------------------------|------------------------------------------|
| $R_2 = 2000 \Omega$                             | $R_{17} = 99.97 \text{ K}\Omega$         |
| $R_3 = 21.4 \text{ K}\Omega \text{ (50 K pot)}$ | R <sub>18</sub> = ∞                      |
| $R_5 = 279 \Omega (500 \Omega pot)$             | $R_{19} = 6 K\Omega$                     |
| $R_6 = 732 \Omega$                              | $H_{LP\ PEAK} = 1.12 \ (+.924 \ dB)$     |
|                                                 | $H_{BB} p_{EAV} = .953 (418 \text{ dB})$ |

Note: All R's are 1% metal film 1/4W Trim pots are 25 turns. 1/2W

When placing resistors in and out of the ML2111 filter circuit, specifically  $R_3$ , the filter will oscillate at  $f_0$  due to the Q going to infinity. Also when designing high frequency high Q filters, such as  $f_0$  = 100 KHz and Q = 30 like pole #4, high voltage swings may cause nonlinear operation provoking oscillations. Changing  $f_{CLK}$  momentarily to a much lower value will restore the filter to a stable linear operation. Thus it is important for high frequency, high Q filters to limit the input signal swing to about 500-700 mV peak.

# 7.1 Performance Measurements, Schematics and PCB Layout

Figure 13: Frequency Response of Eighth Order Elliptic Filter.



The center frequency is at 90 KHz with the lower cutoff at 81 KHz and the upper cutoff at 100 KHz. The stopband is down -55 dB at 70.5 KHz and 115 KHz.

Figure 14: Passband of Filter Showing 0.5 dB Ripple.



Figure 15: Group Delay.



A constant group delay can be achieved by adding allpass equalizer sections to this filter.

Figure 16: Power Spectral Density of the Noise



This plot shows that the pole/zero pairing and order of the bi-quad sections chosen was not optimum as far as noise is concerned. The plot shows that the upper band edge of noise is higher than the lower band edge. A different combination of pole/zero pairing and order pairing would have yielded a flatter noise response and possibly a lower noise value; which would have then improved the S/N ratio. The current design yields S/N of about 40 dB assuming a noise bandwidth from 1 KHz to 179 KHz. Input voltage = 353 mV<sub>rms</sub>, output noise voltage = 3.14 mV<sub>rms</sub>.

Figure 17: Schematic Diagram of Printed Circuit Board



(Note that U2 and U7 are not used in this design. This is a general purpose development board and not a minimal component count design).

Figure 18a: PCB Layout Component Side



Figure 18b: PCB Layout Solder Side



10

## **ML2111 Application Board Parts List**

| Part #    |        | Value    | Note                                  |
|-----------|--------|----------|---------------------------------------|
| Resistors |        |          |                                       |
| R1A       | · ·    | 1 ΚΩ     |                                       |
| R2A       |        | 500 Ω    |                                       |
| R3A       |        | 1 ΚΩ     |                                       |
| R4A       |        | 1 ΚΩ     |                                       |
| R5A       |        | 500 Ω    |                                       |
| R6A       |        | 1 ΚΩ     |                                       |
| R11A      |        | 94.5 ΚΩ  |                                       |
| R12A      |        | 2 ΚΩ     | 1                                     |
| R13A      |        | 66.2 KΩ  | 100 KΩ Pot                            |
| R15A      |        | 452 Ω    | 1 KΩ Pot **                           |
| R16A      |        | 540 Ω    | 1141                                  |
| R17A      |        | 32.4 ΚΩ  |                                       |
| R18A      |        | 15 ΚΩ    |                                       |
| R19A      |        | 4.65 ΚΩ  | 10 KΩ Pot*                            |
| R110A     |        | 3.83 ΚΩ  | 10 KΩ Pot*                            |
| R111A     |        | OPEN     | 10 1725 1 00                          |
| R112A     |        | OPEN     |                                       |
| R114A     |        | OPEN     |                                       |
|           |        | 7        |                                       |
| RAA       | ***    | 100 Ω    |                                       |
| RAB       |        | 100 Ω    |                                       |
| R210A     |        | 14.3 ΚΩ  |                                       |
| R211A     |        | 5 ΚΩ     |                                       |
| R212A     |        | 5 ΚΩ     |                                       |
| R214A     |        | 2.5 ΚΩ   |                                       |
| R21A      |        | 65 ΚΩ    |                                       |
|           |        |          |                                       |
| R22A      |        | 2 ΚΩ     | 400 4/0 5                             |
| R23A      |        | 47.4 ΚΩ  | 100 KΩ Pot                            |
| R25A      |        | 170 Ω    | 500 Ω Pot**                           |
| R26A      | 1,4    | 830 Ω    |                                       |
| R27A      |        | 28.7 ΚΩ  |                                       |
| R28A      |        | OPEN     | 40 KO D                               |
| R29A      | - (    | 2.9 ΚΩ   | 10 KΩ Pot*                            |
| R1B       |        | 1 ΚΩ     |                                       |
| R2B       |        | 500 Ω    |                                       |
| R3B       | 100    | 1 ΚΩ     |                                       |
| R4B       |        | 1 ΚΩ     |                                       |
| R5B       |        | 500 Ω    |                                       |
| R6B       |        | 1 ΚΩ     |                                       |
| R110B     |        | 9.05 ΚΩ  |                                       |
| R111B     |        | OPEN     | 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 1 |
| R112B     |        | OPEN     | 1                                     |
| R114B     |        | OPEN     |                                       |
| R11B      |        | 31.5 ΚΩ  |                                       |
| R12B      |        | 2 ΚΩ     | 17.5                                  |
| R13B      | 1.0    | 23.3 ΚΩ  | 50 KΩ Pot                             |
| R15B      | 1 40   | 389 Ω    | 1 KΩ Pot**                            |
| R16B      |        | 600 Ω    |                                       |
| R17B      |        | 40 ΚΩ    |                                       |
| R18B      | - W    | 16.86 ΚΩ | 61.00                                 |
| R19B      | N 4 11 | 6.35 KΩ  | 50 KΩ Pot*                            |

| Part #                | Value             | Note                   |  |
|-----------------------|-------------------|------------------------|--|
| Resistors (Continued) |                   |                        |  |
| R210B                 | 12 ΚΩ             |                        |  |
| R211B                 | 5 ΚΩ              |                        |  |
| R212B                 | 5 ΚΩ              |                        |  |
| R214B                 | 2.5 ΚΩ            |                        |  |
| R21B                  | 25 ΚΩ             | `                      |  |
| R22B                  | 2 ΚΩ              |                        |  |
| R23B                  | 21.4 ΚΩ           | 50 KΩ Pot              |  |
| R25B<br>R26B          | 279 Ω<br>732 Ω    | 500 Ω Pot**            |  |
| R27B                  | 100 ΚΩ            |                        |  |
| R28B                  | OPEN              |                        |  |
| R29B                  | 6 ΚΩ              | 100 K Pot*             |  |
| Capacitors            |                   | 100 31 101             |  |
| C15A                  | OPEN              |                        |  |
| C15A<br>C25A          | OPEN<br>OPEN      |                        |  |
|                       | <del>- (.</del>   |                        |  |
| C15B<br>C25B          | OPEN<br>OPEN      |                        |  |
| C25B                  | 100 μF            | hypacs                 |  |
| C3                    | 100 μF<br>100 μF  | bypass<br>bypass       |  |
| C4                    | 0.1 μF            | bypass                 |  |
| C5                    | 0.1 μF            | bypass                 |  |
| C6                    | 0.1 μF            | U1 bypass              |  |
| C7                    | 0.01 μF           | U1 bypass              |  |
| C8                    | 0.1 μF            | U1 bypass              |  |
| C9                    | 0.01 μF           | U1 bypass              |  |
| C10                   | OPEN              | U2 bypass              |  |
| C12                   | OPEN              | U2 bypass              |  |
| C13                   | OPEN              | U2 bypass              |  |
| C14                   | OPEN              | U2 bypass              |  |
| C16                   | 0.1 μF            | U3 bypass              |  |
| C17                   | 0.01 μF           | U3 bypass              |  |
| C18                   | 0.1 μF            | U3 bypass              |  |
| C19                   | 0.01 μF           | U3 bypass              |  |
| C20<br>C21            | 0.1 μF<br>0.01 μF | U4 bypass              |  |
| C21<br>C22            | 0.01 μF<br>0.1 μF | U4 bypass<br>U4 bypass |  |
| C22<br>C23            | 0.01 μF           | U4 bypass              |  |
| C25<br>C24            | 0.01 μF           | U5 bypass              |  |
| C26                   | 0.01 μF           | U5 bypass              |  |
| C27                   | 0.1 μF            | U5 bypass              |  |
| C28                   | 0.01 μF           | U5 bypass              |  |
| C29                   | 0.1 μF            | U6 bypass              |  |
| C30                   | 0.01 μF           | U6 bypass              |  |
| C31                   | 0.1 μF            | U6 bypass              |  |
| C32                   | 0.01 μF           | U6 bypass              |  |
| C33                   | OPEN              | U7 bypass              |  |
| C34                   | OPEN              | U7 bypass              |  |
| C35                   | OPEN              | U7 bypass              |  |
| C36                   | OPEN<br>01 vE     | U7 bypass              |  |
| C37<br>C38            | 0.1 μF            | U8 bypass              |  |
| C30                   | 0.01μF            | U8 bypass              |  |

## ML2111 Application Board Parts List (Continued)

| Part #                 | Value   | Note       |  |
|------------------------|---------|------------|--|
| Capacitors (Continued) |         |            |  |
| C39                    | 0.1 μF  | U8 bypass  |  |
| C40                    | 0.01 μF | U8 bypass  |  |
| C41                    | 0.1 μF  | U9 bypass  |  |
| C42                    | 0.01 μF | U9 bypass  |  |
| C43                    | 0.1 μF  | U9 bypass  |  |
| C44                    | 0.01 µF | U9 bypass  |  |
| C45                    | 0.1 μF  | U10 bypass |  |
| C46                    | 0.01 μF | U10 bypass |  |
| C47                    | 0.1 μF  | U10 bypass |  |
| C48                    | 0.01 μF | U10 bypass |  |
| Jumpers                |         |            |  |
| J1A                    | IN      |            |  |
| J2A                    | OUT     |            |  |
| J1B                    | IN      |            |  |
| J2B                    | OUT     |            |  |

| Part #        | Value                      | Note |  |
|---------------|----------------------------|------|--|
| ICs           |                            |      |  |
| U1            | ML2111CCP                  |      |  |
| U2            | OPEN                       |      |  |
| U3            | LM318H                     |      |  |
| U4            | LM318H                     |      |  |
| U5            | LM318H                     |      |  |
| U6            | ML2111CCP                  |      |  |
| U7            | OPEN                       |      |  |
| U8            | LM318H                     |      |  |
| U9            | LM318H                     |      |  |
| U10           | LM318H                     |      |  |
| Miscellaneous |                            |      |  |
| 20            | scope probe sockets        |      |  |
| 3             | BNC connectors             |      |  |
| 3             | female banana plugs        |      |  |
| 2             | 20 pin low profile sockets |      |  |

<sup>\*</sup> Gain and zero frequency adjustment. May not be needed if application can tolerate slight variations in stop band.
\*\* R5 - In most cases R5 can be replaced by a 1% resistor after trimming has been done.

### Appendix A. Flexible Building Block Summary

### Lowpass -



$$\begin{split} &f_0 = \frac{f_{CLK}}{100(50)} \, \sqrt{\frac{R_6}{R_5 + R_6}} \; ; \; \mathbf{Q} = \frac{R_3}{R_2} \, \sqrt{\frac{R_6}{R_5 + R_6}} \\ &f_Z = f_0 \, \sqrt{1 + \frac{R_2 R_{12} R_{17}}{R_1 R_{11} R_{19}} \left(1 + \frac{R_5}{R_6}\right)} \; ; \\ &H_{OLP} = \left(-\frac{R_{10}}{R_{17}}\right) \left(1 + \frac{R_2 R_{12} R_{17}}{R_1 R_{11} R_{19}} \left(1 + \frac{R_5}{R_6}\right)\right) \\ &\frac{R_3}{R_1} = \frac{R_{18}}{R_{17}} \end{split}$$

### Highpass —



$$\begin{split} f_0 &= \frac{f_{CLK}}{100(50)} \, \sqrt{\frac{R_6}{R_5 + R_6}} \; ; \; Q = \frac{R_3}{R_2} \, \sqrt{\frac{R_6}{R_5 + R_6}} \\ f_Z &= f_0 \, \sqrt{1 - \frac{R_2 R_{12} R_{17}}{R_1 R_{11} R_{19}} \left(1 + \frac{R_5}{R_6}\right)} \; ; \; H_{OHP} = -\frac{R_{10}}{R_{17}} \end{split}$$

### Allpass —



$$\begin{split} f_0 &= f_z = \frac{f_{CLK}}{100(50)} \, \sqrt{\frac{R_6}{R_5 + R_6}} \; ; \; Q = \frac{R_3}{R_2} \, \sqrt{\frac{R_6}{R_5 + R_6}} \\ H_{OAP} &= -\frac{R_{10}}{R_{17}} \; ; \frac{R_{17}R_3}{R_{18}R_1} = 2 \end{split}$$

### Notch -



$$f_N = \frac{f_{CLK}}{100(50)} \; \sqrt{\frac{R_6}{R_5 + R_6}} \; ; \; \mathbf{Q} = \frac{R_3}{R_2} \; \sqrt{\frac{R_6}{R_5 + R_6}}$$

$$H_{ON1} \ (f \rightarrow 0) = H_{ON2} \ (f \rightarrow f_{CLK}/2) = - \, \frac{R_{10}}{R_{17}} \ ; \, \frac{R_3}{R_1} = \frac{R_{18}}{R_{17}}$$

### Appendix B. Derivation of Flexible Building Block Transfer Function

$$\begin{split} &V_{NP} = -\frac{R_2}{R_1} \, V_{IN} - \frac{R_2}{R_3} \, V_{BP} \\ &V_{LP} = \frac{\left(V_N - \frac{R_6}{R_5 + R_6} \, V_{LP}\right)}{s} \quad \omega_1 \\ &V_{LP} = \frac{V_{BP} \, \omega_1}{s} \\ &V_{BP} = \frac{\left(V_N - \frac{R_6}{R_5 + R_6} \, V_{LP}\right)}{s} \quad \omega_1 \\ &V_{BP} = \frac{s \, V_{BP} \, \omega_1}{s} \\ &V_{BP} \left[ \frac{s}{\omega_1} + \frac{R_2}{R_3} \, V_{IN} - \frac{R_2}{R_3} \, V_{BP} - \frac{R_6}{R_5 + R_6} \, \frac{V_{BP} \, \omega_1}{s} \right] \\ &V_{BP} \left[ \frac{s}{\omega_1} + \frac{R_2}{R_3} + \frac{R_6}{R_5 + R_6} \, \frac{\omega_1}{s} \right] = \frac{R_2}{R_1} \, V_{IN} \\ &V_{BP} = \left( -\frac{R_3}{R_1} \right) \frac{\frac{R_2}{R_3} \, s\omega_1}{s^2 + \frac{R_2}{R_3} \, s\omega_1 + \frac{R_6}{R_5 + R_6} \, \omega_1^2} \\ &V_{O} = -\frac{R_{10}}{R_{17}} \, V_{IN} - \frac{R_{10}}{R_{18}} \, V_{BP} + \frac{R_{12}}{R_{12}} \frac{R_{10}}{R_{10}} \, V_{LP} \\ &V_{O} = -\frac{R_{10}}{R_{17}} \, V_{IN} - \frac{R_{10}}{R_{18}} \left( -\frac{R_2}{R_1} \right) \quad \frac{s\omega_1 \, V_{IN}}{s^2 + \frac{R_5}{R_3} \, s\omega_1 + \frac{R_6}{R_5 + R_6} \, \omega_1^2} + \frac{R_{12}R_{10}}{R_{11}R_{19}} \left( -\frac{R_2}{R_1} \right) \quad \frac{\omega_1^2 \, V_{IN}}{s^2 + \frac{R_2}{R_3} \, s\omega_1 + \frac{R_6}{R_5 + R_6} \, \omega_1^2} \\ &V_{O} = \left( -\frac{R_{10}}{R_{17}} \right) \left[ \frac{s^2 + \frac{R_2}{R_3} \, s\omega_1 + \frac{R_6}{R_5 + R_6} \, \omega_1^2 - \frac{R_{10}R_2R_{17}}{R_{10}R_1R_{10}} \, s\omega_1 + \frac{R_{12}R_2R_{17}}{R_{11}R_{11}R_{19}} \, \omega_1^2} \right] \\ &V_{O} = \left( -\frac{R_{10}}{R_{17}} \right) \left[ \frac{s^2 + \frac{R_2}{R_3} \, s\omega_1 + \frac{R_6}{R_5 + R_6} \, \omega_1^2 - \frac{R_{10}R_2R_{17}}{R_{10}R_{10}R_{10}} \, s\omega_1 + \frac{R_{12}R_2R_{17}}{R_{11}R_{11}R_{19}} \, \omega_1^2} \right] \\ &V_{O} = \left( -\frac{R_{10}}{R_{17}} \right) \left[ \frac{s^2 + \frac{R_2}{R_3} \, s\omega_1 + \frac{R_6}{R_5 + R_6} \, \omega_1^2 - \frac{R_{10}R_2R_{17}}{R_{10}R_{10}R_{10}} \, s\omega_1 + \frac{R_{12}R_{2}R_{17}}{R_{11}R_{11}R_{19}} \, \omega_1^2} \right] \\ &V_{O} = \left( -\frac{R_{10}}{R_{17}} \right) \left[ \frac{s^2 + \frac{R_2}{R_3} \, s\omega_1 + \frac{R_6}{R_5 + R_6} \, \omega_1^2 - \frac{R_{10}R_3R_{11}R_{19}}{R_{10}R_{10}R_{10}} \, s\omega_1 + \frac{R_{12}R_{12}R_{17}}{R_{11}R_{11}R_{19}} \, \omega_1^2} \right] \\ &V_{O} = \left( -\frac{R_{10}}{R_{17}} \right) \left[ \frac{s^2 + \frac{R_2}{R_3} \, s\omega_1 + \frac{R_6}{R_3 + R_6} \, \omega_1^2 - \frac{R_{10}R_{11}R_{11}R_{19}}{R_{10}R_{10}R_{11}R_{11}R_{19}} \, \omega_1^2} \right] \\ &V_{O} = \left( -\frac{R_{10}}{R_{17}} \right) \left( \frac{s^2 + \frac{R_2}{R_3} \, s\omega_1 + \frac{R_6}{R_3 + R_6} \, \omega_1^2 - \frac{R_{10}R_{11}R_{11}R_{11}R_{11}}{R_{10}R$$

$$V_{1N} = \frac{R_{17}}{R_{17}} \left[ \frac{R_{17}}{R_{2}} + \frac{R_{2}}{R_{3}} s\omega_{1} + \frac{R_{6}}{R_{5} + R_{6}} \omega_{1}^{2} \right]$$

$$\frac{V_{O}}{V_{IN}} = \left(-\frac{R_{10}}{R_{17}}\right) \left[ \frac{s^2 + \frac{R_2}{R_3} \left[1 - \frac{R_{17}}{R_{18}} \frac{R_3}{R_1}\right] s\omega_1 + \left[1 + \frac{R_2R_{12}R_{17}}{R_1R_{11}R_{19}} \left(1 + \frac{R_5}{R_6}\right)\right] \frac{R_6}{R_5 + R_6} \omega_1^2}{s^2 + \frac{R_2}{R_3} s\omega_1 + \frac{R_6}{R_5 + R_6} \omega_1^2} \right]$$

## ML2200, ML2208 Software Driver

### 1.0 Introduction

This application note presents a very simple software driver for the ML2200/ML2208 Data Acquisition Peripheral. As mentioned in the data sheet, under section 6.0 "Methods of Data Transfer to the Microprocessor", there are several ways to handle the A/D converted data output from the ML2200/ML2208; 1) Data on Demand, 2) Polling; 3) Interrupt, or 4) DMA. This application note presents a driver for Data on Demand.

An application using Data on Demand requires the A/D converted data at arbitrary times, as opposed to the other three methods of data transfer which requires the microprocessor to periodically read the data. The ML2200/ML2208 operating in a Data on Demand mode is not running continuously. Data on Demand would be more characteristic of a data

acquisition application rather than a signal processing application which would need to sample a signal periodically in order to be able to reconstruct it.

The driver is written in pseudo code, which is no particular language but should be easily translatable to any computer language. It is a step-by-step process of reading and writing values to ML2200/ML2208 registers.

Four modules are covered: Initialization, Activate Conversion and Read Data, Self Test Diagnostic, Self Calibration Diagnostic, Power Down and Power Up Modules. Initialization covers power-up procedures and optionally may call Self Test and Self Calibration Diagnostic modules. Activate Conversion is the steady state module that is called each time the A/D data is desired. Power Down and Power Up are used only if this capability is desired.

### Initialization Mode (Power-On Initialization)

- 1) Power on
- Write (40H) to Control Register 2)
- Write (80H) to Control Register 3)
- Wait 16,520 external clocks 4)
- Read Status Register 5)
- 6) Is CLCP = 1, Yes: continue, No: go back to step 5
- Write (40H) to Interrupt Acknowledge Register
- Call (Self Calibration Diagnostic Module)

- : Reset
- : Set Calibration
- : CLCPAK
- : OPTIONAL
- ; Use Program shown on last page figure 1
- : Point to first
- : instruction RAM use
- : auto increment

- 8) Write (88H) to Index Register
- Write (08H) Window High Reg 9)
- Write (26H) Window Low Reg 10)
- Write (01H) Window High Reg 11)
- Write (26H) Window Low Reg 12)
- Write (02H) Window High Reg 13) 14) Write (26H) Window Low Reg
- 15) Write (03H) Window High Reg
- Write (26H) Window Low Reg 16)
- 17) Write (04H) Window High Reg
- Write (26H) Window Low Reg 18)
- 19) Write (05H) Window High Reg
- 20) Write (26H) Window Low Reg
- Write (06H) Window High Reg
- Write (26H) Window Low Reg
- Write (87H) Window High Reg Write (26H) Window Low Reg

25) Write (0AH) to Control Reg ; set MSTR bit so ; that pulse goes out ; each conversion and ; put in DMA mode to ; facilitate reading ; data.

26) Write (0BH) to Control Reg ; Set Run bit ; OPTIONAL ; end of initialization module.

### Activate Conversion and Read Data Module

(Called each time A/D converted data is desired)

1) Read status register

2) Is ISQ = 1? Yes: continue, No: go back to step 1

3) Write (10H) to Interrupt Acknowledge Reg

4) Wait  $(8 \times 31.4 \ \mu s = 251.2 \ \mu s)$ 

5) Read status register

6) DBR = 1? Yes: continue; No: go back to step 5

Read Window Low Register save as High Byte Read Window Low Register save as Low Byte

8) Go back to step 7 seven more times

9) Return

; acknowledge ISQ

; DMA mode allows ;  $\mu$ P to read High and

; Low bytes at same

; address

### Self Test Diagnostic Module

(Assumes the program in figure 1 is already loaded in the Instruction RAM as performed in the initialization module. When the SLFT bit is set, the diagnostic program is the same one as shown on page 22 of the data sheet. This module sets the SLFT bit, starts a conversion, then checks the data for the results.)

1) Read Control Register

2) Or (20H) ; Set SLFTST in ; Control Register ; don't set CAL bit

3) And (7FH)4) Write back into control register

5) Call (ACTIVATE CONVERSION AND READ DATA MODULE)

Check selftest data ; Data 0 = 0

; Data 1 = +1; Data 2 = -1; Data 3 = 0

; clear SLFT bit

(Note: these values may not be exact due to the potential noise in the system)

7) Read Control Register

8) And (5FH)

9) Write back into control register

10) Return

### Self Calibration Diagnostic Module

(This can be used to verify that the part is properly calibrated. It should be called between steps 7 and 8 in the initialization module. This test is not necessary since each production part is fully tested before it is shipped.)

; Wait for Data

; Point to Data

; Set the Run Bit

; Take out of Run Mode

| 1) | Write (08H) to Index Register                    | ; Point to the first |
|----|--------------------------------------------------|----------------------|
| 2) | Write (88H) to Window High Register              | ; Instruction        |
| 3) | Write (60H) to Window Low Register               | ; Load with RDCAL    |
| 4) | Write (01H) to Control Register                  | ; Set RUN bit        |
| 5) | Read Status Register                             | ; Wait for ISQ       |
| 6) | Is ISQ = 1? Yes: continue, No: go back to step 5 |                      |
| 7) | Write (10H) to Interrupt Acknowledge Register    | ; Start Program      |
| 8) | Read Status Register                             |                      |

Read Status Register

9) Is DBR = 1? Yes: continue, No: go back to step 8 Write (00H) to Index Register 10)

11) Read Window Low Register

Is Data = 0FFH? Yes: Failed Calibration, No: continue

Write (00H) to Control Register

Return

### Power Down Module

; Clear the Run Bit Read Control Register

2) And with (7EH)

3) Write Control Register

4) Read Status Register and Process any conditions

Write (0FFH) to Interrupt Acknowledge Register ; Clear all Interrupt ; Conditions

POWER DOWN (PDN pin goes low)

Return

### Power Up Module (Coming from a Power Down State)

POWER UP (PDN pin goes high)

Wait (10 msec)

Read Control Register 3)

Or with (01H)

And with (7FH)

Write to Control Register 6)

Return

|      | Last | ALRMEN | Mode                    | CHAN | Cycle | Gain | REF      |
|------|------|--------|-------------------------|------|-------|------|----------|
| SEQ0 | 0    | 0      | Intra Sequence<br>Pause | CH0  | 13    | 1    | Internal |
| SEQ1 | 0    | 0      | Immed Execute           | .CH1 | 13    | 1    | Internal |
| SEQ2 | 0    | 0      | Immed Execute           | CH2  | 13    | 1    | Internal |
| SEQ3 | 0    | 0      | Immed Execute           | CH3  | 13    | 1    | Internal |
| SEQ4 | 0    | 0      | Immed Execute           | CH4  | 13    | 1    | Internal |
| SEQ5 | 0    | 0      | Immed Execute           | CH5  | 13    | 1    | Internal |
| SEQ6 | 0    | 0      | Immed Execute           | CH6  | 13    | 1    | Internal |
| SEQ7 | 1    | 0      | Immed Execute           | CH7  | 13    | 1    | Internal |

Figure 1. ML2208 Program Used in Driver



Figure 2. ML2200/ML2208 Registers



Figure 3. ML2208 Bit Map of Instruction RAM



## **Fiberoptics**

### Introduction

Although fiberoptic technology has been around for some time, its cost and the lack of standardization has hindered its widespread application, until recently. The introduction of new integrated circuits developed specifically for fiberoptic systems has lowered the costs, making fiberoptic links more competitive. Applications in Telephony, LANs, WANs, and point to point high speed interfaces, have helped make fiberoptics one of the fastest growing segments in the electronics market.

Micro Linear's fiberoptic products can be used to implement a range of different fiberoptic interfaces. Data rates up to 100 Megabaud which are compatible with ECL or TTL are achievable using a single 5 volt supply. Most of the applications for these products require bandwidths above 1MHz, where the quality of the interface can be compromised with a poor implementation. With this in mind, having a thorough understanding of fiberoptics will significantly contribute to the success of a circuit design. This application note will address the transmit and receive circuits, some important PC board layout techniques, and will conclude with a sample circuit and board layout.

### **Fiberoptics**

Fiberoptic systems have several key advantages over their wire equivalents, which account for the continued effort to make them practical in more applications. The most significant advantage is the low level of attenuation seen with high frequency signals. This feature allows a higher degree of multiplexing than is achievable using wire. This is exactly what is needed for long distance telephone lines and computer networks. Other attractive features include a lack of RFI radiation and a low sensitivity to EMI noise. These characteristics make it easier to meet FCC regulations and increase the security of data transmissions.

In a fiberoptic system (figure 1) digital data is coded into a serial bit stream represented by bursts of light from a laser diode or LED. This light is channeled by the fiber to a PIN photodiode at the receiver which is sensitive to the frequency of the light transmitted. Because light effects the reverse current flow through a PIN photodiode, a transimpedance amplifier is required to convert this current to a voltage and boost the low level signal to something usable. A quantizing circuit usually follows because variable fiber lengths and conditions will distort the signal. The Quantizer squares the signal and conforms to standard interface levels (ECL or TTL).

Fiberoptics is not a perfect interface, though. The signal level can be attenuated by insertion loss at the transmitter and receiver, connector loss, and transmission loss. These losses limit the maximum length of the fiber and affect the requirements of the transmitter and receiver. In order to accommodate a worst case situation, a flux budget should be developed so that minimum circuit performance levels can be ascertained.



Figure 1.

### Defining a Flux Budget

$$10 \log \left( \frac{\phi_{T}}{\phi_{R}} \right) = \alpha_{O}L + \alpha_{TC} + \alpha_{CR} + n\alpha_{CC} + \alpha_{M}$$

A flux budget is a mathematical representation of the optical power in a fiberoptic system. It accounts for connector losses, attenuation due to fiber length, and a safety margin defined by the designer. Defining this budget is one of the first things that should be done when designing a fiberoptic link.

Each of the terms is defined as follows:

 $\phi_T$  is the flux ( $\mu$ W) available from the transmitter

 $\phi_R$  is the flux ( $\mu$ W) required by the receiver

 $\alpha_{\rm O}$  is the fiber attenuation constant (dB/km)

L is the fiber length (km)

 $\alpha_{TC}$  is the transmitter-to-fiber coupling loss (dB)

 $\alpha_{CC}$  is the fiber-to-fiber loss (dB) for in-line connectors

n is the number of in-line connectors

 $\alpha_{CR}$  is the fiber-to-receiver coupling loss (dB)

 $\alpha_M$  is the safety margin (dB)

A graphical representation of the flux budget is shown in figure 2. Option (a) depicts the use of in-line connectors. Option (b) is without them.



Figure 2.

To keep power consumption at a minimum, the appropriate starting point is the minimum acceptable signal level at the receiver. This minimum received power level, summed with several interface losses gives the minimum output power of the LED. If the fiber length can vary in a given system then the dynamic range of the receiver is important and the maximum received power must also be calculated.

### Dynamic Range

The dynamic range of the receiver must be large enough to accommodate all the variables a system may present. Figure 3 shows an example dynamic range calculation for transmission distances ranging from 10 meters to 1000 meters with 12.5dB/km cable, and up to two in-line connectors.

 $\begin{array}{llll} \alpha_{LED} = \text{LED output variation} & = & 7.0 \text{dB} \\ \alpha_{LDC} = \text{LED driver variation} & = & 2.2 \text{dB} \\ \alpha_{OL} = & 1 \text{km} \times & 12.5 \text{dB/km} & = & 12.5 \text{dB} \\ n\alpha_{CC} = & 2 \times & 2 \text{dB} & = & 4.0 \text{dB} \\ \alpha_{M} & = & 3.0 \text{dB} \\ \text{Thermal Variations} & = & 1.0 \text{dB} \\ \text{Dynamic Range} & & 29.7 \text{dB} \end{array}$ 

Figure 3.

### The Circuit Design

The combination of low receiver input sensitivity with significant dynamic range requires the receiver to have two important features: amplitude control and AC coupling.

An offset voltage in the receiver will reduce its sensitivity by not allowing low level signals to trigger the digital output circuit. The circuit in figure 4 contains both AC coupling between the transimpedance and limiting amplifiers, and a DC restoration loop around the limiting amplifiers. These two features keep the offset voltage through the receiver to an absolute minimum, thus maximizing sensitivity.



Figure 4.

In order to handle a wide dynamic range, like 50dB, special attention must be given to the receiver circuit design. Applying a large input signal to a typical amplifier can cause the transistors in the signal path to saturate resulting in pulse width distortion and reduced bandwidth. Some technique of controlling the amplitude must be incorporated in order to protect the signal integrity.

Amplitude control can be achieved with either an AGC circuit or with the use of limiting amplifiers. An AGC circuit keeps the transistors out of saturation by reducing the gain of the circuit as the signal amplitude increases. A limiting amplifier simply limits the signal amplitude to a point before saturation. This technique results in a simpler, higher bandwidth design and so was chosen by Micro Linear.

### **Data Format**

The data format is important since it affects the bandwidth and duty cycle which the interface must accomodate. There are many ways to code data in a serial format. Some codes allow unlimited consecutive symbols while others do not. Those that do not are called Run-Length-Limited (RLL) codes. A fiberoptic interface which incorporates AC coupling to increase sensitivity can only pass RLL type codes. The particular run-length-limited code chosen must be considered carefully since it will affect the bandwidth of the

Manchester code is popular in AC coupled systems because it has a 50% duty cycle and can be encoded and decoded with relatively simple circuits. In Manchester code two symbols are used for each bit transmitted. This doubles the fundamental frequency which the interface must handle. A more efficient RLL code is 4B5B. This code uses 5 symbols to send 4 bits. This represents an increase in efficiency from 50% (Manchester) to 80% (4B5B). A fiberoptic interface which will transmit 40 Megabits per second using 4B5B coding must accomodate 50 Megabaud (symbols per second). Since there are always 2 symbols per cycle the minimum system bandwidth is 25 Megahertz. If Manchester code was used to transmit 40 Megabits per second the interface would have to handle 80 Megabaud or a minium bandwidth of 40 Megahertz.

#### **Bandwidth**

From the example just described you can see how the code chosen effects the minimum bandwidth of the fiberoptic interface to be designed. The optimum system bandwidth is actually somewhat higher though due to four conflicting concerns: noise, intersymbol interference, power, and bit error rate.

If an interface were designed with a 3dB bandwidth equal to the minimum bandwidth as described above, level transitions would be smooth, like a sine wave.

This is not desirable for a digital signal. Also, smooth rise and fall times will cause interference between adjacent symbols resulting in a distortion of the output signal. This is known as intersymbol interference. A fiberoptic interface with a higher bandwidth will have faster rise and fall times and less intersymbol interference. On the other hand, a higher bandwidth will increase the noise on the output signal. When you combine these two opposing effects with the desire for low power and a low BER (Bit Error Rate) (which also conflict), an optimum bandwidth can be derived. The curve in figure 5 indicates the optimum bandwidth is about 50% higher than the minimum bandwidth.



Figure 5.

### Transmitter Design

The light source can be either a laser diode or an LED. Because a laser diode has such a narrow spectrum of radiant light it is called a Single Mode light emitter. Multi Mode light emitters radiate a wider spectrum of light. LEDs are Multi Mode and as such suffer from a higher level of chromatic dispersion, caused by different propagation velocities for light of different wavelengths. This is the dominant bandwidth limiting factor for LED driven fiberoptic links. Light emitting diodes have an emission spectrum on the order of 40 to 60nm full width at half maximum amplitude centered at 820nm. On the other hand, LEDs are much cheaper than laser diodes and can be modulated in the 100MHz range, making them suitable for short to medium distance communications such as LANs and point-topoint computer interfaces.

LEDs are current driven devices so a current modulation circuit is needed to use the LED as a data transmitter. In applications where the data rate is less than 10MHz a circuit similar to figure 6 will be adequate to drive the LED without a significant amount of pulse width distortion. Unfortunately, LEDs do not turn on or off linearly nor are their rise and fall times equal. For data rates above 10MHz these characteristics need to be considered in order to get the best possible performance.



Figure 6.

Two techniques which can be used to improve the turn-on time of an LED are "pre-bias" and "drive current peaking". Pre-bias is a small forward voltage applied to the LED in the "off" state. This voltage prevents the junction and parasitic capacitances from discharging completely when the LED is in the "off" state, thus reducing the amount of charge that the driver must transfer to turn the emitter back on. Drive current peaking is a momentary increase in LED forward current that is provided by the driver during the rising and falling edges of the current pulses that are used to modulate the emitter. The time constant of this peaking circuit needs to be equal to the minority carrier lifetime of the emitter so that the rise and fall times will be improved without causing excessive overshoot of the optical pulses. Figure 7 shows the problems which can result from excessive peaking.



Figure 7.

The circuit in figure 8 implements both the pre-bias and peaking techniques described above. When the DATA signal is low the voltage divider created by  $R_1$  and  $R_2$  can be set-up so the voltage between  $R_1$  and  $R_2$  is slightly less than the LED turn-on voltage. This pre-bias voltage prevents the LED capacitance from discharging completely which allows the LED to turn on faster because less time is required to completely charge the junction capacitance. The time to completely charge the LED can be reduced further by increasing the amount of current flowing in the LED

duirng turn-on. The capacitor in this circuit has the effect of connecting  $R_3$  in parallel with  $R_2$  for a short time during level transitions. This momentary condition allows additional current to flow through  $R_3$  and the LED. By matching the  $R_3$ C time constant to the minority carrier lifetime of the LED, *peak* performance is achieved.



Figure 8.

LEDs are characteristically harder to turn off than to turn on. This phenomenon is commonly refered to as the long-tailed response, and is depicted in figure 9 as it relates to transmitted optical power. Circuits such as the one in figure 6 exhibit this problem because there is no low impedance path to dissipate the stored charge in the LED when turning off. In order to compensate for this an active pull down configuration should be used. For the circuit in figure 8, this can be achieved by using an input buffer with a totem pole output structure. When the DATA signal is low, the lower transistor of the totem pole is active. Acting as a current sink, this device provides a low impedance path for the charge stored in the LED junction, reducing pulse-width distortion and the magnitude of the long tail.



Figure 9.

### Receiver Design

For optimum performance the receiver needs to combine a wide dynamic range (about 50dB), high sensitivity (down to 1µW), high bandwidth (50MHz) and compatibility with standard digital interfaces (ECL or TTL). Another feature which is required in some fiberoptic systems is a Link Monitor. This circuit monitors the input level and sets a flag and/or disables the digital output when the input falls below a predetermined point.

The four major functional blocks of a receiver are the optical to current conversion, the current to voltage conversion, the analog to digital conversion, and the Link Monitor. A PIN photodiode and a transimpedance amplifier can be used to perform the first two functions while the third and fourth require several discrete standard devices and a significant amount of design effort or one of Micro Linear's Quantizer products.

There are several manufacturers of discrete PIN photodiodes and transimpedance amplifiers which are suitable for this application. Some of these manufacturers offer both functions in a single module compatible with fiberoptic connectors. These modules, like the Hewlett Packard HFBR-24X6, isolate the most noise sensitive section of the receiver, the PIN photodiode to transimpedance amplifier connection, and protect it from outside influences. In addition, they are relatively low cost, and eliminate the need to design the fiberoptic connector hardware.

The output of these receiver modules is a low level analog voltage which is directly proportional to the incident optical power. This signal needs to be amplified, squared-off, and appropriately level shifted (for ECL or TTL outputs). As described earlier, a limiting amplifier can be used in this application to accomodate a wide input dynamic range while maintaining a high bandwidth.

Building a high speed analog to digital conversion circuit which must perform over a wide dynamic range with low offsets using off-the-shelf components is difficult. Furthermore, a worst case analysis may be impossible because some of the parameters critical to a fiberoptic receiver design, such as input offset and input referred noise are not always included in the discrete component specifications. The typical bandwidth of these devices may be known but the minimum is not always guaranteed, yet this is required for a worst case analysis.

#### The ML4621 Ouantizer

The ML4621 Quantizer eliminates these problems by providing a monolithic solution. This product includes a limiting amplifier front end, a comparator output section and a Link Monitor. The differential data path between

the amplifier section and the comparator section is available to the user for filtering or wave shaping. In addition, both ECL and TTL outputs are available, and the Link Monitor peak detector can be controlled with an external current source or the value of the peak detector capacitor.

#### Input Amplifier Section

The ML4621 has a two stage limiting amplifier with a DC restoration feedback loop. Figure 10 shows this input circuitry in detail. The two input coupling capacitors  $C_1$  and  $C_2$  perform two important functions. First they eliminate any offset voltage created by the transimpedance amplifier, and in addition they create a high pass filter at the input of the Quantizer. This filter establishes the low corner frequency,  $f_L$ , of the Quantizer's 3dB bandwidth.

$$f_L = \frac{1}{2\pi \ 8000 \ C}$$
 (C = C<sub>1</sub> = C<sub>2</sub>) (1)

8000 represents the parallel combination of the DC bias setting resistors 10K and 35K. Using a  $0.1\mu\text{F}$  capacitor for  $C_1$  and  $C_2$  establishes a corner frequency at about 200Hz.  $C_4$  and  $C_5$  control the high corner frequency,  $f_{\text{H}}$ .

$$f_H = \frac{1}{2\pi \ 425 \ C}$$
 (C = C<sub>4</sub> = C<sub>5</sub>) (2)

425 represents the internal impedance at nodes CF1 and CF2. Using a 20pF capacitor for  $C_4$  and  $C_5$  establishes a corner frequency at about 19MHz. If CF1 and CF2 are left open the high corner frequency will be >50MHz for the ML4621. Equation 2 applies when 2 capacitors are tied between CF1 and CF2 to the ground. If one capacitor is used between CF1 and CF2, the value derived for C should be divided by two.

The bandwidth of the receiver, as defined by  $f_H - f_D$  can be adjusted to the particular needs of different systems. The high pass filter not only eliminates DC offsets but also reduces any low frequency power supply noise picked-up in the transimpedance amplifier and associated traces. The low pass filter reduces high frequency noise which directly effects the signal to noise ratio and thus the sensitivity of the receiver. Since these circuits were designed for maximum bandwidth, some band limiting should be used as indicated in figure 5 to maximize sensitivity.

Although the input is AC coupled, the offset voltage within the limiting amplifiers will be present at  $V_{\rm OUT+}$  and  $V_{\rm OUT-}$ . This is represented by  $V_{\rm OS}$  in figure 11. In order to reduce this error a DC feedback loop is incorporated. First, the DC component of  $V_{\rm OUT+}$  and  $V_{\rm OUT-}$  is developed through an RC filter of 25K and 10pF. Then a difference amplifier circuit with a gain of 10 is used to provide a single ended signal, stored in  $C_3$ , which can be fed back into the inverting input terminal. This negative feedback loop nulls the offset voltage, forcing  $V_{\rm OS}$  to be zero.



Figure 10.



Figure 11.



Figure 12.

The limiting amplifiers have a maximum output voltage swing of about 700mV<sub>P-P</sub>. Since the gain of the amplifiers is 75, input signals greater 9mV will be clipped at about 2.7V and 3.4V. Typically this signal is connected directly to the comparator inputs. If some filtering or wave shaping is desired between the amplifier output and the comparator input, the ML4621 should be used since these nodes are brought out to pins. If AC coupling is involved, the DC bias must be reestablished between (GND + 2V) and ( $V_{CC}$  – 1V). Also, the loading on  $V_{OUT+}$  and  $V_{OUT-}$  should be kept below 3mA, and be aware that CMP+ and CMP- will sink about 25 $\mu$ A.

### **Output Comparator Section**

The ML4621 has both ECL and TTL outputs. If the ECL output is to be used, the power to the TTL output section can be removed by connecting  $V_{CC}$  TTL and GND TTL to  $V_{CC}$ . This will reduce the  $V_{CC}$  supply current by 5 to 10mA. The Quantizer can be powered by –5.2V ( $V_{CC}$  = 0V and GND = –5.2V), which produces standard ECL output levels, or +5V ( $V_{CC}$  = +5V and GND = 0V), providing raised ECL levels. The ECL outputs on the ML4621 can source up to 10mA, so a 200 $\Omega$  load tied to –2V (below  $V_{CC}$ ) can be accommodated. If a –2V supply is not available, connecting the ECL output to GND through a 510 $\Omega$  resistor, and to  $V_{CC}$  through a 330 $\Omega$  resistor will provide the same voltage swing as 200 $\Omega$  tied to –2V (see figure 12).

The output comparator is gated with the CMP ENABLE pin which is active low. When CMP ENABLE is high, ECL+ is held high, ECL- is held low, and TTL OUT is held high. If the Quantizer is powered by +5V and ground then any external TTL compatible signal can be used to control this pin. If a -5.2V supply is used, the signal should be appropriately level shifted. In either case, the TTL LINK MON pin can be used to drive the CMP ENABLE pin directly. The TTL LINK MON is an output signal from the Minimum Signal Discriminator circuit providing the Link Monitor function.

### **Link Monitor Section**

The TTL LINK MON and ECL LINK MON pins both provide an output signal indicating when the input data signal is below a user defined acceptable level. Under normal operating conditions this output will be low, indicating the data is of acceptable amplitude. The voltage levels on the TTL LINK MON pin are TTL compatible if the power supply is +5V. With a -5.2V supply the ECL LINK MON output pin will provide single ended ECL levels. The TTL LINK MON pin can also be used to drive an LED, providing a visible link status indicator. This pin can sink up to 10mA.

The Minimum Signal Discriminator circuit contains a peak detector, a comparator, and output level shift circuitry (figure 13). The droop rate of the peak detector is:

$$\frac{dV}{dt} = \frac{I_{ISET}}{C_6}$$
 (3)



Figure 13.

The peak detector droop rate can be controlled adjusting either the value of  $C_6$  at the  $C_{PEAK}$  pin or  $I_{ISET}$  at the  $I_{SET}$  pin. If  $I_{NOM}$  is connected to  $I_{SET}$ ,  $I_{ISET}$  will be 125 $\mu$ A. The droop rate for this product can be adjusted with  $C_6$ . The ML4621 has these extra pins, which allows the user to set  $I_{ISET}$  with an external resistor,  $R_{EXT}$ , tied between  $I_{SET}$  and  $V_{CC}$ .  $I_{ISET}$  would then be:

$$I_{\text{ISET}} = \frac{V_{\text{CC}} - 0.7}{R_{\text{EXT}} + 1700} \tag{4}$$

The output of the peak detector is a DC voltage proportional to half the peak-to-peak voltage between  $V_{\rm OUT+}$  and  $V_{\rm OUT-}$ . If this signal is larger than the voltage provided by the Threshold Generator circuitry the TTL LINK MON and ECL LINK MON pins will both be low

The Threshold Generator level shifts the reference voltage at V<sub>TH</sub>ADJ through a circuit which has a temperature coefficient matching that of the limiting amplifiers. This improves the accuracy of the Link Monitor over temperature. The relationship between V<sub>TH</sub>ADJ and V<sub>TH</sub> (the minimum voltage at the input which will trigger the Link Monitor) is:

$$V_{TH}ADJ = 600V_{TH} + 0.7$$
 (5)

In this equation  $V_{TH}$  is the *peak* value of the input signal. The operating range over which these equations apply is indicated by the graphs in figure 14. The on-chip reference voltage,  $V_{REF}$ , can be tied directly to



Figure 14.

 $V_{TH}$ ADJ to set the threshold level. This 2.5V low impedance source will set the threshold at its maximum allowable level as indicated in the graph. A lower threshold level can be set by dividing down  $V_{REF}$  with a resistor string, as in figure 15. The  $V_{TH}$ ADJ voltage can be calculated as follows:

$$V_{TH}ADJ = V_{REF} \frac{R_2}{R_1 + R_2}$$
 (6)



Figure 15.

If, for example, you were using the ML4621 and you wanted the Link Monitor to trigger when the received optical power went below 1 $\mu$ W (-30dBm), you first need to calculate the resultant voltage at V<sub>IN+</sub> and V<sub>IN-</sub> If you were using the HFBR-24X6 Fiberoptic Receiver with a responsivity of 8mV/ $\mu$ W, the peak-to-peak voltage would be:

$$1\mu W \times 8mV/\mu W = 8mV_{P-P} \tag{7}$$

So the Link Monitor should trigger at some point slightly lower than 4mV peak, say 3mV. The reference voltage at  $V_{TH}ADJ$  should then be:

$$V_{TH}ADJ = 600(.003) + 0.7 = 2.5V$$
 (8)

This is a convenient value since the reference voltage supplied by the Quantizer,  $V_{REF}$ , is 2.5V. Thus, shorting  $V_{REF}$  to  $V_{TH}$ ADJ on the ML4621 will set the minimum input signal level at about 3mV.

The Link Monitor has about 0.4mV (peak) hysteresis built-in. V<sub>TH</sub>ADJ in equation 5 is the *high* threshold level (the trigger point when the input voltage is rising). The *low* threshold level (the trigger point when the input voltage is falling) is about 0.4mV less than the sevels given in these equations. More hysteresis can be induced by connecting a resistor between TTL LINK MON and V<sub>TH</sub>ADJ creating a positive feedback loop.

### A Sample Circuit

The circuit in this section (figure 16) is a point-to-point fiberoptic interface designed to pass 20MBd data over 1 kilometer of 62.5/125 $\mu$ m fiber cable. The main components are the ML4632 LED driver, the HFBR-1414 LED, the HFBR-2416 Receiver, and the ML4621 Quantizer. Choosing –30dBm for the minimum received optical power makes equations 7 and 8 applicable and allows V<sub>REF</sub> to be used to set the Link Monitor.

Applying figure 5 to the 20MBd data rate yields an optimal bandwidth of about 15MHz. Using equation 2, the value for  $C_5$  is derived by setting  $f_H$  equal to 15MHz and solving for C. The lower corner frequency,  $f_L$ , should be chosen so that, at least, any 60Hz line noise is filtered out. Choosing  $0.1\mu F$  for  $C_1$  and  $C_2$  will set the lower corner at 200Hz (equation 1).





Figure 16.

The only external component left to calculate is  $C_6$ . Since the baud rate is 20MBd, the time between peaks in the Link Monitor's peak detector is 50ns. If no more than 0.1% droop is acceptable under the worst case conditions (when the input signal is the smallest), and the internal current source  $I_{\rm ISET}$  is used, then  $C_6$  is calculated as follows:

Gain through amplifiers = 75

Smallest voltage at 
$$V_{OUT+}$$
 and  $V_{OUT-} = 3mV \times 75 = 225mV$ 

Smallest acceptable droop voltage =  $0.1\% \times 225 \text{mV} = 225 \mu\text{V}$ 

Slowest acceptable droop rate = 
$$\frac{225\mu V}{50 \text{ns}}$$
 = 4.5V/ $\mu$ s

Smallest 
$$C_6 = \frac{125\mu A}{4.5V/\mu s} = .028\mu F$$

A  $0.1\mu$ F capacitor is a convenient acceptable value for this application.

Now that the minimum received power is known, a flux budget can be developed for the interface, and the required optical power from the LED can be derived. Since the output power of the HFBR-1414 is specified out of a short length of fiber attached to the LED unit, no  $\alpha_{TC}$  term is required in the flux budget. If no in-line connectors are used and the remaining terms are:

$$\phi_R$$
 = 1 $\mu$ W  
 $\alpha_O$  = 10dB/km  
L = 1km  
 $\alpha_{CR}$  = 0.2dB  
 $\alpha_M$  = 3.0dB

solving the flux budget equation for  $\phi_T$  yields:

10 
$$\log \frac{\phi_{T}}{\phi_{R}} = \alpha_{O}L + \alpha_{CR} + \alpha_{M}$$
 (9)  
10  $\log \frac{\phi_{T}}{1\mu W} = 10(1) + 0.2 + 3 = 13.2 dB$   
 $\log \phi_{T} - \log 1\mu W = 1.32$   
 $\log \phi_{T} + 6 = 1.32$   
 $\log \phi_{T} = -4.68$   
 $\phi_{T} = 20.9\mu W (-16.8 dBm)$ 

The HFBR-1414 has a minimum Peak Output Optical Power of  $31.6\mu$ W (-15dBm) when coupled to a 62.5/125 $\mu$ m fiber cable, and when a forward current ( $I_F$ ) of 60mA is applied. Since the optical output power vs. forward current relationship of the LED is approximately linear, the forward current required to get the minimum output power,  $31.6\mu$ W, can be calculated as follows:

$$\frac{20.9\mu W}{31.6\mu W} \times 60 \text{mA} = 40 \text{mA}$$
 (10)

To program the ML4632 RTSET can vary from 12 to 30 ohm. This will allow and drive current of 40mA to 100mA. For more detailed information refer to the ML4632 Data Sheet.

Now, to make sure there is no chance of saturating the receiver with too much power, a dynamic range calculation is in order. Since there are no in-line connectors and the cable length is fixed, the only dynamic range components are the thermal variations ( $\alpha_T$ ), the user defined system margin ( $\alpha_M$ ), the LED output power tolerance ( $\alpha_{LED}$ ), and the LED drive circuit tolerance ( $\alpha_{LDC}$ ):

$$\alpha_{LDC} = 10 \log \frac{\frac{100}{60} (-12dBm)}{\frac{40}{60} (-12dBm)} = 3.97dB$$
 (11)

$$\alpha_{\text{LED}} = 10 \log \frac{-9 \text{dBm}}{-16 \text{dBm}} = 7.0 \text{dB}$$
 (12)

$$\alpha_{\text{LDC}}$$
 $\alpha_{\text{LED}}$ 
 $\alpha_{\text{LED}}$ 
 $\alpha_{\text{M}}$ 
 $\alpha_{\text{T}}$ 
= 3.97dB
= 7.0dB
= 3.0dB
 $\alpha_{\text{T}}$ 
= 3.0dB
= 1.0dB

Dynamic Range: 14.98dB

So the maximum input power ( $\phi_{TMAX}$ ) the HFBR-2416 Receiver will see is:

$$10 \log \frac{\phi_{\text{TMAX}}}{1\mu W} = 14.98 \text{dB}$$
 (13)

$$\phi_{\mathsf{TMAX}} = 31.47 \mu \mathsf{W}$$

This is well below the 150µW maximum spec for the HFBR-2416, and the resultant output voltage is

$$31.47\mu W \times 8mV/\mu W = 251.76mV_{P-P}$$
 (14)

This is well below the 1.4V maximum input voltage of the ML4621.

#### The Board Layout

Refer to Application Note 15.



Harlan Ohara & Vince Cardinale

# Expanding the ML2200 Input Multiplexer

#### 1.0 Introduction

If the four channel differential input multiplexer on the ML2200 is insufficient for your application, it can be expanded using one of three methods described in this document. An expanded input multiplexer will greatly enhance the processing power of the ML2200 but will restrict some of its flexibility. The limitations of each circuit are discussed at the end of this application note.

The first circuit controls up to 64 differential inputs but restricts the ML2200 to always run eight operations. The second circuit controls up to 128 single ended inputs and again restricts the ML2200 to always run eight operations. The third circuit is limited to eight differential inputs but is fully programmable in the number of operations. Each circuit is fully synchronized with the ML2200 and can be built with off-the-shelf components.

Although this application note discusses only the ML2200, the ML2208 can be used as well. Only minor operational issues within the ML2208 are affected.

### 2.0 General Theory of Operation

An external counter (74LS163) is used to control the additional multiplexer devices (DG506 or DG507). The counter is incremented by the SYNC pin of the ML2200, which must be programmed as an output. The SYNC pin is suitable for this purpose since it always signifies the start of a new operation.

Synchronization with the ML2200 is achieved by utilizing the DBR pin to load input channel #1 into the counter. Since the DBR signal comes out after the sequence of operations are complete and the next sequence is started, it is too late to correctly synchronize the counter prior to the beginning of the next sequence. Synchronizing on the "1" count, however, will always reset the counter to the proper value if synchronization is ever lost.

Due to the above described behavior, a "boundry" problem exists in the very first sequence of operations and the first operation of the second sequence after the chip is started. In order to get out of this problem, the RUN bit of the control register is decoded and duplicated in these circuits. The RESET signal is also brought in. These signals force the counter to predetermined states and relieves the "boundry" problem.

### 3.0 A 64-Channel Differential Input Circuit

This circuit, shown in figure 1, provides up to 64 additional input channels. Two 74LS163 counters, U5 and U6, are used to develop the address for each channel. Only 6 of the 8 available counter bits are needed to control the channel selection. The 3 LSBs are used to drive the multiplexer (DG507) address bus and the 3 MSBs are decoded and used to drive each multiplexer's enable pin. A 74LS138 (U7) is used to decode the MSBs, providing control for 8 multiplexer chips. The 2 unused counter bits could be used to address additional multiplexers, providing control for up to 256 channels.

A D-type flip-flop (U4A, 74LS74) is used to reset both counters whenever the ML2200 is reset or not in RUN mode. This is accomplished by presenting an active low signal at the synchronous clear inputs of the counters whenever either the RESET or HALT condition exists. When the ML2200 is placed in RUN mode, the first SYNC pulse resets the counters to zero instead of incrementing them. At the same time, the first SYNC pulse clears the resetting condition by clearing the flip-flop.

The other flip-flop in this circuit, U4B, is used to trap the 0 to 1 transition of the DBR signal. This transition causes the output of U4B to go low, which sets up the counters for a load cycle. The next SYNC pulse (which should correspond to the first operation of the ML2200) will then load the counter with a "1", forcing the counters to be synchronized to the sequence. As before, the same pulse that performs the load operation also clears the load operation.

U1 (74LS138) and U2 (74LS379) form the logic that decodes the RUN bit from the microprocessor bus to develop one of the conditions that resets the counters. U1 simply decodes the address of the control register within the ML2200 and U2 latches the status of the RUN bit.

This circuit requires operations to be done in groups of eight and each operation within the group must have the same characteristics.



10-48

### 4.0 A 128-Channel Single Ended Input Circuit

This circuit, shown in figure 2, is identical to the differential circuit with three exceptions:

- Four address bits are used to drive each multiplexer, since each multiplexer chip now contains 16 channels instead of 8.
- 2. The decoder chip (U7) is shifted one bit up on the counter output. This makes room for the extra bit needed for multiplexer addressing.
- 3. DG506 multiplexers are used because this is a single ended application.

This circuit requires operations to be done in groups of eight and each operation within the group must have the same characteristics.

### 5.0 An 8-Channel Diferrential Input Circuit

This circuit, shown in figure 3, is very similar to the two previous circuits. It still uses two D-type flip-flops to load and reset the counters. The difference here is that register U7 (74LS379) is provided at address location 6 within the 8 byte ML2200 address space and is used to store a count equal to the number of operations programmed by the microprocessor in the ML2200.

Address location 6 and 7 are spare locations within the ML2200 address space. A 74LS85 (U8) four bit comparator is used to reset the counter to zero when the maximum count is reached. A single DG507 provides the eight input channels.

This circuit is not restricted to performing operations in groups of eight. Each channel can be programmed and initiated individually. This flexibility is maintained at the expense of limiting the number of differential inputs to eight.

### 6.0 Circuit Limitations

In order to maintain synchronization with the ML2200, these circuits contain several inherent limitations which are described below:

- 1. The SYNC pin is limited to use as an output.
- These designs allow less settling time for external input circuits, such as instrumentation amplifiers, than otherwise would be possible.
- 3. The capability to do random reference selection is lost
- 4. The capability to do random input channel selection is lost. Input channels must be scanned sequentially.



Figure 2.





Harlan Ohara

## **One Pin Crystal Oscillators**

### 1.0 Introduction

Micro Linear has frequently used a one pin oscillator design in its CMOS chips. The concept of a one pin oscillator may seem peculiar to some at first, but the design topology has been around for many years, dating back to vacuum tube days. This topology is shown in Figure 1 and is commonly known as the Colpitts oscillator. The only difference compared to previous implementations is that an MOS transistor is used as the active element.



Figure 1.

There are two important advantages to using this particular topology versus the more common two pin design (which is called a Pierce oscillator):

- Only one pin is required, leaving the extra pin for maximum functionality. This is increasingly important as chips become more complex in function.
- No external components are usually required except for the crystal. If extremely high frequency accuracy is required, then an external capacitor in parallel with the crystal can be used to trim the frequency.

All is not free, however, there are some disadvantages:

 This design is less tolerant of external parasitics to ground than the two pin design. This is not usually a problem since the designs used in Micro Linear's circuits have been provided with sufficient margin to handle typical printed circuit board parasitics.

- Flexibility in terms of user adjustment of design parameters is less in this design. Again, this is not seen to be a problem for two reasons:
  - a) Board level designers rarely adjust the two pin design parameters.
  - b) Enough margin is provided so that adjustment is not needed.

### 2.0 Theory of Operation

Exact circuit analysis of the oscillator is a complex procedure for several reasons:

- In a practical design situation, the system equations are a minimum of 5th order. Exact hand calculations are difficult at best.
- Final oscillation conditions are not only based on small signal analysis, but very dependent on large signal non-linear situations.
- The crystal model is generally a simple case in small signal analysis but element parameters can change with excitation level.

In this section, no attempt is made to provide a complete exact analysis. An alternate approach is taken in which hand calculations can closely approximate the small signal solution. This approach is also much more heuristically satisfying in that effects of design parameter changes can be seen without applying a lot of math. This also serves to provide the user with a way to calculate an approximate frequency of oscillation if more exact frequency tolerances are required other than just plugging the crystal in.

For the more technically inclined, an exact small signal sample design procedure is presented in Appendix A using the MathCAD™ program on an IBM-compatible PC. This is possible due to the presence of a root solver capability in MathCAD. Users of HP calculators or numerical analysis computer programs can also perform this analysis. Appendix B contains an example procedure to estimate final oscillation amplitude while Appendix C goes through the procedure to calculate the closed loop root locus plot which is then used to estimate oscillator startup time.

### 1

### 2.1 Crystal Model

The typical crystal model is shown below:



Figure 2.

Typical values for the 12.352 megahertz crystal used in some of Micro Linear's telecom chips are:

$$L_{\rm O}$$
 := 8.005814  $\cdot$  10<sup>-3</sup> henries  $C_{\rm C}$  := 5.10  $\cdot$  10<sup>-12</sup> farad  $C_{\rm O}$  := 20.7558  $\cdot$  10<sup>-15</sup> farad  $R_{\rm O}$  := 15 ohms

The admittance of the crystal is:

$$Y_{XTL}(s) := C_C \cdot s + \frac{1}{C_O \cdot s + \frac{1}{C_O \cdot s} + R_O}$$

Plot 50 points versus frequency:

$$x := 1 ... 50$$

Define radian frequency values:

$$\omega_{\rm x} := 12.346 \cdot 10^6 \cdot 2 \cdot \pi + {\rm x} \cdot 120$$

Plot real (resistive) part:



Figure 3.

Plot susceptance:



Figure 4.

Note that at the series resonance frequency of:

$$\frac{1}{2 \cdot \pi \cdot \sqrt{L_{O} \cdot C_{O}}} = 1.2346608 \cdot 10^{7} \text{Hz}$$

the susceptance is zero and the resistance is:  $R_O$  = 15.

Oscillators that operate the crystal in the series mode use this characteristic as part of a feedback loop in which the loop gain is maximum at this frequency. Above this frequency the susceptance is inductive. Oscillators such as this one-pin design (and the two-pin Pierce) operate the crystal in the parallel mode, "using it as an inductor"

### 2.2 Simplified Hand Calculation of Loop Gain:

In this section, a simplified (but approximate) method of calculating the loop gain is shown. This method also demonstrates in a more heuristic way how loading affects the oscillator and how one may choose the crystal characteristics, especially the series resistance  $R_{\rm O}$ . The calculation for the approximate frequency of oscillation is also shown. This calculation is quite accurate.

Before we proceed with the calculations, two general principles will be presented that are used to make the calculations. Derivations of these principles can be found in reference [1]:

 In Figure 5, it is seen that an RLC circuit with series loss can be represented by a circuit with parallel loss (resistance). This applies when the circuit Q is high (>10).



Figure 5.

2. In Figure 6, an RLC circuit with series capacitors can be classified as a "parallel resonant transformer" circuit. Again, this is accurate only when the Q is high (this is easily satisfied with crystal circuits, with Q's in the ten to hundreds of thousands). In this case, the two capacitors act like a transformer with a turns ratio of:

$$n := \frac{C_1}{C_1 + C_2}$$

Hence any resistance can be reflected by the square of the turns ratio.



Figure 6.

Using principle 1) from above, we can construct a crystal model which has a parallel loss element:



Figure 7.

Using principle 2) from above, we can now reflect the loss element to the crystal terminals by the "turns ratio."



Figure 8.

At this point, we should develop the small signal equivalent of the oscillator circuit:



Figure 9.

In Figure 9 the MOS transistor has now been replaced by its small signal equivalent circuit. In this instance,  $g_m$  is the small signal transconductance of the transistor and is set by the DC bias current.  $R_{\rm LT}$  is the parallel combination of the drain to source conductance and the "body bias factor" (if the source is not at the same potential as the bulk). Derivations of these parameters can be found in reference [2].

 $C_P$  is the parallel combination of all circuit reactive parasitics found at the oscillator pin, including the crystal case capacitance,  $C_C$ .  $C_{TOP}$  and  $C_{BOT}$  are onchip capacitors with sizes chosen for a particular design range.

R<sub>P</sub> is the resistance of an on-chip DC bias resistor for the gate of the MOS device *plus* any dissipative loss present at the oscillator pin to ground. This is any lossy effects due to circuit board or socket dissipation factors at the frequency of oscillation.

We now connect the crystal to the oscillator circuit. Note that the reflection and transformer calculations above must be done with all circuit capacitances taken into account:



Figure 10.

Let us assign some typical values to the components:

$$\begin{array}{lll} R_{LT} \coloneqq 80 \cdot 10^3 \text{ ohms} & g_m \coloneqq 1.6 \cdot 10^{-3} \text{ Amps/Volt} \\ C_P \coloneqq 10 \cdot 10^{-12} \text{ farad} & C_{TOP} \coloneqq 16 \cdot 10^{-12} \text{ farad} \\ R_P \coloneqq 100 \cdot 10^3 \text{ ohms} & C_{BOT} \coloneqq 16 \cdot 10^{-12} \text{ farad} \end{array}$$

We will use the crystal values defined above with the exception that C<sub>C</sub> is now included in C<sub>P</sub>, which represents all capacitive parasitics present at the pin.

The total capacitance present at the pin including  $C_{TOP}$  and  $C_{BOT}$  is:

$$C_{PTOT} := \frac{C_{TOP} \cdot C_{BOT}}{C_{TOP} + C_{BOT}} + C_P$$
  $C_{PTOT} = 1.8 \cdot 10^{-11}$ 

The total capacitance seen across the crystal inductance is:

$$C_{TOT} := \frac{C_{O} \cdot C_{PTOT}}{C_{O} + C_{PTOT}} \qquad C_{TOT} = 2.073 \cdot 10^{-14}$$

This capacitance in parallel with the crystal inductance just so happens to produce a resonant frequency which is very close to the frequency of oscillation:

$$\omega_{\text{O}} := \frac{1}{\sqrt{L_{\text{O}} \cdot C_{\text{TOT}}}}$$

$$\omega_{\text{O}} = 7.762 \cdot 10^{7}$$

$$\omega_{\text{O}} = 1.2353724 \cdot 10^{7}$$

$$\frac{\omega_{\text{O}}}{2 \cdot \pi} = 1.2353724 \cdot 10^{7}$$

Note that this frequency is .014% higher than the specified 12.352 Megahertz. This is because this crystal was ground with a specified capacitive load of 18pF across its terminals. In our case, we only have about 13pF.

The circuit Q is now calculated:

$$Q := \frac{1}{\omega_O \cdot R_O \cdot C_{TOT}} \qquad Q = 4.143 \cdot 10^4$$

The equivalent parallel resistance across the crystal inductance is now calculated using principle 1) above:

$$R_{PX} := Q^2 \cdot R_O$$
  $R_{PX} = 2.574 \cdot 10^{10}$ 

This is now reflected to the oscillator pin using principle 2) above:

$$R_{PXR} := R_{PX} \cdot \left[ \frac{C_O}{C_O + C_{PTOT}} \right]^2 \quad R_{PXR} = 3.415 \cdot 10^4$$

This is now combined with the parallel resistance present at the oscillator pin:

$$R_{PTOT} := \frac{R_{PXR} \cdot R_{P}}{R_{PXR} + R_{P}} \qquad R_{PTOT} = 2.546 \cdot 10^{4}$$

Note that this can be reflected again through the "capacitive transformer" of  $C_{TOP}$  and  $C_{BOT}$ :

$$R_{PTOTR} := R_{PTOT} \cdot \left[ \frac{C_{TOP}}{C_{TOP} + C_{BOT}} \right]^2$$

$$R_{PTOTR} = 6.364 \cdot 10^3$$

We now combine this with the resistance present at the transistor source:

$$R_{L} := \frac{R_{LT} \cdot R_{PTOTR}}{R_{LT} + R_{PTOTR}} \qquad R_{L} = 5.895 \cdot 10^{3}$$

This is the load resistance. This multiplied by the transconductance will give us our gain up to the source of the transistor from the input.

$$g_m R_1 = 9.433$$

Note that the input to our circuit is the voltage applied across the gate to source of the MOS transistor, or in other words, the voltage across  $C_{TOP}$ . Using the "capacitive transformer principle" we can determine that the loop gain is:

$$A_{L} := \frac{C_{BOT}}{C_{TOP}} \cdot g_{m} \cdot R_{L} \qquad A_{L} = 9.433$$

This gives us our loop gain, which hopefully is more than 1 to allow oscillations. Note that this compares favorably with the exact analysis given in Appendix A of 9.41

This is a good time to pause and reflect on what the above analysis tells us:

- It is seen that the oscillation frequency depends on the total capacitance at the oscillator pin in series with the crystal capacitor C<sub>O</sub>. Since C<sub>O</sub> is very small (typically 10's of femto-farads) external capacitance has a small effect on the oscillation frequency. This provides a means of "tweaking" the frequency to an exact value with a trimmer capacitor placed from the oscillator pin to ground.
- 2. Using the "capacitive transformer" principle, it is seen that large values of capaitance at the oscillator pin reduces the loop gain since the crystal resistance is now reflected into a smaller value and hence the product g<sub>m</sub> · R<sub>L</sub> is smaller. Oscilloscope probes can contribute a significant amount of parasitic and should be used carefully when debugging this circuit. If frequency trimming is employed by placing a parallel adjustment capacitor to ground, it must be done carefully so that the loop gain is not made too small.
- 3. Lossy components at the oscillator pin also reduces the product  $g_m \cdot R_L$ . This is especially important at higher crystal frequencies, where printed circuit board material or socket material becomes more and more lossy. The value of the on-chip bias resistor varies with frequency from about  $1M\Omega$  to about  $100k\Omega$  (over a 1 to 20 MHz range). Note that this is a fairly high impedance which is easily affected by external parasitics. Oscilloscope probes can be particularly lossy at these frequencies.

## 2.3 Three More Important Criteria for Consideration:

Three more important items need to be covered. These items may or may not be OK even if the loop gain calculation is adequate (more than 1):

- 1. Oscillator phase margin.
- 2. Nyquist criterion.
- 3. Final oscillation amplitude

The theory for the above criteria is too lengthy to cover in an application note; only a brief qualitative explanation will be given. The reader is encouraged to consult references [3], [4], and [5]. The exact analysis given in Appendix A will cover the phase margin and Nyquist criterion.

### Oscillator Phase Margin:

Figures 11A through 11D in Appendix A show the open loop transfer characteristics of the oscillator. 11A shows the overall magnitude over a wide range of frequencies.

The crystal characteristic is not visible since it occurs over a very narrow range. 11B shows the phase characteristic.

These curves show that the circuit produces a single pole rolloff of 6dB per decade and a final phase shift of 90 degress. Examining the circuit in Figure 10, we see that the loop transfer function starts out at 180 degrees out of phase. This is because the output is developed across C<sub>BOT</sub> and the input is taken across  $C_{TOP}$ . At DC, the voltage across  $C_{TOP}$  is of opposite phase to that of CBOT, since the top side of CTOP has a DC path to ground. The single pole rolloff is primarily due to (but not exactly) the combination of R<sub>LT</sub> and the total capacitance seen at the source of the MOS transistor to ground. The crystal inductance combined with the circuit capacitances can almost provide another 180 degrees of phase shift. This, combined with the 180 degrees from the active element will provide ALMOST, but not quite the 360 degrees needed for oscillation. This is where the single pole rolloff comes in. Examining 11C shows that the loop gain peaks first then dips. This is due to primarily a complex pole pair and a complex zero pair. The peak is a result of the crystal resonating with all circuit capacitances:

$$\omega_{\mathsf{P}} \coloneqq \frac{1}{\sqrt{\mathsf{L}_{\mathsf{O}} \cdot \mathsf{C}_{\mathsf{TOT}}}} \qquad \omega_{\mathsf{P}} \ = \ 7.7620737 \ \cdot \ 10^7$$

The complex zero pair comes about when the crystal resonates with all capacitances except for the  $C_{\text{TOP}}$  and  $C_{\text{BOT}}$  combination:

$$\omega_{Z} := \sqrt{\frac{1}{L_{O} \cdot \left[ \frac{C_{P} \cdot C_{O}}{C_{P} + C_{O}} \right]}} \qquad \omega_{Z} = 7.7656489 \cdot 10^{7}$$

The phase shift at the complex pole pair passes through zero and the amplitude peaks to provide the oscillation point. The phase then goes past the point needed for oscillation and then passes through zero again at the complex zero location, returning to the 90 degree point where it started. The amount that the phase shift passes the point necessary for oscillation is called the phase margin. This depends on:

- The proximity of the complex zero and pole pair, which is determined by the difference in value of the C<sub>TOP</sub> and C<sub>BOT</sub> combination relative to the external circuit capacitances. Large parasitics decrease the distance between the pole and zero pair, degrading the phase margin.
- 2. The circuit "Q," which is a function of the reflected crystal resistances. Applying the reflection algorithm described above shows that large capacitive parasitic values produce a lower "reflected" crystal resistance and thus a lower "Q." Additionally low values of parasitic loss resistances present at the oscillator pin will have the same effect.

If both of the above situations exist, the phase may not cross the zero point at all and oscillations will not start. The exact analysis procedure in Appendix A gives a quantitative description of this situation.

### **Nyquist Criterion:**

In Figures 11C and 11D in Appendix A, note that the loop gain falls to below unity at the complex zero point. A situation can exist where perhaps, if  $g_M$  is large, the loop gain will remain above unity, even at the complex zero frequency. This represents a violation of the Nyquist criterion for oscillation in that the Nyquist plot never encircles the -1,0 point. This can happen with crystals at the lower frequencies around 1MHz or so. Appendix A gives a quantitative analysis of this situation, and reference [5] goes in detail for the theory.

### Final Oscillation Amplitude:

This section outlines a qualitative explanation of the final oscillation amplitude. For a complete analysis, refer to references [1] and [4]. Appendix B gives an example analysis using the numerical methods of the MathCAD software on an IBM PC. If the user is interested at a higher level, please contact Micro Linear for design parameters.

Given the loop gain at the frequency where the phase shift crosses zero, oscillations start and then increase in amplitude. The waveforms across C<sub>TOP</sub> and C<sub>BOT</sub> in Figure 10 are close to sinusoidal due to the high Q of the circuit. The drain current of the MOS transistor, however, is a square law version of the gate to source voltage. Thus, at large signals, the effective g<sub>M</sub> of the transistor is reduced by a factor which is related to only the first harmonic of the drain current. This is the only component which is fed back around the loop due to the high Q. For a given small signal loop gain, the amount of oscillation amplitude necessary to maintain the large signal loop gain at one will determine the final oscillation amplitude. For a typical Micro Linear design, this usually falls within the power supplies. Occasionally, then the loop gain is high, the amplitude may exceed the power supplies but is "clamped" by the input static protection diodes present on the oscillator pin. This forward biases the substrate, but the input protection structure of the oscillator pin prevents any harmful effects from this phenomenon.

#### 3.0 Design Parameters

The following section outlines some parameters necessary to perform the hand calculation analysis described above and the exact analysis in Appendix A for various Micro Linear chips at the time of this application note:

### ML2200, ML2208, ML2230, ML2233, ML2221:

These designs are restricted to 3–7MHz only; no frequency trim. Provide minimum parasitic from pin to ground possible.

C<sub>TOP</sub>: 10pF C<sub>BOT</sub>: 12pF

Typical  $g_m$ :  $500\mu A/V$ Typical  $R_{IT}$ :  $8k\Omega$ 

 $R_P$  at 3MHz: 240k $\Omega$  (see Appendix D)

 $R_P$  at 7MHz: 140k $\Omega$ 

### ML2031, ML2032:

These designs are restricted to 3–15MHz only; frequency trimming with capacitor allowed if desired.

C<sub>TOP</sub>: 16pF C<sub>BOT</sub>: 16pF

Typical  $g_m$ : 1.6mA/V Typical  $R_{IT}$ : 80k $\Omega$ 

 $R_P$  at 3MHz: 220k $\Omega$  (see Appendix D)

 $R_P$  at 15MHz:  $100k\Omega$ 

### ML2035, ML2036:

These designs are restricted to 2–18MHz only; frequency trimming with capacitor allowed if desired.

C<sub>TOP</sub>: 18pF C<sub>BOT</sub>: 18pF

Typical  $g_m$ : 1.6mA/V Typical  $R_{LT}$ : 80k $\Omega$ 

 $R_P$  at 2MHz: 290k $\Omega$  (see Appendix D)

 $R_P$  at 15MHz:  $100k\Omega$ 

In addition, the package pin capacitance is needed along with any stray capacitance due to the bond wire, etc. These values vary from device to device, but an approximate value would be about 1–3pF.

### 4.0 Crystal Specifications

For most situations, standard microprocessor type crystals will work fine in these circuits. If more precise frequency tolerance or unusual frequencies are desired, a special grind will have to be orderd from a crystal manufacturer.

- Calculate what capacitance will be seen by the crystal in your board, then specify this to the crystal manufacturer.
- 2. An approximation of the series resistance tolerable can be made using the above analysis or the exact analysis in Appendix A. One fact which is rarely known is that crystal resistances on startup can be much higher than when the crystal is being excited. Specify both a low level maximum series resistance and an operating level series resistance (e.g., 10nW to 1µW startup level and 1µW to 200µW operating level). An equation to calculate crystal dissipation is given in Appendix A.

- 3. Frequency tolerances of about .005% are common, tighter tolerances are available.
- 4. Frequency stability over temperature (0–70°C) of about .005% are common; special order for extended temperature range or tighter tolerance.
- 5. Frequency stability is typically dominated by the crystal itself. Temperature coefficients of the parasitic capacitances come into play and can be calculated using the equations described above. Variation of the oscillator g<sub>m</sub> and internal capacitance values versus temperature has a very minor role in stability (1–5ppm or so over 0–70°C).

### 5.0 Board Level Design Verification

Some simple tests can be performed during the debugging process to verify that the crystal being used and the parasitics present are acceptable for manufacture:

 Measure the crystal parameters. A procedure to do this is described below. This is a procedure described in reference [6].



- MEASURE PEAK AMPLITUDE AND FREQUENCY:
   PEAK AMPLITUDE GIVES RO VALUE.
- 2. OPEN SWITCH, MEASURE PEAK FREQUENCY (THIS SHIFTS UP)  $\Delta f = \frac{1}{8\pi^2 f_S C_1 L_O}$   $C_T = 100 pF + C_C \text{ (CASE CAPACITANCE)}$  SOIVE FOR  $L_O$ .
- 3.  $f_S = \frac{1}{2\pi\sqrt{L_OC_O}}$ , SOLVE FOR  $C_O$
- 2. Observe crystal startup at the high temperature/low power supply specification of your system. Crystal startup is the most stringent test of the design. Often times the series resistance of the crystal at low levels is many times that at operation. Do this over a wide sample range of the intended crystal to be used.

- 3. Be sure that the oscillator amplitude is at least 2 volts peak to peak at the high temperature/low supply case. This is to insure that the buffer that squares the sine wave up remains operational. If less than 2 volts, consider using a crystal with a lower series resistance or decrease parasitic capacitance on the oscillator pin. Do not use long lead lengths or traces from the oscillator pin to the crystal.
- 4. Observe crystal startup times. This is a good indication of available loop gain. Crystal startup time is a function of the real part of the closed loop transfer function. Appendix C provides a sample of how to calculate a root locus plot versus varying g<sub>m</sub>'s.
- 5. When observing the oscillator pin, use a FET probe or use a standard probe in series with a 1pF capacitor to prevent loading the pin with excessive parasitic. When observing frequency stability, use a spectrum analyzer with an antenna wire pickup to minimize parasitic effects. Alternately, if a buffered output of the oscillator is available, measure the frequency at this point.

### 6.0 References

- [1] Clarke-Hess, "Communications Circuits: Analysis and Design," Addison-Wesley Publishing Company, 1971.
- [2] P.R. Gray and R.G. Meyer, "Analysis and Design of Analog Integrated Circuits," Second Edition, John Wiley and Sons, 1984.
- [3] J.T. Santos and R.G. Meyer, "A One Pin Crystal Oscillator for VLSI Circuits," *IEEE Journal of Solid State Circuits*, Vol SC-19 No. 2, April 1984.
- [4] R.G. Meyer and D.C.F. Soo, "MOS Crystal Oscillator Design," *IEEE Journal of Solid State Circuits*, Vol SC-15, No. 2, April 1980.
- [5] M.A. Unkrich and R.G. Meyer, "Conditions for Start-Up in Crystal Oscillators," *IEEE Journal of Solid State Circuits*, Vol SC-17, No. 1, February, 1982.
- [6] N.J. Watson, "Crystal Testing Using Spectrum Analyser TF 2370," Application Note No. 14, Marconi Instruments.

IBM and IBM PC are registered trademarks of International Business Machines. MathCAD is a registered trademark of Mathsoft, Inc.

#### APPENDIX A

### ONE PIN OSCILLATOR DESIGN

This document is an exact small signal analysis of the one pin oscillator using the MathCAD software package.

\*\*\*\*\*define units first:

\*\*\*\*\*Define Parameters:

$$-3$$
  $-15$  Ro = 15 Lo = 8.005813989·10 Co = 20.7558457·10

\*\*\*\*Serial Resonant Frequency 
$$\omega s := \frac{1}{\sqrt{\frac{\omega s}{2 \cdot \pi}}} = 1.2346594 \cdot 10^{-7}$$

\*\*\*\*Crystal Q: Qxtal := 
$$\frac{1}{\omega s \cdot Ro \cdot Co}$$
 Qxtal = 4.14.10

\*\*\*\*CAPACITOR DIVIDER:

$$Ceq = 8.10$$

\*\*\*\*Transformer Ratio for Capacitive Divider: 
$$n := \frac{Ctop}{Ctop + Cbot}$$

n = 0.5

\*\*\*\*Impedance Reflection Ratio for Capacitive Divider:

\*\*\*\*Transistor Characteristics:

-3 gm := 1.6 10

Rlt := 80 · 10

\*\*\*\*Pin Characteristics:

\*\*External pin parasitics--this is the real and imaginary parts of any external parasitic at the oscillation frequency):

Rext := 100 10

-12 Cext:= 5·10

\*\*\*\*Total Parallel Capacitance:

Cptot := Cc + Cext + Ceq

-11 Cptot = 1.8·10

Cpt := Cptot - Ceq

-11 Cpt = 1 · 10

\*\*\*\*Equivalent Capacitance for Pole Pair:

Cpol := Co Co + Cptot

 $Cpol = 2.073 \cdot 10$ 

\*\*\*\*Approximate Frequency of Oscillation:

Wpol := \frac{1}{\to \cdot \text{Cpol}}

 $\texttt{Fpol} := \frac{\texttt{Wpol}}{2 \cdot \pi}$ 

Fpol = 1.235371 10

\*\*\*\*Ratio of the Capacitive Divider Between Crystal and Oscillator:

nx := Co Co + Cptot

nx = 0.001

\*\*\*\*Impedance Reflection Ratio:

zx := nx

zx = 1.327 10

\*\*\*\*Q with Cload: Q :=

Wpol Lo

Ro

 $Q = 4.143 \cdot 10^{4}$ 

\*\*\*\*Equivalent Parallel R for Crystal Only:

2 Rpx := Q Ro

 $Rpx = 2.574 \cdot 10$ 

\*\*\*\*Reflected Value of the Crystal Resistance at the Oscillator:

Rxtal := Rpx zx

Total parallel resistance at the oscillator pin:

$$Gsum := \frac{1}{----} + \frac{1}{-----}$$

$$Rext Rxtal$$

Rsum = 
$$2.546 \cdot 10^{\circ}$$

\*\*\*\*Reflected Parallel R at Oscillator to Transistor Source:

Rref := Rsum zc

$$Rref = 6.364 \cdot 10$$

\*\*\*\*Total Load Seen at Transistor Source:

$$R1 = 5.895 \cdot 10$$

Rref + Rlt

Ctop

\*\*\*\*Loop Gain Calculated with Reflection Method:

$$A1 = 9.433$$

\*\*in dB:

$$20 \cdot \log(A1) = 19.493$$

\*\*Polynomial Coefficients for Zeros:

n0 := 1

n3 := (Co Cpt Lo Rext)

quess first zero location:

$$\omega := \frac{-1}{\text{Rext} \cdot (\text{Cpt} + \text{Co})}$$

$$\omega = -9.9792871 \cdot 10^{-2}$$

 $s := \omega$ 

$$z1 := root \begin{bmatrix} 3 & 2 \\ n3 & s + n2 & s + n1 & s + n0, s \end{bmatrix}$$

$$z1 = -9.9792906.10$$

guess complex zero pair location:

$$\omega := \frac{1}{\text{Lo} \cdot \frac{\text{Co} \cdot \text{Cpt}}{\text{Co} + \text{Cpt}}}$$

 $\omega = 7.7656404 \cdot 10^{\circ}$ 

 $s := \omega \cdot i$ 

$$z2 := root \begin{bmatrix} 3 & 2 \\ n3 & s & + n2 & s & + n1 & s & + n0, s \\ & & & & & 7 \\ z2 & = -1.9722866 \cdot 10 & + 7.7656391 \cdot 10 i \end{bmatrix}$$

\*\*\*\* Zeros:

$$z1 = -9.9792906 10$$

$$z^2 = -1.9722866 \cdot 10 + 7.7656391 \cdot 10 i$$

\*\*\*\*\*\*\*\*\*\*\*\*\*\*Poles:

\*\*Coefficients for Poles:

d0 := 1

+ Co Ctop Cbot Ro Rlt Rext + Co Ctop Cpt Ro Rlt Rext

+ Co Cbot Cpt Ro Rlt Rext

d4 := Co Ctop Cbot Lo Rlt Rext + Co Ctop Cpt Lo Rlt Rext ...

+ Co Cbot Cpt Lo Rlt Rext

guess first pole location:

$$\omega := \frac{-1}{(\text{Rext}) \cdot (\text{Ctop} + \text{Cbot} + \text{Cpt})}$$
  $\omega = -2.3809524 \cdot 10$ 

 $s := \omega$ 

$$p1 := root \begin{bmatrix} 4 & 3 & 2 \\ d4 & s & + d3 & s & + d2 & s & + d1 & s & + d0, s \end{bmatrix}$$

$$p1 = -2.492 \cdot 10$$

guess second pole location (this is dominant pole)

$$\omega := \frac{-1}{\text{Rlt} \cdot \left[ \text{Cbot} + \frac{\text{Ctop} \cdot \text{Cpt}}{\text{Ctop} + \text{Cpt}} \right]}$$

 $\omega = -5.6423611 \cdot 10$ 

 $s := \omega$ 

$$p2 := root \begin{bmatrix} 4 & 3 & 2 \\ d4 & s & + d3 & s & + d2 & s & + d1 & s & + d0, s \end{bmatrix}$$

$$p2 = -8.6971683 \cdot 10$$

guess complex pole pair location:

 $\omega = -7.7620652 \cdot 10^{\prime}$ 

 $s := i \cdot \omega$ 

$$p3 := root \begin{bmatrix} 4 & 3 & 2 \\ d4 & s + d3 & s + d2 & s + d1 & s + d0, s \end{bmatrix}$$

\*\*\*\*\*\*\*\*\*\*\*\*Summary:\*\*\*\*\*\*\*\*\*

 $\texttt{tp} := 2 \cdot \pi$ 

$$z1 = -9.9792906 10$$

$$\frac{z1}{tp} = -1.5882534 10$$

$$z2 = -1.9722866 10 + 7.7656391 10 i$$

$$\frac{z2}{tp} = -313.899161 + 1.2359398 10$$

$$p1 = -2.492351 \cdot 10$$

$$p2 = -8.6971683 \cdot 10$$

$$\frac{p1}{tp} = -3.9666998 \cdot 10$$

$$\frac{p2}{-} = -1.3841973 \cdot 10$$

$$p3 = -1.3566881 \cdot 10 - 7.7620647 \cdot 10 i \qquad \frac{p3}{tp} = -215.9236169 - 1.235371 \cdot 10 i$$

$$H(s) := \frac{gm \cdot Rlt \cdot \begin{bmatrix} 3 & 2 \\ n3 \cdot s + n2 \cdot s + n1 \cdot s + n0 \end{bmatrix}}{4 \quad 3 \quad 2}$$

$$d4 \cdot s + d3 \cdot s + d2 \cdot s + d1 \cdot s + d0$$

\*\*\*\*\*\*\*\*\*\*\*\*\*Plot System Function\*\*\*\*\*\*\*\*\*\*\*\*

$$x := 1 ..80$$

$$\omega \mathbf{x} := \overline{\begin{bmatrix} \mathbf{t} \mathbf{p} \cdot \mathbf{10} \end{bmatrix}}$$







tp

Figure 11A

plot phase:

$$Ph := \left[ arg(H(i \cdot \omega x)) \cdot \frac{180}{\pi} \right]$$



Figure 11B

plot an expanded area around the complex pole/zero pair:

$$n := 0 ..100$$

$$\omega_{\mathbf{x}} := \left[ (\text{hi} - \text{lo}) \cdot \frac{\mathbf{n}}{100} + \text{lo} \right]$$

1



Figure 11C



Figure 11D

Nyquist plot:



Figure 11E

$$\omega g := i \cdot (Im(p3) + 10)$$
  $\frac{\omega g}{tp} = -1.2353708 \cdot 10 i$ 

Find exact frequency of phase zero crossing due to complex pole pair:

$$\omega$$
osc := root(Im(H( $\omega$ g)), $\omega$ g)

check:

 $arg(H(\omega osc)) = 180 deg$ 

Exact zero phase frequency and amplitude:

$$\frac{\omega_{\text{osc}}}{t_{\text{p}}} = -1.2353722 \ 10 \ i \ |H(\omega_{\text{osc}})| = 9.41$$

Find exact zero phase and amplitude due to complex zero pair:

$$\omega g := i \cdot (Im(z2) - 100)$$

$$\frac{\text{Og}}{\text{--}} = 1.2359383 \cdot 10 \text{ i}$$

 $\omega$ zer := root(Im(H( $\omega$ g)), $\omega$ g)

## check:

$$arg(H(\omega zer)) = -179.999 deg$$

$$arg(H(\omega zer)) = -179.999 deg$$
  $H(\omega zer) = 0.02$  amplitude

$$\frac{\omega zer}{} = 1.2359386 \cdot 10 i$$

frequency

tp

Find phase margin for oscillator (maximum phase between complex pole and zero

$$\omega_{\mathbf{x}} := -\left[ (|\omega_{\mathbf{zer}}| - |\omega_{\mathbf{osc}}|) \frac{\mathbf{n}}{105} + |\omega_{\mathbf{osc}}| + 100 \right]$$

$$\pi - \max \left[ \frac{}{\text{angle}(\text{Re}(\text{H}(\text{i} \cdot \omega \text{x})), \text{Im}(\text{H}(\text{i} \cdot \omega \text{x})))} \right] = -79.361 \cdot \text{deg}$$

### APPENDIX B

This goes through an example calculation of the reduction in small signal gm due to a certain amplitude across Ctop or the gate of the MOS device. The analysis can be carried out in a more general manner and graphs can be plotted out for the purpose of providing a graphical solution to ascertain the final oscillation amplitude given an initial set of bias conditions. The procedure is for example purposes only. If the reader requires more specific information, please contact Micro Linear directly.

This analysis was carried out in MathCAD.

define some numbers:

MOS transistor threshold voltage: vt := .926

MOS transistor k factor:  $\beta := \frac{700}{4.2}$  47 10

0 := 1 here, frequency doesn't matter, so make it 1

dc bias value of gate to source

simple MOS equation for drain current

 $id(vgs) := if \left[ vgs > vt, \begin{bmatrix} 1 \\ -\beta \\ 2 \end{bmatrix}, 0 \right]$ 

idq := 2.112 10

 $vin(t, vb) := vb + a cos(\omega t)$  define the gate to source excitation

 $ama := \sqrt{2 \cdot \beta} \cdot id(vba)$ 

small signal gm at dc bias

qmq = 0.0018173

Find the average bias voltage of vgs which MUST equal the dc bias current:

TOL := 10

quess

vb := vbq - .2

Given

$$\frac{1}{2 \cdot \pi} \cdot \int_{0}^{2 \cdot \pi} id(vin(t,vb)) dt \approx idq$$

newvb := Find(vb)

newvb = 0.898

vbq = 1.158 compare to new bias

check:

$$\begin{bmatrix} \frac{1}{2 \cdot \pi} & \int_{0}^{2 \cdot \pi} id(vin(t, newvb)) & dt \end{bmatrix} = 2.112 \cdot 10$$

This represents a shift of:

for a sine wave amplitude of:

a = .5 volts peak of vgs (note: this is NOT the output voltage!)

This gives a steady state vgs of:

vg(t) := vin(t,newvb)

The first harmonic of the drain current is:

$$id1 := \frac{1}{\pi} \int_{0}^{2 \cdot \pi} id(vg(t)) \cdot cos(\omega \cdot t) dt$$

 $id1 = 3.624 \cdot 10$ 

The large signal gm, or GM is now calculated:

$$GM := \frac{id1}{a} \qquad GM = 7.247 \cdot 10^{-4}$$

The normalization of GM/qm is now shown:

$$\frac{GM}{---} = 0.399$$

This shows a reduction of the small signal qm.

Plot gate voltage and drain current in steady state:

$$t := \frac{2 \cdot \pi \cdot x}{255}$$



### APPENDIX C

### Oscillator Root Locus Calculation

This calculates the real and imaginary parts of the closed loop transfer function. The real part is the time constant of the initial exponential startup transient.

define a range of qm values to calculate over:

$$x := 40..10$$

$$-\begin{bmatrix} x \\ \hline 10 \end{bmatrix}$$

$$gm := 10 TOL \equiv 10$$

Calculate root locus for gm. These are the roots of the characteristic equation of the closed loop transfer function. See Appendix A for the definitions of the coefficients shown below:

Root Locus Plot:



Real part of closed loop transfer function versus gm:



Note in the above plot that there is a limited range of gm's for which the poles of the closed loop transfer function remain in the right half plane. In other words, too low a gm creates too low a gain. However, too high gm values also violate the Nyquist Criterion.

### APPENDIX D

This shows how to calculate the real part of the on chip bias resistor Rp for inclusion in the loop gain calculations. This was done on MathCAD.

This is a calculation of the Real part of a distributed RC network with one end shorted to ground. A parallel R part is calculated.

ORIGIN := 1 
$$m := 1 ...3$$

Following DC resistance values are for the ML2031, ML2035, and ML2200. The total capacitance is also calculated for the network.

Define a range of frequencies to use: n := 1..40

$$n := 1 ...40$$

$$f := n \cdot \frac{10}{2}$$
  $\omega := (f \cdot 2 \cdot \pi)$ 

Calculate the admittance of the distributed network:

$$\Gamma_{n,m} := \sqrt{\frac{\mathbf{i} \cdot \mathbf{w} \cdot \mathbf{c0} \cdot \mathbf{r0}}{\mathbf{n} \cdot \mathbf{m} \cdot \mathbf{m}}} \qquad \mathbf{z0}_{n,m} := \sqrt{\frac{\mathbf{r0}}{\mathbf{m}}} \qquad \mathbf{y1} := \overline{\left[\frac{1}{\mathbf{z0} \cdot \mathbf{tanh}(\Gamma)}\right]}$$

Extract the real part and invert to get resistance:

$$r := \left[\frac{1}{\text{Re}(y1)}\right]$$

Plot the real part versus frequency:



diamonds=ML2200, boxes=ML2035, pluses=ML2031



# An Improved Method of Load Fault Detection

High frequency supply designs pose unique problems in fault detection. A typical method of output fault detection in most standard controllers is to provide a cycle-by-cycle current limit (V<sub>TH1</sub>) to limit the peak current in the output switch. In addition, these controllers have a second current limit (V<sub>TH2</sub>), which is typically set 40% higher than the cycle by cycle limit. Crossing V<sub>TH2</sub> on the I<sub>SENSE</sub> input resets the Soft Start circuit and allows current in the output to decay before re-starting the system.

In theory, by the time the power output stage can begin to turn off from having crossed V<sub>TH1</sub>, the output current will have exceeded V<sub>TH2</sub> and a soft start reset wil be performed. This technique works well if leakage inductance is low and turn-off delay is high enough to cause enough energy to transfer to the output inductor, causing the current to build up in subsequent cycles (figure 2a). This current build up takes place when the output is short circuited because the output inductor has almost no voltage across it and therefore a very shallow discharge slope. If, however, energy transfer is low due to fast turn-off of the outputs (which is desirable to minimize switching losses) energy transfer to the output inductor will be minimized, resulting in the supply continually running at the cycle by cycle current limit to a short circuit with no reset occurring (figure 2b).

High frequency controllers are designed to minimize T<sub>PD</sub> and turn off the output MOSFET gates quickly. This implies that the event which triggers soft start reset will not persist for very long if it is detected at all. The short persistence of the triggering event requires that Q1 discharge C1 in a very short time, typically resulting in a partial discharge and an inadequate reset. A solution to this problem (figure 3) is implemented in all of Micro Linear's PWM IC's. Flipflop (F2) and comparator (A4) are added to the circuit, to ensure a full reset. If desired, a delay (as implemented in the ML4809 and ML4811) can also be added before restart, which lowers the system's effective duty cycle allowing the supply to cool down.



Figure 1. Typical Two Threshold Current Limit/Fault Detect



Figure 2. Current Waveforms During Output Short Circuit Slow Output Turn-Off (2a) and Fast Turn-Off (2b)



Figure 3. Improved Soft Start Reset with Delay - ML4809

## **Integrating Fault Detection**

The "two threshold" detection technique described above limits the system designer's freedom to optimize his magnetics and minimize switching time. Since detecting the fault relies on building inductor current up on successive cycles, propagation delay cannot be minimized (as shown in figure 2) for this technique to work. Since these two parameters are important terms in high frequency supply efficiency, the need to compromise due to inadequacies in fault detection presents a problem.

A method of circumventing this problem involves "counting" the number of times the controller terminates the PWM cycle due to the cycle by cycle current limit.



Figure 4. Integrating Soft Start Reset Circuit with Delay (ML4811)

Figure 4 shows the Integrating Fault Detect circuit. When the I<sub>LIM</sub> signal (switch current) crosses the 1.1V threshold A1 signals the F1 to terminate the cycle and sets F3, which is reset at the beginning of each PWM cycle. The output of F3 turns on a current source to charge C2. When, after several cycles, C2 has charged to 3V, A5 turns on F2 to discharge soft start capacitor C1. Charge is continually bled from C2 by R1. If a current surge is short lived (for instance a disk drive start-up or a board being plugged in to a live rack) the control can "ride out" the surge (figure 5a) with the switch protected by the cycle by cycle limit. R1 and C1 can be selected to track diode heating, or to ride out various system surge requirements as required.

If the high current demanded is caused by a short circuit (figure 5b), the duty cycle will be short and the output diodes will carry the current for the majority of the PWM cycle. C2 charges fastest for low duty cycles (since F3 will be on for a longer time) providing for quicker shutdown during short-circuit when the output diodes are being maximally stressed.



Figure 5a. Integrating Fault Detection Response to Load Surge



Figure 5b. Response to Load Fault (Short Circuit)

The Integrating Fault Detection circuit allows reliable detection of output faults independent of supply magnetics and propagation delays. Additionally, this method of fault detection is inherently noise immune, programmable, and can distinguish between load surges and load faults (short circuits).



Mehmet K. Nalbant

# **Power Factor Enhancement Circuit**

A simple enhancement circuit for the ML4812 is described. The circuit which will be called the power factor enhancement circuit greatly improves the power factor while reducing the total harmonic distortion of the current waveform.

The circuit details for implementing the power factor enhancement circuit are given below. Figure 1 shows the schematic diagram of the circuit. The circuit operates by generating a small DC current bias and injecting it into the I<sub>SINE</sub> (pin 6) input of the ML4812. This current injection has the net effect of improving the zero current crossover distortion. It does this by lifting the shoulders of the current waveform around the zero crossover areas.

The circuit in the dotted lines in Figure 2, shows the details of the implementation. The circuit automatically adjusts the amount of the injected DC bias as a function of the line voltage. The reason behind the variable amount of DC current injection is that at lower input voltages, the amount of DC bias that is required is less.

Based on experience, the amount of bias required at 220 VAC is approximately four times higher than at 120 VAC. The proper scaling can be adjusted by choosing appropriate values for the various resistors used and the zener diode voltage. The amount of bias that is required is a function of the boost inductor value and the ramp compensation. For best performance the value of the inductor should be chosen as high as possible which in turn will necessitate a small amount of ramp compensation.

One way to find the required bias currents is summarized below: the first step is to find the optimum bias at the nominal operating point, for example, at 120 VAC. This is done by connecting a variable resistor to the reference output of the IC. The initial value of the resistor is selected such that, the bias current equals the peak to peak ramp compensation voltage when the duty cycle is at its maximum. After the optimum value at the nominal operating conditions is found the input voltage is increased to 220 VAC and the same procedure above is repeated to find the optimum value of the resistor at the 220 VAC nominal operating conditions. The bias currents corresponding to the two resistor values above can be used to calculate the values of the components in the enhancement circuit. The formulas for calculating the various components are given below:

$$V_{C3 \text{ (VIN)}} = \frac{0.9V_{\text{IN}(RMS)} R6}{R1 + R2 + R6}$$
 (1)

$$I_{ISINE(VIN)} = \frac{V_{C3} - V_{BE} - V_Z - V_{ISINE}}{R7}$$
 (2)

$$r = \frac{I_{\text{ISINE}(220 \text{ VAC})}}{I_{\text{ISINE}(120 \text{ VAC})}} \tag{3}$$

$$r = \frac{V_{C3(220 \text{ VAC})} - V_{BE} - V_Z - V_{ISINE}}{V_{C3(120 \text{ VAC})} - V_{BE} - V_Z - V_{ISINE}}$$
(4)

#### Where:

I<sub>ISINE(VIN)</sub> = Bias current into the I<sub>SINE</sub> input as function of the input voltage.

 $V_{BF}$  = Base emitter voltage of Q3 (0.7V nominal).

V<sub>ISINE</sub> = Voltage at I<sub>SINE</sub> input, typically 0.7V.

= Ratio of bias current at 220 VAC input to the bias current at 120 VAC input.

By chosing a value for  $V_{\rm C3(220\,VAC)}$  the value of  $V_{\rm C3(120\,VAC)}$  is also found. These two values can be substituted to the equation above to calculate the required value for  $V_{\rm Z}$ . The value of R7 can be found by using (2). The values of the remaining components can be calculated by using (1).



Figure 1. The Enhancement Circuit



Figure 2. 1KW Enhanced Power Factor Correction Circuit

The circuit of Figure 2, is a 1KW input, power factor regulator. For this circuit the values of the enhancement circuit components were as follows:

R1 + R2 = 330K R6 = 22K R7 = 22K D2, V<sub>Z</sub> = 3.5V

Q3 = 2N2222 or any equivalent small signal transistor.

C3 =  $10\mu$ F electrolytic cap

Table 1 shows the performance of the power factor regulator with and without the enhancement circuit.

Table 1. Effect of Enhancement Circuit on Power Factor

| Input            | Input<br>Power<br>(W) | Power Factor        |                        |  |
|------------------|-----------------------|---------------------|------------------------|--|
| Voltage<br>(VAC) |                       | With<br>Enhancement | Without<br>Enhancement |  |
| 120              | 742                   | .998                | .991                   |  |
| .'               | 365                   | .994                | .976                   |  |
| 220              | 706                   | .996                | .976                   |  |
|                  | 352                   | .969                | .940                   |  |



Vince Cardinale

# Generating Phase Controlled Sinewaves with the ML2036

### Introduction

The 16-bit resolution of the ML2036 combined with its Inhibit feature makes it a powerful tool for generating precision sinewaves. It can produce frequencies from DC to 50kHz in 1Hz increments with –40dB harmonic distortion and has the control to stop the output at any given time or at the next zero crossing, with no external components.

Precise phase control can also be obtained with the addition of a few external devices. With the addition of phase control two or more ML2036 sinewave generators can be synchronized at any angle from 0 to 360 with better than 1 degree resolution.

## Inhibit Mode

In order to place the ML2036 in Inhibit mode three conditions must occur simultaneously. The three-level  $P_{DN-INH}$  input pin must be at the  $V_{SS}$  voltage (–5V), the shift register must be loaded with all zeros, and the LATI pin must be a logic "1" (+5V). Once these three conditions are met the output continues to operate until it reaches  $V_{OS} + |V_X|$  if the next zero crossing is positive going, or  $V_{OS} - |V_X|$  if the next zero crossing is negative going, and then holds this level (see figure 1). The output will stay at this voltage until a new frequency is loaded into the data latch, at which point the output will continue where it left off. If the output stopped at zero after approaching from below 0V then it will start-up going positive. If it stopped after approaching from above 0V then it will start-up going negative.

## **Initialization**

In order to synchronize the ML2036 you must first initialize it so it will start up at a known point in the sinewave. By using the Inhibit mode you can stop the part at 0V but you can't be sure from which direction it approached zero, or more importantly which direction it will start-up. If you can guarantee that it stopped while approaching from below 0V then you can be sure it will start-up going positive. This can be done if the LATI pin is not allowed to be high when the output is above ground. The circuit in figure 2 and the following procedure demonstrate how this can be implemented.

## Initialization Procedure

- 1) Power up
- 2) Set LAT high
- 3) Set INH low
- 4) Load MSB: 0001 0000 0000 0000 :LSB
- 5) Set LAT low
- 6) Wait at least 1 output cycle time
- 7) Load all 0s
- 8) Set INH high (INH must go high before LAT by at least a NAND gate delay)
- 9) Set LAT high
- 10) Wait at least 1.5 output cycle times

  Output stops at 0V going high
- 11) Load desired frequency
- 12) Set LAT low
- Output begins at 0V going high
- 13) Set INH low



$$\begin{split} |V_X| &= \frac{V_{PEAK}}{256} \text{ ; For } f_{OUT} \leq \frac{f_{CLK}}{2048} \\ |V_X| &\leq \frac{V_{PEAK}}{256} + V_{PEAK} \text{ Sine } \Big(\frac{8\pi f_{OUT}}{f_{CLK}} + \frac{\pi}{512}\Big) \\ \text{For } f_{OUT} &> \frac{f_{CLK}}{2048} \end{split}$$

Figure 1. Inhibit Mode

# **Synchronization**

At the completion of step 10 the part is initialized. Its output is stable at about 0V and will start up going positive. If you want to synchronize the output with some external event you can load the shift register with the desired frequency (step 11) and then set LAT low (step 12) synchronously with the external event. If you want to synchronize two ML2036 sinewave generators together initialize them both as described, and then set LAT low (step 12) on both circuits simultaneously.

Precise phase control between two parts can be achieved by initializing both parts, starting one and then waiting a known time before starting the other. For example, to produce two 5kHz sinewaves with 90° phase shift you should wait 50 $\mu$ s between starting each circuit. Since the ML2036 uses a 3MHz reference clock to update the output (assuming a 12MHz clock is used to drive ČLKIN) the phase resolution will be 0.6°. This resolution will vary from 0.0012° for two 10Hz signals to 6° for two 50kHz signals.



Figure 2.



William Cho

# **Designing with 10Base-T Transceivers**

Micro Linear's family of 10Base-T transceivers offer highly integrated solutions for internal and external MAUs (Media Attachment Units) as well as HUB MAUs. These chips offer a high performance current drive transmitter with very low jitter and RFI noise. The ML4652 and ML4658 are 10Base-T transceivers that provide an AU interface for internal and external DTE MAUs while ML4654 and ML4655 provide TTL and ECL interfaces suited for Multiport Repeaters.

The following application note will cover some of the design issues that arise when designing either type of Media Attachment Units for Local Area Networks based on 10Base-T.

# Internal (Embedded) MAUs with Shared AUI Port

Figure 1 shows a detailed schematic for an internal MAU design with a shared AUI (Attachment Unit Interface) port. The optional port requires additional circuitry as defined in the IEEE 802.3 specifications for proper termination and protection at the serial interface chip (or Manchester Encoder/Decoder) and the 10Base-T transceiver chip connected to an AUI port.

An AUI connection requires termination impedance of  $78\Omega$  on the receive end of the transmission lines (DI and CI). As such R1 and R2 in parallel with R3 and R4 provide the proper termination. This also applies to the receive output pins 4 and 5 of the transceiver chip. The 357Ω resistors for R3 and R4 was chosen to properly bias the driver circuitry (see section on AUI driver output). The  $2k\Omega$  values for R7 and R8 were chosen to provide the BIAS voltage for Tx+ and Txinputs. This also will not load down the  $78\Omega$ transmission line when the AUI port is connected and the transceiver chip is tri-stated. The output AUI drivers of the transceiver chip must be tri-stated to not load down the transmission lines when the AUI port is connected and the twisted pair port is disconnected. Powering down the chip will tri-state the outputs.

The transceiver can be powered down by switching  $V_{CC}$  to GND as shown or by switching the ground connection to open condition. A logic level MOSFET with an "on" resistance ( $R_{DSON}$ ) of  $0.5\Omega$  or less can be used by connecting to the ground pin of the chip to power down the chip. When switching the ground off one must also include the ground connections of the driver resistors of COL and Rx outputs (R3, R4, R11, and R12). Another method of powering down the transceiver is to use an external mechanical switch as shown.

The isolation transformer is required for protection of the transceiver chip from 16V with respect to the system ground at the AUI interface during a fault condition as specified in 7.4.1.6. and 7.4.2.6 sections of the IEEE 802.3 standards for both the driver and the receiver.

If a shared AUI port is not required, then the design becomes simpler. Figure 13 of the datasheet shows AC coupling between the serial interface and the transceiver. This is to block DC bias voltage of the serial interface chip that may not match that of the transceiver. Micro Linear's transceivers require the input bias to be between 2.5V and 4.5V for CI and DI. If the two chips are compatible one can eliminate the AC coupling capacitors and bias resistors. By using a DC coupled interface, biasing the driver outputs is all that is needed for proper operation (Figure 2).

### **Twisted Pair Interface**

The twisted pair connection to 10Base-T requires additional filtering and isolation components. The output structure of the twisted pair drivers are of the current drive type. This poses several very significant advantages when driving the twisted pair medium. Because the drivers are current driven, the differential outputs are well matched for a balanced signal transmission. Balanced transmission is crucial for meeting tight regulations on signal shapes. Also current driven outputs produce lower common-mode voltages for a lower EMI radiation. This can be a very significant issue when facing FCC regulations. Another advantage to current mode is that output drive, can be easily adjusted to compensate for losses in the transformer or output filter. RTSET will set the level of output drive current by the relationship:

RTSET = (RL/100) \* 220

where RL is the characteristic impedance of the twisted pair cable.

The twisted pair differential output will see an effective resistance of  $50\Omega$  from the parallel combination of the two  $200\Omega$  resistors and reflected secondary AC line impedance of  $100\Omega$  for unshielded twisted pair. By driving 42mA to the  $50\Omega$  complex load, the differential signal voltage will swing  $\pm 2.5 V$  peak around the 5 V bias point when taking transients into consideration.



Micro Linear



Figure 2. DC Coupled Interface for DTE Card Application

The isolation and filter components for both transmit and receive lines can all be integrated into one dip package style module. One such product can be obtained from Valor Electronics in San Diego. There are several other manufacturers who have these products available (refer to Figure 13 in the datasheet).

The output chokes shown in Figure 1 will pass any differential signal but block common mode voltages. Because Micro Linear's 10Base-T transceivers have very low common mode output voltage, this extra filtering choke may not be needed. Good board layout will also help.



| SQE Test | Link Test | SQEN Pin 4 |
|----------|-----------|------------|
| Enable   | Enable    | 5V         |
| Enable   | Disable   | 3.3V       |
| Disable  | Enable    | 0V         |
| Disable  | Disable   | 1.2V       |

Figure 3. Mode Selection Circuit

### External MAU

An external MAU design typically adds more LED outputs for status indication and adds circuitry for configuring the chip for SQE and Link Test options (See Figure 12 of datasheet). The selection of SQE and Link Test circuitry can be implemented in various ways. One such option is to use two SPDT switches to produce the proper voltage levels (Figure 3). The selected voltage to the SQEN input pin (pin #4 for ML4652 and ML4658) will internally configure the chip for the option to activate SQE test or Link test.

# **AUI Driver Output**

The output structure of the driver stage connecting to the AUI is an open emitter type. The output is biased at typically 4.2V when high and 3.6V when low. That is a differential voltage of about  $\pm 0.6V$  across a  $78\Omega$  load which calculates to about 7.7mA output current during transmission. A 360 $\Omega$  resistor at the output pin sets its current at 11.7mA when high and 10mA when low. In the case when the positive output is high, the current (IO) flowing out of its drive transistor is the sum of 7.7mA and 11.7mA (Figure 4). That means the current flowing out of the negative output is 10mA minus 7.7mA. It then becomes apparent that the termination resistance must be low enough as to not shut off either of the output drive transistors but not too low as to saturate the transistor and dissipate excessive power.



Figure 4. AUI Driver Circuitry



Ion Klein

# **Generating Fixed Frequency Sine Waves with ML2035**

The ML2035 Programmable Sine Wave Generator is a convenient solution for generating accurate sine waves. Often an accurate fixed sine wave reference is required in applications such as Uninterruptable Power Supplies. Normally a microcontroller or microprocessor is used to program the ML2035's output frequency.

Most power supplies do not incorporate a microprocessor. This application note will show several alternate methods for programming the ML2035 for 50 or 60Hz sine wave output using off-the-shelf components.

The circuit in Figure 1 programs the ML2035 for 60Hz. The circuit shifts in the decimal number 141 to get to 60Hz with a NTSC color burst crystal (3.579545 MHz).

The 'HC4060 counter is used as an oscillator and timer. Q5 stays high for 16 clock cycles. During the first 8, the 'HC165 shifts out the codes on A thru H which are the complements of 141 (Binary 1000 1101) LSB to MSB respectively. During that time, SI on the 'HC165 shift register is also high. That means that for the next 8 clock cycles the Q BAR output will be low, loading in 0's for the most significant 8 bits. SCK on the ML2035 and CLK on the shift register are run from complementary phases of the oscillator, since the 'HC165 changes data on the rising edge of its CLK and the ML2035 latches the same data on the rising edge.



Figure 1. Programming the ML2035 for 60Hz. output using NTSC color burst crystal.

When Q5 goes low again, Q6 goes high providing a reset for the counter and also a short pulse for the LATI input. The 1K resistor between Q6 and the 4060 Reset line delays the reset slightly, effectively stretching the LATI pulse to 50nS.

This circuit could also be run from +10V and GND by creating an "artificial ground" at 50% of the 10V line (two 1K resistors and a 10µF capacitor).

For 50 Hz output use the code shown in the table 1.

The circuit in Figure 1 allows the use of an inexpensive and readily available crystal, but has the disadvantage of not being "single pin" programmable for 50/60 Hz. The circuit in Figure 2 requires a non-standard, more expensive crystal frequency but has the advantages of being pin programmable for 50/60 Hz and eliminating the shift register. A 2.4576 MHz crystal is a standard value. A frequency of 2.467238 MHz is required to generate exactly 50 and 60Hz with no error.



Figure 2. Single Jumper 50 or 60 Hz selection

These lower frequency (below 3.5Mhz) crystals, however tend to be larger in size and significantly more expensive.

| F <sub>OUT</sub> | D(dec) | Hex<br>Value | Binary<br>Value | Frequency<br>Error |
|------------------|--------|--------------|-----------------|--------------------|
| 50               | 170    | AA           | 1010 1010       | -0.39%             |
| 60               | 204    | CC           | 1100 1100       | -0.39%             |

Table 2. Data Codes and error terms for ML2035 using a 2.4576 MHz standard crystal

Table 3 shows the codes necessary to generate 50 and 60 Hz sine waves with the circuit in Figure 1 from various standard crystal frequencies. Note that for the highest accuracy, the 4.194304 MHz crystal yields both 50 and 60Hz sine waves with no frequency error.

| F <sub>CRYSTAL</sub> (MHz) | F <sub>OUT</sub> | D(dec) | D(hex) | 74HC165 Code<br>ABCD EFGH | Error  |
|----------------------------|------------------|--------|--------|---------------------------|--------|
| 4.00                       | 50               | 105    | 69     | 1001 0110                 | 0.14%  |
| 4.00                       | 60               | 126    | 7E     | 1000 0001                 | 0.14%  |
| 4.194304                   | 50               | 100    | 64     | 1001 1011                 | 0.00%  |
| 4.194304                   | 60               | 120    | 78     | 1000 0111                 | 0.00%  |
| 6.00                       | 50               | 70     | 46     | 1011 1001                 | 0.14%  |
| 6.00                       | 60               | 84     | 54     | 1010 1011                 | 0.14%  |
| 8.00                       | 50               | 52     | 34     | 1100 1011                 | -0.82% |
| 8.00                       | 60               | 63     | 3F     | 1100 0000                 | 0.14%  |

Table 3. Shift register values and frequency errors for various standard crystal values (fig 1).

To generate 400Hz and 1KHz tones, the circuit of Figure 2 must be modified to shift in 0 for the first 8 clock pulses and the data in table 4 for the last 8 clocks. This can be accomplished by replacing the "Data Decode" blocks of Figure 2 with the decoding shown below.

| F <sub>CRYSTAL</sub> (MHz) | F <sub>OUT</sub> | D(dec) | D(hex) | 74HC165 Code<br>ABCD EFGH | Error |
|----------------------------|------------------|--------|--------|---------------------------|-------|
| 6.5536                     | 400              | 512    | 200    | 1111 1101                 | 0.00% |
| 6.5536                     | 1000             | 1280   | 500    | 1111 1010                 | 0.00% |

Table 4. Generating 400Hz and 1Khz sine waves



Suggested Crystal Manufacturers:

Nymph/Saronix:

(415) 855-6829

Pletronics:

(206) 776-1800

1

Manijeh Fadaee

# Designing an IEEE 802.3 FOIRL Transceiver

### Introduction

The ML4661 FOIRL Transceiver with the ML4621/ML4622 fiber optic quantizer construct both an internal and external Fiber Optic Inter-Repeater Link (FOIRL) described in the IEEE 802.3 standard. The ML4661 through its standard 802.3 AU interface can be connected to an AUI cable, Ethernet Manchester Encoder/Decoder or Hub controller. The following topics will be discussed in this Application Note:

- 1) ML4661 Features
- 2) ML4621/ML4622 Features
- 3) Filtering Power & Ground
- 4) Attachment Unit Interface
- Interfacing ML4661 to National DP83950 Repeater Interface Controller
- Interfacing ML4661 to AT&T T7201 Multi-Port Repeater
- 7) FOIRL system specification
- 8) 10Base-FL (ML4662)
- 9) Layout Considerations
- 10) Initial debug of the FOIRL/10Base-FL board

### ML4661 Features

The ML4661 integrates many of the functions needed for an FOIRL transceiver. The Attachment Unit Interface complies with the IEEE standard offering Transmit, Receive, and Collision pair signals. Data transmission includes transmit squelch, a 1MHz idle signal, and the jabber function. The receiver accepts ECL compatible levels from the ML4621 or ML4622 quantizer, passing through the receive squelch and onto the AUI. The complete FOIRL state machine is also incorporated including collision detect, loopback, and low light conditions.



Figure 1.

I<sub>LED</sub> = I<sub>BIAS</sub> + I<sub>OUT</sub>

One of the features is the capability to disable or enable the SQE function. This allows an FOIRL transceiver to be connected to a DTE as well as a repeater. When connecting to a DTE, SQE must be enabled. When connecting to a repeater, SQE is disabled. The forthcoming 10Base-FL specification includes SQE test, however, most FOIRL compatible equipment today supersedes the standard by including the SQE feature.

The ML4661 transmitter consists of a current driver output (TxOUT) which directly drives an HP fiber optic LED transmitter (HFBR1414). The output structure of the driver stage (TxOUT) is an open collector (NPN) acting as a current source as shown in Figure 1.

The  $1K\Omega$  pulldown resistor on the TxOUT pin prebiases the LED by applying a small forward current while the LED is in the "off" or low light state. The prebias current prevents the junction and parasitic capacitances from discharging completely when the LED is in the "off" state, thus reducing the amount of charge that the driver must transfer to turn the diode back on.

The resistor on the RTSET pin controls the amount of current driven by this pin (TxOUT). RTSET and the pulldown resistor together set the extinction ratio. To calculate RTSET value for a certain sink current (maximum 80mA) at TxOUT use this equation:

RTSET = 
$$(52\text{mA/I}_{OUT})$$
 162 $\Omega$ 

The ML4661 Transmitter has been designed to drive the cathode of the LED (note: higher optical power transmitted corresponds to the low logic state). Current flowing through the LED corresponds to a logic low. When TX- > TX+ (DO on AUI), current flows and this will be a logic low. When TX+ > TX- (DO on AUI), no current flows (except bias) corresponding to a logic high.

The receiver inputs are ECL levels (the ML4661 receiver inputs) coming from the ML4621 or the ML4622. When LMON<sub>IN</sub> (TTL) coming from the ML4621 or the ML4622 is low, and the level of the received signal exceeds the receive squelch requirement, the receive data is buffered and transmitted out to DI pair.

The five LED status outputs are active low, open collector outputs. They provide a visible status of the link as follows:

XMT: is on when transmission is taking place.

 $\overline{RCV}$ : is on when the transceiver is receiving a frame from the ML4621 or the ML4622 ( $V_{IN}$ + and  $V_{IN}$ -).

1

CLSN: is on when the transmitter and the receiver are active at the same time (collision). When a collision takes place a 10MHz  $\pm$  15% square wave with a 50%  $\pm$  10% duty cycle will be sent out to COL+ and COL-output pins.

JAB: turns on when the transmitter is on for more than 20 to 150 Msec. When the jabber is on, in order to not bring down the network, the jabber logic disables the transmitter and turns on the collision signal COL+ and COL-.

**IMON**: is on when LMON<sub>IN</sub> coming from the ML4621 or the ML4622 is low and there are signal transitions on RX+ and RX-.

### ML4621/ML4622 Features

The ML4621/ML4622 data quantizer is used for signal recovery applications in Fiber Optic systems. The ML4621/ML4622 has a wide bandwidth and large gain which makes it capable of accepting an input signal from a fiber optic receiver as low as 2mV. This analog input gets converted to digital outputs at the TTLOUT pin or ECL+ and ECL- output pins.

The TTL output has been disabled in this application Note by pulling up  $TTL_{VCC}$  and  $TTL_{GND}$  since ECL output levels are required by the ML4661. The 3K pulldown resistors on the ECL outputs of the ML4621 keep the outputs biased in their operating range. Due to internal pulldown resistors in the ML4622, the external pulldown resistors are not required if the ECL output are the only outputs being used. The ML4661 inputs present a minimal load to the ML4621/ML4622 ECL outputs.

ML4621/ML4622 include a two stage input limiting amplifier with a DC restoration feedback loop. The bandwidth of the ML4621 can be adjusted to the particular needs of the application with the capacitor across pin 7 and 8 (CF1 and CF2 for high corner frequency). The .1 $\mu$ F input capacitors on V<sub>IN</sub>+ and V<sub>IN</sub>- set the low corner frequency. (The output source impedance of the fiber optic receiver must be kept low "about 50 $\Omega$ " to make the input capacitors on V<sub>IN</sub>+ and V<sub>IN</sub>- effective).

Since the logic condition for the 802.3 FOIRL is as follows:

"light" = 
$$0$$
"dark" =  $1$ 

The received signal has to get inverted before it goes to the RXIN+ & RXIN- inputs of the ML4661. When the output of the Fiber Optic receiver (HFBR2416) is connected to the  $V_{\rm IN}$ + of the ML4621/ML4622, the signal is non-inverted at the ECL+ & ECL- outputs. Therefore, the ECL+ must be connected to the RXIN- of the ML4661 and the ECL- to the RXIN+ of the ML4661. The output of the Fiber Optic receiver (HFBR2416) may be connected to the VIN- of the ML4621 to invert the ECL outputs of the ML4621/ML 4622. If this is done, the following connections must be made.

ECL+ → RXIN+ ECL- → RXIN- The Link Monitor function is implemented by the minimum signal discriminator and the threshold generator circuits. The TTL<sub>LINKMON</sub> and ECL<sub>LINKMON</sub> outputs both indicate when the input data signal is less than a user defined acceptable level. This is done by monitoring the input signal and peak detecting the output of the limiting amplifier and comparing this level with the voltage at V<sub>THADJ</sub>. V<sub>THADJ</sub> is set by the user as specified in the data sheet. To set the minimum input signal of the ML4621 to 3mV, V<sub>REF</sub> can be tied directly to V<sub>THADJ</sub> to provide 2.5V at V<sub>THADJ</sub>.

$$\begin{array}{ll} \text{ML4621: V}_{\text{THADJ}} = 600 \ \text{V}_{\text{INTH}(P)} + .7V & (1) \\ \text{ML4622: V}_{\text{THADJ}} = 500 \ \text{V}_{\text{INTH}(P-P)} & (2) \end{array}$$

In these equations V<sub>INTH</sub> is the peak or peak to peak value of the input signal. The receiver sensitivity can be calculated when the Hewlett Packard HFBR2416 with a typical responsivity of 6mV/µW is being used.

ML4621: 
$$V_{INTH(P)} = 3mV(Peak)$$
  $(V_{THADJ} = V_{REF})$   
Received Power =  $6mV(P-P)/(6mV/\mu W)$   
=  $1\mu W = -30dBM$  (PEAK)

ML4622: V<sub>INTH(P-P)</sub> = 5mV(Peak to Peak) (V<sub>THADJ</sub> = V<sub>REF</sub>) Received Power = .833µW = -30.7dBM (PEAK) Note: Peak Power = Average Power + 3dBM

This meets the IEEE802.3 FOIRL receiver specifications. A lower threshold level can be set by dividing down  $V_{REF}$  with a resistor divider, as shown in Figure 2b. By choosing 1K and 140 $\Omega$ , the  $V_{THADJ}$  will be 2.2 volt in the ML4621 which will set the minimum power level at about 2.4mV peak and minimum launch power at -33dBM (considering worst responsivity of 4.5mV/ $\mu$ W). However due to a better stability of the link monitor in the ML4622, both standards will be met considering the worst conditions by tying the  $V_{THADJ}$  to  $V_{REF}$ . For more detailed information refer to Application Note 6 and Application Brief 1.

In the case of oscillation at  $TTL_{LINKMON}$ , hysteresis can be added to the ML4621 in two different ways as follows:

- Adding a feedback resistor from the TTL<sub>LINKMON</sub> output to the V<sub>THADJ</sub> (this will only work if a resistor divider is being used to arrive at V<sub>THADJ</sub>).
- 2) A capacitive feedback can be implemented by connecting a capacitor from the TTL<sub>LINKMON</sub> to the ISET pin on the minimum signal discriminator (this will apply if V<sub>REF</sub> is tied to the V<sub>THADJ</sub>. Note: Adding a 300 ohm to 600 ohm pull-up resistor at the TTL<sub>LINKMON</sub> to +5Volt may be needed for the stability.

Based on the layout, the value of the hysteresis resistor and capacitor change. Adding 7pF capacitor in the ML4661EVAL board (Fig. 10) will serve this purpose. Since hysteresis has been added internally to the ML4622 to increase the stability, the external hysteresis components are not required.



NOTE: IF TTLOUT IS USED, TIE GNDTTL TO UNFILTERED GROUND AND REMOVE L1. IF TTLOUT AND ECL OUTPUTS ARE BOTH USED, ADD 3k PULLDOWN RESISTORS AT ECL OUTPUTS.

Figure 2A. Fiber Optic Receive Circuit A



Figure 2B. Fiber Optic Receive Circuit B



5









# Filtering Power and Ground

Filtering is necessary since unintended feedback through the power supply system (the metallic conductive path of the +5V power line or the Ground reference line for the receiver) can create sustained oscillations or degrade the sensitivity of the receiver. Filters in the power supply for the post-amplifiers, comparator stages and the receiver, prevent noise generated by the quantizer output from being conducted back through the power system to the input amplifier stage.

The quantizer inputs are sensitive low level inputs.  $V_{CC}$  and Ground Decoupling are necessary. Disabling the TTL output (by connecting  $TTL_{GND}$  and  $TTL_{VCC}$  to  $V_{CC}$ ) of the quantizer will also reduce noise.

### Attachment Unit Interface

The ML4661 and the ML4621 can be used as an internal MAU with the option of having a shared AUI port or as an external MAU. Figures 3, 4, 5, and 6 show a detailed schematic for these three configurations.

Internal MAU: The AU interface may be AC coupled through .1 $\mu$ F capacitors across DO, DI, CI pair (Figure 3). They may be DC coupled if the DC levels DO (2V to V<sub>CC</sub> – .5V), DI (3.6V to 4.5V), CI (3.6V to 4.5V) of the manchester encoder/decoder & the ML4661 are the same (Figure 4). (If DC coupling is used, the BIAS pin is not connected and the 39 $\Omega$  resistors are not needed.) If AC coupling interface is used, DO which is an input must be DC biased (shifted up in voltage) through the BIAS pin for the proper common mode input voltage.

DI and CI are emitter follower outputs which need external  $1K\Omega$  or greater (depending on the particular manchester encoder/decoder) pulldown resistors to ground.

By using 1K pulldown resistors we can minimize power dissipation by not having to drive the  $78\Omega$  AUI cable.

Internal MAU with Shared AUI Port: The AU interface is AC coupled through isolation transformers T1 (Figure 5). This is to protect the transceiver chip, from 16V with respect to the system ground at AUI interface during a fault condition (as specified in 7.4.1.6 and 7.4.2.6 section of the IEEE 802.3 standards for both the driver and the receiver). In addition, it blocks the DC offset voltage of the AUI port that may not match that of the transceiver. An AUI connection requires termination impedance of  $78\Omega$  [(R1+R2)||(R3+R4)] on the receive end of the transmission lines (DI and CI). The  $357\Omega$  resistors for R3 and R4 are chosen to properly bias the driver circuitry. The 2K resistors on TX+ and TX– provide common mode bias input voltage for the ML4661.

The  $243\Omega$  resistors (R5, R6) drive the DO pair (either the DO pair of the AUI port of the ML4661). The output AUI drivers of the transceiver must be tri-stated in order to not load down the transmission lines when the AUI port is connected and the FIBER OPTIC port is disconnected. Powering down the chip will cause the outputs to be in tri-state (refer to Application Note 13). This power down circuitry is shown in Figure 5.



Figure 7. AUI Driver Circuitry.

**External MAU:** The AU interface is AC coupled through isolation transformers (Figure 6). An AUI connection requires termination impedance of  $78\Omega$ . Two  $39\Omega$ , 1% resistors tied to DO pair provide impedance matching ( $78\Omega$ ) as well as the proper common mode input voltage to the ML4661.

DI and CI pairs are emitter follower outputs. The output structure of the driver stage (RX+, RX-, COL+, COL-) is open emitter (Figure 7). The output is biased at typically 4.2V when high and 3.6V when low. That is a differential voltage of about + .6V across a  $78\Omega$  load.

The pulldown resistors have to be chosen such that during transmission, a minimum of 2.0mA can be sourced by RX- or COL-. By using a  $360\Omega$  pulldown resistors the RX- or COL- source 2.3mA and the RX+ or COL+ source 19.4mA as follows:

$$\begin{split} I_T &= .6 \text{V} / 78 \Omega = 7.7 \text{mA} \\ I_O + &= I_1 + I_T \\ I_O + &= (4.2 \text{V} / 360 \Omega) + 7.7 \text{mA} \\ I_O + &= 11.7 \text{mA} + 7.7 \text{mA} \\ I_O + &= 19.4 \text{mA} \\ I_O - &= I_2 - I_T \\ I_O - &= (3.6 \text{V} / 360 \Omega) - 7.7 \text{mA} \\ I_O - &= 10 \text{mA} - 7.7 \text{mA} \\ I_O - &= 2.3 \text{mA} \end{split}$$

The termination resistance must be low enough (minimum  $200\Omega$ ) to not shut off either of the output drive transistors, but not too low in which case the output transistors could saturate.

# Interfacing ML4661 to DP83950

The ML4661 and ML4621 can be used in a HUB application. Figure 8 shows the interface between the ML4661 and the National Semiconductor DP83950 Repeater Interface Controller (RIC). The DI and CI pairs are DC coupled but DO is AC coupled with  $1\mu\text{F}$  in each lead. The  $1\text{K}\Omega$  pulldown resistors on the DI & CI pairs provide the necessary source current to drive DI & CI pairs.

5





Figure 9. Interfacing ML4661 to T7201.



Figure 9a. RCV

# Interfacing ML4661 to T7201

The T7201 is AT&T Multi-Port Repeater. The analog front-end of the T7201 interface is shown in Figure 9A. It consists of two main sections, Transmit and Receive.

**Transmit Section:** The T7201 to line driver interface consists of the six signals from the T7201 (MXTD, MTXD, PD3-PD0, PDCTL).

The T7201 HUB controller distributes the signal to all ports with the exception of the one that transmitted the data. The 74LS154 decodes the PD3-PD0 address lines. The output of the 75LS154 then selects and disables the port that the data was received from. The MC10H351 that is selected (disabled) is the only output that is not transmitting data to its respective transceiver.

The manchester data is provided by the T7201 on the MTXD and MTXD lines. The MTXD transmit output pin of the T7201 gets converted to the ECL differential pair by the MC10H351 and will drive the transmit pair (TX+ and TX-) of the ML4661.

**Receive Section:** The ECL differential receiver output (RX– & RX+) of ML4661 must be converted to a TTL single ended signal. This is accomplished with the NE521.

In addition, the incoming receive signal is fed into a gated line receiver RCV which is controlled by the squelch circuitry.

Squelch Circuit: The squelch circuit differentiated noise from valid incoming data on the receive pair. It does this by detecting signals that are above a preset voltage threshold level for a sufficient period of time. When there is no signal on the receive pair, the squelch circuit disables the line receiver, and deasserts the TPC0-TPC11 signal to the T7201. When a signal above the threshold arrives, TPC0-TPC12 is asserted, and the line receiver is enabled. The squelch circuit ensures that the receive circuits in the T7201 are operating only

during packet reception. The circuit shown in Figure 9 uses a high-speed comparator (NE521) with an offset threshold. The output of this comparator is fed to a retriggerable timing circuit that controls the TPC0-TPC11 signal to the T7201. To ensure recognition of the Idle (end of packet signal), and to prevent midpacket deassertion of TPC0-TPC11, the timing circuit should be set to detect positive pulses between 1.5 and 2.0 bit times (200ns). The timing circuit can be implemented by using a quad flip-flop (74F175) clocked from a 20MHz clock generator. The 74F175 activates TPC0-TPC11 for the pulses greater than 200mV, within 150ns to 200ns timing window (four 20MHz clock cycles).

# **FOIRL System Specifications**

Some of the key parameters required by the IEEE 802.3 FOIRL Standard are listed below:

### **Transmitter Specifications**

- 1) Peak Emission Wavelength = 790 to 860nm.
- Spectral Width < 75nm. This is determined by measuring the Full Spectral Width at Half Maximum Amplitude (FWHM) of the LED optical emission. This parameter must be measured at the maximum temperature at which the LED will be operated.
- 3) Minimum Extinction ≥ 13dB Extinction = |P<sub>I(ON)</sub> - P<sub>T(OFF)</sub>|, where P<sub>T</sub> = peak transmitted optical power measured in dBm.
- 4) Optical Rise/Fall time  $T_R$  and  $T_F < 10$ ns.
- 5)  $|T_R T_F| \le 3$ ns.
- 6) Transmitter Jitter  $\leq 2$ ns.
- 7)  $P_{T(MAX)} = -9dBm (PK)$
- Launched power into 62.5/125 fiber with NA = .275
- 8) P<sub>T(MIN)</sub> = -15dBm (PK) Launched power into 62.5/125 fiber with NA = .275 at the beginning of the LED lifetime.
- 9) P<sub>T(MIN)</sub> = -18dBm (PK) Launched power into 62.5/125 fiber with NA = .275 at the end of the LED lifetime.

# 1

## **Receiver Specifications**

- 1) Overdrive limit = -9dBm (PK) maximum.
- 2) Sensitivity  $\geq -27 dBm$  (PK) minimum.
- 3) The data output of the receiver must be inhibited before the Bit Error Ration of the fiber optic link degrades to greater than 10<sup>-10</sup>

### **Total Link Specifications**

- 1) litter at receive out  $\leq$  4ns.
- 2) Transmitter/Receiver must be compatible with fibers having the following core/cladding diameters: 50/125, 62.5/125, 85/125 and 100/140.
- Link must operate at a maximum length of 1Km with each type of fiber.

### 10Base-FL

The IEEE 802.3 10Base-F task force has proposed a new fiber optic Ethernet standard that will update the original 1987 FOIRL standard. This proposed standard known as 10Base-FL describes a fiber optic link segment with enhanced performance and backwards compatibility with FOIRL. One of the enhancements for 10Base-FL, SQE test, is already included in the ML4661. This allows a FOIRL MAU to connect to a HUB or a DTE. Other modification have to do with extending the fiber optic cable length from 1,000 meters to 2,000 meters, and internal state machine modifications.

The ML4662 is a 10Base-FL transceiver which is pin compatible with the ML4661 and meets the 10Base-FL standard. This new part will plug into an existing ML4661 socket and be pin for pin compatible. Note that since the fiber optic cable length has been extended for 10Base-FL, the Receive Sensitivity specification has been improved from –27dBm peak for FOIRL to –32.5 dBm average for 10Base-FL. An FOIRL design using the ML4661 today may want to target a receive sensitivity of –32.5 dBm average so that the product can be upgraded to 10Base-FL without a redesign.

To upgrade a FOIRL MAU to 10Base-FL, the following steps should be taken:

- 1) Replace the ML4661 with the ML4662.
- 2) Remove 50pF to 100pF capacitor across RRSET (pin 13 of the ML4661).
- 3) Set the receive sensitivity for -32.5dBM (average).

## **Layout Considerations**

The fiber optic transceiver consisting of the ML4661 transceiver and the ML4621/ML4622 fiber optic quantizer are simple to implement from a data point of view. Electrically, the quantizer is resolving 2 mv signals in a logic environment that has an abundance of 5 volt signals. The fiber optic receiver and the quantizer require careful layout, attention to noise coupling, and very clean power supply busses. The following recommendations should be considered while laying out the printed circuit artwork.

## **Power Supply**

- 1) Isolate and filter the power and ground to the ML4621/ML4622 (analog portion) and HP receiver (to ensure that noise is not coupled into the low level receiver inputs). This can be accomplished with a pi filter that has a 4 to  $7\mu$ H inductor in both the power lead as well as the ground lead.
- 2) Make sure that adequate decoupling is used on both sides of the pi filter, on each chip, and at the fiber optic transmitter and receiver. The fiber optic receiver should be decoupled from the +5 Volt Filtered bus with a 10 ohm resistor and decoupling capacitor. Allow room for large (.47µF) decoupling capacitors and determine if they can be reduced during testing of the prototypes.

### **Ground Plane**

- 1) The printed circuit board should be a 4 layer board with the +5V. and ground each providing a shielding plane on the inner layers. The fiber optic receiver and the ML4621 analog front ends should have its own power supply planes separate from the +5 Volt and Ground planes for the remaining circuitry. These planes should be separated by an air gap physically and electrically by the power supply pi filter from the logic +5 volt and ground.
- Connect unused pins of HP receiver to the low level receiver Ground.

#### **Transmitter**

- The transmitter output (TXOUT) traces should be as short as possible and make them wide to lower their characteristic inductance.
- 2) Keep RRSET and RTSET traces (of the ML4661) and resistors away from each other.

## General Layout

- The physical layout for the receiver should be in a straight line to minimize the trace lengths and potential for noise coupling between the logic signals at the output of the quantizer and the low level signals on the inputs.
- 2) The trace from the output of the HP fiber optic receiver to the ML4621/ML4622 (V<sub>IN</sub>+, V<sub>IN</sub>-) should be as short as possible and shielded if possible.
- Because of the high gain low level input circuitry in the ML4621/ML4622, parasitic feedback from the high-level logic-compatible output must be kept to a minimum in order to prevent undesired oscillations. This is accomplished with a layout which physically separates the receiver inputs (V<sub>IN</sub>+, V<sub>IN</sub>-) and outputs (ECL+, ECL-, TTLOUT, CMPEN, TTL<sub>LINKMON</sub>, ECL<sub>LINKMON</sub>).
- If the TTL outputs of the ML4621/ML4622 are not used, Connect GNDTTL and VCCTTL to +5 volt (this will disable the TTL driver).



# Initial Debug of the FOIRL/10Base-FL Board

- AUI is connected but Fiber Optic cable is not connected.
  - Look for 1MHz Idle signal at pin 18 of the ML4661. If there is no Idle signal, verify the following:
    - i) Ground and +5V to the ML4661.
    - ii) RRSET must be 61.9k (1%) at pin 13 of the ML4661 to +5V
    - iii) RTSET should be 162 ohm at pin 12 of the ML4661 to +5V to set the current driven by the TxOUT to 52mA.
  - b) The LMON LED must be OFF. If the LMON LED is ON, check the TTL<sub>LINKMON</sub>. If it is low, measure the noise level at filtered power and ground, V<sub>IN</sub>+ and V<sub>IN</sub>- of the ML4621/ML4622. If the peak noise level at the input of the ML4621/4622 is greater than the minimum V<sub>INTH</sub> (Equations 1 and 2), the TTL<sub>LINKMON</sub> gets activated (low).
  - c) The RX LED must be OFF. Otherwise there must be transitions on RX+ and RX- (pins 25 and 26 of the ML4661) less than 3µsec apart because of one of the following reasons:
    - Too much noise at the inputs of the ML4621 (not filtering properly).
    - Feedback between the inputs and outputs of the ML4621/ML4622 (poor layout).
    - iii) Crosstalk between TxOUT (pin 18 of the ML4661) and inputs of the ML4621/ML4622 (poor layout).

- 2) Connect Receive Fiber (HFBR2416) to Fiber Optic LED transmitter (HFBR1414) which is sending active idle signal. (Either from another MAU's LED transmitter or from the same MAU's LED transmitter with loopback disabled.)
  - a) The LMON LED must go ON and the RX LED must be OFF. If the LMON LED is OFF, verify the following steps:
    - i) The Receive Power must be within the FOIRL/10Base-FL standard range.
    - ii) Verify the idle signal at  $V_{IN}^+$  or  $V_{IN}^-$  of the ML4621/ML4622.
    - iii) TTL<sub>LINKMON</sub> (pin 2 of the ML4621) must be low.
  - b) If the RX LED is ON as well as the LMON LED, check step 1c.
- 3) Start to transmit. The LMON and TX LEDs must be ON. The RX and CLSN LEDs must be OFF in the transmitting MAU if two MAU's are being used. In this case, if the RX and CLSN LEDs are on, check step 1c.
- 4) Disconnect the Fiber Optic cable from the HFBR2416. The LMON LED must go OFF. If the LMON LED stays on, check step 1b. The RX LED must be OFF. Otherwise check step 1c.
- After successfully completing the initial debug of the FOIRL board, verify that the board meets FOIRL/10Base-FL specifications.

Figure 10 is the schematic of the FOIRL evaluation board (ML4661EVAL) which meets the FOIRL standard. This board incorporates all the above critical points of the layout as shown in Figures 11 through 16. The ML4661EVAL is available for purchasing.

Micro Linear

Application Note

15

Figure 11. G1 BOARD OUTLINE G2 PADMASTER G1 BOARD OUTLINE







Figure 13.











G1 BOARD OUTLINE







Figure 14.



Figure 16.

16/1-01-10-1/81



Mehmet K. Nalbant William Cho

# Theory and Application of the ML4821 Average Current Mode PFC Controller

# I. THEORY OF OPERATION

The ever increasing importance of power factor correction has prompted the design and availability of many power factor controller Integrated Circuits. Power factor correction requires special control circuits that are able to force the input current waveshape to be sinusoidal and in phase with the input sinusoidal voltage.

There are several ways that this can be accomplished. One method is the average current mode controlled boost topology power factor correction circuit, using the ML4821 dedicated average current mode controller IC. This paper is going to present enough theoretical background information along with practical examples to enable the design of such circuits.

Average current mode control can produce a high quality input sinusoidal current waveform. Although it can be used with many different power supply topologies, it excels when it is used with the continuous inductor current, boost topology.

#### **Power Factor Correction**

What is power factor? Enough has been said and written in the past couple years about this question. Therefore we are not going to elaborate on it. Instead we are going to look into how a power factor correction circuit operates.

Figure 1, shows the simplified block diagram of a power factor correction circuit. The circuit functions by monitoring the input full wave rectified line voltage as well as the output voltage. The two feedback signals are combined to set up the current trip points that shape the input current waveform to be sinusoidal and yet still regulate the output over line and load variations.

From now on we are going to use the acronym PFC instead of power factor controller.

Figure 2 shows the basic circuit diagram of a PFC with all necessary connections made. The heart of the circuit is the current modulator. The modulator consists of a linear multiplier, a current amplifier, and a PWM comparator. These three functional blocks enable the circuit to force the input current to be sinusoidal.

A current that is proportional to the input full wave rectified voltage is produced with the help of resistor RL. We will call this the **reference**. The reference is applied to one of the inputs of the multiplier. The other input of the multiplier is the output of the error amplifier. For the time being we are going to assume that the output of the error amplifier changes slowly compared to the line frequency. This is in general true since the bandwidth of this amplifier is set low by its feedback components.

The multiplier is a current input type. This enables the multiplier to have greater ground noise immunity. When there is a current at its input, its terminal voltage is a diode drop between 0.7V and 1V. In fact it is part of a current mirror. Therefore a voltage source of low impedance should never be applied to this input.

The output of the multiplier is current that is the product of the reference current and the output of the error amplifier that monitors the output voltage. This output current is applied to resistor Rc (see Figure 2). This voltage subtracts from the sensed voltage across Rs and is applied to the current error amplifier. Under closed loop control the current error amplifier will try to keep this voltage differential close to zero volts. This forces the voltage



Figure 1. Top level block diagram of the power factor controller



Figure 2. Basic PFC circuit

produced by the return current on Rs to be equal to the voltage across Rc. Since this requires dissipative sensing, Rs is a power resistor of very low value.

The amplified current error signal is then applied to the inverting input of the PWM comparator. The other input of the PWM comparator is the ramp generated by the timing capacitor of the oscillator. Pulse width modulation is obtained when the amplified error signal that sets up the trip point modulates up and down.

The rest of the circuit is very similar to conventional PWM control schemes. In this topology however, the loops operate around zero volts.

# **Multiple Loop Control**

The PFC circuit is a multiple loop controlled circuit. There are two control loops, not counting the fault control loops such as peak current limit and overvoltage protection.

The first loop is the current loop that forces the input current to be sinusoidal. The second loop is the output voltage control loop that keeps the output voltage above the peak of the input voltage. The output voltage of a continuous inductor current boost regulator has to be set above the maximum peak of the input voltage in order to function correctly as a PFC. For a PFC that will operate to 260VAC the output voltage should be at least 370VDC at its minimum point.

To gain familiarity with the operation of the PFC it is necessary first to understand the waveforms and signals at the various critical points. Some of these waveforms are shown at the top of the schematic of Figure 2. By definition the average value of the input current follows a sinusoidal shape. That means also that the average value of the boost inductor L has to be sinusoidal. We say the average value because there is current ripple at the

switching frequency. 100KHz is a good trade-off point between inductor size and circuit efficiency. Switching losses in the circuit will include major losses in the MOSFET, output diode, and the inductor. Because the MOSFET is charged to the output voltage at every turn-off, switching losses will be significant at any input voltage and output current. The output diode must reverse recover high current with the full output voltage. Core losses in the inductor will not be as significant because the 100KHz AC ripple current is relatively low compared to the almost DC 120Hz rectified sinusoidal current.

For the purposes of this next analysis we are going to ignore the current ripple in the inductor. Lets also assume that somehow the MOSFET duty cycle is such that the inductor is forced to carry a current that has a full wave rectified sinusoidal waveshape. From the operation of the boost circuit there needs to be equilibrium throughout the entire 50Hz or 60Hz cycle. Large signal equations describing the operation of the boost circuit should hold.

$$V_{OUT} = \frac{V_{IN}}{1 - D_{ON}} \tag{1}$$

and

$$D_{ON} = \frac{V_{OUT} - V_{IN}}{V_{OUT}} \tag{2}$$

Since  $V_{IN} = v_{IN}(t) = \sqrt{2}V_{INRMS}|\sin(\omega t)|$  we get

$$D_{ON} = d_{ON}(t) = \frac{V_{OUT} - \sqrt{2}V_{INRMS}|\sin(\omega t)|}{V_{OUT}}$$
 (3)

Also by definition

$$\hat{i}_l(t) = \sqrt{2} \frac{P_{OUT}}{V_{INRMS}} |\sin(\omega t)| \tag{4}$$

The MOSFET current is the inductor current chopped at high frequency with the above duty cycle. The diode current on the other hand is the inductor current chopped at high frequency with duty cycle  $(1 - d_{ON}(t))$ . By substituting we can get an expression for the average current that passes through diode D (i.e.  $ID = i_d(t)$ ).

Note that the little hat on top of the variables denotes average value.

$$\hat{i}_d(t) = \hat{i}_L(t)(1 - d_{ON}(t))$$
 (5)

By substituting (3) and (4) into (5),

$$\hat{i}_{d}(t) = 2 \frac{P_{OUT}}{V_{OUT}} \sin^{2}(\omega t) \Rightarrow$$

$$\Rightarrow \hat{i}_{d}(t) = \frac{P_{OUT}}{V_{OUT}} - \frac{P_{OUT}}{V_{OUT}} \cos(2\omega t)$$
(6)

As can be seen from the above equation the diode current consists of two parts. It has an average value consistent with the output power and output voltage (first term). Also it has an AC component with a peak value equal to that of the average value. The DC part of this current is simply

the output load current. It flows through the output load. The AC part however flows through the output capacitor C. Consequently it may become a parameter when determining the value of this capacitor.

Now lets get back to the loops of the PFC. Earlier we mentioned that there are two control loops; an inner high bandwidth current loop and a much slower outer voltage loop. Figure 3 shows the two loops in block diagram form. First we are going to examine the two loops separately. Then we are going to see the criteria for proper connection.



Figure 3. The two loops of a PFC. Inner current loop and outer voltage loop.



Figure 4. The power stage.

## **The Current Control Loop**

The current control loop constitutes the inner loop and its job is to force the input current waveshape to follow the shape of the input voltage. It does this by modulating the duty cycle of the MOSFET in the power stage. The input voltage is a full wave rectified sinewave. Thus it is harmonically rich. The current control loop along with the power stage has to have enough bandwidth to follow this full wave rectified waveform. It can be shown that a bandwidth of a few KHz is sufficient. In order to proceed we need to derive expressions that give the responses of both the power stage and of the current loop.

As can be seen from Figure 4 the input of the power stage is the duty cycle output of the current pulse width modulator. Therefore we can describe the power stage as a functional block that has as its input the duty cycle information and as output the sensed voltage across the sense resistor Rs. The average current that flows through this resistor is equal to the average current that flows at the input of the PFC.

We can define

$$G_{PS}(s) = \frac{V_S(s)}{D_{ON}(s)} \tag{7}$$

as the gain of the power stage. The response can be found by assuming that the output voltage is constant and by using the state space averaging technique. The response shows a single pole roll off and is given by

$$I_L(s) = \frac{V_{OUT} D_{ON(s)}}{sL} \tag{8}$$

Since  $V_S(s) = R_S I_L(s)$ ,

$$G_{PS}(s) = \frac{V_{OUT}R_S}{sL} \tag{9}$$

The above expression gives the small signal gain of the power circuit in the complex s-domain. It is the ratio of the sensed current waveform voltage to the incremental changes in the duty cycle. We can go one step further and incorporate in the above power stage gain the gain of the pulse width modulator. To do this we first have to find the gain of the modulator itself. For that we have to know the amplitude of the applied ramp to the noninverting input along with the allowable voltage swing range at its inverting input. The gain of the modulator is

$$G_{PWM} = \frac{\Delta D_{ON}}{\Delta V^{-}} \tag{10}$$

where  $\Delta V^-$  is the voltage at the inverting input of the PWM comparator.

For the ML4821 the amplitude of the oscillator is 5.2V peak to peak. Therefore when the voltage at the (–) of the PWM comparator changes by 5.2V the duty cycle goes

from zero to full duty cycle. If we assume that the deadtime is very small (normally around 5%) the gain of the PWM stage becomes

$$G_{PWM} = \frac{1}{5.5} \tag{11}$$

Now we can combine the gains of the power and PWM stages to get the following

$$G_{PST} = \frac{V_S(s)}{V^-(s)} = \frac{V_{OUT}R_S}{5.5sL}$$
 (12)

Note that in actuality  $V^-(s) = V_{IA\ OUT}(s)$ . Therefore the overall current loop response will be determined by the responses of the current amplifier and the power stage. The overall response will be dictated by the required current loop bandwidth. For good waveform quality the total response should have a bandwidth of a few KHz.

# **Determination of the Current Loop Bandwidth**

There is a theoretical upper limit for this bandwidth and is given by the following equation

$$f_{CLCO} = \frac{f_S}{6} \tag{13}$$

Thus for an operating frequency of 100KHz the maximum allowable current loop bandwidth is approximately 16KHz

# The Gain Adjustor

Analysis of the voltage control loop shows that as the RMS AC input voltage goes up, the system gain increases by  $V_{RMS}$ . The gain increases with input voltage since the input voltage drives the one input to the multiplier. The second term is because the dl/dT on the inductor increases in proportion to the input voltage.

Since the gain varies with  $V_{RMS}$ , it then follows that the unity gain crossover frequency of the loop will change with a 1:8 ratio as the line changes from 90VAC to 260VAC. This complicates the loop design since the wide variation in crossover frequency would require the low line crossover frequency to be set very low while the high line crossover frequency would be set high.

The ML4821 cancels the square law dependency by adjusting the gain of the multiplier as a function of the RMS input voltage. The multiplier gain is equal to:

$$\frac{1}{kV}$$

Where k assumes one of two values in the active region (active region is the voltage range that appears on pin #8 that corresponds to the desired operating input voltage range). Voltage on pin #8 is a scaled down average of the rectified input AC voltage. Below we are going to see ways for designing an appropriate network that will accomplish this task.

Lets take a look at Figure 5. This curve shows the gain adjustor gain with respect to the voltage at pin #8. The curve has been separated in two parts. The right hand part is for operation under normal conditions in the voltage range from minimum line voltage to maximum line voltage (90VAC to 260VAC). 85VAC on the curve has been chosen to account for tolerances. Under normal operating conditions as input voltage decreases the gain increases compensating for the drop in the loop gain.

Under brownout conditions (below 85VAC) the gain decreases to limit the amount of current that is drawn from the line thus preventing an overload condition. This is a very useful feature since in many cases the load for a PFC is a constant power load. The input current has to go high to compensate for a drop in the input voltage.



Figure 5. K-factor. Gain adjustor gain with respect to the voltage at pin #8.



Figure 6, shows the way pin #8 should be connected to the input line. The network consists of R8, C3, R9, R15 and C7 to form a two stage RC low pass filter and voltage divider. To calculate the values of the components, we must first select the minimum operating voltage point. Then we correspond this to the start of the brownout condition. From Figure 5, this is 85VAC which corresponds to approximately 2V at pin #8. On the same axis 2.8V corresponds to 120VAC. In other words when the input voltage is 120VAC the voltage at pin #8 must be 2.8V. Therefore the output voltage of the below filter/divider network should be 2.8V.

The RMS value of the input sinewave is equal to the RMS value of the full wave rectified sinewave after the full bridge rectifier. The average value of the full wave rectified sinewave on the other hand is proportional to its RMS value and they are related as follows

$$V_{AVG} = \frac{2\sqrt{2}V_{INRMS}}{\pi} \tag{14}$$

The average voltage at pin #8 is given by

$$V_{PIN\#8} = \frac{R15}{R8 + R9 + R15} V_{AVG} \tag{15}$$

Assuming:

R8 = 910K

R9 = 91K

R15 can be found by equating the above equation to 2.8V and solving it.

This yields an R15 value of 27K. The values of C3 and C7 are chosen for good attenuation at 120Hz and minimum delay. Typical values are as follows

$$C3 = 0.1 \mu F$$
  
 $C7 = 0.47 \mu F$ 

For most applications these values are good even though the values of the resistors may change to accommodate different brownout or operating conditions. The values are output power independent.

With the gain adjustor functional, the multiplier output current is given by

$$I_{MO} = K \times I_{SINE} \times (V_{EAOUT} - 0.8) \tag{16}$$

where

 $I_{SINE}$  = reference current through pin #5.

K = gain adjustor gain (this quantity is dependent on the voltage present at pin #8). This is related to k from previous discussion. But is not equivalent.

 $V_{EA\ OUT}$  = output voltage of the error amplifier.

The maximum value of the multiplier output current is limited by the value of the timing resistor and it is given by

$$I_{MOMAX} = \frac{2.5}{R_T} \tag{17}$$

Typical value for R21 for 100KHz operation is 6.2K, in which case  $I_{MO,MAX} = 400 \mu A$ .

It is a good idea to limit the maximum output current of the multiplier below the current limit point, but high enough to get maximum output power.

## **Output Capacitance**

This a good point to talk about the output capacitance. The parameters that affect its choice are listed below

- 1. Hold-up time capability, usually 20msec for computer power supplies.
- 2. Ripple current handling capability.
- 3. Allowable third harmonic distortion.

The hold-up time capability is the amount of time at rated output power that will take the capacitor voltage to discharge to a minimum operating voltage. The start point of the dropout should be the minimum operating output voltage, for this type of PFC this is usually less than the nominal value of 380VDC.

$$C_{OUT} = \frac{2P_{OUT}t_{HLD}}{V_{OUT\,MIN}^2 - V_{OP\,MIN}^2} \tag{18}$$

where:

 $C_{OUT}$  = output capacitance.

 $P_{OUT}$  = output power.

 $t_{HLD}$  = hold-up time, normally 20msec.

*V<sub>OUT MIN</sub>* = minimum value of the output regulated voltage, normally happens at full load.

*V<sub>OP MIN</sub>* = minimum input voltage of the driven load, usually a switching power supply.

The chosen capacitor should be able to handle the ripple current that will flow through it. The peak value of this ripple current, as it was found earlier is equal to the output DC current. The RMS ripple current through the capacitor is

$$I_{COUT\,RMS} = \frac{I_{OUT\,DC}}{\sqrt{2}} \tag{19}$$

The third consideration in the determination of the output capacitor is the output ripple voltage which can be found using the following

$$\left|V_{OUT\,RIPPLE}\right|_{PEAK} = I_{OUT\,DC}\sqrt{\left(\frac{1}{4\pi\,f_L\,C_{OUT}}\right)^2 + ESR^2}$$
 (20)

where:

 $f_L$  = line frequency.

ESR = ESR of the of the output capacitor.

Depending on the amount of the output capacitor the contribution of the ESR on the output ripple voltage may not be ignored.

The output ripple voltage will contribute to the third harmonic distortion of the input current. The actual amount will depend on the value of the output ripple voltage and the gain of the error amplifier at 120Hz.

# **The Voltage Control Loop**

The inner current control loop can be modelled as a controlled current source. This simplifies the analysis of the voltage control loop.

Typical loads for a PFC are switching power supplies which are essentially constant power loads. These kinds of loads exhibit negative resistance at their input terminals. An increase in the input voltage causes a drop in the input current. It is therefore important that the voltage control loop error amplifier is correctly compensated. The two other types of loads are the constant resistance and the constant current.

Before we proceed with the design of the voltage control loop we have to analyze the loop to find out what parameters affect its dynamics. Earlier we mentioned that this loop has a very low bandwidth. If the bandwidth of this loop is high, excessive amount of the second harmonic component present at the output will be injected in the control loop causing third harmonic distortion of the input current.

Typical values for this loop are between 10Hz and 20Hz. To find the open loop voltage gain we have to calculate the change in the output voltage of the error amplifier that produces the required maximum output power change. This can be calculated by using the following expression

$$\Delta V_{EAOUT} = \frac{P_{IN} \times R_S \times R_L}{R_{MO} \times K \times V_{RMS}^2}$$
 (21)

where:

 $P_{IN}$  = maximum input power.

 $R_S$  = current sense resistor.

 $R_L$  = input voltage sense resistor that connect to pin #5.

 $R_{MO}$  = resistor at the output of the multiplier.

 $K = \text{gain adjustor gain at V}_{RMS}$ , from the curve of Figure 5, K at 120VAC is 0.23.

 $V_{RMS}$  = input RMS voltage, this voltage is normally 120VAC.

Thus the open loop gain can be found to be

$$|G_{V.O.L.}|_{dB} = 20 \log \frac{P_{IN}}{2\pi f C_{OUT} V_{OUTDC} \Delta V_{EAOUT}}$$
(22)

where:

 $G_{V.O.L.}$  = open loop response for the voltage error amplifier.

The above expression gives the response of the magnitude with respect to frequency. The response has a -20dB/ decade slope and a constant phase lag of 90 degrees.

A suitable error amplifier configuration is shown in Figure 7.



Figure 7. Error amplifier configuration.

Calculation of the output voltage sense resistors  $R_h$  and  $R_l$ : We have to pick a value for the output voltage under full load. The load regulation of the PFC can be expected to be 15 to 30V. Therefore if we pick a minimum output that is high under full load, there is the danger that under no load conditions the output voltage will be over 400V. Normally a minimum value of 370V will result at a high value of less than 400V. The reason for this seemingly poor regulation is the configuration of the error amplifier with a feedback resistor  $R_f$  that is close in value or less than  $R_h$ . Much better DC regulation can be obtained by using a blocking capacitor in series with  $R_f$ , but it will degrade the transient response of the circuit introducing a bounciness to the input current under transient conditions.



Figure 8. DC part of the feedback circuit. It is used for sense component calculations

The output voltage of the error amplifier should be designed for 4 to 5 volts maximum at full load. Higher voltage gives better noise immunity and dynamic range. However that means the output voltage will have a larger variation due to its influence on the output voltage dividers. A good place to start is 4.4V. A value for  $R_h$  is picked that is normally between  $680\mathrm{K}\Omega$  and  $1\mathrm{M}\Omega$ . In this case we are going to pick  $825\mathrm{K}\Omega$ . The value of the feedback resistor is found based on the loop design criteria. With these two values and minimum output voltage defined,  $R_l$  can be calculated using the following formula.

$$R_l = \frac{5R_h R_f}{R_f (V_{OUTMIN} - 5) - 0.6R_h}$$
 (23)

See Figure 8 for definitions of the parts.

With the above chosen and calculated values one now can calculate the maximum output voltage under no load conditions as follows

$$V_{OUT\,MAX} = R_h \left( \frac{4.3}{R_f} + \frac{5}{R_l} \right) + 5$$
 (24)

**Calculation of the OVP components:** The sense resistors for the OVP circuit are easier to calculate. The voltage at which point the OVP circuit will act is being determined in part by the maximum tolerable voltage at the output before damage due to overvoltage that can occur. A good rule of thumb which may not be applicable in all cases is to set a voltage that is 10 to 15V higher than  $V_{OUT\ MAX}$  as calculated by the above expression. Therefore  $V_{OVP} = V_{OUT\ MAX} + 10V$ .

OVP protection is facilitated by connecting a voltage divider to pin #11. The high side of this divider is connected to the output terminals of the PFC and the low side to ground. For the time being we are going to call these two resistors  $R_{OVPI}$ , and  $R_{OVPI}$ . We are going to assume a value for the high side resistor and calculate the value of the low side. For that purpose one can use the following formula

$$R_{OVPl} = \frac{5R_{OVPh}}{V_{OVP} - 5} \tag{25}$$

The OVP pin on ML4821 is a multifunction pin. Pin #11 is also used for remote shutdown. When this pin is pulled to ground the IC shuts down. The pin can be pulled to ground using a small signal FET or bipolar transistor such as the 2N2222. Due to this multifunctionality, the pin should be biased higher than 1.0V whenever the part needs to be operated without the input power applied. Extreme care should be exercised however when input power is applied. It should be made sure that the voltage on this pin reflects the correct divided down output voltage for safe operation.



Figure 9. Block diagram of the ML4821

# **Block Diagram of the ML4821**

Figure 9, shows the block diagram of the ML4821. So far we have covered most of the functions of this IC. But there are additional functions to extend its usefulness in various applications.

One of them is the SYNC function that enables the IC to frequency lock to an external oscillator. Pin #10 is reserved for this function. A positive pulse on this pin of 2V or higher resets the oscillator's comparator and initiates a discharge cycle for the timing capacitor connected to pin #17. For proper operation however the ML4821 oscillator should be set to operate at a frequency that is roughly 10-15% lower than that of the external driving source.

The rectangular block labeled multiplier combines both the multiplier function and the gain adjustor functions that we mentioned earlier.

Another useful function is the Soft Start function. This may be a useful function in some applications where controlled output voltage rise is desired. To use this function effectively however it is necessary to have an auxiliary bias power supply able to supply and maintain power to the control circuitry while the output voltage of the PFC is rising up slowly. The amount of the Soft Start capacitance required is a function of the delay in the output voltage rise time and the internal charging current.

The undervoltage lockout function of the IC can be used for off-line start-up as shown in Figure 10.

#### The Boost Inductor

One of the key components in the PFC is the boost inductor. The value of this inductor affects many other

design parameters. Most of the current that flows through this inductor is at low frequency (assuming low percentage ripple). This is particularly true at the lowest input voltage where the input current is highest.

Normally the acceptable level of ripple current is between 10 and 20%. For operation at 100KHz the following formula will produce acceptable results

$$L = \frac{300}{P_{OUT}} mH \tag{26}$$

The peak to peak ripple current for any input output voltage combination can be found by using the following formula

$$\Delta I_{L_{P-P}} = \frac{V_{IN}(V_{OUTDC} - V_{IN})}{f \, L V_{OUTDC}} \tag{27}$$

where:

 $V_{IN}$  = peak value of the input full wave rectified waveform.

f =operating frequency.

For an output voltage of 380V the maximum peak to peak ripple happens when the input voltage is 134VAC and its value can be calculated using

$$\Delta I_{L_{P-P} MAX} = \frac{V_{OUTDC}}{4fL} \tag{28}$$

This ripple current which has a triangular shape will produce a ripple voltage at the switching frequency and its harmonics on the input impedance.

Figure 10. Schematic diagram of the 200W PFC



NOTES: 1. CAPACITOR VALUES IN  $\mu$ F. 2. PC BOARD OF THIS CIRCUIT AVAILABLE. CONTACT YOUR LOCAL MICRO LINEAR DISTRIBUTOR (ML4821-EVAL).

# 1

# The Input High Frequency Bypass Capacitor

This capacitor which should normally be at the line side of the input bridge rectifier helps to bypass the high frequency ripple current. Its impedance is few Ohms at the switching frequency. Therefore there is a need for additional filtering at the input, if differential conducted noise specifications are to be met. Note that this capacitor has to be an approved across the line type (an X-type capacitor).

# II. DESIGN OF A 200W, 100KHz PFC

The complete schematic diagram of a 200W PFC is shown in Figure 10. We are going to cover in detail the pin by pin design of this PFC. We will use the formulas and the procedures presented in the previous sections. Although the design is at 200W it can easily be extended for power levels above that.

We are going to start the design by choosing the main components such as the boost inductor L1 and output capacitance.

**The Boost Inductor:** We can use (26) for the calculation of the inductor value

$$L = \frac{300}{200} \text{mH} = 1.5 \text{mH}$$
 (29)

The maximum peak current that this inductor will see is simply the peak of the input sinusoid plus 1/2 the ripple current due to the switching action at 85VAC. Assuming 90% efficiency the input power will be 222W. This results in an input RMS current of approximately 2.6Arms with corresponding peak value of 3.7A. The peak to peak ripple current at 85VAC is 540mA. Therefore the peak inductor current will be 4.0A. The choice for the core material should be such that the inductance value will not change when this current passes through the winding.

It is important to remember that the higher the inductance, the lower the ripple current, which in turn means less filtering required on the input line to meet line conducted noise requirements. It also means lower core losses. The cost is more number of turns.

Good candidates for core materials are:

Powder Iron Cores

Mollypermalloy Cores

Gapped Ferrite Cores, provided that the gap is not excessive.

Normally for any reasonable core material, core loss is not an issue due to the large number of turns required for such an inductor. The critical parameter is the change in their permeability under high current excitation, and a large number of turns. Therefore a careful analysis should be made to determine suitability of a core material for the given application.

For the present application we are going to choose a powder iron core of toroidal form. The core material is from Micrometals Inc., and the part number is T184-40 and it will contain 102 Turns. The inductor will maintain

approximately 80% of its zero current inductance at 4.0A. Therefore the inductance value will drop to 1.2mH at 4.0A. This will be the value that should be used to recalculate the peak to peak ripple current when time comes to design an input filter for the PFC. Also because the ripple current will increase, the current limit point should be set higher to account for this variation.

The Output Storage Capacitor: At an earlier section we mentioned the criteria for the selection of this capacitor. Lets assume that we need a hold-up time of 20msec and the output voltage is allowed to drop from 370V to 330V before regulation is lost in the driven switching power supply. We can use (18) to calculate a capacitance value

$$C_{OUT} = \frac{2 \times (200 \,\mathrm{W}) \times (20 \,\mathrm{msec})}{(370 \,\mathrm{V})^2 - (330 \,\mathrm{V})^2} = 285 \mu\mathrm{F}$$
 (30)

The rated voltage of this capacitor should be at least 450V. The closest standard value offered by UNITED CHEMI-CON is 270 $\mu$ F type SMG with a voltage rating of 450V (a 330 $\mu$ F can also be used). Note that two capacitors of lower voltage rating can also be connected in series (i.e., 250V) provided that shunt ballasting resistors are also used.

**The Output Diode:** The output diode (D10) should be an ultra fast type capable of supporting the peak input current for a couple of milliseconds. Power dissipation is the limiting factor. For this design an MUR850 was chosen. Note that various manufacturers may be working on diodes with better reverse recovery characteristics.

**Surge Bypass Diode:** This diode labeled D9 on Figure 10 helps to bypass surges at the input line during start-up. This prevents possible saturation of inductor L1.

Output Circuit Very High Frequency Bypass: Capacitor C16 serves this purpose. It is used to control the output dl/dT loop. It can be a high voltage high frequency ceramic type of 0.01μF.

#### Oscillator Circuit: Pins #12 and 17.

Timing resistor (R21): The choice for this resistor sets both the charging current for the timing capacitor, and some other internal currents. One of them is the maximum multiplier current (see formula 17). For a PFC operating at 100KHz a typical value for this resistor is 6.2K.

Timing capacitor (C11): For details on how to calculate its value refer to data sheet. For this application its value is 720pF.

#### Gate Drive: Pin# 14

The gate driver of the IC can directly drive power MOSFETs, normally a series resistor is used to damp any oscillations that may arise due to parasitic trace inductances and the gate capacitance. Its value should be chosen such that it will not result in excessive switching losses. If two paralleled MOSFETs are driven then their gates should be decoupled using two individual gate resistors.

For this example a gate resistor of  $10\Omega$  was used.



Figure 11. Current limit and current sense circuit connections

Depending on the layout a Scholtky diode may be necessary across the gate drive to ground due to substrate current injection which can produce unpredictable behavior. The cathode should be connected to pin #14 and anode to ground. It should be placed as close to the IC as possible. Substrate current injection occurs when an output pin is forced more than about 0.5V below ground.

## Power and Signal Grounds: Pins #13 and 18

These two grounds should go to ground plane and they should be connected together with the shortest possible trace length.

#### V<sub>RFF</sub>: Pin #16

The  $V_{REF}$  pin of the IC should be decoupled very well with a high quality ceramic capacitor. A typical value is  $1\mu F$ . For higher power levels ( $P_{OUT} > 500W$ ) additional capacitance may be required for proper operation.

#### Overvoltage Protection: Pin #11

This protects against accidental increases of the output voltage. As soon as a voltage higher than the set limit is detected the IC stops sending pulses to the MOSFET, until the voltage has dropped to safe limits. In a boost regulator if the voltage loop ceases to operate the only way to limit the output voltage from rising to destructive levels is the overvoltage protection circuit.

Also due to the low bandwidth of the voltage control loop there may be situations that the voltage may rise to destructive levels such as sudden removal of the output load. Under those conditions the OVP circuit will activate preventing further rise.

Formula (25) is used to set the activation limit of the OVP circuit.

From Figure 10, assuming the value of R20 = 825K, R19 can be found as follows

$$R19 = \frac{5 \times (825 \times 10^3)}{400 - 5} = 10.2K \tag{31}$$

## V<sub>CC</sub>: Pin #15

This is the supply pin of the IC. Normally a quality ceramic capacitor should be connected to this pin as close as possible to the body of the IC for effective decoupling. For low power applications (< 500W) 1 $\mu$ F may be sufficient, but for higher power applications experience shows that two individual capacitors could be necessary.

In order to facilitate off-line start-up the IC has a large Under Voltage Lockout hysteresis. For bootstrapped operation a reservoir capacitor (C14) is charged with a small current through R10 which is connected to the input high voltage line. When the voltage on this capacitor reaches 16V the IC "wakes-up". A winding on L1 (see Figure 10) "steals" part of the energy to supply the current requirements of the IC. This way the circuit continues to operate.

The time that it takes initially for the voltage to reach 16V, and therefore for the circuit to start, is a function of the resistor R10. This is a power resistor and for as long as power is applied it wastes power, usually about 2W.

1

The value of C14 is being determined by the current requirements of the circuit. C14 has to be sufficiently large for the circuit to bootstrap. However it should not be too large because it will take a long time initially to charge it to 16V, and turn on the IC.

#### **Current Limit: Pin #1**

As in every switching regulator, there is a need for current limit in the PFC as well. To understand its operation better, lets look at Figure 11.

The current limit point is set by R11 and R5. The value of R5 can be selected first. Then the value of R11 is calculated using the following. In this case R5 = 2.0K. Assuming a current limit voltage of 1.2V across the sense resistor.

$$R11 = \frac{V_{REF}}{V_S} R5 = \frac{V_{REF}}{I_{IN}R1} R5$$
 (32)

where:

 $I_{IN}$  = current at which limiting action should start.

R1 = sense resistor.

$$R11 = \frac{5}{1.2}(2.0\text{K}) = 8.2\text{K}$$

For proper operation, the sense voltage across R1 that triggers the current limiting action should be greater than the sense voltage produced at low line and full load. In this case current limiting action starts when the sense voltage is 1.2V. Therefore at full load and at low line the sense voltage should be less than 1.2V. A 15% less voltage corresponds to 1.0V.

## Current Sense Circuit: Pins #3 and 4.

These two pins are used to sense the return current of the power circuit. The average value of this current is forced to follow the sinewave shape as being determined by the IC. Pin #4 is at the same time connected to the output of the multiplier. As you recall the maximum value of the multiplier output current was set to be 400µA by the timing resistor R21.

In the current limit section we said that at maximum power and low line the sense voltage should be 1.0V. Therefore R6 should be chosen such that it will produce 1.0V at  $400\mu A$ .

$$R6 = \frac{1.0 \text{ V}}{400 \mu \text{A}} \cong 2.7 \text{ K}$$
 (33)

Earlier we calculated that the expected maximum peak current is 4.0A. Using this value R1 can now be calculated

$$R1 = \frac{1.0 \,\mathrm{V}}{4.0 \,\mathrm{A}} \cong 0.25 \,\Omega$$
 (34)

The value of R12 which is a feedback resistor for the current amplifier is chosen to be equal to R6. This is set to cancel out the input bias current of the current amplifier. Hence R12 = 2.7K.

## Design of the Current Loop Amplifier Components: Pins #2, 3, and 4.

The design of the current loop is one of the most critical tasks in the overall design. To do that we have to have knowledge of the open loop response of the power stage. Equation (12) gives this response which is plotted in Figure 12.



Figure 12. Open loop response of the power stage, and required boost for 16KHz loop crossover.

The required gain boost for unity gain crossover at 16KHz, as set by (13), can be calculated by using (12).

$$\frac{380 \times 0.24}{2 \times \pi \times 5.5 \times (16 \text{KHz}) \times (1.5 \text{mH})} = 0.11 \text{ or } -19 \text{dB}$$
 (35)

An appropriate current amplifier response that will accomplish this is shown in Figure 13. The equations that give the asymptotic gain response in each one of the three regions are given below.

[1] . . . . . . 
$$|G|_{dB} = 20 \log \frac{1}{2 \pi f R12 C5}$$
 (36)

[2] . . . . . . 
$$|G|_{dB} = 20 \log \frac{R13}{R12}$$
 (37)

[3] . . . . . 
$$|G|_{dB} = 20 \log \frac{1}{2 \pi f R 12 C 2}$$
 (38)

In order to complete the design of the current control loop, we have to calculate the feedback component values. Using (37) the value of R13 is found as

$$20\log\frac{R13}{R12} = 19\text{dB} \Rightarrow R13 \cong 20\text{K}$$
 (39)

$$C5 = \frac{1}{2 \times \pi \times f \times R12 \times 10^{\frac{19}{20}}} \Rightarrow C5 \cong 2.3 \text{nF}$$
 (40)



Figure 13. Desired current error amplifier response.

where:

$$f = 3.5 \text{KHz}^{\circ}$$

$$R12 = 2.7K$$

Gain boost = 19dB

$$C2 = \frac{1}{2 \times \pi \times f \times R12 \times 10^{\frac{19}{20}}} \Rightarrow C2 \cong 120 \text{ pF}$$
 (41)

where:

$$f = 68KHz$$

With the values of the feedback components now calculated we can plot the overall closed loop response of the inner current loop. Keep in mind that logarithmic slopes and gain values just need to be added to get the overall response. The result is shown in Figure 14.

#### Calculation of R7, the ISINE Resistor: Pin# 5.

In a previous calculation we have assumed that the maximum voltage of the error amplifier is 4.4V. The minimum voltage under normal operating conditions is about 0.8V. That necessitates a change in the output voltage of the error amplifier of 3.6V from no load to full load. Note that due to feedforward compensation the output of the error amplifier will not change for line variations. It is important also to note that the amplifier output is capable of going to 7.5V.

Equation (21) can be solved for R7.

$$R7 = \frac{\Delta V_{EAOUT} \times K \times V_{RMS}^2 \times R6}{R1 \times P_{IN}}$$
 (42)

Substituting the known values in the above we get

$$R7 = \frac{3.7 \times 0.23 \times 120^2 \times 2200}{210 \times 0.24} = 535K$$
 (43)



Figure 14. Overall closed current loop response.

The nearest standard value for R7 is 560K. With this resistor value, the  $I_{\rm SINE}$  current should be calculated to check the input current range corresponding to the line input voltage range. The multiplier requires that the Isine current be less than 500 $\mu$ A as suggested in Fig 8 of the data sheet.

#### Design of the Voltage Loop Amplifier Components: Pins #6 and 7.

Equation (22) gives the magnitude of the open loop gain. The response has a –20dB/decade slope with constant 90 degree phase lag. To proceed with the design of the error amplifier feedback components we have to pick the unity gain crossover frequency. In this application we are going to crossover the 0dB line at 10Hz.

The frequency where the open loop response crosses over the OdB (unity gain) line can be found by solving (22) for f.

Figure 15, shows the open loop along with desired amplifier responses.

$$f = \frac{P_{IN}}{2\pi C_{OUT} V_{OUTDC} \Delta V_{EAOUT}}$$
(44)

$$f = \frac{210}{2 \times \pi \times 270 \times 10^{-6} \times 380 \times 3.7} = 88 \text{Hz}$$
 (45)

Now we can complete the design of the error amplifier feedback components. For unity gain crossover at 10Hz the amplifier needs to have an attenuation of 19dB at 10Hz.

$$20\log\frac{R14}{R18} = -19\text{dB} \Rightarrow R14 = 92\text{K}$$
 (46)

Then we calculate the value of C6. For that we look up the asymptotic break point of the response curve, which in this case is 40Hz.

$$C6 = \frac{1}{2\pi f R14} = \frac{1}{2 \times \pi \times 40 \times (92K)} = 43nF$$
 (47)





Figure 15. Open loop and desired error amplifier response.



Figure 17. Square RMS drain current versus input RMS voltage.

Figure 16, shows the overall closed voltage loop response.

#### Voltage sense resistor calculation:

R18 was already assumed to be 825K. R17 can be calculated using (23).

$$R17 = \frac{5 \times (825K) \times (91K)}{91K(370 - 5) - 0.6(825K)} = 10.38K$$
 (48)

## Losses In The Power MOSFET Q1:

There are three kind of losses in the power MOSFET, these are listed below:

- Conduction Losses, due to the conduction of the drain current.
- Capacitive Losses, due to the charge and discharge of the total drain source capacitance. This is a switching loss.
- 3. Turn-On and Turn-Off Losses, these are also switching losses.



Figure 16. Total voltage closed loop response.



Figure 18. Switching power loss for a 200W PFC operating at 100KHz versus the input voltage.

The conduction losses can be calculated by using (49). Equation (49) gives the RMS value of the drain current which can be used to calculate the conduction losses. As can be expected it is a function of the input power and input and output voltages.

$$I_{DRMS} = \frac{2P_{IN}}{V_{INRMS}} \sqrt{\frac{1}{4} - \frac{2\sqrt{2}V_{INRMS}}{3\pi V_{OUT}}}$$
(49)

The assumption made in the derivation of the above is that the ripple to average current ratio is very small which is normally true for this kind of PFC. It happens in the low input voltage range. In reality the nonzero ripple will increase the value of the calculated RMS current by a small amount.

Figure 17 gives the value of the square of the RMS drain current with respect to the input RMS voltage. One can use this graph to calculate the power loss due to conduction in the MOSFET. This is simply

$$P_{CMOSFET} = I_{DRMS}^2 \times R_{D-SON} \tag{50}$$

For our design example the minimum line was 85VAC. Using the graph above that corresponds to a value of 4.5. Using an IRF840 type MOSFET and assuming that its ON resistance at the operating temperature will be 50% higher than its 25°C resistance, the conduction power loss will be 5.4W. At 120VAC the power loss will be 2.2W, and at 220VAC will be 0.34W! As you can see it is quite difficult to have an optimum circuit at the same time with wide input voltage range. For specific applications where the input voltage range is narrow it is more advantageous to have the output voltage closer to the maximum peak of the input voltage.

Lets give an example with respect to the last statement made in the paragraph above. Lets assume that the power level is still the same but that the operating voltage range is 85VAC to 135VAC and that the output voltage is 200VDC. With these operating parameters (50) yields a value of 2.99, which corresponds to power loss of 3.6W, Compare this to 5.4W in the above example.

Normally efficiency measurements are made at nominal operating voltages i.e., 120VAC. However the PFC should be able to function without failure at low line conditions. That necessitates careful selection of components and thermal design for good reliability.

Capacitive losses in the MOSFET are due to discharge of the total drain source capacitance. We use the term total because the drain gate capacitance contributes to this loss too. The losses can be calculated using (51).

If we assume a total capacitance of 350pF then (51) yields 2.5W.

$$P_{CAPD-S} = \frac{1}{2}C_{D-S}V_{OUT}^2 f_S$$
 (51)

The calculation of switching losses are a little more difficult since they are a function of many things such as gate drive conditions that may include the physical layout. In any case an equation that can be used to give some indication of these losses is given below:

$$P_{SWITCHING} = \frac{2\sqrt{2}V_{OUT} f_S P_{IN} t_{TR}}{\pi V_{INRMS}}$$
 (52)

where:

 $t_{TR}$  = transition time

 $f_S$  = switching frequency (= 100KHz in this case).

Assuming waveform symmetry during both turn-on and turn off transitions and ignoring possible secondary effects we can use (52) to calculate the switching losses. Our example was designed at 120VAC and 210W input with a reasonable value for the transition time of 50nsec. The resulting losses are approximately 3W.

As a final step lets add up all the losses in the MOSFET for 120VAC. The resulting total loss is 7.7W. If this yields an unacceptable efficiency, an optimized MOSFET switch should be used. Loss calculations can be made using the three equations. Note that the derivation of these equations is rather long and tedious requiring careful modelling.

## III. EVALUATING A PFC CIRCUIT

This part of the application note will give practical information that may be useful when trying to get the bread board up and running to meet required specifications. It will show that measuring power factor, harmonic current content, and efficiency may impose new challenges to even experienced power supply design engineers. Also it will contain some performance data that may serve as a reference point.

#### Waveforms

Operating waveforms are shown in the following figures. They are taken with output at 200W and input at 120VAC. Figure 19 shows the power factor corrected input current waveform. Upper waveform is current at 1A per division. Voltage and current are in phase and identical. Figure 20 shows the inductor waveform. The shaded portion of the upper waveform indicates the ripple current riding on top of a rectified sinusoidal current. The lower waveform is an expanded view of the upper waveform. Figure 21 shows the current limit waveform on pin 1. As the input current increases, the valleys of this waveform approach zero volts. However, because the multiplier current is limited to 400µA, the current waveform will sag before the current reaches the current limit level. Current limit level is reached during a transient condition when the inductor current increases rapidly before the voltage loop can compensate for it. Figure 22 shows the output of the current amplifier (pin #4). It sets up the trip points of the PWM comparator.

REMINDER: The OVP pin requires at least 0.7V for the chip to begin operation.

## Layout

Board layout is critical in this application as it is in any power control circuits. One must pay close attention to the high current circulating paths. The control circuitry and it associated ground plane should be away from the high current power paths as much as possible. Current should be steered away from the high impedance nodes such as the input to both error amplifiers as well as to both current limit and OVP comparators. Also magnetic fields generated by the magnetics components as well the switching power components can inject noise into the high impedance nodes such as that to the current limit comparator. The heat sink should either be grounded or at least AC coupled to ground by a high frequency ceramic capacitor and kept as far away from the IC as possible.

#### **Power Factor**

Input power factor, harmonic current content, and waveshape are all used when describing the performance of a power factor circuit. It is important to keep in mind that regulatory specifications such as the IEC555 for Europe will require that just the harmonic current levels meet certain limits. The proposal currently sets these limits (for Class D) as a function of power level up to 300W. Above 300W, the limits are absolute. Thus even a low power factor number at high input line voltage can easily meet the limits since the input current level is



Figure 19. Input current and waveform.



Figure 21. Current limit comparator.

proportionally low. Nevertheless power factor is a good parameter for measuring the capabilities of a power factor circuit.

To measure power factor, one must have a very reliable power meter that accurately measures both apparent power (product of RMS voltage and RMS current) and true average power. Some of the older model meters measure power factor by determining the phase angle between current and voltage waveform. Obviously this will not work for our purposes.

True average power for distorted AC waveforms can only be determined when the current and voltage are simultaneously sampled which is then multiplied and integrated. There are several meters on the market that are possible candidates for this purpose. But none that we have looked at seem to do the job as well as the one offered by Voltech. The Voltech PM1000 measures true power by sampling the waveform and analyzing the analog signal using digital methods. It uses DSP to filter, multiply, and integrate both voltage and current simultaneously.

A study was done by comparing the results of a power factor measurement with the Voltech to that of another well known meter manufacturer who perform the multiplication and integration of the power signal VIA



Figure 20. Inductor current magnified 1K times.



Figure 22. Current amp output.

analog methods. Both meters gave nearly identical measurements when evaluated against a calibrated standard reference unit. However when the units were set up in the lab to measure power factor of an actual switching power circuit, only the Voltech gave the expected measurement readings. For whatever the reason the analog meter gave grossly false readings. Noise in the switching circuit is prime suspect. This does not suggest that meters with analog circuits can not be designed to reject noise and work effectively whatever the waveshape and environment. But one should be very careful about which meters are trustworthy when it comes to measuring power with non-sinusoidal and noisy waveforms.

## Harmonic current

Harmonic current content can be measured using the Voltech PM1000. It gives a percentage of the fundamental up to the 13th harmonic. Results of this method was compared to that of the HP spectrum analyzer 3585A. The results were quite close. The Voltech PM3000 which is a three phase power meter measures harmonic currents to the 99th. Results show that harmonic current level beyond the 13th harmonic remain low throughout the spectrum. The proposed IEC555 specification is expected to require harmonic current content conformity to the 40th.

# **Efficiency**

The three power devices add up to almost all of the losses. The inductor, MOSFET, and diode were selected to meet desired performance specifications at relatively low cost. An IRF840 seemed to provide the best performance at these power levels. A larger MOSFET (APT5025) did improve efficiency at low input voltage. However its larger output capacitance increased switching losses significantly at 100KHz. A very common 8A ultra-fast rectifier (MUR850) was used for the output diode. This oversizing was done because larger diodes have lower reverse recovery times for a given current level. New diodes have been introduced with lower reverse recovery times. A low cost ferrite EC core was used with AWG21 wires. There was very little temperature rise in the magnetic material. However the wires heated up at low input voltage where RMS current is significant. A low cost powdered iron with AWG20 magnet wire was also tried. Efficiency decreased about one percent.

Efficiency measurement requires accurate measurement of the output average power as well as the input average power. Because the output voltage as well as output current is DC, one might just measure the two readings using typical lab bench top DMM. However for one reason or another, this output power measurement did not match the measurement results of the average power reading of the Voltech power meter. The output power measurement was off by a factor of almost 6%. The bench top DMM used was Fluke's 8050A. To get truly accurate efficiency measurements, the same power meter should be used to measure both the output power as well as the input power.

Efficiency measurements for this application note was done on a Voltech PM3000 three phase power meter. This meter allows the connection of both the input power as well as the output power into one metering unit. Efficiency can be easily determined by measuring the input and output power with a push of a button. Accuracy however does not come easy even with this approach. The output power reading randomly varied up to 3% under steady state conditions.

Two different model meters from the same manufacturer gave current reading that was off by two to three percent. This might indicate that even if one was to go out of the way to obtain two same meters from the same manufacturer, efficiency measurements as well as other parameters may not be guaranteed to be as accurate as one may require.

**Table 1. Performance Data** 

|                   | PO = 50W       |                  |       | PO = 100W |          |              | PO = 150W |       |       | PO = 200W                |      |                 |              |       |            |         |      |       |       |      |
|-------------------|----------------|------------------|-------|-----------|----------|--------------|-----------|-------|-------|--------------------------|------|-----------------|--------------|-------|------------|---------|------|-------|-------|------|
|                   | V <sub>O</sub> | Po               | Pi    | PF        | n        | $v_{o}$      | PO        | Pi    | PF    | n                        | vo   | Po              | Pi           | PF    | n          | $v_{o}$ | Po   | Pi    | PF    | n    |
| L                 | · ·            | IFL              | NDAM  | MENTA     | L        | IFUNDAMENTAL |           |       |       | I <sub>FUNDAMENTAL</sub> |      |                 | IFUNDAMENTAL |       |            |         |      |       |       |      |
| %HARMONIC         | 3rd            | 5th              | 7th   | 9th       | 1,1th    | 3rd          | 5th       | 7th   | 9th   | 11th                     | 3rd  | 5th             | 7th          | 9th   | 11th       | 3rd     | 5th  | 7th   | 9th   | 11th |
|                   | 13th           | 15th             | 17th  | 19th      | 21st     | 13th         | 15th      | 17th  | 19th  | 21st                     | 13th | 15th            | 17th         | 19th  | 21st       | 13th    | 15th | 17th  | 19th  | 21st |
|                   | 395            | 54               | 62    | 0.99      | 0.87     | 387          | 105       | 117   | 0.99  | 0.90                     | 379  | 153             | 166          | 0.99  | 0.92       | 371     | 197  | 218   | 0.99  | 0.90 |
| $V_{IN} = 90VAC$  | 1              | IFL              | IND = | 0.67/     | 4        |              | IFL       | IND = | 1.3A  |                          |      | IFL             | IND =        | 1.8A  |            |         | IFL  | IND = | 2.4A  |      |
|                   | 3.5            | 1.7              | 0.04  | 0.32      | 0.30     | 3.1          | 1.6       | 0.02  | 0.23  | 0.21                     | 2.9  | 1.5             | 0.05         | 0.22  | 0.24       | 2.4     | 1.6  | 0.20  | 0.27  | 0.37 |
|                   | 0.06           | 0.05             | 0.05  | 0.01      | 0.11     | 0.04         | 0.03      | 0.06  | 0.01  | 0.01                     | 0.09 | 0.18            | 0.18         | 0.12  | 0.13       | 0.24    | 0.24 | 0.24  | 0.15  | 0.15 |
|                   | 393            | 52               | 61    | 0.99      | 0.85     | 386          | 105       | 115   | 0.99  | 0.91                     | 378  | 150             | 161          | 0.99  | 0.94       | 369     | 194  | 212   | 0.99  | 0.91 |
| $V_{IN} = 120VAC$ |                | $I_{FU}$         | IND = | 0.51/     | <b>A</b> |              | $I_{FU}$  | IND = | 0.96  | Α                        |      | IFL             | IND =        | 1.3A  |            |         | IFL  | IND = | 1.8A  |      |
|                   | 3.7            | 2.2              | 0.12  | 0.46      | 0.37     | 3.2          | 1.9       | 0.05  | 0.29  | 0.25                     | 3.1  | 1.9             | 0.01         | 0.21  | 0.26       | 2.9     | 1.9  | 0.09  | 0.15  | 0.12 |
|                   | 0.14           | 0.05             | 0.08  | 0.05      | 0.23     | 0.10         | 0.07      | 0.11  | 0.05  | 0.03                     | 0.07 | 0.05            | 0.09         | 0.07  | 0.03       | 0:09    | 0.03 | 0.03  | 0.01  | 0.02 |
|                   | 394            | 52               | 60    | 0.96      | 0.87     | 385          | 105       | 114   | 0.99  | 0.92                     | 378  | 151             | 163          | 0.99  | 0.93       | 369     | 190  | 207   | 0.99  | 0.92 |
| $V_{IN} = 180VAC$ |                | Ι <sub>Ε</sub> ί | ND =  | 0.34      | 4        |              | IFU       | JND = | 0.64  | A                        |      | ۱ <sub>۴۱</sub> | IND =        | 0.87  | <b>V</b> : |         | IFL  | IND = | 1.2A  |      |
|                   | 4.6            | 2.3              | 1.6   | 2.1       | 2.7      | 4.7          | 2.2       | 0.06  | 0.51  | 0.49                     | 4.5  | 2.0             | 0.03         | 0.39  | 0.34       | 4.4     | 1.7  | 0.08  | 0.31  | 0.28 |
|                   | 1.9            | 1.0              | 0.87  | 0.95      | 0.66     | 0.18         | 0.17      | 0.12  | 0.12  | 0.08                     | 0.11 | 0.12            | 0.12         | 0.10  | 0.04       | 0.11    | 0.09 | 0.09  | 0.04  | 0.02 |
|                   | 393            | 53               | 61    | 0.93      | 0.87     | 383          | 102       | 114   | 0.97  | 0.90                     | 374  | 150             | 162          | 0.99  | 0.93       | 365     | 192  | 207   | 0.99  | 0.93 |
| $V_{IN} = 220VAC$ |                | IFL              | IND = | 0.28/     | 4        |              | $I_{FU}$  | JND = | 0.52/ | ٩                        |      | IFL             | IND =        | 0.71/ | 4          |         | IFU  | JND = | 0.95/ | Α    |
| ,                 | 5.4            | 2.4              | 0.21  | 1.0       | 1.0      | 5.3          | 2.8       | 0.02  | 0.77  | 0.51                     | 4.9  | 2.3             | 0.08         | 0.56  | 0.35       | 4.7     | 2.3  | 0.06  | 0.47  | 0.33 |
|                   | 1.8            | 2.8              | 2.7   | 2.0       | 1.0      | 0.41         | 0.47      | 0.38  | 0.25  | 0.15                     | 0.21 | 0.25            | 0.23         | 0.17  | 0.06       | 0.15    | 0.21 | 0.18  | 0.18  | 0.04 |
| * .               | 394            | 53               | 62    | 0.87      | 0.85     | 387          | 103       | 15    | 0.95  | 0.90                     | 379  | 153             | 164          | 0.97  | 0.93       | 372     | 195  | 208   | 0.98  | 0.94 |
| $V_{IN} = 260VAC$ |                | IFU              | JND = | 0.24/     | 4        |              | $I_{FU}$  | JND = | 0.44/ | 4                        |      | IFL             | JND =        | 0.61/ | Ą          |         | IFU  | JND = | 0.82/ | Α, . |
|                   | 6.2            | 4.5              | 0.59  | 0.76      | 1.3      | 5.3          | 3.4       | 0.94  | 0.47  | 1.7                      | 4.9  | 2.8             | 0.27         | 0.63  | 0.58       | 4.7     | 2.4  | 0.16  | 0.51  | 0.34 |
|                   | 0.96           | 1.1              | 0.36  | 1.5       | 2.3      | 1.4          | 0.80      | 1.0   | 1.4   | 1.0                      | 0.26 | 0.35            | 0.53         | 0.24  | 0.10       | 0.24    | 0.26 | 0.38  | 0.14  | 0.01 |

The following are specifications to two inductors that may be considered for the 200W PFC converter.

Magnetics, Inc. (412) 282-8282 OP44317 (Ferrite, EC)  $N_p = 118$  turns, AWG21  $N_s = 5$  turns, AWG30 gap = 1.7mm

 $\begin{aligned} &\text{Micrometals}\\ &(714)\ 630\text{-}7420\\ &\text{T184-40}\ (\text{Powdered Iron, Toroid})\\ &\text{N}_p = 102\ \text{turns, AWG20}\\ &\text{N}_s = 3\ \text{turns, AWG30} \end{aligned}$ 

## **Performance Data**

Table 1 shows the results obtained from an application circuit. Pertinent power and power factor measurements were taken as well as the harmonic current content as a percentage of the fundamental. It is intended to be a typical reference point in which to judge new designs. It is not unlikely that the performance can be improved and optimized via various methods.



by Mehmet K. Nalbant

# Phase Modulated PWM Topology with the ML4818

## INTRODUCTION

One of the biggest goals in power supply design is to get the maximum amount of output power while maximizing efficiency and minimizing both the cost and size of the respective power supplies. There are many conflicting parameters in trying to do so. For example, lets examine how the size of a power supply is a strong function of the size of the passive storage elements. It is well known that the size of inductors and capacitors greatly depends on the operating frequency. The higher the frequency the smaller the inductors and capacitors necessary. Increasing the operating frequency is one thing, implementing it is another. It is also a well known fact that increased operating frequencies result in lower efficiencies in PWM controlled switched mode power supplies.

Increasing the frequency of PWM controlled power supplies was one solution in the reduction of the passive elements. That posed some limitations due to the nature of operation. Simultaneous conduction of high currents in the presence of high voltage during turn-on and turn-off times at high frequencies resulted in high switching losses. Thus violating one of the most important parameters of the switching power supply design that is the efficiencies were now lower than in lower frequency operation.

This application note will introduce the "Phase Modulated PWM Topology" that overcomes many of the shortcomings of conventional PWM topologies at high operating frequencies.

#### LOSSES IN SWITCHING POWER SUPPLIES

The typical losses in switching power supplies can be divided in two classes conduction losses and switching losses. The most common switching element used in modern switching power supplies is the power MOSFET. This device when enhanced for conduction has a finite channel resistance named  $R_{\text{DS(ON)}}.$  When current passes through this device conduction losses result which are proportional to:

$$P_{C} = I_{DS(RMS)}^{2} R_{DS(ON)}$$

In addition to the conduction losses, due to the switching action of the device in the presence of high currents and high voltages, there are also switching losses. These losses can be further subdivided in turn-on, turn-off and capacitive discharge losses. Figure 1 shows how turn-off losses can result during switching in a simplified way.



Figure 1. Waveforms in the switching element in a switching power supply during turn-off, assuming linear rise and fall.

The energy in turn-off instance can be found by integrating the product of the voltage and current waveforms over the complete switching interval i.e.,

$$W_{t_{OFF}} = \int_{0}^{t_{S}} v_{t} i_{t} dt$$

Assuming linear waveforms and symmetry the above integral can be simplified to the following:

$$W_{t_{OFF}} = \frac{1}{2} I_{PEAK} V_{PEAK} t_s$$

The total power lost therefore can be found by multiplying the above with the repetition rate, that is the switching frequency hence

$$P_{OFF} = \frac{1}{2}I_{PEAK}V_{PEAK}t_{s}f$$

To give an example suppose that the power switch switches 10 amps at 380 volts for 50nsec at 100KHz. The resulting power loss due to just this event would be 9.5 Watts. At 200KHz it would be 19 Watts and so on. This power loss must be dissipated by the switching element and poses a problem for the adequate removal of the generated heat. One can appreciate the losses at even higher frequencies.

1

Turn-on switching losses result in a similar manner. Assuming again symmetry the turn-on losses can be found by integrating the current and voltage waveforms over the switching interval.

$$P_{ON} = \frac{1}{2} I_{PEAK} V_{PEAK} t_s f$$

We are going to see later that the switching event is more complicated than what is depicted above due to the presence of parasitic inductive and capacitive components such as leakage and lead inductances and drain source capacitances.

To reduce the switching losses several methods were used such as dissipative and non dissipative snubbers. As the name implies dissipative snubbers dissipate their energy as heat, whereas the non-dissipative snubbers return their energy back to the input line, thus tending to be more efficient. In any case even with the use of non dissipative snubbers there remain problems that limit the maximum operating frequency.

Several respected institutions along with many manufacturers tried to find a way around the above problems. This resulted in the proliferation of several new power supply topologies with each one claiming to be the solution for operation at high frequencies.

Resonant power supplies thought to be a possible solution had their own share of problems. Although not a new technology they found a home in some applications. They were never really widely accepted by the industry. Part of the reason was the absence of analytical tools for the analysis and design and suitable controllers. Thanks to the efforts of many people they are better understood today but most of the manufacturers are still reluctant to put products on the market based on this technology.

Resonant power supplies encompass a wide range of topologies and they can be subdivided into three major subclasses. These are as follows:

- 1) Current resonant or zero current switching ZCS.
- 2) Voltage resonant or zero voltage switching ZVS. and
- 3) Multi-resonant, in the majority of which both the current and voltage is resonant.

It is beyond the scope of this application note to give an exhaustive explanation for each type of the resonant conversion techniques. For more information, the interested reader can draw on the vast amount of technical papers published over the last few years. It suffices to say that among the resonant conversion techniques one that is of particular interest for high frequency operation is the zero voltage switching, or ZVS.

Switches such as power MOSFETs have a drain-source capacitance of several hundred picofarads. When this capacitance charges and discharges, energy is lost that results in power loss. Figure 2, shows a typical power switch configuration.



Figure 2. Typical switch stage of a switching power supply, with the parasitic drain-source capacitance shown explicitly.

The amount of power lost can be calculated by using the following formula

$$P = \frac{1}{2}C_{DS}V_{CLAMP}^2 f$$

As an example consider the following case  $C_{DS} = 500 \text{pF}$ , V = 380 volts, f = 500 KHz a circuit with these parameters results in a power loss of 18 watts. Therefore one can see the importance of capacitance  $C_{DS}$ .

In switching power supplies as we mentioned earlier it is often advantageous to use an external drain-source capacitance in the form of a snubber. This takes some of the burden of the switching loss from the switching device and puts it on the snubber circuits. The use of such capacitors further compounds the problem of capacitive discharge losses. If a way could be found to discharge the total drain-source capacitance non-dissipatedly then that would represent a solution to the problem. Figure 3, shows this concept, for the time being we are not going discuss the actual implementation of such a circuit. It is evident from the diagram that the switching loss can be reduced to zero if the voltage were also zero. From these diagrams it is evident that turn-on and turn-off power losses will be zero. Total switching times are in the order of 100nsec.

Zero Voltage Switching techniques represent such a solution. There are some limitations and shortcomings even to these techniques. When ZVS is accomplished through resonance of the voltage waveform then the design and analysis of such power supplies is more complicated. As a rule of thumb the operating drain currents are also higher than in PWM controlled power supplies.

To summarize, the ideal power supply would be the one that doesn't have operating frequency limitations because of switching losses, would be easy to design and manufacture and will be cost effective utilizing each one of its components to their fullest extent. In the next section we will discuss such a topology that has many of these desirable characteristics.



Figure 3a. Ideal turn-off waveforms of a ZVS switching element.



Figure 3b. Ideal turn-on waveforms of a ZVS switching element.



Figure 4. Typical H bridge power switch configuration as it is used in medium to high power switching power supplies.

#### PHASE MODULATED PWM TOPOLOGY (PMPT)

Phase modulated PWM Topology although not a panacea has many of the favorable characteristics mentioned above. It is a promising topology for medium to high power systems. Basically it is a full bridge topology with appropriately coordinated gate drive waveforms for each one of the MOSFETs in the H bridge. Its operating waveforms are very close to ideal. Turn-on and turn-off switching losses are almost eliminated. Operating drain currents are almost equivalent to those of a regular full bridge PWM topology, thus it does not require the use of expensive large die area MOSFET switches. The only difference is how the two topologies handle their respective switching events.

The analysis and design of the power circuit of the PMPT topology is identical to that of the classical PWM topology. Having said that, there are special set of considerations associated with the design of a high frequency high power transformer used in the PMPT.

The key idea behind the PMPT is that the voltage across the MOSFET is allowed to swing to "zero volts" just before the start of the next conduction cycle in the respective switches.

Figure 4, shows a typical H bridge configuration, the diodes and the capacitors across the MOSFETs are the intrinsic parasitic components present in these components. Typical values for the capacitors range anywhere from 100pF to 500pF for the larger devices. The reverse recovery time of the body diodes are in the range of 100nsec. In the figure snubber circuitry has not been shown.

The power switch section of the PMPT is identical to the one shown in Figure 4. To achieve PMPT operation the switches must be driven differently. In the regular PWM topology, gate drive is applied to the two diagonal switches based on the required duty cycle, then there is a period during which all switches are OFF (deadtime) and then gate drive is applied to the opposing diagonal switches.



"OFF" | Q1 "OFF" | Q4 "OFF"

(2)

POWER DELIVERED TO THE LOAD, "ON TIME"

"RESONANT" DELAY IN WHICH CAPACITANCE OF Q1 GETS DISCHARGED





FREEWHEELING CYCLE, "OFF TIME"

"RESONANT" DELAY IN WHICH CAPACITANCE OF Q2 GETS DISCHARGED

Figure 5a. PMPT power circuit cycles.

In the PMPT in order to accomplish ZVS, the leakage, and magnetizing inductances of the power transformer are utilized along with the drain-source capacitances of the power MOSFETs. The body diode of the MOSFETs also serves to clamp positive and negative going voltages. Thus the parasitic components of the MOSFETs are put to good use with this topology.

Sometimes in order to further reduce the turn-off losses additional capacitance may be necessary across the drain-source of each MOSFET.

The operation of the PMPT is best understood by examining one full cycle of events in the power circuit. For the time being one can assume that the power transformer magnetizing and leakage inductances will behave as current sources. Figures 5a and 5b show the power stage of the PMPT through one complete cycle.

- 1. The two diagonal MOSFETs are conducting, power is delivered through the transformer to the load. The primary load current is flowing through the leakage inductance of the transformer. The total primary current is equal to the load current plus the increasing magnetizing current of the transformer. The magnetizing current is of importance here since when the output load is very light there is very little reflected load current to complete the ZVS action.
- 2. Q4 turns off, the capacitance across Q1 was charged to +V when Q4 was ON with the turning OFF of Q4 the current through the transformer inductances starts to charge the drain-source capacitance of Q4 while at the same time discharges the capacitance of Q1. This action continues until the body diode of Q1 turns ON to clamp the voltage across Q1 to approximately –0.7V. The current through the transformer is sustained in the upper half of the power circuit as shown in the figure of phase (2).



ZERO VOLTAGE SWITCHED "ON TIME."
POWER DELIVERED TO THE LOAD.

"RESONANT" DELAY IN WHICH CAPACITANCE OF Q4 GETS DISCHARGED





"RESONANT" DELAY IN WHICH CAPACITANCE OF Q3 GETS DISCHARGED

Figure 5b. PMPT power circuit cycles.

- 3. When the voltage across Q1 reaches approximately "0 volts" Q1 turns ON. The time that is required for the capacitance of Q4 and Q1 to reach the desired voltage is programmed as delays in the gate drive waveforms of the controller. This delay is programmable with an external resistor for complete flexibility. The current in this phase is circulating through the conduction channels of Q3 and Q1.
- 4. Q3 turns off, the transformer current now starts to charge and discharge the capacitances of Q3 and Q2 respectively. It requires again a finite amount of time for the drain voltage of Q2 to reach "0 volts" this time is consistent with the programmed delay at the outputs of the controller. It is the presence of this delay that makes ZVS possible. When the voltage across Q2 reaches "0 volts" then Q2 will be turned ON with no voltage across it. Thus accomplishing our goal of non-dissipative turn ON switching.
- 5. With the complete discharge of its drain source capacitance Q2 now is ready to turn ON. Power is delivered to the load through the conducting path of Q1 and Q2 for an amount of time that is determined by the control circuit. The product of this time, times two, times the operating frequency of the oscillator gives the duty cycle of the converter as in regular PWM converters.

Duty Cycle = 
$$2t_{ON}f$$

Thus the calculation of output voltages or of the required transformer turns ratio becomes a task that is quite similar to that of the regular PWM converters. The difference is that in regular PWM converters the magnetizing inductance is maximized in order to get the minimum amount of magnetizing current. In the PMPT magnetizing current has to be at certain level to facilitate ZVS when the reflected load

current to the primary is insufficient to do so. This magnetizing current adds to the reflected load current thus requiring the use of a lower R<sub>DS</sub> MOSFET. This is the penalty paid by using the PMPT. In any case the requirements are far less if conventional resonant technique were to be used.

- 6. Following the power transfer of the above diagonal pair, Q1 turns OFF. The voltage across Q4 starts to decrease, and when this voltage reaches "0 volts" the next phase starts.
- 7. In this phase Q4 turns on and the primary current circulates in the conduction channels of the lower pair.
- 8. Q2 turns OFF and the current starts to charge and discharge the capacitances of Q2 and Q3 respectively. When the voltage across Q3 has reached "0 volts" then Q3 turns ON non-dissipatedly and the complete cycle repeats itself from phase (1).

# CONTROL CIRCUIT CONSIDERATIONS

The ML4818 PMPT controller has been designed to generate all the necessary timing and gate waveforms, and it contains logic circuitry for effective fault management that is of paramount importance in high power switching power supplies.

The control method involved instead of attempting to change the pulse width of the switches, changes the pulse width of the power pulse. Each of the switches operates under constant duty cycle that approaches 50%. In actuality the duty ratio is in the range of 40% to 45%. The remaining 5% to 10% of the time is being used for the ZVS action to take place. The above percentages may change with various operating frequencies. The effective maximum power pulse width can be much closer to 50% for optimum performance



\*PINS 1, 6, 7, 15, 18, 19 AND 23 ARE GND

Figure 6. Functional Block diagram of the ML4818.

at lower frequencies (for example at 100KHz). A demonstration board is available from Micro Linear that operates at about 500KHz. Probing this board is a very good way of learning about the various operating modes of this very important class of PWM topologies.

Lets now discuss how phase modulation is accomplished. Earlier we mentioned that each of the four switches in the power bridge circuit has its own gate drive waveform. That requires four individual gate drive signals to be generated by the control circuit. This is exactly what the ML4818 does. The controller has four outputs that can directly drive the four MOSFETS. Figure 6 shows the internal block diagram of this controller.

In order to fully understand the control mechanism, we will look into the heart of the controller. Figure 7 shows the phase modulator core of the controller. All fault and supervisory circuitry has been left out. Also both of the complementary outputs and all driver and delay blocks have been left out for further simplicity. By examining how the

other two outputs behave, one is able to grasp the basic operating principles of the phase modulator.

As can be seen from Figure 7, the core of the circuit is quite simple. Assuming that the two comparators are inactive for the time being the only stimulus that the circuit receives is from the clock pulse. Under this assumption the circuit reduces to the one shown in Figure 8.

From Figure 8, clearly if the set input of FFB is always logic "0" then the "Q" output of FFB will be reset or logic "0". From the operation of the exclusive OR gate then the "B" output will be equal to the inverted output of FFA i.e., outputs A and B will be 180 degrees out of phase from each other. Figure 9, shows the relevant waveforms.

If now we assume that a periodic stimulus is present at the set Input "S" of FFB occurring at some instance other than the clock pulse instance then the resulting waveforms will be different as is evident by examining Figures 8 and 9. The resulting timing diagram is shown in Figure 10.



Figure 7. Phase modulator of the ML4818.



Figure 8. Phase modulator control logic.



Figure 9. Timing waveforms of the basic phase modulator at the absence of stimulus other than the clock pulse.



Figure 10. Resulting timing waveforms when there is a periodic stimulus at input "S" of FFB with period T equal to the period of the clock pulse.



Figure 11. Generation of the set pulse for FFB. Ramp shape may be different in actual application.

Output "A" is free toggling whenever the clock pulse is present, whereas output "B" is the exclusive OR'ed output that is the result of outputs FFA, Q and FFB. The exclusive OR gate here functions as a controlled inverter. The other two outputs of Figure 6, behave in similar way with the only difference that they are 180 degrees out of phase with the ones described above.

By controlling time t<sub>MOD</sub> then we are able to control the phase shift between outputs "A" and "B". The set input pulse for FFB is normally generated by either the phase modulator comparator of Figure 12, or by the current limit comparator. As in normal PWM regulators one input of the phase modulator comparator is the output of the error amplifier which sets the trip level and the other input is either a voltage ramp or the sensed primary (or secondary) current waveform of the power circuit. Figure 11, shows the generation of the set pulse and the resulting timing waveforms. When the output of the error amplifier changes then the trip level changes thus it is possible to continuously control time t<sub>MOD</sub> by changing the trip level. In switching power supplies it is also necessary to limit the power pulse width whenever the primary load current exceeds certain predetermined value. The second comparator in Figure 7, serves that purpose. Thus the output of the phase comparator and of the current limit comparator are logic OR'ed to produce the set pulse for FFB. Figure 12, shows the complete logic diagram of the phase modulator with four outputs labeled A1, A2, B1, and B2 respectively.

The timing waveforms for all outputs can be derived from the above diagram. Figure 13, shows the relationship of the outputs with respect to each other.



Figure 12. Complete logic diagram of the phase modulator with all four outputs shown.

#### **DELAY OF THE GATE DRIVE WAVEFORM**

So far we saw how controllable phase shifted outputs could be generated. We also saw that in order to have ZVS in the bridge circuit in the transition phase between conduction of the opposing legs, one of the MOSFETs is ON and the remaining are OFF. It is during this time that the drain source capacitance of the device next to turn ON is discharged to "zero volts". In the traditional H-bridge either two of the devices are ON or all of them are OFF.



Figure 13. Timing diagram showing the waveform present on all four outputs of the phase controller.



Figure 14. Phase modulator with delay and output driver blocks shown.



Figure 15. Chart for the determination of the external delay resistor.

In order to get this transition period it is necessary to modify the gate drive waveforms slightly. The modification consists of adding a predetermined amount of delay to the leading edge of the gate drive waveforms. Figure 14, shows the phase modulator along with the delay and output driver blocks. The delay blocks contain all the necessary electronics for the generation of the delay with the use of a single external resistor. The timing capacitor is integrated into the part. The value of the delay resistor R<sub>DELAY</sub> can be found by using the chart of Figure 15, or it can be calculated by using the formula below

$$R_{DELAY} = \frac{DELAY(ns) - 33.34}{33.33} K\Omega$$

The individual gate drive waveforms are restricted to less than 50%. The resulting waveforms are shown in Figure 16. The shaded area in the leading edges shows the reduction in the pulse width. Note that the delays are only present at the leading edges of the waveforms. Hence the less than 50%



Figure 16. Leading edge delay of the drive waveforms necessary for ZVS operation.

duty cycle. Because all the drive signals have this delay complementary waveform symmetry is preserved. Although the delay time can be adjusted using an external resistor, it should be kept in mind that resulting actual delays in the power circuit may differ, this will be due to slew of the drive waveforms, also it requires a finite time to charge and discharge the gate capacitances of the MOSFETs.

The amount of time that is required to complete ZVS will vary as the load current reflected to the primary varies. The power transformer magnetizing inductance has to be able to develop enough current during "ON time" for ZVS to complete its cycle. That will require careful design of the power transformer. In most cases the transformer will have to be gapped. A side effect of the gapping will be the stabilization of the magnetizing inductance.

The idealized power transfer cycles of the PMPT are shown in Figure 17. Power transfer takes place during the hatched periods. The width of these periods depends on the phase relationship between the "A" and "B" outputs. A good way to observe the phase modulation action is watch the oscilloscope traces of "A1" and "B1" outputs.



Dark shaded areas denote times when power is transfered to the load. Light shaded areas denote the delay in the leading edge. Power is transfered to the load when (A1 = "1" & B1 = "1") and (A2 = "1" & B2 = "1").

Figure 17. Power transfer cycles of the PMPT.

## DESIGNING FOR ZERO VOLTAGE SWITCHING

So far we saw that it is possible to do non-dissipative switching. The ML4818 power supply controller with its operational flexibility is able to provide all the necessary waveforms needed for such power supply. The most important thing left to be done is the design of the power transformer. Zero Voltage Switching properties greatly depend on this component.

Figure 18, shows the simplified equivalent model of a typical power transformer. The model is indeed very simple, actual transformers are very difficult to model due to the presence of primary and secondary effects such as saturation and inter-winding capacitances.



Figure 18. Simplified model of a real transformer.

It is obvious from Figure 18, that the current that will flow through the MOSFETs will be the sum of both the reflected secondary current which we call the load current and of the current that builds up in the magnetizing inductance of the transformer. The load current is a function of the output load and can change anywhere from zero to its full rating as it reflects to the primary. The magnetizing current on the other hand is a function of the ON time and of the primary applied voltage. The output filter inductor where the load current flows through is normally very large. For all practical purposes the reflected current of the primary can be assumed constant during the intervals of interest.

$$I_{MAG} = \frac{V_{IN}t_{ON}}{L_{M}}$$

It is also important to remember that inductors can be approximated as current sources. With all this in mind lets now look into what happens when a power MOSFET switches OFF. Figure 19, shows one leg of the bridge circuit with the parasitic drain source capacitances. Assuming that the lower device was conducting current just prior to turning off the following events may happen.

If the gate drive waveform is fast enough and drops to zero volts before the drain source capacitance can charge to any significant voltage then the turn off event will be non-dissipative. This is the principle also with snubbers, where a large amount of external capacitance diverts the current from the channel for non-dissipative switching. Where the PMPT excels is that just before turn ON the energy stored in the snubber or drain source capacitances of the MOSFETs is returned back to the source as we saw earlier. This way there is not a penalty for using additional snubber capacitance. And since the turn ON is at zero voltage the switching event is lossless even at very high frequencies i.e., 500KHz and above.



Figure 19. MOSFET switching in PMPT, and charge and discharge of the drain source capacitances.

In Figure 19, in order to discharge the drain source capacitances there needs to be a certain amount of current stored in the inductances of the transformer. Since the total charging current is the sum of the load currents and the magnetizing current, whenever the load current is low the charging has to be done by the current that the magnetizing inductance was charged. Hence the importance of the magnetizing inductance.

One can get quite complicated in trying to calculate the required amount magnetizing inductance necessary for ZVS. But the following simple procedure could be followed with some experimentation to get familiar with the technique.

The required maximum duty cycle is the first parameter to consider. Along with the delay that will be introduced by the delay circuit of the ML4818, in high frequency conversion the effective duty cycle will be reduced by the charging effect of the leakage inductance. Here we will assume that the reduction of the duty cycle by the charging of the leakage inductance is negligible (not true in most of the cases).

Lets assume that the required duty cycle results in a delay time t<sub>D</sub>. In other words the time available to complete the charging of the drain source capacitance is t<sub>D</sub>. The charging configuration of the bridge circuit changes depending on its state just prior to ZVS. In Figure 19, the bridge circuit was delivering power to the secondary, so it was in a power transfer cycle just prior to the next ZVS. Under this condition the drain source capacitances will be charged linearly by a current equal to

$$I_{PRI} = I_{LOAD} + I_{MAG}$$

This is not the worst case. The worst case happens after the above there is a period of freewheeling of the current before the next device turns ON with ZVS. This corresponds to phases (3) and (4) in Figure 5a. During this period the output diodes effectively short the transformer and the only inductance in the circuit is the leakage inductance and carries a current slightly less than at the end of the power transfer cycle. Therefore all the calculations are based on this case.

During phases (2) and (3) the capacitances charge linearly with the reflected load current. During phases (3) and (4) the capacitances resonate with the leakage inductance and charge in a resonant fashion. The worst case is when the load current is very close to zero. Under that condition the freewheeling current in the leakage inductance is equal to the magnetizing current at the end of the power transfer cycle.

The assumption we are going to make is that the delay time represents one quarter of the resonant cycle determined by the leakage inductance and twice the drain source capacitance of the MOSFETs, since there are two MOSFETs per side.

The procedure for calculating the necessary amount of the leakage and magnetizing inductances is shown below. An important note here is that in most of the cases the leakage inductance will be determined by the actual transformer construction and it will be a given. In that case the equation below could be used first to calculate the required amount of the delay time.

1. Calculate the required amount of either delay or leakage inductance value when one of them is the given value

$$\frac{1}{4t_D} = \frac{1}{T} = \frac{1}{2\pi\sqrt{2C_{DS}L_{LEAKAGE}}} \Rightarrow$$

$$L_{LEAKAGE} = \frac{2}{C_{DS}} \left(\frac{t_D}{\pi}\right)^2$$



Figure 20. Voltage mode and feed-forward circuitry of the ML4818.

2. Calculate the minimum current for ZVS from the energy required to reach  $V_{\text{IN(MAX)}}$ . Note that twice the energy necessary to swing one leg of the bridge is required to be stored by the leakage inductance. This is because we have two ZVS actions during one complete power transfer cycle.

$$\begin{split} &\frac{1}{2}\mathsf{L}_{\mathsf{LEAKAGE}}\;\mathsf{I}^2_{\mathsf{MAG}(\mathsf{min})} = 4\bigg(\frac{1}{2}\mathsf{C}_{\mathsf{DS}}\mathsf{V}^2_{\mathsf{IN}(\mathsf{max})}\bigg) \Longrightarrow \\ &\mathsf{L}_{\mathsf{LEAKAGE}}\;\mathsf{I}^2_{\mathsf{MAG}(\mathsf{min})} = 4\mathsf{C}_{\mathsf{DS}}\mathsf{V}^2_{\mathsf{IN}(\mathsf{max})} \Longrightarrow \\ &\mathsf{I}_{\mathsf{MAG}(\mathsf{min})} = \sqrt{\frac{4\mathsf{C}_{\mathsf{DS}}\mathsf{V}^2_{\mathsf{IN}(\mathsf{max})}}{\mathsf{L}_{\mathsf{LEAKAGE}}}} \end{split}$$

3. Calculate the value of LMAG.

$$L_{MAG} = \frac{V_{IN}t_{ON}}{I_{MAG(min)}}$$

Example: Lets suppose that the following are given

$$L_{LEAKAGE} = 15\mu H$$

$$C_{DS} = 225pF$$

$$V_{IN(max)} = 370 \text{ Volts}$$

$$t_{ON}(@V_{IN(max)}) = 1\mu \text{sec}$$

The calculations for the above example are as follows:

$$\begin{split} T_D &= 3.14 \sqrt{\frac{(225 pF)(15 \mu H)}{2}} = 129 nsec \\ I_{MAG(min)} &= \sqrt{\frac{4(225 pF)(370 V)^2}{15 \mu H}} = 2.86 A \\ L_{MAG} &= \frac{(370 V)(1 \mu sec)}{2.86 A} = 95.85 \mu H \end{split}$$

The value of the magnetizing inductance found above is somewhat low. This is because we made the assumption that there will be ZVS down to very light loads. If we do not allow the output load to go to very light loads or if we are willing to live with NZVS (Near Zero Voltage Switching) then the resulting magnetizing inductor values will be higher resulting in lower conduction losses. The value of magnetizing inductance that was chosen for the typical PMPT power supply of Figure 23, was  $400\mu H$ , the value of the leakage inductance was approximately  $15\mu H$ .

# MORE ABOUT THE ML4818 CONTROLLER, VOLTAGE OR CURRENT MODE OPERATION

The ML4818 controller is able to control a PMPT converter operating either voltage mode or current mode. It contains special logic circuitry for that purpose. That same circuitry allows for voltage feed-forward in voltage mode operation. Figure 20, shows the logic circuit internal to the IC that enables the above.

Pin #3 is pulled to ground at the end of the power cycle and is kept at ground until the start of the next power transfer cycle. Thus the discharge of the feed-forward capacitor is enabled. An important note here is that the PMPT operating in voltage mode required the internal logic of Figure 20. It is not possible to operate voltage mode by only connecting pin #3 to the oscillator ramp. This is unlike conventional PWM regulators.

Feed-forward voltage mode operation provides automatic line correction without the need for the voltage control loop to change the duty cycle. The correction takes place within a single cycle. The current through resistor  $R_{FF}$  is proportional to input voltage therefore the charging time of the  $C_{FF}$  capacitor is proportional to input line voltage and consequently the time that it takes to reach the threshold set by the error amplifier.

$$\begin{split} I_{RFF} &= \frac{V_{IN}}{R_{FF}} \\ t_{ON} &= \frac{V_{E/A}C_{FF}}{I_{R_{FF}}} = \frac{V_{E/A(max)}C_{FF}R_{FF}}{V_{IN(min)}} \end{split}$$

The necessary values for any given application can be calculated using the above equations which can be solved for any of the unknown values. The resulting ramp will affect the open loop gain of the voltage control loop. The open loop gain will be independent of the variations in input voltage. The open loop gain for the voltage mode controlled case can be calculated by using the following.

$$G_{o.l.} = \frac{C_{FF}R_{FF}f_{OSC}}{N}$$

where N = Primary to secondary turns ratio

 $f_{OSC}$  = oscillator frequency

 $G_{o.l.}$  = open loop voltage gain

For the circuit in Figure 23, the open loop voltage gain was calculated to be 7 or 16.9db, below the corner frequency of the output filter. In this case the corner frequency is 4.1KHz.

## A TYPICAL PMPT POWER SUPPLY

Figure 23, shows a typical off-line PMPT supply, as it can be seen from the schematic diagram only a handful of components are required to build a fully functional power supply. Specifications for this supply are shown in Table 1.

The power supply was not optimized for any particular application. It is important to note that higher efficiencies

can be obtained by using lower loss magnetic materials and lower ON resistance MOSFETs.

The controller in this design is located at the primary side. The voltage feedback is accomplished with the use of an optocoupler. The current transfer ratio for this optocoupler is almost linear for a limited operating range, this enabled the use as it is shown in Figure 23. For more realistic applications an error amplifier at the secondary would probably be required. If an auxiliary supply is available then the controller itself can be situated in the secondary. Demonstration board that implements this power supply is available from Micro Linear Corp., it is a useful tool in gaining familiarity with this topology.

The control loop design for the voltage mode version of a PMPT supply is identical to that of a regular full bridge PWM converter. For simplicity in this case the loop is stabilized relying on the ESR of the output capacitor. The feedback components are calculated to give enough margin for loop stability.

The gate drive for the four MOSFETs is accomplished by using two drive transformers (T2 and T3). There are two secondary windings on each transformer to be able to drive the two MOSFETs in each leg of the bridge Figure 21, shows this configuration. The primary of the transformers connect to outputs A1, A2 and B1, B2 through a DC coupling capacitor to prevent drive core saturation under abnormal conditions. The windings of the transformers are trifilarly wound to minimize leakage inductances. A toroid of 0.5" outside diameter with 10 turns for each windings seem to

function fairly well. The wires should be insulated to provide isolation.



Figure 21. Gate drive scheme for fail-safe operation.

The power circuit consists of a DC blocking capacitor in series with the power transformer to prevent core saturation under unbalanced and abnormal conditions. The current transformer in series senses the current for cycle by cycle current limit. If the current limit persists then capacitor C8 charges to 3V triggering an internal comparator and shutting down the power supply. The resistor connected across C8 helps to discharge this capacitor and the power supply tries to soft start.

For high power applications where large size MOSFETs are used it may be necessary to use external gate drivers to

| <br>г_ | 1 | _ | 4 |
|--------|---|---|---|
| а      | n | ю |   |

| Input Voltage Range                      | 90VAC to 140VAC or 180VAC to 260VAC  |
|------------------------------------------|--------------------------------------|
| Output Voltage                           | 15V adjustable                       |
| Output Voltage Adjustment Range          | 12.6V to 20V (@ 120VAC and lout=13A) |
| Output Current                           | 13.3A                                |
| Line Regulation (90VAC to 140VAC)        | <30mV                                |
| Load Regulation (10% to 100% @ 20VAC)    | <300mV                               |
| Current limit set to approximately       | 15A :                                |
| Output Power                             | 200W                                 |
| Efficiency at full load and 120VAC       | 82%                                  |
| Output Voltage Ripple                    | 250mV (without additional filtering) |
| Voltage ramp time at turn on (0V to 15V) | <8msec                               |
| Oscillator Frequency                     | 500KHz                               |
| Average power under short circuit        | <10W                                 |
| Short Circuit Capability                 | Indefinite                           |
| Short Circuit Protection Method          | Hiccups                              |

## **Typical PMPT Power Supply Parts List**

| PART#                  | VALUE                       |
|------------------------|-----------------------------|
| Resistors              |                             |
| R1, R2                 | 240K, 1/4W                  |
| R3                     | 82K, 2W                     |
| R4                     | 39, 1/4W                    |
| R5, R20                | 1K, 1/4W                    |
| R9, R10, R11, R12      | 5.1, 1/4W                   |
| R6                     | 4.3K, 1/4W                  |
| R7                     | 240K, 1/4W                  |
| R8                     | 7.5K, 1/4W                  |
| R13                    | 510, 1/4W                   |
| R16                    | 1K, 1/4W                    |
| R14                    | 1K, 1/4W, POT               |
| R15                    | 100K, 1/4W                  |
| R17                    | 330K, 1/4W                  |
| R19                    | 100K, 1/4W                  |
| R21                    | 5.1K, 1/4W                  |
| Capacitors             |                             |
| C1, C2                 | 680µF, 200V ELECTROLYTIC    |
| C3                     | 200µF, 25V, ELECTROLYTIC    |
| C4                     | 0.1μF, CER.                 |
| C5                     | 680pF, PRECISION            |
| C6                     | 470pF, CER.                 |
| C7, C10, C15, C12, C16 | 1μF, CER                    |
| C8                     | 56nF, CER                   |
| C9                     | 0.33µF, 630V, POLYPROPYLENE |
| C11                    | 100µF, 25V, ELECTROLYTIC    |
| C14                    | 0.01µF, 1KV, CER.           |
| C18                    | 1000pF, CER.                |
| C20                    | 220pF, CER.                 |
| C22                    | 120pF, CER                  |
| C21                    | 470pF, CER.                 |
| C23, C24               | 10nF, 1KV                   |

divert the power dissipation from the ML4818 controller to the external drivers. The drivers can be simple NPN-PNP pairs Figure 22, shows such a configuration.



Figure 22. External gate drivers using NPN-PNP pairs.

| PART#                                                                                          | VALUE                                                                                                                                                  |
|------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|
| Diodes                                                                                         |                                                                                                                                                        |
| D1, D2<br>D3, D4, D5, D6<br>D9, D10, D11, D12<br>D13<br>D14, D15, D7, D8<br>D16, D17, D18, D19 | MUR150<br>1N5406, 3A, 600V<br>1N4148<br>MBR3045PT, 30A, 45V, SCHOTTKY<br>1N5818, SCHOTTKY<br>1N5248, 18V ZENER                                         |
| MOSFETs                                                                                        |                                                                                                                                                        |
| Q1, Q2, Q3, Q4                                                                                 | IRF840                                                                                                                                                 |
| IC's                                                                                           |                                                                                                                                                        |
| IC1<br>OP1                                                                                     | ML4818, PHASE-MOD. IC<br>MOC8102, OPTOCOUPLER                                                                                                          |
| Inductors                                                                                      |                                                                                                                                                        |
| L1<br>L2                                                                                       | 200μH, 0.3A FILTER CHOKE<br>15μH, LITZ WIRE, 15A FILTER<br>CHOKE                                                                                       |
| Transformers                                                                                   |                                                                                                                                                        |
| T1                                                                                             | 45T/2X4T/2X4T, Lmag = 400µH<br>OBTAINED BY GAPPING, PRIMARY<br>AND SECONDARIES ARE LITZ<br>WIRE, Lleakage = 15µH, POT CORE,<br>HIGH FREQUENCY MATERIAL |
| T2, T3                                                                                         | 10T/10T/10T, GATE DRIVE<br>TRANSFORMER, WOUND<br>TRIFILAR ON 0.5" O.D. TOROID                                                                          |
| T4 .                                                                                           | WITH INSULATED WIRE<br>17/80T, SAME CORE AS ABOVE,<br>80T IS AWG #28 MAGNET WIRE                                                                       |
| Fuses                                                                                          |                                                                                                                                                        |
| F1                                                                                             | 5A, 250V FUSE                                                                                                                                          |



10-134



# **Application Brief 1**

# How to Set the Sensitivity of the ML4621, ML4622, ML4624

#### **SECTION 1**

# HOW TO ADJUST THE SENSITIVITY OF THE ML4622/ML4624:

The sensitivity of ML462X is adjustable by changing the voltage level at V<sub>THADJ</sub> pin. The sensitivity should be set at a point which guarantees error free operation with minimum signal level and the maximum noise level on the quantizer inputs. The first step is to determine the input threshold at which errors begin to occur. To determine this the following steps are recommended.

- 1) Tie V<sub>THADJ</sub> to ground on the receiving station to find the maximum sensitivity.
- 2) Transmit \*109 bits of data from transmitting station and verify that receiving station receives all the bits without any error.
- 3) If receiving station does not receive the data correctly, go to step 4). Otherwise measure the received power and attenuate the receive signal more. Then go to step 2.
- 4) At this point you know the maximum sensitivity of the receiving station before it receives any error. The minimum level must be at least -32.5dBM average to meet 10BASE-FL standard or -27dBM peak to meet FOIRL standard. Now you can set the sensitivity of the receiving station to any level you want as long as it is greater than the maximum sensitivity and less than minimum sensitivity (when  $V_{THADJ} = V_{REF}$ ) of the ML4622/ML4624. The Link Mon signal will then turn off (high) before receiving any errors.
- 5) Now you should determined the proper voltage at  $V_{THADJ}$  which will meet 10BASE-FL standard with minimum signal level and the maximum noise level.

A) Signal Level: The responsivity of the HFBR2416 can be as low as  $4.5 mV/\mu W$  and as high as  $11.5 mV/\mu W$ . So we calculate minimum  $V_{lN(P-P)}$  at the input of the quantizer when receive power is -29.5 dBM peak.

 $R_P$  (MV/UW) = Responsivity of the HFBR2416

 $P_R$  (dBM) = Average receive power

 $V_{IN(P-P)}$  = Input peak to peak voltage at the input of ML4622, ML4624

-29.5dB = 1.122 $\mu$ W

 $V_{IN(P-P)} = 1.122 \mu W X 4.5 mV/\mu W$ 

 $V_{IN(P-P)} = 5.049 \text{mV}$ 

. (0)

\*109 bits to meet 10BASE-FL standard and 1010 bits to meet FOIRL standard.

Thus V<sub>THADJ</sub> for the minimum signal level can be calculated as follow:

$$V_{THADJ} = 500 V_{IN(P-P)} (IN mV)$$
  
 $V_{THADJ} = 500 (5.049) = 2.52V$  (

B) Noise Level: The maximum random noise  $(V_{N(MAX)})$  of the HFBR2416 is 0.7mV which it occurs at a responsivity of  $R_P = 8.2 \text{mV/}\mu\text{W}$ . This input signal will be attenuated by the internal low pass filter of the quantizer. If capacitor across CF1 and CF2 is 5pF, the attenuated noise voltage will be:

$$f = 1/2\pi800 (C+4) = 22.1MHZ$$

(ML4622/ML4624)

$$N = \left(\sqrt{\frac{22.1MHZ}{125MHZ}}\right)(.7mV) = .294mV_{P-P}$$

As shown in figure 1, the signal to noise ratio required at the fiber optic receivers comparator is:

S/N @ BER of 1 x 
$$10^{-10} = 12.8$$
 (FOIRL)

S/N @ BER of 1 x 
$$10^{-9} = 12$$

(10BASE-FL)

We can calculate the signal level at the input of the quantizer.

$$S = V_{IN(P-P)}$$

$$V_{IN(P-P)} = (12.8)(.294) = 3.76 \text{mV}(P-P)$$
 (FOIRL)

$$V_{1N(P-P)} = (12)(.294) = 3.52 \text{mV}(P-P)$$

(10BASE-FL)

The link monitor threshold of the ML4622/24 should be set to reject the output voltage of the HFBR2416 when it is  $3.52 \text{mV}_{P-P}$  for the 10BASE-FL or  $3.76 \text{mV}_{P-P}$  for the FOIRL. The  $V_{THADJ}$  for this signal level can be calculated as follows:

$$V_{THADI} = 500 (4.74) = 2.37V (ML4622)$$

$$V_{THADI} = 417 (4.74) = 1.97V (ML4624) (2)$$

Setting the  $V_{THADJ}$  at 2.5V (tie to  $V_{REF}$ ) will set the input threshold greater than the maximum noise level of both specifications. This will allow the quantizer to reject the worst case noise levels and meet both specifications for minimum signal level of  $5.049 \, \text{mV}_{P-P}$ .



Figure 1.

## **SECTION 2**

## HOW TO SET V<sub>THADI</sub> FOR GREATER SENSITIVITY:

Lower voltage at  $V_{THADJ}$  gives you more sensitivity. By adding a resistor divider as shown in Figure 2 you can lower the voltage at  $V_{THADJ}$  to have sensitivity more than -29.5 dBM peak. You can calculate the resistors' value as follow:

 Find the V<sub>THADJ</sub> for the sensitivity you want at the input of the ML4622/ML4624.

$$V_{THADJ} = 500 V_{IN(P-P)}$$

$$V_{THADJ} = V_{REF} (R1/R1 + R2)$$

$$V_{REF} = 2.5V$$

$$V_{THADI} = 2.5V (R1/R1 + R2)$$
 (3)

— Set R1 = 1k and solve EQU. 3 for R2.



Figure 2.

## SECTION 3

# HOW TO SET V<sub>THADJ</sub> IN THE ML4621 TO MEET 10BASE-FL STANDARD:

To determined proper voltage at  $V_{THADJ}$  we must calculate  $V_{THADJ}$  for the minimum signal level and the maximum noise level.

A) Signal Level: As we calculated in Section 1, the signal at the input of the ML4621 can be as low as 5.049mV peak to peak. Thus, V<sub>THADJ</sub> for the ML4621 can be calculated as follow:

$$V_{THADJ} = 0.7V + 600 V_{IN(PEAK)} (IN mV)$$

$$V_{THADI} = 0.7V + 600 (5.049/2)$$

$$V_{THADI} = 2.21V$$

B) Noise Level: As explained in section 1, we can calculate the input signal level at the ML4621 for the maximum random noise level of .7mV as follow:

$$f = 1/2\pi 425C = 37.4MHZ$$

(C=10pF across CF1 & CF2)

$$N = \left(\sqrt{\frac{37.4MHZ}{125MHZ}}\right)(.7mV) = .382mV_{P-P}$$

$$V_{IN(P-P)} = (12.8)(.382) = 4.88 \text{mV}_{P-P}$$
 (FOIRL)

$$V_{IN(P-P)} = (12)(.382) = 4.58 \text{mV}_{P-P}$$
 (10BASE-FL)

Since  $V_{IN(P-P)}$  is less than 5.49mV (10BASE-FL requirement), we can set the  $V_{THADI}$  to 2.21V by using a resistor divider from  $V_{REF}$ . The resistors can be calculated as follow:

$$V_{THADI} = V_{REF} (R1/R1+R2)$$

$$2.21V = 2.5V (R1/R1+R2)$$
 (4)

Choose R1 = 1K and solve equation 4 for R2.

$$2.21 = 2.5V (1000/1000+R2)$$

$$R2 = 140\Omega$$



# **Application Brief 2**

# **ML4632 Verses A Voltage Driven Output**

## INTRODUCTION

This Application Brief covers one of the issues which must be considered to meet IEEE 802.5, IEEE 802.4 and IEEE 802.3 FOIRL and 10BASE-FL. The Optical Power at the output of the LED transmitter (Launched Power) can violate these standards. One way to improve this parameter is to use a current source to drive a Fiber Optic LED transmitter.

ML4661/ML4662, FOIRL and 10BASE-FL transceivers, are the best solution for 802.3 applications (refer to Application Note 15). However if ML4661/ML4662 is not being used in a 802.3 application, ML4632 is the second option to be used.

On the other hand ML4632 can be used for the IEEE 802.4 and IEEE 802.5 (4Mbps) applications.

#### **ANALYSIS**

ML4632 is a Fiber Optic LED driver with a programmable current driven output. This will allow user to program the output current with the accuracy of  $\pm 10\%$  through a resistor. The ML4632 can be used to drive a Fiber Optic LED transmitter like HP LED transmitter (HFBR1414). The ML4632 regulates the current through the HFBR1414 regardless of power supply variations or variations in  $V_F$  between LED transmitters. This will result in a more precise launch power at the output of the transmitter. However if a voltage driven output is used such as CMOS or Schotky gates, the variation in forward voltage  $(V_F)$  with forward current  $(I_F)$  and the power supply variation must be taken into account. These variations cause a wider range of Launched Power which will violate the standards.

#### **LAUNCHED POWER**

Table 1 shows the HFBR1414 Peak Launched Power measured out of 1m of cable and table 2 indicates Launched Power range for the FOIRL and 10 BASE-FL Standards.

#### TABLE 1

|                           |       | PEAK<br>UNCH<br>VER (d | IED   | CONDITIONS          |                |  |  |
|---------------------------|-------|------------------------|-------|---------------------|----------------|--|--|
| PARAMETERS                | MIN   | TYP                    | MAX   | T <sub>A</sub> (°C) | 1 <sub>F</sub> |  |  |
|                           | -15   | -12                    | -10   | 25                  | 60mA           |  |  |
| 62.5/125µm<br>Fiber Cable | -16   |                        | -9    | -40 to +85          |                |  |  |
| NA = 0.275                | -15.5 |                        | -10.5 | 25                  | 55mA           |  |  |
|                           | -16.5 |                        | -9.5  | -40 to +85          |                |  |  |

#### TABLE 2

|           | PEAK LAUNCHED POWER (dBM) |     |  |  |  |
|-----------|---------------------------|-----|--|--|--|
| 802.3     | MIN                       | MAX |  |  |  |
| FOIRL     | -18                       | -9  |  |  |  |
| 10BASE-FL | -17                       | -9  |  |  |  |

Note: Peak launch power = Average launch power +3dBM.

Table 3 shows the Launch Power if ML4632 is used to drive HFBR1414. We choose 55mA as forward current to meet the HFBR1414's current condition.

#### TABLE 3

|      |       |      |       | 55mA)<br>ote 1) | P <sub>T(IF)</sub><br>(Note 2) |      | P <sub>R</sub><br>(dBM) |  |
|------|-------|------|-------|-----------------|--------------------------------|------|-------------------------|--|
| COND | ITION | lF   | MIN   | MAX             | MIN                            | MAX  | (Note3)                 |  |
| High |       | 60mA | -16.5 | -9.5            | -16.2                          | -9.2 | +0.3                    |  |
| Nom  | inal  | 55mA | -15.5 | -10.5           | -15.5                          | -9.5 | 0.0                     |  |
| Low  |       | 50mA | -16.5 | -9.5            | -16.9                          | -9.9 | -0.4                    |  |

Note 1:  $P_{T(55mA)}$ : Optical Power of the HFBR1414 when  $I_F$  is 60mA.

Note 2:  $P_{T(IF)}$ : Optical Power of the HFBR1414 for  $I_F$  = 55mA  $\pm 10\%$ .

**Note 3:**  $P_R$ : is relative power ratio in dBM  $(P_{T(1F)} - P_{T(55)})$ .

### **Application Brief 2**

Table 4 shows the Launched Power if a voltage source is used to drive the HFBR1414. To calculate  $I_{\rm F}$  at high and low end, we can calculate the resistor value at nominal condition:

$$R = (V_{CC} - V_F)/I_{F}$$

$$R = V_R/I_F$$

$$R = (5 - 1.7)/60 \text{mA} = 55\Omega$$

So I<sub>F</sub> can be calculated for the low and high conditions.

#### CONCLUSION

Due to the HFBR1414's Optical Power range, Using a voltage source as the LED driver can violate the FOIRL and 10 BASE-FL standards. However using the ML4632 to drive the HFBR1414 meets both standards in the worst condition.

**TABLE 4** 

|           |                    |                     |            |                     |     | 0mA)<br>te 1) |       | (IF)<br>te 2) | P <sub>R</sub> (dBM) |
|-----------|--------------------|---------------------|------------|---------------------|-----|---------------|-------|---------------|----------------------|
| CONDITION | V <sub>F</sub> (V) | V <sub>CC</sub> (V) | $V_{R}(V)$ | I <sub>F</sub> (mA) | MIN | MAX           | MIN   | MAX           | (Note3)              |
| High      | 1.48               | 5.5                 | 4.02       | . 73.1              | -16 | -9            | -15.2 | -8.2          | +0.8                 |
| Nominal   | 1.7                | 5.0                 | 3.3        | 60                  | -15 | -10           | -15   | -10           | 0.0                  |
| Low       | 2.09               | 4.5                 | 2.41       | 43.8                | -16 | -10           | -17.8 | -11.8         | -1.8                 |

Note 1: P<sub>T(60mA)</sub>: Optical Power of the HFBR1414 when I<sub>F</sub> is 60mA.

Note 2: P<sub>T(IF)</sub>: Optical Power of the HFBR1414 for different I<sub>F</sub>.

Note 3:  $P_R$ : is relative power ratio in dBM ( $P_{T(IF)} - P_{T(60)}$ ).

## **Packaging Information**

### **Section 11**

| Package: | J08  | 8-Pin Hermetic DIP11-1                    |
|----------|------|-------------------------------------------|
| Package: | P08  | 8-Pin Molded DIP11-1                      |
| Package: | S08N | 8-Pin SOIC (Narrow)11-2                   |
| Package: | J14  | 14-Pin Hermetic DIP11-2                   |
| Package: | P14  | 14-Pin Hermetic DIP11-3                   |
| Package: | S14N | 14-Pin SOIC (Narrow)11-3                  |
| Package: | J16  | 16-Pin Hermetic DIP11-4                   |
| Package: | P16  | 16-Pin Molded DIP11-4                     |
| Package: | S16N | 16-Pin SOIC (Narrow)11-5                  |
| Package: | S16W | 16-Pin SOIC11-5                           |
| Package: | J18  | 18-Pin Hermetic DIP11-6                   |
| Package: | P18  | 18-Pin Molded DIP11-6                     |
| Package: | S18W | 18-Pin SOIC11-7                           |
| Package: | J20  | 20-Pin Hermetic DIP11-7                   |
| Package: | P20  | 20-Pin Molded DIP11-8                     |
| Package: | Q20  | 20-Pin Molded Leaded PCC11-8              |
| Package: | R20  | 20-Pin SSOP11-9                           |
| Package: | S20W | 20-Pin SOIC                               |
| Package: | P22  | 22-Pin Molded DIP11-10                    |
| Package: | J24W | 24-Pin Hermetic DIP11-10                  |
| Package: | J24N | 24-Pin Hermetic Ceramic DIP (Narrow)11-11 |
| Package: | P24W | 24-Pin Molded DIP11-11                    |
| Package: | P24N | 24-Pin Molded DIP (Narrow)11-12           |
| Package: | R24  | 24-Pin SSOP11-9                           |
| Package: | S24W | 24-Pin SOIC11-12                          |
| Package: | J28W | 28-Pin Hermetic DIP11-13                  |
| Package: | P28W | 28-Pin Molded DIP11-13                    |
| Package: | Q28  | 28-Pin Molded Leaded PCC11-14             |
| Package: | R28  | 28-Pin SSOP11-9                           |
| Package: | S28W | 28-Pin SOIC11-14                          |
| Package: | H32  | 32-Pin TQFP11-15                          |
| Package: | Q32  | 32-Pin Molded Leaded PCC11-15             |
| Package: | S32W | 32-Pin SOIC11-16                          |

| Package: J40 | 40-Pin Hermetic DIP       | <br> | 11-16 |
|--------------|---------------------------|------|-------|
| Package: P40 | 40-Pin Molded Plastic DIP | <br> | 11-17 |
| Package: G44 | 44-Pin PQFP               | <br> | 11-17 |
| Package: Q44 | 44-Pin Molded Leaded PCC  |      |       |
| Package: H44 | 44-Pin TQFP               | <br> | 11-18 |
| Package: H48 | 48-Pin TQFP               | <br> | 11-15 |
| Package: G52 | 52-Pin PQFP               | <br> | 11-17 |
| Package: H52 | 52-Pin TQFP               | <br> | 11-18 |
| Package: H64 | 64-Pin TQFP               | <br> | 11-18 |

#### Package: J08 8-Pin Hermetic DIP (CERDIP)



#### Package: P08 8-Pin Molded DIP



Package: S08N 8-Pin SOIC (Narrow)



NOTE 1: SEATING PLANE LEAD COPLANARITY .005 (0.127) (BOTTOM OF LEADS).

Package: J14
14-Pin Hermetic DIP (CERDIP)



#### Package: P14 14-Pin Molded DIP



#### Package: S14N 14-Pin SOIC (Narrow)



NOTES: 1. Dimensions are in inches (millimeters)

Seating plane coplanarity ±.005 (bottom of leads after forming)
 Skewed or bent leads not to exceed .005" from its true position

Package: J16 16-Pin Hermetic DIP (CERDIP)



Package: P16 16-Pin Molded DIP



Package: S16N 16-Pin SOIC (Narrow)



NOTE 1: SEATING PLANE LEAD COPLANARITY .005 (0.127) (BOTTOM OF LEADS).

#### Package: S16W 16-Pin SOIC (Wide)



NOTE 1: SEATING PLANE LEAD COPLANARITY .005 (0.127) (BOTTOM OF LEADS).

Package: J18
18-Pin Hermetic DIP (CERDIP)



Package: P18 18-Pin Molded DIP



#### Package: S18W 18-Pin SOIC (Wide)



NOTE 1: SEATING PLANE LEAD COPLANARITY .005 (0.127) (BOTTOM OF LEADS).

#### Package: J20 20-Pin Hermetic DIP (CERDIP)



#### Package: P20 20-Pin Molded DIP



Package: Q20 20-Pin Molded Leaded PCC



NOTE: SEATING PLANE LEAD COPLANARITY .005".

#### Packages: R20, R24, R28 20-Pin SSOP, 24-Pin SSOP, 28-Pin SSOP



20L, 24L, 28L SSOP

| "N"<br>LEADS | DIM       | . "D"<br>(mm) | PACKAGE<br>I.D. |
|--------------|-----------|---------------|-----------------|
| 20           | .274/.294 | (6.95/7.45)   | R20             |
| 24           | .313/.333 | (7.95/8.45)   | R24             |
| 28           | .392/.412 | (9.95/10.45)  | R28             |





Package: S20W 20-Pin SOIC (Wide)



NOTE 1: SEATING PLANE LEAD COPLANARITY .005 (0.127) (BOTTOM OF LEADS). NOTE 2: NOMINAL DIMENSIONS  $\pm 0.005$  (0.127) UNLESS OTHERWISE SPECIFIED.

Package: P22 22-Pin Molded DIP



Package: J24W 24-Pin Hermetic DIP (CERDIP)



Package: J24N 24-Pin Hermetic Ceramic DIP (Narrow)







#### Package: P24W 24-Pin Molded DIP (Wide)







Package: P24N 24-Pin Molded DIP (Narrow)



Package: S24W 24-Pin SOIC



NOTE 1: SEATING PLANE LEAD COPLANARITY .005 (0.127) (BOTTOM OF LEADS).

Package: J28W 28-Pin Hermetic DIP (CERDIP)







Package: P28W 28-Pin Molded DIP







7

Package: Q28 28-Pin Molded Leaded PCC



NOTE: SEATING PLANE LEAD COPLANARITY 0.005.

#### Package: S28W 28-Pin SOIC



NOTE 1: SEATING PLANE LEAD COPLANARITY .005 (0.127) (BOTTOM OF LEADS).

Packages: H32, H48 32-Pin TQFP, 48-Pin TQFP



| "N"           | 32L                    | 48L                    |
|---------------|------------------------|------------------------|
| "P"           | .315 BASIC<br>(.80)    | .0197 BASIC<br>(.50)   |
| "W"           | .009/.015<br>(.23/.38) | .008/.012<br>(.20/.30) |
| PACKAGE<br>ID | H32                    | H48                    |



NOTES: 1) Lead frame copper thickness .005/(0.127) 2) Max .004/(.102) lead coplanarity

Package: Q32 32-Pin Molded Leaded PCC



#### Package: S32W 32-Pin SOIC



NOTES: 1. Dimensions are in inches (millimeters)
2. Lead coplanarity to be within .005" (127mm)

Lead coplanarity to be within .005" (127mm)
 Max lead skew .005" (.127mm) from its true position

#### Package: J40 40-Pin Hermetic DIP (CERDIP)



Package: P40 40-Pin Molded Plastic DIP



Packages: G44, G52 44-Pin PQFP, 52-Pin PQFP



Package: Q44 44-Pin Molded Leaded PCC



NOTE: 1. SEATING PLANE LEAD COPLANARITY  $\pm .005$ 

Packages: H44, H52, H64 44-Pin TQFP, 52-Pin TQFP, 64-Pin TQFP





# Micro Linear

2092 Concourse Drive, San Jose, CA 95131 Tel: (408) 433-5200 • Fax: (408) 432-0295